xref: /dragonfly/sys/dev/drm/i915/i915_reg.h (revision c93b565c)
1 /* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2  * All Rights Reserved.
3  *
4  * Permission is hereby granted, free of charge, to any person obtaining a
5  * copy of this software and associated documentation files (the
6  * "Software"), to deal in the Software without restriction, including
7  * without limitation the rights to use, copy, modify, merge, publish,
8  * distribute, sub license, and/or sell copies of the Software, and to
9  * permit persons to whom the Software is furnished to do so, subject to
10  * the following conditions:
11  *
12  * The above copyright notice and this permission notice (including the
13  * next paragraph) shall be included in all copies or substantial portions
14  * of the Software.
15  *
16  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17  * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19  * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20  * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21  * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22  * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23  */
24 
25 #ifndef _I915_REG_H_
26 #define _I915_REG_H_
27 
28 #define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
29 #define _TRANSCODER(tran, a, b) ((a) + (tran)*((b)-(a)))
30 
31 #define _PORT(port, a, b) ((a) + (port)*((b)-(a)))
32 
33 #define _MASKED_BIT_ENABLE(a) (((a) << 16) | (a))
34 #define _MASKED_BIT_DISABLE(a) ((a) << 16)
35 
36 /*
37  * The Bridge device's PCI config space has information about the
38  * fb aperture size and the amount of pre-reserved memory.
39  * This is all handled in the intel-gtt.ko module. i915.ko only
40  * cares about the vga bit for the vga rbiter.
41  */
42 #define INTEL_GMCH_CTRL		0x52
43 #define INTEL_GMCH_VGA_DISABLE  (1 << 1)
44 #define SNB_GMCH_CTRL		0x50
45 #define    SNB_GMCH_GGMS_SHIFT	8 /* GTT Graphics Memory Size */
46 #define    SNB_GMCH_GGMS_MASK	0x3
47 #define    SNB_GMCH_GMS_SHIFT   3 /* Graphics Mode Select */
48 #define    SNB_GMCH_GMS_MASK    0x1f
49 
50 
51 /* PCI config space */
52 
53 #define HPLLCC	0xc0 /* 855 only */
54 #define   GC_CLOCK_CONTROL_MASK		(0xf << 0)
55 #define   GC_CLOCK_133_200		(0 << 0)
56 #define   GC_CLOCK_100_200		(1 << 0)
57 #define   GC_CLOCK_100_133		(2 << 0)
58 #define   GC_CLOCK_166_250		(3 << 0)
59 #define GCFGC2	0xda
60 #define GCFGC	0xf0 /* 915+ only */
61 #define   GC_LOW_FREQUENCY_ENABLE	(1 << 7)
62 #define   GC_DISPLAY_CLOCK_190_200_MHZ	(0 << 4)
63 #define   GC_DISPLAY_CLOCK_333_MHZ	(4 << 4)
64 #define   GC_DISPLAY_CLOCK_MASK		(7 << 4)
65 #define   GM45_GC_RENDER_CLOCK_MASK	(0xf << 0)
66 #define   GM45_GC_RENDER_CLOCK_266_MHZ	(8 << 0)
67 #define   GM45_GC_RENDER_CLOCK_320_MHZ	(9 << 0)
68 #define   GM45_GC_RENDER_CLOCK_400_MHZ	(0xb << 0)
69 #define   GM45_GC_RENDER_CLOCK_533_MHZ	(0xc << 0)
70 #define   I965_GC_RENDER_CLOCK_MASK	(0xf << 0)
71 #define   I965_GC_RENDER_CLOCK_267_MHZ	(2 << 0)
72 #define   I965_GC_RENDER_CLOCK_333_MHZ	(3 << 0)
73 #define   I965_GC_RENDER_CLOCK_444_MHZ	(4 << 0)
74 #define   I965_GC_RENDER_CLOCK_533_MHZ	(5 << 0)
75 #define   I945_GC_RENDER_CLOCK_MASK	(7 << 0)
76 #define   I945_GC_RENDER_CLOCK_166_MHZ	(0 << 0)
77 #define   I945_GC_RENDER_CLOCK_200_MHZ	(1 << 0)
78 #define   I945_GC_RENDER_CLOCK_250_MHZ	(3 << 0)
79 #define   I945_GC_RENDER_CLOCK_400_MHZ	(5 << 0)
80 #define   I915_GC_RENDER_CLOCK_MASK	(7 << 0)
81 #define   I915_GC_RENDER_CLOCK_166_MHZ	(0 << 0)
82 #define   I915_GC_RENDER_CLOCK_200_MHZ	(1 << 0)
83 #define   I915_GC_RENDER_CLOCK_333_MHZ	(4 << 0)
84 #define LBB	0xf4
85 
86 /* Graphics reset regs */
87 #define I965_GDRST 0xc0 /* PCI config register */
88 #define ILK_GDSR 0x2ca4 /* MCHBAR offset */
89 #define  GRDOM_FULL	(0<<2)
90 #define  GRDOM_RENDER	(1<<2)
91 #define  GRDOM_MEDIA	(3<<2)
92 #define  GRDOM_MASK	(3<<2)
93 #define  GRDOM_RESET_ENABLE (1<<0)
94 
95 #define GEN6_MBCUNIT_SNPCR	0x900c /* for LLC config */
96 #define   GEN6_MBC_SNPCR_SHIFT	21
97 #define   GEN6_MBC_SNPCR_MASK	(3<<21)
98 #define   GEN6_MBC_SNPCR_MAX	(0<<21)
99 #define   GEN6_MBC_SNPCR_MED	(1<<21)
100 #define   GEN6_MBC_SNPCR_LOW	(2<<21)
101 #define   GEN6_MBC_SNPCR_MIN	(3<<21) /* only 1/16th of the cache is shared */
102 
103 #define GEN6_MBCTL		0x0907c
104 #define   GEN6_MBCTL_ENABLE_BOOT_FETCH	(1 << 4)
105 #define   GEN6_MBCTL_CTX_FETCH_NEEDED	(1 << 3)
106 #define   GEN6_MBCTL_BME_UPDATE_ENABLE	(1 << 2)
107 #define   GEN6_MBCTL_MAE_UPDATE_ENABLE	(1 << 1)
108 #define   GEN6_MBCTL_BOOT_FETCH_MECH	(1 << 0)
109 
110 #define GEN6_GDRST	0x941c
111 #define  GEN6_GRDOM_FULL		(1 << 0)
112 #define  GEN6_GRDOM_RENDER		(1 << 1)
113 #define  GEN6_GRDOM_MEDIA		(1 << 2)
114 #define  GEN6_GRDOM_BLT			(1 << 3)
115 
116 #define RING_PP_DIR_BASE(ring)		((ring)->mmio_base+0x228)
117 #define RING_PP_DIR_BASE_READ(ring)	((ring)->mmio_base+0x518)
118 #define RING_PP_DIR_DCLV(ring)		((ring)->mmio_base+0x220)
119 #define   PP_DIR_DCLV_2G		0xffffffff
120 
121 #define GAM_ECOCHK			0x4090
122 #define   ECOCHK_SNB_BIT		(1<<10)
123 #define   HSW_ECOCHK_ARB_PRIO_SOL	(1<<6)
124 #define   ECOCHK_PPGTT_CACHE64B		(0x3<<3)
125 #define   ECOCHK_PPGTT_CACHE4B		(0x0<<3)
126 #define   ECOCHK_PPGTT_GFDT_IVB		(0x1<<4)
127 #define   ECOCHK_PPGTT_LLC_IVB		(0x1<<3)
128 #define   ECOCHK_PPGTT_UC_HSW		(0x1<<3)
129 #define   ECOCHK_PPGTT_WT_HSW		(0x2<<3)
130 #define   ECOCHK_PPGTT_WB_HSW		(0x3<<3)
131 
132 #define GAC_ECO_BITS			0x14090
133 #define   ECOBITS_SNB_BIT		(1<<13)
134 #define   ECOBITS_PPGTT_CACHE64B	(3<<8)
135 #define   ECOBITS_PPGTT_CACHE4B		(0<<8)
136 
137 #define GAB_CTL				0x24000
138 #define   GAB_CTL_CONT_AFTER_PAGEFAULT	(1<<8)
139 
140 /* VGA stuff */
141 
142 #define VGA_ST01_MDA 0x3ba
143 #define VGA_ST01_CGA 0x3da
144 
145 #define VGA_MSR_WRITE 0x3c2
146 #define VGA_MSR_READ 0x3cc
147 #define   VGA_MSR_MEM_EN (1<<1)
148 #define   VGA_MSR_CGA_MODE (1<<0)
149 
150 #define VGA_SR_INDEX 0x3c4
151 #define SR01			1
152 #define VGA_SR_DATA 0x3c5
153 
154 #define VGA_AR_INDEX 0x3c0
155 #define   VGA_AR_VID_EN (1<<5)
156 #define VGA_AR_DATA_WRITE 0x3c0
157 #define VGA_AR_DATA_READ 0x3c1
158 
159 #define VGA_GR_INDEX 0x3ce
160 #define VGA_GR_DATA 0x3cf
161 /* GR05 */
162 #define   VGA_GR_MEM_READ_MODE_SHIFT 3
163 #define     VGA_GR_MEM_READ_MODE_PLANE 1
164 /* GR06 */
165 #define   VGA_GR_MEM_MODE_MASK 0xc
166 #define   VGA_GR_MEM_MODE_SHIFT 2
167 #define   VGA_GR_MEM_A0000_AFFFF 0
168 #define   VGA_GR_MEM_A0000_BFFFF 1
169 #define   VGA_GR_MEM_B0000_B7FFF 2
170 #define   VGA_GR_MEM_B0000_BFFFF 3
171 
172 #define VGA_DACMASK 0x3c6
173 #define VGA_DACRX 0x3c7
174 #define VGA_DACWX 0x3c8
175 #define VGA_DACDATA 0x3c9
176 
177 #define VGA_CR_INDEX_MDA 0x3b4
178 #define VGA_CR_DATA_MDA 0x3b5
179 #define VGA_CR_INDEX_CGA 0x3d4
180 #define VGA_CR_DATA_CGA 0x3d5
181 
182 /*
183  * Memory interface instructions used by the kernel
184  */
185 #define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
186 
187 #define MI_NOOP			MI_INSTR(0, 0)
188 #define MI_USER_INTERRUPT	MI_INSTR(0x02, 0)
189 #define MI_WAIT_FOR_EVENT       MI_INSTR(0x03, 0)
190 #define   MI_WAIT_FOR_OVERLAY_FLIP	(1<<16)
191 #define   MI_WAIT_FOR_PLANE_B_FLIP      (1<<6)
192 #define   MI_WAIT_FOR_PLANE_A_FLIP      (1<<2)
193 #define   MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
194 #define MI_FLUSH		MI_INSTR(0x04, 0)
195 #define   MI_READ_FLUSH		(1 << 0)
196 #define   MI_EXE_FLUSH		(1 << 1)
197 #define   MI_NO_WRITE_FLUSH	(1 << 2)
198 #define   MI_SCENE_COUNT	(1 << 3) /* just increment scene count */
199 #define   MI_END_SCENE		(1 << 4) /* flush binner and incr scene count */
200 #define   MI_INVALIDATE_ISP	(1 << 5) /* invalidate indirect state pointers */
201 #define MI_BATCH_BUFFER_END	MI_INSTR(0x0a, 0)
202 #define MI_SUSPEND_FLUSH	MI_INSTR(0x0b, 0)
203 #define   MI_SUSPEND_FLUSH_EN	(1<<0)
204 #define MI_REPORT_HEAD		MI_INSTR(0x07, 0)
205 #define MI_OVERLAY_FLIP		MI_INSTR(0x11, 0)
206 #define   MI_OVERLAY_CONTINUE	(0x0<<21)
207 #define   MI_OVERLAY_ON		(0x1<<21)
208 #define   MI_OVERLAY_OFF	(0x2<<21)
209 #define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
210 #define MI_DISPLAY_FLIP		MI_INSTR(0x14, 2)
211 #define MI_DISPLAY_FLIP_I915	MI_INSTR(0x14, 1)
212 #define   MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
213 /* IVB has funny definitions for which plane to flip. */
214 #define   MI_DISPLAY_FLIP_IVB_PLANE_A  (0 << 19)
215 #define   MI_DISPLAY_FLIP_IVB_PLANE_B  (1 << 19)
216 #define   MI_DISPLAY_FLIP_IVB_SPRITE_A (2 << 19)
217 #define   MI_DISPLAY_FLIP_IVB_SPRITE_B (3 << 19)
218 #define   MI_DISPLAY_FLIP_IVB_PLANE_C  (4 << 19)
219 #define   MI_DISPLAY_FLIP_IVB_SPRITE_C (5 << 19)
220 #define MI_ARB_ON_OFF		MI_INSTR(0x08, 0)
221 #define   MI_ARB_ENABLE			(1<<0)
222 #define   MI_ARB_DISABLE		(0<<0)
223 
224 #define MI_SET_CONTEXT		MI_INSTR(0x18, 0)
225 #define   MI_MM_SPACE_GTT		(1<<8)
226 #define   MI_MM_SPACE_PHYSICAL		(0<<8)
227 #define   MI_SAVE_EXT_STATE_EN		(1<<3)
228 #define   MI_RESTORE_EXT_STATE_EN	(1<<2)
229 #define   MI_FORCE_RESTORE		(1<<1)
230 #define   MI_RESTORE_INHIBIT		(1<<0)
231 #define MI_STORE_DWORD_IMM	MI_INSTR(0x20, 1)
232 #define   MI_MEM_VIRTUAL	(1 << 22) /* 965+ only */
233 #define MI_STORE_DWORD_INDEX	MI_INSTR(0x21, 1)
234 #define   MI_STORE_DWORD_INDEX_SHIFT 2
235 /* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM:
236  * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw
237  *   simply ignores the register load under certain conditions.
238  * - One can actually load arbitrary many arbitrary registers: Simply issue x
239  *   address/value pairs. Don't overdue it, though, x <= 2^4 must hold!
240  */
241 #define MI_LOAD_REGISTER_IMM(x)	MI_INSTR(0x22, 2*x-1)
242 #define MI_FLUSH_DW		MI_INSTR(0x26, 1) /* for GEN6 */
243 #define   MI_FLUSH_DW_STORE_INDEX	(1<<21)
244 #define   MI_INVALIDATE_TLB		(1<<18)
245 #define   MI_FLUSH_DW_OP_STOREDW	(1<<14)
246 #define   MI_INVALIDATE_BSD		(1<<7)
247 #define   MI_FLUSH_DW_USE_GTT		(1<<2)
248 #define   MI_FLUSH_DW_USE_PPGTT		(0<<2)
249 #define MI_BATCH_BUFFER		MI_INSTR(0x30, 1)
250 #define   MI_BATCH_NON_SECURE		(1)
251 /* for snb/ivb/vlv this also means "batch in ppgtt" when ppgtt is enabled. */
252 #define   MI_BATCH_NON_SECURE_I965 	(1<<8)
253 #define   MI_BATCH_PPGTT_HSW		(1<<8)
254 #define   MI_BATCH_NON_SECURE_HSW 	(1<<13)
255 #define MI_BATCH_BUFFER_START	MI_INSTR(0x31, 0)
256 #define   MI_BATCH_GTT		    (2<<6) /* aliased with (1<<7) on gen4 */
257 #define MI_SEMAPHORE_MBOX	MI_INSTR(0x16, 1) /* gen6+ */
258 #define  MI_SEMAPHORE_GLOBAL_GTT    (1<<22)
259 #define  MI_SEMAPHORE_UPDATE	    (1<<21)
260 #define  MI_SEMAPHORE_COMPARE	    (1<<20)
261 #define  MI_SEMAPHORE_REGISTER	    (1<<18)
262 #define  MI_SEMAPHORE_SYNC_VR	    (0<<16) /* RCS  wait for VCS  (RVSYNC) */
263 #define  MI_SEMAPHORE_SYNC_VER	    (1<<16) /* RCS  wait for VECS (RVESYNC) */
264 #define  MI_SEMAPHORE_SYNC_BR	    (2<<16) /* RCS  wait for BCS  (RBSYNC) */
265 #define  MI_SEMAPHORE_SYNC_BV	    (0<<16) /* VCS  wait for BCS  (VBSYNC) */
266 #define  MI_SEMAPHORE_SYNC_VEV	    (1<<16) /* VCS  wait for VECS (VVESYNC) */
267 #define  MI_SEMAPHORE_SYNC_RV	    (2<<16) /* VCS  wait for RCS  (VRSYNC) */
268 #define  MI_SEMAPHORE_SYNC_RB	    (0<<16) /* BCS  wait for RCS  (BRSYNC) */
269 #define  MI_SEMAPHORE_SYNC_VEB	    (1<<16) /* BCS  wait for VECS (BVESYNC) */
270 #define  MI_SEMAPHORE_SYNC_VB	    (2<<16) /* BCS  wait for VCS  (BVSYNC) */
271 #define  MI_SEMAPHORE_SYNC_BVE	    (0<<16) /* VECS wait for BCS  (VEBSYNC) */
272 #define  MI_SEMAPHORE_SYNC_VVE	    (1<<16) /* VECS wait for VCS  (VEVSYNC) */
273 #define  MI_SEMAPHORE_SYNC_RVE	    (2<<16) /* VECS wait for RCS  (VERSYNC) */
274 #define  MI_SEMAPHORE_SYNC_INVALID  (3<<16)
275 /*
276  * 3D instructions used by the kernel
277  */
278 #define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
279 
280 #define GFX_OP_RASTER_RULES    ((0x3<<29)|(0x7<<24))
281 #define GFX_OP_SCISSOR         ((0x3<<29)|(0x1c<<24)|(0x10<<19))
282 #define   SC_UPDATE_SCISSOR       (0x1<<1)
283 #define   SC_ENABLE_MASK          (0x1<<0)
284 #define   SC_ENABLE               (0x1<<0)
285 #define GFX_OP_LOAD_INDIRECT   ((0x3<<29)|(0x1d<<24)|(0x7<<16))
286 #define GFX_OP_SCISSOR_INFO    ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
287 #define   SCI_YMIN_MASK      (0xffff<<16)
288 #define   SCI_XMIN_MASK      (0xffff<<0)
289 #define   SCI_YMAX_MASK      (0xffff<<16)
290 #define   SCI_XMAX_MASK      (0xffff<<0)
291 #define GFX_OP_SCISSOR_ENABLE	 ((0x3<<29)|(0x1c<<24)|(0x10<<19))
292 #define GFX_OP_SCISSOR_RECT	 ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
293 #define GFX_OP_COLOR_FACTOR      ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
294 #define GFX_OP_STIPPLE           ((0x3<<29)|(0x1d<<24)|(0x83<<16))
295 #define GFX_OP_MAP_INFO          ((0x3<<29)|(0x1d<<24)|0x4)
296 #define GFX_OP_DESTBUFFER_VARS   ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
297 #define GFX_OP_DESTBUFFER_INFO	 ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
298 #define GFX_OP_DRAWRECT_INFO     ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
299 #define GFX_OP_DRAWRECT_INFO_I965  ((0x7900<<16)|0x2)
300 #define SRC_COPY_BLT_CMD                ((2<<29)|(0x43<<22)|4)
301 #define XY_SRC_COPY_BLT_CMD		((2<<29)|(0x53<<22)|6)
302 #define XY_MONO_SRC_COPY_IMM_BLT	((2<<29)|(0x71<<22)|5)
303 #define XY_SRC_COPY_BLT_WRITE_ALPHA	(1<<21)
304 #define XY_SRC_COPY_BLT_WRITE_RGB	(1<<20)
305 #define   BLT_DEPTH_8			(0<<24)
306 #define   BLT_DEPTH_16_565		(1<<24)
307 #define   BLT_DEPTH_16_1555		(2<<24)
308 #define   BLT_DEPTH_32			(3<<24)
309 #define   BLT_ROP_GXCOPY		(0xcc<<16)
310 #define XY_SRC_COPY_BLT_SRC_TILED	(1<<15) /* 965+ only */
311 #define XY_SRC_COPY_BLT_DST_TILED	(1<<11) /* 965+ only */
312 #define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
313 #define   ASYNC_FLIP                (1<<22)
314 #define   DISPLAY_PLANE_A           (0<<20)
315 #define   DISPLAY_PLANE_B           (1<<20)
316 #define GFX_OP_PIPE_CONTROL(len)	((0x3<<29)|(0x3<<27)|(0x2<<24)|(len-2))
317 #define   PIPE_CONTROL_GLOBAL_GTT_IVB			(1<<24) /* gen7+ */
318 #define   PIPE_CONTROL_CS_STALL				(1<<20)
319 #define   PIPE_CONTROL_TLB_INVALIDATE			(1<<18)
320 #define   PIPE_CONTROL_QW_WRITE				(1<<14)
321 #define   PIPE_CONTROL_DEPTH_STALL			(1<<13)
322 #define   PIPE_CONTROL_WRITE_FLUSH			(1<<12)
323 #define   PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH	(1<<12) /* gen6+ */
324 #define   PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE	(1<<11) /* MBZ on Ironlake */
325 #define   PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE		(1<<10) /* GM45+ only */
326 #define   PIPE_CONTROL_INDIRECT_STATE_DISABLE		(1<<9)
327 #define   PIPE_CONTROL_NOTIFY				(1<<8)
328 #define   PIPE_CONTROL_VF_CACHE_INVALIDATE		(1<<4)
329 #define   PIPE_CONTROL_CONST_CACHE_INVALIDATE		(1<<3)
330 #define   PIPE_CONTROL_STATE_CACHE_INVALIDATE		(1<<2)
331 #define   PIPE_CONTROL_STALL_AT_SCOREBOARD		(1<<1)
332 #define   PIPE_CONTROL_DEPTH_CACHE_FLUSH		(1<<0)
333 #define   PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
334 
335 
336 /*
337  * Reset registers
338  */
339 #define DEBUG_RESET_I830		0x6070
340 #define  DEBUG_RESET_FULL		(1<<7)
341 #define  DEBUG_RESET_RENDER		(1<<8)
342 #define  DEBUG_RESET_DISPLAY		(1<<9)
343 
344 /*
345  * IOSF sideband
346  */
347 #define VLV_IOSF_DOORBELL_REQ			(VLV_DISPLAY_BASE + 0x2100)
348 #define   IOSF_DEVFN_SHIFT			24
349 #define   IOSF_OPCODE_SHIFT			16
350 #define   IOSF_PORT_SHIFT			8
351 #define   IOSF_BYTE_ENABLES_SHIFT		4
352 #define   IOSF_BAR_SHIFT			1
353 #define   IOSF_SB_BUSY				(1<<0)
354 #define   IOSF_PORT_PUNIT			0x4
355 #define   IOSF_PORT_NC				0x11
356 #define   IOSF_PORT_DPIO			0x12
357 #define VLV_IOSF_DATA				(VLV_DISPLAY_BASE + 0x2104)
358 #define VLV_IOSF_ADDR				(VLV_DISPLAY_BASE + 0x2108)
359 
360 #define PUNIT_OPCODE_REG_READ			6
361 #define PUNIT_OPCODE_REG_WRITE			7
362 
363 #define PUNIT_REG_GPU_LFM			0xd3
364 #define PUNIT_REG_GPU_FREQ_REQ			0xd4
365 #define PUNIT_REG_GPU_FREQ_STS			0xd8
366 #define PUNIT_REG_MEDIA_TURBO_FREQ_REQ		0xdc
367 
368 #define PUNIT_FUSE_BUS2				0xf6 /* bits 47:40 */
369 #define PUNIT_FUSE_BUS1				0xf5 /* bits 55:48 */
370 
371 #define IOSF_NC_FB_GFX_FREQ_FUSE		0x1c
372 #define   FB_GFX_MAX_FREQ_FUSE_SHIFT		3
373 #define   FB_GFX_MAX_FREQ_FUSE_MASK		0x000007f8
374 #define   FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT	11
375 #define   FB_GFX_FGUARANTEED_FREQ_FUSE_MASK	0x0007f800
376 #define IOSF_NC_FB_GFX_FMAX_FUSE_HI		0x34
377 #define   FB_FMAX_VMIN_FREQ_HI_MASK		0x00000007
378 #define IOSF_NC_FB_GFX_FMAX_FUSE_LO		0x30
379 #define   FB_FMAX_VMIN_FREQ_LO_SHIFT		27
380 #define   FB_FMAX_VMIN_FREQ_LO_MASK		0xf8000000
381 
382 /*
383  * DPIO - a special bus for various display related registers to hide behind
384  *
385  * DPIO is VLV only.
386  *
387  * Note: digital port B is DDI0, digital pot C is DDI1
388  */
389 #define DPIO_DEVFN			0
390 #define DPIO_OPCODE_REG_WRITE		1
391 #define DPIO_OPCODE_REG_READ		0
392 
393 #define DPIO_CTL			(VLV_DISPLAY_BASE + 0x2110)
394 #define  DPIO_MODSEL1			(1<<3) /* if ref clk b == 27 */
395 #define  DPIO_MODSEL0			(1<<2) /* if ref clk a == 27 */
396 #define  DPIO_SFR_BYPASS		(1<<1)
397 #define  DPIO_RESET			(1<<0)
398 
399 #define _DPIO_TX3_SWING_CTL4_A		0x690
400 #define _DPIO_TX3_SWING_CTL4_B		0x2a90
401 #define DPIO_TX3_SWING_CTL4(pipe) _PIPE(pipe, _DPIO_TX_SWING_CTL4_A, \
402 					_DPIO_TX3_SWING_CTL4_B)
403 
404 /*
405  * Per pipe/PLL DPIO regs
406  */
407 #define _DPIO_DIV_A			0x800c
408 #define   DPIO_POST_DIV_SHIFT		(28) /* 3 bits */
409 #define   DPIO_POST_DIV_DAC		0
410 #define   DPIO_POST_DIV_HDMIDP		1 /* DAC 225-400M rate */
411 #define   DPIO_POST_DIV_LVDS1		2
412 #define   DPIO_POST_DIV_LVDS2		3
413 #define   DPIO_K_SHIFT			(24) /* 4 bits */
414 #define   DPIO_P1_SHIFT			(21) /* 3 bits */
415 #define   DPIO_P2_SHIFT			(16) /* 5 bits */
416 #define   DPIO_N_SHIFT			(12) /* 4 bits */
417 #define   DPIO_ENABLE_CALIBRATION	(1<<11)
418 #define   DPIO_M1DIV_SHIFT		(8) /* 3 bits */
419 #define   DPIO_M2DIV_MASK		0xff
420 #define _DPIO_DIV_B			0x802c
421 #define DPIO_DIV(pipe) _PIPE(pipe, _DPIO_DIV_A, _DPIO_DIV_B)
422 
423 #define _DPIO_REFSFR_A			0x8014
424 #define   DPIO_REFSEL_OVERRIDE		27
425 #define   DPIO_PLL_MODESEL_SHIFT	24 /* 3 bits */
426 #define   DPIO_BIAS_CURRENT_CTL_SHIFT	21 /* 3 bits, always 0x7 */
427 #define   DPIO_PLL_REFCLK_SEL_SHIFT	16 /* 2 bits */
428 #define   DPIO_PLL_REFCLK_SEL_MASK	3
429 #define   DPIO_DRIVER_CTL_SHIFT		12 /* always set to 0x8 */
430 #define   DPIO_CLK_BIAS_CTL_SHIFT	8 /* always set to 0x5 */
431 #define _DPIO_REFSFR_B			0x8034
432 #define DPIO_REFSFR(pipe) _PIPE(pipe, _DPIO_REFSFR_A, _DPIO_REFSFR_B)
433 
434 #define _DPIO_CORE_CLK_A		0x801c
435 #define _DPIO_CORE_CLK_B		0x803c
436 #define DPIO_CORE_CLK(pipe) _PIPE(pipe, _DPIO_CORE_CLK_A, _DPIO_CORE_CLK_B)
437 
438 #define _DPIO_IREF_CTL_A		0x8040
439 #define _DPIO_IREF_CTL_B		0x8060
440 #define DPIO_IREF_CTL(pipe) _PIPE(pipe, _DPIO_IREF_CTL_A, _DPIO_IREF_CTL_B)
441 
442 #define DPIO_IREF_BCAST			0xc044
443 #define _DPIO_IREF_A			0x8044
444 #define _DPIO_IREF_B			0x8064
445 #define DPIO_IREF(pipe) _PIPE(pipe, _DPIO_IREF_A, _DPIO_IREF_B)
446 
447 #define _DPIO_PLL_CML_A			0x804c
448 #define _DPIO_PLL_CML_B			0x806c
449 #define DPIO_PLL_CML(pipe) _PIPE(pipe, _DPIO_PLL_CML_A, _DPIO_PLL_CML_B)
450 
451 #define _DPIO_LPF_COEFF_A		0x8048
452 #define _DPIO_LPF_COEFF_B		0x8068
453 #define DPIO_LPF_COEFF(pipe) _PIPE(pipe, _DPIO_LPF_COEFF_A, _DPIO_LPF_COEFF_B)
454 
455 #define DPIO_CALIBRATION		0x80ac
456 
457 #define DPIO_FASTCLK_DISABLE		0x8100
458 
459 /*
460  * Per DDI channel DPIO regs
461  */
462 
463 #define _DPIO_PCS_TX_0			0x8200
464 #define _DPIO_PCS_TX_1			0x8400
465 #define   DPIO_PCS_TX_LANE2_RESET	(1<<16)
466 #define   DPIO_PCS_TX_LANE1_RESET	(1<<7)
467 #define DPIO_PCS_TX(port) _PORT(port, _DPIO_PCS_TX_0, _DPIO_PCS_TX_1)
468 
469 #define _DPIO_PCS_CLK_0			0x8204
470 #define _DPIO_PCS_CLK_1			0x8404
471 #define   DPIO_PCS_CLK_CRI_RXEB_EIOS_EN	(1<<22)
472 #define   DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1<<21)
473 #define   DPIO_PCS_CLK_DATAWIDTH_SHIFT	(6)
474 #define   DPIO_PCS_CLK_SOFT_RESET	(1<<5)
475 #define DPIO_PCS_CLK(port) _PORT(port, _DPIO_PCS_CLK_0, _DPIO_PCS_CLK_1)
476 
477 #define _DPIO_PCS_CTL_OVR1_A		0x8224
478 #define _DPIO_PCS_CTL_OVR1_B		0x8424
479 #define DPIO_PCS_CTL_OVER1(port) _PORT(port, _DPIO_PCS_CTL_OVR1_A, \
480 				       _DPIO_PCS_CTL_OVR1_B)
481 
482 #define _DPIO_PCS_STAGGER0_A		0x822c
483 #define _DPIO_PCS_STAGGER0_B		0x842c
484 #define DPIO_PCS_STAGGER0(port) _PORT(port, _DPIO_PCS_STAGGER0_A, \
485 				      _DPIO_PCS_STAGGER0_B)
486 
487 #define _DPIO_PCS_STAGGER1_A		0x8230
488 #define _DPIO_PCS_STAGGER1_B		0x8430
489 #define DPIO_PCS_STAGGER1(port) _PORT(port, _DPIO_PCS_STAGGER1_A, \
490 				      _DPIO_PCS_STAGGER1_B)
491 
492 #define _DPIO_PCS_CLOCKBUF0_A		0x8238
493 #define _DPIO_PCS_CLOCKBUF0_B		0x8438
494 #define DPIO_PCS_CLOCKBUF0(port) _PORT(port, _DPIO_PCS_CLOCKBUF0_A, \
495 				       _DPIO_PCS_CLOCKBUF0_B)
496 
497 #define _DPIO_PCS_CLOCKBUF8_A		0x825c
498 #define _DPIO_PCS_CLOCKBUF8_B		0x845c
499 #define DPIO_PCS_CLOCKBUF8(port) _PORT(port, _DPIO_PCS_CLOCKBUF8_A, \
500 				       _DPIO_PCS_CLOCKBUF8_B)
501 
502 #define _DPIO_TX_SWING_CTL2_A		0x8288
503 #define _DPIO_TX_SWING_CTL2_B		0x8488
504 #define DPIO_TX_SWING_CTL2(port) _PORT(port, _DPIO_TX_SWING_CTL2_A, \
505 				       _DPIO_TX_SWING_CTL2_B)
506 
507 #define _DPIO_TX_SWING_CTL3_A		0x828c
508 #define _DPIO_TX_SWING_CTL3_B		0x848c
509 #define DPIO_TX_SWING_CTL3(port) _PORT(port, _DPIO_TX_SWING_CTL3_A, \
510 				       _DPIO_TX_SWING_CTL3_B)
511 
512 #define _DPIO_TX_SWING_CTL4_A		0x8290
513 #define _DPIO_TX_SWING_CTL4_B		0x8490
514 #define DPIO_TX_SWING_CTL4(port) _PORT(port, _DPIO_TX_SWING_CTL4_A, \
515 				       _DPIO_TX_SWING_CTL4_B)
516 
517 #define _DPIO_TX_OCALINIT_0		0x8294
518 #define _DPIO_TX_OCALINIT_1		0x8494
519 #define   DPIO_TX_OCALINIT_EN		(1<<31)
520 #define DPIO_TX_OCALINIT(port) _PORT(port, _DPIO_TX_OCALINIT_0, \
521 				     _DPIO_TX_OCALINIT_1)
522 
523 #define _DPIO_TX_CTL_0			0x82ac
524 #define _DPIO_TX_CTL_1			0x84ac
525 #define DPIO_TX_CTL(port) _PORT(port, _DPIO_TX_CTL_0, _DPIO_TX_CTL_1)
526 
527 #define _DPIO_TX_LANE_0			0x82b8
528 #define _DPIO_TX_LANE_1			0x84b8
529 #define DPIO_TX_LANE(port) _PORT(port, _DPIO_TX_LANE_0, _DPIO_TX_LANE_1)
530 
531 #define _DPIO_DATA_CHANNEL1		0x8220
532 #define _DPIO_DATA_CHANNEL2		0x8420
533 #define DPIO_DATA_CHANNEL(port) _PORT(port, _DPIO_DATA_CHANNEL1, _DPIO_DATA_CHANNEL2)
534 
535 #define _DPIO_PORT0_PCS0		0x0220
536 #define _DPIO_PORT0_PCS1		0x0420
537 #define _DPIO_PORT1_PCS2		0x2620
538 #define _DPIO_PORT1_PCS3		0x2820
539 #define DPIO_DATA_LANE_A(port) _PORT(port, _DPIO_PORT0_PCS0, _DPIO_PORT1_PCS2)
540 #define DPIO_DATA_LANE_B(port) _PORT(port, _DPIO_PORT0_PCS1, _DPIO_PORT1_PCS3)
541 #define DPIO_DATA_CHANNEL1              0x8220
542 #define DPIO_DATA_CHANNEL2              0x8420
543 
544 /*
545  * Fence registers
546  */
547 #define FENCE_REG_830_0			0x2000
548 #define FENCE_REG_945_8			0x3000
549 #define   I830_FENCE_START_MASK		0x07f80000
550 #define   I830_FENCE_TILING_Y_SHIFT	12
551 #define   I830_FENCE_SIZE_BITS(size)	((ffs((size) >> 19) - 1) << 8)
552 #define   I830_FENCE_PITCH_SHIFT	4
553 #define   I830_FENCE_REG_VALID		(1<<0)
554 #define   I915_FENCE_MAX_PITCH_VAL	4
555 #define   I830_FENCE_MAX_PITCH_VAL	6
556 #define   I830_FENCE_MAX_SIZE_VAL	(1<<8)
557 
558 #define   I915_FENCE_START_MASK		0x0ff00000
559 #define   I915_FENCE_SIZE_BITS(size)	((ffs((size) >> 20) - 1) << 8)
560 
561 #define FENCE_REG_965_0			0x03000
562 #define   I965_FENCE_PITCH_SHIFT	2
563 #define   I965_FENCE_TILING_Y_SHIFT	1
564 #define   I965_FENCE_REG_VALID		(1<<0)
565 #define   I965_FENCE_MAX_PITCH_VAL	0x0400
566 
567 #define FENCE_REG_SANDYBRIDGE_0		0x100000
568 #define   SANDYBRIDGE_FENCE_PITCH_SHIFT	32
569 #define   GEN7_FENCE_MAX_PITCH_VAL	0x0800
570 
571 /* control register for cpu gtt access */
572 #define TILECTL				0x101000
573 #define   TILECTL_SWZCTL			(1 << 0)
574 #define   TILECTL_TLB_PREFETCH_DIS	(1 << 2)
575 #define   TILECTL_BACKSNOOP_DIS		(1 << 3)
576 
577 /*
578  * Instruction and interrupt control regs
579  */
580 #define PGTBL_ER	0x02024
581 #define RENDER_RING_BASE	0x02000
582 #define BSD_RING_BASE		0x04000
583 #define GEN6_BSD_RING_BASE	0x12000
584 #define VEBOX_RING_BASE		0x1a000
585 #define BLT_RING_BASE		0x22000
586 #define RING_TAIL(base)		((base)+0x30)
587 #define RING_HEAD(base)		((base)+0x34)
588 #define RING_START(base)	((base)+0x38)
589 #define RING_CTL(base)		((base)+0x3c)
590 #define RING_SYNC_0(base)	((base)+0x40)
591 #define RING_SYNC_1(base)	((base)+0x44)
592 #define RING_SYNC_2(base)	((base)+0x48)
593 #define GEN6_RVSYNC	(RING_SYNC_0(RENDER_RING_BASE))
594 #define GEN6_RBSYNC	(RING_SYNC_1(RENDER_RING_BASE))
595 #define GEN6_RVESYNC	(RING_SYNC_2(RENDER_RING_BASE))
596 #define GEN6_VBSYNC	(RING_SYNC_0(GEN6_BSD_RING_BASE))
597 #define GEN6_VRSYNC	(RING_SYNC_1(GEN6_BSD_RING_BASE))
598 #define GEN6_VVESYNC	(RING_SYNC_2(GEN6_BSD_RING_BASE))
599 #define GEN6_BRSYNC	(RING_SYNC_0(BLT_RING_BASE))
600 #define GEN6_BVSYNC	(RING_SYNC_1(BLT_RING_BASE))
601 #define GEN6_BVESYNC	(RING_SYNC_2(BLT_RING_BASE))
602 #define GEN6_VEBSYNC	(RING_SYNC_0(VEBOX_RING_BASE))
603 #define GEN6_VERSYNC	(RING_SYNC_1(VEBOX_RING_BASE))
604 #define GEN6_VEVSYNC	(RING_SYNC_2(VEBOX_RING_BASE))
605 #define GEN6_NOSYNC 0
606 #define RING_MAX_IDLE(base)	((base)+0x54)
607 #define RING_HWS_PGA(base)	((base)+0x80)
608 #define RING_HWS_PGA_GEN6(base)	((base)+0x2080)
609 #define ARB_MODE		0x04030
610 #define   ARB_MODE_SWIZZLE_SNB	(1<<4)
611 #define   ARB_MODE_SWIZZLE_IVB	(1<<5)
612 #define RENDER_HWS_PGA_GEN7	(0x04080)
613 #define RING_FAULT_REG(ring)	(0x4094 + 0x100*(ring)->id)
614 #define DONE_REG		0x40b0
615 #define BSD_HWS_PGA_GEN7	(0x04180)
616 #define BLT_HWS_PGA_GEN7	(0x04280)
617 #define VEBOX_HWS_PGA_GEN7	(0x04380)
618 #define RING_ACTHD(base)	((base)+0x74)
619 #define RING_NOPID(base)	((base)+0x94)
620 #define RING_IMR(base)		((base)+0xa8)
621 #define RING_TIMESTAMP(base)	((base)+0x358)
622 #define   TAIL_ADDR		0x001FFFF8
623 #define   HEAD_WRAP_COUNT	0xFFE00000
624 #define   HEAD_WRAP_ONE		0x00200000
625 #define   HEAD_ADDR		0x001FFFFC
626 #define   RING_NR_PAGES		0x001FF000
627 #define   RING_REPORT_MASK	0x00000006
628 #define   RING_REPORT_64K	0x00000002
629 #define   RING_REPORT_128K	0x00000004
630 #define   RING_NO_REPORT	0x00000000
631 #define   RING_VALID_MASK	0x00000001
632 #define   RING_VALID		0x00000001
633 #define   RING_INVALID		0x00000000
634 #define   RING_WAIT_I8XX	(1<<0) /* gen2, PRBx_HEAD */
635 #define   RING_WAIT		(1<<11) /* gen3+, PRBx_CTL */
636 #define   RING_WAIT_SEMAPHORE	(1<<10) /* gen6+ */
637 #if 0
638 #define PRB0_TAIL	0x02030
639 #define PRB0_HEAD	0x02034
640 #define PRB0_START	0x02038
641 #define PRB0_CTL	0x0203c
642 #define PRB1_TAIL	0x02040 /* 915+ only */
643 #define PRB1_HEAD	0x02044 /* 915+ only */
644 #define PRB1_START	0x02048 /* 915+ only */
645 #define PRB1_CTL	0x0204c /* 915+ only */
646 #endif
647 #define IPEIR_I965	0x02064
648 #define IPEHR_I965	0x02068
649 #define INSTDONE_I965	0x0206c
650 #define GEN7_INSTDONE_1		0x0206c
651 #define GEN7_SC_INSTDONE	0x07100
652 #define GEN7_SAMPLER_INSTDONE	0x0e160
653 #define GEN7_ROW_INSTDONE	0x0e164
654 #define I915_NUM_INSTDONE_REG	4
655 #define RING_IPEIR(base)	((base)+0x64)
656 #define RING_IPEHR(base)	((base)+0x68)
657 #define RING_INSTDONE(base)	((base)+0x6c)
658 #define RING_INSTPS(base)	((base)+0x70)
659 #define RING_DMA_FADD(base)	((base)+0x78)
660 #define RING_INSTPM(base)	((base)+0xc0)
661 #define INSTPS		0x02070 /* 965+ only */
662 #define INSTDONE1	0x0207c /* 965+ only */
663 #define ACTHD_I965	0x02074
664 #define HWS_PGA		0x02080
665 #define HWS_ADDRESS_MASK	0xfffff000
666 #define HWS_START_ADDRESS_SHIFT	4
667 #define PWRCTXA		0x2088 /* 965GM+ only */
668 #define   PWRCTX_EN	(1<<0)
669 #define IPEIR		0x02088
670 #define IPEHR		0x0208c
671 #define INSTDONE	0x02090
672 #define NOPID		0x02094
673 #define HWSTAM		0x02098
674 #define DMA_FADD_I8XX	0x020d0
675 
676 #define ERROR_GEN6	0x040a0
677 #define GEN7_ERR_INT	0x44040
678 #define   ERR_INT_POISON		(1<<31)
679 #define   ERR_INT_MMIO_UNCLAIMED	(1<<13)
680 #define   ERR_INT_FIFO_UNDERRUN_C	(1<<6)
681 #define   ERR_INT_FIFO_UNDERRUN_B	(1<<3)
682 #define   ERR_INT_FIFO_UNDERRUN_A	(1<<0)
683 
684 #define FPGA_DBG		0x42300
685 #define   FPGA_DBG_RM_NOCLAIM	(1<<31)
686 
687 #define DERRMR		0x44050
688 
689 /* GM45+ chicken bits -- debug workaround bits that may be required
690  * for various sorts of correct behavior.  The top 16 bits of each are
691  * the enables for writing to the corresponding low bit.
692  */
693 #define _3D_CHICKEN	0x02084
694 #define  _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB	(1 << 10)
695 #define _3D_CHICKEN2	0x0208c
696 /* Disables pipelining of read flushes past the SF-WIZ interface.
697  * Required on all Ironlake steppings according to the B-Spec, but the
698  * particular danger of not doing so is not specified.
699  */
700 # define _3D_CHICKEN2_WM_READ_PIPELINED			(1 << 14)
701 #define _3D_CHICKEN3	0x02090
702 #define  _3D_CHICKEN_SF_DISABLE_OBJEND_CULL		(1 << 10)
703 #define  _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL		(1 << 5)
704 
705 #define MI_MODE		0x0209c
706 # define VS_TIMER_DISPATCH				(1 << 6)
707 # define MI_FLUSH_ENABLE				(1 << 12)
708 # define ASYNC_FLIP_PERF_DISABLE			(1 << 14)
709 
710 #define GEN6_GT_MODE	0x20d0
711 #define   GEN6_GT_MODE_HI				(1 << 9)
712 #define   GEN6_TD_FOUR_ROW_DISPATCH_DISABLE		(1 << 5)
713 
714 #define GFX_MODE	0x02520
715 #define GFX_MODE_GEN7	0x0229c
716 #define RING_MODE_GEN7(ring)	((ring)->mmio_base+0x29c)
717 #define   GFX_RUN_LIST_ENABLE		(1<<15)
718 #define   GFX_TLB_INVALIDATE_ALWAYS	(1<<13)
719 #define   GFX_SURFACE_FAULT_ENABLE	(1<<12)
720 #define   GFX_REPLAY_MODE		(1<<11)
721 #define   GFX_PSMI_GRANULARITY		(1<<10)
722 #define   GFX_PPGTT_ENABLE		(1<<9)
723 
724 #define VLV_DISPLAY_BASE 0x180000
725 
726 #define SCPD0		0x0209c /* 915+ only */
727 #define IER		0x020a0
728 #define IIR		0x020a4
729 #define IMR		0x020a8
730 #define ISR		0x020ac
731 #define VLV_GUNIT_CLOCK_GATE	(VLV_DISPLAY_BASE + 0x2060)
732 #define   GCFG_DIS		(1<<8)
733 #define VLV_IIR_RW	(VLV_DISPLAY_BASE + 0x2084)
734 #define VLV_IER		(VLV_DISPLAY_BASE + 0x20a0)
735 #define VLV_IIR		(VLV_DISPLAY_BASE + 0x20a4)
736 #define VLV_IMR		(VLV_DISPLAY_BASE + 0x20a8)
737 #define VLV_ISR		(VLV_DISPLAY_BASE + 0x20ac)
738 #define VLV_PCBR	(VLV_DISPLAY_BASE + 0x2120)
739 #define   DISPLAY_PLANE_FLIP_PENDING(plane) (1<<(11-(plane))) /* A and B only */
740 #define EIR		0x020b0
741 #define EMR		0x020b4
742 #define ESR		0x020b8
743 #define   GM45_ERROR_PAGE_TABLE				(1<<5)
744 #define   GM45_ERROR_MEM_PRIV				(1<<4)
745 #define   I915_ERROR_PAGE_TABLE				(1<<4)
746 #define   GM45_ERROR_CP_PRIV				(1<<3)
747 #define   I915_ERROR_MEMORY_REFRESH			(1<<1)
748 #define   I915_ERROR_INSTRUCTION			(1<<0)
749 #define INSTPM	        0x020c0
750 #define   INSTPM_SELF_EN (1<<12) /* 915GM only */
751 #define   INSTPM_AGPBUSY_DIS (1<<11) /* gen3: when disabled, pending interrupts
752 					will not assert AGPBUSY# and will only
753 					be delivered when out of C3. */
754 #define   INSTPM_FORCE_ORDERING				(1<<7) /* GEN6+ */
755 #define   INSTPM_TLB_INVALIDATE	(1<<9)
756 #define   INSTPM_SYNC_FLUSH	(1<<5)
757 #define ACTHD	        0x020c8
758 #define FW_BLC		0x020d8
759 #define FW_BLC2		0x020dc
760 #define FW_BLC_SELF	0x020e0 /* 915+ only */
761 #define   FW_BLC_SELF_EN_MASK      (1<<31)
762 #define   FW_BLC_SELF_FIFO_MASK    (1<<16) /* 945 only */
763 #define   FW_BLC_SELF_EN           (1<<15) /* 945 only */
764 #define MM_BURST_LENGTH     0x00700000
765 #define MM_FIFO_WATERMARK   0x0001F000
766 #define LM_BURST_LENGTH     0x00000700
767 #define LM_FIFO_WATERMARK   0x0000001F
768 #define MI_ARB_STATE	0x020e4 /* 915+ only */
769 
770 /* Make render/texture TLB fetches lower priorty than associated data
771  *   fetches. This is not turned on by default
772  */
773 #define   MI_ARB_RENDER_TLB_LOW_PRIORITY	(1 << 15)
774 
775 /* Isoch request wait on GTT enable (Display A/B/C streams).
776  * Make isoch requests stall on the TLB update. May cause
777  * display underruns (test mode only)
778  */
779 #define   MI_ARB_ISOCH_WAIT_GTT			(1 << 14)
780 
781 /* Block grant count for isoch requests when block count is
782  * set to a finite value.
783  */
784 #define   MI_ARB_BLOCK_GRANT_MASK		(3 << 12)
785 #define   MI_ARB_BLOCK_GRANT_8			(0 << 12)	/* for 3 display planes */
786 #define   MI_ARB_BLOCK_GRANT_4			(1 << 12)	/* for 2 display planes */
787 #define   MI_ARB_BLOCK_GRANT_2			(2 << 12)	/* for 1 display plane */
788 #define   MI_ARB_BLOCK_GRANT_0			(3 << 12)	/* don't use */
789 
790 /* Enable render writes to complete in C2/C3/C4 power states.
791  * If this isn't enabled, render writes are prevented in low
792  * power states. That seems bad to me.
793  */
794 #define   MI_ARB_C3_LP_WRITE_ENABLE		(1 << 11)
795 
796 /* This acknowledges an async flip immediately instead
797  * of waiting for 2TLB fetches.
798  */
799 #define   MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE	(1 << 10)
800 
801 /* Enables non-sequential data reads through arbiter
802  */
803 #define   MI_ARB_DUAL_DATA_PHASE_DISABLE	(1 << 9)
804 
805 /* Disable FSB snooping of cacheable write cycles from binner/render
806  * command stream
807  */
808 #define   MI_ARB_CACHE_SNOOP_DISABLE		(1 << 8)
809 
810 /* Arbiter time slice for non-isoch streams */
811 #define   MI_ARB_TIME_SLICE_MASK		(7 << 5)
812 #define   MI_ARB_TIME_SLICE_1			(0 << 5)
813 #define   MI_ARB_TIME_SLICE_2			(1 << 5)
814 #define   MI_ARB_TIME_SLICE_4			(2 << 5)
815 #define   MI_ARB_TIME_SLICE_6			(3 << 5)
816 #define   MI_ARB_TIME_SLICE_8			(4 << 5)
817 #define   MI_ARB_TIME_SLICE_10			(5 << 5)
818 #define   MI_ARB_TIME_SLICE_14			(6 << 5)
819 #define   MI_ARB_TIME_SLICE_16			(7 << 5)
820 
821 /* Low priority grace period page size */
822 #define   MI_ARB_LOW_PRIORITY_GRACE_4KB		(0 << 4)	/* default */
823 #define   MI_ARB_LOW_PRIORITY_GRACE_8KB		(1 << 4)
824 
825 /* Disable display A/B trickle feed */
826 #define   MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE	(1 << 2)
827 
828 /* Set display plane priority */
829 #define   MI_ARB_DISPLAY_PRIORITY_A_B		(0 << 0)	/* display A > display B */
830 #define   MI_ARB_DISPLAY_PRIORITY_B_A		(1 << 0)	/* display B > display A */
831 
832 #define CACHE_MODE_0	0x02120 /* 915+ only */
833 #define   CM0_PIPELINED_RENDER_FLUSH_DISABLE (1<<8)
834 #define   CM0_IZ_OPT_DISABLE      (1<<6)
835 #define   CM0_ZR_OPT_DISABLE      (1<<5)
836 #define	  CM0_STC_EVICT_DISABLE_LRA_SNB	(1<<5)
837 #define   CM0_DEPTH_EVICT_DISABLE (1<<4)
838 #define   CM0_COLOR_EVICT_DISABLE (1<<3)
839 #define   CM0_DEPTH_WRITE_DISABLE (1<<1)
840 #define   CM0_RC_OP_FLUSH_DISABLE (1<<0)
841 #define BB_ADDR		0x02140 /* 8 bytes */
842 #define GFX_FLSH_CNTL	0x02170 /* 915+ only */
843 #define GFX_FLSH_CNTL_GEN6	0x101008
844 #define   GFX_FLSH_CNTL_EN	(1<<0)
845 #define ECOSKPD		0x021d0
846 #define   ECO_GATING_CX_ONLY	(1<<3)
847 #define   ECO_FLIP_DONE		(1<<0)
848 
849 #define CACHE_MODE_1		0x7004 /* IVB+ */
850 #define   PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1<<6)
851 
852 #define GEN6_BLITTER_ECOSKPD	0x221d0
853 #define   GEN6_BLITTER_LOCK_SHIFT			16
854 #define   GEN6_BLITTER_FBC_NOTIFY			(1<<3)
855 
856 #define GEN6_BSD_SLEEP_PSMI_CONTROL	0x12050
857 #define   GEN6_BSD_SLEEP_MSG_DISABLE	(1 << 0)
858 #define   GEN6_BSD_SLEEP_FLUSH_DISABLE	(1 << 2)
859 #define   GEN6_BSD_SLEEP_INDICATOR	(1 << 3)
860 #define   GEN6_BSD_GO_INDICATOR		(1 << 4)
861 
862 /* On modern GEN architectures interrupt control consists of two sets
863  * of registers. The first set pertains to the ring generating the
864  * interrupt. The second control is for the functional block generating the
865  * interrupt. These are PM, GT, DE, etc.
866  *
867  * Luckily *knocks on wood* all the ring interrupt bits match up with the
868  * GT interrupt bits, so we don't need to duplicate the defines.
869  *
870  * These defines should cover us well from SNB->HSW with minor exceptions
871  * it can also work on ILK.
872  */
873 #define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT		(1 << 26)
874 #define GT_BLT_CS_ERROR_INTERRUPT		(1 << 25)
875 #define GT_BLT_USER_INTERRUPT			(1 << 22)
876 #define GT_BSD_CS_ERROR_INTERRUPT		(1 << 15)
877 #define GT_BSD_USER_INTERRUPT			(1 << 12)
878 #define GT_RENDER_L3_PARITY_ERROR_INTERRUPT	(1 <<  5) /* !snb */
879 #define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT	(1 <<  4)
880 #define GT_RENDER_CS_MASTER_ERROR_INTERRUPT	(1 <<  3)
881 #define GT_RENDER_SYNC_STATUS_INTERRUPT		(1 <<  2)
882 #define GT_RENDER_DEBUG_INTERRUPT		(1 <<  1)
883 #define GT_RENDER_USER_INTERRUPT		(1 <<  0)
884 
885 #define PM_VEBOX_CS_ERROR_INTERRUPT		(1 << 12) /* hsw+ */
886 #define PM_VEBOX_USER_INTERRUPT			(1 << 10) /* hsw+ */
887 
888 /* These are all the "old" interrupts */
889 #define ILK_BSD_USER_INTERRUPT				(1<<5)
890 #define I915_PIPE_CONTROL_NOTIFY_INTERRUPT		(1<<18)
891 #define I915_DISPLAY_PORT_INTERRUPT			(1<<17)
892 #define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT	(1<<15)
893 #define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT	(1<<14) /* p-state */
894 #define I915_HWB_OOM_INTERRUPT				(1<<13)
895 #define I915_SYNC_STATUS_INTERRUPT			(1<<12)
896 #define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT	(1<<11)
897 #define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT	(1<<10)
898 #define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT	(1<<9)
899 #define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT	(1<<8)
900 #define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT		(1<<7)
901 #define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT		(1<<6)
902 #define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT		(1<<5)
903 #define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT		(1<<4)
904 #define I915_DEBUG_INTERRUPT				(1<<2)
905 #define I915_USER_INTERRUPT				(1<<1)
906 #define I915_ASLE_INTERRUPT				(1<<0)
907 #define I915_BSD_USER_INTERRUPT				(1 << 25)
908 
909 #define GEN6_BSD_RNCID			0x12198
910 
911 #define GEN7_FF_THREAD_MODE		0x20a0
912 #define   GEN7_FF_SCHED_MASK		0x0077070
913 #define   GEN7_FF_TS_SCHED_HS1		(0x5<<16)
914 #define   GEN7_FF_TS_SCHED_HS0		(0x3<<16)
915 #define   GEN7_FF_TS_SCHED_LOAD_BALANCE	(0x1<<16)
916 #define   GEN7_FF_TS_SCHED_HW		(0x0<<16) /* Default */
917 #define   GEN7_FF_VS_REF_CNT_FFME	(1 << 15)
918 #define   GEN7_FF_VS_SCHED_HS1		(0x5<<12)
919 #define   GEN7_FF_VS_SCHED_HS0		(0x3<<12)
920 #define   GEN7_FF_VS_SCHED_LOAD_BALANCE	(0x1<<12) /* Default */
921 #define   GEN7_FF_VS_SCHED_HW		(0x0<<12)
922 #define   GEN7_FF_DS_SCHED_HS1		(0x5<<4)
923 #define   GEN7_FF_DS_SCHED_HS0		(0x3<<4)
924 #define   GEN7_FF_DS_SCHED_LOAD_BALANCE	(0x1<<4)  /* Default */
925 #define   GEN7_FF_DS_SCHED_HW		(0x0<<4)
926 
927 /*
928  * Framebuffer compression (915+ only)
929  */
930 
931 #define FBC_CFB_BASE		0x03200 /* 4k page aligned */
932 #define FBC_LL_BASE		0x03204 /* 4k page aligned */
933 #define FBC_CONTROL		0x03208
934 #define   FBC_CTL_EN		(1<<31)
935 #define   FBC_CTL_PERIODIC	(1<<30)
936 #define   FBC_CTL_INTERVAL_SHIFT (16)
937 #define   FBC_CTL_UNCOMPRESSIBLE (1<<14)
938 #define   FBC_CTL_C3_IDLE	(1<<13)
939 #define   FBC_CTL_STRIDE_SHIFT	(5)
940 #define   FBC_CTL_FENCENO	(1<<0)
941 #define FBC_COMMAND		0x0320c
942 #define   FBC_CMD_COMPRESS	(1<<0)
943 #define FBC_STATUS		0x03210
944 #define   FBC_STAT_COMPRESSING	(1<<31)
945 #define   FBC_STAT_COMPRESSED	(1<<30)
946 #define   FBC_STAT_MODIFIED	(1<<29)
947 #define   FBC_STAT_CURRENT_LINE	(1<<0)
948 #define FBC_CONTROL2		0x03214
949 #define   FBC_CTL_FENCE_DBL	(0<<4)
950 #define   FBC_CTL_IDLE_IMM	(0<<2)
951 #define   FBC_CTL_IDLE_FULL	(1<<2)
952 #define   FBC_CTL_IDLE_LINE	(2<<2)
953 #define   FBC_CTL_IDLE_DEBUG	(3<<2)
954 #define   FBC_CTL_CPU_FENCE	(1<<1)
955 #define   FBC_CTL_PLANEA	(0<<0)
956 #define   FBC_CTL_PLANEB	(1<<0)
957 #define FBC_FENCE_OFF		0x0321b
958 #define FBC_TAG			0x03300
959 
960 #define FBC_LL_SIZE		(1536)
961 
962 /* Framebuffer compression for GM45+ */
963 #define DPFC_CB_BASE		0x3200
964 #define DPFC_CONTROL		0x3208
965 #define   DPFC_CTL_EN		(1<<31)
966 #define   DPFC_CTL_PLANEA	(0<<30)
967 #define   DPFC_CTL_PLANEB	(1<<30)
968 #define   IVB_DPFC_CTL_PLANE_SHIFT	(29)
969 #define   DPFC_CTL_FENCE_EN	(1<<29)
970 #define   IVB_DPFC_CTL_FENCE_EN	(1<<28)
971 #define   DPFC_CTL_PERSISTENT_MODE	(1<<25)
972 #define   DPFC_SR_EN		(1<<10)
973 #define   DPFC_CTL_LIMIT_1X	(0<<6)
974 #define   DPFC_CTL_LIMIT_2X	(1<<6)
975 #define   DPFC_CTL_LIMIT_4X	(2<<6)
976 #define DPFC_RECOMP_CTL		0x320c
977 #define   DPFC_RECOMP_STALL_EN	(1<<27)
978 #define   DPFC_RECOMP_STALL_WM_SHIFT (16)
979 #define   DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
980 #define   DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
981 #define   DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
982 #define DPFC_STATUS		0x3210
983 #define   DPFC_INVAL_SEG_SHIFT  (16)
984 #define   DPFC_INVAL_SEG_MASK	(0x07ff0000)
985 #define   DPFC_COMP_SEG_SHIFT	(0)
986 #define   DPFC_COMP_SEG_MASK	(0x000003ff)
987 #define DPFC_STATUS2		0x3214
988 #define DPFC_FENCE_YOFF		0x3218
989 #define DPFC_CHICKEN		0x3224
990 #define   DPFC_HT_MODIFY	(1<<31)
991 
992 /* Framebuffer compression for Ironlake */
993 #define ILK_DPFC_CB_BASE	0x43200
994 #define ILK_DPFC_CONTROL	0x43208
995 /* The bit 28-8 is reserved */
996 #define   DPFC_RESERVED		(0x1FFFFF00)
997 #define ILK_DPFC_RECOMP_CTL	0x4320c
998 #define ILK_DPFC_STATUS		0x43210
999 #define ILK_DPFC_FENCE_YOFF	0x43218
1000 #define ILK_DPFC_CHICKEN	0x43224
1001 #define ILK_FBC_RT_BASE		0x2128
1002 #define   ILK_FBC_RT_VALID	(1<<0)
1003 #define   SNB_FBC_FRONT_BUFFER	(1<<1)
1004 
1005 #define ILK_DISPLAY_CHICKEN1	0x42000
1006 #define   ILK_FBCQ_DIS		(1<<22)
1007 #define	  ILK_PABSTRETCH_DIS	(1<<21)
1008 
1009 
1010 /*
1011  * Framebuffer compression for Sandybridge
1012  *
1013  * The following two registers are of type GTTMMADR
1014  */
1015 #define SNB_DPFC_CTL_SA		0x100100
1016 #define   SNB_CPU_FENCE_ENABLE	(1<<29)
1017 #define DPFC_CPU_FENCE_OFFSET	0x100104
1018 
1019 /* Framebuffer compression for Ivybridge */
1020 #define IVB_FBC_RT_BASE			0x7020
1021 
1022 #define IPS_CTL		0x43408
1023 #define   IPS_ENABLE	(1 << 31)
1024 
1025 #define MSG_FBC_REND_STATE	0x50380
1026 #define   FBC_REND_NUKE		(1<<2)
1027 #define   FBC_REND_CACHE_CLEAN	(1<<1)
1028 
1029 #define _HSW_PIPE_SLICE_CHICKEN_1_A	0x420B0
1030 #define _HSW_PIPE_SLICE_CHICKEN_1_B	0x420B4
1031 #define   HSW_BYPASS_FBC_QUEUE		(1<<22)
1032 #define HSW_PIPE_SLICE_CHICKEN_1(pipe) _PIPE(pipe, + \
1033 					     _HSW_PIPE_SLICE_CHICKEN_1_A, + \
1034 					     _HSW_PIPE_SLICE_CHICKEN_1_B)
1035 
1036 #define HSW_CLKGATE_DISABLE_PART_1	0x46500
1037 #define   HSW_DPFC_GATING_DISABLE	(1<<23)
1038 
1039 /*
1040  * GPIO regs
1041  */
1042 #define GPIOA			0x5010
1043 #define GPIOB			0x5014
1044 #define GPIOC			0x5018
1045 #define GPIOD			0x501c
1046 #define GPIOE			0x5020
1047 #define GPIOF			0x5024
1048 #define GPIOG			0x5028
1049 #define GPIOH			0x502c
1050 # define GPIO_CLOCK_DIR_MASK		(1 << 0)
1051 # define GPIO_CLOCK_DIR_IN		(0 << 1)
1052 # define GPIO_CLOCK_DIR_OUT		(1 << 1)
1053 # define GPIO_CLOCK_VAL_MASK		(1 << 2)
1054 # define GPIO_CLOCK_VAL_OUT		(1 << 3)
1055 # define GPIO_CLOCK_VAL_IN		(1 << 4)
1056 # define GPIO_CLOCK_PULLUP_DISABLE	(1 << 5)
1057 # define GPIO_DATA_DIR_MASK		(1 << 8)
1058 # define GPIO_DATA_DIR_IN		(0 << 9)
1059 # define GPIO_DATA_DIR_OUT		(1 << 9)
1060 # define GPIO_DATA_VAL_MASK		(1 << 10)
1061 # define GPIO_DATA_VAL_OUT		(1 << 11)
1062 # define GPIO_DATA_VAL_IN		(1 << 12)
1063 # define GPIO_DATA_PULLUP_DISABLE	(1 << 13)
1064 
1065 #define GMBUS0			0x5100 /* clock/port select */
1066 #define   GMBUS_RATE_100KHZ	(0<<8)
1067 #define   GMBUS_RATE_50KHZ	(1<<8)
1068 #define   GMBUS_RATE_400KHZ	(2<<8) /* reserved on Pineview */
1069 #define   GMBUS_RATE_1MHZ	(3<<8) /* reserved on Pineview */
1070 #define   GMBUS_HOLD_EXT	(1<<7) /* 300ns hold time, rsvd on Pineview */
1071 #define   GMBUS_PORT_DISABLED	0
1072 #define   GMBUS_PORT_SSC	1
1073 #define   GMBUS_PORT_VGADDC	2
1074 #define   GMBUS_PORT_PANEL	3
1075 #define   GMBUS_PORT_DPC	4 /* HDMIC */
1076 #define   GMBUS_PORT_DPB	5 /* SDVO, HDMIB */
1077 #define   GMBUS_PORT_DPD	6 /* HDMID */
1078 #define   GMBUS_PORT_RESERVED	7 /* 7 reserved */
1079 #define   GMBUS_NUM_PORTS	(GMBUS_PORT_DPD - GMBUS_PORT_SSC + 1)
1080 #define GMBUS1			0x5104 /* command/status */
1081 #define   GMBUS_SW_CLR_INT	(1<<31)
1082 #define   GMBUS_SW_RDY		(1<<30)
1083 #define   GMBUS_ENT		(1<<29) /* enable timeout */
1084 #define   GMBUS_CYCLE_NONE	(0<<25)
1085 #define   GMBUS_CYCLE_WAIT	(1<<25)
1086 #define   GMBUS_CYCLE_INDEX	(2<<25)
1087 #define   GMBUS_CYCLE_STOP	(4<<25)
1088 #define   GMBUS_BYTE_COUNT_SHIFT 16
1089 #define   GMBUS_SLAVE_INDEX_SHIFT 8
1090 #define   GMBUS_SLAVE_ADDR_SHIFT 1
1091 #define   GMBUS_SLAVE_READ	(1<<0)
1092 #define   GMBUS_SLAVE_WRITE	(0<<0)
1093 #define GMBUS2			0x5108 /* status */
1094 #define   GMBUS_INUSE		(1<<15)
1095 #define   GMBUS_HW_WAIT_PHASE	(1<<14)
1096 #define   GMBUS_STALL_TIMEOUT	(1<<13)
1097 #define   GMBUS_INT		(1<<12)
1098 #define   GMBUS_HW_RDY		(1<<11)
1099 #define   GMBUS_SATOER		(1<<10)
1100 #define   GMBUS_ACTIVE		(1<<9)
1101 #define GMBUS3			0x510c /* data buffer bytes 3-0 */
1102 #define GMBUS4			0x5110 /* interrupt mask (Pineview+) */
1103 #define   GMBUS_SLAVE_TIMEOUT_EN (1<<4)
1104 #define   GMBUS_NAK_EN		(1<<3)
1105 #define   GMBUS_IDLE_EN		(1<<2)
1106 #define   GMBUS_HW_WAIT_EN	(1<<1)
1107 #define   GMBUS_HW_RDY_EN	(1<<0)
1108 #define GMBUS5			0x5120 /* byte index */
1109 #define   GMBUS_2BYTE_INDEX_EN	(1<<31)
1110 
1111 /*
1112  * Clock control & power management
1113  */
1114 
1115 #define VGA0	0x6000
1116 #define VGA1	0x6004
1117 #define VGA_PD	0x6010
1118 #define   VGA0_PD_P2_DIV_4	(1 << 7)
1119 #define   VGA0_PD_P1_DIV_2	(1 << 5)
1120 #define   VGA0_PD_P1_SHIFT	0
1121 #define   VGA0_PD_P1_MASK	(0x1f << 0)
1122 #define   VGA1_PD_P2_DIV_4	(1 << 15)
1123 #define   VGA1_PD_P1_DIV_2	(1 << 13)
1124 #define   VGA1_PD_P1_SHIFT	8
1125 #define   VGA1_PD_P1_MASK	(0x1f << 8)
1126 #define _DPLL_A	(dev_priv->info->display_mmio_offset + 0x6014)
1127 #define _DPLL_B	(dev_priv->info->display_mmio_offset + 0x6018)
1128 #define DPLL(pipe) _PIPE(pipe, _DPLL_A, _DPLL_B)
1129 #define   DPLL_VCO_ENABLE		(1 << 31)
1130 #define   DPLL_DVO_HIGH_SPEED		(1 << 30)
1131 #define   DPLL_EXT_BUFFER_ENABLE_VLV	(1 << 30)
1132 #define   DPLL_SYNCLOCK_ENABLE		(1 << 29)
1133 #define   DPLL_REFA_CLK_ENABLE_VLV	(1 << 29)
1134 #define   DPLL_VGA_MODE_DIS		(1 << 28)
1135 #define   DPLLB_MODE_DAC_SERIAL		(1 << 26) /* i915 */
1136 #define   DPLLB_MODE_LVDS		(2 << 26) /* i915 */
1137 #define   DPLL_MODE_MASK		(3 << 26)
1138 #define   DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
1139 #define   DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
1140 #define   DPLLB_LVDS_P2_CLOCK_DIV_14	(0 << 24) /* i915 */
1141 #define   DPLLB_LVDS_P2_CLOCK_DIV_7	(1 << 24) /* i915 */
1142 #define   DPLL_P2_CLOCK_DIV_MASK	0x03000000 /* i915 */
1143 #define   DPLL_FPA01_P1_POST_DIV_MASK	0x00ff0000 /* i915 */
1144 #define   DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW	0x00ff8000 /* Pineview */
1145 #define   DPLL_LOCK_VLV			(1<<15)
1146 #define   DPLL_INTEGRATED_CRI_CLK_VLV	(1<<14)
1147 #define   DPLL_INTEGRATED_CLOCK_VLV	(1<<13)
1148 #define   DPLL_PORTC_READY_MASK		(0xf << 4)
1149 #define   DPLL_PORTB_READY_MASK		(0xf)
1150 
1151 #define   DPLL_FPA01_P1_POST_DIV_MASK_I830	0x001f0000
1152 /*
1153  * The i830 generation, in LVDS mode, defines P1 as the bit number set within
1154  * this field (only one bit may be set).
1155  */
1156 #define   DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS	0x003f0000
1157 #define   DPLL_FPA01_P1_POST_DIV_SHIFT	16
1158 #define   DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
1159 /* i830, required in DVO non-gang */
1160 #define   PLL_P2_DIVIDE_BY_4		(1 << 23)
1161 #define   PLL_P1_DIVIDE_BY_TWO		(1 << 21) /* i830 */
1162 #define   PLL_REF_INPUT_DREFCLK		(0 << 13)
1163 #define   PLL_REF_INPUT_TVCLKINA	(1 << 13) /* i830 */
1164 #define   PLL_REF_INPUT_TVCLKINBC	(2 << 13) /* SDVO TVCLKIN */
1165 #define   PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
1166 #define   PLL_REF_INPUT_MASK		(3 << 13)
1167 #define   PLL_LOAD_PULSE_PHASE_SHIFT		9
1168 /* Ironlake */
1169 # define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT     9
1170 # define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK      (7 << 9)
1171 # define PLL_REF_SDVO_HDMI_MULTIPLIER(x)	(((x)-1) << 9)
1172 # define DPLL_FPA1_P1_POST_DIV_SHIFT            0
1173 # define DPLL_FPA1_P1_POST_DIV_MASK             0xff
1174 
1175 /*
1176  * Parallel to Serial Load Pulse phase selection.
1177  * Selects the phase for the 10X DPLL clock for the PCIe
1178  * digital display port. The range is 4 to 13; 10 or more
1179  * is just a flip delay. The default is 6
1180  */
1181 #define   PLL_LOAD_PULSE_PHASE_MASK		(0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
1182 #define   DISPLAY_RATE_SELECT_FPA1		(1 << 8)
1183 /*
1184  * SDVO multiplier for 945G/GM. Not used on 965.
1185  */
1186 #define   SDVO_MULTIPLIER_MASK			0x000000ff
1187 #define   SDVO_MULTIPLIER_SHIFT_HIRES		4
1188 #define   SDVO_MULTIPLIER_SHIFT_VGA		0
1189 #define _DPLL_A_MD (dev_priv->info->display_mmio_offset + 0x601c) /* 965+ only */
1190 /*
1191  * UDI pixel divider, controlling how many pixels are stuffed into a packet.
1192  *
1193  * Value is pixels minus 1.  Must be set to 1 pixel for SDVO.
1194  */
1195 #define   DPLL_MD_UDI_DIVIDER_MASK		0x3f000000
1196 #define   DPLL_MD_UDI_DIVIDER_SHIFT		24
1197 /* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
1198 #define   DPLL_MD_VGA_UDI_DIVIDER_MASK		0x003f0000
1199 #define   DPLL_MD_VGA_UDI_DIVIDER_SHIFT		16
1200 /*
1201  * SDVO/UDI pixel multiplier.
1202  *
1203  * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
1204  * clock rate is 10 times the DPLL clock.  At low resolution/refresh rate
1205  * modes, the bus rate would be below the limits, so SDVO allows for stuffing
1206  * dummy bytes in the datastream at an increased clock rate, with both sides of
1207  * the link knowing how many bytes are fill.
1208  *
1209  * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
1210  * rate to 130Mhz to get a bus rate of 1.30Ghz.  The DPLL clock rate would be
1211  * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
1212  * through an SDVO command.
1213  *
1214  * This register field has values of multiplication factor minus 1, with
1215  * a maximum multiplier of 5 for SDVO.
1216  */
1217 #define   DPLL_MD_UDI_MULTIPLIER_MASK		0x00003f00
1218 #define   DPLL_MD_UDI_MULTIPLIER_SHIFT		8
1219 /*
1220  * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
1221  * This best be set to the default value (3) or the CRT won't work. No,
1222  * I don't entirely understand what this does...
1223  */
1224 #define   DPLL_MD_VGA_UDI_MULTIPLIER_MASK	0x0000003f
1225 #define   DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT	0
1226 #define _DPLL_B_MD (dev_priv->info->display_mmio_offset + 0x6020) /* 965+ only */
1227 #define DPLL_MD(pipe) _PIPE(pipe, _DPLL_A_MD, _DPLL_B_MD)
1228 
1229 #define _FPA0	0x06040
1230 #define _FPA1	0x06044
1231 #define _FPB0	0x06048
1232 #define _FPB1	0x0604c
1233 #define FP0(pipe) _PIPE(pipe, _FPA0, _FPB0)
1234 #define FP1(pipe) _PIPE(pipe, _FPA1, _FPB1)
1235 #define   FP_N_DIV_MASK		0x003f0000
1236 #define   FP_N_PINEVIEW_DIV_MASK	0x00ff0000
1237 #define   FP_N_DIV_SHIFT		16
1238 #define   FP_M1_DIV_MASK	0x00003f00
1239 #define   FP_M1_DIV_SHIFT		 8
1240 #define   FP_M2_DIV_MASK	0x0000003f
1241 #define   FP_M2_PINEVIEW_DIV_MASK	0x000000ff
1242 #define   FP_M2_DIV_SHIFT		 0
1243 #define DPLL_TEST	0x606c
1244 #define   DPLLB_TEST_SDVO_DIV_1		(0 << 22)
1245 #define   DPLLB_TEST_SDVO_DIV_2		(1 << 22)
1246 #define   DPLLB_TEST_SDVO_DIV_4		(2 << 22)
1247 #define   DPLLB_TEST_SDVO_DIV_MASK	(3 << 22)
1248 #define   DPLLB_TEST_N_BYPASS		(1 << 19)
1249 #define   DPLLB_TEST_M_BYPASS		(1 << 18)
1250 #define   DPLLB_INPUT_BUFFER_ENABLE	(1 << 16)
1251 #define   DPLLA_TEST_N_BYPASS		(1 << 3)
1252 #define   DPLLA_TEST_M_BYPASS		(1 << 2)
1253 #define   DPLLA_INPUT_BUFFER_ENABLE	(1 << 0)
1254 #define D_STATE		0x6104
1255 #define  DSTATE_GFX_RESET_I830			(1<<6)
1256 #define  DSTATE_PLL_D3_OFF			(1<<3)
1257 #define  DSTATE_GFX_CLOCK_GATING		(1<<1)
1258 #define  DSTATE_DOT_CLOCK_GATING		(1<<0)
1259 #define DSPCLK_GATE_D	(dev_priv->info->display_mmio_offset + 0x6200)
1260 # define DPUNIT_B_CLOCK_GATE_DISABLE		(1 << 30) /* 965 */
1261 # define VSUNIT_CLOCK_GATE_DISABLE		(1 << 29) /* 965 */
1262 # define VRHUNIT_CLOCK_GATE_DISABLE		(1 << 28) /* 965 */
1263 # define VRDUNIT_CLOCK_GATE_DISABLE		(1 << 27) /* 965 */
1264 # define AUDUNIT_CLOCK_GATE_DISABLE		(1 << 26) /* 965 */
1265 # define DPUNIT_A_CLOCK_GATE_DISABLE		(1 << 25) /* 965 */
1266 # define DPCUNIT_CLOCK_GATE_DISABLE		(1 << 24) /* 965 */
1267 # define TVRUNIT_CLOCK_GATE_DISABLE		(1 << 23) /* 915-945 */
1268 # define TVCUNIT_CLOCK_GATE_DISABLE		(1 << 22) /* 915-945 */
1269 # define TVFUNIT_CLOCK_GATE_DISABLE		(1 << 21) /* 915-945 */
1270 # define TVEUNIT_CLOCK_GATE_DISABLE		(1 << 20) /* 915-945 */
1271 # define DVSUNIT_CLOCK_GATE_DISABLE		(1 << 19) /* 915-945 */
1272 # define DSSUNIT_CLOCK_GATE_DISABLE		(1 << 18) /* 915-945 */
1273 # define DDBUNIT_CLOCK_GATE_DISABLE		(1 << 17) /* 915-945 */
1274 # define DPRUNIT_CLOCK_GATE_DISABLE		(1 << 16) /* 915-945 */
1275 # define DPFUNIT_CLOCK_GATE_DISABLE		(1 << 15) /* 915-945 */
1276 # define DPBMUNIT_CLOCK_GATE_DISABLE		(1 << 14) /* 915-945 */
1277 # define DPLSUNIT_CLOCK_GATE_DISABLE		(1 << 13) /* 915-945 */
1278 # define DPLUNIT_CLOCK_GATE_DISABLE		(1 << 12) /* 915-945 */
1279 # define DPOUNIT_CLOCK_GATE_DISABLE		(1 << 11)
1280 # define DPBUNIT_CLOCK_GATE_DISABLE		(1 << 10)
1281 # define DCUNIT_CLOCK_GATE_DISABLE		(1 << 9)
1282 # define DPUNIT_CLOCK_GATE_DISABLE		(1 << 8)
1283 # define VRUNIT_CLOCK_GATE_DISABLE		(1 << 7) /* 915+: reserved */
1284 # define OVHUNIT_CLOCK_GATE_DISABLE		(1 << 6) /* 830-865 */
1285 # define DPIOUNIT_CLOCK_GATE_DISABLE		(1 << 6) /* 915-945 */
1286 # define OVFUNIT_CLOCK_GATE_DISABLE		(1 << 5)
1287 # define OVBUNIT_CLOCK_GATE_DISABLE		(1 << 4)
1288 /**
1289  * This bit must be set on the 830 to prevent hangs when turning off the
1290  * overlay scaler.
1291  */
1292 # define OVRUNIT_CLOCK_GATE_DISABLE		(1 << 3)
1293 # define OVCUNIT_CLOCK_GATE_DISABLE		(1 << 2)
1294 # define OVUUNIT_CLOCK_GATE_DISABLE		(1 << 1)
1295 # define ZVUNIT_CLOCK_GATE_DISABLE		(1 << 0) /* 830 */
1296 # define OVLUNIT_CLOCK_GATE_DISABLE		(1 << 0) /* 845,865 */
1297 
1298 #define RENCLK_GATE_D1		0x6204
1299 # define BLITTER_CLOCK_GATE_DISABLE		(1 << 13) /* 945GM only */
1300 # define MPEG_CLOCK_GATE_DISABLE		(1 << 12) /* 945GM only */
1301 # define PC_FE_CLOCK_GATE_DISABLE		(1 << 11)
1302 # define PC_BE_CLOCK_GATE_DISABLE		(1 << 10)
1303 # define WINDOWER_CLOCK_GATE_DISABLE		(1 << 9)
1304 # define INTERPOLATOR_CLOCK_GATE_DISABLE	(1 << 8)
1305 # define COLOR_CALCULATOR_CLOCK_GATE_DISABLE	(1 << 7)
1306 # define MOTION_COMP_CLOCK_GATE_DISABLE		(1 << 6)
1307 # define MAG_CLOCK_GATE_DISABLE			(1 << 5)
1308 /** This bit must be unset on 855,865 */
1309 # define MECI_CLOCK_GATE_DISABLE		(1 << 4)
1310 # define DCMP_CLOCK_GATE_DISABLE		(1 << 3)
1311 # define MEC_CLOCK_GATE_DISABLE			(1 << 2)
1312 # define MECO_CLOCK_GATE_DISABLE		(1 << 1)
1313 /** This bit must be set on 855,865. */
1314 # define SV_CLOCK_GATE_DISABLE			(1 << 0)
1315 # define I915_MPEG_CLOCK_GATE_DISABLE		(1 << 16)
1316 # define I915_VLD_IP_PR_CLOCK_GATE_DISABLE	(1 << 15)
1317 # define I915_MOTION_COMP_CLOCK_GATE_DISABLE	(1 << 14)
1318 # define I915_BD_BF_CLOCK_GATE_DISABLE		(1 << 13)
1319 # define I915_SF_SE_CLOCK_GATE_DISABLE		(1 << 12)
1320 # define I915_WM_CLOCK_GATE_DISABLE		(1 << 11)
1321 # define I915_IZ_CLOCK_GATE_DISABLE		(1 << 10)
1322 # define I915_PI_CLOCK_GATE_DISABLE		(1 << 9)
1323 # define I915_DI_CLOCK_GATE_DISABLE		(1 << 8)
1324 # define I915_SH_SV_CLOCK_GATE_DISABLE		(1 << 7)
1325 # define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE	(1 << 6)
1326 # define I915_SC_CLOCK_GATE_DISABLE		(1 << 5)
1327 # define I915_FL_CLOCK_GATE_DISABLE		(1 << 4)
1328 # define I915_DM_CLOCK_GATE_DISABLE		(1 << 3)
1329 # define I915_PS_CLOCK_GATE_DISABLE		(1 << 2)
1330 # define I915_CC_CLOCK_GATE_DISABLE		(1 << 1)
1331 # define I915_BY_CLOCK_GATE_DISABLE		(1 << 0)
1332 
1333 # define I965_RCZ_CLOCK_GATE_DISABLE		(1 << 30)
1334 /** This bit must always be set on 965G/965GM */
1335 # define I965_RCC_CLOCK_GATE_DISABLE		(1 << 29)
1336 # define I965_RCPB_CLOCK_GATE_DISABLE		(1 << 28)
1337 # define I965_DAP_CLOCK_GATE_DISABLE		(1 << 27)
1338 # define I965_ROC_CLOCK_GATE_DISABLE		(1 << 26)
1339 # define I965_GW_CLOCK_GATE_DISABLE		(1 << 25)
1340 # define I965_TD_CLOCK_GATE_DISABLE		(1 << 24)
1341 /** This bit must always be set on 965G */
1342 # define I965_ISC_CLOCK_GATE_DISABLE		(1 << 23)
1343 # define I965_IC_CLOCK_GATE_DISABLE		(1 << 22)
1344 # define I965_EU_CLOCK_GATE_DISABLE		(1 << 21)
1345 # define I965_IF_CLOCK_GATE_DISABLE		(1 << 20)
1346 # define I965_TC_CLOCK_GATE_DISABLE		(1 << 19)
1347 # define I965_SO_CLOCK_GATE_DISABLE		(1 << 17)
1348 # define I965_FBC_CLOCK_GATE_DISABLE		(1 << 16)
1349 # define I965_MARI_CLOCK_GATE_DISABLE		(1 << 15)
1350 # define I965_MASF_CLOCK_GATE_DISABLE		(1 << 14)
1351 # define I965_MAWB_CLOCK_GATE_DISABLE		(1 << 13)
1352 # define I965_EM_CLOCK_GATE_DISABLE		(1 << 12)
1353 # define I965_UC_CLOCK_GATE_DISABLE		(1 << 11)
1354 # define I965_SI_CLOCK_GATE_DISABLE		(1 << 6)
1355 # define I965_MT_CLOCK_GATE_DISABLE		(1 << 5)
1356 # define I965_PL_CLOCK_GATE_DISABLE		(1 << 4)
1357 # define I965_DG_CLOCK_GATE_DISABLE		(1 << 3)
1358 # define I965_QC_CLOCK_GATE_DISABLE		(1 << 2)
1359 # define I965_FT_CLOCK_GATE_DISABLE		(1 << 1)
1360 # define I965_DM_CLOCK_GATE_DISABLE		(1 << 0)
1361 
1362 #define RENCLK_GATE_D2		0x6208
1363 #define VF_UNIT_CLOCK_GATE_DISABLE		(1 << 9)
1364 #define GS_UNIT_CLOCK_GATE_DISABLE		(1 << 7)
1365 #define CL_UNIT_CLOCK_GATE_DISABLE		(1 << 6)
1366 #define RAMCLK_GATE_D		0x6210		/* CRL only */
1367 #define DEUC			0x6214          /* CRL only */
1368 
1369 #define FW_BLC_SELF_VLV		(VLV_DISPLAY_BASE + 0x6500)
1370 #define  FW_CSPWRDWNEN		(1<<15)
1371 
1372 #define MI_ARB_VLV		(VLV_DISPLAY_BASE + 0x6504)
1373 
1374 /*
1375  * Palette regs
1376  */
1377 
1378 #define _PALETTE_A		(dev_priv->info->display_mmio_offset + 0xa000)
1379 #define _PALETTE_B		(dev_priv->info->display_mmio_offset + 0xa800)
1380 #define PALETTE(pipe) _PIPE(pipe, _PALETTE_A, _PALETTE_B)
1381 
1382 /* MCH MMIO space */
1383 
1384 /*
1385  * MCHBAR mirror.
1386  *
1387  * This mirrors the MCHBAR MMIO space whose location is determined by
1388  * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
1389  * every way.  It is not accessible from the CP register read instructions.
1390  *
1391  */
1392 #define MCHBAR_MIRROR_BASE	0x10000
1393 
1394 #define MCHBAR_MIRROR_BASE_SNB	0x140000
1395 
1396 /* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
1397 #define DCLK 0x5e04
1398 
1399 /** 915-945 and GM965 MCH register controlling DRAM channel access */
1400 #define DCC			0x10200
1401 #define DCC_ADDRESSING_MODE_SINGLE_CHANNEL		(0 << 0)
1402 #define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC	(1 << 0)
1403 #define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED	(2 << 0)
1404 #define DCC_ADDRESSING_MODE_MASK			(3 << 0)
1405 #define DCC_CHANNEL_XOR_DISABLE				(1 << 10)
1406 #define DCC_CHANNEL_XOR_BIT_17				(1 << 9)
1407 
1408 /** Pineview MCH register contains DDR3 setting */
1409 #define CSHRDDR3CTL            0x101a8
1410 #define CSHRDDR3CTL_DDR3       (1 << 2)
1411 
1412 /** 965 MCH register controlling DRAM channel configuration */
1413 #define C0DRB3			0x10206
1414 #define C1DRB3			0x10606
1415 
1416 /** snb MCH registers for reading the DRAM channel configuration */
1417 #define MAD_DIMM_C0			(MCHBAR_MIRROR_BASE_SNB + 0x5004)
1418 #define MAD_DIMM_C1			(MCHBAR_MIRROR_BASE_SNB + 0x5008)
1419 #define MAD_DIMM_C2			(MCHBAR_MIRROR_BASE_SNB + 0x500C)
1420 #define   MAD_DIMM_ECC_MASK		(0x3 << 24)
1421 #define   MAD_DIMM_ECC_OFF		(0x0 << 24)
1422 #define   MAD_DIMM_ECC_IO_ON_LOGIC_OFF	(0x1 << 24)
1423 #define   MAD_DIMM_ECC_IO_OFF_LOGIC_ON	(0x2 << 24)
1424 #define   MAD_DIMM_ECC_ON		(0x3 << 24)
1425 #define   MAD_DIMM_ENH_INTERLEAVE	(0x1 << 22)
1426 #define   MAD_DIMM_RANK_INTERLEAVE	(0x1 << 21)
1427 #define   MAD_DIMM_B_WIDTH_X16		(0x1 << 20) /* X8 chips if unset */
1428 #define   MAD_DIMM_A_WIDTH_X16		(0x1 << 19) /* X8 chips if unset */
1429 #define   MAD_DIMM_B_DUAL_RANK		(0x1 << 18)
1430 #define   MAD_DIMM_A_DUAL_RANK		(0x1 << 17)
1431 #define   MAD_DIMM_A_SELECT		(0x1 << 16)
1432 /* DIMM sizes are in multiples of 256mb. */
1433 #define   MAD_DIMM_B_SIZE_SHIFT		8
1434 #define   MAD_DIMM_B_SIZE_MASK		(0xff << MAD_DIMM_B_SIZE_SHIFT)
1435 #define   MAD_DIMM_A_SIZE_SHIFT		0
1436 #define   MAD_DIMM_A_SIZE_MASK		(0xff << MAD_DIMM_A_SIZE_SHIFT)
1437 
1438 /** snb MCH registers for priority tuning */
1439 #define MCH_SSKPD			(MCHBAR_MIRROR_BASE_SNB + 0x5d10)
1440 #define   MCH_SSKPD_WM0_MASK		0x3f
1441 #define   MCH_SSKPD_WM0_VAL		0xc
1442 
1443 /* Clocking configuration register */
1444 #define CLKCFG			0x10c00
1445 #define CLKCFG_FSB_400					(5 << 0)	/* hrawclk 100 */
1446 #define CLKCFG_FSB_533					(1 << 0)	/* hrawclk 133 */
1447 #define CLKCFG_FSB_667					(3 << 0)	/* hrawclk 166 */
1448 #define CLKCFG_FSB_800					(2 << 0)	/* hrawclk 200 */
1449 #define CLKCFG_FSB_1067					(6 << 0)	/* hrawclk 266 */
1450 #define CLKCFG_FSB_1333					(7 << 0)	/* hrawclk 333 */
1451 /* Note, below two are guess */
1452 #define CLKCFG_FSB_1600					(4 << 0)	/* hrawclk 400 */
1453 #define CLKCFG_FSB_1600_ALT				(0 << 0)	/* hrawclk 400 */
1454 #define CLKCFG_FSB_MASK					(7 << 0)
1455 #define CLKCFG_MEM_533					(1 << 4)
1456 #define CLKCFG_MEM_667					(2 << 4)
1457 #define CLKCFG_MEM_800					(3 << 4)
1458 #define CLKCFG_MEM_MASK					(7 << 4)
1459 
1460 #define TSC1			0x11001
1461 #define   TSE			(1<<0)
1462 #define TR1			0x11006
1463 #define TSFS			0x11020
1464 #define   TSFS_SLOPE_MASK	0x0000ff00
1465 #define   TSFS_SLOPE_SHIFT	8
1466 #define   TSFS_INTR_MASK	0x000000ff
1467 
1468 #define CRSTANDVID		0x11100
1469 #define PXVFREQ_BASE		0x11110 /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
1470 #define   PXVFREQ_PX_MASK	0x7f000000
1471 #define   PXVFREQ_PX_SHIFT	24
1472 #define VIDFREQ_BASE		0x11110
1473 #define VIDFREQ1		0x11110 /* VIDFREQ1-4 (0x1111c) (Cantiga) */
1474 #define VIDFREQ2		0x11114
1475 #define VIDFREQ3		0x11118
1476 #define VIDFREQ4		0x1111c
1477 #define   VIDFREQ_P0_MASK	0x1f000000
1478 #define   VIDFREQ_P0_SHIFT	24
1479 #define   VIDFREQ_P0_CSCLK_MASK	0x00f00000
1480 #define   VIDFREQ_P0_CSCLK_SHIFT 20
1481 #define   VIDFREQ_P0_CRCLK_MASK	0x000f0000
1482 #define   VIDFREQ_P0_CRCLK_SHIFT 16
1483 #define   VIDFREQ_P1_MASK	0x00001f00
1484 #define   VIDFREQ_P1_SHIFT	8
1485 #define   VIDFREQ_P1_CSCLK_MASK	0x000000f0
1486 #define   VIDFREQ_P1_CSCLK_SHIFT 4
1487 #define   VIDFREQ_P1_CRCLK_MASK	0x0000000f
1488 #define INTTOEXT_BASE_ILK	0x11300
1489 #define INTTOEXT_BASE		0x11120 /* INTTOEXT1-8 (0x1113c) */
1490 #define   INTTOEXT_MAP3_SHIFT	24
1491 #define   INTTOEXT_MAP3_MASK	(0x1f << INTTOEXT_MAP3_SHIFT)
1492 #define   INTTOEXT_MAP2_SHIFT	16
1493 #define   INTTOEXT_MAP2_MASK	(0x1f << INTTOEXT_MAP2_SHIFT)
1494 #define   INTTOEXT_MAP1_SHIFT	8
1495 #define   INTTOEXT_MAP1_MASK	(0x1f << INTTOEXT_MAP1_SHIFT)
1496 #define   INTTOEXT_MAP0_SHIFT	0
1497 #define   INTTOEXT_MAP0_MASK	(0x1f << INTTOEXT_MAP0_SHIFT)
1498 #define MEMSWCTL		0x11170 /* Ironlake only */
1499 #define   MEMCTL_CMD_MASK	0xe000
1500 #define   MEMCTL_CMD_SHIFT	13
1501 #define   MEMCTL_CMD_RCLK_OFF	0
1502 #define   MEMCTL_CMD_RCLK_ON	1
1503 #define   MEMCTL_CMD_CHFREQ	2
1504 #define   MEMCTL_CMD_CHVID	3
1505 #define   MEMCTL_CMD_VMMOFF	4
1506 #define   MEMCTL_CMD_VMMON	5
1507 #define   MEMCTL_CMD_STS	(1<<12) /* write 1 triggers command, clears
1508 					   when command complete */
1509 #define   MEMCTL_FREQ_MASK	0x0f00 /* jitter, from 0-15 */
1510 #define   MEMCTL_FREQ_SHIFT	8
1511 #define   MEMCTL_SFCAVM		(1<<7)
1512 #define   MEMCTL_TGT_VID_MASK	0x007f
1513 #define MEMIHYST		0x1117c
1514 #define MEMINTREN		0x11180 /* 16 bits */
1515 #define   MEMINT_RSEXIT_EN	(1<<8)
1516 #define   MEMINT_CX_SUPR_EN	(1<<7)
1517 #define   MEMINT_CONT_BUSY_EN	(1<<6)
1518 #define   MEMINT_AVG_BUSY_EN	(1<<5)
1519 #define   MEMINT_EVAL_CHG_EN	(1<<4)
1520 #define   MEMINT_MON_IDLE_EN	(1<<3)
1521 #define   MEMINT_UP_EVAL_EN	(1<<2)
1522 #define   MEMINT_DOWN_EVAL_EN	(1<<1)
1523 #define   MEMINT_SW_CMD_EN	(1<<0)
1524 #define MEMINTRSTR		0x11182 /* 16 bits */
1525 #define   MEM_RSEXIT_MASK	0xc000
1526 #define   MEM_RSEXIT_SHIFT	14
1527 #define   MEM_CONT_BUSY_MASK	0x3000
1528 #define   MEM_CONT_BUSY_SHIFT	12
1529 #define   MEM_AVG_BUSY_MASK	0x0c00
1530 #define   MEM_AVG_BUSY_SHIFT	10
1531 #define   MEM_EVAL_CHG_MASK	0x0300
1532 #define   MEM_EVAL_BUSY_SHIFT	8
1533 #define   MEM_MON_IDLE_MASK	0x00c0
1534 #define   MEM_MON_IDLE_SHIFT	6
1535 #define   MEM_UP_EVAL_MASK	0x0030
1536 #define   MEM_UP_EVAL_SHIFT	4
1537 #define   MEM_DOWN_EVAL_MASK	0x000c
1538 #define   MEM_DOWN_EVAL_SHIFT	2
1539 #define   MEM_SW_CMD_MASK	0x0003
1540 #define   MEM_INT_STEER_GFX	0
1541 #define   MEM_INT_STEER_CMR	1
1542 #define   MEM_INT_STEER_SMI	2
1543 #define   MEM_INT_STEER_SCI	3
1544 #define MEMINTRSTS		0x11184
1545 #define   MEMINT_RSEXIT		(1<<7)
1546 #define   MEMINT_CONT_BUSY	(1<<6)
1547 #define   MEMINT_AVG_BUSY	(1<<5)
1548 #define   MEMINT_EVAL_CHG	(1<<4)
1549 #define   MEMINT_MON_IDLE	(1<<3)
1550 #define   MEMINT_UP_EVAL	(1<<2)
1551 #define   MEMINT_DOWN_EVAL	(1<<1)
1552 #define   MEMINT_SW_CMD		(1<<0)
1553 #define MEMMODECTL		0x11190
1554 #define   MEMMODE_BOOST_EN	(1<<31)
1555 #define   MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
1556 #define   MEMMODE_BOOST_FREQ_SHIFT 24
1557 #define   MEMMODE_IDLE_MODE_MASK 0x00030000
1558 #define   MEMMODE_IDLE_MODE_SHIFT 16
1559 #define   MEMMODE_IDLE_MODE_EVAL 0
1560 #define   MEMMODE_IDLE_MODE_CONT 1
1561 #define   MEMMODE_HWIDLE_EN	(1<<15)
1562 #define   MEMMODE_SWMODE_EN	(1<<14)
1563 #define   MEMMODE_RCLK_GATE	(1<<13)
1564 #define   MEMMODE_HW_UPDATE	(1<<12)
1565 #define   MEMMODE_FSTART_MASK	0x00000f00 /* starting jitter, 0-15 */
1566 #define   MEMMODE_FSTART_SHIFT	8
1567 #define   MEMMODE_FMAX_MASK	0x000000f0 /* max jitter, 0-15 */
1568 #define   MEMMODE_FMAX_SHIFT	4
1569 #define   MEMMODE_FMIN_MASK	0x0000000f /* min jitter, 0-15 */
1570 #define RCBMAXAVG		0x1119c
1571 #define MEMSWCTL2		0x1119e /* Cantiga only */
1572 #define   SWMEMCMD_RENDER_OFF	(0 << 13)
1573 #define   SWMEMCMD_RENDER_ON	(1 << 13)
1574 #define   SWMEMCMD_SWFREQ	(2 << 13)
1575 #define   SWMEMCMD_TARVID	(3 << 13)
1576 #define   SWMEMCMD_VRM_OFF	(4 << 13)
1577 #define   SWMEMCMD_VRM_ON	(5 << 13)
1578 #define   CMDSTS		(1<<12)
1579 #define   SFCAVM		(1<<11)
1580 #define   SWFREQ_MASK		0x0380 /* P0-7 */
1581 #define   SWFREQ_SHIFT		7
1582 #define   TARVID_MASK		0x001f
1583 #define MEMSTAT_CTG		0x111a0
1584 #define RCBMINAVG		0x111a0
1585 #define RCUPEI			0x111b0
1586 #define RCDNEI			0x111b4
1587 #define RSTDBYCTL		0x111b8
1588 #define   RS1EN			(1<<31)
1589 #define   RS2EN			(1<<30)
1590 #define   RS3EN			(1<<29)
1591 #define   D3RS3EN		(1<<28) /* Display D3 imlies RS3 */
1592 #define   SWPROMORSX		(1<<27) /* RSx promotion timers ignored */
1593 #define   RCWAKERW		(1<<26) /* Resetwarn from PCH causes wakeup */
1594 #define   DPRSLPVREN		(1<<25) /* Fast voltage ramp enable */
1595 #define   GFXTGHYST		(1<<24) /* Hysteresis to allow trunk gating */
1596 #define   RCX_SW_EXIT		(1<<23) /* Leave RSx and prevent re-entry */
1597 #define   RSX_STATUS_MASK	(7<<20)
1598 #define   RSX_STATUS_ON		(0<<20)
1599 #define   RSX_STATUS_RC1	(1<<20)
1600 #define   RSX_STATUS_RC1E	(2<<20)
1601 #define   RSX_STATUS_RS1	(3<<20)
1602 #define   RSX_STATUS_RS2	(4<<20) /* aka rc6 */
1603 #define   RSX_STATUS_RSVD	(5<<20) /* deep rc6 unsupported on ilk */
1604 #define   RSX_STATUS_RS3	(6<<20) /* rs3 unsupported on ilk */
1605 #define   RSX_STATUS_RSVD2	(7<<20)
1606 #define   UWRCRSXE		(1<<19) /* wake counter limit prevents rsx */
1607 #define   RSCRP			(1<<18) /* rs requests control on rs1/2 reqs */
1608 #define   JRSC			(1<<17) /* rsx coupled to cpu c-state */
1609 #define   RS2INC0		(1<<16) /* allow rs2 in cpu c0 */
1610 #define   RS1CONTSAV_MASK	(3<<14)
1611 #define   RS1CONTSAV_NO_RS1	(0<<14) /* rs1 doesn't save/restore context */
1612 #define   RS1CONTSAV_RSVD	(1<<14)
1613 #define   RS1CONTSAV_SAVE_RS1	(2<<14) /* rs1 saves context */
1614 #define   RS1CONTSAV_FULL_RS1	(3<<14) /* rs1 saves and restores context */
1615 #define   NORMSLEXLAT_MASK	(3<<12)
1616 #define   SLOW_RS123		(0<<12)
1617 #define   SLOW_RS23		(1<<12)
1618 #define   SLOW_RS3		(2<<12)
1619 #define   NORMAL_RS123		(3<<12)
1620 #define   RCMODE_TIMEOUT	(1<<11) /* 0 is eval interval method */
1621 #define   IMPROMOEN		(1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
1622 #define   RCENTSYNC		(1<<9) /* rs coupled to cpu c-state (3/6/7) */
1623 #define   STATELOCK		(1<<7) /* locked to rs_cstate if 0 */
1624 #define   RS_CSTATE_MASK	(3<<4)
1625 #define   RS_CSTATE_C367_RS1	(0<<4)
1626 #define   RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
1627 #define   RS_CSTATE_RSVD	(2<<4)
1628 #define   RS_CSTATE_C367_RS2	(3<<4)
1629 #define   REDSAVES		(1<<3) /* no context save if was idle during rs0 */
1630 #define   REDRESTORES		(1<<2) /* no restore if was idle during rs0 */
1631 #define VIDCTL			0x111c0
1632 #define VIDSTS			0x111c8
1633 #define VIDSTART		0x111cc /* 8 bits */
1634 #define MEMSTAT_ILK			0x111f8
1635 #define   MEMSTAT_VID_MASK	0x7f00
1636 #define   MEMSTAT_VID_SHIFT	8
1637 #define   MEMSTAT_PSTATE_MASK	0x00f8
1638 #define   MEMSTAT_PSTATE_SHIFT  3
1639 #define   MEMSTAT_MON_ACTV	(1<<2)
1640 #define   MEMSTAT_SRC_CTL_MASK	0x0003
1641 #define   MEMSTAT_SRC_CTL_CORE	0
1642 #define   MEMSTAT_SRC_CTL_TRB	1
1643 #define   MEMSTAT_SRC_CTL_THM	2
1644 #define   MEMSTAT_SRC_CTL_STDBY 3
1645 #define RCPREVBSYTUPAVG		0x113b8
1646 #define RCPREVBSYTDNAVG		0x113bc
1647 #define PMMISC			0x11214
1648 #define   MCPPCE_EN		(1<<0) /* enable PM_MSG from PCH->MPC */
1649 #define SDEW			0x1124c
1650 #define CSIEW0			0x11250
1651 #define CSIEW1			0x11254
1652 #define CSIEW2			0x11258
1653 #define PEW			0x1125c
1654 #define DEW			0x11270
1655 #define MCHAFE			0x112c0
1656 #define CSIEC			0x112e0
1657 #define DMIEC			0x112e4
1658 #define DDREC			0x112e8
1659 #define PEG0EC			0x112ec
1660 #define PEG1EC			0x112f0
1661 #define GFXEC			0x112f4
1662 #define RPPREVBSYTUPAVG		0x113b8
1663 #define RPPREVBSYTDNAVG		0x113bc
1664 #define ECR			0x11600
1665 #define   ECR_GPFE		(1<<31)
1666 #define   ECR_IMONE		(1<<30)
1667 #define   ECR_CAP_MASK		0x0000001f /* Event range, 0-31 */
1668 #define OGW0			0x11608
1669 #define OGW1			0x1160c
1670 #define EG0			0x11610
1671 #define EG1			0x11614
1672 #define EG2			0x11618
1673 #define EG3			0x1161c
1674 #define EG4			0x11620
1675 #define EG5			0x11624
1676 #define EG6			0x11628
1677 #define EG7			0x1162c
1678 #define PXW			0x11664
1679 #define PXWL			0x11680
1680 #define LCFUSE02		0x116c0
1681 #define   LCFUSE_HIV_MASK	0x000000ff
1682 #define CSIPLL0			0x12c10
1683 #define DDRMPLL1		0X12c20
1684 #define PEG_BAND_GAP_DATA	0x14d68
1685 
1686 #define GEN6_GT_THREAD_STATUS_REG 0x13805c
1687 #define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
1688 #define GEN6_GT_THREAD_STATUS_CORE_MASK_HSW (0x7 | (0x07 << 16))
1689 
1690 #define GEN6_GT_PERF_STATUS	0x145948
1691 #define GEN6_RP_STATE_LIMITS	0x145994
1692 #define GEN6_RP_STATE_CAP	0x145998
1693 
1694 /*
1695  * Logical Context regs
1696  */
1697 #define CCID			0x2180
1698 #define   CCID_EN		(1<<0)
1699 #define CXT_SIZE		0x21a0
1700 #define GEN6_CXT_POWER_SIZE(cxt_reg)	((cxt_reg >> 24) & 0x3f)
1701 #define GEN6_CXT_RING_SIZE(cxt_reg)	((cxt_reg >> 18) & 0x3f)
1702 #define GEN6_CXT_RENDER_SIZE(cxt_reg)	((cxt_reg >> 12) & 0x3f)
1703 #define GEN6_CXT_EXTENDED_SIZE(cxt_reg)	((cxt_reg >> 6) & 0x3f)
1704 #define GEN6_CXT_PIPELINE_SIZE(cxt_reg)	((cxt_reg >> 0) & 0x3f)
1705 #define GEN6_CXT_TOTAL_SIZE(cxt_reg)	(GEN6_CXT_POWER_SIZE(cxt_reg) + \
1706 					GEN6_CXT_RING_SIZE(cxt_reg) + \
1707 					GEN6_CXT_RENDER_SIZE(cxt_reg) + \
1708 					GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
1709 					GEN6_CXT_PIPELINE_SIZE(cxt_reg))
1710 #define GEN7_CXT_SIZE		0x21a8
1711 #define GEN7_CXT_POWER_SIZE(ctx_reg)	((ctx_reg >> 25) & 0x7f)
1712 #define GEN7_CXT_RING_SIZE(ctx_reg)	((ctx_reg >> 22) & 0x7)
1713 #define GEN7_CXT_RENDER_SIZE(ctx_reg)	((ctx_reg >> 16) & 0x3f)
1714 #define GEN7_CXT_EXTENDED_SIZE(ctx_reg)	((ctx_reg >> 9) & 0x7f)
1715 #define GEN7_CXT_GT1_SIZE(ctx_reg)	((ctx_reg >> 6) & 0x7)
1716 #define GEN7_CXT_VFSTATE_SIZE(ctx_reg)	((ctx_reg >> 0) & 0x3f)
1717 #define GEN7_CXT_TOTAL_SIZE(ctx_reg)	(GEN7_CXT_POWER_SIZE(ctx_reg) + \
1718 					 GEN7_CXT_RING_SIZE(ctx_reg) + \
1719 					 GEN7_CXT_RENDER_SIZE(ctx_reg) + \
1720 					 GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
1721 					 GEN7_CXT_GT1_SIZE(ctx_reg) + \
1722 					 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
1723 /* Haswell does have the CXT_SIZE register however it does not appear to be
1724  * valid. Now, docs explain in dwords what is in the context object. The full
1725  * size is 70720 bytes, however, the power context and execlist context will
1726  * never be saved (power context is stored elsewhere, and execlists don't work
1727  * on HSW) - so the final size is 66944 bytes, which rounds to 17 pages.
1728  */
1729 #define HSW_CXT_TOTAL_SIZE		(17 * PAGE_SIZE)
1730 
1731 /*
1732  * Overlay regs
1733  */
1734 
1735 #define OVADD			0x30000
1736 #define DOVSTA			0x30008
1737 #define OC_BUF			(0x3<<20)
1738 #define OGAMC5			0x30010
1739 #define OGAMC4			0x30014
1740 #define OGAMC3			0x30018
1741 #define OGAMC2			0x3001c
1742 #define OGAMC1			0x30020
1743 #define OGAMC0			0x30024
1744 
1745 /*
1746  * Display engine regs
1747  */
1748 
1749 /* Pipe A timing regs */
1750 #define _HTOTAL_A	(dev_priv->info->display_mmio_offset + 0x60000)
1751 #define _HBLANK_A	(dev_priv->info->display_mmio_offset + 0x60004)
1752 #define _HSYNC_A	(dev_priv->info->display_mmio_offset + 0x60008)
1753 #define _VTOTAL_A	(dev_priv->info->display_mmio_offset + 0x6000c)
1754 #define _VBLANK_A	(dev_priv->info->display_mmio_offset + 0x60010)
1755 #define _VSYNC_A	(dev_priv->info->display_mmio_offset + 0x60014)
1756 #define _PIPEASRC	(dev_priv->info->display_mmio_offset + 0x6001c)
1757 #define _BCLRPAT_A	(dev_priv->info->display_mmio_offset + 0x60020)
1758 #define _VSYNCSHIFT_A	(dev_priv->info->display_mmio_offset + 0x60028)
1759 
1760 /* Pipe B timing regs */
1761 #define _HTOTAL_B	(dev_priv->info->display_mmio_offset + 0x61000)
1762 #define _HBLANK_B	(dev_priv->info->display_mmio_offset + 0x61004)
1763 #define _HSYNC_B	(dev_priv->info->display_mmio_offset + 0x61008)
1764 #define _VTOTAL_B	(dev_priv->info->display_mmio_offset + 0x6100c)
1765 #define _VBLANK_B	(dev_priv->info->display_mmio_offset + 0x61010)
1766 #define _VSYNC_B	(dev_priv->info->display_mmio_offset + 0x61014)
1767 #define _PIPEBSRC	(dev_priv->info->display_mmio_offset + 0x6101c)
1768 #define _BCLRPAT_B	(dev_priv->info->display_mmio_offset + 0x61020)
1769 #define _VSYNCSHIFT_B	(dev_priv->info->display_mmio_offset + 0x61028)
1770 
1771 
1772 #define HTOTAL(trans) _TRANSCODER(trans, _HTOTAL_A, _HTOTAL_B)
1773 #define HBLANK(trans) _TRANSCODER(trans, _HBLANK_A, _HBLANK_B)
1774 #define HSYNC(trans) _TRANSCODER(trans, _HSYNC_A, _HSYNC_B)
1775 #define VTOTAL(trans) _TRANSCODER(trans, _VTOTAL_A, _VTOTAL_B)
1776 #define VBLANK(trans) _TRANSCODER(trans, _VBLANK_A, _VBLANK_B)
1777 #define VSYNC(trans) _TRANSCODER(trans, _VSYNC_A, _VSYNC_B)
1778 #define BCLRPAT(pipe) _PIPE(pipe, _BCLRPAT_A, _BCLRPAT_B)
1779 #define VSYNCSHIFT(trans) _TRANSCODER(trans, _VSYNCSHIFT_A, _VSYNCSHIFT_B)
1780 
1781 /* VGA port control */
1782 #define ADPA			0x61100
1783 #define PCH_ADPA                0xe1100
1784 #define VLV_ADPA		(VLV_DISPLAY_BASE + ADPA)
1785 
1786 #define   ADPA_DAC_ENABLE	(1<<31)
1787 #define   ADPA_DAC_DISABLE	0
1788 #define   ADPA_PIPE_SELECT_MASK	(1<<30)
1789 #define   ADPA_PIPE_A_SELECT	0
1790 #define   ADPA_PIPE_B_SELECT	(1<<30)
1791 #define   ADPA_PIPE_SELECT(pipe) ((pipe) << 30)
1792 /* CPT uses bits 29:30 for pch transcoder select */
1793 #define   ADPA_CRT_HOTPLUG_MASK  0x03ff0000 /* bit 25-16 */
1794 #define   ADPA_CRT_HOTPLUG_MONITOR_NONE  (0<<24)
1795 #define   ADPA_CRT_HOTPLUG_MONITOR_MASK  (3<<24)
1796 #define   ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
1797 #define   ADPA_CRT_HOTPLUG_MONITOR_MONO  (2<<24)
1798 #define   ADPA_CRT_HOTPLUG_ENABLE        (1<<23)
1799 #define   ADPA_CRT_HOTPLUG_PERIOD_64     (0<<22)
1800 #define   ADPA_CRT_HOTPLUG_PERIOD_128    (1<<22)
1801 #define   ADPA_CRT_HOTPLUG_WARMUP_5MS    (0<<21)
1802 #define   ADPA_CRT_HOTPLUG_WARMUP_10MS   (1<<21)
1803 #define   ADPA_CRT_HOTPLUG_SAMPLE_2S     (0<<20)
1804 #define   ADPA_CRT_HOTPLUG_SAMPLE_4S     (1<<20)
1805 #define   ADPA_CRT_HOTPLUG_VOLTAGE_40    (0<<18)
1806 #define   ADPA_CRT_HOTPLUG_VOLTAGE_50    (1<<18)
1807 #define   ADPA_CRT_HOTPLUG_VOLTAGE_60    (2<<18)
1808 #define   ADPA_CRT_HOTPLUG_VOLTAGE_70    (3<<18)
1809 #define   ADPA_CRT_HOTPLUG_VOLREF_325MV  (0<<17)
1810 #define   ADPA_CRT_HOTPLUG_VOLREF_475MV  (1<<17)
1811 #define   ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
1812 #define   ADPA_USE_VGA_HVPOLARITY (1<<15)
1813 #define   ADPA_SETS_HVPOLARITY	0
1814 #define   ADPA_VSYNC_CNTL_DISABLE (1<<10)
1815 #define   ADPA_VSYNC_CNTL_ENABLE 0
1816 #define   ADPA_HSYNC_CNTL_DISABLE (1<<11)
1817 #define   ADPA_HSYNC_CNTL_ENABLE 0
1818 #define   ADPA_VSYNC_ACTIVE_HIGH (1<<4)
1819 #define   ADPA_VSYNC_ACTIVE_LOW	0
1820 #define   ADPA_HSYNC_ACTIVE_HIGH (1<<3)
1821 #define   ADPA_HSYNC_ACTIVE_LOW	0
1822 #define   ADPA_DPMS_MASK	(~(3<<10))
1823 #define   ADPA_DPMS_ON		(0<<10)
1824 #define   ADPA_DPMS_SUSPEND	(1<<10)
1825 #define   ADPA_DPMS_STANDBY	(2<<10)
1826 #define   ADPA_DPMS_OFF		(3<<10)
1827 
1828 
1829 /* Hotplug control (945+ only) */
1830 #define PORT_HOTPLUG_EN		(dev_priv->info->display_mmio_offset + 0x61110)
1831 #define   PORTB_HOTPLUG_INT_EN			(1 << 29)
1832 #define   PORTC_HOTPLUG_INT_EN			(1 << 28)
1833 #define   PORTD_HOTPLUG_INT_EN			(1 << 27)
1834 #define   SDVOB_HOTPLUG_INT_EN			(1 << 26)
1835 #define   SDVOC_HOTPLUG_INT_EN			(1 << 25)
1836 #define   TV_HOTPLUG_INT_EN			(1 << 18)
1837 #define   CRT_HOTPLUG_INT_EN			(1 << 9)
1838 #define HOTPLUG_INT_EN_MASK			(PORTB_HOTPLUG_INT_EN | \
1839 						 PORTC_HOTPLUG_INT_EN | \
1840 						 PORTD_HOTPLUG_INT_EN | \
1841 						 SDVOC_HOTPLUG_INT_EN | \
1842 						 SDVOB_HOTPLUG_INT_EN | \
1843 						 CRT_HOTPLUG_INT_EN)
1844 #define   CRT_HOTPLUG_FORCE_DETECT		(1 << 3)
1845 #define CRT_HOTPLUG_ACTIVATION_PERIOD_32	(0 << 8)
1846 /* must use period 64 on GM45 according to docs */
1847 #define CRT_HOTPLUG_ACTIVATION_PERIOD_64	(1 << 8)
1848 #define CRT_HOTPLUG_DAC_ON_TIME_2M		(0 << 7)
1849 #define CRT_HOTPLUG_DAC_ON_TIME_4M		(1 << 7)
1850 #define CRT_HOTPLUG_VOLTAGE_COMPARE_40		(0 << 5)
1851 #define CRT_HOTPLUG_VOLTAGE_COMPARE_50		(1 << 5)
1852 #define CRT_HOTPLUG_VOLTAGE_COMPARE_60		(2 << 5)
1853 #define CRT_HOTPLUG_VOLTAGE_COMPARE_70		(3 << 5)
1854 #define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK	(3 << 5)
1855 #define CRT_HOTPLUG_DETECT_DELAY_1G		(0 << 4)
1856 #define CRT_HOTPLUG_DETECT_DELAY_2G		(1 << 4)
1857 #define CRT_HOTPLUG_DETECT_VOLTAGE_325MV	(0 << 2)
1858 #define CRT_HOTPLUG_DETECT_VOLTAGE_475MV	(1 << 2)
1859 
1860 #define PORT_HOTPLUG_STAT	(dev_priv->info->display_mmio_offset + 0x61114)
1861 /*
1862  * HDMI/DP bits are gen4+
1863  *
1864  * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused.
1865  * Please check the detailed lore in the commit message for for experimental
1866  * evidence.
1867  */
1868 #define   PORTD_HOTPLUG_LIVE_STATUS               (1 << 29)
1869 #define   PORTC_HOTPLUG_LIVE_STATUS               (1 << 28)
1870 #define   PORTB_HOTPLUG_LIVE_STATUS               (1 << 27)
1871 #define   PORTD_HOTPLUG_INT_STATUS		(3 << 21)
1872 #define   PORTC_HOTPLUG_INT_STATUS		(3 << 19)
1873 #define   PORTB_HOTPLUG_INT_STATUS		(3 << 17)
1874 /* CRT/TV common between gen3+ */
1875 #define   CRT_HOTPLUG_INT_STATUS		(1 << 11)
1876 #define   TV_HOTPLUG_INT_STATUS			(1 << 10)
1877 #define   CRT_HOTPLUG_MONITOR_MASK		(3 << 8)
1878 #define   CRT_HOTPLUG_MONITOR_COLOR		(3 << 8)
1879 #define   CRT_HOTPLUG_MONITOR_MONO		(2 << 8)
1880 #define   CRT_HOTPLUG_MONITOR_NONE		(0 << 8)
1881 /* SDVO is different across gen3/4 */
1882 #define   SDVOC_HOTPLUG_INT_STATUS_G4X		(1 << 3)
1883 #define   SDVOB_HOTPLUG_INT_STATUS_G4X		(1 << 2)
1884 /*
1885  * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
1886  * since reality corrobates that they're the same as on gen3. But keep these
1887  * bits here (and the comment!) to help any other lost wanderers back onto the
1888  * right tracks.
1889  */
1890 #define   SDVOC_HOTPLUG_INT_STATUS_I965		(3 << 4)
1891 #define   SDVOB_HOTPLUG_INT_STATUS_I965		(3 << 2)
1892 #define   SDVOC_HOTPLUG_INT_STATUS_I915		(1 << 7)
1893 #define   SDVOB_HOTPLUG_INT_STATUS_I915		(1 << 6)
1894 #define   HOTPLUG_INT_STATUS_G4X		(CRT_HOTPLUG_INT_STATUS | \
1895 						 SDVOB_HOTPLUG_INT_STATUS_G4X | \
1896 						 SDVOC_HOTPLUG_INT_STATUS_G4X | \
1897 						 PORTB_HOTPLUG_INT_STATUS | \
1898 						 PORTC_HOTPLUG_INT_STATUS | \
1899 						 PORTD_HOTPLUG_INT_STATUS)
1900 
1901 #define HOTPLUG_INT_STATUS_I915			(CRT_HOTPLUG_INT_STATUS | \
1902 						 SDVOB_HOTPLUG_INT_STATUS_I915 | \
1903 						 SDVOC_HOTPLUG_INT_STATUS_I915 | \
1904 						 PORTB_HOTPLUG_INT_STATUS | \
1905 						 PORTC_HOTPLUG_INT_STATUS | \
1906 						 PORTD_HOTPLUG_INT_STATUS)
1907 
1908 /* SDVO and HDMI port control.
1909  * The same register may be used for SDVO or HDMI */
1910 #define GEN3_SDVOB	0x61140
1911 #define GEN3_SDVOC	0x61160
1912 #define GEN4_HDMIB	GEN3_SDVOB
1913 #define GEN4_HDMIC	GEN3_SDVOC
1914 #define PCH_SDVOB	0xe1140
1915 #define PCH_HDMIB	PCH_SDVOB
1916 #define PCH_HDMIC	0xe1150
1917 #define PCH_HDMID	0xe1160
1918 
1919 /* Gen 3 SDVO bits: */
1920 #define   SDVO_ENABLE				(1 << 31)
1921 #define   SDVO_PIPE_SEL(pipe)			((pipe) << 30)
1922 #define   SDVO_PIPE_SEL_MASK			(1 << 30)
1923 #define   SDVO_PIPE_B_SELECT			(1 << 30)
1924 #define   SDVO_STALL_SELECT			(1 << 29)
1925 #define   SDVO_INTERRUPT_ENABLE			(1 << 26)
1926 /**
1927  * 915G/GM SDVO pixel multiplier.
1928  * Programmed value is multiplier - 1, up to 5x.
1929  * \sa DPLL_MD_UDI_MULTIPLIER_MASK
1930  */
1931 #define   SDVO_PORT_MULTIPLY_MASK		(7 << 23)
1932 #define   SDVO_PORT_MULTIPLY_SHIFT		23
1933 #define   SDVO_PHASE_SELECT_MASK		(15 << 19)
1934 #define   SDVO_PHASE_SELECT_DEFAULT		(6 << 19)
1935 #define   SDVO_CLOCK_OUTPUT_INVERT		(1 << 18)
1936 #define   SDVOC_GANG_MODE			(1 << 16) /* Port C only */
1937 #define   SDVO_BORDER_ENABLE			(1 << 7) /* SDVO only */
1938 #define   SDVOB_PCIE_CONCURRENCY		(1 << 3) /* Port B only */
1939 #define   SDVO_DETECTED				(1 << 2)
1940 /* Bits to be preserved when writing */
1941 #define   SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
1942 			       SDVO_INTERRUPT_ENABLE)
1943 #define   SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
1944 
1945 /* Gen 4 SDVO/HDMI bits: */
1946 #define   SDVO_COLOR_FORMAT_8bpc		(0 << 26)
1947 #define   SDVO_ENCODING_SDVO			(0 << 10)
1948 #define   SDVO_ENCODING_HDMI			(2 << 10)
1949 #define   HDMI_MODE_SELECT_HDMI			(1 << 9) /* HDMI only */
1950 #define   HDMI_MODE_SELECT_DVI			(0 << 9) /* HDMI only */
1951 #define   HDMI_COLOR_RANGE_16_235		(1 << 8) /* HDMI only */
1952 #define   SDVO_AUDIO_ENABLE			(1 << 6)
1953 /* VSYNC/HSYNC bits new with 965, default is to be set */
1954 #define   SDVO_VSYNC_ACTIVE_HIGH		(1 << 4)
1955 #define   SDVO_HSYNC_ACTIVE_HIGH		(1 << 3)
1956 
1957 /* Gen 5 (IBX) SDVO/HDMI bits: */
1958 #define   HDMI_COLOR_FORMAT_12bpc		(3 << 26) /* HDMI only */
1959 #define   SDVOB_HOTPLUG_ENABLE			(1 << 23) /* SDVO only */
1960 
1961 /* Gen 6 (CPT) SDVO/HDMI bits: */
1962 #define   SDVO_PIPE_SEL_CPT(pipe)		((pipe) << 29)
1963 #define   SDVO_PIPE_SEL_MASK_CPT		(3 << 29)
1964 
1965 
1966 /* DVO port control */
1967 #define DVOA			0x61120
1968 #define DVOB			0x61140
1969 #define DVOC			0x61160
1970 #define   DVO_ENABLE			(1 << 31)
1971 #define   DVO_PIPE_B_SELECT		(1 << 30)
1972 #define   DVO_PIPE_STALL_UNUSED		(0 << 28)
1973 #define   DVO_PIPE_STALL		(1 << 28)
1974 #define   DVO_PIPE_STALL_TV		(2 << 28)
1975 #define   DVO_PIPE_STALL_MASK		(3 << 28)
1976 #define   DVO_USE_VGA_SYNC		(1 << 15)
1977 #define   DVO_DATA_ORDER_I740		(0 << 14)
1978 #define   DVO_DATA_ORDER_FP		(1 << 14)
1979 #define   DVO_VSYNC_DISABLE		(1 << 11)
1980 #define   DVO_HSYNC_DISABLE		(1 << 10)
1981 #define   DVO_VSYNC_TRISTATE		(1 << 9)
1982 #define   DVO_HSYNC_TRISTATE		(1 << 8)
1983 #define   DVO_BORDER_ENABLE		(1 << 7)
1984 #define   DVO_DATA_ORDER_GBRG		(1 << 6)
1985 #define   DVO_DATA_ORDER_RGGB		(0 << 6)
1986 #define   DVO_DATA_ORDER_GBRG_ERRATA	(0 << 6)
1987 #define   DVO_DATA_ORDER_RGGB_ERRATA	(1 << 6)
1988 #define   DVO_VSYNC_ACTIVE_HIGH		(1 << 4)
1989 #define   DVO_HSYNC_ACTIVE_HIGH		(1 << 3)
1990 #define   DVO_BLANK_ACTIVE_HIGH		(1 << 2)
1991 #define   DVO_OUTPUT_CSTATE_PIXELS	(1 << 1)	/* SDG only */
1992 #define   DVO_OUTPUT_SOURCE_SIZE_PIXELS	(1 << 0)	/* SDG only */
1993 #define   DVO_PRESERVE_MASK		(0x7<<24)
1994 #define DVOA_SRCDIM		0x61124
1995 #define DVOB_SRCDIM		0x61144
1996 #define DVOC_SRCDIM		0x61164
1997 #define   DVO_SRCDIM_HORIZONTAL_SHIFT	12
1998 #define   DVO_SRCDIM_VERTICAL_SHIFT	0
1999 
2000 /* LVDS port control */
2001 #define LVDS			0x61180
2002 /*
2003  * Enables the LVDS port.  This bit must be set before DPLLs are enabled, as
2004  * the DPLL semantics change when the LVDS is assigned to that pipe.
2005  */
2006 #define   LVDS_PORT_EN			(1 << 31)
2007 /* Selects pipe B for LVDS data.  Must be set on pre-965. */
2008 #define   LVDS_PIPEB_SELECT		(1 << 30)
2009 #define   LVDS_PIPE_MASK		(1 << 30)
2010 #define   LVDS_PIPE(pipe)		((pipe) << 30)
2011 /* LVDS dithering flag on 965/g4x platform */
2012 #define   LVDS_ENABLE_DITHER		(1 << 25)
2013 /* LVDS sync polarity flags. Set to invert (i.e. negative) */
2014 #define   LVDS_VSYNC_POLARITY		(1 << 21)
2015 #define   LVDS_HSYNC_POLARITY		(1 << 20)
2016 
2017 /* Enable border for unscaled (or aspect-scaled) display */
2018 #define   LVDS_BORDER_ENABLE		(1 << 15)
2019 /*
2020  * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
2021  * pixel.
2022  */
2023 #define   LVDS_A0A2_CLKA_POWER_MASK	(3 << 8)
2024 #define   LVDS_A0A2_CLKA_POWER_DOWN	(0 << 8)
2025 #define   LVDS_A0A2_CLKA_POWER_UP	(3 << 8)
2026 /*
2027  * Controls the A3 data pair, which contains the additional LSBs for 24 bit
2028  * mode.  Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
2029  * on.
2030  */
2031 #define   LVDS_A3_POWER_MASK		(3 << 6)
2032 #define   LVDS_A3_POWER_DOWN		(0 << 6)
2033 #define   LVDS_A3_POWER_UP		(3 << 6)
2034 /*
2035  * Controls the CLKB pair.  This should only be set when LVDS_B0B3_POWER_UP
2036  * is set.
2037  */
2038 #define   LVDS_CLKB_POWER_MASK		(3 << 4)
2039 #define   LVDS_CLKB_POWER_DOWN		(0 << 4)
2040 #define   LVDS_CLKB_POWER_UP		(3 << 4)
2041 /*
2042  * Controls the B0-B3 data pairs.  This must be set to match the DPLL p2
2043  * setting for whether we are in dual-channel mode.  The B3 pair will
2044  * additionally only be powered up when LVDS_A3_POWER_UP is set.
2045  */
2046 #define   LVDS_B0B3_POWER_MASK		(3 << 2)
2047 #define   LVDS_B0B3_POWER_DOWN		(0 << 2)
2048 #define   LVDS_B0B3_POWER_UP		(3 << 2)
2049 
2050 /* Video Data Island Packet control */
2051 #define VIDEO_DIP_DATA		0x61178
2052 /* Read the description of VIDEO_DIP_DATA (before Haswel) or VIDEO_DIP_ECC
2053  * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
2054  * of the infoframe structure specified by CEA-861. */
2055 #define   VIDEO_DIP_DATA_SIZE	32
2056 #define VIDEO_DIP_CTL		0x61170
2057 /* Pre HSW: */
2058 #define   VIDEO_DIP_ENABLE		(1 << 31)
2059 #define   VIDEO_DIP_PORT_B		(1 << 29)
2060 #define   VIDEO_DIP_PORT_C		(2 << 29)
2061 #define   VIDEO_DIP_PORT_D		(3 << 29)
2062 #define   VIDEO_DIP_PORT_MASK		(3 << 29)
2063 #define   VIDEO_DIP_ENABLE_GCP		(1 << 25)
2064 #define   VIDEO_DIP_ENABLE_AVI		(1 << 21)
2065 #define   VIDEO_DIP_ENABLE_VENDOR	(2 << 21)
2066 #define   VIDEO_DIP_ENABLE_GAMUT	(4 << 21)
2067 #define   VIDEO_DIP_ENABLE_SPD		(8 << 21)
2068 #define   VIDEO_DIP_SELECT_AVI		(0 << 19)
2069 #define   VIDEO_DIP_SELECT_VENDOR	(1 << 19)
2070 #define   VIDEO_DIP_SELECT_SPD		(3 << 19)
2071 #define   VIDEO_DIP_SELECT_MASK		(3 << 19)
2072 #define   VIDEO_DIP_FREQ_ONCE		(0 << 16)
2073 #define   VIDEO_DIP_FREQ_VSYNC		(1 << 16)
2074 #define   VIDEO_DIP_FREQ_2VSYNC		(2 << 16)
2075 #define   VIDEO_DIP_FREQ_MASK		(3 << 16)
2076 /* HSW and later: */
2077 #define   VIDEO_DIP_ENABLE_VSC_HSW	(1 << 20)
2078 #define   VIDEO_DIP_ENABLE_GCP_HSW	(1 << 16)
2079 #define   VIDEO_DIP_ENABLE_AVI_HSW	(1 << 12)
2080 #define   VIDEO_DIP_ENABLE_VS_HSW	(1 << 8)
2081 #define   VIDEO_DIP_ENABLE_GMP_HSW	(1 << 4)
2082 #define   VIDEO_DIP_ENABLE_SPD_HSW	(1 << 0)
2083 
2084 /* Panel power sequencing */
2085 #define PP_STATUS	0x61200
2086 #define   PP_ON		(1 << 31)
2087 /*
2088  * Indicates that all dependencies of the panel are on:
2089  *
2090  * - PLL enabled
2091  * - pipe enabled
2092  * - LVDS/DVOB/DVOC on
2093  */
2094 #define   PP_READY		(1 << 30)
2095 #define   PP_SEQUENCE_NONE	(0 << 28)
2096 #define   PP_SEQUENCE_POWER_UP	(1 << 28)
2097 #define   PP_SEQUENCE_POWER_DOWN (2 << 28)
2098 #define   PP_SEQUENCE_MASK	(3 << 28)
2099 #define   PP_SEQUENCE_SHIFT	28
2100 #define   PP_CYCLE_DELAY_ACTIVE	(1 << 27)
2101 #define   PP_SEQUENCE_STATE_MASK 0x0000000f
2102 #define   PP_SEQUENCE_STATE_OFF_IDLE	(0x0 << 0)
2103 #define   PP_SEQUENCE_STATE_OFF_S0_1	(0x1 << 0)
2104 #define   PP_SEQUENCE_STATE_OFF_S0_2	(0x2 << 0)
2105 #define   PP_SEQUENCE_STATE_OFF_S0_3	(0x3 << 0)
2106 #define   PP_SEQUENCE_STATE_ON_IDLE	(0x8 << 0)
2107 #define   PP_SEQUENCE_STATE_ON_S1_0	(0x9 << 0)
2108 #define   PP_SEQUENCE_STATE_ON_S1_2	(0xa << 0)
2109 #define   PP_SEQUENCE_STATE_ON_S1_3	(0xb << 0)
2110 #define   PP_SEQUENCE_STATE_RESET	(0xf << 0)
2111 #define PP_CONTROL	0x61204
2112 #define   POWER_TARGET_ON	(1 << 0)
2113 #define PP_ON_DELAYS	0x61208
2114 #define PP_OFF_DELAYS	0x6120c
2115 #define PP_DIVISOR	0x61210
2116 
2117 /* Panel fitting */
2118 #define PFIT_CONTROL	(dev_priv->info->display_mmio_offset + 0x61230)
2119 #define   PFIT_ENABLE		(1 << 31)
2120 #define   PFIT_PIPE_MASK	(3 << 29)
2121 #define   PFIT_PIPE_SHIFT	29
2122 #define   VERT_INTERP_DISABLE	(0 << 10)
2123 #define   VERT_INTERP_BILINEAR	(1 << 10)
2124 #define   VERT_INTERP_MASK	(3 << 10)
2125 #define   VERT_AUTO_SCALE	(1 << 9)
2126 #define   HORIZ_INTERP_DISABLE	(0 << 6)
2127 #define   HORIZ_INTERP_BILINEAR	(1 << 6)
2128 #define   HORIZ_INTERP_MASK	(3 << 6)
2129 #define   HORIZ_AUTO_SCALE	(1 << 5)
2130 #define   PANEL_8TO6_DITHER_ENABLE (1 << 3)
2131 #define   PFIT_FILTER_FUZZY	(0 << 24)
2132 #define   PFIT_SCALING_AUTO	(0 << 26)
2133 #define   PFIT_SCALING_PROGRAMMED (1 << 26)
2134 #define   PFIT_SCALING_PILLAR	(2 << 26)
2135 #define   PFIT_SCALING_LETTER	(3 << 26)
2136 #define PFIT_PGM_RATIOS	(dev_priv->info->display_mmio_offset + 0x61234)
2137 /* Pre-965 */
2138 #define		PFIT_VERT_SCALE_SHIFT		20
2139 #define		PFIT_VERT_SCALE_MASK		0xfff00000
2140 #define		PFIT_HORIZ_SCALE_SHIFT		4
2141 #define		PFIT_HORIZ_SCALE_MASK		0x0000fff0
2142 /* 965+ */
2143 #define		PFIT_VERT_SCALE_SHIFT_965	16
2144 #define		PFIT_VERT_SCALE_MASK_965	0x1fff0000
2145 #define		PFIT_HORIZ_SCALE_SHIFT_965	0
2146 #define		PFIT_HORIZ_SCALE_MASK_965	0x00001fff
2147 
2148 #define PFIT_AUTO_RATIOS (dev_priv->info->display_mmio_offset + 0x61238)
2149 
2150 /* Backlight control */
2151 #define BLC_PWM_CTL2	(dev_priv->info->display_mmio_offset + 0x61250) /* 965+ only */
2152 #define   BLM_PWM_ENABLE		(1 << 31)
2153 #define   BLM_COMBINATION_MODE		(1 << 30) /* gen4 only */
2154 #define   BLM_PIPE_SELECT		(1 << 29)
2155 #define   BLM_PIPE_SELECT_IVB		(3 << 29)
2156 #define   BLM_PIPE_A			(0 << 29)
2157 #define   BLM_PIPE_B			(1 << 29)
2158 #define   BLM_PIPE_C			(2 << 29) /* ivb + */
2159 #define   BLM_TRANSCODER_A		BLM_PIPE_A /* hsw */
2160 #define   BLM_TRANSCODER_B		BLM_PIPE_B
2161 #define   BLM_TRANSCODER_C		BLM_PIPE_C
2162 #define   BLM_TRANSCODER_EDP		(3 << 29)
2163 #define   BLM_PIPE(pipe)		((pipe) << 29)
2164 #define   BLM_POLARITY_I965		(1 << 28) /* gen4 only */
2165 #define   BLM_PHASE_IN_INTERUPT_STATUS	(1 << 26)
2166 #define   BLM_PHASE_IN_ENABLE		(1 << 25)
2167 #define   BLM_PHASE_IN_INTERUPT_ENABL	(1 << 24)
2168 #define   BLM_PHASE_IN_TIME_BASE_SHIFT	(16)
2169 #define   BLM_PHASE_IN_TIME_BASE_MASK	(0xff << 16)
2170 #define   BLM_PHASE_IN_COUNT_SHIFT	(8)
2171 #define   BLM_PHASE_IN_COUNT_MASK	(0xff << 8)
2172 #define   BLM_PHASE_IN_INCR_SHIFT	(0)
2173 #define   BLM_PHASE_IN_INCR_MASK	(0xff << 0)
2174 #define BLC_PWM_CTL	(dev_priv->info->display_mmio_offset + 0x61254)
2175 /*
2176  * This is the most significant 15 bits of the number of backlight cycles in a
2177  * complete cycle of the modulated backlight control.
2178  *
2179  * The actual value is this field multiplied by two.
2180  */
2181 #define   BACKLIGHT_MODULATION_FREQ_SHIFT	(17)
2182 #define   BACKLIGHT_MODULATION_FREQ_MASK	(0x7fff << 17)
2183 #define   BLM_LEGACY_MODE			(1 << 16) /* gen2 only */
2184 /*
2185  * This is the number of cycles out of the backlight modulation cycle for which
2186  * the backlight is on.
2187  *
2188  * This field must be no greater than the number of cycles in the complete
2189  * backlight modulation cycle.
2190  */
2191 #define   BACKLIGHT_DUTY_CYCLE_SHIFT		(0)
2192 #define   BACKLIGHT_DUTY_CYCLE_MASK		(0xffff)
2193 #define   BACKLIGHT_DUTY_CYCLE_MASK_PNV		(0xfffe)
2194 #define   BLM_POLARITY_PNV			(1 << 0) /* pnv only */
2195 
2196 #define BLC_HIST_CTL	(dev_priv->info->display_mmio_offset + 0x61260)
2197 
2198 /* New registers for PCH-split platforms. Safe where new bits show up, the
2199  * register layout machtes with gen4 BLC_PWM_CTL[12]. */
2200 #define BLC_PWM_CPU_CTL2	0x48250
2201 #define BLC_PWM_CPU_CTL		0x48254
2202 
2203 /* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
2204  * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
2205 #define BLC_PWM_PCH_CTL1	0xc8250
2206 #define   BLM_PCH_PWM_ENABLE			(1 << 31)
2207 #define   BLM_PCH_OVERRIDE_ENABLE		(1 << 30)
2208 #define   BLM_PCH_POLARITY			(1 << 29)
2209 #define BLC_PWM_PCH_CTL2	0xc8254
2210 
2211 /* TV port control */
2212 #define TV_CTL			0x68000
2213 /** Enables the TV encoder */
2214 # define TV_ENC_ENABLE			(1 << 31)
2215 /** Sources the TV encoder input from pipe B instead of A. */
2216 # define TV_ENC_PIPEB_SELECT		(1 << 30)
2217 /** Outputs composite video (DAC A only) */
2218 # define TV_ENC_OUTPUT_COMPOSITE	(0 << 28)
2219 /** Outputs SVideo video (DAC B/C) */
2220 # define TV_ENC_OUTPUT_SVIDEO		(1 << 28)
2221 /** Outputs Component video (DAC A/B/C) */
2222 # define TV_ENC_OUTPUT_COMPONENT	(2 << 28)
2223 /** Outputs Composite and SVideo (DAC A/B/C) */
2224 # define TV_ENC_OUTPUT_SVIDEO_COMPOSITE	(3 << 28)
2225 # define TV_TRILEVEL_SYNC		(1 << 21)
2226 /** Enables slow sync generation (945GM only) */
2227 # define TV_SLOW_SYNC			(1 << 20)
2228 /** Selects 4x oversampling for 480i and 576p */
2229 # define TV_OVERSAMPLE_4X		(0 << 18)
2230 /** Selects 2x oversampling for 720p and 1080i */
2231 # define TV_OVERSAMPLE_2X		(1 << 18)
2232 /** Selects no oversampling for 1080p */
2233 # define TV_OVERSAMPLE_NONE		(2 << 18)
2234 /** Selects 8x oversampling */
2235 # define TV_OVERSAMPLE_8X		(3 << 18)
2236 /** Selects progressive mode rather than interlaced */
2237 # define TV_PROGRESSIVE			(1 << 17)
2238 /** Sets the colorburst to PAL mode.  Required for non-M PAL modes. */
2239 # define TV_PAL_BURST			(1 << 16)
2240 /** Field for setting delay of Y compared to C */
2241 # define TV_YC_SKEW_MASK		(7 << 12)
2242 /** Enables a fix for 480p/576p standard definition modes on the 915GM only */
2243 # define TV_ENC_SDP_FIX			(1 << 11)
2244 /**
2245  * Enables a fix for the 915GM only.
2246  *
2247  * Not sure what it does.
2248  */
2249 # define TV_ENC_C0_FIX			(1 << 10)
2250 /** Bits that must be preserved by software */
2251 # define TV_CTL_SAVE			((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
2252 # define TV_FUSE_STATE_MASK		(3 << 4)
2253 /** Read-only state that reports all features enabled */
2254 # define TV_FUSE_STATE_ENABLED		(0 << 4)
2255 /** Read-only state that reports that Macrovision is disabled in hardware*/
2256 # define TV_FUSE_STATE_NO_MACROVISION	(1 << 4)
2257 /** Read-only state that reports that TV-out is disabled in hardware. */
2258 # define TV_FUSE_STATE_DISABLED		(2 << 4)
2259 /** Normal operation */
2260 # define TV_TEST_MODE_NORMAL		(0 << 0)
2261 /** Encoder test pattern 1 - combo pattern */
2262 # define TV_TEST_MODE_PATTERN_1		(1 << 0)
2263 /** Encoder test pattern 2 - full screen vertical 75% color bars */
2264 # define TV_TEST_MODE_PATTERN_2		(2 << 0)
2265 /** Encoder test pattern 3 - full screen horizontal 75% color bars */
2266 # define TV_TEST_MODE_PATTERN_3		(3 << 0)
2267 /** Encoder test pattern 4 - random noise */
2268 # define TV_TEST_MODE_PATTERN_4		(4 << 0)
2269 /** Encoder test pattern 5 - linear color ramps */
2270 # define TV_TEST_MODE_PATTERN_5		(5 << 0)
2271 /**
2272  * This test mode forces the DACs to 50% of full output.
2273  *
2274  * This is used for load detection in combination with TVDAC_SENSE_MASK
2275  */
2276 # define TV_TEST_MODE_MONITOR_DETECT	(7 << 0)
2277 # define TV_TEST_MODE_MASK		(7 << 0)
2278 
2279 #define TV_DAC			0x68004
2280 # define TV_DAC_SAVE		0x00ffff00
2281 /**
2282  * Reports that DAC state change logic has reported change (RO).
2283  *
2284  * This gets cleared when TV_DAC_STATE_EN is cleared
2285 */
2286 # define TVDAC_STATE_CHG		(1 << 31)
2287 # define TVDAC_SENSE_MASK		(7 << 28)
2288 /** Reports that DAC A voltage is above the detect threshold */
2289 # define TVDAC_A_SENSE			(1 << 30)
2290 /** Reports that DAC B voltage is above the detect threshold */
2291 # define TVDAC_B_SENSE			(1 << 29)
2292 /** Reports that DAC C voltage is above the detect threshold */
2293 # define TVDAC_C_SENSE			(1 << 28)
2294 /**
2295  * Enables DAC state detection logic, for load-based TV detection.
2296  *
2297  * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
2298  * to off, for load detection to work.
2299  */
2300 # define TVDAC_STATE_CHG_EN		(1 << 27)
2301 /** Sets the DAC A sense value to high */
2302 # define TVDAC_A_SENSE_CTL		(1 << 26)
2303 /** Sets the DAC B sense value to high */
2304 # define TVDAC_B_SENSE_CTL		(1 << 25)
2305 /** Sets the DAC C sense value to high */
2306 # define TVDAC_C_SENSE_CTL		(1 << 24)
2307 /** Overrides the ENC_ENABLE and DAC voltage levels */
2308 # define DAC_CTL_OVERRIDE		(1 << 7)
2309 /** Sets the slew rate.  Must be preserved in software */
2310 # define ENC_TVDAC_SLEW_FAST		(1 << 6)
2311 # define DAC_A_1_3_V			(0 << 4)
2312 # define DAC_A_1_1_V			(1 << 4)
2313 # define DAC_A_0_7_V			(2 << 4)
2314 # define DAC_A_MASK			(3 << 4)
2315 # define DAC_B_1_3_V			(0 << 2)
2316 # define DAC_B_1_1_V			(1 << 2)
2317 # define DAC_B_0_7_V			(2 << 2)
2318 # define DAC_B_MASK			(3 << 2)
2319 # define DAC_C_1_3_V			(0 << 0)
2320 # define DAC_C_1_1_V			(1 << 0)
2321 # define DAC_C_0_7_V			(2 << 0)
2322 # define DAC_C_MASK			(3 << 0)
2323 
2324 /**
2325  * CSC coefficients are stored in a floating point format with 9 bits of
2326  * mantissa and 2 or 3 bits of exponent.  The exponent is represented as 2**-n,
2327  * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
2328  * -1 (0x3) being the only legal negative value.
2329  */
2330 #define TV_CSC_Y		0x68010
2331 # define TV_RY_MASK			0x07ff0000
2332 # define TV_RY_SHIFT			16
2333 # define TV_GY_MASK			0x00000fff
2334 # define TV_GY_SHIFT			0
2335 
2336 #define TV_CSC_Y2		0x68014
2337 # define TV_BY_MASK			0x07ff0000
2338 # define TV_BY_SHIFT			16
2339 /**
2340  * Y attenuation for component video.
2341  *
2342  * Stored in 1.9 fixed point.
2343  */
2344 # define TV_AY_MASK			0x000003ff
2345 # define TV_AY_SHIFT			0
2346 
2347 #define TV_CSC_U		0x68018
2348 # define TV_RU_MASK			0x07ff0000
2349 # define TV_RU_SHIFT			16
2350 # define TV_GU_MASK			0x000007ff
2351 # define TV_GU_SHIFT			0
2352 
2353 #define TV_CSC_U2		0x6801c
2354 # define TV_BU_MASK			0x07ff0000
2355 # define TV_BU_SHIFT			16
2356 /**
2357  * U attenuation for component video.
2358  *
2359  * Stored in 1.9 fixed point.
2360  */
2361 # define TV_AU_MASK			0x000003ff
2362 # define TV_AU_SHIFT			0
2363 
2364 #define TV_CSC_V		0x68020
2365 # define TV_RV_MASK			0x0fff0000
2366 # define TV_RV_SHIFT			16
2367 # define TV_GV_MASK			0x000007ff
2368 # define TV_GV_SHIFT			0
2369 
2370 #define TV_CSC_V2		0x68024
2371 # define TV_BV_MASK			0x07ff0000
2372 # define TV_BV_SHIFT			16
2373 /**
2374  * V attenuation for component video.
2375  *
2376  * Stored in 1.9 fixed point.
2377  */
2378 # define TV_AV_MASK			0x000007ff
2379 # define TV_AV_SHIFT			0
2380 
2381 #define TV_CLR_KNOBS		0x68028
2382 /** 2s-complement brightness adjustment */
2383 # define TV_BRIGHTNESS_MASK		0xff000000
2384 # define TV_BRIGHTNESS_SHIFT		24
2385 /** Contrast adjustment, as a 2.6 unsigned floating point number */
2386 # define TV_CONTRAST_MASK		0x00ff0000
2387 # define TV_CONTRAST_SHIFT		16
2388 /** Saturation adjustment, as a 2.6 unsigned floating point number */
2389 # define TV_SATURATION_MASK		0x0000ff00
2390 # define TV_SATURATION_SHIFT		8
2391 /** Hue adjustment, as an integer phase angle in degrees */
2392 # define TV_HUE_MASK			0x000000ff
2393 # define TV_HUE_SHIFT			0
2394 
2395 #define TV_CLR_LEVEL		0x6802c
2396 /** Controls the DAC level for black */
2397 # define TV_BLACK_LEVEL_MASK		0x01ff0000
2398 # define TV_BLACK_LEVEL_SHIFT		16
2399 /** Controls the DAC level for blanking */
2400 # define TV_BLANK_LEVEL_MASK		0x000001ff
2401 # define TV_BLANK_LEVEL_SHIFT		0
2402 
2403 #define TV_H_CTL_1		0x68030
2404 /** Number of pixels in the hsync. */
2405 # define TV_HSYNC_END_MASK		0x1fff0000
2406 # define TV_HSYNC_END_SHIFT		16
2407 /** Total number of pixels minus one in the line (display and blanking). */
2408 # define TV_HTOTAL_MASK			0x00001fff
2409 # define TV_HTOTAL_SHIFT		0
2410 
2411 #define TV_H_CTL_2		0x68034
2412 /** Enables the colorburst (needed for non-component color) */
2413 # define TV_BURST_ENA			(1 << 31)
2414 /** Offset of the colorburst from the start of hsync, in pixels minus one. */
2415 # define TV_HBURST_START_SHIFT		16
2416 # define TV_HBURST_START_MASK		0x1fff0000
2417 /** Length of the colorburst */
2418 # define TV_HBURST_LEN_SHIFT		0
2419 # define TV_HBURST_LEN_MASK		0x0001fff
2420 
2421 #define TV_H_CTL_3		0x68038
2422 /** End of hblank, measured in pixels minus one from start of hsync */
2423 # define TV_HBLANK_END_SHIFT		16
2424 # define TV_HBLANK_END_MASK		0x1fff0000
2425 /** Start of hblank, measured in pixels minus one from start of hsync */
2426 # define TV_HBLANK_START_SHIFT		0
2427 # define TV_HBLANK_START_MASK		0x0001fff
2428 
2429 #define TV_V_CTL_1		0x6803c
2430 /** XXX */
2431 # define TV_NBR_END_SHIFT		16
2432 # define TV_NBR_END_MASK		0x07ff0000
2433 /** XXX */
2434 # define TV_VI_END_F1_SHIFT		8
2435 # define TV_VI_END_F1_MASK		0x00003f00
2436 /** XXX */
2437 # define TV_VI_END_F2_SHIFT		0
2438 # define TV_VI_END_F2_MASK		0x0000003f
2439 
2440 #define TV_V_CTL_2		0x68040
2441 /** Length of vsync, in half lines */
2442 # define TV_VSYNC_LEN_MASK		0x07ff0000
2443 # define TV_VSYNC_LEN_SHIFT		16
2444 /** Offset of the start of vsync in field 1, measured in one less than the
2445  * number of half lines.
2446  */
2447 # define TV_VSYNC_START_F1_MASK		0x00007f00
2448 # define TV_VSYNC_START_F1_SHIFT	8
2449 /**
2450  * Offset of the start of vsync in field 2, measured in one less than the
2451  * number of half lines.
2452  */
2453 # define TV_VSYNC_START_F2_MASK		0x0000007f
2454 # define TV_VSYNC_START_F2_SHIFT	0
2455 
2456 #define TV_V_CTL_3		0x68044
2457 /** Enables generation of the equalization signal */
2458 # define TV_EQUAL_ENA			(1 << 31)
2459 /** Length of vsync, in half lines */
2460 # define TV_VEQ_LEN_MASK		0x007f0000
2461 # define TV_VEQ_LEN_SHIFT		16
2462 /** Offset of the start of equalization in field 1, measured in one less than
2463  * the number of half lines.
2464  */
2465 # define TV_VEQ_START_F1_MASK		0x0007f00
2466 # define TV_VEQ_START_F1_SHIFT		8
2467 /**
2468  * Offset of the start of equalization in field 2, measured in one less than
2469  * the number of half lines.
2470  */
2471 # define TV_VEQ_START_F2_MASK		0x000007f
2472 # define TV_VEQ_START_F2_SHIFT		0
2473 
2474 #define TV_V_CTL_4		0x68048
2475 /**
2476  * Offset to start of vertical colorburst, measured in one less than the
2477  * number of lines from vertical start.
2478  */
2479 # define TV_VBURST_START_F1_MASK	0x003f0000
2480 # define TV_VBURST_START_F1_SHIFT	16
2481 /**
2482  * Offset to the end of vertical colorburst, measured in one less than the
2483  * number of lines from the start of NBR.
2484  */
2485 # define TV_VBURST_END_F1_MASK		0x000000ff
2486 # define TV_VBURST_END_F1_SHIFT		0
2487 
2488 #define TV_V_CTL_5		0x6804c
2489 /**
2490  * Offset to start of vertical colorburst, measured in one less than the
2491  * number of lines from vertical start.
2492  */
2493 # define TV_VBURST_START_F2_MASK	0x003f0000
2494 # define TV_VBURST_START_F2_SHIFT	16
2495 /**
2496  * Offset to the end of vertical colorburst, measured in one less than the
2497  * number of lines from the start of NBR.
2498  */
2499 # define TV_VBURST_END_F2_MASK		0x000000ff
2500 # define TV_VBURST_END_F2_SHIFT		0
2501 
2502 #define TV_V_CTL_6		0x68050
2503 /**
2504  * Offset to start of vertical colorburst, measured in one less than the
2505  * number of lines from vertical start.
2506  */
2507 # define TV_VBURST_START_F3_MASK	0x003f0000
2508 # define TV_VBURST_START_F3_SHIFT	16
2509 /**
2510  * Offset to the end of vertical colorburst, measured in one less than the
2511  * number of lines from the start of NBR.
2512  */
2513 # define TV_VBURST_END_F3_MASK		0x000000ff
2514 # define TV_VBURST_END_F3_SHIFT		0
2515 
2516 #define TV_V_CTL_7		0x68054
2517 /**
2518  * Offset to start of vertical colorburst, measured in one less than the
2519  * number of lines from vertical start.
2520  */
2521 # define TV_VBURST_START_F4_MASK	0x003f0000
2522 # define TV_VBURST_START_F4_SHIFT	16
2523 /**
2524  * Offset to the end of vertical colorburst, measured in one less than the
2525  * number of lines from the start of NBR.
2526  */
2527 # define TV_VBURST_END_F4_MASK		0x000000ff
2528 # define TV_VBURST_END_F4_SHIFT		0
2529 
2530 #define TV_SC_CTL_1		0x68060
2531 /** Turns on the first subcarrier phase generation DDA */
2532 # define TV_SC_DDA1_EN			(1 << 31)
2533 /** Turns on the first subcarrier phase generation DDA */
2534 # define TV_SC_DDA2_EN			(1 << 30)
2535 /** Turns on the first subcarrier phase generation DDA */
2536 # define TV_SC_DDA3_EN			(1 << 29)
2537 /** Sets the subcarrier DDA to reset frequency every other field */
2538 # define TV_SC_RESET_EVERY_2		(0 << 24)
2539 /** Sets the subcarrier DDA to reset frequency every fourth field */
2540 # define TV_SC_RESET_EVERY_4		(1 << 24)
2541 /** Sets the subcarrier DDA to reset frequency every eighth field */
2542 # define TV_SC_RESET_EVERY_8		(2 << 24)
2543 /** Sets the subcarrier DDA to never reset the frequency */
2544 # define TV_SC_RESET_NEVER		(3 << 24)
2545 /** Sets the peak amplitude of the colorburst.*/
2546 # define TV_BURST_LEVEL_MASK		0x00ff0000
2547 # define TV_BURST_LEVEL_SHIFT		16
2548 /** Sets the increment of the first subcarrier phase generation DDA */
2549 # define TV_SCDDA1_INC_MASK		0x00000fff
2550 # define TV_SCDDA1_INC_SHIFT		0
2551 
2552 #define TV_SC_CTL_2		0x68064
2553 /** Sets the rollover for the second subcarrier phase generation DDA */
2554 # define TV_SCDDA2_SIZE_MASK		0x7fff0000
2555 # define TV_SCDDA2_SIZE_SHIFT		16
2556 /** Sets the increent of the second subcarrier phase generation DDA */
2557 # define TV_SCDDA2_INC_MASK		0x00007fff
2558 # define TV_SCDDA2_INC_SHIFT		0
2559 
2560 #define TV_SC_CTL_3		0x68068
2561 /** Sets the rollover for the third subcarrier phase generation DDA */
2562 # define TV_SCDDA3_SIZE_MASK		0x7fff0000
2563 # define TV_SCDDA3_SIZE_SHIFT		16
2564 /** Sets the increent of the third subcarrier phase generation DDA */
2565 # define TV_SCDDA3_INC_MASK		0x00007fff
2566 # define TV_SCDDA3_INC_SHIFT		0
2567 
2568 #define TV_WIN_POS		0x68070
2569 /** X coordinate of the display from the start of horizontal active */
2570 # define TV_XPOS_MASK			0x1fff0000
2571 # define TV_XPOS_SHIFT			16
2572 /** Y coordinate of the display from the start of vertical active (NBR) */
2573 # define TV_YPOS_MASK			0x00000fff
2574 # define TV_YPOS_SHIFT			0
2575 
2576 #define TV_WIN_SIZE		0x68074
2577 /** Horizontal size of the display window, measured in pixels*/
2578 # define TV_XSIZE_MASK			0x1fff0000
2579 # define TV_XSIZE_SHIFT			16
2580 /**
2581  * Vertical size of the display window, measured in pixels.
2582  *
2583  * Must be even for interlaced modes.
2584  */
2585 # define TV_YSIZE_MASK			0x00000fff
2586 # define TV_YSIZE_SHIFT			0
2587 
2588 #define TV_FILTER_CTL_1		0x68080
2589 /**
2590  * Enables automatic scaling calculation.
2591  *
2592  * If set, the rest of the registers are ignored, and the calculated values can
2593  * be read back from the register.
2594  */
2595 # define TV_AUTO_SCALE			(1 << 31)
2596 /**
2597  * Disables the vertical filter.
2598  *
2599  * This is required on modes more than 1024 pixels wide */
2600 # define TV_V_FILTER_BYPASS		(1 << 29)
2601 /** Enables adaptive vertical filtering */
2602 # define TV_VADAPT			(1 << 28)
2603 # define TV_VADAPT_MODE_MASK		(3 << 26)
2604 /** Selects the least adaptive vertical filtering mode */
2605 # define TV_VADAPT_MODE_LEAST		(0 << 26)
2606 /** Selects the moderately adaptive vertical filtering mode */
2607 # define TV_VADAPT_MODE_MODERATE	(1 << 26)
2608 /** Selects the most adaptive vertical filtering mode */
2609 # define TV_VADAPT_MODE_MOST		(3 << 26)
2610 /**
2611  * Sets the horizontal scaling factor.
2612  *
2613  * This should be the fractional part of the horizontal scaling factor divided
2614  * by the oversampling rate.  TV_HSCALE should be less than 1, and set to:
2615  *
2616  * (src width - 1) / ((oversample * dest width) - 1)
2617  */
2618 # define TV_HSCALE_FRAC_MASK		0x00003fff
2619 # define TV_HSCALE_FRAC_SHIFT		0
2620 
2621 #define TV_FILTER_CTL_2		0x68084
2622 /**
2623  * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
2624  *
2625  * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
2626  */
2627 # define TV_VSCALE_INT_MASK		0x00038000
2628 # define TV_VSCALE_INT_SHIFT		15
2629 /**
2630  * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
2631  *
2632  * \sa TV_VSCALE_INT_MASK
2633  */
2634 # define TV_VSCALE_FRAC_MASK		0x00007fff
2635 # define TV_VSCALE_FRAC_SHIFT		0
2636 
2637 #define TV_FILTER_CTL_3		0x68088
2638 /**
2639  * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
2640  *
2641  * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
2642  *
2643  * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
2644  */
2645 # define TV_VSCALE_IP_INT_MASK		0x00038000
2646 # define TV_VSCALE_IP_INT_SHIFT		15
2647 /**
2648  * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
2649  *
2650  * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
2651  *
2652  * \sa TV_VSCALE_IP_INT_MASK
2653  */
2654 # define TV_VSCALE_IP_FRAC_MASK		0x00007fff
2655 # define TV_VSCALE_IP_FRAC_SHIFT		0
2656 
2657 #define TV_CC_CONTROL		0x68090
2658 # define TV_CC_ENABLE			(1 << 31)
2659 /**
2660  * Specifies which field to send the CC data in.
2661  *
2662  * CC data is usually sent in field 0.
2663  */
2664 # define TV_CC_FID_MASK			(1 << 27)
2665 # define TV_CC_FID_SHIFT		27
2666 /** Sets the horizontal position of the CC data.  Usually 135. */
2667 # define TV_CC_HOFF_MASK		0x03ff0000
2668 # define TV_CC_HOFF_SHIFT		16
2669 /** Sets the vertical position of the CC data.  Usually 21 */
2670 # define TV_CC_LINE_MASK		0x0000003f
2671 # define TV_CC_LINE_SHIFT		0
2672 
2673 #define TV_CC_DATA		0x68094
2674 # define TV_CC_RDY			(1 << 31)
2675 /** Second word of CC data to be transmitted. */
2676 # define TV_CC_DATA_2_MASK		0x007f0000
2677 # define TV_CC_DATA_2_SHIFT		16
2678 /** First word of CC data to be transmitted. */
2679 # define TV_CC_DATA_1_MASK		0x0000007f
2680 # define TV_CC_DATA_1_SHIFT		0
2681 
2682 #define TV_H_LUMA_0		0x68100
2683 #define TV_H_LUMA_59		0x681ec
2684 #define TV_H_CHROMA_0		0x68200
2685 #define TV_H_CHROMA_59		0x682ec
2686 #define TV_V_LUMA_0		0x68300
2687 #define TV_V_LUMA_42		0x683a8
2688 #define TV_V_CHROMA_0		0x68400
2689 #define TV_V_CHROMA_42		0x684a8
2690 
2691 /* Display Port */
2692 #define DP_A				0x64000 /* eDP */
2693 #define DP_B				0x64100
2694 #define DP_C				0x64200
2695 #define DP_D				0x64300
2696 
2697 #define   DP_PORT_EN			(1 << 31)
2698 #define   DP_PIPEB_SELECT		(1 << 30)
2699 #define   DP_PIPE_MASK			(1 << 30)
2700 
2701 /* Link training mode - select a suitable mode for each stage */
2702 #define   DP_LINK_TRAIN_PAT_1		(0 << 28)
2703 #define   DP_LINK_TRAIN_PAT_2		(1 << 28)
2704 #define   DP_LINK_TRAIN_PAT_IDLE	(2 << 28)
2705 #define   DP_LINK_TRAIN_OFF		(3 << 28)
2706 #define   DP_LINK_TRAIN_MASK		(3 << 28)
2707 #define   DP_LINK_TRAIN_SHIFT		28
2708 
2709 /* CPT Link training mode */
2710 #define   DP_LINK_TRAIN_PAT_1_CPT	(0 << 8)
2711 #define   DP_LINK_TRAIN_PAT_2_CPT	(1 << 8)
2712 #define   DP_LINK_TRAIN_PAT_IDLE_CPT	(2 << 8)
2713 #define   DP_LINK_TRAIN_OFF_CPT		(3 << 8)
2714 #define   DP_LINK_TRAIN_MASK_CPT	(7 << 8)
2715 #define   DP_LINK_TRAIN_SHIFT_CPT	8
2716 
2717 /* Signal voltages. These are mostly controlled by the other end */
2718 #define   DP_VOLTAGE_0_4		(0 << 25)
2719 #define   DP_VOLTAGE_0_6		(1 << 25)
2720 #define   DP_VOLTAGE_0_8		(2 << 25)
2721 #define   DP_VOLTAGE_1_2		(3 << 25)
2722 #define   DP_VOLTAGE_MASK		(7 << 25)
2723 #define   DP_VOLTAGE_SHIFT		25
2724 
2725 /* Signal pre-emphasis levels, like voltages, the other end tells us what
2726  * they want
2727  */
2728 #define   DP_PRE_EMPHASIS_0		(0 << 22)
2729 #define   DP_PRE_EMPHASIS_3_5		(1 << 22)
2730 #define   DP_PRE_EMPHASIS_6		(2 << 22)
2731 #define   DP_PRE_EMPHASIS_9_5		(3 << 22)
2732 #define   DP_PRE_EMPHASIS_MASK		(7 << 22)
2733 #define   DP_PRE_EMPHASIS_SHIFT		22
2734 
2735 /* How many wires to use. I guess 3 was too hard */
2736 #define   DP_PORT_WIDTH(width)		(((width) - 1) << 19)
2737 #define   DP_PORT_WIDTH_MASK		(7 << 19)
2738 
2739 /* Mystic DPCD version 1.1 special mode */
2740 #define   DP_ENHANCED_FRAMING		(1 << 18)
2741 
2742 /* eDP */
2743 #define   DP_PLL_FREQ_270MHZ		(0 << 16)
2744 #define   DP_PLL_FREQ_160MHZ		(1 << 16)
2745 #define   DP_PLL_FREQ_MASK		(3 << 16)
2746 
2747 /** locked once port is enabled */
2748 #define   DP_PORT_REVERSAL		(1 << 15)
2749 
2750 /* eDP */
2751 #define   DP_PLL_ENABLE			(1 << 14)
2752 
2753 /** sends the clock on lane 15 of the PEG for debug */
2754 #define   DP_CLOCK_OUTPUT_ENABLE	(1 << 13)
2755 
2756 #define   DP_SCRAMBLING_DISABLE		(1 << 12)
2757 #define   DP_SCRAMBLING_DISABLE_IRONLAKE	(1 << 7)
2758 
2759 /** limit RGB values to avoid confusing TVs */
2760 #define   DP_COLOR_RANGE_16_235		(1 << 8)
2761 
2762 /** Turn on the audio link */
2763 #define   DP_AUDIO_OUTPUT_ENABLE	(1 << 6)
2764 
2765 /** vs and hs sync polarity */
2766 #define   DP_SYNC_VS_HIGH		(1 << 4)
2767 #define   DP_SYNC_HS_HIGH		(1 << 3)
2768 
2769 /** A fantasy */
2770 #define   DP_DETECTED			(1 << 2)
2771 
2772 /** The aux channel provides a way to talk to the
2773  * signal sink for DDC etc. Max packet size supported
2774  * is 20 bytes in each direction, hence the 5 fixed
2775  * data registers
2776  */
2777 #define DPA_AUX_CH_CTL			0x64010
2778 #define DPA_AUX_CH_DATA1		0x64014
2779 #define DPA_AUX_CH_DATA2		0x64018
2780 #define DPA_AUX_CH_DATA3		0x6401c
2781 #define DPA_AUX_CH_DATA4		0x64020
2782 #define DPA_AUX_CH_DATA5		0x64024
2783 
2784 #define DPB_AUX_CH_CTL			0x64110
2785 #define DPB_AUX_CH_DATA1		0x64114
2786 #define DPB_AUX_CH_DATA2		0x64118
2787 #define DPB_AUX_CH_DATA3		0x6411c
2788 #define DPB_AUX_CH_DATA4		0x64120
2789 #define DPB_AUX_CH_DATA5		0x64124
2790 
2791 #define DPC_AUX_CH_CTL			0x64210
2792 #define DPC_AUX_CH_DATA1		0x64214
2793 #define DPC_AUX_CH_DATA2		0x64218
2794 #define DPC_AUX_CH_DATA3		0x6421c
2795 #define DPC_AUX_CH_DATA4		0x64220
2796 #define DPC_AUX_CH_DATA5		0x64224
2797 
2798 #define DPD_AUX_CH_CTL			0x64310
2799 #define DPD_AUX_CH_DATA1		0x64314
2800 #define DPD_AUX_CH_DATA2		0x64318
2801 #define DPD_AUX_CH_DATA3		0x6431c
2802 #define DPD_AUX_CH_DATA4		0x64320
2803 #define DPD_AUX_CH_DATA5		0x64324
2804 
2805 #define   DP_AUX_CH_CTL_SEND_BUSY	    (1 << 31)
2806 #define   DP_AUX_CH_CTL_DONE		    (1 << 30)
2807 #define   DP_AUX_CH_CTL_INTERRUPT	    (1 << 29)
2808 #define   DP_AUX_CH_CTL_TIME_OUT_ERROR	    (1 << 28)
2809 #define   DP_AUX_CH_CTL_TIME_OUT_400us	    (0 << 26)
2810 #define   DP_AUX_CH_CTL_TIME_OUT_600us	    (1 << 26)
2811 #define   DP_AUX_CH_CTL_TIME_OUT_800us	    (2 << 26)
2812 #define   DP_AUX_CH_CTL_TIME_OUT_1600us	    (3 << 26)
2813 #define   DP_AUX_CH_CTL_TIME_OUT_MASK	    (3 << 26)
2814 #define   DP_AUX_CH_CTL_RECEIVE_ERROR	    (1 << 25)
2815 #define   DP_AUX_CH_CTL_MESSAGE_SIZE_MASK    (0x1f << 20)
2816 #define   DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT   20
2817 #define   DP_AUX_CH_CTL_PRECHARGE_2US_MASK   (0xf << 16)
2818 #define   DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT  16
2819 #define   DP_AUX_CH_CTL_AUX_AKSV_SELECT	    (1 << 15)
2820 #define   DP_AUX_CH_CTL_MANCHESTER_TEST	    (1 << 14)
2821 #define   DP_AUX_CH_CTL_SYNC_TEST	    (1 << 13)
2822 #define   DP_AUX_CH_CTL_DEGLITCH_TEST	    (1 << 12)
2823 #define   DP_AUX_CH_CTL_PRECHARGE_TEST	    (1 << 11)
2824 #define   DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK    (0x7ff)
2825 #define   DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT   0
2826 
2827 /*
2828  * Computing GMCH M and N values for the Display Port link
2829  *
2830  * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
2831  *
2832  * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
2833  *
2834  * The GMCH value is used internally
2835  *
2836  * bytes_per_pixel is the number of bytes coming out of the plane,
2837  * which is after the LUTs, so we want the bytes for our color format.
2838  * For our current usage, this is always 3, one byte for R, G and B.
2839  */
2840 #define _PIPEA_DATA_M_G4X	0x70050
2841 #define _PIPEB_DATA_M_G4X	0x71050
2842 
2843 /* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
2844 #define  TU_SIZE(x)             (((x)-1) << 25) /* default size 64 */
2845 #define  TU_SIZE_SHIFT		25
2846 #define  TU_SIZE_MASK           (0x3f << 25)
2847 
2848 #define  DATA_LINK_M_N_MASK	(0xffffff)
2849 #define  DATA_LINK_N_MAX	(0x800000)
2850 
2851 #define _PIPEA_DATA_N_G4X	0x70054
2852 #define _PIPEB_DATA_N_G4X	0x71054
2853 #define   PIPE_GMCH_DATA_N_MASK			(0xffffff)
2854 
2855 /*
2856  * Computing Link M and N values for the Display Port link
2857  *
2858  * Link M / N = pixel_clock / ls_clk
2859  *
2860  * (the DP spec calls pixel_clock the 'strm_clk')
2861  *
2862  * The Link value is transmitted in the Main Stream
2863  * Attributes and VB-ID.
2864  */
2865 
2866 #define _PIPEA_LINK_M_G4X	0x70060
2867 #define _PIPEB_LINK_M_G4X	0x71060
2868 #define   PIPEA_DP_LINK_M_MASK			(0xffffff)
2869 
2870 #define _PIPEA_LINK_N_G4X	0x70064
2871 #define _PIPEB_LINK_N_G4X	0x71064
2872 #define   PIPEA_DP_LINK_N_MASK			(0xffffff)
2873 
2874 #define PIPE_DATA_M_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
2875 #define PIPE_DATA_N_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
2876 #define PIPE_LINK_M_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
2877 #define PIPE_LINK_N_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
2878 
2879 /* Display & cursor control */
2880 
2881 /* Pipe A */
2882 #define _PIPEADSL		(dev_priv->info->display_mmio_offset + 0x70000)
2883 #define   DSL_LINEMASK_GEN2	0x00000fff
2884 #define   DSL_LINEMASK_GEN3	0x00001fff
2885 #define _PIPEACONF		(dev_priv->info->display_mmio_offset + 0x70008)
2886 #define   PIPECONF_ENABLE	(1<<31)
2887 #define   PIPECONF_DISABLE	0
2888 #define   PIPECONF_DOUBLE_WIDE	(1<<30)
2889 #define   I965_PIPECONF_ACTIVE	(1<<30)
2890 #define   PIPECONF_FRAME_START_DELAY_MASK (3<<27)
2891 #define   PIPECONF_SINGLE_WIDE	0
2892 #define   PIPECONF_PIPE_UNLOCKED 0
2893 #define   PIPECONF_PIPE_LOCKED	(1<<25)
2894 #define   PIPECONF_PALETTE	0
2895 #define   PIPECONF_GAMMA		(1<<24)
2896 #define   PIPECONF_FORCE_BORDER	(1<<25)
2897 #define   PIPECONF_INTERLACE_MASK	(7 << 21)
2898 #define   PIPECONF_INTERLACE_MASK_HSW	(3 << 21)
2899 /* Note that pre-gen3 does not support interlaced display directly. Panel
2900  * fitting must be disabled on pre-ilk for interlaced. */
2901 #define   PIPECONF_PROGRESSIVE			(0 << 21)
2902 #define   PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL	(4 << 21) /* gen4 only */
2903 #define   PIPECONF_INTERLACE_W_SYNC_SHIFT	(5 << 21) /* gen4 only */
2904 #define   PIPECONF_INTERLACE_W_FIELD_INDICATION	(6 << 21)
2905 #define   PIPECONF_INTERLACE_FIELD_0_ONLY	(7 << 21) /* gen3 only */
2906 /* Ironlake and later have a complete new set of values for interlaced. PFIT
2907  * means panel fitter required, PF means progressive fetch, DBL means power
2908  * saving pixel doubling. */
2909 #define   PIPECONF_PFIT_PF_INTERLACED_ILK	(1 << 21)
2910 #define   PIPECONF_INTERLACED_ILK		(3 << 21)
2911 #define   PIPECONF_INTERLACED_DBL_ILK		(4 << 21) /* ilk/snb only */
2912 #define   PIPECONF_PFIT_PF_INTERLACED_DBL_ILK	(5 << 21) /* ilk/snb only */
2913 #define   PIPECONF_INTERLACE_MODE_MASK		(7 << 21)
2914 #define   PIPECONF_CXSR_DOWNCLOCK	(1<<16)
2915 #define   PIPECONF_COLOR_RANGE_SELECT	(1 << 13)
2916 #define   PIPECONF_BPC_MASK	(0x7 << 5)
2917 #define   PIPECONF_8BPC		(0<<5)
2918 #define   PIPECONF_10BPC	(1<<5)
2919 #define   PIPECONF_6BPC		(2<<5)
2920 #define   PIPECONF_12BPC	(3<<5)
2921 #define   PIPECONF_DITHER_EN	(1<<4)
2922 #define   PIPECONF_DITHER_TYPE_MASK (0x0000000c)
2923 #define   PIPECONF_DITHER_TYPE_SP (0<<2)
2924 #define   PIPECONF_DITHER_TYPE_ST1 (1<<2)
2925 #define   PIPECONF_DITHER_TYPE_ST2 (2<<2)
2926 #define   PIPECONF_DITHER_TYPE_TEMP (3<<2)
2927 #define _PIPEASTAT		(dev_priv->info->display_mmio_offset + 0x70024)
2928 #define   PIPE_FIFO_UNDERRUN_STATUS		(1UL<<31)
2929 #define   SPRITE1_FLIPDONE_INT_EN_VLV		(1UL<<30)
2930 #define   PIPE_CRC_ERROR_ENABLE			(1UL<<29)
2931 #define   PIPE_CRC_DONE_ENABLE			(1UL<<28)
2932 #define   PIPE_GMBUS_EVENT_ENABLE		(1UL<<27)
2933 #define   PLANE_FLIP_DONE_INT_EN_VLV		(1UL<<26)
2934 #define   PIPE_HOTPLUG_INTERRUPT_ENABLE		(1UL<<26)
2935 #define   PIPE_VSYNC_INTERRUPT_ENABLE		(1UL<<25)
2936 #define   PIPE_DISPLAY_LINE_COMPARE_ENABLE	(1UL<<24)
2937 #define   PIPE_DPST_EVENT_ENABLE		(1UL<<23)
2938 #define   SPRITE0_FLIP_DONE_INT_EN_VLV		(1UL<<22)
2939 #define   PIPE_LEGACY_BLC_EVENT_ENABLE		(1UL<<22)
2940 #define   PIPE_ODD_FIELD_INTERRUPT_ENABLE	(1UL<<21)
2941 #define   PIPE_EVEN_FIELD_INTERRUPT_ENABLE	(1UL<<20)
2942 #define   PIPE_HOTPLUG_TV_INTERRUPT_ENABLE	(1UL<<18) /* pre-965 */
2943 #define   PIPE_START_VBLANK_INTERRUPT_ENABLE	(1UL<<18) /* 965 or later */
2944 #define   PIPE_VBLANK_INTERRUPT_ENABLE		(1UL<<17)
2945 #define   PIPEA_HBLANK_INT_EN_VLV		(1UL<<16)
2946 #define   PIPE_OVERLAY_UPDATED_ENABLE		(1UL<<16)
2947 #define   SPRITE1_FLIPDONE_INT_STATUS_VLV	(1UL<<15)
2948 #define   SPRITE0_FLIPDONE_INT_STATUS_VLV	(1UL<<14)
2949 #define   PIPE_CRC_ERROR_INTERRUPT_STATUS	(1UL<<13)
2950 #define   PIPE_CRC_DONE_INTERRUPT_STATUS	(1UL<<12)
2951 #define   PIPE_GMBUS_INTERRUPT_STATUS		(1UL<<11)
2952 #define   PLANE_FLIPDONE_INT_STATUS_VLV		(1UL<<10)
2953 #define   PIPE_HOTPLUG_INTERRUPT_STATUS		(1UL<<10)
2954 #define   PIPE_VSYNC_INTERRUPT_STATUS		(1UL<<9)
2955 #define   PIPE_DISPLAY_LINE_COMPARE_STATUS	(1UL<<8)
2956 #define   PIPE_DPST_EVENT_STATUS		(1UL<<7)
2957 #define   PIPE_LEGACY_BLC_EVENT_STATUS		(1UL<<6)
2958 #define   PIPE_ODD_FIELD_INTERRUPT_STATUS	(1UL<<5)
2959 #define   PIPE_EVEN_FIELD_INTERRUPT_STATUS	(1UL<<4)
2960 #define   PIPE_HOTPLUG_TV_INTERRUPT_STATUS	(1UL<<2) /* pre-965 */
2961 #define   PIPE_START_VBLANK_INTERRUPT_STATUS	(1UL<<2) /* 965 or later */
2962 #define   PIPE_VBLANK_INTERRUPT_STATUS		(1UL<<1)
2963 #define   PIPE_OVERLAY_UPDATED_STATUS		(1UL<<0)
2964 
2965 #define PIPESRC(pipe) _PIPE(pipe, _PIPEASRC, _PIPEBSRC)
2966 #define PIPECONF(tran) _TRANSCODER(tran, _PIPEACONF, _PIPEBCONF)
2967 #define PIPEDSL(pipe)  _PIPE(pipe, _PIPEADSL, _PIPEBDSL)
2968 #define PIPEFRAME(pipe) _PIPE(pipe, _PIPEAFRAMEHIGH, _PIPEBFRAMEHIGH)
2969 #define PIPEFRAMEPIXEL(pipe)  _PIPE(pipe, _PIPEAFRAMEPIXEL, _PIPEBFRAMEPIXEL)
2970 #define PIPESTAT(pipe) _PIPE(pipe, _PIPEASTAT, _PIPEBSTAT)
2971 
2972 #define VLV_DPFLIPSTAT				(VLV_DISPLAY_BASE + 0x70028)
2973 #define   PIPEB_LINE_COMPARE_INT_EN		(1<<29)
2974 #define   PIPEB_HLINE_INT_EN			(1<<28)
2975 #define   PIPEB_VBLANK_INT_EN			(1<<27)
2976 #define   SPRITED_FLIPDONE_INT_EN		(1<<26)
2977 #define   SPRITEC_FLIPDONE_INT_EN		(1<<25)
2978 #define   PLANEB_FLIPDONE_INT_EN		(1<<24)
2979 #define   PIPEA_LINE_COMPARE_INT_EN		(1<<21)
2980 #define   PIPEA_HLINE_INT_EN			(1<<20)
2981 #define   PIPEA_VBLANK_INT_EN			(1<<19)
2982 #define   SPRITEB_FLIPDONE_INT_EN		(1<<18)
2983 #define   SPRITEA_FLIPDONE_INT_EN		(1<<17)
2984 #define   PLANEA_FLIPDONE_INT_EN		(1<<16)
2985 
2986 #define DPINVGTT				(VLV_DISPLAY_BASE + 0x7002c) /* VLV only */
2987 #define   CURSORB_INVALID_GTT_INT_EN		(1<<23)
2988 #define   CURSORA_INVALID_GTT_INT_EN		(1<<22)
2989 #define   SPRITED_INVALID_GTT_INT_EN		(1<<21)
2990 #define   SPRITEC_INVALID_GTT_INT_EN		(1<<20)
2991 #define   PLANEB_INVALID_GTT_INT_EN		(1<<19)
2992 #define   SPRITEB_INVALID_GTT_INT_EN		(1<<18)
2993 #define   SPRITEA_INVALID_GTT_INT_EN		(1<<17)
2994 #define   PLANEA_INVALID_GTT_INT_EN		(1<<16)
2995 #define   DPINVGTT_EN_MASK			0xff0000
2996 #define   CURSORB_INVALID_GTT_STATUS		(1<<7)
2997 #define   CURSORA_INVALID_GTT_STATUS		(1<<6)
2998 #define   SPRITED_INVALID_GTT_STATUS		(1<<5)
2999 #define   SPRITEC_INVALID_GTT_STATUS		(1<<4)
3000 #define   PLANEB_INVALID_GTT_STATUS		(1<<3)
3001 #define   SPRITEB_INVALID_GTT_STATUS		(1<<2)
3002 #define   SPRITEA_INVALID_GTT_STATUS		(1<<1)
3003 #define   PLANEA_INVALID_GTT_STATUS		(1<<0)
3004 #define   DPINVGTT_STATUS_MASK			0xff
3005 
3006 #define DSPARB			0x70030
3007 #define   DSPARB_CSTART_MASK	(0x7f << 7)
3008 #define   DSPARB_CSTART_SHIFT	7
3009 #define   DSPARB_BSTART_MASK	(0x7f)
3010 #define   DSPARB_BSTART_SHIFT	0
3011 #define   DSPARB_BEND_SHIFT	9 /* on 855 */
3012 #define   DSPARB_AEND_SHIFT	0
3013 
3014 #define DSPFW1			(dev_priv->info->display_mmio_offset + 0x70034)
3015 #define   DSPFW_SR_SHIFT	23
3016 #define   DSPFW_SR_MASK		(0x1ff<<23)
3017 #define   DSPFW_CURSORB_SHIFT	16
3018 #define   DSPFW_CURSORB_MASK	(0x3f<<16)
3019 #define   DSPFW_PLANEB_SHIFT	8
3020 #define   DSPFW_PLANEB_MASK	(0x7f<<8)
3021 #define   DSPFW_PLANEA_MASK	(0x7f)
3022 #define DSPFW2			(dev_priv->info->display_mmio_offset + 0x70038)
3023 #define   DSPFW_CURSORA_MASK	0x00003f00
3024 #define   DSPFW_CURSORA_SHIFT	8
3025 #define   DSPFW_PLANEC_MASK	(0x7f)
3026 #define DSPFW3			(dev_priv->info->display_mmio_offset + 0x7003c)
3027 #define   DSPFW_HPLL_SR_EN	(1<<31)
3028 #define   DSPFW_CURSOR_SR_SHIFT	24
3029 #define   PINEVIEW_SELF_REFRESH_EN	(1<<30)
3030 #define   DSPFW_CURSOR_SR_MASK		(0x3f<<24)
3031 #define   DSPFW_HPLL_CURSOR_SHIFT	16
3032 #define   DSPFW_HPLL_CURSOR_MASK	(0x3f<<16)
3033 #define   DSPFW_HPLL_SR_MASK		(0x1ff)
3034 #define DSPFW4			(dev_priv->info->display_mmio_offset + 0x70070)
3035 #define DSPFW7			(dev_priv->info->display_mmio_offset + 0x7007c)
3036 
3037 /* drain latency register values*/
3038 #define DRAIN_LATENCY_PRECISION_32	32
3039 #define DRAIN_LATENCY_PRECISION_16	16
3040 #define VLV_DDL1			(VLV_DISPLAY_BASE + 0x70050)
3041 #define DDL_CURSORA_PRECISION_32	(1<<31)
3042 #define DDL_CURSORA_PRECISION_16	(0<<31)
3043 #define DDL_CURSORA_SHIFT		24
3044 #define DDL_PLANEA_PRECISION_32		(1<<7)
3045 #define DDL_PLANEA_PRECISION_16		(0<<7)
3046 #define VLV_DDL2			(VLV_DISPLAY_BASE + 0x70054)
3047 #define DDL_CURSORB_PRECISION_32	(1<<31)
3048 #define DDL_CURSORB_PRECISION_16	(0<<31)
3049 #define DDL_CURSORB_SHIFT		24
3050 #define DDL_PLANEB_PRECISION_32		(1<<7)
3051 #define DDL_PLANEB_PRECISION_16		(0<<7)
3052 
3053 /* FIFO watermark sizes etc */
3054 #define G4X_FIFO_LINE_SIZE	64
3055 #define I915_FIFO_LINE_SIZE	64
3056 #define I830_FIFO_LINE_SIZE	32
3057 
3058 #define VALLEYVIEW_FIFO_SIZE	255
3059 #define G4X_FIFO_SIZE		127
3060 #define I965_FIFO_SIZE		512
3061 #define I945_FIFO_SIZE		127
3062 #define I915_FIFO_SIZE		95
3063 #define I855GM_FIFO_SIZE	127 /* In cachelines */
3064 #define I830_FIFO_SIZE		95
3065 
3066 #define VALLEYVIEW_MAX_WM	0xff
3067 #define G4X_MAX_WM		0x3f
3068 #define I915_MAX_WM		0x3f
3069 
3070 #define PINEVIEW_DISPLAY_FIFO	512 /* in 64byte unit */
3071 #define PINEVIEW_FIFO_LINE_SIZE	64
3072 #define PINEVIEW_MAX_WM		0x1ff
3073 #define PINEVIEW_DFT_WM		0x3f
3074 #define PINEVIEW_DFT_HPLLOFF_WM	0
3075 #define PINEVIEW_GUARD_WM		10
3076 #define PINEVIEW_CURSOR_FIFO		64
3077 #define PINEVIEW_CURSOR_MAX_WM	0x3f
3078 #define PINEVIEW_CURSOR_DFT_WM	0
3079 #define PINEVIEW_CURSOR_GUARD_WM	5
3080 
3081 #define VALLEYVIEW_CURSOR_MAX_WM 64
3082 #define I965_CURSOR_FIFO	64
3083 #define I965_CURSOR_MAX_WM	32
3084 #define I965_CURSOR_DFT_WM	8
3085 
3086 /* define the Watermark register on Ironlake */
3087 #define WM0_PIPEA_ILK		0x45100
3088 #define  WM0_PIPE_PLANE_MASK	(0x7f<<16)
3089 #define  WM0_PIPE_PLANE_SHIFT	16
3090 #define  WM0_PIPE_SPRITE_MASK	(0x3f<<8)
3091 #define  WM0_PIPE_SPRITE_SHIFT	8
3092 #define  WM0_PIPE_CURSOR_MASK	(0x1f)
3093 
3094 #define WM0_PIPEB_ILK		0x45104
3095 #define WM0_PIPEC_IVB		0x45200
3096 #define WM1_LP_ILK		0x45108
3097 #define  WM1_LP_SR_EN		(1<<31)
3098 #define  WM1_LP_LATENCY_SHIFT	24
3099 #define  WM1_LP_LATENCY_MASK	(0x7f<<24)
3100 #define  WM1_LP_FBC_MASK	(0xf<<20)
3101 #define  WM1_LP_FBC_SHIFT	20
3102 #define  WM1_LP_SR_MASK		(0x1ff<<8)
3103 #define  WM1_LP_SR_SHIFT	8
3104 #define  WM1_LP_CURSOR_MASK	(0x3f)
3105 #define WM2_LP_ILK		0x4510c
3106 #define  WM2_LP_EN		(1<<31)
3107 #define WM3_LP_ILK		0x45110
3108 #define  WM3_LP_EN		(1<<31)
3109 #define WM1S_LP_ILK		0x45120
3110 #define WM2S_LP_IVB		0x45124
3111 #define WM3S_LP_IVB		0x45128
3112 #define  WM1S_LP_EN		(1<<31)
3113 
3114 #define HSW_WM_LP_VAL(lat, fbc, pri, cur) \
3115 	(WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \
3116 	 ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur))
3117 
3118 /* Memory latency timer register */
3119 #define MLTR_ILK		0x11222
3120 #define  MLTR_WM1_SHIFT		0
3121 #define  MLTR_WM2_SHIFT		8
3122 /* the unit of memory self-refresh latency time is 0.5us */
3123 #define  ILK_SRLT_MASK		0x3f
3124 #define ILK_LATENCY(shift)	(I915_READ(MLTR_ILK) >> (shift) & ILK_SRLT_MASK)
3125 #define ILK_READ_WM1_LATENCY()	ILK_LATENCY(MLTR_WM1_SHIFT)
3126 #define ILK_READ_WM2_LATENCY()	ILK_LATENCY(MLTR_WM2_SHIFT)
3127 
3128 /* define the fifo size on Ironlake */
3129 #define ILK_DISPLAY_FIFO	128
3130 #define ILK_DISPLAY_MAXWM	64
3131 #define ILK_DISPLAY_DFTWM	8
3132 #define ILK_CURSOR_FIFO		32
3133 #define ILK_CURSOR_MAXWM	16
3134 #define ILK_CURSOR_DFTWM	8
3135 
3136 #define ILK_DISPLAY_SR_FIFO	512
3137 #define ILK_DISPLAY_MAX_SRWM	0x1ff
3138 #define ILK_DISPLAY_DFT_SRWM	0x3f
3139 #define ILK_CURSOR_SR_FIFO	64
3140 #define ILK_CURSOR_MAX_SRWM	0x3f
3141 #define ILK_CURSOR_DFT_SRWM	8
3142 
3143 #define ILK_FIFO_LINE_SIZE	64
3144 
3145 /* define the WM info on Sandybridge */
3146 #define SNB_DISPLAY_FIFO	128
3147 #define SNB_DISPLAY_MAXWM	0x7f	/* bit 16:22 */
3148 #define SNB_DISPLAY_DFTWM	8
3149 #define SNB_CURSOR_FIFO		32
3150 #define SNB_CURSOR_MAXWM	0x1f	/* bit 4:0 */
3151 #define SNB_CURSOR_DFTWM	8
3152 
3153 #define SNB_DISPLAY_SR_FIFO	512
3154 #define SNB_DISPLAY_MAX_SRWM	0x1ff	/* bit 16:8 */
3155 #define SNB_DISPLAY_DFT_SRWM	0x3f
3156 #define SNB_CURSOR_SR_FIFO	64
3157 #define SNB_CURSOR_MAX_SRWM	0x3f	/* bit 5:0 */
3158 #define SNB_CURSOR_DFT_SRWM	8
3159 
3160 #define SNB_FBC_MAX_SRWM	0xf	/* bit 23:20 */
3161 
3162 #define SNB_FIFO_LINE_SIZE	64
3163 
3164 
3165 /* the address where we get all kinds of latency value */
3166 #define SSKPD			0x5d10
3167 #define SSKPD_WM_MASK		0x3f
3168 #define SSKPD_WM0_SHIFT		0
3169 #define SSKPD_WM1_SHIFT		8
3170 #define SSKPD_WM2_SHIFT		16
3171 #define SSKPD_WM3_SHIFT		24
3172 
3173 #define SNB_LATENCY(shift)	(I915_READ(MCHBAR_MIRROR_BASE_SNB + SSKPD) >> (shift) & SSKPD_WM_MASK)
3174 #define SNB_READ_WM0_LATENCY()		SNB_LATENCY(SSKPD_WM0_SHIFT)
3175 #define SNB_READ_WM1_LATENCY()		SNB_LATENCY(SSKPD_WM1_SHIFT)
3176 #define SNB_READ_WM2_LATENCY()		SNB_LATENCY(SSKPD_WM2_SHIFT)
3177 #define SNB_READ_WM3_LATENCY()		SNB_LATENCY(SSKPD_WM3_SHIFT)
3178 
3179 /*
3180  * The two pipe frame counter registers are not synchronized, so
3181  * reading a stable value is somewhat tricky. The following code
3182  * should work:
3183  *
3184  *  do {
3185  *    high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
3186  *             PIPE_FRAME_HIGH_SHIFT;
3187  *    low1 =  ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
3188  *             PIPE_FRAME_LOW_SHIFT);
3189  *    high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
3190  *             PIPE_FRAME_HIGH_SHIFT);
3191  *  } while (high1 != high2);
3192  *  frame = (high1 << 8) | low1;
3193  */
3194 #define _PIPEAFRAMEHIGH          (dev_priv->info->display_mmio_offset + 0x70040)
3195 #define   PIPE_FRAME_HIGH_MASK    0x0000ffff
3196 #define   PIPE_FRAME_HIGH_SHIFT   0
3197 #define _PIPEAFRAMEPIXEL         (dev_priv->info->display_mmio_offset + 0x70044)
3198 #define   PIPE_FRAME_LOW_MASK     0xff000000
3199 #define   PIPE_FRAME_LOW_SHIFT    24
3200 #define   PIPE_PIXEL_MASK         0x00ffffff
3201 #define   PIPE_PIXEL_SHIFT        0
3202 /* GM45+ just has to be different */
3203 #define _PIPEA_FRMCOUNT_GM45	0x70040
3204 #define _PIPEA_FLIPCOUNT_GM45	0x70044
3205 #define PIPE_FRMCOUNT_GM45(pipe) _PIPE(pipe, _PIPEA_FRMCOUNT_GM45, _PIPEB_FRMCOUNT_GM45)
3206 
3207 /* Cursor A & B regs */
3208 #define _CURACNTR		(dev_priv->info->display_mmio_offset + 0x70080)
3209 /* Old style CUR*CNTR flags (desktop 8xx) */
3210 #define   CURSOR_ENABLE		0x80000000
3211 #define   CURSOR_GAMMA_ENABLE	0x40000000
3212 #define   CURSOR_STRIDE_MASK	0x30000000
3213 #define   CURSOR_PIPE_CSC_ENABLE (1<<24)
3214 #define   CURSOR_FORMAT_SHIFT	24
3215 #define   CURSOR_FORMAT_MASK	(0x07 << CURSOR_FORMAT_SHIFT)
3216 #define   CURSOR_FORMAT_2C	(0x00 << CURSOR_FORMAT_SHIFT)
3217 #define   CURSOR_FORMAT_3C	(0x01 << CURSOR_FORMAT_SHIFT)
3218 #define   CURSOR_FORMAT_4C	(0x02 << CURSOR_FORMAT_SHIFT)
3219 #define   CURSOR_FORMAT_ARGB	(0x04 << CURSOR_FORMAT_SHIFT)
3220 #define   CURSOR_FORMAT_XRGB	(0x05 << CURSOR_FORMAT_SHIFT)
3221 /* New style CUR*CNTR flags */
3222 #define   CURSOR_MODE		0x27
3223 #define   CURSOR_MODE_DISABLE   0x00
3224 #define   CURSOR_MODE_64_32B_AX 0x07
3225 #define   CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
3226 #define   MCURSOR_PIPE_SELECT	(1 << 28)
3227 #define   MCURSOR_PIPE_A	0x00
3228 #define   MCURSOR_PIPE_B	(1 << 28)
3229 #define   MCURSOR_GAMMA_ENABLE  (1 << 26)
3230 #define _CURABASE		(dev_priv->info->display_mmio_offset + 0x70084)
3231 #define _CURAPOS		(dev_priv->info->display_mmio_offset + 0x70088)
3232 #define   CURSOR_POS_MASK       0x007FF
3233 #define   CURSOR_POS_SIGN       0x8000
3234 #define   CURSOR_X_SHIFT        0
3235 #define   CURSOR_Y_SHIFT        16
3236 #define CURSIZE			0x700a0
3237 #define _CURBCNTR		(dev_priv->info->display_mmio_offset + 0x700c0)
3238 #define _CURBBASE		(dev_priv->info->display_mmio_offset + 0x700c4)
3239 #define _CURBPOS		(dev_priv->info->display_mmio_offset + 0x700c8)
3240 
3241 #define _CURBCNTR_IVB		0x71080
3242 #define _CURBBASE_IVB		0x71084
3243 #define _CURBPOS_IVB		0x71088
3244 
3245 #define CURCNTR(pipe) _PIPE(pipe, _CURACNTR, _CURBCNTR)
3246 #define CURBASE(pipe) _PIPE(pipe, _CURABASE, _CURBBASE)
3247 #define CURPOS(pipe) _PIPE(pipe, _CURAPOS, _CURBPOS)
3248 
3249 #define CURCNTR_IVB(pipe) _PIPE(pipe, _CURACNTR, _CURBCNTR_IVB)
3250 #define CURBASE_IVB(pipe) _PIPE(pipe, _CURABASE, _CURBBASE_IVB)
3251 #define CURPOS_IVB(pipe) _PIPE(pipe, _CURAPOS, _CURBPOS_IVB)
3252 
3253 /* Display A control */
3254 #define _DSPACNTR                (dev_priv->info->display_mmio_offset + 0x70180)
3255 #define   DISPLAY_PLANE_ENABLE			(1<<31)
3256 #define   DISPLAY_PLANE_DISABLE			0
3257 #define   DISPPLANE_GAMMA_ENABLE		(1<<30)
3258 #define   DISPPLANE_GAMMA_DISABLE		0
3259 #define   DISPPLANE_PIXFORMAT_MASK		(0xf<<26)
3260 #define   DISPPLANE_YUV422			(0x0<<26)
3261 #define   DISPPLANE_8BPP			(0x2<<26)
3262 #define   DISPPLANE_BGRA555			(0x3<<26)
3263 #define   DISPPLANE_BGRX555			(0x4<<26)
3264 #define   DISPPLANE_BGRX565			(0x5<<26)
3265 #define   DISPPLANE_BGRX888			(0x6<<26)
3266 #define   DISPPLANE_BGRA888			(0x7<<26)
3267 #define   DISPPLANE_RGBX101010			(0x8<<26)
3268 #define   DISPPLANE_RGBA101010			(0x9<<26)
3269 #define   DISPPLANE_BGRX101010			(0xa<<26)
3270 #define   DISPPLANE_RGBX161616			(0xc<<26)
3271 #define   DISPPLANE_RGBX888			(0xe<<26)
3272 #define   DISPPLANE_RGBA888			(0xf<<26)
3273 #define   DISPPLANE_STEREO_ENABLE		(1<<25)
3274 #define   DISPPLANE_STEREO_DISABLE		0
3275 #define   DISPPLANE_PIPE_CSC_ENABLE		(1<<24)
3276 #define   DISPPLANE_SEL_PIPE_SHIFT		24
3277 #define   DISPPLANE_SEL_PIPE_MASK		(3<<DISPPLANE_SEL_PIPE_SHIFT)
3278 #define   DISPPLANE_SEL_PIPE_A			0
3279 #define   DISPPLANE_SEL_PIPE_B			(1<<DISPPLANE_SEL_PIPE_SHIFT)
3280 #define   DISPPLANE_SRC_KEY_ENABLE		(1<<22)
3281 #define   DISPPLANE_SRC_KEY_DISABLE		0
3282 #define   DISPPLANE_LINE_DOUBLE			(1<<20)
3283 #define   DISPPLANE_NO_LINE_DOUBLE		0
3284 #define   DISPPLANE_STEREO_POLARITY_FIRST	0
3285 #define   DISPPLANE_STEREO_POLARITY_SECOND	(1<<18)
3286 #define   DISPPLANE_TRICKLE_FEED_DISABLE	(1<<14) /* Ironlake */
3287 #define   DISPPLANE_TILED			(1<<10)
3288 #define _DSPAADDR		(dev_priv->info->display_mmio_offset + 0x70184)
3289 #define _DSPASTRIDE		(dev_priv->info->display_mmio_offset + 0x70188)
3290 #define _DSPAPOS		(dev_priv->info->display_mmio_offset + 0x7018C) /* reserved */
3291 #define _DSPASIZE		(dev_priv->info->display_mmio_offset + 0x70190)
3292 #define _DSPASURF		(dev_priv->info->display_mmio_offset + 0x7019C) /* 965+ only */
3293 #define _DSPATILEOFF		(dev_priv->info->display_mmio_offset + 0x701A4) /* 965+ only */
3294 #define _DSPAOFFSET		(dev_priv->info->display_mmio_offset + 0x701A4) /* HSW */
3295 #define _DSPASURFLIVE		(dev_priv->info->display_mmio_offset + 0x701AC)
3296 
3297 #define DSPCNTR(plane) _PIPE(plane, _DSPACNTR, _DSPBCNTR)
3298 #define DSPADDR(plane) _PIPE(plane, _DSPAADDR, _DSPBADDR)
3299 #define DSPSTRIDE(plane) _PIPE(plane, _DSPASTRIDE, _DSPBSTRIDE)
3300 #define DSPPOS(plane) _PIPE(plane, _DSPAPOS, _DSPBPOS)
3301 #define DSPSIZE(plane) _PIPE(plane, _DSPASIZE, _DSPBSIZE)
3302 #define DSPSURF(plane) _PIPE(plane, _DSPASURF, _DSPBSURF)
3303 #define DSPTILEOFF(plane) _PIPE(plane, _DSPATILEOFF, _DSPBTILEOFF)
3304 #define DSPLINOFF(plane) DSPADDR(plane)
3305 #define DSPOFFSET(plane) _PIPE(plane, _DSPAOFFSET, _DSPBOFFSET)
3306 #define DSPSURFLIVE(plane) _PIPE(plane, _DSPASURFLIVE, _DSPBSURFLIVE)
3307 
3308 /* Display/Sprite base address macros */
3309 #define DISP_BASEADDR_MASK	(0xfffff000)
3310 #define I915_LO_DISPBASE(val)	(val & ~DISP_BASEADDR_MASK)
3311 #define I915_HI_DISPBASE(val)	(val & DISP_BASEADDR_MASK)
3312 #define I915_MODIFY_DISPBASE(reg, gfx_addr) \
3313 		(I915_WRITE((reg), (gfx_addr) | I915_LO_DISPBASE(I915_READ(reg))))
3314 
3315 /* VBIOS flags */
3316 #define SWF00			(dev_priv->info->display_mmio_offset + 0x71410)
3317 #define SWF01			(dev_priv->info->display_mmio_offset + 0x71414)
3318 #define SWF02			(dev_priv->info->display_mmio_offset + 0x71418)
3319 #define SWF03			(dev_priv->info->display_mmio_offset + 0x7141c)
3320 #define SWF04			(dev_priv->info->display_mmio_offset + 0x71420)
3321 #define SWF05			(dev_priv->info->display_mmio_offset + 0x71424)
3322 #define SWF06			(dev_priv->info->display_mmio_offset + 0x71428)
3323 #define SWF10			(dev_priv->info->display_mmio_offset + 0x70410)
3324 #define SWF11			(dev_priv->info->display_mmio_offset + 0x70414)
3325 #define SWF14			(dev_priv->info->display_mmio_offset + 0x71420)
3326 #define SWF30			(dev_priv->info->display_mmio_offset + 0x72414)
3327 #define SWF31			(dev_priv->info->display_mmio_offset + 0x72418)
3328 #define SWF32			(dev_priv->info->display_mmio_offset + 0x7241c)
3329 
3330 /* Pipe B */
3331 #define _PIPEBDSL		(dev_priv->info->display_mmio_offset + 0x71000)
3332 #define _PIPEBCONF		(dev_priv->info->display_mmio_offset + 0x71008)
3333 #define _PIPEBSTAT		(dev_priv->info->display_mmio_offset + 0x71024)
3334 #define _PIPEBFRAMEHIGH		(dev_priv->info->display_mmio_offset + 0x71040)
3335 #define _PIPEBFRAMEPIXEL	(dev_priv->info->display_mmio_offset + 0x71044)
3336 #define _PIPEB_FRMCOUNT_GM45	0x71040
3337 #define _PIPEB_FLIPCOUNT_GM45	0x71044
3338 
3339 
3340 /* Display B control */
3341 #define _DSPBCNTR		(dev_priv->info->display_mmio_offset + 0x71180)
3342 #define   DISPPLANE_ALPHA_TRANS_ENABLE		(1<<15)
3343 #define   DISPPLANE_ALPHA_TRANS_DISABLE		0
3344 #define   DISPPLANE_SPRITE_ABOVE_DISPLAY	0
3345 #define   DISPPLANE_SPRITE_ABOVE_OVERLAY	(1)
3346 #define _DSPBADDR		(dev_priv->info->display_mmio_offset + 0x71184)
3347 #define _DSPBSTRIDE		(dev_priv->info->display_mmio_offset + 0x71188)
3348 #define _DSPBPOS		(dev_priv->info->display_mmio_offset + 0x7118C)
3349 #define _DSPBSIZE		(dev_priv->info->display_mmio_offset + 0x71190)
3350 #define _DSPBSURF		(dev_priv->info->display_mmio_offset + 0x7119C)
3351 #define _DSPBTILEOFF		(dev_priv->info->display_mmio_offset + 0x711A4)
3352 #define _DSPBOFFSET		(dev_priv->info->display_mmio_offset + 0x711A4)
3353 #define _DSPBSURFLIVE		(dev_priv->info->display_mmio_offset + 0x711AC)
3354 
3355 /* Sprite A control */
3356 #define _DVSACNTR		0x72180
3357 #define   DVS_ENABLE		(1<<31)
3358 #define   DVS_GAMMA_ENABLE	(1<<30)
3359 #define   DVS_PIXFORMAT_MASK	(3<<25)
3360 #define   DVS_FORMAT_YUV422	(0<<25)
3361 #define   DVS_FORMAT_RGBX101010	(1<<25)
3362 #define   DVS_FORMAT_RGBX888	(2<<25)
3363 #define   DVS_FORMAT_RGBX161616	(3<<25)
3364 #define   DVS_PIPE_CSC_ENABLE   (1<<24)
3365 #define   DVS_SOURCE_KEY	(1<<22)
3366 #define   DVS_RGB_ORDER_XBGR	(1<<20)
3367 #define   DVS_YUV_BYTE_ORDER_MASK (3<<16)
3368 #define   DVS_YUV_ORDER_YUYV	(0<<16)
3369 #define   DVS_YUV_ORDER_UYVY	(1<<16)
3370 #define   DVS_YUV_ORDER_YVYU	(2<<16)
3371 #define   DVS_YUV_ORDER_VYUY	(3<<16)
3372 #define   DVS_DEST_KEY		(1<<2)
3373 #define   DVS_TRICKLE_FEED_DISABLE (1<<14)
3374 #define   DVS_TILED		(1<<10)
3375 #define _DVSALINOFF		0x72184
3376 #define _DVSASTRIDE		0x72188
3377 #define _DVSAPOS		0x7218c
3378 #define _DVSASIZE		0x72190
3379 #define _DVSAKEYVAL		0x72194
3380 #define _DVSAKEYMSK		0x72198
3381 #define _DVSASURF		0x7219c
3382 #define _DVSAKEYMAXVAL		0x721a0
3383 #define _DVSATILEOFF		0x721a4
3384 #define _DVSASURFLIVE		0x721ac
3385 #define _DVSASCALE		0x72204
3386 #define   DVS_SCALE_ENABLE	(1<<31)
3387 #define   DVS_FILTER_MASK	(3<<29)
3388 #define   DVS_FILTER_MEDIUM	(0<<29)
3389 #define   DVS_FILTER_ENHANCING	(1<<29)
3390 #define   DVS_FILTER_SOFTENING	(2<<29)
3391 #define   DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
3392 #define   DVS_VERTICAL_OFFSET_ENABLE (1<<27)
3393 #define _DVSAGAMC		0x72300
3394 
3395 #define _DVSBCNTR		0x73180
3396 #define _DVSBLINOFF		0x73184
3397 #define _DVSBSTRIDE		0x73188
3398 #define _DVSBPOS		0x7318c
3399 #define _DVSBSIZE		0x73190
3400 #define _DVSBKEYVAL		0x73194
3401 #define _DVSBKEYMSK		0x73198
3402 #define _DVSBSURF		0x7319c
3403 #define _DVSBKEYMAXVAL		0x731a0
3404 #define _DVSBTILEOFF		0x731a4
3405 #define _DVSBSURFLIVE		0x731ac
3406 #define _DVSBSCALE		0x73204
3407 #define _DVSBGAMC		0x73300
3408 
3409 #define DVSCNTR(pipe) _PIPE(pipe, _DVSACNTR, _DVSBCNTR)
3410 #define DVSLINOFF(pipe) _PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
3411 #define DVSSTRIDE(pipe) _PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
3412 #define DVSPOS(pipe) _PIPE(pipe, _DVSAPOS, _DVSBPOS)
3413 #define DVSSURF(pipe) _PIPE(pipe, _DVSASURF, _DVSBSURF)
3414 #define DVSKEYMAX(pipe) _PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
3415 #define DVSSIZE(pipe) _PIPE(pipe, _DVSASIZE, _DVSBSIZE)
3416 #define DVSSCALE(pipe) _PIPE(pipe, _DVSASCALE, _DVSBSCALE)
3417 #define DVSTILEOFF(pipe) _PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
3418 #define DVSKEYVAL(pipe) _PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
3419 #define DVSKEYMSK(pipe) _PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
3420 #define DVSSURFLIVE(pipe) _PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
3421 
3422 #define _SPRA_CTL		0x70280
3423 #define   SPRITE_ENABLE			(1<<31)
3424 #define   SPRITE_GAMMA_ENABLE		(1<<30)
3425 #define   SPRITE_PIXFORMAT_MASK		(7<<25)
3426 #define   SPRITE_FORMAT_YUV422		(0<<25)
3427 #define   SPRITE_FORMAT_RGBX101010	(1<<25)
3428 #define   SPRITE_FORMAT_RGBX888		(2<<25)
3429 #define   SPRITE_FORMAT_RGBX161616	(3<<25)
3430 #define   SPRITE_FORMAT_YUV444		(4<<25)
3431 #define   SPRITE_FORMAT_XR_BGR101010	(5<<25) /* Extended range */
3432 #define   SPRITE_PIPE_CSC_ENABLE	(1<<24)
3433 #define   SPRITE_SOURCE_KEY		(1<<22)
3434 #define   SPRITE_RGB_ORDER_RGBX		(1<<20) /* only for 888 and 161616 */
3435 #define   SPRITE_YUV_TO_RGB_CSC_DISABLE	(1<<19)
3436 #define   SPRITE_YUV_CSC_FORMAT_BT709	(1<<18) /* 0 is BT601 */
3437 #define   SPRITE_YUV_BYTE_ORDER_MASK	(3<<16)
3438 #define   SPRITE_YUV_ORDER_YUYV		(0<<16)
3439 #define   SPRITE_YUV_ORDER_UYVY		(1<<16)
3440 #define   SPRITE_YUV_ORDER_YVYU		(2<<16)
3441 #define   SPRITE_YUV_ORDER_VYUY		(3<<16)
3442 #define   SPRITE_TRICKLE_FEED_DISABLE	(1<<14)
3443 #define   SPRITE_INT_GAMMA_ENABLE	(1<<13)
3444 #define   SPRITE_TILED			(1<<10)
3445 #define   SPRITE_DEST_KEY		(1<<2)
3446 #define _SPRA_LINOFF		0x70284
3447 #define _SPRA_STRIDE		0x70288
3448 #define _SPRA_POS		0x7028c
3449 #define _SPRA_SIZE		0x70290
3450 #define _SPRA_KEYVAL		0x70294
3451 #define _SPRA_KEYMSK		0x70298
3452 #define _SPRA_SURF		0x7029c
3453 #define _SPRA_KEYMAX		0x702a0
3454 #define _SPRA_TILEOFF		0x702a4
3455 #define _SPRA_OFFSET		0x702a4
3456 #define _SPRA_SURFLIVE		0x702ac
3457 #define _SPRA_SCALE		0x70304
3458 #define   SPRITE_SCALE_ENABLE	(1<<31)
3459 #define   SPRITE_FILTER_MASK	(3<<29)
3460 #define   SPRITE_FILTER_MEDIUM	(0<<29)
3461 #define   SPRITE_FILTER_ENHANCING	(1<<29)
3462 #define   SPRITE_FILTER_SOFTENING	(2<<29)
3463 #define   SPRITE_VERTICAL_OFFSET_HALF	(1<<28) /* must be enabled below */
3464 #define   SPRITE_VERTICAL_OFFSET_ENABLE	(1<<27)
3465 #define _SPRA_GAMC		0x70400
3466 
3467 #define _SPRB_CTL		0x71280
3468 #define _SPRB_LINOFF		0x71284
3469 #define _SPRB_STRIDE		0x71288
3470 #define _SPRB_POS		0x7128c
3471 #define _SPRB_SIZE		0x71290
3472 #define _SPRB_KEYVAL		0x71294
3473 #define _SPRB_KEYMSK		0x71298
3474 #define _SPRB_SURF		0x7129c
3475 #define _SPRB_KEYMAX		0x712a0
3476 #define _SPRB_TILEOFF		0x712a4
3477 #define _SPRB_OFFSET		0x712a4
3478 #define _SPRB_SURFLIVE		0x712ac
3479 #define _SPRB_SCALE		0x71304
3480 #define _SPRB_GAMC		0x71400
3481 
3482 #define SPRCTL(pipe) _PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
3483 #define SPRLINOFF(pipe) _PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
3484 #define SPRSTRIDE(pipe) _PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
3485 #define SPRPOS(pipe) _PIPE(pipe, _SPRA_POS, _SPRB_POS)
3486 #define SPRSIZE(pipe) _PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
3487 #define SPRKEYVAL(pipe) _PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
3488 #define SPRKEYMSK(pipe) _PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
3489 #define SPRSURF(pipe) _PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
3490 #define SPRKEYMAX(pipe) _PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
3491 #define SPRTILEOFF(pipe) _PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
3492 #define SPROFFSET(pipe) _PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
3493 #define SPRSCALE(pipe) _PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
3494 #define SPRGAMC(pipe) _PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
3495 #define SPRSURFLIVE(pipe) _PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
3496 
3497 #define _SPACNTR		(VLV_DISPLAY_BASE + 0x72180)
3498 #define   SP_ENABLE			(1<<31)
3499 #define   SP_GEAMMA_ENABLE		(1<<30)
3500 #define   SP_PIXFORMAT_MASK		(0xf<<26)
3501 #define   SP_FORMAT_YUV422		(0<<26)
3502 #define   SP_FORMAT_BGR565		(5<<26)
3503 #define   SP_FORMAT_BGRX8888		(6<<26)
3504 #define   SP_FORMAT_BGRA8888		(7<<26)
3505 #define   SP_FORMAT_RGBX1010102		(8<<26)
3506 #define   SP_FORMAT_RGBA1010102		(9<<26)
3507 #define   SP_FORMAT_RGBX8888		(0xe<<26)
3508 #define   SP_FORMAT_RGBA8888		(0xf<<26)
3509 #define   SP_SOURCE_KEY			(1<<22)
3510 #define   SP_YUV_BYTE_ORDER_MASK	(3<<16)
3511 #define   SP_YUV_ORDER_YUYV		(0<<16)
3512 #define   SP_YUV_ORDER_UYVY		(1<<16)
3513 #define   SP_YUV_ORDER_YVYU		(2<<16)
3514 #define   SP_YUV_ORDER_VYUY		(3<<16)
3515 #define   SP_TILED			(1<<10)
3516 #define _SPALINOFF		(VLV_DISPLAY_BASE + 0x72184)
3517 #define _SPASTRIDE		(VLV_DISPLAY_BASE + 0x72188)
3518 #define _SPAPOS			(VLV_DISPLAY_BASE + 0x7218c)
3519 #define _SPASIZE		(VLV_DISPLAY_BASE + 0x72190)
3520 #define _SPAKEYMINVAL		(VLV_DISPLAY_BASE + 0x72194)
3521 #define _SPAKEYMSK		(VLV_DISPLAY_BASE + 0x72198)
3522 #define _SPASURF		(VLV_DISPLAY_BASE + 0x7219c)
3523 #define _SPAKEYMAXVAL		(VLV_DISPLAY_BASE + 0x721a0)
3524 #define _SPATILEOFF		(VLV_DISPLAY_BASE + 0x721a4)
3525 #define _SPACONSTALPHA		(VLV_DISPLAY_BASE + 0x721a8)
3526 #define _SPAGAMC		(VLV_DISPLAY_BASE + 0x721f4)
3527 
3528 #define _SPBCNTR		(VLV_DISPLAY_BASE + 0x72280)
3529 #define _SPBLINOFF		(VLV_DISPLAY_BASE + 0x72284)
3530 #define _SPBSTRIDE		(VLV_DISPLAY_BASE + 0x72288)
3531 #define _SPBPOS			(VLV_DISPLAY_BASE + 0x7228c)
3532 #define _SPBSIZE		(VLV_DISPLAY_BASE + 0x72290)
3533 #define _SPBKEYMINVAL		(VLV_DISPLAY_BASE + 0x72294)
3534 #define _SPBKEYMSK		(VLV_DISPLAY_BASE + 0x72298)
3535 #define _SPBSURF		(VLV_DISPLAY_BASE + 0x7229c)
3536 #define _SPBKEYMAXVAL		(VLV_DISPLAY_BASE + 0x722a0)
3537 #define _SPBTILEOFF		(VLV_DISPLAY_BASE + 0x722a4)
3538 #define _SPBCONSTALPHA		(VLV_DISPLAY_BASE + 0x722a8)
3539 #define _SPBGAMC		(VLV_DISPLAY_BASE + 0x722f4)
3540 
3541 #define SPCNTR(pipe, plane) _PIPE(pipe * 2 + plane, _SPACNTR, _SPBCNTR)
3542 #define SPLINOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPALINOFF, _SPBLINOFF)
3543 #define SPSTRIDE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASTRIDE, _SPBSTRIDE)
3544 #define SPPOS(pipe, plane) _PIPE(pipe * 2 + plane, _SPAPOS, _SPBPOS)
3545 #define SPSIZE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASIZE, _SPBSIZE)
3546 #define SPKEYMINVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMINVAL, _SPBKEYMINVAL)
3547 #define SPKEYMSK(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMSK, _SPBKEYMSK)
3548 #define SPSURF(pipe, plane) _PIPE(pipe * 2 + plane, _SPASURF, _SPBSURF)
3549 #define SPKEYMAXVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMAXVAL, _SPBKEYMAXVAL)
3550 #define SPTILEOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPATILEOFF, _SPBTILEOFF)
3551 #define SPCONSTALPHA(pipe, plane) _PIPE(pipe * 2 + plane, _SPACONSTALPHA, _SPBCONSTALPHA)
3552 #define SPGAMC(pipe, plane) _PIPE(pipe * 2 + plane, _SPAGAMC, _SPBGAMC)
3553 
3554 /* VBIOS regs */
3555 #define VGACNTRL		0x71400
3556 # define VGA_DISP_DISABLE			(1 << 31)
3557 # define VGA_2X_MODE				(1 << 30)
3558 # define VGA_PIPE_B_SELECT			(1 << 29)
3559 
3560 #define VLV_VGACNTRL		(VLV_DISPLAY_BASE + 0x71400)
3561 
3562 /* Ironlake */
3563 
3564 #define CPU_VGACNTRL	0x41000
3565 
3566 #define DIGITAL_PORT_HOTPLUG_CNTRL      0x44030
3567 #define  DIGITAL_PORTA_HOTPLUG_ENABLE           (1 << 4)
3568 #define  DIGITAL_PORTA_SHORT_PULSE_2MS          (0 << 2)
3569 #define  DIGITAL_PORTA_SHORT_PULSE_4_5MS        (1 << 2)
3570 #define  DIGITAL_PORTA_SHORT_PULSE_6MS          (2 << 2)
3571 #define  DIGITAL_PORTA_SHORT_PULSE_100MS        (3 << 2)
3572 #define  DIGITAL_PORTA_NO_DETECT                (0 << 0)
3573 #define  DIGITAL_PORTA_LONG_PULSE_DETECT_MASK   (1 << 1)
3574 #define  DIGITAL_PORTA_SHORT_PULSE_DETECT_MASK  (1 << 0)
3575 
3576 /* refresh rate hardware control */
3577 #define RR_HW_CTL       0x45300
3578 #define  RR_HW_LOW_POWER_FRAMES_MASK    0xff
3579 #define  RR_HW_HIGH_POWER_FRAMES_MASK   0xff00
3580 
3581 #define FDI_PLL_BIOS_0  0x46000
3582 #define  FDI_PLL_FB_CLOCK_MASK  0xff
3583 #define FDI_PLL_BIOS_1  0x46004
3584 #define FDI_PLL_BIOS_2  0x46008
3585 #define DISPLAY_PORT_PLL_BIOS_0         0x4600c
3586 #define DISPLAY_PORT_PLL_BIOS_1         0x46010
3587 #define DISPLAY_PORT_PLL_BIOS_2         0x46014
3588 
3589 #define PCH_3DCGDIS0		0x46020
3590 # define MARIUNIT_CLOCK_GATE_DISABLE		(1 << 18)
3591 # define SVSMUNIT_CLOCK_GATE_DISABLE		(1 << 1)
3592 
3593 #define PCH_3DCGDIS1		0x46024
3594 # define VFMUNIT_CLOCK_GATE_DISABLE		(1 << 11)
3595 
3596 #define FDI_PLL_FREQ_CTL        0x46030
3597 #define  FDI_PLL_FREQ_CHANGE_REQUEST    (1<<24)
3598 #define  FDI_PLL_FREQ_LOCK_LIMIT_MASK   0xfff00
3599 #define  FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK  0xff
3600 
3601 
3602 #define _PIPEA_DATA_M1           (dev_priv->info->display_mmio_offset + 0x60030)
3603 #define  PIPE_DATA_M1_OFFSET    0
3604 #define _PIPEA_DATA_N1           (dev_priv->info->display_mmio_offset + 0x60034)
3605 #define  PIPE_DATA_N1_OFFSET    0
3606 
3607 #define _PIPEA_DATA_M2           (dev_priv->info->display_mmio_offset + 0x60038)
3608 #define  PIPE_DATA_M2_OFFSET    0
3609 #define _PIPEA_DATA_N2           (dev_priv->info->display_mmio_offset + 0x6003c)
3610 #define  PIPE_DATA_N2_OFFSET    0
3611 
3612 #define _PIPEA_LINK_M1           (dev_priv->info->display_mmio_offset + 0x60040)
3613 #define  PIPE_LINK_M1_OFFSET    0
3614 #define _PIPEA_LINK_N1           (dev_priv->info->display_mmio_offset + 0x60044)
3615 #define  PIPE_LINK_N1_OFFSET    0
3616 
3617 #define _PIPEA_LINK_M2           (dev_priv->info->display_mmio_offset + 0x60048)
3618 #define  PIPE_LINK_M2_OFFSET    0
3619 #define _PIPEA_LINK_N2           (dev_priv->info->display_mmio_offset + 0x6004c)
3620 #define  PIPE_LINK_N2_OFFSET    0
3621 
3622 /* PIPEB timing regs are same start from 0x61000 */
3623 
3624 #define _PIPEB_DATA_M1           (dev_priv->info->display_mmio_offset + 0x61030)
3625 #define _PIPEB_DATA_N1           (dev_priv->info->display_mmio_offset + 0x61034)
3626 
3627 #define _PIPEB_DATA_M2           (dev_priv->info->display_mmio_offset + 0x61038)
3628 #define _PIPEB_DATA_N2           (dev_priv->info->display_mmio_offset + 0x6103c)
3629 
3630 #define _PIPEB_LINK_M1           (dev_priv->info->display_mmio_offset + 0x61040)
3631 #define _PIPEB_LINK_N1           (dev_priv->info->display_mmio_offset + 0x61044)
3632 
3633 #define _PIPEB_LINK_M2           (dev_priv->info->display_mmio_offset + 0x61048)
3634 #define _PIPEB_LINK_N2           (dev_priv->info->display_mmio_offset + 0x6104c)
3635 
3636 #define PIPE_DATA_M1(tran) _TRANSCODER(tran, _PIPEA_DATA_M1, _PIPEB_DATA_M1)
3637 #define PIPE_DATA_N1(tran) _TRANSCODER(tran, _PIPEA_DATA_N1, _PIPEB_DATA_N1)
3638 #define PIPE_DATA_M2(tran) _TRANSCODER(tran, _PIPEA_DATA_M2, _PIPEB_DATA_M2)
3639 #define PIPE_DATA_N2(tran) _TRANSCODER(tran, _PIPEA_DATA_N2, _PIPEB_DATA_N2)
3640 #define PIPE_LINK_M1(tran) _TRANSCODER(tran, _PIPEA_LINK_M1, _PIPEB_LINK_M1)
3641 #define PIPE_LINK_N1(tran) _TRANSCODER(tran, _PIPEA_LINK_N1, _PIPEB_LINK_N1)
3642 #define PIPE_LINK_M2(tran) _TRANSCODER(tran, _PIPEA_LINK_M2, _PIPEB_LINK_M2)
3643 #define PIPE_LINK_N2(tran) _TRANSCODER(tran, _PIPEA_LINK_N2, _PIPEB_LINK_N2)
3644 
3645 /* CPU panel fitter */
3646 /* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
3647 #define _PFA_CTL_1               0x68080
3648 #define _PFB_CTL_1               0x68880
3649 #define  PF_ENABLE              (1<<31)
3650 #define  PF_PIPE_SEL_MASK_IVB	(3<<29)
3651 #define  PF_PIPE_SEL_IVB(pipe)	((pipe)<<29)
3652 #define  PF_FILTER_MASK		(3<<23)
3653 #define  PF_FILTER_PROGRAMMED	(0<<23)
3654 #define  PF_FILTER_MED_3x3	(1<<23)
3655 #define  PF_FILTER_EDGE_ENHANCE	(2<<23)
3656 #define  PF_FILTER_EDGE_SOFTEN	(3<<23)
3657 #define _PFA_WIN_SZ		0x68074
3658 #define _PFB_WIN_SZ		0x68874
3659 #define _PFA_WIN_POS		0x68070
3660 #define _PFB_WIN_POS		0x68870
3661 #define _PFA_VSCALE		0x68084
3662 #define _PFB_VSCALE		0x68884
3663 #define _PFA_HSCALE		0x68090
3664 #define _PFB_HSCALE		0x68890
3665 
3666 #define PF_CTL(pipe)		_PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
3667 #define PF_WIN_SZ(pipe)		_PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
3668 #define PF_WIN_POS(pipe)	_PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
3669 #define PF_VSCALE(pipe)		_PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
3670 #define PF_HSCALE(pipe)		_PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
3671 
3672 /* legacy palette */
3673 #define _LGC_PALETTE_A           0x4a000
3674 #define _LGC_PALETTE_B           0x4a800
3675 #define LGC_PALETTE(pipe) _PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B)
3676 
3677 #define _GAMMA_MODE_A		0x4a480
3678 #define _GAMMA_MODE_B		0x4ac80
3679 #define GAMMA_MODE(pipe) _PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
3680 #define GAMMA_MODE_MODE_MASK	(3 << 0)
3681 #define GAMMA_MODE_MODE_8BIT	(0 << 0)
3682 #define GAMMA_MODE_MODE_10BIT	(1 << 0)
3683 #define GAMMA_MODE_MODE_12BIT	(2 << 0)
3684 #define GAMMA_MODE_MODE_SPLIT	(3 << 0)
3685 
3686 /* interrupts */
3687 #define DE_MASTER_IRQ_CONTROL   (1 << 31)
3688 #define DE_SPRITEB_FLIP_DONE    (1 << 29)
3689 #define DE_SPRITEA_FLIP_DONE    (1 << 28)
3690 #define DE_PLANEB_FLIP_DONE     (1 << 27)
3691 #define DE_PLANEA_FLIP_DONE     (1 << 26)
3692 #define DE_PCU_EVENT            (1 << 25)
3693 #define DE_GTT_FAULT            (1 << 24)
3694 #define DE_POISON               (1 << 23)
3695 #define DE_PERFORM_COUNTER      (1 << 22)
3696 #define DE_PCH_EVENT            (1 << 21)
3697 #define DE_AUX_CHANNEL_A        (1 << 20)
3698 #define DE_DP_A_HOTPLUG         (1 << 19)
3699 #define DE_GSE                  (1 << 18)
3700 #define DE_PIPEB_VBLANK         (1 << 15)
3701 #define DE_PIPEB_EVEN_FIELD     (1 << 14)
3702 #define DE_PIPEB_ODD_FIELD      (1 << 13)
3703 #define DE_PIPEB_LINE_COMPARE   (1 << 12)
3704 #define DE_PIPEB_VSYNC          (1 << 11)
3705 #define DE_PIPEB_FIFO_UNDERRUN  (1 << 8)
3706 #define DE_PIPEA_VBLANK         (1 << 7)
3707 #define DE_PIPEA_EVEN_FIELD     (1 << 6)
3708 #define DE_PIPEA_ODD_FIELD      (1 << 5)
3709 #define DE_PIPEA_LINE_COMPARE   (1 << 4)
3710 #define DE_PIPEA_VSYNC          (1 << 3)
3711 #define DE_PIPEA_FIFO_UNDERRUN  (1 << 0)
3712 
3713 /* More Ivybridge lolz */
3714 #define DE_ERR_INT_IVB			(1<<30)
3715 #define DE_GSE_IVB			(1<<29)
3716 #define DE_PCH_EVENT_IVB		(1<<28)
3717 #define DE_DP_A_HOTPLUG_IVB		(1<<27)
3718 #define DE_AUX_CHANNEL_A_IVB		(1<<26)
3719 #define DE_SPRITEC_FLIP_DONE_IVB	(1<<14)
3720 #define DE_PLANEC_FLIP_DONE_IVB		(1<<13)
3721 #define DE_PIPEC_VBLANK_IVB		(1<<10)
3722 #define DE_SPRITEB_FLIP_DONE_IVB	(1<<9)
3723 #define DE_PLANEB_FLIP_DONE_IVB		(1<<8)
3724 #define DE_PIPEB_VBLANK_IVB		(1<<5)
3725 #define DE_SPRITEA_FLIP_DONE_IVB	(1<<4)
3726 #define DE_PLANEA_FLIP_DONE_IVB		(1<<3)
3727 #define DE_PIPEA_VBLANK_IVB		(1<<0)
3728 
3729 #define VLV_MASTER_IER			0x4400c /* Gunit master IER */
3730 #define   MASTER_INTERRUPT_ENABLE	(1<<31)
3731 
3732 #define DEISR   0x44000
3733 #define DEIMR   0x44004
3734 #define DEIIR   0x44008
3735 #define DEIER   0x4400c
3736 
3737 #define GTISR   0x44010
3738 #define GTIMR   0x44014
3739 #define GTIIR   0x44018
3740 #define GTIER   0x4401c
3741 
3742 #define ILK_DISPLAY_CHICKEN2	0x42004
3743 /* Required on all Ironlake and Sandybridge according to the B-Spec. */
3744 #define  ILK_ELPIN_409_SELECT	(1 << 25)
3745 #define  ILK_DPARB_GATE	(1<<22)
3746 #define  ILK_VSDPFD_FULL	(1<<21)
3747 #define ILK_DISPLAY_CHICKEN_FUSES	0x42014
3748 #define  ILK_INTERNAL_GRAPHICS_DISABLE	(1<<31)
3749 #define  ILK_INTERNAL_DISPLAY_DISABLE	(1<<30)
3750 #define  ILK_DISPLAY_DEBUG_DISABLE	(1<<29)
3751 #define  ILK_HDCP_DISABLE		(1<<25)
3752 #define  ILK_eDP_A_DISABLE		(1<<24)
3753 #define  ILK_DESKTOP			(1<<23)
3754 
3755 #define ILK_DSPCLK_GATE_D			0x42020
3756 #define   ILK_VRHUNIT_CLOCK_GATE_DISABLE	(1 << 28)
3757 #define   ILK_DPFCUNIT_CLOCK_GATE_DISABLE	(1 << 9)
3758 #define   ILK_DPFCRUNIT_CLOCK_GATE_DISABLE	(1 << 8)
3759 #define   ILK_DPFDUNIT_CLOCK_GATE_ENABLE	(1 << 7)
3760 #define   ILK_DPARBUNIT_CLOCK_GATE_ENABLE	(1 << 5)
3761 
3762 #define IVB_CHICKEN3	0x4200c
3763 # define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE	(1 << 5)
3764 # define CHICKEN3_DGMG_DONE_FIX_DISABLE		(1 << 2)
3765 
3766 #define CHICKEN_PAR1_1		0x42080
3767 #define  FORCE_ARB_IDLE_PLANES	(1 << 14)
3768 
3769 #define DISP_ARB_CTL	0x45000
3770 #define  DISP_TILE_SURFACE_SWIZZLING	(1<<13)
3771 #define  DISP_FBC_WM_DIS		(1<<15)
3772 #define GEN7_MSG_CTL	0x45010
3773 #define  WAIT_FOR_PCH_RESET_ACK		(1<<1)
3774 #define  WAIT_FOR_PCH_FLR_ACK		(1<<0)
3775 
3776 /* GEN7 chicken */
3777 #define GEN7_COMMON_SLICE_CHICKEN1		0x7010
3778 # define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC	((1<<10) | (1<<26))
3779 
3780 #define GEN7_L3CNTLREG1				0xB01C
3781 #define  GEN7_WA_FOR_GEN7_L3_CONTROL			0x3C4FFF8C
3782 #define  GEN7_L3AGDIS				(1<<19)
3783 
3784 #define GEN7_L3_CHICKEN_MODE_REGISTER		0xB030
3785 #define  GEN7_WA_L3_CHICKEN_MODE				0x20000000
3786 
3787 #define GEN7_L3SQCREG4				0xb034
3788 #define  L3SQ_URB_READ_CAM_MATCH_DISABLE	(1<<27)
3789 
3790 /* WaCatErrorRejectionIssue */
3791 #define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG		0x9030
3792 #define  GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB	(1<<11)
3793 
3794 #define HSW_FUSE_STRAP		0x42014
3795 #define  HSW_CDCLK_LIMIT	(1 << 24)
3796 
3797 /* PCH */
3798 
3799 /* south display engine interrupt: IBX */
3800 #define SDE_AUDIO_POWER_D	(1 << 27)
3801 #define SDE_AUDIO_POWER_C	(1 << 26)
3802 #define SDE_AUDIO_POWER_B	(1 << 25)
3803 #define SDE_AUDIO_POWER_SHIFT	(25)
3804 #define SDE_AUDIO_POWER_MASK	(7 << SDE_AUDIO_POWER_SHIFT)
3805 #define SDE_GMBUS		(1 << 24)
3806 #define SDE_AUDIO_HDCP_TRANSB	(1 << 23)
3807 #define SDE_AUDIO_HDCP_TRANSA	(1 << 22)
3808 #define SDE_AUDIO_HDCP_MASK	(3 << 22)
3809 #define SDE_AUDIO_TRANSB	(1 << 21)
3810 #define SDE_AUDIO_TRANSA	(1 << 20)
3811 #define SDE_AUDIO_TRANS_MASK	(3 << 20)
3812 #define SDE_POISON		(1 << 19)
3813 /* 18 reserved */
3814 #define SDE_FDI_RXB		(1 << 17)
3815 #define SDE_FDI_RXA		(1 << 16)
3816 #define SDE_FDI_MASK		(3 << 16)
3817 #define SDE_AUXD		(1 << 15)
3818 #define SDE_AUXC		(1 << 14)
3819 #define SDE_AUXB		(1 << 13)
3820 #define SDE_AUX_MASK		(7 << 13)
3821 /* 12 reserved */
3822 #define SDE_CRT_HOTPLUG         (1 << 11)
3823 #define SDE_PORTD_HOTPLUG       (1 << 10)
3824 #define SDE_PORTC_HOTPLUG       (1 << 9)
3825 #define SDE_PORTB_HOTPLUG       (1 << 8)
3826 #define SDE_SDVOB_HOTPLUG       (1 << 6)
3827 #define SDE_HOTPLUG_MASK        (SDE_CRT_HOTPLUG | \
3828 				 SDE_SDVOB_HOTPLUG |	\
3829 				 SDE_PORTB_HOTPLUG |	\
3830 				 SDE_PORTC_HOTPLUG |	\
3831 				 SDE_PORTD_HOTPLUG)
3832 #define SDE_TRANSB_CRC_DONE	(1 << 5)
3833 #define SDE_TRANSB_CRC_ERR	(1 << 4)
3834 #define SDE_TRANSB_FIFO_UNDER	(1 << 3)
3835 #define SDE_TRANSA_CRC_DONE	(1 << 2)
3836 #define SDE_TRANSA_CRC_ERR	(1 << 1)
3837 #define SDE_TRANSA_FIFO_UNDER	(1 << 0)
3838 #define SDE_TRANS_MASK		(0x3f)
3839 
3840 /* south display engine interrupt: CPT/PPT */
3841 #define SDE_AUDIO_POWER_D_CPT	(1 << 31)
3842 #define SDE_AUDIO_POWER_C_CPT	(1 << 30)
3843 #define SDE_AUDIO_POWER_B_CPT	(1 << 29)
3844 #define SDE_AUDIO_POWER_SHIFT_CPT   29
3845 #define SDE_AUDIO_POWER_MASK_CPT    (7 << 29)
3846 #define SDE_AUXD_CPT		(1 << 27)
3847 #define SDE_AUXC_CPT		(1 << 26)
3848 #define SDE_AUXB_CPT		(1 << 25)
3849 #define SDE_AUX_MASK_CPT	(7 << 25)
3850 #define SDE_PORTD_HOTPLUG_CPT	(1 << 23)
3851 #define SDE_PORTC_HOTPLUG_CPT	(1 << 22)
3852 #define SDE_PORTB_HOTPLUG_CPT	(1 << 21)
3853 #define SDE_CRT_HOTPLUG_CPT	(1 << 19)
3854 #define SDE_SDVOB_HOTPLUG_CPT	(1 << 18)
3855 #define SDE_HOTPLUG_MASK_CPT	(SDE_CRT_HOTPLUG_CPT |		\
3856 				 SDE_SDVOB_HOTPLUG_CPT |	\
3857 				 SDE_PORTD_HOTPLUG_CPT |	\
3858 				 SDE_PORTC_HOTPLUG_CPT |	\
3859 				 SDE_PORTB_HOTPLUG_CPT)
3860 #define SDE_GMBUS_CPT		(1 << 17)
3861 #define SDE_ERROR_CPT		(1 << 16)
3862 #define SDE_AUDIO_CP_REQ_C_CPT	(1 << 10)
3863 #define SDE_AUDIO_CP_CHG_C_CPT	(1 << 9)
3864 #define SDE_FDI_RXC_CPT		(1 << 8)
3865 #define SDE_AUDIO_CP_REQ_B_CPT	(1 << 6)
3866 #define SDE_AUDIO_CP_CHG_B_CPT	(1 << 5)
3867 #define SDE_FDI_RXB_CPT		(1 << 4)
3868 #define SDE_AUDIO_CP_REQ_A_CPT	(1 << 2)
3869 #define SDE_AUDIO_CP_CHG_A_CPT	(1 << 1)
3870 #define SDE_FDI_RXA_CPT		(1 << 0)
3871 #define SDE_AUDIO_CP_REQ_CPT	(SDE_AUDIO_CP_REQ_C_CPT | \
3872 				 SDE_AUDIO_CP_REQ_B_CPT | \
3873 				 SDE_AUDIO_CP_REQ_A_CPT)
3874 #define SDE_AUDIO_CP_CHG_CPT	(SDE_AUDIO_CP_CHG_C_CPT | \
3875 				 SDE_AUDIO_CP_CHG_B_CPT | \
3876 				 SDE_AUDIO_CP_CHG_A_CPT)
3877 #define SDE_FDI_MASK_CPT	(SDE_FDI_RXC_CPT | \
3878 				 SDE_FDI_RXB_CPT | \
3879 				 SDE_FDI_RXA_CPT)
3880 
3881 #define SDEISR  0xc4000
3882 #define SDEIMR  0xc4004
3883 #define SDEIIR  0xc4008
3884 #define SDEIER  0xc400c
3885 
3886 #define SERR_INT			0xc4040
3887 #define  SERR_INT_POISON		(1<<31)
3888 #define  SERR_INT_TRANS_C_FIFO_UNDERRUN	(1<<6)
3889 #define  SERR_INT_TRANS_B_FIFO_UNDERRUN	(1<<3)
3890 #define  SERR_INT_TRANS_A_FIFO_UNDERRUN	(1<<0)
3891 
3892 /* digital port hotplug */
3893 #define PCH_PORT_HOTPLUG        0xc4030		/* SHOTPLUG_CTL */
3894 #define PORTD_HOTPLUG_ENABLE            (1 << 20)
3895 #define PORTD_PULSE_DURATION_2ms        (0)
3896 #define PORTD_PULSE_DURATION_4_5ms      (1 << 18)
3897 #define PORTD_PULSE_DURATION_6ms        (2 << 18)
3898 #define PORTD_PULSE_DURATION_100ms      (3 << 18)
3899 #define PORTD_PULSE_DURATION_MASK	(3 << 18)
3900 #define PORTD_HOTPLUG_STATUS_MASK	(0x3 << 16)
3901 #define  PORTD_HOTPLUG_NO_DETECT	(0 << 16)
3902 #define  PORTD_HOTPLUG_SHORT_DETECT	(1 << 16)
3903 #define  PORTD_HOTPLUG_LONG_DETECT	(2 << 16)
3904 #define PORTC_HOTPLUG_ENABLE            (1 << 12)
3905 #define PORTC_PULSE_DURATION_2ms        (0)
3906 #define PORTC_PULSE_DURATION_4_5ms      (1 << 10)
3907 #define PORTC_PULSE_DURATION_6ms        (2 << 10)
3908 #define PORTC_PULSE_DURATION_100ms      (3 << 10)
3909 #define PORTC_PULSE_DURATION_MASK	(3 << 10)
3910 #define PORTC_HOTPLUG_STATUS_MASK	(0x3 << 8)
3911 #define  PORTC_HOTPLUG_NO_DETECT	(0 << 8)
3912 #define  PORTC_HOTPLUG_SHORT_DETECT	(1 << 8)
3913 #define  PORTC_HOTPLUG_LONG_DETECT	(2 << 8)
3914 #define PORTB_HOTPLUG_ENABLE            (1 << 4)
3915 #define PORTB_PULSE_DURATION_2ms        (0)
3916 #define PORTB_PULSE_DURATION_4_5ms      (1 << 2)
3917 #define PORTB_PULSE_DURATION_6ms        (2 << 2)
3918 #define PORTB_PULSE_DURATION_100ms      (3 << 2)
3919 #define PORTB_PULSE_DURATION_MASK	(3 << 2)
3920 #define PORTB_HOTPLUG_STATUS_MASK	(0x3 << 0)
3921 #define  PORTB_HOTPLUG_NO_DETECT	(0 << 0)
3922 #define  PORTB_HOTPLUG_SHORT_DETECT	(1 << 0)
3923 #define  PORTB_HOTPLUG_LONG_DETECT	(2 << 0)
3924 
3925 #define PCH_GPIOA               0xc5010
3926 #define PCH_GPIOB               0xc5014
3927 #define PCH_GPIOC               0xc5018
3928 #define PCH_GPIOD               0xc501c
3929 #define PCH_GPIOE               0xc5020
3930 #define PCH_GPIOF               0xc5024
3931 
3932 #define PCH_GMBUS0		0xc5100
3933 #define PCH_GMBUS1		0xc5104
3934 #define PCH_GMBUS2		0xc5108
3935 #define PCH_GMBUS3		0xc510c
3936 #define PCH_GMBUS4		0xc5110
3937 #define PCH_GMBUS5		0xc5120
3938 
3939 #define _PCH_DPLL_A              0xc6014
3940 #define _PCH_DPLL_B              0xc6018
3941 #define PCH_DPLL(pll) (pll == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
3942 
3943 #define _PCH_FPA0                0xc6040
3944 #define  FP_CB_TUNE		(0x3<<22)
3945 #define _PCH_FPA1                0xc6044
3946 #define _PCH_FPB0                0xc6048
3947 #define _PCH_FPB1                0xc604c
3948 #define PCH_FP0(pll) (pll == 0 ? _PCH_FPA0 : _PCH_FPB0)
3949 #define PCH_FP1(pll) (pll == 0 ? _PCH_FPA1 : _PCH_FPB1)
3950 
3951 #define PCH_DPLL_TEST           0xc606c
3952 
3953 #define PCH_DREF_CONTROL        0xC6200
3954 #define  DREF_CONTROL_MASK      0x7fc3
3955 #define  DREF_CPU_SOURCE_OUTPUT_DISABLE         (0<<13)
3956 #define  DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD      (2<<13)
3957 #define  DREF_CPU_SOURCE_OUTPUT_NONSPREAD       (3<<13)
3958 #define  DREF_CPU_SOURCE_OUTPUT_MASK		(3<<13)
3959 #define  DREF_SSC_SOURCE_DISABLE                (0<<11)
3960 #define  DREF_SSC_SOURCE_ENABLE                 (2<<11)
3961 #define  DREF_SSC_SOURCE_MASK			(3<<11)
3962 #define  DREF_NONSPREAD_SOURCE_DISABLE          (0<<9)
3963 #define  DREF_NONSPREAD_CK505_ENABLE		(1<<9)
3964 #define  DREF_NONSPREAD_SOURCE_ENABLE           (2<<9)
3965 #define  DREF_NONSPREAD_SOURCE_MASK		(3<<9)
3966 #define  DREF_SUPERSPREAD_SOURCE_DISABLE        (0<<7)
3967 #define  DREF_SUPERSPREAD_SOURCE_ENABLE         (2<<7)
3968 #define  DREF_SUPERSPREAD_SOURCE_MASK		(3<<7)
3969 #define  DREF_SSC4_DOWNSPREAD                   (0<<6)
3970 #define  DREF_SSC4_CENTERSPREAD                 (1<<6)
3971 #define  DREF_SSC1_DISABLE                      (0<<1)
3972 #define  DREF_SSC1_ENABLE                       (1<<1)
3973 #define  DREF_SSC4_DISABLE                      (0)
3974 #define  DREF_SSC4_ENABLE                       (1)
3975 
3976 #define PCH_RAWCLK_FREQ         0xc6204
3977 #define  FDL_TP1_TIMER_SHIFT    12
3978 #define  FDL_TP1_TIMER_MASK     (3<<12)
3979 #define  FDL_TP2_TIMER_SHIFT    10
3980 #define  FDL_TP2_TIMER_MASK     (3<<10)
3981 #define  RAWCLK_FREQ_MASK       0x3ff
3982 
3983 #define PCH_DPLL_TMR_CFG        0xc6208
3984 
3985 #define PCH_SSC4_PARMS          0xc6210
3986 #define PCH_SSC4_AUX_PARMS      0xc6214
3987 
3988 #define PCH_DPLL_SEL		0xc7000
3989 #define	 TRANS_DPLLB_SEL(pipe)		(1 << (pipe * 4))
3990 #define	 TRANS_DPLLA_SEL(pipe)		0
3991 #define  TRANS_DPLL_ENABLE(pipe)	(1 << (pipe * 4 + 3))
3992 
3993 /* transcoder */
3994 
3995 #define _PCH_TRANS_HTOTAL_A		0xe0000
3996 #define  TRANS_HTOTAL_SHIFT		16
3997 #define  TRANS_HACTIVE_SHIFT		0
3998 #define _PCH_TRANS_HBLANK_A		0xe0004
3999 #define  TRANS_HBLANK_END_SHIFT		16
4000 #define  TRANS_HBLANK_START_SHIFT	0
4001 #define _PCH_TRANS_HSYNC_A		0xe0008
4002 #define  TRANS_HSYNC_END_SHIFT		16
4003 #define  TRANS_HSYNC_START_SHIFT	0
4004 #define _PCH_TRANS_VTOTAL_A		0xe000c
4005 #define  TRANS_VTOTAL_SHIFT		16
4006 #define  TRANS_VACTIVE_SHIFT		0
4007 #define _PCH_TRANS_VBLANK_A		0xe0010
4008 #define  TRANS_VBLANK_END_SHIFT		16
4009 #define  TRANS_VBLANK_START_SHIFT	0
4010 #define _PCH_TRANS_VSYNC_A		0xe0014
4011 #define  TRANS_VSYNC_END_SHIFT	 	16
4012 #define  TRANS_VSYNC_START_SHIFT	0
4013 #define _PCH_TRANS_VSYNCSHIFT_A		0xe0028
4014 
4015 #define _PCH_TRANSA_DATA_M1	0xe0030
4016 #define _PCH_TRANSA_DATA_N1	0xe0034
4017 #define _PCH_TRANSA_DATA_M2	0xe0038
4018 #define _PCH_TRANSA_DATA_N2	0xe003c
4019 #define _PCH_TRANSA_LINK_M1	0xe0040
4020 #define _PCH_TRANSA_LINK_N1	0xe0044
4021 #define _PCH_TRANSA_LINK_M2	0xe0048
4022 #define _PCH_TRANSA_LINK_N2	0xe004c
4023 
4024 /* Per-transcoder DIP controls */
4025 
4026 #define _VIDEO_DIP_CTL_A         0xe0200
4027 #define _VIDEO_DIP_DATA_A        0xe0208
4028 #define _VIDEO_DIP_GCP_A         0xe0210
4029 
4030 #define _VIDEO_DIP_CTL_B         0xe1200
4031 #define _VIDEO_DIP_DATA_B        0xe1208
4032 #define _VIDEO_DIP_GCP_B         0xe1210
4033 
4034 #define TVIDEO_DIP_CTL(pipe) _PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
4035 #define TVIDEO_DIP_DATA(pipe) _PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
4036 #define TVIDEO_DIP_GCP(pipe) _PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
4037 
4038 #define VLV_VIDEO_DIP_CTL_A		(VLV_DISPLAY_BASE + 0x60200)
4039 #define VLV_VIDEO_DIP_DATA_A		(VLV_DISPLAY_BASE + 0x60208)
4040 #define VLV_VIDEO_DIP_GDCP_PAYLOAD_A	(VLV_DISPLAY_BASE + 0x60210)
4041 
4042 #define VLV_VIDEO_DIP_CTL_B		(VLV_DISPLAY_BASE + 0x61170)
4043 #define VLV_VIDEO_DIP_DATA_B		(VLV_DISPLAY_BASE + 0x61174)
4044 #define VLV_VIDEO_DIP_GDCP_PAYLOAD_B	(VLV_DISPLAY_BASE + 0x61178)
4045 
4046 #define VLV_TVIDEO_DIP_CTL(pipe) \
4047 	 _PIPE(pipe, VLV_VIDEO_DIP_CTL_A, VLV_VIDEO_DIP_CTL_B)
4048 #define VLV_TVIDEO_DIP_DATA(pipe) \
4049 	 _PIPE(pipe, VLV_VIDEO_DIP_DATA_A, VLV_VIDEO_DIP_DATA_B)
4050 #define VLV_TVIDEO_DIP_GCP(pipe) \
4051 	_PIPE(pipe, VLV_VIDEO_DIP_GDCP_PAYLOAD_A, VLV_VIDEO_DIP_GDCP_PAYLOAD_B)
4052 
4053 /* Haswell DIP controls */
4054 #define HSW_VIDEO_DIP_CTL_A		0x60200
4055 #define HSW_VIDEO_DIP_AVI_DATA_A	0x60220
4056 #define HSW_VIDEO_DIP_VS_DATA_A		0x60260
4057 #define HSW_VIDEO_DIP_SPD_DATA_A	0x602A0
4058 #define HSW_VIDEO_DIP_GMP_DATA_A	0x602E0
4059 #define HSW_VIDEO_DIP_VSC_DATA_A	0x60320
4060 #define HSW_VIDEO_DIP_AVI_ECC_A		0x60240
4061 #define HSW_VIDEO_DIP_VS_ECC_A		0x60280
4062 #define HSW_VIDEO_DIP_SPD_ECC_A		0x602C0
4063 #define HSW_VIDEO_DIP_GMP_ECC_A		0x60300
4064 #define HSW_VIDEO_DIP_VSC_ECC_A		0x60344
4065 #define HSW_VIDEO_DIP_GCP_A		0x60210
4066 
4067 #define HSW_VIDEO_DIP_CTL_B		0x61200
4068 #define HSW_VIDEO_DIP_AVI_DATA_B	0x61220
4069 #define HSW_VIDEO_DIP_VS_DATA_B		0x61260
4070 #define HSW_VIDEO_DIP_SPD_DATA_B	0x612A0
4071 #define HSW_VIDEO_DIP_GMP_DATA_B	0x612E0
4072 #define HSW_VIDEO_DIP_VSC_DATA_B	0x61320
4073 #define HSW_VIDEO_DIP_BVI_ECC_B		0x61240
4074 #define HSW_VIDEO_DIP_VS_ECC_B		0x61280
4075 #define HSW_VIDEO_DIP_SPD_ECC_B		0x612C0
4076 #define HSW_VIDEO_DIP_GMP_ECC_B		0x61300
4077 #define HSW_VIDEO_DIP_VSC_ECC_B		0x61344
4078 #define HSW_VIDEO_DIP_GCP_B		0x61210
4079 
4080 #define HSW_TVIDEO_DIP_CTL(trans) \
4081 	 _TRANSCODER(trans, HSW_VIDEO_DIP_CTL_A, HSW_VIDEO_DIP_CTL_B)
4082 #define HSW_TVIDEO_DIP_AVI_DATA(trans) \
4083 	 _TRANSCODER(trans, HSW_VIDEO_DIP_AVI_DATA_A, HSW_VIDEO_DIP_AVI_DATA_B)
4084 #define HSW_TVIDEO_DIP_SPD_DATA(trans) \
4085 	 _TRANSCODER(trans, HSW_VIDEO_DIP_SPD_DATA_A, HSW_VIDEO_DIP_SPD_DATA_B)
4086 #define HSW_TVIDEO_DIP_GCP(trans) \
4087 	_TRANSCODER(trans, HSW_VIDEO_DIP_GCP_A, HSW_VIDEO_DIP_GCP_B)
4088 #define HSW_TVIDEO_DIP_VSC_DATA(trans) \
4089 	 _TRANSCODER(trans, HSW_VIDEO_DIP_VSC_DATA_A, HSW_VIDEO_DIP_VSC_DATA_B)
4090 
4091 #define _PCH_TRANS_HTOTAL_B          0xe1000
4092 #define _PCH_TRANS_HBLANK_B          0xe1004
4093 #define _PCH_TRANS_HSYNC_B           0xe1008
4094 #define _PCH_TRANS_VTOTAL_B          0xe100c
4095 #define _PCH_TRANS_VBLANK_B          0xe1010
4096 #define _PCH_TRANS_VSYNC_B           0xe1014
4097 #define _PCH_TRANS_VSYNCSHIFT_B	 0xe1028
4098 
4099 #define PCH_TRANS_HTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
4100 #define PCH_TRANS_HBLANK(pipe) _PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
4101 #define PCH_TRANS_HSYNC(pipe) _PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
4102 #define PCH_TRANS_VTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
4103 #define PCH_TRANS_VBLANK(pipe) _PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
4104 #define PCH_TRANS_VSYNC(pipe) _PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
4105 #define PCH_TRANS_VSYNCSHIFT(pipe) _PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, \
4106 					 _PCH_TRANS_VSYNCSHIFT_B)
4107 
4108 #define _PCH_TRANSB_DATA_M1	0xe1030
4109 #define _PCH_TRANSB_DATA_N1	0xe1034
4110 #define _PCH_TRANSB_DATA_M2	0xe1038
4111 #define _PCH_TRANSB_DATA_N2	0xe103c
4112 #define _PCH_TRANSB_LINK_M1	0xe1040
4113 #define _PCH_TRANSB_LINK_N1	0xe1044
4114 #define _PCH_TRANSB_LINK_M2	0xe1048
4115 #define _PCH_TRANSB_LINK_N2	0xe104c
4116 
4117 #define PCH_TRANS_DATA_M1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
4118 #define PCH_TRANS_DATA_N1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
4119 #define PCH_TRANS_DATA_M2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
4120 #define PCH_TRANS_DATA_N2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
4121 #define PCH_TRANS_LINK_M1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
4122 #define PCH_TRANS_LINK_N1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
4123 #define PCH_TRANS_LINK_M2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
4124 #define PCH_TRANS_LINK_N2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
4125 
4126 #define _PCH_TRANSACONF              0xf0008
4127 #define _PCH_TRANSBCONF              0xf1008
4128 #define PCH_TRANSCONF(pipe) _PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
4129 #define LPT_TRANSCONF		_PCH_TRANSACONF /* lpt has only one transcoder */
4130 #define  TRANS_DISABLE          (0<<31)
4131 #define  TRANS_ENABLE           (1<<31)
4132 #define  TRANS_STATE_MASK       (1<<30)
4133 #define  TRANS_STATE_DISABLE    (0<<30)
4134 #define  TRANS_STATE_ENABLE     (1<<30)
4135 #define  TRANS_FSYNC_DELAY_HB1  (0<<27)
4136 #define  TRANS_FSYNC_DELAY_HB2  (1<<27)
4137 #define  TRANS_FSYNC_DELAY_HB3  (2<<27)
4138 #define  TRANS_FSYNC_DELAY_HB4  (3<<27)
4139 #define  TRANS_INTERLACE_MASK   (7<<21)
4140 #define  TRANS_PROGRESSIVE      (0<<21)
4141 #define  TRANS_INTERLACED       (3<<21)
4142 #define  TRANS_LEGACY_INTERLACED_ILK (2<<21)
4143 #define  TRANS_8BPC             (0<<5)
4144 #define  TRANS_10BPC            (1<<5)
4145 #define  TRANS_6BPC             (2<<5)
4146 #define  TRANS_12BPC            (3<<5)
4147 
4148 #define _TRANSA_CHICKEN1	 0xf0060
4149 #define _TRANSB_CHICKEN1	 0xf1060
4150 #define TRANS_CHICKEN1(pipe) _PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
4151 #define  TRANS_CHICKEN1_DP0UNIT_GC_DISABLE	(1<<4)
4152 #define _TRANSA_CHICKEN2	 0xf0064
4153 #define _TRANSB_CHICKEN2	 0xf1064
4154 #define TRANS_CHICKEN2(pipe) _PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
4155 #define  TRANS_CHICKEN2_TIMING_OVERRIDE			(1<<31)
4156 #define  TRANS_CHICKEN2_FDI_POLARITY_REVERSED		(1<<29)
4157 #define  TRANS_CHICKEN2_FRAME_START_DELAY_MASK		(3<<27)
4158 #define  TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER	(1<<26)
4159 #define  TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH	(1<<25)
4160 
4161 #define SOUTH_CHICKEN1		0xc2000
4162 #define  FDIA_PHASE_SYNC_SHIFT_OVR	19
4163 #define  FDIA_PHASE_SYNC_SHIFT_EN	18
4164 #define  FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
4165 #define  FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
4166 #define  FDI_BC_BIFURCATION_SELECT	(1 << 12)
4167 #define SOUTH_CHICKEN2		0xc2004
4168 #define  FDI_MPHY_IOSFSB_RESET_STATUS	(1<<13)
4169 #define  FDI_MPHY_IOSFSB_RESET_CTL	(1<<12)
4170 #define  DPLS_EDP_PPS_FIX_DIS		(1<<0)
4171 
4172 #define _FDI_RXA_CHICKEN         0xc200c
4173 #define _FDI_RXB_CHICKEN         0xc2010
4174 #define  FDI_RX_PHASE_SYNC_POINTER_OVR	(1<<1)
4175 #define  FDI_RX_PHASE_SYNC_POINTER_EN	(1<<0)
4176 #define FDI_RX_CHICKEN(pipe) _PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
4177 
4178 #define SOUTH_DSPCLK_GATE_D	0xc2020
4179 #define  PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
4180 #define  PCH_LP_PARTITION_LEVEL_DISABLE  (1<<12)
4181 
4182 /* CPU: FDI_TX */
4183 #define _FDI_TXA_CTL             0x60100
4184 #define _FDI_TXB_CTL             0x61100
4185 #define FDI_TX_CTL(pipe) _PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
4186 #define  FDI_TX_DISABLE         (0<<31)
4187 #define  FDI_TX_ENABLE          (1<<31)
4188 #define  FDI_LINK_TRAIN_PATTERN_1       (0<<28)
4189 #define  FDI_LINK_TRAIN_PATTERN_2       (1<<28)
4190 #define  FDI_LINK_TRAIN_PATTERN_IDLE    (2<<28)
4191 #define  FDI_LINK_TRAIN_NONE            (3<<28)
4192 #define  FDI_LINK_TRAIN_VOLTAGE_0_4V    (0<<25)
4193 #define  FDI_LINK_TRAIN_VOLTAGE_0_6V    (1<<25)
4194 #define  FDI_LINK_TRAIN_VOLTAGE_0_8V    (2<<25)
4195 #define  FDI_LINK_TRAIN_VOLTAGE_1_2V    (3<<25)
4196 #define  FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
4197 #define  FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
4198 #define  FDI_LINK_TRAIN_PRE_EMPHASIS_2X   (2<<22)
4199 #define  FDI_LINK_TRAIN_PRE_EMPHASIS_3X   (3<<22)
4200 /* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
4201    SNB has different settings. */
4202 /* SNB A-stepping */
4203 #define  FDI_LINK_TRAIN_400MV_0DB_SNB_A		(0x38<<22)
4204 #define  FDI_LINK_TRAIN_400MV_6DB_SNB_A		(0x02<<22)
4205 #define  FDI_LINK_TRAIN_600MV_3_5DB_SNB_A	(0x01<<22)
4206 #define  FDI_LINK_TRAIN_800MV_0DB_SNB_A		(0x0<<22)
4207 /* SNB B-stepping */
4208 #define  FDI_LINK_TRAIN_400MV_0DB_SNB_B		(0x0<<22)
4209 #define  FDI_LINK_TRAIN_400MV_6DB_SNB_B		(0x3a<<22)
4210 #define  FDI_LINK_TRAIN_600MV_3_5DB_SNB_B	(0x39<<22)
4211 #define  FDI_LINK_TRAIN_800MV_0DB_SNB_B		(0x38<<22)
4212 #define  FDI_LINK_TRAIN_VOL_EMP_MASK		(0x3f<<22)
4213 #define  FDI_DP_PORT_WIDTH_SHIFT		19
4214 #define  FDI_DP_PORT_WIDTH_MASK			(7 << FDI_DP_PORT_WIDTH_SHIFT)
4215 #define  FDI_DP_PORT_WIDTH(width)           (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
4216 #define  FDI_TX_ENHANCE_FRAME_ENABLE    (1<<18)
4217 /* Ironlake: hardwired to 1 */
4218 #define  FDI_TX_PLL_ENABLE              (1<<14)
4219 
4220 /* Ivybridge has different bits for lolz */
4221 #define  FDI_LINK_TRAIN_PATTERN_1_IVB       (0<<8)
4222 #define  FDI_LINK_TRAIN_PATTERN_2_IVB       (1<<8)
4223 #define  FDI_LINK_TRAIN_PATTERN_IDLE_IVB    (2<<8)
4224 #define  FDI_LINK_TRAIN_NONE_IVB            (3<<8)
4225 
4226 /* both Tx and Rx */
4227 #define  FDI_COMPOSITE_SYNC		(1<<11)
4228 #define  FDI_LINK_TRAIN_AUTO		(1<<10)
4229 #define  FDI_SCRAMBLING_ENABLE          (0<<7)
4230 #define  FDI_SCRAMBLING_DISABLE         (1<<7)
4231 
4232 /* FDI_RX, FDI_X is hard-wired to Transcoder_X */
4233 #define _FDI_RXA_CTL             0xf000c
4234 #define _FDI_RXB_CTL             0xf100c
4235 #define FDI_RX_CTL(pipe) _PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
4236 #define  FDI_RX_ENABLE          (1<<31)
4237 /* train, dp width same as FDI_TX */
4238 #define  FDI_FS_ERRC_ENABLE		(1<<27)
4239 #define  FDI_FE_ERRC_ENABLE		(1<<26)
4240 #define  FDI_RX_POLARITY_REVERSED_LPT	(1<<16)
4241 #define  FDI_8BPC                       (0<<16)
4242 #define  FDI_10BPC                      (1<<16)
4243 #define  FDI_6BPC                       (2<<16)
4244 #define  FDI_12BPC                      (3<<16)
4245 #define  FDI_RX_LINK_REVERSAL_OVERRIDE  (1<<15)
4246 #define  FDI_DMI_LINK_REVERSE_MASK      (1<<14)
4247 #define  FDI_RX_PLL_ENABLE              (1<<13)
4248 #define  FDI_FS_ERR_CORRECT_ENABLE      (1<<11)
4249 #define  FDI_FE_ERR_CORRECT_ENABLE      (1<<10)
4250 #define  FDI_FS_ERR_REPORT_ENABLE       (1<<9)
4251 #define  FDI_FE_ERR_REPORT_ENABLE       (1<<8)
4252 #define  FDI_RX_ENHANCE_FRAME_ENABLE    (1<<6)
4253 #define  FDI_PCDCLK	                (1<<4)
4254 /* CPT */
4255 #define  FDI_AUTO_TRAINING			(1<<10)
4256 #define  FDI_LINK_TRAIN_PATTERN_1_CPT		(0<<8)
4257 #define  FDI_LINK_TRAIN_PATTERN_2_CPT		(1<<8)
4258 #define  FDI_LINK_TRAIN_PATTERN_IDLE_CPT	(2<<8)
4259 #define  FDI_LINK_TRAIN_NORMAL_CPT		(3<<8)
4260 #define  FDI_LINK_TRAIN_PATTERN_MASK_CPT	(3<<8)
4261 
4262 #define _FDI_RXA_MISC			0xf0010
4263 #define _FDI_RXB_MISC			0xf1010
4264 #define  FDI_RX_PWRDN_LANE1_MASK	(3<<26)
4265 #define  FDI_RX_PWRDN_LANE1_VAL(x)	((x)<<26)
4266 #define  FDI_RX_PWRDN_LANE0_MASK	(3<<24)
4267 #define  FDI_RX_PWRDN_LANE0_VAL(x)	((x)<<24)
4268 #define  FDI_RX_TP1_TO_TP2_48		(2<<20)
4269 #define  FDI_RX_TP1_TO_TP2_64		(3<<20)
4270 #define  FDI_RX_FDI_DELAY_90		(0x90<<0)
4271 #define FDI_RX_MISC(pipe) _PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
4272 
4273 #define _FDI_RXA_TUSIZE1         0xf0030
4274 #define _FDI_RXA_TUSIZE2         0xf0038
4275 #define _FDI_RXB_TUSIZE1         0xf1030
4276 #define _FDI_RXB_TUSIZE2         0xf1038
4277 #define FDI_RX_TUSIZE1(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
4278 #define FDI_RX_TUSIZE2(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
4279 
4280 /* FDI_RX interrupt register format */
4281 #define FDI_RX_INTER_LANE_ALIGN         (1<<10)
4282 #define FDI_RX_SYMBOL_LOCK              (1<<9) /* train 2 */
4283 #define FDI_RX_BIT_LOCK                 (1<<8) /* train 1 */
4284 #define FDI_RX_TRAIN_PATTERN_2_FAIL     (1<<7)
4285 #define FDI_RX_FS_CODE_ERR              (1<<6)
4286 #define FDI_RX_FE_CODE_ERR              (1<<5)
4287 #define FDI_RX_SYMBOL_ERR_RATE_ABOVE    (1<<4)
4288 #define FDI_RX_HDCP_LINK_FAIL           (1<<3)
4289 #define FDI_RX_PIXEL_FIFO_OVERFLOW      (1<<2)
4290 #define FDI_RX_CROSS_CLOCK_OVERFLOW     (1<<1)
4291 #define FDI_RX_SYMBOL_QUEUE_OVERFLOW    (1<<0)
4292 
4293 #define _FDI_RXA_IIR             0xf0014
4294 #define _FDI_RXA_IMR             0xf0018
4295 #define _FDI_RXB_IIR             0xf1014
4296 #define _FDI_RXB_IMR             0xf1018
4297 #define FDI_RX_IIR(pipe) _PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
4298 #define FDI_RX_IMR(pipe) _PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
4299 
4300 #define FDI_PLL_CTL_1           0xfe000
4301 #define FDI_PLL_CTL_2           0xfe004
4302 
4303 #define PCH_LVDS	0xe1180
4304 #define  LVDS_DETECTED	(1 << 1)
4305 
4306 /* vlv has 2 sets of panel control regs. */
4307 #define PIPEA_PP_STATUS         (VLV_DISPLAY_BASE + 0x61200)
4308 #define PIPEA_PP_CONTROL        (VLV_DISPLAY_BASE + 0x61204)
4309 #define PIPEA_PP_ON_DELAYS      (VLV_DISPLAY_BASE + 0x61208)
4310 #define PIPEA_PP_OFF_DELAYS     (VLV_DISPLAY_BASE + 0x6120c)
4311 #define PIPEA_PP_DIVISOR        (VLV_DISPLAY_BASE + 0x61210)
4312 
4313 #define PIPEB_PP_STATUS         (VLV_DISPLAY_BASE + 0x61300)
4314 #define PIPEB_PP_CONTROL        (VLV_DISPLAY_BASE + 0x61304)
4315 #define PIPEB_PP_ON_DELAYS      (VLV_DISPLAY_BASE + 0x61308)
4316 #define PIPEB_PP_OFF_DELAYS     (VLV_DISPLAY_BASE + 0x6130c)
4317 #define PIPEB_PP_DIVISOR        (VLV_DISPLAY_BASE + 0x61310)
4318 
4319 #define VLV_PIPE_PP_STATUS(pipe) _PIPE(pipe, PIPEA_PP_STATUS, PIPEB_PP_STATUS)
4320 #define VLV_PIPE_PP_CONTROL(pipe) _PIPE(pipe, PIPEA_PP_CONTROL, PIPEB_PP_CONTROL)
4321 #define VLV_PIPE_PP_ON_DELAYS(pipe) \
4322 		_PIPE(pipe, PIPEA_PP_ON_DELAYS, PIPEB_PP_ON_DELAYS)
4323 #define VLV_PIPE_PP_OFF_DELAYS(pipe) \
4324 		_PIPE(pipe, PIPEA_PP_OFF_DELAYS, PIPEB_PP_OFF_DELAYS)
4325 #define VLV_PIPE_PP_DIVISOR(pipe) \
4326 		_PIPE(pipe, PIPEA_PP_DIVISOR, PIPEB_PP_DIVISOR)
4327 
4328 #define PCH_PP_STATUS		0xc7200
4329 #define PCH_PP_CONTROL		0xc7204
4330 #define  PANEL_UNLOCK_REGS	(0xabcd << 16)
4331 #define  PANEL_UNLOCK_MASK	(0xffff << 16)
4332 #define  EDP_FORCE_VDD		(1 << 3)
4333 #define  EDP_BLC_ENABLE		(1 << 2)
4334 #define  PANEL_POWER_RESET	(1 << 1)
4335 #define  PANEL_POWER_OFF	(0 << 0)
4336 #define  PANEL_POWER_ON		(1 << 0)
4337 #define PCH_PP_ON_DELAYS	0xc7208
4338 #define  PANEL_PORT_SELECT_MASK	(3 << 30)
4339 #define  PANEL_PORT_SELECT_LVDS	(0 << 30)
4340 #define  PANEL_PORT_SELECT_DPA	(1 << 30)
4341 #define  EDP_PANEL		(1 << 30)
4342 #define  PANEL_PORT_SELECT_DPC	(2 << 30)
4343 #define  PANEL_PORT_SELECT_DPD	(3 << 30)
4344 #define  PANEL_POWER_UP_DELAY_MASK	(0x1fff0000)
4345 #define  PANEL_POWER_UP_DELAY_SHIFT	16
4346 #define  PANEL_LIGHT_ON_DELAY_MASK	(0x1fff)
4347 #define  PANEL_LIGHT_ON_DELAY_SHIFT	0
4348 
4349 #define PCH_PP_OFF_DELAYS	0xc720c
4350 #define  PANEL_POWER_PORT_SELECT_MASK	(0x3 << 30)
4351 #define  PANEL_POWER_PORT_LVDS		(0 << 30)
4352 #define  PANEL_POWER_PORT_DP_A		(1 << 30)
4353 #define  PANEL_POWER_PORT_DP_C		(2 << 30)
4354 #define  PANEL_POWER_PORT_DP_D		(3 << 30)
4355 #define  PANEL_POWER_DOWN_DELAY_MASK	(0x1fff0000)
4356 #define  PANEL_POWER_DOWN_DELAY_SHIFT	16
4357 #define  PANEL_LIGHT_OFF_DELAY_MASK	(0x1fff)
4358 #define  PANEL_LIGHT_OFF_DELAY_SHIFT	0
4359 
4360 #define PCH_PP_DIVISOR		0xc7210
4361 #define  PP_REFERENCE_DIVIDER_MASK	(0xffffff00)
4362 #define  PP_REFERENCE_DIVIDER_SHIFT	8
4363 #define  PANEL_POWER_CYCLE_DELAY_MASK	(0x1f)
4364 #define  PANEL_POWER_CYCLE_DELAY_SHIFT	0
4365 
4366 #define PCH_DP_B		0xe4100
4367 #define PCH_DPB_AUX_CH_CTL	0xe4110
4368 #define PCH_DPB_AUX_CH_DATA1	0xe4114
4369 #define PCH_DPB_AUX_CH_DATA2	0xe4118
4370 #define PCH_DPB_AUX_CH_DATA3	0xe411c
4371 #define PCH_DPB_AUX_CH_DATA4	0xe4120
4372 #define PCH_DPB_AUX_CH_DATA5	0xe4124
4373 
4374 #define PCH_DP_C		0xe4200
4375 #define PCH_DPC_AUX_CH_CTL	0xe4210
4376 #define PCH_DPC_AUX_CH_DATA1	0xe4214
4377 #define PCH_DPC_AUX_CH_DATA2	0xe4218
4378 #define PCH_DPC_AUX_CH_DATA3	0xe421c
4379 #define PCH_DPC_AUX_CH_DATA4	0xe4220
4380 #define PCH_DPC_AUX_CH_DATA5	0xe4224
4381 
4382 #define PCH_DP_D		0xe4300
4383 #define PCH_DPD_AUX_CH_CTL	0xe4310
4384 #define PCH_DPD_AUX_CH_DATA1	0xe4314
4385 #define PCH_DPD_AUX_CH_DATA2	0xe4318
4386 #define PCH_DPD_AUX_CH_DATA3	0xe431c
4387 #define PCH_DPD_AUX_CH_DATA4	0xe4320
4388 #define PCH_DPD_AUX_CH_DATA5	0xe4324
4389 
4390 /* CPT */
4391 #define  PORT_TRANS_A_SEL_CPT	0
4392 #define  PORT_TRANS_B_SEL_CPT	(1<<29)
4393 #define  PORT_TRANS_C_SEL_CPT	(2<<29)
4394 #define  PORT_TRANS_SEL_MASK	(3<<29)
4395 #define  PORT_TRANS_SEL_CPT(pipe)	((pipe) << 29)
4396 #define  PORT_TO_PIPE(val)	(((val) & (1<<30)) >> 30)
4397 #define  PORT_TO_PIPE_CPT(val)	(((val) & PORT_TRANS_SEL_MASK) >> 29)
4398 
4399 #define TRANS_DP_CTL_A		0xe0300
4400 #define TRANS_DP_CTL_B		0xe1300
4401 #define TRANS_DP_CTL_C		0xe2300
4402 #define TRANS_DP_CTL(pipe)	_PIPE(pipe, TRANS_DP_CTL_A, TRANS_DP_CTL_B)
4403 #define  TRANS_DP_OUTPUT_ENABLE	(1<<31)
4404 #define  TRANS_DP_PORT_SEL_B	(0<<29)
4405 #define  TRANS_DP_PORT_SEL_C	(1<<29)
4406 #define  TRANS_DP_PORT_SEL_D	(2<<29)
4407 #define  TRANS_DP_PORT_SEL_NONE	(3<<29)
4408 #define  TRANS_DP_PORT_SEL_MASK	(3<<29)
4409 #define  TRANS_DP_AUDIO_ONLY	(1<<26)
4410 #define  TRANS_DP_ENH_FRAMING	(1<<18)
4411 #define  TRANS_DP_8BPC		(0<<9)
4412 #define  TRANS_DP_10BPC		(1<<9)
4413 #define  TRANS_DP_6BPC		(2<<9)
4414 #define  TRANS_DP_12BPC		(3<<9)
4415 #define  TRANS_DP_BPC_MASK	(3<<9)
4416 #define  TRANS_DP_VSYNC_ACTIVE_HIGH	(1<<4)
4417 #define  TRANS_DP_VSYNC_ACTIVE_LOW	0
4418 #define  TRANS_DP_HSYNC_ACTIVE_HIGH	(1<<3)
4419 #define  TRANS_DP_HSYNC_ACTIVE_LOW	0
4420 #define  TRANS_DP_SYNC_MASK	(3<<3)
4421 
4422 /* SNB eDP training params */
4423 /* SNB A-stepping */
4424 #define  EDP_LINK_TRAIN_400MV_0DB_SNB_A		(0x38<<22)
4425 #define  EDP_LINK_TRAIN_400MV_6DB_SNB_A		(0x02<<22)
4426 #define  EDP_LINK_TRAIN_600MV_3_5DB_SNB_A	(0x01<<22)
4427 #define  EDP_LINK_TRAIN_800MV_0DB_SNB_A		(0x0<<22)
4428 /* SNB B-stepping */
4429 #define  EDP_LINK_TRAIN_400_600MV_0DB_SNB_B	(0x0<<22)
4430 #define  EDP_LINK_TRAIN_400MV_3_5DB_SNB_B	(0x1<<22)
4431 #define  EDP_LINK_TRAIN_400_600MV_6DB_SNB_B	(0x3a<<22)
4432 #define  EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B	(0x39<<22)
4433 #define  EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B	(0x38<<22)
4434 #define  EDP_LINK_TRAIN_VOL_EMP_MASK_SNB	(0x3f<<22)
4435 
4436 /* IVB */
4437 #define EDP_LINK_TRAIN_400MV_0DB_IVB		(0x24 <<22)
4438 #define EDP_LINK_TRAIN_400MV_3_5DB_IVB		(0x2a <<22)
4439 #define EDP_LINK_TRAIN_400MV_6DB_IVB		(0x2f <<22)
4440 #define EDP_LINK_TRAIN_600MV_0DB_IVB		(0x30 <<22)
4441 #define EDP_LINK_TRAIN_600MV_3_5DB_IVB		(0x36 <<22)
4442 #define EDP_LINK_TRAIN_800MV_0DB_IVB		(0x38 <<22)
4443 #define EDP_LINK_TRAIN_800MV_3_5DB_IVB		(0x3e <<22)
4444 
4445 /* legacy values */
4446 #define EDP_LINK_TRAIN_500MV_0DB_IVB		(0x00 <<22)
4447 #define EDP_LINK_TRAIN_1000MV_0DB_IVB		(0x20 <<22)
4448 #define EDP_LINK_TRAIN_500MV_3_5DB_IVB		(0x02 <<22)
4449 #define EDP_LINK_TRAIN_1000MV_3_5DB_IVB		(0x22 <<22)
4450 #define EDP_LINK_TRAIN_1000MV_6DB_IVB		(0x23 <<22)
4451 
4452 #define  EDP_LINK_TRAIN_VOL_EMP_MASK_IVB	(0x3f<<22)
4453 
4454 #define  FORCEWAKE				0xA18C
4455 #define  FORCEWAKE_VLV				0x1300b0
4456 #define  FORCEWAKE_ACK_VLV			0x1300b4
4457 #define  FORCEWAKE_MEDIA_VLV			0x1300b8
4458 #define  FORCEWAKE_ACK_MEDIA_VLV		0x1300bc
4459 #define  FORCEWAKE_ACK_HSW			0x130044
4460 #define  FORCEWAKE_ACK				0x130090
4461 #define  VLV_GTLC_WAKE_CTRL			0x130090
4462 #define  VLV_GTLC_PW_STATUS			0x130094
4463 #define  FORCEWAKE_MT				0xa188 /* multi-threaded */
4464 #define   FORCEWAKE_KERNEL			0x1
4465 #define   FORCEWAKE_USER			0x2
4466 #define  FORCEWAKE_MT_ACK			0x130040
4467 #define  ECOBUS					0xa180
4468 #define    FORCEWAKE_MT_ENABLE			(1<<5)
4469 
4470 #define  GTFIFODBG				0x120000
4471 #define    GT_FIFO_CPU_ERROR_MASK		7
4472 #define    GT_FIFO_OVFERR			(1<<2)
4473 #define    GT_FIFO_IAWRERR			(1<<1)
4474 #define    GT_FIFO_IARDERR			(1<<0)
4475 
4476 #define  GT_FIFO_FREE_ENTRIES			0x120008
4477 #define    GT_FIFO_NUM_RESERVED_ENTRIES		20
4478 
4479 #define GEN6_UCGCTL1				0x9400
4480 # define GEN6_BLBUNIT_CLOCK_GATE_DISABLE		(1 << 5)
4481 # define GEN6_CSUNIT_CLOCK_GATE_DISABLE			(1 << 7)
4482 
4483 #define GEN6_UCGCTL2				0x9404
4484 # define GEN7_VDSUNIT_CLOCK_GATE_DISABLE		(1 << 30)
4485 # define GEN7_TDLUNIT_CLOCK_GATE_DISABLE		(1 << 22)
4486 # define GEN6_RCZUNIT_CLOCK_GATE_DISABLE		(1 << 13)
4487 # define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE		(1 << 12)
4488 # define GEN6_RCCUNIT_CLOCK_GATE_DISABLE		(1 << 11)
4489 
4490 #define GEN7_UCGCTL4				0x940c
4491 #define  GEN7_L3BANK2X_CLOCK_GATE_DISABLE	(1<<25)
4492 
4493 #define GEN6_RPNSWREQ				0xA008
4494 #define   GEN6_TURBO_DISABLE			(1<<31)
4495 #define   GEN6_FREQUENCY(x)			((x)<<25)
4496 #define   HSW_FREQUENCY(x)			((x)<<24)
4497 #define   GEN6_OFFSET(x)			((x)<<19)
4498 #define   GEN6_AGGRESSIVE_TURBO			(0<<15)
4499 #define GEN6_RC_VIDEO_FREQ			0xA00C
4500 #define GEN6_RC_CONTROL				0xA090
4501 #define   GEN6_RC_CTL_RC6pp_ENABLE		(1<<16)
4502 #define   GEN6_RC_CTL_RC6p_ENABLE		(1<<17)
4503 #define   GEN6_RC_CTL_RC6_ENABLE		(1<<18)
4504 #define   GEN6_RC_CTL_RC1e_ENABLE		(1<<20)
4505 #define   GEN6_RC_CTL_RC7_ENABLE		(1<<22)
4506 #define   GEN7_RC_CTL_TO_MODE			(1<<28)
4507 #define   GEN6_RC_CTL_EI_MODE(x)		((x)<<27)
4508 #define   GEN6_RC_CTL_HW_ENABLE			(1<<31)
4509 #define GEN6_RP_DOWN_TIMEOUT			0xA010
4510 #define GEN6_RP_INTERRUPT_LIMITS		0xA014
4511 #define GEN6_RPSTAT1				0xA01C
4512 #define   GEN6_CAGF_SHIFT			8
4513 #define   HSW_CAGF_SHIFT			7
4514 #define   GEN6_CAGF_MASK			(0x7f << GEN6_CAGF_SHIFT)
4515 #define   HSW_CAGF_MASK				(0x7f << HSW_CAGF_SHIFT)
4516 #define GEN6_RP_CONTROL				0xA024
4517 #define   GEN6_RP_MEDIA_TURBO			(1<<11)
4518 #define   GEN6_RP_MEDIA_MODE_MASK		(3<<9)
4519 #define   GEN6_RP_MEDIA_HW_TURBO_MODE		(3<<9)
4520 #define   GEN6_RP_MEDIA_HW_NORMAL_MODE		(2<<9)
4521 #define   GEN6_RP_MEDIA_HW_MODE			(1<<9)
4522 #define   GEN6_RP_MEDIA_SW_MODE			(0<<9)
4523 #define   GEN6_RP_MEDIA_IS_GFX			(1<<8)
4524 #define   GEN6_RP_ENABLE			(1<<7)
4525 #define   GEN6_RP_UP_IDLE_MIN			(0x1<<3)
4526 #define   GEN6_RP_UP_BUSY_AVG			(0x2<<3)
4527 #define   GEN6_RP_UP_BUSY_CONT			(0x4<<3)
4528 #define   GEN7_RP_DOWN_IDLE_AVG			(0x2<<0)
4529 #define   GEN6_RP_DOWN_IDLE_CONT		(0x1<<0)
4530 #define GEN6_RP_UP_THRESHOLD			0xA02C
4531 #define GEN6_RP_DOWN_THRESHOLD			0xA030
4532 #define GEN6_RP_CUR_UP_EI			0xA050
4533 #define   GEN6_CURICONT_MASK			0xffffff
4534 #define GEN6_RP_CUR_UP				0xA054
4535 #define   GEN6_CURBSYTAVG_MASK			0xffffff
4536 #define GEN6_RP_PREV_UP				0xA058
4537 #define GEN6_RP_CUR_DOWN_EI			0xA05C
4538 #define   GEN6_CURIAVG_MASK			0xffffff
4539 #define GEN6_RP_CUR_DOWN			0xA060
4540 #define GEN6_RP_PREV_DOWN			0xA064
4541 #define GEN6_RP_UP_EI				0xA068
4542 #define GEN6_RP_DOWN_EI				0xA06C
4543 #define GEN6_RP_IDLE_HYSTERSIS			0xA070
4544 #define GEN6_RC_STATE				0xA094
4545 #define GEN6_RC1_WAKE_RATE_LIMIT		0xA098
4546 #define GEN6_RC6_WAKE_RATE_LIMIT		0xA09C
4547 #define GEN6_RC6pp_WAKE_RATE_LIMIT		0xA0A0
4548 #define GEN6_RC_EVALUATION_INTERVAL		0xA0A8
4549 #define GEN6_RC_IDLE_HYSTERSIS			0xA0AC
4550 #define GEN6_RC_SLEEP				0xA0B0
4551 #define GEN6_RC1e_THRESHOLD			0xA0B4
4552 #define GEN6_RC6_THRESHOLD			0xA0B8
4553 #define GEN6_RC6p_THRESHOLD			0xA0BC
4554 #define GEN6_RC6pp_THRESHOLD			0xA0C0
4555 #define GEN6_PMINTRMSK				0xA168
4556 
4557 #define GEN6_PMISR				0x44020
4558 #define GEN6_PMIMR				0x44024 /* rps_lock */
4559 #define GEN6_PMIIR				0x44028
4560 #define GEN6_PMIER				0x4402C
4561 #define  GEN6_PM_MBOX_EVENT			(1<<25)
4562 #define  GEN6_PM_THERMAL_EVENT			(1<<24)
4563 #define  GEN6_PM_RP_DOWN_TIMEOUT		(1<<6)
4564 #define  GEN6_PM_RP_UP_THRESHOLD		(1<<5)
4565 #define  GEN6_PM_RP_DOWN_THRESHOLD		(1<<4)
4566 #define  GEN6_PM_RP_UP_EI_EXPIRED		(1<<2)
4567 #define  GEN6_PM_RP_DOWN_EI_EXPIRED		(1<<1)
4568 #define  GEN6_PM_RPS_EVENTS			(GEN6_PM_RP_UP_THRESHOLD | \
4569 						 GEN6_PM_RP_DOWN_THRESHOLD | \
4570 						 GEN6_PM_RP_DOWN_TIMEOUT)
4571 
4572 #define GEN6_GT_GFX_RC6_LOCKED			0x138104
4573 #define GEN6_GT_GFX_RC6				0x138108
4574 #define GEN6_GT_GFX_RC6p			0x13810C
4575 #define GEN6_GT_GFX_RC6pp			0x138110
4576 
4577 #define GEN6_PCODE_MAILBOX			0x138124
4578 #define   GEN6_PCODE_READY			(1<<31)
4579 #define   GEN6_READ_OC_PARAMS			0xc
4580 #define   GEN6_PCODE_WRITE_MIN_FREQ_TABLE	0x8
4581 #define   GEN6_PCODE_READ_MIN_FREQ_TABLE	0x9
4582 #define	  GEN6_PCODE_WRITE_RC6VIDS		0x4
4583 #define	  GEN6_PCODE_READ_RC6VIDS		0x5
4584 #define   GEN6_ENCODE_RC6_VID(mv)		(((mv) - 245) / 5)
4585 #define   GEN6_DECODE_RC6_VID(vids)		(((vids) * 5) + 245)
4586 #define GEN6_PCODE_DATA				0x138128
4587 #define   GEN6_PCODE_FREQ_IA_RATIO_SHIFT	8
4588 #define   GEN6_PCODE_FREQ_RING_RATIO_SHIFT	16
4589 
4590 #define GEN6_GT_CORE_STATUS		0x138060
4591 #define   GEN6_CORE_CPD_STATE_MASK	(7<<4)
4592 #define   GEN6_RCn_MASK			7
4593 #define   GEN6_RC0			0
4594 #define   GEN6_RC3			2
4595 #define   GEN6_RC6			3
4596 #define   GEN6_RC7			4
4597 
4598 #define GEN7_MISCCPCTL			(0x9424)
4599 #define   GEN7_DOP_CLOCK_GATE_ENABLE	(1<<0)
4600 
4601 /* IVYBRIDGE DPF */
4602 #define GEN7_L3CDERRST1			0xB008 /* L3CD Error Status 1 */
4603 #define   GEN7_L3CDERRST1_ROW_MASK	(0x7ff<<14)
4604 #define   GEN7_PARITY_ERROR_VALID	(1<<13)
4605 #define   GEN7_L3CDERRST1_BANK_MASK	(3<<11)
4606 #define   GEN7_L3CDERRST1_SUBBANK_MASK	(7<<8)
4607 #define GEN7_PARITY_ERROR_ROW(reg) \
4608 		((reg & GEN7_L3CDERRST1_ROW_MASK) >> 14)
4609 #define GEN7_PARITY_ERROR_BANK(reg) \
4610 		((reg & GEN7_L3CDERRST1_BANK_MASK) >> 11)
4611 #define GEN7_PARITY_ERROR_SUBBANK(reg) \
4612 		((reg & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
4613 #define   GEN7_L3CDERRST1_ENABLE	(1<<7)
4614 
4615 #define GEN7_L3LOG_BASE			0xB070
4616 #define GEN7_L3LOG_SIZE			0x80
4617 
4618 #define GEN7_HALF_SLICE_CHICKEN1	0xe100 /* IVB GT1 + VLV */
4619 #define GEN7_HALF_SLICE_CHICKEN1_GT2	0xf100
4620 #define   GEN7_MAX_PS_THREAD_DEP		(8<<12)
4621 #define   GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE	(1<<3)
4622 
4623 #define GEN7_ROW_CHICKEN2		0xe4f4
4624 #define GEN7_ROW_CHICKEN2_GT2		0xf4f4
4625 #define   DOP_CLOCK_GATING_DISABLE	(1<<0)
4626 
4627 #define G4X_AUD_VID_DID			(dev_priv->info->display_mmio_offset + 0x62020)
4628 #define INTEL_AUDIO_DEVCL		0x808629FB
4629 #define INTEL_AUDIO_DEVBLC		0x80862801
4630 #define INTEL_AUDIO_DEVCTG		0x80862802
4631 
4632 #define G4X_AUD_CNTL_ST			0x620B4
4633 #define G4X_ELDV_DEVCL_DEVBLC		(1 << 13)
4634 #define G4X_ELDV_DEVCTG			(1 << 14)
4635 #define G4X_ELD_ADDR			(0xf << 5)
4636 #define G4X_ELD_ACK			(1 << 4)
4637 #define G4X_HDMIW_HDMIEDID		0x6210C
4638 
4639 #define IBX_HDMIW_HDMIEDID_A		0xE2050
4640 #define IBX_HDMIW_HDMIEDID_B		0xE2150
4641 #define IBX_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
4642 					IBX_HDMIW_HDMIEDID_A, \
4643 					IBX_HDMIW_HDMIEDID_B)
4644 #define IBX_AUD_CNTL_ST_A		0xE20B4
4645 #define IBX_AUD_CNTL_ST_B		0xE21B4
4646 #define IBX_AUD_CNTL_ST(pipe) _PIPE(pipe, \
4647 					IBX_AUD_CNTL_ST_A, \
4648 					IBX_AUD_CNTL_ST_B)
4649 #define IBX_ELD_BUFFER_SIZE		(0x1f << 10)
4650 #define IBX_ELD_ADDRESS			(0x1f << 5)
4651 #define IBX_ELD_ACK			(1 << 4)
4652 #define IBX_AUD_CNTL_ST2		0xE20C0
4653 #define IBX_ELD_VALIDB			(1 << 0)
4654 #define IBX_CP_READYB			(1 << 1)
4655 
4656 #define CPT_HDMIW_HDMIEDID_A		0xE5050
4657 #define CPT_HDMIW_HDMIEDID_B		0xE5150
4658 #define CPT_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
4659 					CPT_HDMIW_HDMIEDID_A, \
4660 					CPT_HDMIW_HDMIEDID_B)
4661 #define CPT_AUD_CNTL_ST_A		0xE50B4
4662 #define CPT_AUD_CNTL_ST_B		0xE51B4
4663 #define CPT_AUD_CNTL_ST(pipe) _PIPE(pipe, \
4664 					CPT_AUD_CNTL_ST_A, \
4665 					CPT_AUD_CNTL_ST_B)
4666 #define CPT_AUD_CNTRL_ST2		0xE50C0
4667 
4668 /* These are the 4 32-bit write offset registers for each stream
4669  * output buffer.  It determines the offset from the
4670  * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
4671  */
4672 #define GEN7_SO_WRITE_OFFSET(n)		(0x5280 + (n) * 4)
4673 
4674 #define IBX_AUD_CONFIG_A			0xe2000
4675 #define IBX_AUD_CONFIG_B			0xe2100
4676 #define IBX_AUD_CFG(pipe) _PIPE(pipe, \
4677 					IBX_AUD_CONFIG_A, \
4678 					IBX_AUD_CONFIG_B)
4679 #define CPT_AUD_CONFIG_A			0xe5000
4680 #define CPT_AUD_CONFIG_B			0xe5100
4681 #define CPT_AUD_CFG(pipe) _PIPE(pipe, \
4682 					CPT_AUD_CONFIG_A, \
4683 					CPT_AUD_CONFIG_B)
4684 #define   AUD_CONFIG_N_VALUE_INDEX		(1 << 29)
4685 #define   AUD_CONFIG_N_PROG_ENABLE		(1 << 28)
4686 #define   AUD_CONFIG_UPPER_N_SHIFT		20
4687 #define   AUD_CONFIG_UPPER_N_VALUE		(0xff << 20)
4688 #define   AUD_CONFIG_LOWER_N_SHIFT		4
4689 #define   AUD_CONFIG_LOWER_N_VALUE		(0xfff << 4)
4690 #define   AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT	16
4691 #define   AUD_CONFIG_PIXEL_CLOCK_HDMI		(0xf << 16)
4692 #define   AUD_CONFIG_DISABLE_NCTS		(1 << 3)
4693 
4694 /* HSW Audio */
4695 #define   HSW_AUD_CONFIG_A		0x65000 /* Audio Configuration Transcoder A */
4696 #define   HSW_AUD_CONFIG_B		0x65100 /* Audio Configuration Transcoder B */
4697 #define   HSW_AUD_CFG(pipe) _PIPE(pipe, \
4698 					HSW_AUD_CONFIG_A, \
4699 					HSW_AUD_CONFIG_B)
4700 
4701 #define   HSW_AUD_MISC_CTRL_A		0x65010 /* Audio Misc Control Convert 1 */
4702 #define   HSW_AUD_MISC_CTRL_B		0x65110 /* Audio Misc Control Convert 2 */
4703 #define   HSW_AUD_MISC_CTRL(pipe) _PIPE(pipe, \
4704 					HSW_AUD_MISC_CTRL_A, \
4705 					HSW_AUD_MISC_CTRL_B)
4706 
4707 #define   HSW_AUD_DIP_ELD_CTRL_ST_A	0x650b4 /* Audio DIP and ELD Control State Transcoder A */
4708 #define   HSW_AUD_DIP_ELD_CTRL_ST_B	0x651b4 /* Audio DIP and ELD Control State Transcoder B */
4709 #define   HSW_AUD_DIP_ELD_CTRL(pipe) _PIPE(pipe, \
4710 					HSW_AUD_DIP_ELD_CTRL_ST_A, \
4711 					HSW_AUD_DIP_ELD_CTRL_ST_B)
4712 
4713 /* Audio Digital Converter */
4714 #define   HSW_AUD_DIG_CNVT_1		0x65080 /* Audio Converter 1 */
4715 #define   HSW_AUD_DIG_CNVT_2		0x65180 /* Audio Converter 1 */
4716 #define   AUD_DIG_CNVT(pipe) _PIPE(pipe, \
4717 					HSW_AUD_DIG_CNVT_1, \
4718 					HSW_AUD_DIG_CNVT_2)
4719 #define   DIP_PORT_SEL_MASK		0x3
4720 
4721 #define   HSW_AUD_EDID_DATA_A		0x65050
4722 #define   HSW_AUD_EDID_DATA_B		0x65150
4723 #define   HSW_AUD_EDID_DATA(pipe) _PIPE(pipe, \
4724 					HSW_AUD_EDID_DATA_A, \
4725 					HSW_AUD_EDID_DATA_B)
4726 
4727 #define   HSW_AUD_PIPE_CONV_CFG		0x6507c /* Audio pipe and converter configs */
4728 #define   HSW_AUD_PIN_ELD_CP_VLD	0x650c0 /* Audio ELD and CP Ready Status */
4729 #define   AUDIO_INACTIVE_C		(1<<11)
4730 #define   AUDIO_INACTIVE_B		(1<<7)
4731 #define   AUDIO_INACTIVE_A		(1<<3)
4732 #define   AUDIO_OUTPUT_ENABLE_A		(1<<2)
4733 #define   AUDIO_OUTPUT_ENABLE_B		(1<<6)
4734 #define   AUDIO_OUTPUT_ENABLE_C		(1<<10)
4735 #define   AUDIO_ELD_VALID_A		(1<<0)
4736 #define   AUDIO_ELD_VALID_B		(1<<4)
4737 #define   AUDIO_ELD_VALID_C		(1<<8)
4738 #define   AUDIO_CP_READY_A		(1<<1)
4739 #define   AUDIO_CP_READY_B		(1<<5)
4740 #define   AUDIO_CP_READY_C		(1<<9)
4741 
4742 /* HSW Power Wells */
4743 #define HSW_PWR_WELL_BIOS			0x45400 /* CTL1 */
4744 #define HSW_PWR_WELL_DRIVER			0x45404 /* CTL2 */
4745 #define HSW_PWR_WELL_KVMR			0x45408 /* CTL3 */
4746 #define HSW_PWR_WELL_DEBUG			0x4540C /* CTL4 */
4747 #define   HSW_PWR_WELL_ENABLE			(1<<31)
4748 #define   HSW_PWR_WELL_STATE			(1<<30)
4749 #define HSW_PWR_WELL_CTL5			0x45410
4750 #define   HSW_PWR_WELL_ENABLE_SINGLE_STEP	(1<<31)
4751 #define   HSW_PWR_WELL_PWR_GATE_OVERRIDE	(1<<20)
4752 #define   HSW_PWR_WELL_FORCE_ON			(1<<19)
4753 #define HSW_PWR_WELL_CTL6			0x45414
4754 
4755 /* Per-pipe DDI Function Control */
4756 #define TRANS_DDI_FUNC_CTL_A		0x60400
4757 #define TRANS_DDI_FUNC_CTL_B		0x61400
4758 #define TRANS_DDI_FUNC_CTL_C		0x62400
4759 #define TRANS_DDI_FUNC_CTL_EDP		0x6F400
4760 #define TRANS_DDI_FUNC_CTL(tran) _TRANSCODER(tran, TRANS_DDI_FUNC_CTL_A, \
4761 						   TRANS_DDI_FUNC_CTL_B)
4762 #define  TRANS_DDI_FUNC_ENABLE		(1<<31)
4763 /* Those bits are ignored by pipe EDP since it can only connect to DDI A */
4764 #define  TRANS_DDI_PORT_MASK		(7<<28)
4765 #define  TRANS_DDI_SELECT_PORT(x)	((x)<<28)
4766 #define  TRANS_DDI_PORT_NONE		(0<<28)
4767 #define  TRANS_DDI_MODE_SELECT_MASK	(7<<24)
4768 #define  TRANS_DDI_MODE_SELECT_HDMI	(0<<24)
4769 #define  TRANS_DDI_MODE_SELECT_DVI	(1<<24)
4770 #define  TRANS_DDI_MODE_SELECT_DP_SST	(2<<24)
4771 #define  TRANS_DDI_MODE_SELECT_DP_MST	(3<<24)
4772 #define  TRANS_DDI_MODE_SELECT_FDI	(4<<24)
4773 #define  TRANS_DDI_BPC_MASK		(7<<20)
4774 #define  TRANS_DDI_BPC_8		(0<<20)
4775 #define  TRANS_DDI_BPC_10		(1<<20)
4776 #define  TRANS_DDI_BPC_6		(2<<20)
4777 #define  TRANS_DDI_BPC_12		(3<<20)
4778 #define  TRANS_DDI_PVSYNC		(1<<17)
4779 #define  TRANS_DDI_PHSYNC		(1<<16)
4780 #define  TRANS_DDI_EDP_INPUT_MASK	(7<<12)
4781 #define  TRANS_DDI_EDP_INPUT_A_ON	(0<<12)
4782 #define  TRANS_DDI_EDP_INPUT_A_ONOFF	(4<<12)
4783 #define  TRANS_DDI_EDP_INPUT_B_ONOFF	(5<<12)
4784 #define  TRANS_DDI_EDP_INPUT_C_ONOFF	(6<<12)
4785 #define  TRANS_DDI_BFI_ENABLE		(1<<4)
4786 
4787 /* DisplayPort Transport Control */
4788 #define DP_TP_CTL_A			0x64040
4789 #define DP_TP_CTL_B			0x64140
4790 #define DP_TP_CTL(port) _PORT(port, DP_TP_CTL_A, DP_TP_CTL_B)
4791 #define  DP_TP_CTL_ENABLE			(1<<31)
4792 #define  DP_TP_CTL_MODE_SST			(0<<27)
4793 #define  DP_TP_CTL_MODE_MST			(1<<27)
4794 #define  DP_TP_CTL_ENHANCED_FRAME_ENABLE	(1<<18)
4795 #define  DP_TP_CTL_FDI_AUTOTRAIN		(1<<15)
4796 #define  DP_TP_CTL_LINK_TRAIN_MASK		(7<<8)
4797 #define  DP_TP_CTL_LINK_TRAIN_PAT1		(0<<8)
4798 #define  DP_TP_CTL_LINK_TRAIN_PAT2		(1<<8)
4799 #define  DP_TP_CTL_LINK_TRAIN_PAT3		(4<<8)
4800 #define  DP_TP_CTL_LINK_TRAIN_IDLE		(2<<8)
4801 #define  DP_TP_CTL_LINK_TRAIN_NORMAL		(3<<8)
4802 #define  DP_TP_CTL_SCRAMBLE_DISABLE		(1<<7)
4803 
4804 /* DisplayPort Transport Status */
4805 #define DP_TP_STATUS_A			0x64044
4806 #define DP_TP_STATUS_B			0x64144
4807 #define DP_TP_STATUS(port) _PORT(port, DP_TP_STATUS_A, DP_TP_STATUS_B)
4808 #define  DP_TP_STATUS_IDLE_DONE		(1<<25)
4809 #define  DP_TP_STATUS_AUTOTRAIN_DONE	(1<<12)
4810 
4811 /* DDI Buffer Control */
4812 #define DDI_BUF_CTL_A				0x64000
4813 #define DDI_BUF_CTL_B				0x64100
4814 #define DDI_BUF_CTL(port) _PORT(port, DDI_BUF_CTL_A, DDI_BUF_CTL_B)
4815 #define  DDI_BUF_CTL_ENABLE			(1<<31)
4816 #define  DDI_BUF_EMP_400MV_0DB_HSW		(0<<24)   /* Sel0 */
4817 #define  DDI_BUF_EMP_400MV_3_5DB_HSW		(1<<24)   /* Sel1 */
4818 #define  DDI_BUF_EMP_400MV_6DB_HSW		(2<<24)   /* Sel2 */
4819 #define  DDI_BUF_EMP_400MV_9_5DB_HSW		(3<<24)   /* Sel3 */
4820 #define  DDI_BUF_EMP_600MV_0DB_HSW		(4<<24)   /* Sel4 */
4821 #define  DDI_BUF_EMP_600MV_3_5DB_HSW		(5<<24)   /* Sel5 */
4822 #define  DDI_BUF_EMP_600MV_6DB_HSW		(6<<24)   /* Sel6 */
4823 #define  DDI_BUF_EMP_800MV_0DB_HSW		(7<<24)   /* Sel7 */
4824 #define  DDI_BUF_EMP_800MV_3_5DB_HSW		(8<<24)   /* Sel8 */
4825 #define  DDI_BUF_EMP_MASK			(0xf<<24)
4826 #define  DDI_BUF_PORT_REVERSAL			(1<<16)
4827 #define  DDI_BUF_IS_IDLE			(1<<7)
4828 #define  DDI_A_4_LANES				(1<<4)
4829 #define  DDI_PORT_WIDTH(width)			(((width) - 1) << 1)
4830 #define  DDI_INIT_DISPLAY_DETECTED		(1<<0)
4831 
4832 /* DDI Buffer Translations */
4833 #define DDI_BUF_TRANS_A				0x64E00
4834 #define DDI_BUF_TRANS_B				0x64E60
4835 #define DDI_BUF_TRANS(port) _PORT(port, DDI_BUF_TRANS_A, DDI_BUF_TRANS_B)
4836 
4837 /* Sideband Interface (SBI) is programmed indirectly, via
4838  * SBI_ADDR, which contains the register offset; and SBI_DATA,
4839  * which contains the payload */
4840 #define SBI_ADDR			0xC6000
4841 #define SBI_DATA			0xC6004
4842 #define SBI_CTL_STAT			0xC6008
4843 #define  SBI_CTL_DEST_ICLK		(0x0<<16)
4844 #define  SBI_CTL_DEST_MPHY		(0x1<<16)
4845 #define  SBI_CTL_OP_IORD		(0x2<<8)
4846 #define  SBI_CTL_OP_IOWR		(0x3<<8)
4847 #define  SBI_CTL_OP_CRRD		(0x6<<8)
4848 #define  SBI_CTL_OP_CRWR		(0x7<<8)
4849 #define  SBI_RESPONSE_FAIL		(0x1<<1)
4850 #define  SBI_RESPONSE_SUCCESS		(0x0<<1)
4851 #define  SBI_BUSY			(0x1<<0)
4852 #define  SBI_READY			(0x0<<0)
4853 
4854 /* SBI offsets */
4855 #define  SBI_SSCDIVINTPHASE6			0x0600
4856 #define   SBI_SSCDIVINTPHASE_DIVSEL_MASK	((0x7f)<<1)
4857 #define   SBI_SSCDIVINTPHASE_DIVSEL(x)		((x)<<1)
4858 #define   SBI_SSCDIVINTPHASE_INCVAL_MASK	((0x7f)<<8)
4859 #define   SBI_SSCDIVINTPHASE_INCVAL(x)		((x)<<8)
4860 #define   SBI_SSCDIVINTPHASE_DIR(x)		((x)<<15)
4861 #define   SBI_SSCDIVINTPHASE_PROPAGATE		(1<<0)
4862 #define  SBI_SSCCTL				0x020c
4863 #define  SBI_SSCCTL6				0x060C
4864 #define   SBI_SSCCTL_PATHALT			(1<<3)
4865 #define   SBI_SSCCTL_DISABLE			(1<<0)
4866 #define  SBI_SSCAUXDIV6				0x0610
4867 #define   SBI_SSCAUXDIV_FINALDIV2SEL(x)		((x)<<4)
4868 #define  SBI_DBUFF0				0x2a00
4869 #define   SBI_DBUFF0_ENABLE			(1<<0)
4870 
4871 /* LPT PIXCLK_GATE */
4872 #define PIXCLK_GATE			0xC6020
4873 #define  PIXCLK_GATE_UNGATE		(1<<0)
4874 #define  PIXCLK_GATE_GATE		(0<<0)
4875 
4876 /* SPLL */
4877 #define SPLL_CTL			0x46020
4878 #define  SPLL_PLL_ENABLE		(1<<31)
4879 #define  SPLL_PLL_SSC			(1<<28)
4880 #define  SPLL_PLL_NON_SSC		(2<<28)
4881 #define  SPLL_PLL_FREQ_810MHz		(0<<26)
4882 #define  SPLL_PLL_FREQ_1350MHz		(1<<26)
4883 
4884 /* WRPLL */
4885 #define WRPLL_CTL1			0x46040
4886 #define WRPLL_CTL2			0x46060
4887 #define  WRPLL_PLL_ENABLE		(1<<31)
4888 #define  WRPLL_PLL_SELECT_SSC		(0x01<<28)
4889 #define  WRPLL_PLL_SELECT_NON_SSC	(0x02<<28)
4890 #define  WRPLL_PLL_SELECT_LCPLL_2700	(0x03<<28)
4891 /* WRPLL divider programming */
4892 #define  WRPLL_DIVIDER_REFERENCE(x)	((x)<<0)
4893 #define  WRPLL_DIVIDER_POST(x)		((x)<<8)
4894 #define  WRPLL_DIVIDER_FEEDBACK(x)	((x)<<16)
4895 
4896 /* Port clock selection */
4897 #define PORT_CLK_SEL_A			0x46100
4898 #define PORT_CLK_SEL_B			0x46104
4899 #define PORT_CLK_SEL(port) _PORT(port, PORT_CLK_SEL_A, PORT_CLK_SEL_B)
4900 #define  PORT_CLK_SEL_LCPLL_2700	(0<<29)
4901 #define  PORT_CLK_SEL_LCPLL_1350	(1<<29)
4902 #define  PORT_CLK_SEL_LCPLL_810		(2<<29)
4903 #define  PORT_CLK_SEL_SPLL		(3<<29)
4904 #define  PORT_CLK_SEL_WRPLL1		(4<<29)
4905 #define  PORT_CLK_SEL_WRPLL2		(5<<29)
4906 #define  PORT_CLK_SEL_NONE		(7<<29)
4907 
4908 /* Transcoder clock selection */
4909 #define TRANS_CLK_SEL_A			0x46140
4910 #define TRANS_CLK_SEL_B			0x46144
4911 #define TRANS_CLK_SEL(tran) _TRANSCODER(tran, TRANS_CLK_SEL_A, TRANS_CLK_SEL_B)
4912 /* For each transcoder, we need to select the corresponding port clock */
4913 #define  TRANS_CLK_SEL_DISABLED		(0x0<<29)
4914 #define  TRANS_CLK_SEL_PORT(x)		((x+1)<<29)
4915 
4916 #define _TRANSA_MSA_MISC		0x60410
4917 #define _TRANSB_MSA_MISC		0x61410
4918 #define TRANS_MSA_MISC(tran) _TRANSCODER(tran, _TRANSA_MSA_MISC, \
4919 					       _TRANSB_MSA_MISC)
4920 #define  TRANS_MSA_SYNC_CLK		(1<<0)
4921 #define  TRANS_MSA_6_BPC		(0<<5)
4922 #define  TRANS_MSA_8_BPC		(1<<5)
4923 #define  TRANS_MSA_10_BPC		(2<<5)
4924 #define  TRANS_MSA_12_BPC		(3<<5)
4925 #define  TRANS_MSA_16_BPC		(4<<5)
4926 
4927 /* LCPLL Control */
4928 #define LCPLL_CTL			0x130040
4929 #define  LCPLL_PLL_DISABLE		(1<<31)
4930 #define  LCPLL_PLL_LOCK			(1<<30)
4931 #define  LCPLL_CLK_FREQ_MASK		(3<<26)
4932 #define  LCPLL_CLK_FREQ_450		(0<<26)
4933 #define  LCPLL_CD_CLOCK_DISABLE		(1<<25)
4934 #define  LCPLL_CD2X_CLOCK_DISABLE	(1<<23)
4935 #define  LCPLL_CD_SOURCE_FCLK		(1<<21)
4936 
4937 /* Pipe WM_LINETIME - watermark line time */
4938 #define PIPE_WM_LINETIME_A		0x45270
4939 #define PIPE_WM_LINETIME_B		0x45274
4940 #define PIPE_WM_LINETIME(pipe) _PIPE(pipe, PIPE_WM_LINETIME_A, \
4941 					   PIPE_WM_LINETIME_B)
4942 #define   PIPE_WM_LINETIME_MASK			(0x1ff)
4943 #define   PIPE_WM_LINETIME_TIME(x)		((x))
4944 #define   PIPE_WM_LINETIME_IPS_LINETIME_MASK	(0x1ff<<16)
4945 #define   PIPE_WM_LINETIME_IPS_LINETIME(x)	((x)<<16)
4946 
4947 /* SFUSE_STRAP */
4948 #define SFUSE_STRAP			0xc2014
4949 #define  SFUSE_STRAP_DDIB_DETECTED	(1<<2)
4950 #define  SFUSE_STRAP_DDIC_DETECTED	(1<<1)
4951 #define  SFUSE_STRAP_DDID_DETECTED	(1<<0)
4952 
4953 #define WM_MISC				0x45260
4954 #define  WM_MISC_DATA_PARTITION_5_6	(1 << 0)
4955 
4956 #define WM_DBG				0x45280
4957 #define  WM_DBG_DISALLOW_MULTIPLE_LP	(1<<0)
4958 #define  WM_DBG_DISALLOW_MAXFIFO	(1<<1)
4959 #define  WM_DBG_DISALLOW_SPRITE		(1<<2)
4960 
4961 /* pipe CSC */
4962 #define _PIPE_A_CSC_COEFF_RY_GY	0x49010
4963 #define _PIPE_A_CSC_COEFF_BY	0x49014
4964 #define _PIPE_A_CSC_COEFF_RU_GU	0x49018
4965 #define _PIPE_A_CSC_COEFF_BU	0x4901c
4966 #define _PIPE_A_CSC_COEFF_RV_GV	0x49020
4967 #define _PIPE_A_CSC_COEFF_BV	0x49024
4968 #define _PIPE_A_CSC_MODE	0x49028
4969 #define   CSC_BLACK_SCREEN_OFFSET	(1 << 2)
4970 #define   CSC_POSITION_BEFORE_GAMMA	(1 << 1)
4971 #define   CSC_MODE_YUV_TO_RGB		(1 << 0)
4972 #define _PIPE_A_CSC_PREOFF_HI	0x49030
4973 #define _PIPE_A_CSC_PREOFF_ME	0x49034
4974 #define _PIPE_A_CSC_PREOFF_LO	0x49038
4975 #define _PIPE_A_CSC_POSTOFF_HI	0x49040
4976 #define _PIPE_A_CSC_POSTOFF_ME	0x49044
4977 #define _PIPE_A_CSC_POSTOFF_LO	0x49048
4978 
4979 #define _PIPE_B_CSC_COEFF_RY_GY	0x49110
4980 #define _PIPE_B_CSC_COEFF_BY	0x49114
4981 #define _PIPE_B_CSC_COEFF_RU_GU	0x49118
4982 #define _PIPE_B_CSC_COEFF_BU	0x4911c
4983 #define _PIPE_B_CSC_COEFF_RV_GV	0x49120
4984 #define _PIPE_B_CSC_COEFF_BV	0x49124
4985 #define _PIPE_B_CSC_MODE	0x49128
4986 #define _PIPE_B_CSC_PREOFF_HI	0x49130
4987 #define _PIPE_B_CSC_PREOFF_ME	0x49134
4988 #define _PIPE_B_CSC_PREOFF_LO	0x49138
4989 #define _PIPE_B_CSC_POSTOFF_HI	0x49140
4990 #define _PIPE_B_CSC_POSTOFF_ME	0x49144
4991 #define _PIPE_B_CSC_POSTOFF_LO	0x49148
4992 
4993 #define PIPE_CSC_COEFF_RY_GY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
4994 #define PIPE_CSC_COEFF_BY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
4995 #define PIPE_CSC_COEFF_RU_GU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
4996 #define PIPE_CSC_COEFF_BU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
4997 #define PIPE_CSC_COEFF_RV_GV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
4998 #define PIPE_CSC_COEFF_BV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
4999 #define PIPE_CSC_MODE(pipe) _PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
5000 #define PIPE_CSC_PREOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
5001 #define PIPE_CSC_PREOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
5002 #define PIPE_CSC_PREOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
5003 #define PIPE_CSC_POSTOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
5004 #define PIPE_CSC_POSTOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
5005 #define PIPE_CSC_POSTOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
5006 
5007 #endif /* _I915_REG_H_ */
5008