1 /*- 2 * Copyright (c) 2002 Orion Hodson <orion@freebsd.org> 3 * All rights reserved. 4 * 5 * Redistribution and use in source and binary forms, with or without 6 * modification, are permitted provided that the following conditions 7 * are met: 8 * 1. Redistributions of source code must retain the above copyright 9 * notice, this list of conditions and the following disclaimer. 10 * 2. Redistributions in binary form must reproduce the above copyright 11 * notice, this list of conditions and the following disclaimer in the 12 * documentation and/or other materials provided with the distribution. 13 * 14 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND 15 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 16 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 17 * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE 18 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 19 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 20 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 21 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHERIN CONTRACT, STRICT 22 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 23 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THEPOSSIBILITY OF 24 * SUCH DAMAGE. 25 * 26 * $FreeBSD: src/sys/dev/sound/pci/via8233.h,v 1.4 2005/01/06 01:43:19 imp Exp $ 27 * $DragonFly: src/sys/dev/sound/pci/via8233.h,v 1.3 2007/01/04 21:47:02 corecode Exp $ 28 */ 29 30 #ifndef _SYS_SOUND_PCI_VIA8233_H_ 31 #define _SYS_SOUND_PCI_VIA8233_H_ 32 33 /* 34 * VIA Technologies VT8233 Southbridge Audio Driver 35 * 36 * Documentation sources: 37 * 38 * o V8233C specs. from VIA, gratefully received under NDA. 39 * o AC97 R2.2 specs. 40 * o ALSA driver (very useful comments) 41 */ 42 43 #define VIA_PCI_SPDIF 0x49 44 #define VIA_SPDIF_EN 0x08 45 46 #define VIA_DXS0_BASE 0x00 47 #define VIA_DXS1_BASE 0x10 48 #define VIA_DXS2_BASE 0x20 49 #define VIA_DXS3_BASE 0x30 50 #define VIA_DXS_BASE(n) (0x10 * (n)) 51 #define BASE_IS_VIA_DXS_REG(x) ((x) <= VIA_DXS3_BASE) 52 53 #define VIA8233_RP_DXS_LVOL 0x02 54 #define VIA8233_RP_DXS_RVOL 0x03 55 #define VIA8233_DXS_MUTE 0x3f 56 #define VIA8233_RP_DXS_RATEFMT 0x08 57 #define VIA8233_DXS_STOP_INDEX 0xff000000 58 #define VIA8233_DXS_RATEFMT_48K 0x000fffff 59 #define VIA8233_DXS_RATEFMT_STEREO 0x00100000 60 #define VIA8233_DXS_RATEFMT_16BIT 0x00200000 61 62 #define VIA_PCI_ACLINK_STAT 0x40 63 # define VIA_PCI_ACLINK_C11_READY 0x20 64 # define VIA_PCI_ACLINK_C10_READY 0x10 65 # define VIA_PCI_ACLINK_C01_READY 0x04 66 # define VIA_PCI_ACLINK_LOW_POWER 0x02 67 # define VIA_PCI_ACLINK_C00_READY 0x01 68 69 #define VIA_PCI_ACLINK_CTRL 0x41 70 # define VIA_PCI_ACLINK_EN 0x80 71 # define VIA_PCI_ACLINK_NRST 0x40 72 # define VIA_PCI_ACLINK_SYNC 0x20 73 # define VIA_PCI_ACLINK_SERIAL 0x10 74 # define VIA_PCI_ACLINK_VRATE 0x08 75 # define VIA_PCI_ACLINK_SGD 0x04 76 # define VIA_PCI_ACLINK_DESIRED (VIA_PCI_ACLINK_EN | \ 77 VIA_PCI_ACLINK_NRST | \ 78 VIA_PCI_ACLINK_VRATE | \ 79 VIA_PCI_ACLINK_SGD) 80 81 #define VIA_MC_SGD_STATUS 0x40 82 #define VIA_WR0_SGD_STATUS 0x60 83 #define VIA_WR1_SGD_STATUS 0x70 84 # define SGD_STATUS_ACTIVE 0x80 85 # define SGD_STATUS_AT_STOP 0x40 86 # define SGD_STATUS_TRIGGER_Q 0x08 87 # define SGD_STATUS_STOP_I_S 0x04 88 # define SGD_STATUS_EOL 0x02 89 # define SGD_STATUS_FLAG 0x01 90 # define SGD_STATUS_INTR (SGD_STATUS_EOL | SGD_STATUS_FLAG) 91 92 #define VIA_WR_BASE(n) (0x60 + (n) * 0x10) 93 94 #define VIA_MC_SGD_CONTROL 0x41 95 #define VIA_WR0_SGD_CONTROL 0x61 96 #define VIA_WR1_SGD_CONTROL 0x71 97 # define SGD_CONTROL_START 0x80 98 # define SGD_CONTROL_STOP 0x40 99 # define SGD_CONTROL_AUTOSTART 0x20 100 # define SGD_CONTROL_PAUSE 0x08 101 # define SGD_CONTROL_I_STOP 0x04 102 # define SGD_CONTROL_I_EOL 0x02 103 # define SGD_CONTROL_I_FLAG 0x01 104 105 #define VIA_MC_SGD_FORMAT 0x42 106 # define MC_SGD_16BIT 0x80 107 # define MC_SGD_8BIT 0x00 108 # define MC_SGD_CHANNELS(x) (((x)& 0x07) << 4) 109 110 #define VIA_WR0_SGD_FORMAT 0x62 111 #define VIA_WR1_SGD_FORMAT 0x72 112 #define VIA_WR_RP_SGD_FORMAT 0x02 113 # define WR_FIFO_ENABLE 0x40 114 115 #define VIA_WR0_SGD_INPUT 0x63 116 #define VIA_WR1_SGD_INPUT 0x73 117 # define WR_LINE_IN 0x00 118 # define WR_MIC_IN 0x04 119 # define WR_PRIMARY_CODEC 0x00 120 # define WR_SECONDARY_CODEC1 0x01 121 # define WR_SECONDARY_CODEC2 0x02 122 # define WR_SECONDARY_CODEC3 0x03 123 124 #define VIA_MC_TABLE_PTR_BASE 0x44 125 #define VIA_WR0_TABLE_PTR_BASE 0x64 126 #define VIA_WR1_TABLE_PTR_BASE 0x74 127 128 #define VIA_MC_SLOT_SELECT 0x48 129 # define SLOT3(x) (x) 130 # define SLOT4(x) ((x) << 4) 131 # define SLOT7(x) ((x) << 8) 132 # define SLOT8(x) ((x) << 12) 133 # define SLOT6(x) ((x) << 16) 134 # define SLOT9(x) ((x) << 20) 135 136 #define VIA_MC_CURRENT_COUNT 0x4c 137 138 #define VIA_WR0_FORMAT 0x68 139 #define VIA_WR1_FORMAT 0x78 140 # define WR_FORMAT_STOP_INDEX 0xff000000 141 # define WR_FORMAT_STEREO 0x00100000 142 # define WR_FORMAT_16BIT 0x00200000 143 144 /* Relative offsets */ 145 #define VIA_RP_STATUS 0x00 146 #define VIA_RP_CONTROL 0x01 147 #define VIA_RP_TABLE_PTR 0x04 148 #define VIA_RP_CURRENT_COUNT 0x0c 149 150 #define VIA_AC97_CONTROL 0x80 151 # define VIA_AC97_CODECID11 0xc0000000 152 # define VIA_AC97_CODECID10 0x80000000 153 # define VIA_AC97_CODECID01 0x40000000 154 # define VIA_AC97_CODEC11_VALID 0x20000000 155 # define VIA_AC97_CODEC10_VALID 0x10000000 156 # define VIA_AC97_CODEC01_VALID 0x08000000 157 # define VIA_AC97_CODEC00_VALID 0x02000000 158 # define VIA_AC97_BUSY 0x01000000 159 # define VIA_AC97_READ 0x00800000 160 # define VIA_AC97_INDEX(x) ((x) << 16) 161 # define VIA_AC97_DATA(x) ((x) & 0xffff) 162 163 #define VIA_CODEC_BUSY 0x01000000 164 #define VIA_CODEC_PRIVALID 0x02000000 165 #define VIA_CODEC_INDEX(x) ((x)<<16) 166 167 #endif /* SYS_SOUND_PCI_VIA8233_H_ */ 168