1 //===- AArch64AsmPrinter.cpp - AArch64 LLVM assembly writer ---------------===//
2 //
3 // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4 // See https://llvm.org/LICENSE.txt for license information.
5 // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
6 //
7 //===----------------------------------------------------------------------===//
8 //
9 // This file contains a printer that converts from our internal representation
10 // of machine-dependent LLVM code to the AArch64 assembly language.
11 //
12 //===----------------------------------------------------------------------===//
13 
14 #include "AArch64.h"
15 #include "AArch64MCInstLower.h"
16 #include "AArch64MachineFunctionInfo.h"
17 #include "AArch64RegisterInfo.h"
18 #include "AArch64Subtarget.h"
19 #include "AArch64TargetObjectFile.h"
20 #include "MCTargetDesc/AArch64AddressingModes.h"
21 #include "MCTargetDesc/AArch64InstPrinter.h"
22 #include "MCTargetDesc/AArch64MCExpr.h"
23 #include "MCTargetDesc/AArch64MCTargetDesc.h"
24 #include "MCTargetDesc/AArch64TargetStreamer.h"
25 #include "TargetInfo/AArch64TargetInfo.h"
26 #include "Utils/AArch64BaseInfo.h"
27 #include "llvm/ADT/SmallString.h"
28 #include "llvm/ADT/SmallVector.h"
29 #include "llvm/ADT/StringRef.h"
30 #include "llvm/ADT/Triple.h"
31 #include "llvm/ADT/Twine.h"
32 #include "llvm/BinaryFormat/COFF.h"
33 #include "llvm/BinaryFormat/ELF.h"
34 #include "llvm/CodeGen/AsmPrinter.h"
35 #include "llvm/CodeGen/MachineBasicBlock.h"
36 #include "llvm/CodeGen/MachineFunction.h"
37 #include "llvm/CodeGen/MachineInstr.h"
38 #include "llvm/CodeGen/MachineJumpTableInfo.h"
39 #include "llvm/CodeGen/MachineModuleInfoImpls.h"
40 #include "llvm/CodeGen/MachineOperand.h"
41 #include "llvm/CodeGen/StackMaps.h"
42 #include "llvm/CodeGen/TargetRegisterInfo.h"
43 #include "llvm/IR/DataLayout.h"
44 #include "llvm/IR/DebugInfoMetadata.h"
45 #include "llvm/MC/MCAsmInfo.h"
46 #include "llvm/MC/MCContext.h"
47 #include "llvm/MC/MCInst.h"
48 #include "llvm/MC/MCInstBuilder.h"
49 #include "llvm/MC/MCSectionELF.h"
50 #include "llvm/MC/MCStreamer.h"
51 #include "llvm/MC/MCSymbol.h"
52 #include "llvm/Support/Casting.h"
53 #include "llvm/Support/ErrorHandling.h"
54 #include "llvm/Support/TargetRegistry.h"
55 #include "llvm/Support/raw_ostream.h"
56 #include "llvm/Target/TargetMachine.h"
57 #include <algorithm>
58 #include <cassert>
59 #include <cstdint>
60 #include <map>
61 #include <memory>
62 
63 using namespace llvm;
64 
65 #define DEBUG_TYPE "asm-printer"
66 
67 namespace {
68 
69 class AArch64AsmPrinter : public AsmPrinter {
70   AArch64MCInstLower MCInstLowering;
71   StackMaps SM;
72   const AArch64Subtarget *STI;
73 
74 public:
75   AArch64AsmPrinter(TargetMachine &TM, std::unique_ptr<MCStreamer> Streamer)
76       : AsmPrinter(TM, std::move(Streamer)), MCInstLowering(OutContext, *this),
77         SM(*this) {}
78 
79   StringRef getPassName() const override { return "AArch64 Assembly Printer"; }
80 
81   /// Wrapper for MCInstLowering.lowerOperand() for the
82   /// tblgen'erated pseudo lowering.
83   bool lowerOperand(const MachineOperand &MO, MCOperand &MCOp) const {
84     return MCInstLowering.lowerOperand(MO, MCOp);
85   }
86 
87   void EmitJumpTableInfo() override;
88   void emitJumpTableEntry(const MachineJumpTableInfo *MJTI,
89                           const MachineBasicBlock *MBB, unsigned JTI);
90 
91   void LowerJumpTableDestSmall(MCStreamer &OutStreamer, const MachineInstr &MI);
92 
93   void LowerSTACKMAP(MCStreamer &OutStreamer, StackMaps &SM,
94                      const MachineInstr &MI);
95   void LowerPATCHPOINT(MCStreamer &OutStreamer, StackMaps &SM,
96                        const MachineInstr &MI);
97 
98   void LowerPATCHABLE_FUNCTION_ENTER(const MachineInstr &MI);
99   void LowerPATCHABLE_FUNCTION_EXIT(const MachineInstr &MI);
100   void LowerPATCHABLE_TAIL_CALL(const MachineInstr &MI);
101 
102   std::map<std::pair<unsigned, uint32_t>, MCSymbol *> HwasanMemaccessSymbols;
103   void LowerHWASAN_CHECK_MEMACCESS(const MachineInstr &MI);
104   void EmitHwasanMemaccessSymbols(Module &M);
105 
106   void EmitSled(const MachineInstr &MI, SledKind Kind);
107 
108   /// tblgen'erated driver function for lowering simple MI->MC
109   /// pseudo instructions.
110   bool emitPseudoExpansionLowering(MCStreamer &OutStreamer,
111                                    const MachineInstr *MI);
112 
113   void EmitInstruction(const MachineInstr *MI) override;
114 
115   void getAnalysisUsage(AnalysisUsage &AU) const override {
116     AsmPrinter::getAnalysisUsage(AU);
117     AU.setPreservesAll();
118   }
119 
120   bool runOnMachineFunction(MachineFunction &MF) override {
121     AArch64FI = MF.getInfo<AArch64FunctionInfo>();
122     STI = static_cast<const AArch64Subtarget*>(&MF.getSubtarget());
123 
124     SetupMachineFunction(MF);
125 
126     if (STI->isTargetCOFF()) {
127       bool Internal = MF.getFunction().hasInternalLinkage();
128       COFF::SymbolStorageClass Scl = Internal ? COFF::IMAGE_SYM_CLASS_STATIC
129                                               : COFF::IMAGE_SYM_CLASS_EXTERNAL;
130       int Type =
131         COFF::IMAGE_SYM_DTYPE_FUNCTION << COFF::SCT_COMPLEX_TYPE_SHIFT;
132 
133       OutStreamer->BeginCOFFSymbolDef(CurrentFnSym);
134       OutStreamer->EmitCOFFSymbolStorageClass(Scl);
135       OutStreamer->EmitCOFFSymbolType(Type);
136       OutStreamer->EndCOFFSymbolDef();
137     }
138 
139     // Emit the rest of the function body.
140     EmitFunctionBody();
141 
142     // Emit the XRay table for this function.
143     emitXRayTable();
144 
145     // We didn't modify anything.
146     return false;
147   }
148 
149 private:
150   void printOperand(const MachineInstr *MI, unsigned OpNum, raw_ostream &O);
151   bool printAsmMRegister(const MachineOperand &MO, char Mode, raw_ostream &O);
152   bool printAsmRegInClass(const MachineOperand &MO,
153                           const TargetRegisterClass *RC, bool isVector,
154                           raw_ostream &O);
155 
156   bool PrintAsmOperand(const MachineInstr *MI, unsigned OpNum,
157                        const char *ExtraCode, raw_ostream &O) override;
158   bool PrintAsmMemoryOperand(const MachineInstr *MI, unsigned OpNum,
159                              const char *ExtraCode, raw_ostream &O) override;
160 
161   void PrintDebugValueComment(const MachineInstr *MI, raw_ostream &OS);
162 
163   void EmitFunctionBodyEnd() override;
164 
165   MCSymbol *GetCPISymbol(unsigned CPID) const override;
166   void EmitEndOfAsmFile(Module &M) override;
167 
168   AArch64FunctionInfo *AArch64FI = nullptr;
169 
170   /// Emit the LOHs contained in AArch64FI.
171   void EmitLOHs();
172 
173   /// Emit instruction to set float register to zero.
174   void EmitFMov0(const MachineInstr &MI);
175 
176   using MInstToMCSymbol = std::map<const MachineInstr *, MCSymbol *>;
177 
178   MInstToMCSymbol LOHInstToLabel;
179 };
180 
181 } // end anonymous namespace
182 
183 void AArch64AsmPrinter::LowerPATCHABLE_FUNCTION_ENTER(const MachineInstr &MI)
184 {
185   EmitSled(MI, SledKind::FUNCTION_ENTER);
186 }
187 
188 void AArch64AsmPrinter::LowerPATCHABLE_FUNCTION_EXIT(const MachineInstr &MI)
189 {
190   EmitSled(MI, SledKind::FUNCTION_EXIT);
191 }
192 
193 void AArch64AsmPrinter::LowerPATCHABLE_TAIL_CALL(const MachineInstr &MI)
194 {
195   EmitSled(MI, SledKind::TAIL_CALL);
196 }
197 
198 void AArch64AsmPrinter::EmitSled(const MachineInstr &MI, SledKind Kind)
199 {
200   static const int8_t NoopsInSledCount = 7;
201   // We want to emit the following pattern:
202   //
203   // .Lxray_sled_N:
204   //   ALIGN
205   //   B #32
206   //   ; 7 NOP instructions (28 bytes)
207   // .tmpN
208   //
209   // We need the 28 bytes (7 instructions) because at runtime, we'd be patching
210   // over the full 32 bytes (8 instructions) with the following pattern:
211   //
212   //   STP X0, X30, [SP, #-16]! ; push X0 and the link register to the stack
213   //   LDR W0, #12 ; W0 := function ID
214   //   LDR X16,#12 ; X16 := addr of __xray_FunctionEntry or __xray_FunctionExit
215   //   BLR X16 ; call the tracing trampoline
216   //   ;DATA: 32 bits of function ID
217   //   ;DATA: lower 32 bits of the address of the trampoline
218   //   ;DATA: higher 32 bits of the address of the trampoline
219   //   LDP X0, X30, [SP], #16 ; pop X0 and the link register from the stack
220   //
221   OutStreamer->EmitCodeAlignment(4);
222   auto CurSled = OutContext.createTempSymbol("xray_sled_", true);
223   OutStreamer->EmitLabel(CurSled);
224   auto Target = OutContext.createTempSymbol();
225 
226   // Emit "B #32" instruction, which jumps over the next 28 bytes.
227   // The operand has to be the number of 4-byte instructions to jump over,
228   // including the current instruction.
229   EmitToStreamer(*OutStreamer, MCInstBuilder(AArch64::B).addImm(8));
230 
231   for (int8_t I = 0; I < NoopsInSledCount; I++)
232     EmitToStreamer(*OutStreamer, MCInstBuilder(AArch64::HINT).addImm(0));
233 
234   OutStreamer->EmitLabel(Target);
235   recordSled(CurSled, MI, Kind);
236 }
237 
238 void AArch64AsmPrinter::LowerHWASAN_CHECK_MEMACCESS(const MachineInstr &MI) {
239   unsigned Reg = MI.getOperand(0).getReg();
240   uint32_t AccessInfo = MI.getOperand(1).getImm();
241   MCSymbol *&Sym = HwasanMemaccessSymbols[{Reg, AccessInfo}];
242   if (!Sym) {
243     // FIXME: Make this work on non-ELF.
244     if (!TM.getTargetTriple().isOSBinFormatELF())
245       report_fatal_error("llvm.hwasan.check.memaccess only supported on ELF");
246 
247     std::string SymName = "__hwasan_check_x" + utostr(Reg - AArch64::X0) + "_" +
248                           utostr(AccessInfo);
249     Sym = OutContext.getOrCreateSymbol(SymName);
250   }
251 
252   EmitToStreamer(*OutStreamer,
253                  MCInstBuilder(AArch64::BL)
254                      .addExpr(MCSymbolRefExpr::create(Sym, OutContext)));
255 }
256 
257 void AArch64AsmPrinter::EmitHwasanMemaccessSymbols(Module &M) {
258   if (HwasanMemaccessSymbols.empty())
259     return;
260 
261   const Triple &TT = TM.getTargetTriple();
262   assert(TT.isOSBinFormatELF());
263   std::unique_ptr<MCSubtargetInfo> STI(
264       TM.getTarget().createMCSubtargetInfo(TT.str(), "", ""));
265 
266   MCSymbol *HwasanTagMismatchSym =
267       OutContext.getOrCreateSymbol("__hwasan_tag_mismatch");
268 
269   const MCSymbolRefExpr *HwasanTagMismatchRef =
270       MCSymbolRefExpr::create(HwasanTagMismatchSym, OutContext);
271 
272   for (auto &P : HwasanMemaccessSymbols) {
273     unsigned Reg = P.first.first;
274     uint32_t AccessInfo = P.first.second;
275     MCSymbol *Sym = P.second;
276 
277     OutStreamer->SwitchSection(OutContext.getELFSection(
278         ".text.hot", ELF::SHT_PROGBITS,
279         ELF::SHF_EXECINSTR | ELF::SHF_ALLOC | ELF::SHF_GROUP, 0,
280         Sym->getName()));
281 
282     OutStreamer->EmitSymbolAttribute(Sym, MCSA_ELF_TypeFunction);
283     OutStreamer->EmitSymbolAttribute(Sym, MCSA_Weak);
284     OutStreamer->EmitSymbolAttribute(Sym, MCSA_Hidden);
285     OutStreamer->EmitLabel(Sym);
286 
287     OutStreamer->EmitInstruction(MCInstBuilder(AArch64::UBFMXri)
288                                      .addReg(AArch64::X16)
289                                      .addReg(Reg)
290                                      .addImm(4)
291                                      .addImm(55),
292                                  *STI);
293     OutStreamer->EmitInstruction(MCInstBuilder(AArch64::LDRBBroX)
294                                      .addReg(AArch64::W16)
295                                      .addReg(AArch64::X9)
296                                      .addReg(AArch64::X16)
297                                      .addImm(0)
298                                      .addImm(0),
299                                  *STI);
300     OutStreamer->EmitInstruction(
301         MCInstBuilder(AArch64::SUBSXrs)
302             .addReg(AArch64::XZR)
303             .addReg(AArch64::X16)
304             .addReg(Reg)
305             .addImm(AArch64_AM::getShifterImm(AArch64_AM::LSR, 56)),
306         *STI);
307     MCSymbol *HandlePartialSym = OutContext.createTempSymbol();
308     OutStreamer->EmitInstruction(
309         MCInstBuilder(AArch64::Bcc)
310             .addImm(AArch64CC::NE)
311             .addExpr(MCSymbolRefExpr::create(HandlePartialSym, OutContext)),
312         *STI);
313     MCSymbol *ReturnSym = OutContext.createTempSymbol();
314     OutStreamer->EmitLabel(ReturnSym);
315     OutStreamer->EmitInstruction(
316         MCInstBuilder(AArch64::RET).addReg(AArch64::LR), *STI);
317 
318     OutStreamer->EmitLabel(HandlePartialSym);
319     OutStreamer->EmitInstruction(MCInstBuilder(AArch64::SUBSWri)
320                                      .addReg(AArch64::WZR)
321                                      .addReg(AArch64::W16)
322                                      .addImm(15)
323                                      .addImm(0),
324                                  *STI);
325     MCSymbol *HandleMismatchSym = OutContext.createTempSymbol();
326     OutStreamer->EmitInstruction(
327         MCInstBuilder(AArch64::Bcc)
328             .addImm(AArch64CC::HI)
329             .addExpr(MCSymbolRefExpr::create(HandleMismatchSym, OutContext)),
330         *STI);
331 
332     OutStreamer->EmitInstruction(
333         MCInstBuilder(AArch64::ANDXri)
334             .addReg(AArch64::X17)
335             .addReg(Reg)
336             .addImm(AArch64_AM::encodeLogicalImmediate(0xf, 64)),
337         *STI);
338     unsigned Size = 1 << (AccessInfo & 0xf);
339     if (Size != 1)
340       OutStreamer->EmitInstruction(MCInstBuilder(AArch64::ADDXri)
341                                        .addReg(AArch64::X17)
342                                        .addReg(AArch64::X17)
343                                        .addImm(Size - 1)
344                                        .addImm(0),
345                                    *STI);
346     OutStreamer->EmitInstruction(MCInstBuilder(AArch64::SUBSWrs)
347                                      .addReg(AArch64::WZR)
348                                      .addReg(AArch64::W16)
349                                      .addReg(AArch64::W17)
350                                      .addImm(0),
351                                  *STI);
352     OutStreamer->EmitInstruction(
353         MCInstBuilder(AArch64::Bcc)
354             .addImm(AArch64CC::LS)
355             .addExpr(MCSymbolRefExpr::create(HandleMismatchSym, OutContext)),
356         *STI);
357 
358     OutStreamer->EmitInstruction(
359         MCInstBuilder(AArch64::ORRXri)
360             .addReg(AArch64::X16)
361             .addReg(Reg)
362             .addImm(AArch64_AM::encodeLogicalImmediate(0xf, 64)),
363         *STI);
364     OutStreamer->EmitInstruction(MCInstBuilder(AArch64::LDRBBui)
365                                      .addReg(AArch64::W16)
366                                      .addReg(AArch64::X16)
367                                      .addImm(0),
368                                  *STI);
369     OutStreamer->EmitInstruction(
370         MCInstBuilder(AArch64::SUBSXrs)
371             .addReg(AArch64::XZR)
372             .addReg(AArch64::X16)
373             .addReg(Reg)
374             .addImm(AArch64_AM::getShifterImm(AArch64_AM::LSR, 56)),
375         *STI);
376     OutStreamer->EmitInstruction(
377         MCInstBuilder(AArch64::Bcc)
378             .addImm(AArch64CC::EQ)
379             .addExpr(MCSymbolRefExpr::create(ReturnSym, OutContext)),
380         *STI);
381 
382     OutStreamer->EmitLabel(HandleMismatchSym);
383     OutStreamer->EmitInstruction(MCInstBuilder(AArch64::STPXpre)
384                                      .addReg(AArch64::SP)
385                                      .addReg(AArch64::X0)
386                                      .addReg(AArch64::X1)
387                                      .addReg(AArch64::SP)
388                                      .addImm(-32),
389                                  *STI);
390     OutStreamer->EmitInstruction(MCInstBuilder(AArch64::STPXi)
391                                      .addReg(AArch64::FP)
392                                      .addReg(AArch64::LR)
393                                      .addReg(AArch64::SP)
394                                      .addImm(29),
395                                  *STI);
396 
397     if (Reg != AArch64::X0)
398       OutStreamer->EmitInstruction(MCInstBuilder(AArch64::ORRXrs)
399                                        .addReg(AArch64::X0)
400                                        .addReg(AArch64::XZR)
401                                        .addReg(Reg)
402                                        .addImm(0),
403                                    *STI);
404     OutStreamer->EmitInstruction(MCInstBuilder(AArch64::MOVZXi)
405                                      .addReg(AArch64::X1)
406                                      .addImm(AccessInfo)
407                                      .addImm(0),
408                                  *STI);
409 
410     // Intentionally load the GOT entry and branch to it, rather than possibly
411     // late binding the function, which may clobber the registers before we have
412     // a chance to save them.
413     OutStreamer->EmitInstruction(
414         MCInstBuilder(AArch64::ADRP)
415             .addReg(AArch64::X16)
416             .addExpr(AArch64MCExpr::create(
417                 HwasanTagMismatchRef,
418                 AArch64MCExpr::VariantKind::VK_GOT_PAGE, OutContext)),
419         *STI);
420     OutStreamer->EmitInstruction(
421         MCInstBuilder(AArch64::LDRXui)
422             .addReg(AArch64::X16)
423             .addReg(AArch64::X16)
424             .addExpr(AArch64MCExpr::create(
425                 HwasanTagMismatchRef,
426                 AArch64MCExpr::VariantKind::VK_GOT_LO12, OutContext)),
427         *STI);
428     OutStreamer->EmitInstruction(
429         MCInstBuilder(AArch64::BR).addReg(AArch64::X16), *STI);
430   }
431 }
432 
433 void AArch64AsmPrinter::EmitEndOfAsmFile(Module &M) {
434   EmitHwasanMemaccessSymbols(M);
435 
436   const Triple &TT = TM.getTargetTriple();
437   if (TT.isOSBinFormatMachO()) {
438     // Funny Darwin hack: This flag tells the linker that no global symbols
439     // contain code that falls through to other global symbols (e.g. the obvious
440     // implementation of multiple entry points).  If this doesn't occur, the
441     // linker can safely perform dead code stripping.  Since LLVM never
442     // generates code that does this, it is always safe to set.
443     OutStreamer->EmitAssemblerFlag(MCAF_SubsectionsViaSymbols);
444     emitStackMaps(SM);
445   }
446 }
447 
448 void AArch64AsmPrinter::EmitLOHs() {
449   SmallVector<MCSymbol *, 3> MCArgs;
450 
451   for (const auto &D : AArch64FI->getLOHContainer()) {
452     for (const MachineInstr *MI : D.getArgs()) {
453       MInstToMCSymbol::iterator LabelIt = LOHInstToLabel.find(MI);
454       assert(LabelIt != LOHInstToLabel.end() &&
455              "Label hasn't been inserted for LOH related instruction");
456       MCArgs.push_back(LabelIt->second);
457     }
458     OutStreamer->EmitLOHDirective(D.getKind(), MCArgs);
459     MCArgs.clear();
460   }
461 }
462 
463 void AArch64AsmPrinter::EmitFunctionBodyEnd() {
464   if (!AArch64FI->getLOHRelated().empty())
465     EmitLOHs();
466 }
467 
468 /// GetCPISymbol - Return the symbol for the specified constant pool entry.
469 MCSymbol *AArch64AsmPrinter::GetCPISymbol(unsigned CPID) const {
470   // Darwin uses a linker-private symbol name for constant-pools (to
471   // avoid addends on the relocation?), ELF has no such concept and
472   // uses a normal private symbol.
473   if (!getDataLayout().getLinkerPrivateGlobalPrefix().empty())
474     return OutContext.getOrCreateSymbol(
475         Twine(getDataLayout().getLinkerPrivateGlobalPrefix()) + "CPI" +
476         Twine(getFunctionNumber()) + "_" + Twine(CPID));
477 
478   return AsmPrinter::GetCPISymbol(CPID);
479 }
480 
481 void AArch64AsmPrinter::printOperand(const MachineInstr *MI, unsigned OpNum,
482                                      raw_ostream &O) {
483   const MachineOperand &MO = MI->getOperand(OpNum);
484   switch (MO.getType()) {
485   default:
486     llvm_unreachable("<unknown operand type>");
487   case MachineOperand::MO_Register: {
488     unsigned Reg = MO.getReg();
489     assert(TargetRegisterInfo::isPhysicalRegister(Reg));
490     assert(!MO.getSubReg() && "Subregs should be eliminated!");
491     O << AArch64InstPrinter::getRegisterName(Reg);
492     break;
493   }
494   case MachineOperand::MO_Immediate: {
495     int64_t Imm = MO.getImm();
496     O << '#' << Imm;
497     break;
498   }
499   case MachineOperand::MO_GlobalAddress: {
500     PrintSymbolOperand(MO, O);
501     break;
502   }
503   case MachineOperand::MO_BlockAddress: {
504     MCSymbol *Sym = GetBlockAddressSymbol(MO.getBlockAddress());
505     Sym->print(O, MAI);
506     break;
507   }
508   }
509 }
510 
511 bool AArch64AsmPrinter::printAsmMRegister(const MachineOperand &MO, char Mode,
512                                           raw_ostream &O) {
513   unsigned Reg = MO.getReg();
514   switch (Mode) {
515   default:
516     return true; // Unknown mode.
517   case 'w':
518     Reg = getWRegFromXReg(Reg);
519     break;
520   case 'x':
521     Reg = getXRegFromWReg(Reg);
522     break;
523   }
524 
525   O << AArch64InstPrinter::getRegisterName(Reg);
526   return false;
527 }
528 
529 // Prints the register in MO using class RC using the offset in the
530 // new register class. This should not be used for cross class
531 // printing.
532 bool AArch64AsmPrinter::printAsmRegInClass(const MachineOperand &MO,
533                                            const TargetRegisterClass *RC,
534                                            bool isVector, raw_ostream &O) {
535   assert(MO.isReg() && "Should only get here with a register!");
536   const TargetRegisterInfo *RI = STI->getRegisterInfo();
537   unsigned Reg = MO.getReg();
538   unsigned RegToPrint = RC->getRegister(RI->getEncodingValue(Reg));
539   assert(RI->regsOverlap(RegToPrint, Reg));
540   O << AArch64InstPrinter::getRegisterName(
541            RegToPrint, isVector ? AArch64::vreg : AArch64::NoRegAltName);
542   return false;
543 }
544 
545 bool AArch64AsmPrinter::PrintAsmOperand(const MachineInstr *MI, unsigned OpNum,
546                                         const char *ExtraCode, raw_ostream &O) {
547   const MachineOperand &MO = MI->getOperand(OpNum);
548 
549   // First try the generic code, which knows about modifiers like 'c' and 'n'.
550   if (!AsmPrinter::PrintAsmOperand(MI, OpNum, ExtraCode, O))
551     return false;
552 
553   // Does this asm operand have a single letter operand modifier?
554   if (ExtraCode && ExtraCode[0]) {
555     if (ExtraCode[1] != 0)
556       return true; // Unknown modifier.
557 
558     switch (ExtraCode[0]) {
559     default:
560       return true; // Unknown modifier.
561     case 'w':      // Print W register
562     case 'x':      // Print X register
563       if (MO.isReg())
564         return printAsmMRegister(MO, ExtraCode[0], O);
565       if (MO.isImm() && MO.getImm() == 0) {
566         unsigned Reg = ExtraCode[0] == 'w' ? AArch64::WZR : AArch64::XZR;
567         O << AArch64InstPrinter::getRegisterName(Reg);
568         return false;
569       }
570       printOperand(MI, OpNum, O);
571       return false;
572     case 'b': // Print B register.
573     case 'h': // Print H register.
574     case 's': // Print S register.
575     case 'd': // Print D register.
576     case 'q': // Print Q register.
577       if (MO.isReg()) {
578         const TargetRegisterClass *RC;
579         switch (ExtraCode[0]) {
580         case 'b':
581           RC = &AArch64::FPR8RegClass;
582           break;
583         case 'h':
584           RC = &AArch64::FPR16RegClass;
585           break;
586         case 's':
587           RC = &AArch64::FPR32RegClass;
588           break;
589         case 'd':
590           RC = &AArch64::FPR64RegClass;
591           break;
592         case 'q':
593           RC = &AArch64::FPR128RegClass;
594           break;
595         default:
596           return true;
597         }
598         return printAsmRegInClass(MO, RC, false /* vector */, O);
599       }
600       printOperand(MI, OpNum, O);
601       return false;
602     }
603   }
604 
605   // According to ARM, we should emit x and v registers unless we have a
606   // modifier.
607   if (MO.isReg()) {
608     unsigned Reg = MO.getReg();
609 
610     // If this is a w or x register, print an x register.
611     if (AArch64::GPR32allRegClass.contains(Reg) ||
612         AArch64::GPR64allRegClass.contains(Reg))
613       return printAsmMRegister(MO, 'x', O);
614 
615     // If this is a b, h, s, d, or q register, print it as a v register.
616     return printAsmRegInClass(MO, &AArch64::FPR128RegClass, true /* vector */,
617                               O);
618   }
619 
620   printOperand(MI, OpNum, O);
621   return false;
622 }
623 
624 bool AArch64AsmPrinter::PrintAsmMemoryOperand(const MachineInstr *MI,
625                                               unsigned OpNum,
626                                               const char *ExtraCode,
627                                               raw_ostream &O) {
628   if (ExtraCode && ExtraCode[0] && ExtraCode[0] != 'a')
629     return true; // Unknown modifier.
630 
631   const MachineOperand &MO = MI->getOperand(OpNum);
632   assert(MO.isReg() && "unexpected inline asm memory operand");
633   O << "[" << AArch64InstPrinter::getRegisterName(MO.getReg()) << "]";
634   return false;
635 }
636 
637 void AArch64AsmPrinter::PrintDebugValueComment(const MachineInstr *MI,
638                                                raw_ostream &OS) {
639   unsigned NOps = MI->getNumOperands();
640   assert(NOps == 4);
641   OS << '\t' << MAI->getCommentString() << "DEBUG_VALUE: ";
642   // cast away const; DIetc do not take const operands for some reason.
643   OS << cast<DILocalVariable>(MI->getOperand(NOps - 2).getMetadata())
644             ->getName();
645   OS << " <- ";
646   // Frame address.  Currently handles register +- offset only.
647   assert(MI->getOperand(0).isReg() && MI->getOperand(1).isImm());
648   OS << '[';
649   printOperand(MI, 0, OS);
650   OS << '+';
651   printOperand(MI, 1, OS);
652   OS << ']';
653   OS << "+";
654   printOperand(MI, NOps - 2, OS);
655 }
656 
657 void AArch64AsmPrinter::EmitJumpTableInfo() {
658   const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
659   if (!MJTI) return;
660 
661   const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
662   if (JT.empty()) return;
663 
664   const Function &F = MF->getFunction();
665   const TargetLoweringObjectFile &TLOF = getObjFileLowering();
666   bool JTInDiffSection =
667       !STI->isTargetCOFF() ||
668       !TLOF.shouldPutJumpTableInFunctionSection(
669           MJTI->getEntryKind() == MachineJumpTableInfo::EK_LabelDifference32,
670           F);
671   if (JTInDiffSection) {
672       // Drop it in the readonly section.
673       MCSection *ReadOnlySec = TLOF.getSectionForJumpTable(F, TM);
674       OutStreamer->SwitchSection(ReadOnlySec);
675   }
676 
677   auto AFI = MF->getInfo<AArch64FunctionInfo>();
678   for (unsigned JTI = 0, e = JT.size(); JTI != e; ++JTI) {
679     const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
680 
681     // If this jump table was deleted, ignore it.
682     if (JTBBs.empty()) continue;
683 
684     unsigned Size = AFI->getJumpTableEntrySize(JTI);
685     EmitAlignment(Log2_32(Size));
686     OutStreamer->EmitLabel(GetJTISymbol(JTI));
687 
688     for (auto *JTBB : JTBBs)
689       emitJumpTableEntry(MJTI, JTBB, JTI);
690   }
691 }
692 
693 void AArch64AsmPrinter::emitJumpTableEntry(const MachineJumpTableInfo *MJTI,
694                                            const MachineBasicBlock *MBB,
695                                            unsigned JTI) {
696   const MCExpr *Value = MCSymbolRefExpr::create(MBB->getSymbol(), OutContext);
697   auto AFI = MF->getInfo<AArch64FunctionInfo>();
698   unsigned Size = AFI->getJumpTableEntrySize(JTI);
699 
700   if (Size == 4) {
701     // .word LBB - LJTI
702     const TargetLowering *TLI = MF->getSubtarget().getTargetLowering();
703     const MCExpr *Base = TLI->getPICJumpTableRelocBaseExpr(MF, JTI, OutContext);
704     Value = MCBinaryExpr::createSub(Value, Base, OutContext);
705   } else {
706     // .byte (LBB - LBB) >> 2 (or .hword)
707     const MCSymbol *BaseSym = AFI->getJumpTableEntryPCRelSymbol(JTI);
708     const MCExpr *Base = MCSymbolRefExpr::create(BaseSym, OutContext);
709     Value = MCBinaryExpr::createSub(Value, Base, OutContext);
710     Value = MCBinaryExpr::createLShr(
711         Value, MCConstantExpr::create(2, OutContext), OutContext);
712   }
713 
714   OutStreamer->EmitValue(Value, Size);
715 }
716 
717 /// Small jump tables contain an unsigned byte or half, representing the offset
718 /// from the lowest-addressed possible destination to the desired basic
719 /// block. Since all instructions are 4-byte aligned, this is further compressed
720 /// by counting in instructions rather than bytes (i.e. divided by 4). So, to
721 /// materialize the correct destination we need:
722 ///
723 ///             adr xDest, .LBB0_0
724 ///             ldrb wScratch, [xTable, xEntry]   (with "lsl #1" for ldrh).
725 ///             add xDest, xDest, xScratch, lsl #2
726 void AArch64AsmPrinter::LowerJumpTableDestSmall(llvm::MCStreamer &OutStreamer,
727                                                 const llvm::MachineInstr &MI) {
728   unsigned DestReg = MI.getOperand(0).getReg();
729   unsigned ScratchReg = MI.getOperand(1).getReg();
730   unsigned ScratchRegW =
731       STI->getRegisterInfo()->getSubReg(ScratchReg, AArch64::sub_32);
732   unsigned TableReg = MI.getOperand(2).getReg();
733   unsigned EntryReg = MI.getOperand(3).getReg();
734   int JTIdx = MI.getOperand(4).getIndex();
735   bool IsByteEntry = MI.getOpcode() == AArch64::JumpTableDest8;
736 
737   // This has to be first because the compression pass based its reachability
738   // calculations on the start of the JumpTableDest instruction.
739   auto Label =
740       MF->getInfo<AArch64FunctionInfo>()->getJumpTableEntryPCRelSymbol(JTIdx);
741   EmitToStreamer(OutStreamer, MCInstBuilder(AArch64::ADR)
742                                   .addReg(DestReg)
743                                   .addExpr(MCSymbolRefExpr::create(
744                                       Label, MF->getContext())));
745 
746   // Load the number of instruction-steps to offset from the label.
747   unsigned LdrOpcode = IsByteEntry ? AArch64::LDRBBroX : AArch64::LDRHHroX;
748   EmitToStreamer(OutStreamer, MCInstBuilder(LdrOpcode)
749                                   .addReg(ScratchRegW)
750                                   .addReg(TableReg)
751                                   .addReg(EntryReg)
752                                   .addImm(0)
753                                   .addImm(IsByteEntry ? 0 : 1));
754 
755   // Multiply the steps by 4 and add to the already materialized base label
756   // address.
757   EmitToStreamer(OutStreamer, MCInstBuilder(AArch64::ADDXrs)
758                                   .addReg(DestReg)
759                                   .addReg(DestReg)
760                                   .addReg(ScratchReg)
761                                   .addImm(2));
762 }
763 
764 void AArch64AsmPrinter::LowerSTACKMAP(MCStreamer &OutStreamer, StackMaps &SM,
765                                       const MachineInstr &MI) {
766   unsigned NumNOPBytes = StackMapOpers(&MI).getNumPatchBytes();
767 
768   SM.recordStackMap(MI);
769   assert(NumNOPBytes % 4 == 0 && "Invalid number of NOP bytes requested!");
770 
771   // Scan ahead to trim the shadow.
772   const MachineBasicBlock &MBB = *MI.getParent();
773   MachineBasicBlock::const_iterator MII(MI);
774   ++MII;
775   while (NumNOPBytes > 0) {
776     if (MII == MBB.end() || MII->isCall() ||
777         MII->getOpcode() == AArch64::DBG_VALUE ||
778         MII->getOpcode() == TargetOpcode::PATCHPOINT ||
779         MII->getOpcode() == TargetOpcode::STACKMAP)
780       break;
781     ++MII;
782     NumNOPBytes -= 4;
783   }
784 
785   // Emit nops.
786   for (unsigned i = 0; i < NumNOPBytes; i += 4)
787     EmitToStreamer(OutStreamer, MCInstBuilder(AArch64::HINT).addImm(0));
788 }
789 
790 // Lower a patchpoint of the form:
791 // [<def>], <id>, <numBytes>, <target>, <numArgs>
792 void AArch64AsmPrinter::LowerPATCHPOINT(MCStreamer &OutStreamer, StackMaps &SM,
793                                         const MachineInstr &MI) {
794   SM.recordPatchPoint(MI);
795 
796   PatchPointOpers Opers(&MI);
797 
798   int64_t CallTarget = Opers.getCallTarget().getImm();
799   unsigned EncodedBytes = 0;
800   if (CallTarget) {
801     assert((CallTarget & 0xFFFFFFFFFFFF) == CallTarget &&
802            "High 16 bits of call target should be zero.");
803     unsigned ScratchReg = MI.getOperand(Opers.getNextScratchIdx()).getReg();
804     EncodedBytes = 16;
805     // Materialize the jump address:
806     EmitToStreamer(OutStreamer, MCInstBuilder(AArch64::MOVZXi)
807                                     .addReg(ScratchReg)
808                                     .addImm((CallTarget >> 32) & 0xFFFF)
809                                     .addImm(32));
810     EmitToStreamer(OutStreamer, MCInstBuilder(AArch64::MOVKXi)
811                                     .addReg(ScratchReg)
812                                     .addReg(ScratchReg)
813                                     .addImm((CallTarget >> 16) & 0xFFFF)
814                                     .addImm(16));
815     EmitToStreamer(OutStreamer, MCInstBuilder(AArch64::MOVKXi)
816                                     .addReg(ScratchReg)
817                                     .addReg(ScratchReg)
818                                     .addImm(CallTarget & 0xFFFF)
819                                     .addImm(0));
820     EmitToStreamer(OutStreamer, MCInstBuilder(AArch64::BLR).addReg(ScratchReg));
821   }
822   // Emit padding.
823   unsigned NumBytes = Opers.getNumPatchBytes();
824   assert(NumBytes >= EncodedBytes &&
825          "Patchpoint can't request size less than the length of a call.");
826   assert((NumBytes - EncodedBytes) % 4 == 0 &&
827          "Invalid number of NOP bytes requested!");
828   for (unsigned i = EncodedBytes; i < NumBytes; i += 4)
829     EmitToStreamer(OutStreamer, MCInstBuilder(AArch64::HINT).addImm(0));
830 }
831 
832 void AArch64AsmPrinter::EmitFMov0(const MachineInstr &MI) {
833   unsigned DestReg = MI.getOperand(0).getReg();
834   if (STI->hasZeroCycleZeroingFP() && !STI->hasZeroCycleZeroingFPWorkaround()) {
835     // Convert H/S/D register to corresponding Q register
836     if (AArch64::H0 <= DestReg && DestReg <= AArch64::H31)
837       DestReg = AArch64::Q0 + (DestReg - AArch64::H0);
838     else if (AArch64::S0 <= DestReg && DestReg <= AArch64::S31)
839       DestReg = AArch64::Q0 + (DestReg - AArch64::S0);
840     else {
841       assert(AArch64::D0 <= DestReg && DestReg <= AArch64::D31);
842       DestReg = AArch64::Q0 + (DestReg - AArch64::D0);
843     }
844     MCInst MOVI;
845     MOVI.setOpcode(AArch64::MOVIv2d_ns);
846     MOVI.addOperand(MCOperand::createReg(DestReg));
847     MOVI.addOperand(MCOperand::createImm(0));
848     EmitToStreamer(*OutStreamer, MOVI);
849   } else {
850     MCInst FMov;
851     switch (MI.getOpcode()) {
852     default: llvm_unreachable("Unexpected opcode");
853     case AArch64::FMOVH0:
854       FMov.setOpcode(AArch64::FMOVWHr);
855       FMov.addOperand(MCOperand::createReg(DestReg));
856       FMov.addOperand(MCOperand::createReg(AArch64::WZR));
857       break;
858     case AArch64::FMOVS0:
859       FMov.setOpcode(AArch64::FMOVWSr);
860       FMov.addOperand(MCOperand::createReg(DestReg));
861       FMov.addOperand(MCOperand::createReg(AArch64::WZR));
862       break;
863     case AArch64::FMOVD0:
864       FMov.setOpcode(AArch64::FMOVXDr);
865       FMov.addOperand(MCOperand::createReg(DestReg));
866       FMov.addOperand(MCOperand::createReg(AArch64::XZR));
867       break;
868     }
869     EmitToStreamer(*OutStreamer, FMov);
870   }
871 }
872 
873 // Simple pseudo-instructions have their lowering (with expansion to real
874 // instructions) auto-generated.
875 #include "AArch64GenMCPseudoLowering.inc"
876 
877 void AArch64AsmPrinter::EmitInstruction(const MachineInstr *MI) {
878   // Do any auto-generated pseudo lowerings.
879   if (emitPseudoExpansionLowering(*OutStreamer, MI))
880     return;
881 
882   if (AArch64FI->getLOHRelated().count(MI)) {
883     // Generate a label for LOH related instruction
884     MCSymbol *LOHLabel = createTempSymbol("loh");
885     // Associate the instruction with the label
886     LOHInstToLabel[MI] = LOHLabel;
887     OutStreamer->EmitLabel(LOHLabel);
888   }
889 
890   AArch64TargetStreamer *TS =
891     static_cast<AArch64TargetStreamer *>(OutStreamer->getTargetStreamer());
892   // Do any manual lowerings.
893   switch (MI->getOpcode()) {
894   default:
895     break;
896     case AArch64::MOVMCSym: {
897     unsigned DestReg = MI->getOperand(0).getReg();
898     const MachineOperand &MO_Sym = MI->getOperand(1);
899     MachineOperand Hi_MOSym(MO_Sym), Lo_MOSym(MO_Sym);
900     MCOperand Hi_MCSym, Lo_MCSym;
901 
902     Hi_MOSym.setTargetFlags(AArch64II::MO_G1 | AArch64II::MO_S);
903     Lo_MOSym.setTargetFlags(AArch64II::MO_G0 | AArch64II::MO_NC);
904 
905     MCInstLowering.lowerOperand(Hi_MOSym, Hi_MCSym);
906     MCInstLowering.lowerOperand(Lo_MOSym, Lo_MCSym);
907 
908     MCInst MovZ;
909     MovZ.setOpcode(AArch64::MOVZXi);
910     MovZ.addOperand(MCOperand::createReg(DestReg));
911     MovZ.addOperand(Hi_MCSym);
912     MovZ.addOperand(MCOperand::createImm(16));
913     EmitToStreamer(*OutStreamer, MovZ);
914 
915     MCInst MovK;
916     MovK.setOpcode(AArch64::MOVKXi);
917     MovK.addOperand(MCOperand::createReg(DestReg));
918     MovK.addOperand(MCOperand::createReg(DestReg));
919     MovK.addOperand(Lo_MCSym);
920     MovK.addOperand(MCOperand::createImm(0));
921     EmitToStreamer(*OutStreamer, MovK);
922     return;
923   }
924   case AArch64::MOVIv2d_ns:
925     // If the target has <rdar://problem/16473581>, lower this
926     // instruction to movi.16b instead.
927     if (STI->hasZeroCycleZeroingFPWorkaround() &&
928         MI->getOperand(1).getImm() == 0) {
929       MCInst TmpInst;
930       TmpInst.setOpcode(AArch64::MOVIv16b_ns);
931       TmpInst.addOperand(MCOperand::createReg(MI->getOperand(0).getReg()));
932       TmpInst.addOperand(MCOperand::createImm(MI->getOperand(1).getImm()));
933       EmitToStreamer(*OutStreamer, TmpInst);
934       return;
935     }
936     break;
937 
938   case AArch64::DBG_VALUE: {
939     if (isVerbose() && OutStreamer->hasRawTextSupport()) {
940       SmallString<128> TmpStr;
941       raw_svector_ostream OS(TmpStr);
942       PrintDebugValueComment(MI, OS);
943       OutStreamer->EmitRawText(StringRef(OS.str()));
944     }
945     return;
946 
947   case AArch64::EMITBKEY: {
948       ExceptionHandling ExceptionHandlingType = MAI->getExceptionHandlingType();
949       if (ExceptionHandlingType != ExceptionHandling::DwarfCFI &&
950           ExceptionHandlingType != ExceptionHandling::ARM)
951         return;
952 
953       if (needsCFIMoves() == CFI_M_None)
954         return;
955 
956       OutStreamer->EmitCFIBKeyFrame();
957       return;
958     }
959   }
960 
961   // Tail calls use pseudo instructions so they have the proper code-gen
962   // attributes (isCall, isReturn, etc.). We lower them to the real
963   // instruction here.
964   case AArch64::TCRETURNri:
965   case AArch64::TCRETURNriBTI:
966   case AArch64::TCRETURNriALL: {
967     MCInst TmpInst;
968     TmpInst.setOpcode(AArch64::BR);
969     TmpInst.addOperand(MCOperand::createReg(MI->getOperand(0).getReg()));
970     EmitToStreamer(*OutStreamer, TmpInst);
971     return;
972   }
973   case AArch64::TCRETURNdi: {
974     MCOperand Dest;
975     MCInstLowering.lowerOperand(MI->getOperand(0), Dest);
976     MCInst TmpInst;
977     TmpInst.setOpcode(AArch64::B);
978     TmpInst.addOperand(Dest);
979     EmitToStreamer(*OutStreamer, TmpInst);
980     return;
981   }
982   case AArch64::TLSDESC_CALLSEQ: {
983     /// lower this to:
984     ///    adrp  x0, :tlsdesc:var
985     ///    ldr   x1, [x0, #:tlsdesc_lo12:var]
986     ///    add   x0, x0, #:tlsdesc_lo12:var
987     ///    .tlsdesccall var
988     ///    blr   x1
989     ///    (TPIDR_EL0 offset now in x0)
990     const MachineOperand &MO_Sym = MI->getOperand(0);
991     MachineOperand MO_TLSDESC_LO12(MO_Sym), MO_TLSDESC(MO_Sym);
992     MCOperand Sym, SymTLSDescLo12, SymTLSDesc;
993     MO_TLSDESC_LO12.setTargetFlags(AArch64II::MO_TLS | AArch64II::MO_PAGEOFF);
994     MO_TLSDESC.setTargetFlags(AArch64II::MO_TLS | AArch64II::MO_PAGE);
995     MCInstLowering.lowerOperand(MO_Sym, Sym);
996     MCInstLowering.lowerOperand(MO_TLSDESC_LO12, SymTLSDescLo12);
997     MCInstLowering.lowerOperand(MO_TLSDESC, SymTLSDesc);
998 
999     MCInst Adrp;
1000     Adrp.setOpcode(AArch64::ADRP);
1001     Adrp.addOperand(MCOperand::createReg(AArch64::X0));
1002     Adrp.addOperand(SymTLSDesc);
1003     EmitToStreamer(*OutStreamer, Adrp);
1004 
1005     MCInst Ldr;
1006     Ldr.setOpcode(AArch64::LDRXui);
1007     Ldr.addOperand(MCOperand::createReg(AArch64::X1));
1008     Ldr.addOperand(MCOperand::createReg(AArch64::X0));
1009     Ldr.addOperand(SymTLSDescLo12);
1010     Ldr.addOperand(MCOperand::createImm(0));
1011     EmitToStreamer(*OutStreamer, Ldr);
1012 
1013     MCInst Add;
1014     Add.setOpcode(AArch64::ADDXri);
1015     Add.addOperand(MCOperand::createReg(AArch64::X0));
1016     Add.addOperand(MCOperand::createReg(AArch64::X0));
1017     Add.addOperand(SymTLSDescLo12);
1018     Add.addOperand(MCOperand::createImm(AArch64_AM::getShiftValue(0)));
1019     EmitToStreamer(*OutStreamer, Add);
1020 
1021     // Emit a relocation-annotation. This expands to no code, but requests
1022     // the following instruction gets an R_AARCH64_TLSDESC_CALL.
1023     MCInst TLSDescCall;
1024     TLSDescCall.setOpcode(AArch64::TLSDESCCALL);
1025     TLSDescCall.addOperand(Sym);
1026     EmitToStreamer(*OutStreamer, TLSDescCall);
1027 
1028     MCInst Blr;
1029     Blr.setOpcode(AArch64::BLR);
1030     Blr.addOperand(MCOperand::createReg(AArch64::X1));
1031     EmitToStreamer(*OutStreamer, Blr);
1032 
1033     return;
1034   }
1035 
1036   case AArch64::JumpTableDest32: {
1037     // We want:
1038     //     ldrsw xScratch, [xTable, xEntry, lsl #2]
1039     //     add xDest, xTable, xScratch
1040     unsigned DestReg = MI->getOperand(0).getReg(),
1041              ScratchReg = MI->getOperand(1).getReg(),
1042              TableReg = MI->getOperand(2).getReg(),
1043              EntryReg = MI->getOperand(3).getReg();
1044     EmitToStreamer(*OutStreamer, MCInstBuilder(AArch64::LDRSWroX)
1045                                      .addReg(ScratchReg)
1046                                      .addReg(TableReg)
1047                                      .addReg(EntryReg)
1048                                      .addImm(0)
1049                                      .addImm(1));
1050     EmitToStreamer(*OutStreamer, MCInstBuilder(AArch64::ADDXrs)
1051                                      .addReg(DestReg)
1052                                      .addReg(TableReg)
1053                                      .addReg(ScratchReg)
1054                                      .addImm(0));
1055     return;
1056   }
1057   case AArch64::JumpTableDest16:
1058   case AArch64::JumpTableDest8:
1059     LowerJumpTableDestSmall(*OutStreamer, *MI);
1060     return;
1061 
1062   case AArch64::FMOVH0:
1063   case AArch64::FMOVS0:
1064   case AArch64::FMOVD0:
1065     EmitFMov0(*MI);
1066     return;
1067 
1068   case TargetOpcode::STACKMAP:
1069     return LowerSTACKMAP(*OutStreamer, SM, *MI);
1070 
1071   case TargetOpcode::PATCHPOINT:
1072     return LowerPATCHPOINT(*OutStreamer, SM, *MI);
1073 
1074   case TargetOpcode::PATCHABLE_FUNCTION_ENTER:
1075     LowerPATCHABLE_FUNCTION_ENTER(*MI);
1076     return;
1077 
1078   case TargetOpcode::PATCHABLE_FUNCTION_EXIT:
1079     LowerPATCHABLE_FUNCTION_EXIT(*MI);
1080     return;
1081 
1082   case TargetOpcode::PATCHABLE_TAIL_CALL:
1083     LowerPATCHABLE_TAIL_CALL(*MI);
1084     return;
1085 
1086   case AArch64::HWASAN_CHECK_MEMACCESS:
1087     LowerHWASAN_CHECK_MEMACCESS(*MI);
1088     return;
1089 
1090   case AArch64::SEH_StackAlloc:
1091     TS->EmitARM64WinCFIAllocStack(MI->getOperand(0).getImm());
1092     return;
1093 
1094   case AArch64::SEH_SaveFPLR:
1095     TS->EmitARM64WinCFISaveFPLR(MI->getOperand(0).getImm());
1096     return;
1097 
1098   case AArch64::SEH_SaveFPLR_X:
1099     assert(MI->getOperand(0).getImm() < 0 &&
1100            "Pre increment SEH opcode must have a negative offset");
1101     TS->EmitARM64WinCFISaveFPLRX(-MI->getOperand(0).getImm());
1102     return;
1103 
1104   case AArch64::SEH_SaveReg:
1105     TS->EmitARM64WinCFISaveReg(MI->getOperand(0).getImm(),
1106                                MI->getOperand(1).getImm());
1107     return;
1108 
1109   case AArch64::SEH_SaveReg_X:
1110     assert(MI->getOperand(1).getImm() < 0 &&
1111            "Pre increment SEH opcode must have a negative offset");
1112     TS->EmitARM64WinCFISaveRegX(MI->getOperand(0).getImm(),
1113 		                -MI->getOperand(1).getImm());
1114     return;
1115 
1116   case AArch64::SEH_SaveRegP:
1117     assert((MI->getOperand(1).getImm() - MI->getOperand(0).getImm() == 1) &&
1118             "Non-consecutive registers not allowed for save_regp");
1119     TS->EmitARM64WinCFISaveRegP(MI->getOperand(0).getImm(),
1120                                 MI->getOperand(2).getImm());
1121     return;
1122 
1123   case AArch64::SEH_SaveRegP_X:
1124     assert((MI->getOperand(1).getImm() - MI->getOperand(0).getImm() == 1) &&
1125             "Non-consecutive registers not allowed for save_regp_x");
1126     assert(MI->getOperand(2).getImm() < 0 &&
1127            "Pre increment SEH opcode must have a negative offset");
1128     TS->EmitARM64WinCFISaveRegPX(MI->getOperand(0).getImm(),
1129                                  -MI->getOperand(2).getImm());
1130     return;
1131 
1132   case AArch64::SEH_SaveFReg:
1133     TS->EmitARM64WinCFISaveFReg(MI->getOperand(0).getImm(),
1134                                 MI->getOperand(1).getImm());
1135     return;
1136 
1137   case AArch64::SEH_SaveFReg_X:
1138     assert(MI->getOperand(1).getImm() < 0 &&
1139            "Pre increment SEH opcode must have a negative offset");
1140     TS->EmitARM64WinCFISaveFRegX(MI->getOperand(0).getImm(),
1141                                  -MI->getOperand(1).getImm());
1142     return;
1143 
1144   case AArch64::SEH_SaveFRegP:
1145     assert((MI->getOperand(1).getImm() - MI->getOperand(0).getImm() == 1) &&
1146             "Non-consecutive registers not allowed for save_regp");
1147     TS->EmitARM64WinCFISaveFRegP(MI->getOperand(0).getImm(),
1148                                  MI->getOperand(2).getImm());
1149     return;
1150 
1151   case AArch64::SEH_SaveFRegP_X:
1152     assert((MI->getOperand(1).getImm() - MI->getOperand(0).getImm() == 1) &&
1153             "Non-consecutive registers not allowed for save_regp_x");
1154     assert(MI->getOperand(2).getImm() < 0 &&
1155            "Pre increment SEH opcode must have a negative offset");
1156     TS->EmitARM64WinCFISaveFRegPX(MI->getOperand(0).getImm(),
1157                                   -MI->getOperand(2).getImm());
1158     return;
1159 
1160   case AArch64::SEH_SetFP:
1161     TS->EmitARM64WinCFISetFP();
1162     return;
1163 
1164   case AArch64::SEH_AddFP:
1165     TS->EmitARM64WinCFIAddFP(MI->getOperand(0).getImm());
1166     return;
1167 
1168   case AArch64::SEH_Nop:
1169     TS->EmitARM64WinCFINop();
1170     return;
1171 
1172   case AArch64::SEH_PrologEnd:
1173     TS->EmitARM64WinCFIPrologEnd();
1174     return;
1175 
1176   case AArch64::SEH_EpilogStart:
1177     TS->EmitARM64WinCFIEpilogStart();
1178     return;
1179 
1180   case AArch64::SEH_EpilogEnd:
1181     TS->EmitARM64WinCFIEpilogEnd();
1182     return;
1183   }
1184 
1185   // Finally, do the automated lowerings for everything else.
1186   MCInst TmpInst;
1187   MCInstLowering.Lower(MI, TmpInst);
1188   EmitToStreamer(*OutStreamer, TmpInst);
1189 }
1190 
1191 // Force static initialization.
1192 extern "C" void LLVMInitializeAArch64AsmPrinter() {
1193   RegisterAsmPrinter<AArch64AsmPrinter> X(getTheAArch64leTarget());
1194   RegisterAsmPrinter<AArch64AsmPrinter> Y(getTheAArch64beTarget());
1195   RegisterAsmPrinter<AArch64AsmPrinter> Z(getTheARM64Target());
1196 }
1197