10b57cec5SDimitry Andric //===-- ARMExpandPseudoInsts.cpp - Expand pseudo instructions -------------===//
20b57cec5SDimitry Andric //
30b57cec5SDimitry Andric // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
40b57cec5SDimitry Andric // See https://llvm.org/LICENSE.txt for license information.
50b57cec5SDimitry Andric // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
60b57cec5SDimitry Andric //
70b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
80b57cec5SDimitry Andric //
90b57cec5SDimitry Andric // This file contains a pass that expands pseudo instructions into target
100b57cec5SDimitry Andric // instructions to allow proper scheduling, if-conversion, and other late
110b57cec5SDimitry Andric // optimizations. This pass should be run after register allocation but before
120b57cec5SDimitry Andric // the post-regalloc scheduling pass.
130b57cec5SDimitry Andric //
140b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
150b57cec5SDimitry Andric 
160b57cec5SDimitry Andric #include "ARM.h"
170b57cec5SDimitry Andric #include "ARMBaseInstrInfo.h"
180b57cec5SDimitry Andric #include "ARMBaseRegisterInfo.h"
190b57cec5SDimitry Andric #include "ARMConstantPoolValue.h"
200b57cec5SDimitry Andric #include "ARMMachineFunctionInfo.h"
210b57cec5SDimitry Andric #include "ARMSubtarget.h"
220b57cec5SDimitry Andric #include "MCTargetDesc/ARMAddressingModes.h"
230b57cec5SDimitry Andric #include "llvm/CodeGen/LivePhysRegs.h"
240b57cec5SDimitry Andric #include "llvm/CodeGen/MachineFrameInfo.h"
250b57cec5SDimitry Andric #include "llvm/CodeGen/MachineFunctionPass.h"
260b57cec5SDimitry Andric #include "llvm/Support/Debug.h"
270b57cec5SDimitry Andric 
280b57cec5SDimitry Andric using namespace llvm;
290b57cec5SDimitry Andric 
300b57cec5SDimitry Andric #define DEBUG_TYPE "arm-pseudo"
310b57cec5SDimitry Andric 
320b57cec5SDimitry Andric static cl::opt<bool>
330b57cec5SDimitry Andric VerifyARMPseudo("verify-arm-pseudo-expand", cl::Hidden,
340b57cec5SDimitry Andric                 cl::desc("Verify machine code after expanding ARM pseudos"));
350b57cec5SDimitry Andric 
360b57cec5SDimitry Andric #define ARM_EXPAND_PSEUDO_NAME "ARM pseudo instruction expansion pass"
370b57cec5SDimitry Andric 
380b57cec5SDimitry Andric namespace {
390b57cec5SDimitry Andric   class ARMExpandPseudo : public MachineFunctionPass {
400b57cec5SDimitry Andric   public:
410b57cec5SDimitry Andric     static char ID;
420b57cec5SDimitry Andric     ARMExpandPseudo() : MachineFunctionPass(ID) {}
430b57cec5SDimitry Andric 
440b57cec5SDimitry Andric     const ARMBaseInstrInfo *TII;
450b57cec5SDimitry Andric     const TargetRegisterInfo *TRI;
460b57cec5SDimitry Andric     const ARMSubtarget *STI;
470b57cec5SDimitry Andric     ARMFunctionInfo *AFI;
480b57cec5SDimitry Andric 
490b57cec5SDimitry Andric     bool runOnMachineFunction(MachineFunction &Fn) override;
500b57cec5SDimitry Andric 
510b57cec5SDimitry Andric     MachineFunctionProperties getRequiredProperties() const override {
520b57cec5SDimitry Andric       return MachineFunctionProperties().set(
530b57cec5SDimitry Andric           MachineFunctionProperties::Property::NoVRegs);
540b57cec5SDimitry Andric     }
550b57cec5SDimitry Andric 
560b57cec5SDimitry Andric     StringRef getPassName() const override {
570b57cec5SDimitry Andric       return ARM_EXPAND_PSEUDO_NAME;
580b57cec5SDimitry Andric     }
590b57cec5SDimitry Andric 
600b57cec5SDimitry Andric   private:
610b57cec5SDimitry Andric     void TransferImpOps(MachineInstr &OldMI,
620b57cec5SDimitry Andric                         MachineInstrBuilder &UseMI, MachineInstrBuilder &DefMI);
630b57cec5SDimitry Andric     bool ExpandMI(MachineBasicBlock &MBB,
640b57cec5SDimitry Andric                   MachineBasicBlock::iterator MBBI,
650b57cec5SDimitry Andric                   MachineBasicBlock::iterator &NextMBBI);
660b57cec5SDimitry Andric     bool ExpandMBB(MachineBasicBlock &MBB);
670b57cec5SDimitry Andric     void ExpandVLD(MachineBasicBlock::iterator &MBBI);
680b57cec5SDimitry Andric     void ExpandVST(MachineBasicBlock::iterator &MBBI);
690b57cec5SDimitry Andric     void ExpandLaneOp(MachineBasicBlock::iterator &MBBI);
700b57cec5SDimitry Andric     void ExpandVTBL(MachineBasicBlock::iterator &MBBI,
710b57cec5SDimitry Andric                     unsigned Opc, bool IsExt);
720b57cec5SDimitry Andric     void ExpandMOV32BitImm(MachineBasicBlock &MBB,
730b57cec5SDimitry Andric                            MachineBasicBlock::iterator &MBBI);
745ffd83dbSDimitry Andric     void CMSEClearGPRegs(MachineBasicBlock &MBB,
755ffd83dbSDimitry Andric                          MachineBasicBlock::iterator MBBI, const DebugLoc &DL,
765ffd83dbSDimitry Andric                          const SmallVectorImpl<unsigned> &ClearRegs,
775ffd83dbSDimitry Andric                          unsigned ClobberReg);
785ffd83dbSDimitry Andric     MachineBasicBlock &CMSEClearFPRegs(MachineBasicBlock &MBB,
795ffd83dbSDimitry Andric                                        MachineBasicBlock::iterator MBBI);
805ffd83dbSDimitry Andric     MachineBasicBlock &CMSEClearFPRegsV8(MachineBasicBlock &MBB,
815ffd83dbSDimitry Andric                                          MachineBasicBlock::iterator MBBI,
825ffd83dbSDimitry Andric                                          const BitVector &ClearRegs);
835ffd83dbSDimitry Andric     MachineBasicBlock &CMSEClearFPRegsV81(MachineBasicBlock &MBB,
845ffd83dbSDimitry Andric                                           MachineBasicBlock::iterator MBBI,
855ffd83dbSDimitry Andric                                           const BitVector &ClearRegs);
865ffd83dbSDimitry Andric     void CMSESaveClearFPRegs(MachineBasicBlock &MBB,
875ffd83dbSDimitry Andric                              MachineBasicBlock::iterator MBBI, DebugLoc &DL,
885ffd83dbSDimitry Andric                              const LivePhysRegs &LiveRegs,
895ffd83dbSDimitry Andric                              SmallVectorImpl<unsigned> &AvailableRegs);
905ffd83dbSDimitry Andric     void CMSESaveClearFPRegsV8(MachineBasicBlock &MBB,
915ffd83dbSDimitry Andric                                MachineBasicBlock::iterator MBBI, DebugLoc &DL,
925ffd83dbSDimitry Andric                                const LivePhysRegs &LiveRegs,
935ffd83dbSDimitry Andric                                SmallVectorImpl<unsigned> &ScratchRegs);
945ffd83dbSDimitry Andric     void CMSESaveClearFPRegsV81(MachineBasicBlock &MBB,
955ffd83dbSDimitry Andric                                 MachineBasicBlock::iterator MBBI, DebugLoc &DL,
965ffd83dbSDimitry Andric                                 const LivePhysRegs &LiveRegs);
975ffd83dbSDimitry Andric     void CMSERestoreFPRegs(MachineBasicBlock &MBB,
985ffd83dbSDimitry Andric                            MachineBasicBlock::iterator MBBI, DebugLoc &DL,
995ffd83dbSDimitry Andric                            SmallVectorImpl<unsigned> &AvailableRegs);
1005ffd83dbSDimitry Andric     void CMSERestoreFPRegsV8(MachineBasicBlock &MBB,
1015ffd83dbSDimitry Andric                              MachineBasicBlock::iterator MBBI, DebugLoc &DL,
1025ffd83dbSDimitry Andric                              SmallVectorImpl<unsigned> &AvailableRegs);
1035ffd83dbSDimitry Andric     void CMSERestoreFPRegsV81(MachineBasicBlock &MBB,
1045ffd83dbSDimitry Andric                               MachineBasicBlock::iterator MBBI, DebugLoc &DL,
1055ffd83dbSDimitry Andric                               SmallVectorImpl<unsigned> &AvailableRegs);
1060b57cec5SDimitry Andric     bool ExpandCMP_SWAP(MachineBasicBlock &MBB,
1070b57cec5SDimitry Andric                         MachineBasicBlock::iterator MBBI, unsigned LdrexOp,
1080b57cec5SDimitry Andric                         unsigned StrexOp, unsigned UxtOp,
1090b57cec5SDimitry Andric                         MachineBasicBlock::iterator &NextMBBI);
1100b57cec5SDimitry Andric 
1110b57cec5SDimitry Andric     bool ExpandCMP_SWAP_64(MachineBasicBlock &MBB,
1120b57cec5SDimitry Andric                            MachineBasicBlock::iterator MBBI,
1130b57cec5SDimitry Andric                            MachineBasicBlock::iterator &NextMBBI);
1140b57cec5SDimitry Andric   };
1150b57cec5SDimitry Andric   char ARMExpandPseudo::ID = 0;
1160b57cec5SDimitry Andric }
1170b57cec5SDimitry Andric 
1180b57cec5SDimitry Andric INITIALIZE_PASS(ARMExpandPseudo, DEBUG_TYPE, ARM_EXPAND_PSEUDO_NAME, false,
1190b57cec5SDimitry Andric                 false)
1200b57cec5SDimitry Andric 
1210b57cec5SDimitry Andric /// TransferImpOps - Transfer implicit operands on the pseudo instruction to
1220b57cec5SDimitry Andric /// the instructions created from the expansion.
1230b57cec5SDimitry Andric void ARMExpandPseudo::TransferImpOps(MachineInstr &OldMI,
1240b57cec5SDimitry Andric                                      MachineInstrBuilder &UseMI,
1250b57cec5SDimitry Andric                                      MachineInstrBuilder &DefMI) {
1260b57cec5SDimitry Andric   const MCInstrDesc &Desc = OldMI.getDesc();
1270b57cec5SDimitry Andric   for (unsigned i = Desc.getNumOperands(), e = OldMI.getNumOperands();
1280b57cec5SDimitry Andric        i != e; ++i) {
1290b57cec5SDimitry Andric     const MachineOperand &MO = OldMI.getOperand(i);
1300b57cec5SDimitry Andric     assert(MO.isReg() && MO.getReg());
1310b57cec5SDimitry Andric     if (MO.isUse())
1320b57cec5SDimitry Andric       UseMI.add(MO);
1330b57cec5SDimitry Andric     else
1340b57cec5SDimitry Andric       DefMI.add(MO);
1350b57cec5SDimitry Andric   }
1360b57cec5SDimitry Andric }
1370b57cec5SDimitry Andric 
1380b57cec5SDimitry Andric namespace {
1390b57cec5SDimitry Andric   // Constants for register spacing in NEON load/store instructions.
1400b57cec5SDimitry Andric   // For quad-register load-lane and store-lane pseudo instructors, the
1410b57cec5SDimitry Andric   // spacing is initially assumed to be EvenDblSpc, and that is changed to
1420b57cec5SDimitry Andric   // OddDblSpc depending on the lane number operand.
1430b57cec5SDimitry Andric   enum NEONRegSpacing {
1440b57cec5SDimitry Andric     SingleSpc,
1450b57cec5SDimitry Andric     SingleLowSpc ,  // Single spacing, low registers, three and four vectors.
1460b57cec5SDimitry Andric     SingleHighQSpc, // Single spacing, high registers, four vectors.
1470b57cec5SDimitry Andric     SingleHighTSpc, // Single spacing, high registers, three vectors.
1480b57cec5SDimitry Andric     EvenDblSpc,
1490b57cec5SDimitry Andric     OddDblSpc
1500b57cec5SDimitry Andric   };
1510b57cec5SDimitry Andric 
1520b57cec5SDimitry Andric   // Entries for NEON load/store information table.  The table is sorted by
1530b57cec5SDimitry Andric   // PseudoOpc for fast binary-search lookups.
1540b57cec5SDimitry Andric   struct NEONLdStTableEntry {
1550b57cec5SDimitry Andric     uint16_t PseudoOpc;
1560b57cec5SDimitry Andric     uint16_t RealOpc;
1570b57cec5SDimitry Andric     bool IsLoad;
1580b57cec5SDimitry Andric     bool isUpdating;
1590b57cec5SDimitry Andric     bool hasWritebackOperand;
1600b57cec5SDimitry Andric     uint8_t RegSpacing; // One of type NEONRegSpacing
1610b57cec5SDimitry Andric     uint8_t NumRegs; // D registers loaded or stored
1620b57cec5SDimitry Andric     uint8_t RegElts; // elements per D register; used for lane ops
1630b57cec5SDimitry Andric     // FIXME: Temporary flag to denote whether the real instruction takes
1640b57cec5SDimitry Andric     // a single register (like the encoding) or all of the registers in
1650b57cec5SDimitry Andric     // the list (like the asm syntax and the isel DAG). When all definitions
1660b57cec5SDimitry Andric     // are converted to take only the single encoded register, this will
1670b57cec5SDimitry Andric     // go away.
1680b57cec5SDimitry Andric     bool copyAllListRegs;
1690b57cec5SDimitry Andric 
1700b57cec5SDimitry Andric     // Comparison methods for binary search of the table.
1710b57cec5SDimitry Andric     bool operator<(const NEONLdStTableEntry &TE) const {
1720b57cec5SDimitry Andric       return PseudoOpc < TE.PseudoOpc;
1730b57cec5SDimitry Andric     }
1740b57cec5SDimitry Andric     friend bool operator<(const NEONLdStTableEntry &TE, unsigned PseudoOpc) {
1750b57cec5SDimitry Andric       return TE.PseudoOpc < PseudoOpc;
1760b57cec5SDimitry Andric     }
1770b57cec5SDimitry Andric     friend bool LLVM_ATTRIBUTE_UNUSED operator<(unsigned PseudoOpc,
1780b57cec5SDimitry Andric                                                 const NEONLdStTableEntry &TE) {
1790b57cec5SDimitry Andric       return PseudoOpc < TE.PseudoOpc;
1800b57cec5SDimitry Andric     }
1810b57cec5SDimitry Andric   };
1820b57cec5SDimitry Andric }
1830b57cec5SDimitry Andric 
1840b57cec5SDimitry Andric static const NEONLdStTableEntry NEONLdStTable[] = {
1850b57cec5SDimitry Andric { ARM::VLD1LNq16Pseudo,     ARM::VLD1LNd16,     true, false, false, EvenDblSpc, 1, 4 ,true},
1860b57cec5SDimitry Andric { ARM::VLD1LNq16Pseudo_UPD, ARM::VLD1LNd16_UPD, true, true, true,  EvenDblSpc, 1, 4 ,true},
1870b57cec5SDimitry Andric { ARM::VLD1LNq32Pseudo,     ARM::VLD1LNd32,     true, false, false, EvenDblSpc, 1, 2 ,true},
1880b57cec5SDimitry Andric { ARM::VLD1LNq32Pseudo_UPD, ARM::VLD1LNd32_UPD, true, true, true,  EvenDblSpc, 1, 2 ,true},
1890b57cec5SDimitry Andric { ARM::VLD1LNq8Pseudo,      ARM::VLD1LNd8,      true, false, false, EvenDblSpc, 1, 8 ,true},
1900b57cec5SDimitry Andric { ARM::VLD1LNq8Pseudo_UPD,  ARM::VLD1LNd8_UPD, true, true, true,  EvenDblSpc, 1, 8 ,true},
1910b57cec5SDimitry Andric 
1920b57cec5SDimitry Andric { ARM::VLD1d16QPseudo,      ARM::VLD1d16Q,     true,  false, false, SingleSpc,  4, 4 ,false},
193fe6060f1SDimitry Andric { ARM::VLD1d16QPseudoWB_fixed,  ARM::VLD1d16Qwb_fixed,   true, true, false, SingleSpc,  4, 4 ,false},
194fe6060f1SDimitry Andric { ARM::VLD1d16QPseudoWB_register,  ARM::VLD1d16Qwb_register, true, true, true, SingleSpc,  4, 4 ,false},
1950b57cec5SDimitry Andric { ARM::VLD1d16TPseudo,      ARM::VLD1d16T,     true,  false, false, SingleSpc,  3, 4 ,false},
196fe6060f1SDimitry Andric { ARM::VLD1d16TPseudoWB_fixed,  ARM::VLD1d16Twb_fixed,   true, true, false, SingleSpc,  3, 4 ,false},
197fe6060f1SDimitry Andric { ARM::VLD1d16TPseudoWB_register,  ARM::VLD1d16Twb_register, true, true, true, SingleSpc,  3, 4 ,false},
198fe6060f1SDimitry Andric 
1990b57cec5SDimitry Andric { ARM::VLD1d32QPseudo,      ARM::VLD1d32Q,     true,  false, false, SingleSpc,  4, 2 ,false},
200fe6060f1SDimitry Andric { ARM::VLD1d32QPseudoWB_fixed,  ARM::VLD1d32Qwb_fixed,   true, true, false, SingleSpc,  4, 2 ,false},
201fe6060f1SDimitry Andric { ARM::VLD1d32QPseudoWB_register,  ARM::VLD1d32Qwb_register, true, true, true, SingleSpc,  4, 2 ,false},
2020b57cec5SDimitry Andric { ARM::VLD1d32TPseudo,      ARM::VLD1d32T,     true,  false, false, SingleSpc,  3, 2 ,false},
203fe6060f1SDimitry Andric { ARM::VLD1d32TPseudoWB_fixed,  ARM::VLD1d32Twb_fixed,   true, true, false, SingleSpc,  3, 2 ,false},
204fe6060f1SDimitry Andric { ARM::VLD1d32TPseudoWB_register,  ARM::VLD1d32Twb_register, true, true, true, SingleSpc,  3, 2 ,false},
205fe6060f1SDimitry Andric 
2060b57cec5SDimitry Andric { ARM::VLD1d64QPseudo,      ARM::VLD1d64Q,     true,  false, false, SingleSpc,  4, 1 ,false},
2070b57cec5SDimitry Andric { ARM::VLD1d64QPseudoWB_fixed,  ARM::VLD1d64Qwb_fixed,   true,  true, false, SingleSpc,  4, 1 ,false},
2080b57cec5SDimitry Andric { ARM::VLD1d64QPseudoWB_register,  ARM::VLD1d64Qwb_register,   true,  true, true, SingleSpc,  4, 1 ,false},
2090b57cec5SDimitry Andric { ARM::VLD1d64TPseudo,      ARM::VLD1d64T,     true,  false, false, SingleSpc,  3, 1 ,false},
2100b57cec5SDimitry Andric { ARM::VLD1d64TPseudoWB_fixed,  ARM::VLD1d64Twb_fixed,   true,  true, false, SingleSpc,  3, 1 ,false},
2110b57cec5SDimitry Andric { ARM::VLD1d64TPseudoWB_register,  ARM::VLD1d64Twb_register, true, true, true,  SingleSpc,  3, 1 ,false},
212fe6060f1SDimitry Andric 
2130b57cec5SDimitry Andric { ARM::VLD1d8QPseudo,       ARM::VLD1d8Q,      true,  false, false, SingleSpc,  4, 8 ,false},
214fe6060f1SDimitry Andric { ARM::VLD1d8QPseudoWB_fixed,   ARM::VLD1d8Qwb_fixed,    true,  true, false, SingleSpc,  4, 8 ,false},
215fe6060f1SDimitry Andric { ARM::VLD1d8QPseudoWB_register,   ARM::VLD1d8Qwb_register,  true, true, true, SingleSpc,  4, 8 ,false},
2160b57cec5SDimitry Andric { ARM::VLD1d8TPseudo,       ARM::VLD1d8T,      true,  false, false, SingleSpc,  3, 8 ,false},
217fe6060f1SDimitry Andric { ARM::VLD1d8TPseudoWB_fixed,   ARM::VLD1d8Twb_fixed,    true,  true, false, SingleSpc,  3, 8 ,false},
218fe6060f1SDimitry Andric { ARM::VLD1d8TPseudoWB_register,   ARM::VLD1d8Twb_register,  true,  true, true, SingleSpc,  3, 8 ,false},
219fe6060f1SDimitry Andric 
2200b57cec5SDimitry Andric { ARM::VLD1q16HighQPseudo,  ARM::VLD1d16Q,     true,  false, false, SingleHighQSpc,  4, 4 ,false},
221fe6060f1SDimitry Andric { ARM::VLD1q16HighQPseudo_UPD, ARM::VLD1d16Qwb_fixed,   true,  true, true, SingleHighQSpc,  4, 4 ,false},
2220b57cec5SDimitry Andric { ARM::VLD1q16HighTPseudo,  ARM::VLD1d16T,     true,  false, false, SingleHighTSpc,  3, 4 ,false},
223fe6060f1SDimitry Andric { ARM::VLD1q16HighTPseudo_UPD, ARM::VLD1d16Twb_fixed,   true,  true, true, SingleHighTSpc,  3, 4 ,false},
2240b57cec5SDimitry Andric { ARM::VLD1q16LowQPseudo_UPD,  ARM::VLD1d16Qwb_fixed,   true,  true, true, SingleLowSpc,  4, 4 ,false},
2250b57cec5SDimitry Andric { ARM::VLD1q16LowTPseudo_UPD,  ARM::VLD1d16Twb_fixed,   true,  true, true, SingleLowSpc,  3, 4 ,false},
226fe6060f1SDimitry Andric 
2270b57cec5SDimitry Andric { ARM::VLD1q32HighQPseudo,  ARM::VLD1d32Q,     true,  false, false, SingleHighQSpc,  4, 2 ,false},
228fe6060f1SDimitry Andric { ARM::VLD1q32HighQPseudo_UPD, ARM::VLD1d32Qwb_fixed,   true,  true, true, SingleHighQSpc,  4, 2 ,false},
2290b57cec5SDimitry Andric { ARM::VLD1q32HighTPseudo,  ARM::VLD1d32T,     true,  false, false, SingleHighTSpc,  3, 2 ,false},
230fe6060f1SDimitry Andric { ARM::VLD1q32HighTPseudo_UPD, ARM::VLD1d32Twb_fixed,   true,  true, true, SingleHighTSpc,  3, 2 ,false},
2310b57cec5SDimitry Andric { ARM::VLD1q32LowQPseudo_UPD,  ARM::VLD1d32Qwb_fixed,   true,  true, true, SingleLowSpc,  4, 2 ,false},
2320b57cec5SDimitry Andric { ARM::VLD1q32LowTPseudo_UPD,  ARM::VLD1d32Twb_fixed,   true,  true, true, SingleLowSpc,  3, 2 ,false},
233fe6060f1SDimitry Andric 
2340b57cec5SDimitry Andric { ARM::VLD1q64HighQPseudo,  ARM::VLD1d64Q,     true,  false, false, SingleHighQSpc,  4, 1 ,false},
235fe6060f1SDimitry Andric { ARM::VLD1q64HighQPseudo_UPD, ARM::VLD1d64Qwb_fixed,   true,  true, true, SingleHighQSpc,  4, 1 ,false},
2360b57cec5SDimitry Andric { ARM::VLD1q64HighTPseudo,  ARM::VLD1d64T,     true,  false, false, SingleHighTSpc,  3, 1 ,false},
237fe6060f1SDimitry Andric { ARM::VLD1q64HighTPseudo_UPD, ARM::VLD1d64Twb_fixed,   true,  true, true, SingleHighTSpc,  3, 1 ,false},
2380b57cec5SDimitry Andric { ARM::VLD1q64LowQPseudo_UPD,  ARM::VLD1d64Qwb_fixed,   true,  true, true, SingleLowSpc,  4, 1 ,false},
2390b57cec5SDimitry Andric { ARM::VLD1q64LowTPseudo_UPD,  ARM::VLD1d64Twb_fixed,   true,  true, true, SingleLowSpc,  3, 1 ,false},
240fe6060f1SDimitry Andric 
2410b57cec5SDimitry Andric { ARM::VLD1q8HighQPseudo,   ARM::VLD1d8Q,     true,  false, false, SingleHighQSpc,  4, 8 ,false},
242fe6060f1SDimitry Andric { ARM::VLD1q8HighQPseudo_UPD, ARM::VLD1d8Qwb_fixed,   true,  true, true, SingleHighQSpc,  4, 8 ,false},
2430b57cec5SDimitry Andric { ARM::VLD1q8HighTPseudo,   ARM::VLD1d8T,     true,  false, false, SingleHighTSpc,  3, 8 ,false},
244fe6060f1SDimitry Andric { ARM::VLD1q8HighTPseudo_UPD, ARM::VLD1d8Twb_fixed,   true,  true, true, SingleHighTSpc,  3, 8 ,false},
2450b57cec5SDimitry Andric { ARM::VLD1q8LowQPseudo_UPD,  ARM::VLD1d8Qwb_fixed,   true,  true, true, SingleLowSpc,  4, 8 ,false},
2460b57cec5SDimitry Andric { ARM::VLD1q8LowTPseudo_UPD,  ARM::VLD1d8Twb_fixed,   true,  true, true, SingleLowSpc,  3, 8 ,false},
2470b57cec5SDimitry Andric 
2480b57cec5SDimitry Andric { ARM::VLD2DUPq16EvenPseudo,  ARM::VLD2DUPd16x2,  true, false, false, EvenDblSpc, 2, 4 ,false},
2490b57cec5SDimitry Andric { ARM::VLD2DUPq16OddPseudo,   ARM::VLD2DUPd16x2,  true, false, false, OddDblSpc,  2, 4 ,false},
250fe6060f1SDimitry Andric { ARM::VLD2DUPq16OddPseudoWB_fixed,   ARM::VLD2DUPd16x2wb_fixed, true, true, false, OddDblSpc,  2, 4 ,false},
251fe6060f1SDimitry Andric { ARM::VLD2DUPq16OddPseudoWB_register,   ARM::VLD2DUPd16x2wb_register, true, true, true, OddDblSpc,  2, 4 ,false},
2520b57cec5SDimitry Andric { ARM::VLD2DUPq32EvenPseudo,  ARM::VLD2DUPd32x2,  true, false, false, EvenDblSpc, 2, 2 ,false},
2530b57cec5SDimitry Andric { ARM::VLD2DUPq32OddPseudo,   ARM::VLD2DUPd32x2,  true, false, false, OddDblSpc,  2, 2 ,false},
254fe6060f1SDimitry Andric { ARM::VLD2DUPq32OddPseudoWB_fixed,   ARM::VLD2DUPd32x2wb_fixed, true, true, false, OddDblSpc,  2, 2 ,false},
255fe6060f1SDimitry Andric { ARM::VLD2DUPq32OddPseudoWB_register,   ARM::VLD2DUPd32x2wb_register, true, true, true, OddDblSpc,  2, 2 ,false},
2560b57cec5SDimitry Andric { ARM::VLD2DUPq8EvenPseudo,   ARM::VLD2DUPd8x2,   true, false, false, EvenDblSpc, 2, 8 ,false},
2570b57cec5SDimitry Andric { ARM::VLD2DUPq8OddPseudo,    ARM::VLD2DUPd8x2,   true, false, false, OddDblSpc,  2, 8 ,false},
258fe6060f1SDimitry Andric { ARM::VLD2DUPq8OddPseudoWB_fixed,    ARM::VLD2DUPd8x2wb_fixed, true, true, false, OddDblSpc,  2, 8 ,false},
259fe6060f1SDimitry Andric { ARM::VLD2DUPq8OddPseudoWB_register,    ARM::VLD2DUPd8x2wb_register, true, true, true, OddDblSpc,  2, 8 ,false},
2600b57cec5SDimitry Andric 
2610b57cec5SDimitry Andric { ARM::VLD2LNd16Pseudo,     ARM::VLD2LNd16,     true, false, false, SingleSpc,  2, 4 ,true},
2620b57cec5SDimitry Andric { ARM::VLD2LNd16Pseudo_UPD, ARM::VLD2LNd16_UPD, true, true, true,  SingleSpc,  2, 4 ,true},
2630b57cec5SDimitry Andric { ARM::VLD2LNd32Pseudo,     ARM::VLD2LNd32,     true, false, false, SingleSpc,  2, 2 ,true},
2640b57cec5SDimitry Andric { ARM::VLD2LNd32Pseudo_UPD, ARM::VLD2LNd32_UPD, true, true, true,  SingleSpc,  2, 2 ,true},
2650b57cec5SDimitry Andric { ARM::VLD2LNd8Pseudo,      ARM::VLD2LNd8,      true, false, false, SingleSpc,  2, 8 ,true},
2660b57cec5SDimitry Andric { ARM::VLD2LNd8Pseudo_UPD,  ARM::VLD2LNd8_UPD, true, true, true,  SingleSpc,  2, 8 ,true},
2670b57cec5SDimitry Andric { ARM::VLD2LNq16Pseudo,     ARM::VLD2LNq16,     true, false, false, EvenDblSpc, 2, 4 ,true},
2680b57cec5SDimitry Andric { ARM::VLD2LNq16Pseudo_UPD, ARM::VLD2LNq16_UPD, true, true, true,  EvenDblSpc, 2, 4 ,true},
2690b57cec5SDimitry Andric { ARM::VLD2LNq32Pseudo,     ARM::VLD2LNq32,     true, false, false, EvenDblSpc, 2, 2 ,true},
2700b57cec5SDimitry Andric { ARM::VLD2LNq32Pseudo_UPD, ARM::VLD2LNq32_UPD, true, true, true,  EvenDblSpc, 2, 2 ,true},
2710b57cec5SDimitry Andric 
2720b57cec5SDimitry Andric { ARM::VLD2q16Pseudo,       ARM::VLD2q16,      true,  false, false, SingleSpc,  4, 4 ,false},
2730b57cec5SDimitry Andric { ARM::VLD2q16PseudoWB_fixed,   ARM::VLD2q16wb_fixed, true, true, false,  SingleSpc,  4, 4 ,false},
2740b57cec5SDimitry Andric { ARM::VLD2q16PseudoWB_register,   ARM::VLD2q16wb_register, true, true, true,  SingleSpc,  4, 4 ,false},
2750b57cec5SDimitry Andric { ARM::VLD2q32Pseudo,       ARM::VLD2q32,      true,  false, false, SingleSpc,  4, 2 ,false},
2760b57cec5SDimitry Andric { ARM::VLD2q32PseudoWB_fixed,   ARM::VLD2q32wb_fixed, true, true, false,  SingleSpc,  4, 2 ,false},
2770b57cec5SDimitry Andric { ARM::VLD2q32PseudoWB_register,   ARM::VLD2q32wb_register, true, true, true,  SingleSpc,  4, 2 ,false},
2780b57cec5SDimitry Andric { ARM::VLD2q8Pseudo,        ARM::VLD2q8,       true,  false, false, SingleSpc,  4, 8 ,false},
2790b57cec5SDimitry Andric { ARM::VLD2q8PseudoWB_fixed,    ARM::VLD2q8wb_fixed, true, true, false,  SingleSpc,  4, 8 ,false},
2800b57cec5SDimitry Andric { ARM::VLD2q8PseudoWB_register,    ARM::VLD2q8wb_register, true, true, true,  SingleSpc,  4, 8 ,false},
2810b57cec5SDimitry Andric 
2820b57cec5SDimitry Andric { ARM::VLD3DUPd16Pseudo,     ARM::VLD3DUPd16,     true, false, false, SingleSpc, 3, 4,true},
2830b57cec5SDimitry Andric { ARM::VLD3DUPd16Pseudo_UPD, ARM::VLD3DUPd16_UPD, true, true, true,  SingleSpc, 3, 4,true},
2840b57cec5SDimitry Andric { ARM::VLD3DUPd32Pseudo,     ARM::VLD3DUPd32,     true, false, false, SingleSpc, 3, 2,true},
2850b57cec5SDimitry Andric { ARM::VLD3DUPd32Pseudo_UPD, ARM::VLD3DUPd32_UPD, true, true, true,  SingleSpc, 3, 2,true},
2860b57cec5SDimitry Andric { ARM::VLD3DUPd8Pseudo,      ARM::VLD3DUPd8,      true, false, false, SingleSpc, 3, 8,true},
2870b57cec5SDimitry Andric { ARM::VLD3DUPd8Pseudo_UPD,  ARM::VLD3DUPd8_UPD, true, true, true,  SingleSpc, 3, 8,true},
2880b57cec5SDimitry Andric { ARM::VLD3DUPq16EvenPseudo, ARM::VLD3DUPq16,     true, false, false, EvenDblSpc, 3, 4 ,true},
2890b57cec5SDimitry Andric { ARM::VLD3DUPq16OddPseudo,  ARM::VLD3DUPq16,     true, false, false, OddDblSpc,  3, 4 ,true},
290fe6060f1SDimitry Andric { ARM::VLD3DUPq16OddPseudo_UPD,  ARM::VLD3DUPq16_UPD, true, true, true, OddDblSpc,  3, 4 ,true},
2910b57cec5SDimitry Andric { ARM::VLD3DUPq32EvenPseudo, ARM::VLD3DUPq32,     true, false, false, EvenDblSpc, 3, 2 ,true},
2920b57cec5SDimitry Andric { ARM::VLD3DUPq32OddPseudo,  ARM::VLD3DUPq32,     true, false, false, OddDblSpc,  3, 2 ,true},
293fe6060f1SDimitry Andric { ARM::VLD3DUPq32OddPseudo_UPD,  ARM::VLD3DUPq32_UPD, true, true, true, OddDblSpc,  3, 2 ,true},
2940b57cec5SDimitry Andric { ARM::VLD3DUPq8EvenPseudo,  ARM::VLD3DUPq8,      true, false, false, EvenDblSpc, 3, 8 ,true},
2950b57cec5SDimitry Andric { ARM::VLD3DUPq8OddPseudo,   ARM::VLD3DUPq8,      true, false, false, OddDblSpc,  3, 8 ,true},
296fe6060f1SDimitry Andric { ARM::VLD3DUPq8OddPseudo_UPD,   ARM::VLD3DUPq8_UPD, true, true, true, OddDblSpc,  3, 8 ,true},
2970b57cec5SDimitry Andric 
2980b57cec5SDimitry Andric { ARM::VLD3LNd16Pseudo,     ARM::VLD3LNd16,     true, false, false, SingleSpc,  3, 4 ,true},
2990b57cec5SDimitry Andric { ARM::VLD3LNd16Pseudo_UPD, ARM::VLD3LNd16_UPD, true, true, true,  SingleSpc,  3, 4 ,true},
3000b57cec5SDimitry Andric { ARM::VLD3LNd32Pseudo,     ARM::VLD3LNd32,     true, false, false, SingleSpc,  3, 2 ,true},
3010b57cec5SDimitry Andric { ARM::VLD3LNd32Pseudo_UPD, ARM::VLD3LNd32_UPD, true, true, true,  SingleSpc,  3, 2 ,true},
3020b57cec5SDimitry Andric { ARM::VLD3LNd8Pseudo,      ARM::VLD3LNd8,      true, false, false, SingleSpc,  3, 8 ,true},
3030b57cec5SDimitry Andric { ARM::VLD3LNd8Pseudo_UPD,  ARM::VLD3LNd8_UPD, true, true, true,  SingleSpc,  3, 8 ,true},
3040b57cec5SDimitry Andric { ARM::VLD3LNq16Pseudo,     ARM::VLD3LNq16,     true, false, false, EvenDblSpc, 3, 4 ,true},
3050b57cec5SDimitry Andric { ARM::VLD3LNq16Pseudo_UPD, ARM::VLD3LNq16_UPD, true, true, true,  EvenDblSpc, 3, 4 ,true},
3060b57cec5SDimitry Andric { ARM::VLD3LNq32Pseudo,     ARM::VLD3LNq32,     true, false, false, EvenDblSpc, 3, 2 ,true},
3070b57cec5SDimitry Andric { ARM::VLD3LNq32Pseudo_UPD, ARM::VLD3LNq32_UPD, true, true, true,  EvenDblSpc, 3, 2 ,true},
3080b57cec5SDimitry Andric 
3090b57cec5SDimitry Andric { ARM::VLD3d16Pseudo,       ARM::VLD3d16,      true,  false, false, SingleSpc,  3, 4 ,true},
3100b57cec5SDimitry Andric { ARM::VLD3d16Pseudo_UPD,   ARM::VLD3d16_UPD, true, true, true,  SingleSpc,  3, 4 ,true},
3110b57cec5SDimitry Andric { ARM::VLD3d32Pseudo,       ARM::VLD3d32,      true,  false, false, SingleSpc,  3, 2 ,true},
3120b57cec5SDimitry Andric { ARM::VLD3d32Pseudo_UPD,   ARM::VLD3d32_UPD, true, true, true,  SingleSpc,  3, 2 ,true},
3130b57cec5SDimitry Andric { ARM::VLD3d8Pseudo,        ARM::VLD3d8,       true,  false, false, SingleSpc,  3, 8 ,true},
3140b57cec5SDimitry Andric { ARM::VLD3d8Pseudo_UPD,    ARM::VLD3d8_UPD, true, true, true,  SingleSpc,  3, 8 ,true},
3150b57cec5SDimitry Andric 
3160b57cec5SDimitry Andric { ARM::VLD3q16Pseudo_UPD,    ARM::VLD3q16_UPD, true, true, true,  EvenDblSpc, 3, 4 ,true},
3170b57cec5SDimitry Andric { ARM::VLD3q16oddPseudo,     ARM::VLD3q16,     true,  false, false, OddDblSpc,  3, 4 ,true},
3180b57cec5SDimitry Andric { ARM::VLD3q16oddPseudo_UPD, ARM::VLD3q16_UPD, true, true, true,  OddDblSpc,  3, 4 ,true},
3190b57cec5SDimitry Andric { ARM::VLD3q32Pseudo_UPD,    ARM::VLD3q32_UPD, true, true, true,  EvenDblSpc, 3, 2 ,true},
3200b57cec5SDimitry Andric { ARM::VLD3q32oddPseudo,     ARM::VLD3q32,     true,  false, false, OddDblSpc,  3, 2 ,true},
3210b57cec5SDimitry Andric { ARM::VLD3q32oddPseudo_UPD, ARM::VLD3q32_UPD, true, true, true,  OddDblSpc,  3, 2 ,true},
3220b57cec5SDimitry Andric { ARM::VLD3q8Pseudo_UPD,     ARM::VLD3q8_UPD, true, true, true,  EvenDblSpc, 3, 8 ,true},
3230b57cec5SDimitry Andric { ARM::VLD3q8oddPseudo,      ARM::VLD3q8,      true,  false, false, OddDblSpc,  3, 8 ,true},
3240b57cec5SDimitry Andric { ARM::VLD3q8oddPseudo_UPD,  ARM::VLD3q8_UPD, true, true, true,  OddDblSpc,  3, 8 ,true},
3250b57cec5SDimitry Andric 
3260b57cec5SDimitry Andric { ARM::VLD4DUPd16Pseudo,     ARM::VLD4DUPd16,     true, false, false, SingleSpc, 4, 4,true},
3270b57cec5SDimitry Andric { ARM::VLD4DUPd16Pseudo_UPD, ARM::VLD4DUPd16_UPD, true, true, true,  SingleSpc, 4, 4,true},
3280b57cec5SDimitry Andric { ARM::VLD4DUPd32Pseudo,     ARM::VLD4DUPd32,     true, false, false, SingleSpc, 4, 2,true},
3290b57cec5SDimitry Andric { ARM::VLD4DUPd32Pseudo_UPD, ARM::VLD4DUPd32_UPD, true, true, true,  SingleSpc, 4, 2,true},
3300b57cec5SDimitry Andric { ARM::VLD4DUPd8Pseudo,      ARM::VLD4DUPd8,      true, false, false, SingleSpc, 4, 8,true},
3310b57cec5SDimitry Andric { ARM::VLD4DUPd8Pseudo_UPD,  ARM::VLD4DUPd8_UPD, true, true, true,  SingleSpc, 4, 8,true},
3320b57cec5SDimitry Andric { ARM::VLD4DUPq16EvenPseudo, ARM::VLD4DUPq16,     true, false, false, EvenDblSpc, 4, 4 ,true},
3330b57cec5SDimitry Andric { ARM::VLD4DUPq16OddPseudo,  ARM::VLD4DUPq16,     true, false, false, OddDblSpc,  4, 4 ,true},
334fe6060f1SDimitry Andric { ARM::VLD4DUPq16OddPseudo_UPD,  ARM::VLD4DUPq16_UPD, true, true, true, OddDblSpc,  4, 4 ,true},
3350b57cec5SDimitry Andric { ARM::VLD4DUPq32EvenPseudo, ARM::VLD4DUPq32,     true, false, false, EvenDblSpc, 4, 2 ,true},
3360b57cec5SDimitry Andric { ARM::VLD4DUPq32OddPseudo,  ARM::VLD4DUPq32,     true, false, false, OddDblSpc,  4, 2 ,true},
337fe6060f1SDimitry Andric { ARM::VLD4DUPq32OddPseudo_UPD,  ARM::VLD4DUPq32_UPD, true, true, true, OddDblSpc,  4, 2 ,true},
3380b57cec5SDimitry Andric { ARM::VLD4DUPq8EvenPseudo,  ARM::VLD4DUPq8,      true, false, false, EvenDblSpc, 4, 8 ,true},
3390b57cec5SDimitry Andric { ARM::VLD4DUPq8OddPseudo,   ARM::VLD4DUPq8,      true, false, false, OddDblSpc,  4, 8 ,true},
340fe6060f1SDimitry Andric { ARM::VLD4DUPq8OddPseudo_UPD,   ARM::VLD4DUPq8_UPD, true, true, true, OddDblSpc,  4, 8 ,true},
3410b57cec5SDimitry Andric 
3420b57cec5SDimitry Andric { ARM::VLD4LNd16Pseudo,     ARM::VLD4LNd16,     true, false, false, SingleSpc,  4, 4 ,true},
3430b57cec5SDimitry Andric { ARM::VLD4LNd16Pseudo_UPD, ARM::VLD4LNd16_UPD, true, true, true,  SingleSpc,  4, 4 ,true},
3440b57cec5SDimitry Andric { ARM::VLD4LNd32Pseudo,     ARM::VLD4LNd32,     true, false, false, SingleSpc,  4, 2 ,true},
3450b57cec5SDimitry Andric { ARM::VLD4LNd32Pseudo_UPD, ARM::VLD4LNd32_UPD, true, true, true,  SingleSpc,  4, 2 ,true},
3460b57cec5SDimitry Andric { ARM::VLD4LNd8Pseudo,      ARM::VLD4LNd8,      true, false, false, SingleSpc,  4, 8 ,true},
3470b57cec5SDimitry Andric { ARM::VLD4LNd8Pseudo_UPD,  ARM::VLD4LNd8_UPD, true, true, true,  SingleSpc,  4, 8 ,true},
3480b57cec5SDimitry Andric { ARM::VLD4LNq16Pseudo,     ARM::VLD4LNq16,     true, false, false, EvenDblSpc, 4, 4 ,true},
3490b57cec5SDimitry Andric { ARM::VLD4LNq16Pseudo_UPD, ARM::VLD4LNq16_UPD, true, true, true,  EvenDblSpc, 4, 4 ,true},
3500b57cec5SDimitry Andric { ARM::VLD4LNq32Pseudo,     ARM::VLD4LNq32,     true, false, false, EvenDblSpc, 4, 2 ,true},
3510b57cec5SDimitry Andric { ARM::VLD4LNq32Pseudo_UPD, ARM::VLD4LNq32_UPD, true, true, true,  EvenDblSpc, 4, 2 ,true},
3520b57cec5SDimitry Andric 
3530b57cec5SDimitry Andric { ARM::VLD4d16Pseudo,       ARM::VLD4d16,      true,  false, false, SingleSpc,  4, 4 ,true},
3540b57cec5SDimitry Andric { ARM::VLD4d16Pseudo_UPD,   ARM::VLD4d16_UPD, true, true, true,  SingleSpc,  4, 4 ,true},
3550b57cec5SDimitry Andric { ARM::VLD4d32Pseudo,       ARM::VLD4d32,      true,  false, false, SingleSpc,  4, 2 ,true},
3560b57cec5SDimitry Andric { ARM::VLD4d32Pseudo_UPD,   ARM::VLD4d32_UPD, true, true, true,  SingleSpc,  4, 2 ,true},
3570b57cec5SDimitry Andric { ARM::VLD4d8Pseudo,        ARM::VLD4d8,       true,  false, false, SingleSpc,  4, 8 ,true},
3580b57cec5SDimitry Andric { ARM::VLD4d8Pseudo_UPD,    ARM::VLD4d8_UPD, true, true, true,  SingleSpc,  4, 8 ,true},
3590b57cec5SDimitry Andric 
3600b57cec5SDimitry Andric { ARM::VLD4q16Pseudo_UPD,    ARM::VLD4q16_UPD, true, true, true,  EvenDblSpc, 4, 4 ,true},
3610b57cec5SDimitry Andric { ARM::VLD4q16oddPseudo,     ARM::VLD4q16,     true,  false, false, OddDblSpc,  4, 4 ,true},
3620b57cec5SDimitry Andric { ARM::VLD4q16oddPseudo_UPD, ARM::VLD4q16_UPD, true, true, true,  OddDblSpc,  4, 4 ,true},
3630b57cec5SDimitry Andric { ARM::VLD4q32Pseudo_UPD,    ARM::VLD4q32_UPD, true, true, true,  EvenDblSpc, 4, 2 ,true},
3640b57cec5SDimitry Andric { ARM::VLD4q32oddPseudo,     ARM::VLD4q32,     true,  false, false, OddDblSpc,  4, 2 ,true},
3650b57cec5SDimitry Andric { ARM::VLD4q32oddPseudo_UPD, ARM::VLD4q32_UPD, true, true, true,  OddDblSpc,  4, 2 ,true},
3660b57cec5SDimitry Andric { ARM::VLD4q8Pseudo_UPD,     ARM::VLD4q8_UPD, true, true, true,  EvenDblSpc, 4, 8 ,true},
3670b57cec5SDimitry Andric { ARM::VLD4q8oddPseudo,      ARM::VLD4q8,      true,  false, false, OddDblSpc,  4, 8 ,true},
3680b57cec5SDimitry Andric { ARM::VLD4q8oddPseudo_UPD,  ARM::VLD4q8_UPD, true, true, true,  OddDblSpc,  4, 8 ,true},
3690b57cec5SDimitry Andric 
3700b57cec5SDimitry Andric { ARM::VST1LNq16Pseudo,     ARM::VST1LNd16,    false, false, false, EvenDblSpc, 1, 4 ,true},
3710b57cec5SDimitry Andric { ARM::VST1LNq16Pseudo_UPD, ARM::VST1LNd16_UPD, false, true, true,  EvenDblSpc, 1, 4 ,true},
3720b57cec5SDimitry Andric { ARM::VST1LNq32Pseudo,     ARM::VST1LNd32,    false, false, false, EvenDblSpc, 1, 2 ,true},
3730b57cec5SDimitry Andric { ARM::VST1LNq32Pseudo_UPD, ARM::VST1LNd32_UPD, false, true, true,  EvenDblSpc, 1, 2 ,true},
3740b57cec5SDimitry Andric { ARM::VST1LNq8Pseudo,      ARM::VST1LNd8,     false, false, false, EvenDblSpc, 1, 8 ,true},
3750b57cec5SDimitry Andric { ARM::VST1LNq8Pseudo_UPD,  ARM::VST1LNd8_UPD, false, true, true,  EvenDblSpc, 1, 8 ,true},
3760b57cec5SDimitry Andric 
3770b57cec5SDimitry Andric { ARM::VST1d16QPseudo,      ARM::VST1d16Q,     false, false, false, SingleSpc,  4, 4 ,false},
378fe6060f1SDimitry Andric { ARM::VST1d16QPseudoWB_fixed,  ARM::VST1d16Qwb_fixed, false, true, false, SingleSpc,  4, 4 ,false},
379fe6060f1SDimitry Andric { ARM::VST1d16QPseudoWB_register, ARM::VST1d16Qwb_register, false, true, true, SingleSpc,  4, 4 ,false},
3800b57cec5SDimitry Andric { ARM::VST1d16TPseudo,      ARM::VST1d16T,     false, false, false, SingleSpc,  3, 4 ,false},
381fe6060f1SDimitry Andric { ARM::VST1d16TPseudoWB_fixed,  ARM::VST1d16Twb_fixed, false, true, false, SingleSpc,  3, 4 ,false},
382fe6060f1SDimitry Andric { ARM::VST1d16TPseudoWB_register, ARM::VST1d16Twb_register, false, true, true, SingleSpc,  3, 4 ,false},
383fe6060f1SDimitry Andric 
3840b57cec5SDimitry Andric { ARM::VST1d32QPseudo,      ARM::VST1d32Q,     false, false, false, SingleSpc,  4, 2 ,false},
385fe6060f1SDimitry Andric { ARM::VST1d32QPseudoWB_fixed,  ARM::VST1d32Qwb_fixed, false, true, false, SingleSpc,  4, 2 ,false},
386fe6060f1SDimitry Andric { ARM::VST1d32QPseudoWB_register, ARM::VST1d32Qwb_register, false, true, true, SingleSpc,  4, 2 ,false},
3870b57cec5SDimitry Andric { ARM::VST1d32TPseudo,      ARM::VST1d32T,     false, false, false, SingleSpc,  3, 2 ,false},
388fe6060f1SDimitry Andric { ARM::VST1d32TPseudoWB_fixed,  ARM::VST1d32Twb_fixed, false, true, false, SingleSpc,  3, 2 ,false},
389fe6060f1SDimitry Andric { ARM::VST1d32TPseudoWB_register, ARM::VST1d32Twb_register, false, true, true, SingleSpc,  3, 2 ,false},
390fe6060f1SDimitry Andric 
3910b57cec5SDimitry Andric { ARM::VST1d64QPseudo,      ARM::VST1d64Q,     false, false, false, SingleSpc,  4, 1 ,false},
3920b57cec5SDimitry Andric { ARM::VST1d64QPseudoWB_fixed,  ARM::VST1d64Qwb_fixed, false, true, false,  SingleSpc,  4, 1 ,false},
3930b57cec5SDimitry Andric { ARM::VST1d64QPseudoWB_register, ARM::VST1d64Qwb_register, false, true, true,  SingleSpc,  4, 1 ,false},
3940b57cec5SDimitry Andric { ARM::VST1d64TPseudo,      ARM::VST1d64T,     false, false, false, SingleSpc,  3, 1 ,false},
3950b57cec5SDimitry Andric { ARM::VST1d64TPseudoWB_fixed,  ARM::VST1d64Twb_fixed, false, true, false,  SingleSpc,  3, 1 ,false},
3960b57cec5SDimitry Andric { ARM::VST1d64TPseudoWB_register, ARM::VST1d64Twb_register, false, true, true,  SingleSpc,  3, 1 ,false},
397fe6060f1SDimitry Andric 
3980b57cec5SDimitry Andric { ARM::VST1d8QPseudo,       ARM::VST1d8Q,      false, false, false, SingleSpc,  4, 8 ,false},
399fe6060f1SDimitry Andric { ARM::VST1d8QPseudoWB_fixed,   ARM::VST1d8Qwb_fixed, false, true, false, SingleSpc,  4, 8 ,false},
400fe6060f1SDimitry Andric { ARM::VST1d8QPseudoWB_register,  ARM::VST1d8Qwb_register, false, true, true, SingleSpc,  4, 8 ,false},
4010b57cec5SDimitry Andric { ARM::VST1d8TPseudo,       ARM::VST1d8T,      false, false, false, SingleSpc,  3, 8 ,false},
402fe6060f1SDimitry Andric { ARM::VST1d8TPseudoWB_fixed,   ARM::VST1d8Twb_fixed, false, true, false, SingleSpc,  3, 8 ,false},
403fe6060f1SDimitry Andric { ARM::VST1d8TPseudoWB_register,  ARM::VST1d8Twb_register, false, true, true, SingleSpc,  3, 8 ,false},
404fe6060f1SDimitry Andric 
4050b57cec5SDimitry Andric { ARM::VST1q16HighQPseudo,  ARM::VST1d16Q,     false, false, false, SingleHighQSpc,   4, 4 ,false},
406fe6060f1SDimitry Andric { ARM::VST1q16HighQPseudo_UPD,  ARM::VST1d16Qwb_fixed,  false, true, true, SingleHighQSpc,   4, 8 ,false},
4070b57cec5SDimitry Andric { ARM::VST1q16HighTPseudo,  ARM::VST1d16T,     false, false, false, SingleHighTSpc,   3, 4 ,false},
408fe6060f1SDimitry Andric { ARM::VST1q16HighTPseudo_UPD,  ARM::VST1d16Twb_fixed,  false, true, true, SingleHighTSpc,   3, 4 ,false},
4090b57cec5SDimitry Andric { ARM::VST1q16LowQPseudo_UPD,   ARM::VST1d16Qwb_fixed,  false, true, true, SingleLowSpc,   4, 4 ,false},
4100b57cec5SDimitry Andric { ARM::VST1q16LowTPseudo_UPD,   ARM::VST1d16Twb_fixed,  false, true, true, SingleLowSpc,   3, 4 ,false},
411fe6060f1SDimitry Andric 
4120b57cec5SDimitry Andric { ARM::VST1q32HighQPseudo,  ARM::VST1d32Q,     false, false, false, SingleHighQSpc,   4, 2 ,false},
413fe6060f1SDimitry Andric { ARM::VST1q32HighQPseudo_UPD,  ARM::VST1d32Qwb_fixed,  false, true, true, SingleHighQSpc,   4, 8 ,false},
4140b57cec5SDimitry Andric { ARM::VST1q32HighTPseudo,  ARM::VST1d32T,     false, false, false, SingleHighTSpc,   3, 2 ,false},
415fe6060f1SDimitry Andric { ARM::VST1q32HighTPseudo_UPD,  ARM::VST1d32Twb_fixed,  false, true, true, SingleHighTSpc,   3, 2 ,false},
4160b57cec5SDimitry Andric { ARM::VST1q32LowQPseudo_UPD,   ARM::VST1d32Qwb_fixed,  false, true, true, SingleLowSpc,   4, 2 ,false},
4170b57cec5SDimitry Andric { ARM::VST1q32LowTPseudo_UPD,   ARM::VST1d32Twb_fixed,  false, true, true, SingleLowSpc,   3, 2 ,false},
418fe6060f1SDimitry Andric 
4190b57cec5SDimitry Andric { ARM::VST1q64HighQPseudo,  ARM::VST1d64Q,     false, false, false, SingleHighQSpc,   4, 1 ,false},
420fe6060f1SDimitry Andric { ARM::VST1q64HighQPseudo_UPD,  ARM::VST1d64Qwb_fixed,  false, true, true, SingleHighQSpc,   4, 8 ,false},
4210b57cec5SDimitry Andric { ARM::VST1q64HighTPseudo,  ARM::VST1d64T,     false, false, false, SingleHighTSpc,   3, 1 ,false},
422fe6060f1SDimitry Andric { ARM::VST1q64HighTPseudo_UPD,  ARM::VST1d64Twb_fixed,  false, true, true, SingleHighTSpc,   3, 1 ,false},
4230b57cec5SDimitry Andric { ARM::VST1q64LowQPseudo_UPD,   ARM::VST1d64Qwb_fixed,  false, true, true, SingleLowSpc,   4, 1 ,false},
4240b57cec5SDimitry Andric { ARM::VST1q64LowTPseudo_UPD,   ARM::VST1d64Twb_fixed,  false, true, true, SingleLowSpc,   3, 1 ,false},
425fe6060f1SDimitry Andric 
4260b57cec5SDimitry Andric { ARM::VST1q8HighQPseudo,   ARM::VST1d8Q,      false, false, false, SingleHighQSpc,   4, 8 ,false},
427fe6060f1SDimitry Andric { ARM::VST1q8HighQPseudo_UPD,  ARM::VST1d8Qwb_fixed,  false, true, true, SingleHighQSpc,   4, 8 ,false},
4280b57cec5SDimitry Andric { ARM::VST1q8HighTPseudo,   ARM::VST1d8T,      false, false, false, SingleHighTSpc,   3, 8 ,false},
429fe6060f1SDimitry Andric { ARM::VST1q8HighTPseudo_UPD,  ARM::VST1d8Twb_fixed,  false, true, true, SingleHighTSpc,   3, 8 ,false},
4300b57cec5SDimitry Andric { ARM::VST1q8LowQPseudo_UPD,   ARM::VST1d8Qwb_fixed,  false, true, true, SingleLowSpc,   4, 8 ,false},
4310b57cec5SDimitry Andric { ARM::VST1q8LowTPseudo_UPD,   ARM::VST1d8Twb_fixed,  false, true, true, SingleLowSpc,   3, 8 ,false},
4320b57cec5SDimitry Andric 
4330b57cec5SDimitry Andric { ARM::VST2LNd16Pseudo,     ARM::VST2LNd16,     false, false, false, SingleSpc, 2, 4 ,true},
4340b57cec5SDimitry Andric { ARM::VST2LNd16Pseudo_UPD, ARM::VST2LNd16_UPD, false, true, true,  SingleSpc, 2, 4 ,true},
4350b57cec5SDimitry Andric { ARM::VST2LNd32Pseudo,     ARM::VST2LNd32,     false, false, false, SingleSpc, 2, 2 ,true},
4360b57cec5SDimitry Andric { ARM::VST2LNd32Pseudo_UPD, ARM::VST2LNd32_UPD, false, true, true,  SingleSpc, 2, 2 ,true},
4370b57cec5SDimitry Andric { ARM::VST2LNd8Pseudo,      ARM::VST2LNd8,      false, false, false, SingleSpc, 2, 8 ,true},
4380b57cec5SDimitry Andric { ARM::VST2LNd8Pseudo_UPD,  ARM::VST2LNd8_UPD, false, true, true,  SingleSpc, 2, 8 ,true},
4390b57cec5SDimitry Andric { ARM::VST2LNq16Pseudo,     ARM::VST2LNq16,     false, false, false, EvenDblSpc, 2, 4,true},
4400b57cec5SDimitry Andric { ARM::VST2LNq16Pseudo_UPD, ARM::VST2LNq16_UPD, false, true, true,  EvenDblSpc, 2, 4,true},
4410b57cec5SDimitry Andric { ARM::VST2LNq32Pseudo,     ARM::VST2LNq32,     false, false, false, EvenDblSpc, 2, 2,true},
4420b57cec5SDimitry Andric { ARM::VST2LNq32Pseudo_UPD, ARM::VST2LNq32_UPD, false, true, true,  EvenDblSpc, 2, 2,true},
4430b57cec5SDimitry Andric 
4440b57cec5SDimitry Andric { ARM::VST2q16Pseudo,       ARM::VST2q16,      false, false, false, SingleSpc,  4, 4 ,false},
4450b57cec5SDimitry Andric { ARM::VST2q16PseudoWB_fixed,   ARM::VST2q16wb_fixed, false, true, false,  SingleSpc,  4, 4 ,false},
4460b57cec5SDimitry Andric { ARM::VST2q16PseudoWB_register,   ARM::VST2q16wb_register, false, true, true,  SingleSpc,  4, 4 ,false},
4470b57cec5SDimitry Andric { ARM::VST2q32Pseudo,       ARM::VST2q32,      false, false, false, SingleSpc,  4, 2 ,false},
4480b57cec5SDimitry Andric { ARM::VST2q32PseudoWB_fixed,   ARM::VST2q32wb_fixed, false, true, false,  SingleSpc,  4, 2 ,false},
4490b57cec5SDimitry Andric { ARM::VST2q32PseudoWB_register,   ARM::VST2q32wb_register, false, true, true,  SingleSpc,  4, 2 ,false},
4500b57cec5SDimitry Andric { ARM::VST2q8Pseudo,        ARM::VST2q8,       false, false, false, SingleSpc,  4, 8 ,false},
4510b57cec5SDimitry Andric { ARM::VST2q8PseudoWB_fixed,    ARM::VST2q8wb_fixed, false, true, false,  SingleSpc,  4, 8 ,false},
4520b57cec5SDimitry Andric { ARM::VST2q8PseudoWB_register,    ARM::VST2q8wb_register, false, true, true,  SingleSpc,  4, 8 ,false},
4530b57cec5SDimitry Andric 
4540b57cec5SDimitry Andric { ARM::VST3LNd16Pseudo,     ARM::VST3LNd16,     false, false, false, SingleSpc, 3, 4 ,true},
4550b57cec5SDimitry Andric { ARM::VST3LNd16Pseudo_UPD, ARM::VST3LNd16_UPD, false, true, true,  SingleSpc, 3, 4 ,true},
4560b57cec5SDimitry Andric { ARM::VST3LNd32Pseudo,     ARM::VST3LNd32,     false, false, false, SingleSpc, 3, 2 ,true},
4570b57cec5SDimitry Andric { ARM::VST3LNd32Pseudo_UPD, ARM::VST3LNd32_UPD, false, true, true,  SingleSpc, 3, 2 ,true},
4580b57cec5SDimitry Andric { ARM::VST3LNd8Pseudo,      ARM::VST3LNd8,      false, false, false, SingleSpc, 3, 8 ,true},
4590b57cec5SDimitry Andric { ARM::VST3LNd8Pseudo_UPD,  ARM::VST3LNd8_UPD, false, true, true,  SingleSpc, 3, 8 ,true},
4600b57cec5SDimitry Andric { ARM::VST3LNq16Pseudo,     ARM::VST3LNq16,     false, false, false, EvenDblSpc, 3, 4,true},
4610b57cec5SDimitry Andric { ARM::VST3LNq16Pseudo_UPD, ARM::VST3LNq16_UPD, false, true, true,  EvenDblSpc, 3, 4,true},
4620b57cec5SDimitry Andric { ARM::VST3LNq32Pseudo,     ARM::VST3LNq32,     false, false, false, EvenDblSpc, 3, 2,true},
4630b57cec5SDimitry Andric { ARM::VST3LNq32Pseudo_UPD, ARM::VST3LNq32_UPD, false, true, true,  EvenDblSpc, 3, 2,true},
4640b57cec5SDimitry Andric 
4650b57cec5SDimitry Andric { ARM::VST3d16Pseudo,       ARM::VST3d16,      false, false, false, SingleSpc,  3, 4 ,true},
4660b57cec5SDimitry Andric { ARM::VST3d16Pseudo_UPD,   ARM::VST3d16_UPD, false, true, true,  SingleSpc,  3, 4 ,true},
4670b57cec5SDimitry Andric { ARM::VST3d32Pseudo,       ARM::VST3d32,      false, false, false, SingleSpc,  3, 2 ,true},
4680b57cec5SDimitry Andric { ARM::VST3d32Pseudo_UPD,   ARM::VST3d32_UPD, false, true, true,  SingleSpc,  3, 2 ,true},
4690b57cec5SDimitry Andric { ARM::VST3d8Pseudo,        ARM::VST3d8,       false, false, false, SingleSpc,  3, 8 ,true},
4700b57cec5SDimitry Andric { ARM::VST3d8Pseudo_UPD,    ARM::VST3d8_UPD, false, true, true,  SingleSpc,  3, 8 ,true},
4710b57cec5SDimitry Andric 
4720b57cec5SDimitry Andric { ARM::VST3q16Pseudo_UPD,    ARM::VST3q16_UPD, false, true, true,  EvenDblSpc, 3, 4 ,true},
4730b57cec5SDimitry Andric { ARM::VST3q16oddPseudo,     ARM::VST3q16,     false, false, false, OddDblSpc,  3, 4 ,true},
4740b57cec5SDimitry Andric { ARM::VST3q16oddPseudo_UPD, ARM::VST3q16_UPD, false, true, true,  OddDblSpc,  3, 4 ,true},
4750b57cec5SDimitry Andric { ARM::VST3q32Pseudo_UPD,    ARM::VST3q32_UPD, false, true, true,  EvenDblSpc, 3, 2 ,true},
4760b57cec5SDimitry Andric { ARM::VST3q32oddPseudo,     ARM::VST3q32,     false, false, false, OddDblSpc,  3, 2 ,true},
4770b57cec5SDimitry Andric { ARM::VST3q32oddPseudo_UPD, ARM::VST3q32_UPD, false, true, true,  OddDblSpc,  3, 2 ,true},
4780b57cec5SDimitry Andric { ARM::VST3q8Pseudo_UPD,     ARM::VST3q8_UPD, false, true, true,  EvenDblSpc, 3, 8 ,true},
4790b57cec5SDimitry Andric { ARM::VST3q8oddPseudo,      ARM::VST3q8,      false, false, false, OddDblSpc,  3, 8 ,true},
4800b57cec5SDimitry Andric { ARM::VST3q8oddPseudo_UPD,  ARM::VST3q8_UPD, false, true, true,  OddDblSpc,  3, 8 ,true},
4810b57cec5SDimitry Andric 
4820b57cec5SDimitry Andric { ARM::VST4LNd16Pseudo,     ARM::VST4LNd16,     false, false, false, SingleSpc, 4, 4 ,true},
4830b57cec5SDimitry Andric { ARM::VST4LNd16Pseudo_UPD, ARM::VST4LNd16_UPD, false, true, true,  SingleSpc, 4, 4 ,true},
4840b57cec5SDimitry Andric { ARM::VST4LNd32Pseudo,     ARM::VST4LNd32,     false, false, false, SingleSpc, 4, 2 ,true},
4850b57cec5SDimitry Andric { ARM::VST4LNd32Pseudo_UPD, ARM::VST4LNd32_UPD, false, true, true,  SingleSpc, 4, 2 ,true},
4860b57cec5SDimitry Andric { ARM::VST4LNd8Pseudo,      ARM::VST4LNd8,      false, false, false, SingleSpc, 4, 8 ,true},
4870b57cec5SDimitry Andric { ARM::VST4LNd8Pseudo_UPD,  ARM::VST4LNd8_UPD, false, true, true,  SingleSpc, 4, 8 ,true},
4880b57cec5SDimitry Andric { ARM::VST4LNq16Pseudo,     ARM::VST4LNq16,     false, false, false, EvenDblSpc, 4, 4,true},
4890b57cec5SDimitry Andric { ARM::VST4LNq16Pseudo_UPD, ARM::VST4LNq16_UPD, false, true, true,  EvenDblSpc, 4, 4,true},
4900b57cec5SDimitry Andric { ARM::VST4LNq32Pseudo,     ARM::VST4LNq32,     false, false, false, EvenDblSpc, 4, 2,true},
4910b57cec5SDimitry Andric { ARM::VST4LNq32Pseudo_UPD, ARM::VST4LNq32_UPD, false, true, true,  EvenDblSpc, 4, 2,true},
4920b57cec5SDimitry Andric 
4930b57cec5SDimitry Andric { ARM::VST4d16Pseudo,       ARM::VST4d16,      false, false, false, SingleSpc,  4, 4 ,true},
4940b57cec5SDimitry Andric { ARM::VST4d16Pseudo_UPD,   ARM::VST4d16_UPD, false, true, true,  SingleSpc,  4, 4 ,true},
4950b57cec5SDimitry Andric { ARM::VST4d32Pseudo,       ARM::VST4d32,      false, false, false, SingleSpc,  4, 2 ,true},
4960b57cec5SDimitry Andric { ARM::VST4d32Pseudo_UPD,   ARM::VST4d32_UPD, false, true, true,  SingleSpc,  4, 2 ,true},
4970b57cec5SDimitry Andric { ARM::VST4d8Pseudo,        ARM::VST4d8,       false, false, false, SingleSpc,  4, 8 ,true},
4980b57cec5SDimitry Andric { ARM::VST4d8Pseudo_UPD,    ARM::VST4d8_UPD, false, true, true,  SingleSpc,  4, 8 ,true},
4990b57cec5SDimitry Andric 
5000b57cec5SDimitry Andric { ARM::VST4q16Pseudo_UPD,    ARM::VST4q16_UPD, false, true, true,  EvenDblSpc, 4, 4 ,true},
5010b57cec5SDimitry Andric { ARM::VST4q16oddPseudo,     ARM::VST4q16,     false, false, false, OddDblSpc,  4, 4 ,true},
5020b57cec5SDimitry Andric { ARM::VST4q16oddPseudo_UPD, ARM::VST4q16_UPD, false, true, true,  OddDblSpc,  4, 4 ,true},
5030b57cec5SDimitry Andric { ARM::VST4q32Pseudo_UPD,    ARM::VST4q32_UPD, false, true, true,  EvenDblSpc, 4, 2 ,true},
5040b57cec5SDimitry Andric { ARM::VST4q32oddPseudo,     ARM::VST4q32,     false, false, false, OddDblSpc,  4, 2 ,true},
5050b57cec5SDimitry Andric { ARM::VST4q32oddPseudo_UPD, ARM::VST4q32_UPD, false, true, true,  OddDblSpc,  4, 2 ,true},
5060b57cec5SDimitry Andric { ARM::VST4q8Pseudo_UPD,     ARM::VST4q8_UPD, false, true, true,  EvenDblSpc, 4, 8 ,true},
5070b57cec5SDimitry Andric { ARM::VST4q8oddPseudo,      ARM::VST4q8,      false, false, false, OddDblSpc,  4, 8 ,true},
5080b57cec5SDimitry Andric { ARM::VST4q8oddPseudo_UPD,  ARM::VST4q8_UPD, false, true, true,  OddDblSpc,  4, 8 ,true}
5090b57cec5SDimitry Andric };
5100b57cec5SDimitry Andric 
5110b57cec5SDimitry Andric /// LookupNEONLdSt - Search the NEONLdStTable for information about a NEON
5120b57cec5SDimitry Andric /// load or store pseudo instruction.
5130b57cec5SDimitry Andric static const NEONLdStTableEntry *LookupNEONLdSt(unsigned Opcode) {
5140b57cec5SDimitry Andric #ifndef NDEBUG
5150b57cec5SDimitry Andric   // Make sure the table is sorted.
5160b57cec5SDimitry Andric   static std::atomic<bool> TableChecked(false);
5170b57cec5SDimitry Andric   if (!TableChecked.load(std::memory_order_relaxed)) {
5185ffd83dbSDimitry Andric     assert(llvm::is_sorted(NEONLdStTable) && "NEONLdStTable is not sorted!");
5190b57cec5SDimitry Andric     TableChecked.store(true, std::memory_order_relaxed);
5200b57cec5SDimitry Andric   }
5210b57cec5SDimitry Andric #endif
5220b57cec5SDimitry Andric 
5230b57cec5SDimitry Andric   auto I = llvm::lower_bound(NEONLdStTable, Opcode);
5240b57cec5SDimitry Andric   if (I != std::end(NEONLdStTable) && I->PseudoOpc == Opcode)
5250b57cec5SDimitry Andric     return I;
5260b57cec5SDimitry Andric   return nullptr;
5270b57cec5SDimitry Andric }
5280b57cec5SDimitry Andric 
5290b57cec5SDimitry Andric /// GetDSubRegs - Get 4 D subregisters of a Q, QQ, or QQQQ register,
5300b57cec5SDimitry Andric /// corresponding to the specified register spacing.  Not all of the results
5310b57cec5SDimitry Andric /// are necessarily valid, e.g., a Q register only has 2 D subregisters.
5320b57cec5SDimitry Andric static void GetDSubRegs(unsigned Reg, NEONRegSpacing RegSpc,
5330b57cec5SDimitry Andric                         const TargetRegisterInfo *TRI, unsigned &D0,
5340b57cec5SDimitry Andric                         unsigned &D1, unsigned &D2, unsigned &D3) {
5350b57cec5SDimitry Andric   if (RegSpc == SingleSpc || RegSpc == SingleLowSpc) {
5360b57cec5SDimitry Andric     D0 = TRI->getSubReg(Reg, ARM::dsub_0);
5370b57cec5SDimitry Andric     D1 = TRI->getSubReg(Reg, ARM::dsub_1);
5380b57cec5SDimitry Andric     D2 = TRI->getSubReg(Reg, ARM::dsub_2);
5390b57cec5SDimitry Andric     D3 = TRI->getSubReg(Reg, ARM::dsub_3);
5400b57cec5SDimitry Andric   } else if (RegSpc == SingleHighQSpc) {
5410b57cec5SDimitry Andric     D0 = TRI->getSubReg(Reg, ARM::dsub_4);
5420b57cec5SDimitry Andric     D1 = TRI->getSubReg(Reg, ARM::dsub_5);
5430b57cec5SDimitry Andric     D2 = TRI->getSubReg(Reg, ARM::dsub_6);
5440b57cec5SDimitry Andric     D3 = TRI->getSubReg(Reg, ARM::dsub_7);
5450b57cec5SDimitry Andric   } else if (RegSpc == SingleHighTSpc) {
5460b57cec5SDimitry Andric     D0 = TRI->getSubReg(Reg, ARM::dsub_3);
5470b57cec5SDimitry Andric     D1 = TRI->getSubReg(Reg, ARM::dsub_4);
5480b57cec5SDimitry Andric     D2 = TRI->getSubReg(Reg, ARM::dsub_5);
5490b57cec5SDimitry Andric     D3 = TRI->getSubReg(Reg, ARM::dsub_6);
5500b57cec5SDimitry Andric   } else if (RegSpc == EvenDblSpc) {
5510b57cec5SDimitry Andric     D0 = TRI->getSubReg(Reg, ARM::dsub_0);
5520b57cec5SDimitry Andric     D1 = TRI->getSubReg(Reg, ARM::dsub_2);
5530b57cec5SDimitry Andric     D2 = TRI->getSubReg(Reg, ARM::dsub_4);
5540b57cec5SDimitry Andric     D3 = TRI->getSubReg(Reg, ARM::dsub_6);
5550b57cec5SDimitry Andric   } else {
5560b57cec5SDimitry Andric     assert(RegSpc == OddDblSpc && "unknown register spacing");
5570b57cec5SDimitry Andric     D0 = TRI->getSubReg(Reg, ARM::dsub_1);
5580b57cec5SDimitry Andric     D1 = TRI->getSubReg(Reg, ARM::dsub_3);
5590b57cec5SDimitry Andric     D2 = TRI->getSubReg(Reg, ARM::dsub_5);
5600b57cec5SDimitry Andric     D3 = TRI->getSubReg(Reg, ARM::dsub_7);
5610b57cec5SDimitry Andric   }
5620b57cec5SDimitry Andric }
5630b57cec5SDimitry Andric 
5640b57cec5SDimitry Andric /// ExpandVLD - Translate VLD pseudo instructions with Q, QQ or QQQQ register
5650b57cec5SDimitry Andric /// operands to real VLD instructions with D register operands.
5660b57cec5SDimitry Andric void ARMExpandPseudo::ExpandVLD(MachineBasicBlock::iterator &MBBI) {
5670b57cec5SDimitry Andric   MachineInstr &MI = *MBBI;
5680b57cec5SDimitry Andric   MachineBasicBlock &MBB = *MI.getParent();
5690b57cec5SDimitry Andric   LLVM_DEBUG(dbgs() << "Expanding: "; MI.dump());
5700b57cec5SDimitry Andric 
5710b57cec5SDimitry Andric   const NEONLdStTableEntry *TableEntry = LookupNEONLdSt(MI.getOpcode());
5720b57cec5SDimitry Andric   assert(TableEntry && TableEntry->IsLoad && "NEONLdStTable lookup failed");
5730b57cec5SDimitry Andric   NEONRegSpacing RegSpc = (NEONRegSpacing)TableEntry->RegSpacing;
5740b57cec5SDimitry Andric   unsigned NumRegs = TableEntry->NumRegs;
5750b57cec5SDimitry Andric 
5760b57cec5SDimitry Andric   MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(),
5770b57cec5SDimitry Andric                                     TII->get(TableEntry->RealOpc));
5780b57cec5SDimitry Andric   unsigned OpIdx = 0;
5790b57cec5SDimitry Andric 
5800b57cec5SDimitry Andric   bool DstIsDead = MI.getOperand(OpIdx).isDead();
5818bcb0991SDimitry Andric   Register DstReg = MI.getOperand(OpIdx++).getReg();
582fe6060f1SDimitry Andric 
583fe6060f1SDimitry Andric   bool IsVLD2DUP = TableEntry->RealOpc == ARM::VLD2DUPd8x2 ||
5840b57cec5SDimitry Andric                    TableEntry->RealOpc == ARM::VLD2DUPd16x2 ||
585fe6060f1SDimitry Andric                    TableEntry->RealOpc == ARM::VLD2DUPd32x2 ||
586fe6060f1SDimitry Andric                    TableEntry->RealOpc == ARM::VLD2DUPd8x2wb_fixed ||
587fe6060f1SDimitry Andric                    TableEntry->RealOpc == ARM::VLD2DUPd16x2wb_fixed ||
588fe6060f1SDimitry Andric                    TableEntry->RealOpc == ARM::VLD2DUPd32x2wb_fixed ||
589fe6060f1SDimitry Andric                    TableEntry->RealOpc == ARM::VLD2DUPd8x2wb_register ||
590fe6060f1SDimitry Andric                    TableEntry->RealOpc == ARM::VLD2DUPd16x2wb_register ||
591fe6060f1SDimitry Andric                    TableEntry->RealOpc == ARM::VLD2DUPd32x2wb_register;
592fe6060f1SDimitry Andric 
593fe6060f1SDimitry Andric   if (IsVLD2DUP) {
5940b57cec5SDimitry Andric     unsigned SubRegIndex;
5950b57cec5SDimitry Andric     if (RegSpc == EvenDblSpc) {
5960b57cec5SDimitry Andric       SubRegIndex = ARM::dsub_0;
5970b57cec5SDimitry Andric     } else {
5980b57cec5SDimitry Andric       assert(RegSpc == OddDblSpc && "Unexpected spacing!");
5990b57cec5SDimitry Andric       SubRegIndex = ARM::dsub_1;
6000b57cec5SDimitry Andric     }
6018bcb0991SDimitry Andric     Register SubReg = TRI->getSubReg(DstReg, SubRegIndex);
6020b57cec5SDimitry Andric     unsigned DstRegPair = TRI->getMatchingSuperReg(SubReg, ARM::dsub_0,
6030b57cec5SDimitry Andric                                                    &ARM::DPairSpcRegClass);
6040b57cec5SDimitry Andric     MIB.addReg(DstRegPair, RegState::Define | getDeadRegState(DstIsDead));
6050b57cec5SDimitry Andric   } else {
6060b57cec5SDimitry Andric     unsigned D0, D1, D2, D3;
6070b57cec5SDimitry Andric     GetDSubRegs(DstReg, RegSpc, TRI, D0, D1, D2, D3);
6080b57cec5SDimitry Andric     MIB.addReg(D0, RegState::Define | getDeadRegState(DstIsDead));
6090b57cec5SDimitry Andric     if (NumRegs > 1 && TableEntry->copyAllListRegs)
6100b57cec5SDimitry Andric       MIB.addReg(D1, RegState::Define | getDeadRegState(DstIsDead));
6110b57cec5SDimitry Andric     if (NumRegs > 2 && TableEntry->copyAllListRegs)
6120b57cec5SDimitry Andric       MIB.addReg(D2, RegState::Define | getDeadRegState(DstIsDead));
6130b57cec5SDimitry Andric     if (NumRegs > 3 && TableEntry->copyAllListRegs)
6140b57cec5SDimitry Andric       MIB.addReg(D3, RegState::Define | getDeadRegState(DstIsDead));
6150b57cec5SDimitry Andric   }
6160b57cec5SDimitry Andric 
6170b57cec5SDimitry Andric   if (TableEntry->isUpdating)
6180b57cec5SDimitry Andric     MIB.add(MI.getOperand(OpIdx++));
6190b57cec5SDimitry Andric 
6200b57cec5SDimitry Andric   // Copy the addrmode6 operands.
6210b57cec5SDimitry Andric   MIB.add(MI.getOperand(OpIdx++));
6220b57cec5SDimitry Andric   MIB.add(MI.getOperand(OpIdx++));
6230b57cec5SDimitry Andric 
6240b57cec5SDimitry Andric   // Copy the am6offset operand.
6250b57cec5SDimitry Andric   if (TableEntry->hasWritebackOperand) {
6260b57cec5SDimitry Andric     // TODO: The writing-back pseudo instructions we translate here are all
6270b57cec5SDimitry Andric     // defined to take am6offset nodes that are capable to represent both fixed
6280b57cec5SDimitry Andric     // and register forms. Some real instructions, however, do not rely on
6290b57cec5SDimitry Andric     // am6offset and have separate definitions for such forms. When this is the
6300b57cec5SDimitry Andric     // case, fixed forms do not take any offset nodes, so here we skip them for
6310b57cec5SDimitry Andric     // such instructions. Once all real and pseudo writing-back instructions are
6320b57cec5SDimitry Andric     // rewritten without use of am6offset nodes, this code will go away.
6330b57cec5SDimitry Andric     const MachineOperand &AM6Offset = MI.getOperand(OpIdx++);
6340b57cec5SDimitry Andric     if (TableEntry->RealOpc == ARM::VLD1d8Qwb_fixed ||
6350b57cec5SDimitry Andric         TableEntry->RealOpc == ARM::VLD1d16Qwb_fixed ||
6360b57cec5SDimitry Andric         TableEntry->RealOpc == ARM::VLD1d32Qwb_fixed ||
6370b57cec5SDimitry Andric         TableEntry->RealOpc == ARM::VLD1d64Qwb_fixed ||
6380b57cec5SDimitry Andric         TableEntry->RealOpc == ARM::VLD1d8Twb_fixed ||
6390b57cec5SDimitry Andric         TableEntry->RealOpc == ARM::VLD1d16Twb_fixed ||
6400b57cec5SDimitry Andric         TableEntry->RealOpc == ARM::VLD1d32Twb_fixed ||
641fe6060f1SDimitry Andric         TableEntry->RealOpc == ARM::VLD1d64Twb_fixed ||
642fe6060f1SDimitry Andric         TableEntry->RealOpc == ARM::VLD2DUPd8x2wb_fixed ||
643fe6060f1SDimitry Andric         TableEntry->RealOpc == ARM::VLD2DUPd16x2wb_fixed ||
644fe6060f1SDimitry Andric         TableEntry->RealOpc == ARM::VLD2DUPd32x2wb_fixed) {
6450b57cec5SDimitry Andric       assert(AM6Offset.getReg() == 0 &&
6460b57cec5SDimitry Andric              "A fixed writing-back pseudo instruction provides an offset "
6470b57cec5SDimitry Andric              "register!");
6480b57cec5SDimitry Andric     } else {
6490b57cec5SDimitry Andric       MIB.add(AM6Offset);
6500b57cec5SDimitry Andric     }
6510b57cec5SDimitry Andric   }
6520b57cec5SDimitry Andric 
6530b57cec5SDimitry Andric   // For an instruction writing double-spaced subregs, the pseudo instruction
6540b57cec5SDimitry Andric   // has an extra operand that is a use of the super-register.  Record the
6550b57cec5SDimitry Andric   // operand index and skip over it.
6560b57cec5SDimitry Andric   unsigned SrcOpIdx = 0;
657fe6060f1SDimitry Andric   if (!IsVLD2DUP) {
6580b57cec5SDimitry Andric     if (RegSpc == EvenDblSpc || RegSpc == OddDblSpc ||
6590b57cec5SDimitry Andric         RegSpc == SingleLowSpc || RegSpc == SingleHighQSpc ||
6600b57cec5SDimitry Andric         RegSpc == SingleHighTSpc)
6610b57cec5SDimitry Andric       SrcOpIdx = OpIdx++;
6620b57cec5SDimitry Andric   }
6630b57cec5SDimitry Andric 
6640b57cec5SDimitry Andric   // Copy the predicate operands.
6650b57cec5SDimitry Andric   MIB.add(MI.getOperand(OpIdx++));
6660b57cec5SDimitry Andric   MIB.add(MI.getOperand(OpIdx++));
6670b57cec5SDimitry Andric 
6680b57cec5SDimitry Andric   // Copy the super-register source operand used for double-spaced subregs over
6690b57cec5SDimitry Andric   // to the new instruction as an implicit operand.
6700b57cec5SDimitry Andric   if (SrcOpIdx != 0) {
6710b57cec5SDimitry Andric     MachineOperand MO = MI.getOperand(SrcOpIdx);
6720b57cec5SDimitry Andric     MO.setImplicit(true);
6730b57cec5SDimitry Andric     MIB.add(MO);
6740b57cec5SDimitry Andric   }
6750b57cec5SDimitry Andric   // Add an implicit def for the super-register.
6760b57cec5SDimitry Andric   MIB.addReg(DstReg, RegState::ImplicitDefine | getDeadRegState(DstIsDead));
6770b57cec5SDimitry Andric   TransferImpOps(MI, MIB, MIB);
6780b57cec5SDimitry Andric 
6790b57cec5SDimitry Andric   // Transfer memoperands.
6800b57cec5SDimitry Andric   MIB.cloneMemRefs(MI);
6810b57cec5SDimitry Andric   MI.eraseFromParent();
6820b57cec5SDimitry Andric   LLVM_DEBUG(dbgs() << "To:        "; MIB.getInstr()->dump(););
6830b57cec5SDimitry Andric }
6840b57cec5SDimitry Andric 
6850b57cec5SDimitry Andric /// ExpandVST - Translate VST pseudo instructions with Q, QQ or QQQQ register
6860b57cec5SDimitry Andric /// operands to real VST instructions with D register operands.
6870b57cec5SDimitry Andric void ARMExpandPseudo::ExpandVST(MachineBasicBlock::iterator &MBBI) {
6880b57cec5SDimitry Andric   MachineInstr &MI = *MBBI;
6890b57cec5SDimitry Andric   MachineBasicBlock &MBB = *MI.getParent();
6900b57cec5SDimitry Andric   LLVM_DEBUG(dbgs() << "Expanding: "; MI.dump());
6910b57cec5SDimitry Andric 
6920b57cec5SDimitry Andric   const NEONLdStTableEntry *TableEntry = LookupNEONLdSt(MI.getOpcode());
6930b57cec5SDimitry Andric   assert(TableEntry && !TableEntry->IsLoad && "NEONLdStTable lookup failed");
6940b57cec5SDimitry Andric   NEONRegSpacing RegSpc = (NEONRegSpacing)TableEntry->RegSpacing;
6950b57cec5SDimitry Andric   unsigned NumRegs = TableEntry->NumRegs;
6960b57cec5SDimitry Andric 
6970b57cec5SDimitry Andric   MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(),
6980b57cec5SDimitry Andric                                     TII->get(TableEntry->RealOpc));
6990b57cec5SDimitry Andric   unsigned OpIdx = 0;
7000b57cec5SDimitry Andric   if (TableEntry->isUpdating)
7010b57cec5SDimitry Andric     MIB.add(MI.getOperand(OpIdx++));
7020b57cec5SDimitry Andric 
7030b57cec5SDimitry Andric   // Copy the addrmode6 operands.
7040b57cec5SDimitry Andric   MIB.add(MI.getOperand(OpIdx++));
7050b57cec5SDimitry Andric   MIB.add(MI.getOperand(OpIdx++));
7060b57cec5SDimitry Andric 
7070b57cec5SDimitry Andric   if (TableEntry->hasWritebackOperand) {
7080b57cec5SDimitry Andric     // TODO: The writing-back pseudo instructions we translate here are all
7090b57cec5SDimitry Andric     // defined to take am6offset nodes that are capable to represent both fixed
7100b57cec5SDimitry Andric     // and register forms. Some real instructions, however, do not rely on
7110b57cec5SDimitry Andric     // am6offset and have separate definitions for such forms. When this is the
7120b57cec5SDimitry Andric     // case, fixed forms do not take any offset nodes, so here we skip them for
7130b57cec5SDimitry Andric     // such instructions. Once all real and pseudo writing-back instructions are
7140b57cec5SDimitry Andric     // rewritten without use of am6offset nodes, this code will go away.
7150b57cec5SDimitry Andric     const MachineOperand &AM6Offset = MI.getOperand(OpIdx++);
7160b57cec5SDimitry Andric     if (TableEntry->RealOpc == ARM::VST1d8Qwb_fixed ||
7170b57cec5SDimitry Andric         TableEntry->RealOpc == ARM::VST1d16Qwb_fixed ||
7180b57cec5SDimitry Andric         TableEntry->RealOpc == ARM::VST1d32Qwb_fixed ||
7190b57cec5SDimitry Andric         TableEntry->RealOpc == ARM::VST1d64Qwb_fixed ||
7200b57cec5SDimitry Andric         TableEntry->RealOpc == ARM::VST1d8Twb_fixed ||
7210b57cec5SDimitry Andric         TableEntry->RealOpc == ARM::VST1d16Twb_fixed ||
7220b57cec5SDimitry Andric         TableEntry->RealOpc == ARM::VST1d32Twb_fixed ||
7230b57cec5SDimitry Andric         TableEntry->RealOpc == ARM::VST1d64Twb_fixed) {
7240b57cec5SDimitry Andric       assert(AM6Offset.getReg() == 0 &&
7250b57cec5SDimitry Andric              "A fixed writing-back pseudo instruction provides an offset "
7260b57cec5SDimitry Andric              "register!");
7270b57cec5SDimitry Andric     } else {
7280b57cec5SDimitry Andric       MIB.add(AM6Offset);
7290b57cec5SDimitry Andric     }
7300b57cec5SDimitry Andric   }
7310b57cec5SDimitry Andric 
7320b57cec5SDimitry Andric   bool SrcIsKill = MI.getOperand(OpIdx).isKill();
7330b57cec5SDimitry Andric   bool SrcIsUndef = MI.getOperand(OpIdx).isUndef();
7348bcb0991SDimitry Andric   Register SrcReg = MI.getOperand(OpIdx++).getReg();
7350b57cec5SDimitry Andric   unsigned D0, D1, D2, D3;
7360b57cec5SDimitry Andric   GetDSubRegs(SrcReg, RegSpc, TRI, D0, D1, D2, D3);
7370b57cec5SDimitry Andric   MIB.addReg(D0, getUndefRegState(SrcIsUndef));
7380b57cec5SDimitry Andric   if (NumRegs > 1 && TableEntry->copyAllListRegs)
7390b57cec5SDimitry Andric     MIB.addReg(D1, getUndefRegState(SrcIsUndef));
7400b57cec5SDimitry Andric   if (NumRegs > 2 && TableEntry->copyAllListRegs)
7410b57cec5SDimitry Andric     MIB.addReg(D2, getUndefRegState(SrcIsUndef));
7420b57cec5SDimitry Andric   if (NumRegs > 3 && TableEntry->copyAllListRegs)
7430b57cec5SDimitry Andric     MIB.addReg(D3, getUndefRegState(SrcIsUndef));
7440b57cec5SDimitry Andric 
7450b57cec5SDimitry Andric   // Copy the predicate operands.
7460b57cec5SDimitry Andric   MIB.add(MI.getOperand(OpIdx++));
7470b57cec5SDimitry Andric   MIB.add(MI.getOperand(OpIdx++));
7480b57cec5SDimitry Andric 
7490b57cec5SDimitry Andric   if (SrcIsKill && !SrcIsUndef) // Add an implicit kill for the super-reg.
7500b57cec5SDimitry Andric     MIB->addRegisterKilled(SrcReg, TRI, true);
7510b57cec5SDimitry Andric   else if (!SrcIsUndef)
7520b57cec5SDimitry Andric     MIB.addReg(SrcReg, RegState::Implicit); // Add implicit uses for src reg.
7530b57cec5SDimitry Andric   TransferImpOps(MI, MIB, MIB);
7540b57cec5SDimitry Andric 
7550b57cec5SDimitry Andric   // Transfer memoperands.
7560b57cec5SDimitry Andric   MIB.cloneMemRefs(MI);
7570b57cec5SDimitry Andric   MI.eraseFromParent();
7580b57cec5SDimitry Andric   LLVM_DEBUG(dbgs() << "To:        "; MIB.getInstr()->dump(););
7590b57cec5SDimitry Andric }
7600b57cec5SDimitry Andric 
7610b57cec5SDimitry Andric /// ExpandLaneOp - Translate VLD*LN and VST*LN instructions with Q, QQ or QQQQ
7620b57cec5SDimitry Andric /// register operands to real instructions with D register operands.
7630b57cec5SDimitry Andric void ARMExpandPseudo::ExpandLaneOp(MachineBasicBlock::iterator &MBBI) {
7640b57cec5SDimitry Andric   MachineInstr &MI = *MBBI;
7650b57cec5SDimitry Andric   MachineBasicBlock &MBB = *MI.getParent();
7660b57cec5SDimitry Andric   LLVM_DEBUG(dbgs() << "Expanding: "; MI.dump());
7670b57cec5SDimitry Andric 
7680b57cec5SDimitry Andric   const NEONLdStTableEntry *TableEntry = LookupNEONLdSt(MI.getOpcode());
7690b57cec5SDimitry Andric   assert(TableEntry && "NEONLdStTable lookup failed");
7700b57cec5SDimitry Andric   NEONRegSpacing RegSpc = (NEONRegSpacing)TableEntry->RegSpacing;
7710b57cec5SDimitry Andric   unsigned NumRegs = TableEntry->NumRegs;
7720b57cec5SDimitry Andric   unsigned RegElts = TableEntry->RegElts;
7730b57cec5SDimitry Andric 
7740b57cec5SDimitry Andric   MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(),
7750b57cec5SDimitry Andric                                     TII->get(TableEntry->RealOpc));
7760b57cec5SDimitry Andric   unsigned OpIdx = 0;
7770b57cec5SDimitry Andric   // The lane operand is always the 3rd from last operand, before the 2
7780b57cec5SDimitry Andric   // predicate operands.
7790b57cec5SDimitry Andric   unsigned Lane = MI.getOperand(MI.getDesc().getNumOperands() - 3).getImm();
7800b57cec5SDimitry Andric 
7810b57cec5SDimitry Andric   // Adjust the lane and spacing as needed for Q registers.
7820b57cec5SDimitry Andric   assert(RegSpc != OddDblSpc && "unexpected register spacing for VLD/VST-lane");
7830b57cec5SDimitry Andric   if (RegSpc == EvenDblSpc && Lane >= RegElts) {
7840b57cec5SDimitry Andric     RegSpc = OddDblSpc;
7850b57cec5SDimitry Andric     Lane -= RegElts;
7860b57cec5SDimitry Andric   }
7870b57cec5SDimitry Andric   assert(Lane < RegElts && "out of range lane for VLD/VST-lane");
7880b57cec5SDimitry Andric 
7890b57cec5SDimitry Andric   unsigned D0 = 0, D1 = 0, D2 = 0, D3 = 0;
7900b57cec5SDimitry Andric   unsigned DstReg = 0;
7910b57cec5SDimitry Andric   bool DstIsDead = false;
7920b57cec5SDimitry Andric   if (TableEntry->IsLoad) {
7930b57cec5SDimitry Andric     DstIsDead = MI.getOperand(OpIdx).isDead();
7940b57cec5SDimitry Andric     DstReg = MI.getOperand(OpIdx++).getReg();
7950b57cec5SDimitry Andric     GetDSubRegs(DstReg, RegSpc, TRI, D0, D1, D2, D3);
7960b57cec5SDimitry Andric     MIB.addReg(D0, RegState::Define | getDeadRegState(DstIsDead));
7970b57cec5SDimitry Andric     if (NumRegs > 1)
7980b57cec5SDimitry Andric       MIB.addReg(D1, RegState::Define | getDeadRegState(DstIsDead));
7990b57cec5SDimitry Andric     if (NumRegs > 2)
8000b57cec5SDimitry Andric       MIB.addReg(D2, RegState::Define | getDeadRegState(DstIsDead));
8010b57cec5SDimitry Andric     if (NumRegs > 3)
8020b57cec5SDimitry Andric       MIB.addReg(D3, RegState::Define | getDeadRegState(DstIsDead));
8030b57cec5SDimitry Andric   }
8040b57cec5SDimitry Andric 
8050b57cec5SDimitry Andric   if (TableEntry->isUpdating)
8060b57cec5SDimitry Andric     MIB.add(MI.getOperand(OpIdx++));
8070b57cec5SDimitry Andric 
8080b57cec5SDimitry Andric   // Copy the addrmode6 operands.
8090b57cec5SDimitry Andric   MIB.add(MI.getOperand(OpIdx++));
8100b57cec5SDimitry Andric   MIB.add(MI.getOperand(OpIdx++));
8110b57cec5SDimitry Andric   // Copy the am6offset operand.
8120b57cec5SDimitry Andric   if (TableEntry->hasWritebackOperand)
8130b57cec5SDimitry Andric     MIB.add(MI.getOperand(OpIdx++));
8140b57cec5SDimitry Andric 
8150b57cec5SDimitry Andric   // Grab the super-register source.
8160b57cec5SDimitry Andric   MachineOperand MO = MI.getOperand(OpIdx++);
8170b57cec5SDimitry Andric   if (!TableEntry->IsLoad)
8180b57cec5SDimitry Andric     GetDSubRegs(MO.getReg(), RegSpc, TRI, D0, D1, D2, D3);
8190b57cec5SDimitry Andric 
8200b57cec5SDimitry Andric   // Add the subregs as sources of the new instruction.
8210b57cec5SDimitry Andric   unsigned SrcFlags = (getUndefRegState(MO.isUndef()) |
8220b57cec5SDimitry Andric                        getKillRegState(MO.isKill()));
8230b57cec5SDimitry Andric   MIB.addReg(D0, SrcFlags);
8240b57cec5SDimitry Andric   if (NumRegs > 1)
8250b57cec5SDimitry Andric     MIB.addReg(D1, SrcFlags);
8260b57cec5SDimitry Andric   if (NumRegs > 2)
8270b57cec5SDimitry Andric     MIB.addReg(D2, SrcFlags);
8280b57cec5SDimitry Andric   if (NumRegs > 3)
8290b57cec5SDimitry Andric     MIB.addReg(D3, SrcFlags);
8300b57cec5SDimitry Andric 
8310b57cec5SDimitry Andric   // Add the lane number operand.
8320b57cec5SDimitry Andric   MIB.addImm(Lane);
8330b57cec5SDimitry Andric   OpIdx += 1;
8340b57cec5SDimitry Andric 
8350b57cec5SDimitry Andric   // Copy the predicate operands.
8360b57cec5SDimitry Andric   MIB.add(MI.getOperand(OpIdx++));
8370b57cec5SDimitry Andric   MIB.add(MI.getOperand(OpIdx++));
8380b57cec5SDimitry Andric 
8390b57cec5SDimitry Andric   // Copy the super-register source to be an implicit source.
8400b57cec5SDimitry Andric   MO.setImplicit(true);
8410b57cec5SDimitry Andric   MIB.add(MO);
8420b57cec5SDimitry Andric   if (TableEntry->IsLoad)
8430b57cec5SDimitry Andric     // Add an implicit def for the super-register.
8440b57cec5SDimitry Andric     MIB.addReg(DstReg, RegState::ImplicitDefine | getDeadRegState(DstIsDead));
8450b57cec5SDimitry Andric   TransferImpOps(MI, MIB, MIB);
8460b57cec5SDimitry Andric   // Transfer memoperands.
8470b57cec5SDimitry Andric   MIB.cloneMemRefs(MI);
8480b57cec5SDimitry Andric   MI.eraseFromParent();
8490b57cec5SDimitry Andric }
8500b57cec5SDimitry Andric 
8510b57cec5SDimitry Andric /// ExpandVTBL - Translate VTBL and VTBX pseudo instructions with Q or QQ
8520b57cec5SDimitry Andric /// register operands to real instructions with D register operands.
8530b57cec5SDimitry Andric void ARMExpandPseudo::ExpandVTBL(MachineBasicBlock::iterator &MBBI,
8540b57cec5SDimitry Andric                                  unsigned Opc, bool IsExt) {
8550b57cec5SDimitry Andric   MachineInstr &MI = *MBBI;
8560b57cec5SDimitry Andric   MachineBasicBlock &MBB = *MI.getParent();
8570b57cec5SDimitry Andric   LLVM_DEBUG(dbgs() << "Expanding: "; MI.dump());
8580b57cec5SDimitry Andric 
8590b57cec5SDimitry Andric   MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(Opc));
8600b57cec5SDimitry Andric   unsigned OpIdx = 0;
8610b57cec5SDimitry Andric 
8620b57cec5SDimitry Andric   // Transfer the destination register operand.
8630b57cec5SDimitry Andric   MIB.add(MI.getOperand(OpIdx++));
8640b57cec5SDimitry Andric   if (IsExt) {
8650b57cec5SDimitry Andric     MachineOperand VdSrc(MI.getOperand(OpIdx++));
8660b57cec5SDimitry Andric     MIB.add(VdSrc);
8670b57cec5SDimitry Andric   }
8680b57cec5SDimitry Andric 
8690b57cec5SDimitry Andric   bool SrcIsKill = MI.getOperand(OpIdx).isKill();
8708bcb0991SDimitry Andric   Register SrcReg = MI.getOperand(OpIdx++).getReg();
8710b57cec5SDimitry Andric   unsigned D0, D1, D2, D3;
8720b57cec5SDimitry Andric   GetDSubRegs(SrcReg, SingleSpc, TRI, D0, D1, D2, D3);
8730b57cec5SDimitry Andric   MIB.addReg(D0);
8740b57cec5SDimitry Andric 
8750b57cec5SDimitry Andric   // Copy the other source register operand.
8760b57cec5SDimitry Andric   MachineOperand VmSrc(MI.getOperand(OpIdx++));
8770b57cec5SDimitry Andric   MIB.add(VmSrc);
8780b57cec5SDimitry Andric 
8790b57cec5SDimitry Andric   // Copy the predicate operands.
8800b57cec5SDimitry Andric   MIB.add(MI.getOperand(OpIdx++));
8810b57cec5SDimitry Andric   MIB.add(MI.getOperand(OpIdx++));
8820b57cec5SDimitry Andric 
8830b57cec5SDimitry Andric   // Add an implicit kill and use for the super-reg.
8840b57cec5SDimitry Andric   MIB.addReg(SrcReg, RegState::Implicit | getKillRegState(SrcIsKill));
8850b57cec5SDimitry Andric   TransferImpOps(MI, MIB, MIB);
8860b57cec5SDimitry Andric   MI.eraseFromParent();
8870b57cec5SDimitry Andric   LLVM_DEBUG(dbgs() << "To:        "; MIB.getInstr()->dump(););
8880b57cec5SDimitry Andric }
8890b57cec5SDimitry Andric 
8900b57cec5SDimitry Andric static bool IsAnAddressOperand(const MachineOperand &MO) {
8910b57cec5SDimitry Andric   // This check is overly conservative.  Unless we are certain that the machine
8920b57cec5SDimitry Andric   // operand is not a symbol reference, we return that it is a symbol reference.
8930b57cec5SDimitry Andric   // This is important as the load pair may not be split up Windows.
8940b57cec5SDimitry Andric   switch (MO.getType()) {
8950b57cec5SDimitry Andric   case MachineOperand::MO_Register:
8960b57cec5SDimitry Andric   case MachineOperand::MO_Immediate:
8970b57cec5SDimitry Andric   case MachineOperand::MO_CImmediate:
8980b57cec5SDimitry Andric   case MachineOperand::MO_FPImmediate:
8998bcb0991SDimitry Andric   case MachineOperand::MO_ShuffleMask:
9000b57cec5SDimitry Andric     return false;
9010b57cec5SDimitry Andric   case MachineOperand::MO_MachineBasicBlock:
9020b57cec5SDimitry Andric     return true;
9030b57cec5SDimitry Andric   case MachineOperand::MO_FrameIndex:
9040b57cec5SDimitry Andric     return false;
9050b57cec5SDimitry Andric   case MachineOperand::MO_ConstantPoolIndex:
9060b57cec5SDimitry Andric   case MachineOperand::MO_TargetIndex:
9070b57cec5SDimitry Andric   case MachineOperand::MO_JumpTableIndex:
9080b57cec5SDimitry Andric   case MachineOperand::MO_ExternalSymbol:
9090b57cec5SDimitry Andric   case MachineOperand::MO_GlobalAddress:
9100b57cec5SDimitry Andric   case MachineOperand::MO_BlockAddress:
9110b57cec5SDimitry Andric     return true;
9120b57cec5SDimitry Andric   case MachineOperand::MO_RegisterMask:
9130b57cec5SDimitry Andric   case MachineOperand::MO_RegisterLiveOut:
9140b57cec5SDimitry Andric     return false;
9150b57cec5SDimitry Andric   case MachineOperand::MO_Metadata:
9160b57cec5SDimitry Andric   case MachineOperand::MO_MCSymbol:
9170b57cec5SDimitry Andric     return true;
9180b57cec5SDimitry Andric   case MachineOperand::MO_CFIIndex:
9190b57cec5SDimitry Andric     return false;
9200b57cec5SDimitry Andric   case MachineOperand::MO_IntrinsicID:
9210b57cec5SDimitry Andric   case MachineOperand::MO_Predicate:
9220b57cec5SDimitry Andric     llvm_unreachable("should not exist post-isel");
9230b57cec5SDimitry Andric   }
9240b57cec5SDimitry Andric   llvm_unreachable("unhandled machine operand type");
9250b57cec5SDimitry Andric }
9260b57cec5SDimitry Andric 
9270b57cec5SDimitry Andric static MachineOperand makeImplicit(const MachineOperand &MO) {
9280b57cec5SDimitry Andric   MachineOperand NewMO = MO;
9290b57cec5SDimitry Andric   NewMO.setImplicit();
9300b57cec5SDimitry Andric   return NewMO;
9310b57cec5SDimitry Andric }
9320b57cec5SDimitry Andric 
9330b57cec5SDimitry Andric void ARMExpandPseudo::ExpandMOV32BitImm(MachineBasicBlock &MBB,
9340b57cec5SDimitry Andric                                         MachineBasicBlock::iterator &MBBI) {
9350b57cec5SDimitry Andric   MachineInstr &MI = *MBBI;
9360b57cec5SDimitry Andric   unsigned Opcode = MI.getOpcode();
9375ffd83dbSDimitry Andric   Register PredReg;
9380b57cec5SDimitry Andric   ARMCC::CondCodes Pred = getInstrPredicate(MI, PredReg);
9398bcb0991SDimitry Andric   Register DstReg = MI.getOperand(0).getReg();
9400b57cec5SDimitry Andric   bool DstIsDead = MI.getOperand(0).isDead();
9410b57cec5SDimitry Andric   bool isCC = Opcode == ARM::MOVCCi32imm || Opcode == ARM::t2MOVCCi32imm;
9420b57cec5SDimitry Andric   const MachineOperand &MO = MI.getOperand(isCC ? 2 : 1);
9430b57cec5SDimitry Andric   bool RequiresBundling = STI->isTargetWindows() && IsAnAddressOperand(MO);
9440b57cec5SDimitry Andric   MachineInstrBuilder LO16, HI16;
9450b57cec5SDimitry Andric   LLVM_DEBUG(dbgs() << "Expanding: "; MI.dump());
9460b57cec5SDimitry Andric 
9470b57cec5SDimitry Andric   if (!STI->hasV6T2Ops() &&
9480b57cec5SDimitry Andric       (Opcode == ARM::MOVi32imm || Opcode == ARM::MOVCCi32imm)) {
9490b57cec5SDimitry Andric     // FIXME Windows CE supports older ARM CPUs
9500b57cec5SDimitry Andric     assert(!STI->isTargetWindows() && "Windows on ARM requires ARMv7+");
9510b57cec5SDimitry Andric 
952e8d8bef9SDimitry Andric     assert (MO.isImm() && "MOVi32imm w/ non-immediate source operand!");
953e8d8bef9SDimitry Andric     unsigned ImmVal = (unsigned)MO.getImm();
954e8d8bef9SDimitry Andric     unsigned SOImmValV1 = 0, SOImmValV2 = 0;
955e8d8bef9SDimitry Andric 
956e8d8bef9SDimitry Andric     if (ARM_AM::isSOImmTwoPartVal(ImmVal)) { // Expand into a movi + orr.
9570b57cec5SDimitry Andric       LO16 = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVi), DstReg);
9580b57cec5SDimitry Andric       HI16 = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::ORRri))
9590b57cec5SDimitry Andric           .addReg(DstReg, RegState::Define | getDeadRegState(DstIsDead))
9600b57cec5SDimitry Andric           .addReg(DstReg);
961e8d8bef9SDimitry Andric       SOImmValV1 = ARM_AM::getSOImmTwoPartFirst(ImmVal);
962e8d8bef9SDimitry Andric       SOImmValV2 = ARM_AM::getSOImmTwoPartSecond(ImmVal);
963e8d8bef9SDimitry Andric     } else { // Expand into a mvn + sub.
964e8d8bef9SDimitry Andric       LO16 = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MVNi), DstReg);
965e8d8bef9SDimitry Andric       HI16 = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::SUBri))
966e8d8bef9SDimitry Andric           .addReg(DstReg, RegState::Define | getDeadRegState(DstIsDead))
967e8d8bef9SDimitry Andric           .addReg(DstReg);
968e8d8bef9SDimitry Andric       SOImmValV1 = ARM_AM::getSOImmTwoPartFirst(-ImmVal);
969e8d8bef9SDimitry Andric       SOImmValV2 = ARM_AM::getSOImmTwoPartSecond(-ImmVal);
970e8d8bef9SDimitry Andric       SOImmValV1 = ~(-SOImmValV1);
971e8d8bef9SDimitry Andric     }
9720b57cec5SDimitry Andric 
9735ffd83dbSDimitry Andric     unsigned MIFlags = MI.getFlags();
9740b57cec5SDimitry Andric     LO16 = LO16.addImm(SOImmValV1);
9750b57cec5SDimitry Andric     HI16 = HI16.addImm(SOImmValV2);
9760b57cec5SDimitry Andric     LO16.cloneMemRefs(MI);
9770b57cec5SDimitry Andric     HI16.cloneMemRefs(MI);
9785ffd83dbSDimitry Andric     LO16.setMIFlags(MIFlags);
9795ffd83dbSDimitry Andric     HI16.setMIFlags(MIFlags);
9800b57cec5SDimitry Andric     LO16.addImm(Pred).addReg(PredReg).add(condCodeOp());
9810b57cec5SDimitry Andric     HI16.addImm(Pred).addReg(PredReg).add(condCodeOp());
9820b57cec5SDimitry Andric     if (isCC)
9830b57cec5SDimitry Andric       LO16.add(makeImplicit(MI.getOperand(1)));
9840b57cec5SDimitry Andric     TransferImpOps(MI, LO16, HI16);
9850b57cec5SDimitry Andric     MI.eraseFromParent();
9860b57cec5SDimitry Andric     return;
9870b57cec5SDimitry Andric   }
9880b57cec5SDimitry Andric 
9890b57cec5SDimitry Andric   unsigned LO16Opc = 0;
9900b57cec5SDimitry Andric   unsigned HI16Opc = 0;
9915ffd83dbSDimitry Andric   unsigned MIFlags = MI.getFlags();
9920b57cec5SDimitry Andric   if (Opcode == ARM::t2MOVi32imm || Opcode == ARM::t2MOVCCi32imm) {
9930b57cec5SDimitry Andric     LO16Opc = ARM::t2MOVi16;
9940b57cec5SDimitry Andric     HI16Opc = ARM::t2MOVTi16;
9950b57cec5SDimitry Andric   } else {
9960b57cec5SDimitry Andric     LO16Opc = ARM::MOVi16;
9970b57cec5SDimitry Andric     HI16Opc = ARM::MOVTi16;
9980b57cec5SDimitry Andric   }
9990b57cec5SDimitry Andric 
10000b57cec5SDimitry Andric   LO16 = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(LO16Opc), DstReg);
10010b57cec5SDimitry Andric   HI16 = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(HI16Opc))
10020b57cec5SDimitry Andric     .addReg(DstReg, RegState::Define | getDeadRegState(DstIsDead))
10030b57cec5SDimitry Andric     .addReg(DstReg);
10040b57cec5SDimitry Andric 
10055ffd83dbSDimitry Andric   LO16.setMIFlags(MIFlags);
10065ffd83dbSDimitry Andric   HI16.setMIFlags(MIFlags);
10075ffd83dbSDimitry Andric 
10080b57cec5SDimitry Andric   switch (MO.getType()) {
10090b57cec5SDimitry Andric   case MachineOperand::MO_Immediate: {
10100b57cec5SDimitry Andric     unsigned Imm = MO.getImm();
10110b57cec5SDimitry Andric     unsigned Lo16 = Imm & 0xffff;
10120b57cec5SDimitry Andric     unsigned Hi16 = (Imm >> 16) & 0xffff;
10130b57cec5SDimitry Andric     LO16 = LO16.addImm(Lo16);
10140b57cec5SDimitry Andric     HI16 = HI16.addImm(Hi16);
10150b57cec5SDimitry Andric     break;
10160b57cec5SDimitry Andric   }
10170b57cec5SDimitry Andric   case MachineOperand::MO_ExternalSymbol: {
10180b57cec5SDimitry Andric     const char *ES = MO.getSymbolName();
10190b57cec5SDimitry Andric     unsigned TF = MO.getTargetFlags();
10200b57cec5SDimitry Andric     LO16 = LO16.addExternalSymbol(ES, TF | ARMII::MO_LO16);
10210b57cec5SDimitry Andric     HI16 = HI16.addExternalSymbol(ES, TF | ARMII::MO_HI16);
10220b57cec5SDimitry Andric     break;
10230b57cec5SDimitry Andric   }
10240b57cec5SDimitry Andric   default: {
10250b57cec5SDimitry Andric     const GlobalValue *GV = MO.getGlobal();
10260b57cec5SDimitry Andric     unsigned TF = MO.getTargetFlags();
10270b57cec5SDimitry Andric     LO16 = LO16.addGlobalAddress(GV, MO.getOffset(), TF | ARMII::MO_LO16);
10280b57cec5SDimitry Andric     HI16 = HI16.addGlobalAddress(GV, MO.getOffset(), TF | ARMII::MO_HI16);
10290b57cec5SDimitry Andric     break;
10300b57cec5SDimitry Andric   }
10310b57cec5SDimitry Andric   }
10320b57cec5SDimitry Andric 
10330b57cec5SDimitry Andric   LO16.cloneMemRefs(MI);
10340b57cec5SDimitry Andric   HI16.cloneMemRefs(MI);
10350b57cec5SDimitry Andric   LO16.addImm(Pred).addReg(PredReg);
10360b57cec5SDimitry Andric   HI16.addImm(Pred).addReg(PredReg);
10370b57cec5SDimitry Andric 
10380b57cec5SDimitry Andric   if (RequiresBundling)
10390b57cec5SDimitry Andric     finalizeBundle(MBB, LO16->getIterator(), MBBI->getIterator());
10400b57cec5SDimitry Andric 
10410b57cec5SDimitry Andric   if (isCC)
10420b57cec5SDimitry Andric     LO16.add(makeImplicit(MI.getOperand(1)));
10430b57cec5SDimitry Andric   TransferImpOps(MI, LO16, HI16);
10440b57cec5SDimitry Andric   MI.eraseFromParent();
10450b57cec5SDimitry Andric   LLVM_DEBUG(dbgs() << "To:        "; LO16.getInstr()->dump(););
10460b57cec5SDimitry Andric   LLVM_DEBUG(dbgs() << "And:       "; HI16.getInstr()->dump(););
10470b57cec5SDimitry Andric }
10480b57cec5SDimitry Andric 
10495ffd83dbSDimitry Andric // The size of the area, accessed by that VLSTM/VLLDM
10505ffd83dbSDimitry Andric // S0-S31 + FPSCR + 8 more bytes (VPR + pad, or just pad)
10515ffd83dbSDimitry Andric static const int CMSE_FP_SAVE_SIZE = 136;
10525ffd83dbSDimitry Andric 
10535ffd83dbSDimitry Andric static void determineGPRegsToClear(const MachineInstr &MI,
10545ffd83dbSDimitry Andric                                    const std::initializer_list<unsigned> &Regs,
10555ffd83dbSDimitry Andric                                    SmallVectorImpl<unsigned> &ClearRegs) {
10565ffd83dbSDimitry Andric   SmallVector<unsigned, 4> OpRegs;
10575ffd83dbSDimitry Andric   for (const MachineOperand &Op : MI.operands()) {
10585ffd83dbSDimitry Andric     if (!Op.isReg() || !Op.isUse())
10595ffd83dbSDimitry Andric       continue;
10605ffd83dbSDimitry Andric     OpRegs.push_back(Op.getReg());
10615ffd83dbSDimitry Andric   }
10625ffd83dbSDimitry Andric   llvm::sort(OpRegs);
10635ffd83dbSDimitry Andric 
10645ffd83dbSDimitry Andric   std::set_difference(Regs.begin(), Regs.end(), OpRegs.begin(), OpRegs.end(),
10655ffd83dbSDimitry Andric                       std::back_inserter(ClearRegs));
10665ffd83dbSDimitry Andric }
10675ffd83dbSDimitry Andric 
10685ffd83dbSDimitry Andric void ARMExpandPseudo::CMSEClearGPRegs(
10695ffd83dbSDimitry Andric     MachineBasicBlock &MBB, MachineBasicBlock::iterator MBBI,
10705ffd83dbSDimitry Andric     const DebugLoc &DL, const SmallVectorImpl<unsigned> &ClearRegs,
10715ffd83dbSDimitry Andric     unsigned ClobberReg) {
10725ffd83dbSDimitry Andric 
10735ffd83dbSDimitry Andric   if (STI->hasV8_1MMainlineOps()) {
10745ffd83dbSDimitry Andric     // Clear the registers using the CLRM instruction.
10755ffd83dbSDimitry Andric     MachineInstrBuilder CLRM =
10765ffd83dbSDimitry Andric         BuildMI(MBB, MBBI, DL, TII->get(ARM::t2CLRM)).add(predOps(ARMCC::AL));
10775ffd83dbSDimitry Andric     for (unsigned R : ClearRegs)
10785ffd83dbSDimitry Andric       CLRM.addReg(R, RegState::Define);
10795ffd83dbSDimitry Andric     CLRM.addReg(ARM::APSR, RegState::Define);
10805ffd83dbSDimitry Andric     CLRM.addReg(ARM::CPSR, RegState::Define | RegState::Implicit);
10815ffd83dbSDimitry Andric   } else {
10825ffd83dbSDimitry Andric     // Clear the registers and flags by copying ClobberReg into them.
10835ffd83dbSDimitry Andric     // (Baseline can't do a high register clear in one instruction).
10845ffd83dbSDimitry Andric     for (unsigned Reg : ClearRegs) {
10855ffd83dbSDimitry Andric       if (Reg == ClobberReg)
10865ffd83dbSDimitry Andric         continue;
10875ffd83dbSDimitry Andric       BuildMI(MBB, MBBI, DL, TII->get(ARM::tMOVr), Reg)
10885ffd83dbSDimitry Andric           .addReg(ClobberReg)
10895ffd83dbSDimitry Andric           .add(predOps(ARMCC::AL));
10905ffd83dbSDimitry Andric     }
10915ffd83dbSDimitry Andric 
10925ffd83dbSDimitry Andric     BuildMI(MBB, MBBI, DL, TII->get(ARM::t2MSR_M))
10935ffd83dbSDimitry Andric         .addImm(STI->hasDSP() ? 0xc00 : 0x800)
10945ffd83dbSDimitry Andric         .addReg(ClobberReg)
10955ffd83dbSDimitry Andric         .add(predOps(ARMCC::AL));
10965ffd83dbSDimitry Andric   }
10975ffd83dbSDimitry Andric }
10985ffd83dbSDimitry Andric 
10995ffd83dbSDimitry Andric // Find which FP registers need to be cleared.  The parameter `ClearRegs` is
11005ffd83dbSDimitry Andric // initialised with all elements set to true, and this function resets all the
11015ffd83dbSDimitry Andric // bits, which correspond to register uses. Returns true if any floating point
11025ffd83dbSDimitry Andric // register is defined, false otherwise.
11035ffd83dbSDimitry Andric static bool determineFPRegsToClear(const MachineInstr &MI,
11045ffd83dbSDimitry Andric                                    BitVector &ClearRegs) {
11055ffd83dbSDimitry Andric   bool DefFP = false;
11065ffd83dbSDimitry Andric   for (const MachineOperand &Op : MI.operands()) {
11075ffd83dbSDimitry Andric     if (!Op.isReg())
11085ffd83dbSDimitry Andric       continue;
11095ffd83dbSDimitry Andric 
11105ffd83dbSDimitry Andric     unsigned Reg = Op.getReg();
11115ffd83dbSDimitry Andric     if (Op.isDef()) {
11125ffd83dbSDimitry Andric       if ((Reg >= ARM::Q0 && Reg <= ARM::Q7) ||
11135ffd83dbSDimitry Andric           (Reg >= ARM::D0 && Reg <= ARM::D15) ||
11145ffd83dbSDimitry Andric           (Reg >= ARM::S0 && Reg <= ARM::S31))
11155ffd83dbSDimitry Andric         DefFP = true;
11165ffd83dbSDimitry Andric       continue;
11175ffd83dbSDimitry Andric     }
11185ffd83dbSDimitry Andric 
11195ffd83dbSDimitry Andric     if (Reg >= ARM::Q0 && Reg <= ARM::Q7) {
11205ffd83dbSDimitry Andric       int R = Reg - ARM::Q0;
11215ffd83dbSDimitry Andric       ClearRegs.reset(R * 4, (R + 1) * 4);
11225ffd83dbSDimitry Andric     } else if (Reg >= ARM::D0 && Reg <= ARM::D15) {
11235ffd83dbSDimitry Andric       int R = Reg - ARM::D0;
11245ffd83dbSDimitry Andric       ClearRegs.reset(R * 2, (R + 1) * 2);
11255ffd83dbSDimitry Andric     } else if (Reg >= ARM::S0 && Reg <= ARM::S31) {
11265ffd83dbSDimitry Andric       ClearRegs[Reg - ARM::S0] = false;
11275ffd83dbSDimitry Andric     }
11285ffd83dbSDimitry Andric   }
11295ffd83dbSDimitry Andric   return DefFP;
11305ffd83dbSDimitry Andric }
11315ffd83dbSDimitry Andric 
11325ffd83dbSDimitry Andric MachineBasicBlock &
11335ffd83dbSDimitry Andric ARMExpandPseudo::CMSEClearFPRegs(MachineBasicBlock &MBB,
11345ffd83dbSDimitry Andric                                  MachineBasicBlock::iterator MBBI) {
11355ffd83dbSDimitry Andric   BitVector ClearRegs(16, true);
11365ffd83dbSDimitry Andric   (void)determineFPRegsToClear(*MBBI, ClearRegs);
11375ffd83dbSDimitry Andric 
11385ffd83dbSDimitry Andric   if (STI->hasV8_1MMainlineOps())
11395ffd83dbSDimitry Andric     return CMSEClearFPRegsV81(MBB, MBBI, ClearRegs);
11405ffd83dbSDimitry Andric   else
11415ffd83dbSDimitry Andric     return CMSEClearFPRegsV8(MBB, MBBI, ClearRegs);
11425ffd83dbSDimitry Andric }
11435ffd83dbSDimitry Andric 
11445ffd83dbSDimitry Andric // Clear the FP registers for v8.0-M, by copying over the content
11455ffd83dbSDimitry Andric // of LR. Uses R12 as a scratch register.
11465ffd83dbSDimitry Andric MachineBasicBlock &
11475ffd83dbSDimitry Andric ARMExpandPseudo::CMSEClearFPRegsV8(MachineBasicBlock &MBB,
11485ffd83dbSDimitry Andric                                    MachineBasicBlock::iterator MBBI,
11495ffd83dbSDimitry Andric                                    const BitVector &ClearRegs) {
11505ffd83dbSDimitry Andric   if (!STI->hasFPRegs())
11515ffd83dbSDimitry Andric     return MBB;
11525ffd83dbSDimitry Andric 
11535ffd83dbSDimitry Andric   auto &RetI = *MBBI;
11545ffd83dbSDimitry Andric   const DebugLoc &DL = RetI.getDebugLoc();
11555ffd83dbSDimitry Andric 
11565ffd83dbSDimitry Andric   // If optimising for minimum size, clear FP registers unconditionally.
11575ffd83dbSDimitry Andric   // Otherwise, check the CONTROL.SFPA (Secure Floating-Point Active) bit and
11585ffd83dbSDimitry Andric   // don't clear them if they belong to the non-secure state.
11595ffd83dbSDimitry Andric   MachineBasicBlock *ClearBB, *DoneBB;
11605ffd83dbSDimitry Andric   if (STI->hasMinSize()) {
11615ffd83dbSDimitry Andric     ClearBB = DoneBB = &MBB;
11625ffd83dbSDimitry Andric   } else {
11635ffd83dbSDimitry Andric     MachineFunction *MF = MBB.getParent();
11645ffd83dbSDimitry Andric     ClearBB = MF->CreateMachineBasicBlock(MBB.getBasicBlock());
11655ffd83dbSDimitry Andric     DoneBB = MF->CreateMachineBasicBlock(MBB.getBasicBlock());
11665ffd83dbSDimitry Andric 
11675ffd83dbSDimitry Andric     MF->insert(++MBB.getIterator(), ClearBB);
11685ffd83dbSDimitry Andric     MF->insert(++ClearBB->getIterator(), DoneBB);
11695ffd83dbSDimitry Andric 
11705ffd83dbSDimitry Andric     DoneBB->splice(DoneBB->end(), &MBB, MBBI, MBB.end());
11715ffd83dbSDimitry Andric     DoneBB->transferSuccessors(&MBB);
11725ffd83dbSDimitry Andric     MBB.addSuccessor(ClearBB);
11735ffd83dbSDimitry Andric     MBB.addSuccessor(DoneBB);
11745ffd83dbSDimitry Andric     ClearBB->addSuccessor(DoneBB);
11755ffd83dbSDimitry Andric 
11765ffd83dbSDimitry Andric     // At the new basic blocks we need to have live-in the registers, used
11775ffd83dbSDimitry Andric     // for the return value as well as LR, used to clear registers.
11785ffd83dbSDimitry Andric     for (const MachineOperand &Op : RetI.operands()) {
11795ffd83dbSDimitry Andric       if (!Op.isReg())
11805ffd83dbSDimitry Andric         continue;
11815ffd83dbSDimitry Andric       Register Reg = Op.getReg();
11825ffd83dbSDimitry Andric       if (Reg == ARM::NoRegister || Reg == ARM::LR)
11835ffd83dbSDimitry Andric         continue;
11845ffd83dbSDimitry Andric       assert(Register::isPhysicalRegister(Reg) && "Unallocated register");
11855ffd83dbSDimitry Andric       ClearBB->addLiveIn(Reg);
11865ffd83dbSDimitry Andric       DoneBB->addLiveIn(Reg);
11875ffd83dbSDimitry Andric     }
11885ffd83dbSDimitry Andric     ClearBB->addLiveIn(ARM::LR);
11895ffd83dbSDimitry Andric     DoneBB->addLiveIn(ARM::LR);
11905ffd83dbSDimitry Andric 
11915ffd83dbSDimitry Andric     // Read the CONTROL register.
11925ffd83dbSDimitry Andric     BuildMI(MBB, MBB.end(), DL, TII->get(ARM::t2MRS_M), ARM::R12)
11935ffd83dbSDimitry Andric         .addImm(20)
11945ffd83dbSDimitry Andric         .add(predOps(ARMCC::AL));
11955ffd83dbSDimitry Andric     // Check bit 3 (SFPA).
11965ffd83dbSDimitry Andric     BuildMI(MBB, MBB.end(), DL, TII->get(ARM::t2TSTri))
11975ffd83dbSDimitry Andric         .addReg(ARM::R12)
11985ffd83dbSDimitry Andric         .addImm(8)
11995ffd83dbSDimitry Andric         .add(predOps(ARMCC::AL));
12005ffd83dbSDimitry Andric     // If SFPA is clear, jump over ClearBB to DoneBB.
12015ffd83dbSDimitry Andric     BuildMI(MBB, MBB.end(), DL, TII->get(ARM::tBcc))
12025ffd83dbSDimitry Andric         .addMBB(DoneBB)
12035ffd83dbSDimitry Andric         .addImm(ARMCC::EQ)
12045ffd83dbSDimitry Andric         .addReg(ARM::CPSR, RegState::Kill);
12055ffd83dbSDimitry Andric   }
12065ffd83dbSDimitry Andric 
12075ffd83dbSDimitry Andric   // Emit the clearing sequence
12085ffd83dbSDimitry Andric   for (unsigned D = 0; D < 8; D++) {
12095ffd83dbSDimitry Andric     // Attempt to clear as double
12105ffd83dbSDimitry Andric     if (ClearRegs[D * 2 + 0] && ClearRegs[D * 2 + 1]) {
12115ffd83dbSDimitry Andric       unsigned Reg = ARM::D0 + D;
12125ffd83dbSDimitry Andric       BuildMI(ClearBB, DL, TII->get(ARM::VMOVDRR), Reg)
12135ffd83dbSDimitry Andric           .addReg(ARM::LR)
12145ffd83dbSDimitry Andric           .addReg(ARM::LR)
12155ffd83dbSDimitry Andric           .add(predOps(ARMCC::AL));
12165ffd83dbSDimitry Andric     } else {
12175ffd83dbSDimitry Andric       // Clear first part as single
12185ffd83dbSDimitry Andric       if (ClearRegs[D * 2 + 0]) {
12195ffd83dbSDimitry Andric         unsigned Reg = ARM::S0 + D * 2;
12205ffd83dbSDimitry Andric         BuildMI(ClearBB, DL, TII->get(ARM::VMOVSR), Reg)
12215ffd83dbSDimitry Andric             .addReg(ARM::LR)
12225ffd83dbSDimitry Andric             .add(predOps(ARMCC::AL));
12235ffd83dbSDimitry Andric       }
12245ffd83dbSDimitry Andric       // Clear second part as single
12255ffd83dbSDimitry Andric       if (ClearRegs[D * 2 + 1]) {
12265ffd83dbSDimitry Andric         unsigned Reg = ARM::S0 + D * 2 + 1;
12275ffd83dbSDimitry Andric         BuildMI(ClearBB, DL, TII->get(ARM::VMOVSR), Reg)
12285ffd83dbSDimitry Andric             .addReg(ARM::LR)
12295ffd83dbSDimitry Andric             .add(predOps(ARMCC::AL));
12305ffd83dbSDimitry Andric       }
12315ffd83dbSDimitry Andric     }
12325ffd83dbSDimitry Andric   }
12335ffd83dbSDimitry Andric 
12345ffd83dbSDimitry Andric   // Clear FPSCR bits 0-4, 7, 28-31
12355ffd83dbSDimitry Andric   // The other bits are program global according to the AAPCS
12365ffd83dbSDimitry Andric   BuildMI(ClearBB, DL, TII->get(ARM::VMRS), ARM::R12)
12375ffd83dbSDimitry Andric       .add(predOps(ARMCC::AL));
12385ffd83dbSDimitry Andric   BuildMI(ClearBB, DL, TII->get(ARM::t2BICri), ARM::R12)
12395ffd83dbSDimitry Andric       .addReg(ARM::R12)
12405ffd83dbSDimitry Andric       .addImm(0x0000009F)
12415ffd83dbSDimitry Andric       .add(predOps(ARMCC::AL))
12425ffd83dbSDimitry Andric       .add(condCodeOp());
12435ffd83dbSDimitry Andric   BuildMI(ClearBB, DL, TII->get(ARM::t2BICri), ARM::R12)
12445ffd83dbSDimitry Andric       .addReg(ARM::R12)
12455ffd83dbSDimitry Andric       .addImm(0xF0000000)
12465ffd83dbSDimitry Andric       .add(predOps(ARMCC::AL))
12475ffd83dbSDimitry Andric       .add(condCodeOp());
12485ffd83dbSDimitry Andric   BuildMI(ClearBB, DL, TII->get(ARM::VMSR))
12495ffd83dbSDimitry Andric       .addReg(ARM::R12)
12505ffd83dbSDimitry Andric       .add(predOps(ARMCC::AL));
12515ffd83dbSDimitry Andric 
12525ffd83dbSDimitry Andric   return *DoneBB;
12535ffd83dbSDimitry Andric }
12545ffd83dbSDimitry Andric 
12555ffd83dbSDimitry Andric MachineBasicBlock &
12565ffd83dbSDimitry Andric ARMExpandPseudo::CMSEClearFPRegsV81(MachineBasicBlock &MBB,
12575ffd83dbSDimitry Andric                                     MachineBasicBlock::iterator MBBI,
12585ffd83dbSDimitry Andric                                     const BitVector &ClearRegs) {
12595ffd83dbSDimitry Andric   auto &RetI = *MBBI;
12605ffd83dbSDimitry Andric 
12615ffd83dbSDimitry Andric   // Emit a sequence of VSCCLRM <sreglist> instructions, one instruction for
12625ffd83dbSDimitry Andric   // each contiguous sequence of S-registers.
12635ffd83dbSDimitry Andric   int Start = -1, End = -1;
12645ffd83dbSDimitry Andric   for (int S = 0, E = ClearRegs.size(); S != E; ++S) {
12655ffd83dbSDimitry Andric     if (ClearRegs[S] && S == End + 1) {
12665ffd83dbSDimitry Andric       End = S; // extend range
12675ffd83dbSDimitry Andric       continue;
12685ffd83dbSDimitry Andric     }
12695ffd83dbSDimitry Andric     // Emit current range.
12705ffd83dbSDimitry Andric     if (Start < End) {
12715ffd83dbSDimitry Andric       MachineInstrBuilder VSCCLRM =
12725ffd83dbSDimitry Andric           BuildMI(MBB, MBBI, RetI.getDebugLoc(), TII->get(ARM::VSCCLRMS))
12735ffd83dbSDimitry Andric               .add(predOps(ARMCC::AL));
12745ffd83dbSDimitry Andric       while (++Start <= End)
12755ffd83dbSDimitry Andric         VSCCLRM.addReg(ARM::S0 + Start, RegState::Define);
12765ffd83dbSDimitry Andric       VSCCLRM.addReg(ARM::VPR, RegState::Define);
12775ffd83dbSDimitry Andric     }
12785ffd83dbSDimitry Andric     Start = End = S;
12795ffd83dbSDimitry Andric   }
12805ffd83dbSDimitry Andric   // Emit last range.
12815ffd83dbSDimitry Andric   if (Start < End) {
12825ffd83dbSDimitry Andric     MachineInstrBuilder VSCCLRM =
12835ffd83dbSDimitry Andric         BuildMI(MBB, MBBI, RetI.getDebugLoc(), TII->get(ARM::VSCCLRMS))
12845ffd83dbSDimitry Andric             .add(predOps(ARMCC::AL));
12855ffd83dbSDimitry Andric     while (++Start <= End)
12865ffd83dbSDimitry Andric       VSCCLRM.addReg(ARM::S0 + Start, RegState::Define);
12875ffd83dbSDimitry Andric     VSCCLRM.addReg(ARM::VPR, RegState::Define);
12885ffd83dbSDimitry Andric   }
12895ffd83dbSDimitry Andric 
12905ffd83dbSDimitry Andric   return MBB;
12915ffd83dbSDimitry Andric }
12925ffd83dbSDimitry Andric 
12935ffd83dbSDimitry Andric void ARMExpandPseudo::CMSESaveClearFPRegs(
12945ffd83dbSDimitry Andric     MachineBasicBlock &MBB, MachineBasicBlock::iterator MBBI, DebugLoc &DL,
12955ffd83dbSDimitry Andric     const LivePhysRegs &LiveRegs, SmallVectorImpl<unsigned> &ScratchRegs) {
12965ffd83dbSDimitry Andric   if (STI->hasV8_1MMainlineOps())
12975ffd83dbSDimitry Andric     CMSESaveClearFPRegsV81(MBB, MBBI, DL, LiveRegs);
12985ffd83dbSDimitry Andric   else
12995ffd83dbSDimitry Andric     CMSESaveClearFPRegsV8(MBB, MBBI, DL, LiveRegs, ScratchRegs);
13005ffd83dbSDimitry Andric }
13015ffd83dbSDimitry Andric 
13025ffd83dbSDimitry Andric // Save and clear FP registers if present
13035ffd83dbSDimitry Andric void ARMExpandPseudo::CMSESaveClearFPRegsV8(
13045ffd83dbSDimitry Andric     MachineBasicBlock &MBB, MachineBasicBlock::iterator MBBI, DebugLoc &DL,
13055ffd83dbSDimitry Andric     const LivePhysRegs &LiveRegs, SmallVectorImpl<unsigned> &ScratchRegs) {
13065ffd83dbSDimitry Andric   if (!STI->hasFPRegs())
13075ffd83dbSDimitry Andric     return;
13085ffd83dbSDimitry Andric 
13095ffd83dbSDimitry Andric   // Store an available register for FPSCR clearing
13105ffd83dbSDimitry Andric   assert(!ScratchRegs.empty());
13115ffd83dbSDimitry Andric   unsigned SpareReg = ScratchRegs.front();
13125ffd83dbSDimitry Andric 
13135ffd83dbSDimitry Andric   // save space on stack for VLSTM
13145ffd83dbSDimitry Andric   BuildMI(MBB, MBBI, DL, TII->get(ARM::tSUBspi), ARM::SP)
13155ffd83dbSDimitry Andric       .addReg(ARM::SP)
13165ffd83dbSDimitry Andric       .addImm(CMSE_FP_SAVE_SIZE >> 2)
13175ffd83dbSDimitry Andric       .add(predOps(ARMCC::AL));
13185ffd83dbSDimitry Andric 
13195ffd83dbSDimitry Andric   // Use ScratchRegs to store the fp regs
13205ffd83dbSDimitry Andric   std::vector<std::tuple<unsigned, unsigned, unsigned>> ClearedFPRegs;
13215ffd83dbSDimitry Andric   std::vector<unsigned> NonclearedFPRegs;
13225ffd83dbSDimitry Andric   for (const MachineOperand &Op : MBBI->operands()) {
13235ffd83dbSDimitry Andric     if (Op.isReg() && Op.isUse()) {
13245ffd83dbSDimitry Andric       unsigned Reg = Op.getReg();
13255ffd83dbSDimitry Andric       assert(!ARM::DPRRegClass.contains(Reg) ||
13265ffd83dbSDimitry Andric              ARM::DPR_VFP2RegClass.contains(Reg));
13275ffd83dbSDimitry Andric       assert(!ARM::QPRRegClass.contains(Reg));
13285ffd83dbSDimitry Andric       if (ARM::DPR_VFP2RegClass.contains(Reg)) {
13295ffd83dbSDimitry Andric         if (ScratchRegs.size() >= 2) {
13305ffd83dbSDimitry Andric           unsigned SaveReg2 = ScratchRegs.pop_back_val();
13315ffd83dbSDimitry Andric           unsigned SaveReg1 = ScratchRegs.pop_back_val();
13325ffd83dbSDimitry Andric           ClearedFPRegs.emplace_back(Reg, SaveReg1, SaveReg2);
13335ffd83dbSDimitry Andric 
13345ffd83dbSDimitry Andric           // Save the fp register to the normal registers
13355ffd83dbSDimitry Andric           BuildMI(MBB, MBBI, DL, TII->get(ARM::VMOVRRD))
13365ffd83dbSDimitry Andric               .addReg(SaveReg1, RegState::Define)
13375ffd83dbSDimitry Andric               .addReg(SaveReg2, RegState::Define)
13385ffd83dbSDimitry Andric               .addReg(Reg)
13395ffd83dbSDimitry Andric               .add(predOps(ARMCC::AL));
13405ffd83dbSDimitry Andric         } else {
13415ffd83dbSDimitry Andric           NonclearedFPRegs.push_back(Reg);
13425ffd83dbSDimitry Andric         }
13435ffd83dbSDimitry Andric       } else if (ARM::SPRRegClass.contains(Reg)) {
13445ffd83dbSDimitry Andric         if (ScratchRegs.size() >= 1) {
13455ffd83dbSDimitry Andric           unsigned SaveReg = ScratchRegs.pop_back_val();
13465ffd83dbSDimitry Andric           ClearedFPRegs.emplace_back(Reg, SaveReg, 0);
13475ffd83dbSDimitry Andric 
13485ffd83dbSDimitry Andric           // Save the fp register to the normal registers
13495ffd83dbSDimitry Andric           BuildMI(MBB, MBBI, DL, TII->get(ARM::VMOVRS), SaveReg)
13505ffd83dbSDimitry Andric               .addReg(Reg)
13515ffd83dbSDimitry Andric               .add(predOps(ARMCC::AL));
13525ffd83dbSDimitry Andric         } else {
13535ffd83dbSDimitry Andric           NonclearedFPRegs.push_back(Reg);
13545ffd83dbSDimitry Andric         }
13555ffd83dbSDimitry Andric       }
13565ffd83dbSDimitry Andric     }
13575ffd83dbSDimitry Andric   }
13585ffd83dbSDimitry Andric 
13595ffd83dbSDimitry Andric   bool passesFPReg = (!NonclearedFPRegs.empty() || !ClearedFPRegs.empty());
13605ffd83dbSDimitry Andric 
13615ffd83dbSDimitry Andric   // Lazy store all fp registers to the stack
13625ffd83dbSDimitry Andric   MachineInstrBuilder VLSTM = BuildMI(MBB, MBBI, DL, TII->get(ARM::VLSTM))
13635ffd83dbSDimitry Andric                                   .addReg(ARM::SP)
13645ffd83dbSDimitry Andric                                   .add(predOps(ARMCC::AL));
13655ffd83dbSDimitry Andric   for (auto R : {ARM::VPR, ARM::FPSCR, ARM::FPSCR_NZCV, ARM::Q0, ARM::Q1,
13665ffd83dbSDimitry Andric                  ARM::Q2, ARM::Q3, ARM::Q4, ARM::Q5, ARM::Q6, ARM::Q7})
13675ffd83dbSDimitry Andric     VLSTM.addReg(R, RegState::Implicit |
13685ffd83dbSDimitry Andric                         (LiveRegs.contains(R) ? 0 : RegState::Undef));
13695ffd83dbSDimitry Andric 
13705ffd83dbSDimitry Andric   // Restore all arguments
13715ffd83dbSDimitry Andric   for (const auto &Regs : ClearedFPRegs) {
13725ffd83dbSDimitry Andric     unsigned Reg, SaveReg1, SaveReg2;
13735ffd83dbSDimitry Andric     std::tie(Reg, SaveReg1, SaveReg2) = Regs;
13745ffd83dbSDimitry Andric     if (ARM::DPR_VFP2RegClass.contains(Reg))
13755ffd83dbSDimitry Andric       BuildMI(MBB, MBBI, DL, TII->get(ARM::VMOVDRR), Reg)
13765ffd83dbSDimitry Andric           .addReg(SaveReg1)
13775ffd83dbSDimitry Andric           .addReg(SaveReg2)
13785ffd83dbSDimitry Andric           .add(predOps(ARMCC::AL));
13795ffd83dbSDimitry Andric     else if (ARM::SPRRegClass.contains(Reg))
13805ffd83dbSDimitry Andric       BuildMI(MBB, MBBI, DL, TII->get(ARM::VMOVSR), Reg)
13815ffd83dbSDimitry Andric           .addReg(SaveReg1)
13825ffd83dbSDimitry Andric           .add(predOps(ARMCC::AL));
13835ffd83dbSDimitry Andric   }
13845ffd83dbSDimitry Andric 
13855ffd83dbSDimitry Andric   for (unsigned Reg : NonclearedFPRegs) {
13865ffd83dbSDimitry Andric     if (ARM::DPR_VFP2RegClass.contains(Reg)) {
13875ffd83dbSDimitry Andric       if (STI->isLittle()) {
13885ffd83dbSDimitry Andric         BuildMI(MBB, MBBI, DL, TII->get(ARM::VLDRD), Reg)
13895ffd83dbSDimitry Andric             .addReg(ARM::SP)
13905ffd83dbSDimitry Andric             .addImm((Reg - ARM::D0) * 2)
13915ffd83dbSDimitry Andric             .add(predOps(ARMCC::AL));
13925ffd83dbSDimitry Andric       } else {
13935ffd83dbSDimitry Andric         // For big-endian targets we need to load the two subregisters of Reg
13945ffd83dbSDimitry Andric         // manually because VLDRD would load them in wrong order
13955ffd83dbSDimitry Andric         unsigned SReg0 = TRI->getSubReg(Reg, ARM::ssub_0);
13965ffd83dbSDimitry Andric         BuildMI(MBB, MBBI, DL, TII->get(ARM::VLDRS), SReg0)
13975ffd83dbSDimitry Andric             .addReg(ARM::SP)
13985ffd83dbSDimitry Andric             .addImm((Reg - ARM::D0) * 2)
13995ffd83dbSDimitry Andric             .add(predOps(ARMCC::AL));
14005ffd83dbSDimitry Andric         BuildMI(MBB, MBBI, DL, TII->get(ARM::VLDRS), SReg0 + 1)
14015ffd83dbSDimitry Andric             .addReg(ARM::SP)
14025ffd83dbSDimitry Andric             .addImm((Reg - ARM::D0) * 2 + 1)
14035ffd83dbSDimitry Andric             .add(predOps(ARMCC::AL));
14045ffd83dbSDimitry Andric       }
14055ffd83dbSDimitry Andric     } else if (ARM::SPRRegClass.contains(Reg)) {
14065ffd83dbSDimitry Andric       BuildMI(MBB, MBBI, DL, TII->get(ARM::VLDRS), Reg)
14075ffd83dbSDimitry Andric           .addReg(ARM::SP)
14085ffd83dbSDimitry Andric           .addImm(Reg - ARM::S0)
14095ffd83dbSDimitry Andric           .add(predOps(ARMCC::AL));
14105ffd83dbSDimitry Andric     }
14115ffd83dbSDimitry Andric   }
14125ffd83dbSDimitry Andric   // restore FPSCR from stack and clear bits 0-4, 7, 28-31
14135ffd83dbSDimitry Andric   // The other bits are program global according to the AAPCS
14145ffd83dbSDimitry Andric   if (passesFPReg) {
14155ffd83dbSDimitry Andric     BuildMI(MBB, MBBI, DL, TII->get(ARM::t2LDRi8), SpareReg)
14165ffd83dbSDimitry Andric         .addReg(ARM::SP)
14175ffd83dbSDimitry Andric         .addImm(0x40)
14185ffd83dbSDimitry Andric         .add(predOps(ARMCC::AL));
14195ffd83dbSDimitry Andric     BuildMI(MBB, MBBI, DL, TII->get(ARM::t2BICri), SpareReg)
14205ffd83dbSDimitry Andric         .addReg(SpareReg)
14215ffd83dbSDimitry Andric         .addImm(0x0000009F)
14225ffd83dbSDimitry Andric         .add(predOps(ARMCC::AL))
14235ffd83dbSDimitry Andric         .add(condCodeOp());
14245ffd83dbSDimitry Andric     BuildMI(MBB, MBBI, DL, TII->get(ARM::t2BICri), SpareReg)
14255ffd83dbSDimitry Andric         .addReg(SpareReg)
14265ffd83dbSDimitry Andric         .addImm(0xF0000000)
14275ffd83dbSDimitry Andric         .add(predOps(ARMCC::AL))
14285ffd83dbSDimitry Andric         .add(condCodeOp());
14295ffd83dbSDimitry Andric     BuildMI(MBB, MBBI, DL, TII->get(ARM::VMSR))
14305ffd83dbSDimitry Andric         .addReg(SpareReg)
14315ffd83dbSDimitry Andric         .add(predOps(ARMCC::AL));
14325ffd83dbSDimitry Andric     // The ldr must happen after a floating point instruction. To prevent the
14335ffd83dbSDimitry Andric     // post-ra scheduler to mess with the order, we create a bundle.
14345ffd83dbSDimitry Andric     finalizeBundle(MBB, VLSTM->getIterator(), MBBI->getIterator());
14355ffd83dbSDimitry Andric   }
14365ffd83dbSDimitry Andric }
14375ffd83dbSDimitry Andric 
14385ffd83dbSDimitry Andric void ARMExpandPseudo::CMSESaveClearFPRegsV81(MachineBasicBlock &MBB,
14395ffd83dbSDimitry Andric                                              MachineBasicBlock::iterator MBBI,
14405ffd83dbSDimitry Andric                                              DebugLoc &DL,
14415ffd83dbSDimitry Andric                                              const LivePhysRegs &LiveRegs) {
14425ffd83dbSDimitry Andric   BitVector ClearRegs(32, true);
14435ffd83dbSDimitry Andric   bool DefFP = determineFPRegsToClear(*MBBI, ClearRegs);
14445ffd83dbSDimitry Andric 
14455ffd83dbSDimitry Andric   // If the instruction does not write to a FP register and no elements were
14465ffd83dbSDimitry Andric   // removed from the set, then no FP registers were used to pass
14475ffd83dbSDimitry Andric   // arguments/returns.
14485ffd83dbSDimitry Andric   if (!DefFP && ClearRegs.count() == ClearRegs.size()) {
14495ffd83dbSDimitry Andric     // save space on stack for VLSTM
14505ffd83dbSDimitry Andric     BuildMI(MBB, MBBI, DL, TII->get(ARM::tSUBspi), ARM::SP)
14515ffd83dbSDimitry Andric         .addReg(ARM::SP)
14525ffd83dbSDimitry Andric         .addImm(CMSE_FP_SAVE_SIZE >> 2)
14535ffd83dbSDimitry Andric         .add(predOps(ARMCC::AL));
14545ffd83dbSDimitry Andric 
14555ffd83dbSDimitry Andric     // Lazy store all FP registers to the stack
14565ffd83dbSDimitry Andric     MachineInstrBuilder VLSTM = BuildMI(MBB, MBBI, DL, TII->get(ARM::VLSTM))
14575ffd83dbSDimitry Andric                                     .addReg(ARM::SP)
14585ffd83dbSDimitry Andric                                     .add(predOps(ARMCC::AL));
14595ffd83dbSDimitry Andric     for (auto R : {ARM::VPR, ARM::FPSCR, ARM::FPSCR_NZCV, ARM::Q0, ARM::Q1,
14605ffd83dbSDimitry Andric                    ARM::Q2, ARM::Q3, ARM::Q4, ARM::Q5, ARM::Q6, ARM::Q7})
14615ffd83dbSDimitry Andric       VLSTM.addReg(R, RegState::Implicit |
14625ffd83dbSDimitry Andric                           (LiveRegs.contains(R) ? 0 : RegState::Undef));
14635ffd83dbSDimitry Andric   } else {
14645ffd83dbSDimitry Andric     // Push all the callee-saved registers (s16-s31).
14655ffd83dbSDimitry Andric     MachineInstrBuilder VPUSH =
14665ffd83dbSDimitry Andric         BuildMI(MBB, MBBI, DL, TII->get(ARM::VSTMSDB_UPD), ARM::SP)
14675ffd83dbSDimitry Andric             .addReg(ARM::SP)
14685ffd83dbSDimitry Andric             .add(predOps(ARMCC::AL));
14695ffd83dbSDimitry Andric     for (int Reg = ARM::S16; Reg <= ARM::S31; ++Reg)
14705ffd83dbSDimitry Andric       VPUSH.addReg(Reg);
14715ffd83dbSDimitry Andric 
14725ffd83dbSDimitry Andric     // Clear FP registers with a VSCCLRM.
14735ffd83dbSDimitry Andric     (void)CMSEClearFPRegsV81(MBB, MBBI, ClearRegs);
14745ffd83dbSDimitry Andric 
14755ffd83dbSDimitry Andric     // Save floating-point context.
14765ffd83dbSDimitry Andric     BuildMI(MBB, MBBI, DL, TII->get(ARM::VSTR_FPCXTS_pre), ARM::SP)
14775ffd83dbSDimitry Andric         .addReg(ARM::SP)
14785ffd83dbSDimitry Andric         .addImm(-8)
14795ffd83dbSDimitry Andric         .add(predOps(ARMCC::AL));
14805ffd83dbSDimitry Andric   }
14815ffd83dbSDimitry Andric }
14825ffd83dbSDimitry Andric 
14835ffd83dbSDimitry Andric // Restore FP registers if present
14845ffd83dbSDimitry Andric void ARMExpandPseudo::CMSERestoreFPRegs(
14855ffd83dbSDimitry Andric     MachineBasicBlock &MBB, MachineBasicBlock::iterator MBBI, DebugLoc &DL,
14865ffd83dbSDimitry Andric     SmallVectorImpl<unsigned> &AvailableRegs) {
14875ffd83dbSDimitry Andric   if (STI->hasV8_1MMainlineOps())
14885ffd83dbSDimitry Andric     CMSERestoreFPRegsV81(MBB, MBBI, DL, AvailableRegs);
14895ffd83dbSDimitry Andric   else
14905ffd83dbSDimitry Andric     CMSERestoreFPRegsV8(MBB, MBBI, DL, AvailableRegs);
14915ffd83dbSDimitry Andric }
14925ffd83dbSDimitry Andric 
14935ffd83dbSDimitry Andric void ARMExpandPseudo::CMSERestoreFPRegsV8(
14945ffd83dbSDimitry Andric     MachineBasicBlock &MBB, MachineBasicBlock::iterator MBBI, DebugLoc &DL,
14955ffd83dbSDimitry Andric     SmallVectorImpl<unsigned> &AvailableRegs) {
14965ffd83dbSDimitry Andric   if (!STI->hasFPRegs())
14975ffd83dbSDimitry Andric     return;
14985ffd83dbSDimitry Andric 
14995ffd83dbSDimitry Andric   // Use AvailableRegs to store the fp regs
15005ffd83dbSDimitry Andric   std::vector<std::tuple<unsigned, unsigned, unsigned>> ClearedFPRegs;
15015ffd83dbSDimitry Andric   std::vector<unsigned> NonclearedFPRegs;
15025ffd83dbSDimitry Andric   for (const MachineOperand &Op : MBBI->operands()) {
15035ffd83dbSDimitry Andric     if (Op.isReg() && Op.isDef()) {
15045ffd83dbSDimitry Andric       unsigned Reg = Op.getReg();
15055ffd83dbSDimitry Andric       assert(!ARM::DPRRegClass.contains(Reg) ||
15065ffd83dbSDimitry Andric              ARM::DPR_VFP2RegClass.contains(Reg));
15075ffd83dbSDimitry Andric       assert(!ARM::QPRRegClass.contains(Reg));
15085ffd83dbSDimitry Andric       if (ARM::DPR_VFP2RegClass.contains(Reg)) {
15095ffd83dbSDimitry Andric         if (AvailableRegs.size() >= 2) {
15105ffd83dbSDimitry Andric           unsigned SaveReg2 = AvailableRegs.pop_back_val();
15115ffd83dbSDimitry Andric           unsigned SaveReg1 = AvailableRegs.pop_back_val();
15125ffd83dbSDimitry Andric           ClearedFPRegs.emplace_back(Reg, SaveReg1, SaveReg2);
15135ffd83dbSDimitry Andric 
15145ffd83dbSDimitry Andric           // Save the fp register to the normal registers
15155ffd83dbSDimitry Andric           BuildMI(MBB, MBBI, DL, TII->get(ARM::VMOVRRD))
15165ffd83dbSDimitry Andric               .addReg(SaveReg1, RegState::Define)
15175ffd83dbSDimitry Andric               .addReg(SaveReg2, RegState::Define)
15185ffd83dbSDimitry Andric               .addReg(Reg)
15195ffd83dbSDimitry Andric               .add(predOps(ARMCC::AL));
15205ffd83dbSDimitry Andric         } else {
15215ffd83dbSDimitry Andric           NonclearedFPRegs.push_back(Reg);
15225ffd83dbSDimitry Andric         }
15235ffd83dbSDimitry Andric       } else if (ARM::SPRRegClass.contains(Reg)) {
15245ffd83dbSDimitry Andric         if (AvailableRegs.size() >= 1) {
15255ffd83dbSDimitry Andric           unsigned SaveReg = AvailableRegs.pop_back_val();
15265ffd83dbSDimitry Andric           ClearedFPRegs.emplace_back(Reg, SaveReg, 0);
15275ffd83dbSDimitry Andric 
15285ffd83dbSDimitry Andric           // Save the fp register to the normal registers
15295ffd83dbSDimitry Andric           BuildMI(MBB, MBBI, DL, TII->get(ARM::VMOVRS), SaveReg)
15305ffd83dbSDimitry Andric               .addReg(Reg)
15315ffd83dbSDimitry Andric               .add(predOps(ARMCC::AL));
15325ffd83dbSDimitry Andric         } else {
15335ffd83dbSDimitry Andric           NonclearedFPRegs.push_back(Reg);
15345ffd83dbSDimitry Andric         }
15355ffd83dbSDimitry Andric       }
15365ffd83dbSDimitry Andric     }
15375ffd83dbSDimitry Andric   }
15385ffd83dbSDimitry Andric 
15395ffd83dbSDimitry Andric   // Push FP regs that cannot be restored via normal registers on the stack
15405ffd83dbSDimitry Andric   for (unsigned Reg : NonclearedFPRegs) {
15415ffd83dbSDimitry Andric     if (ARM::DPR_VFP2RegClass.contains(Reg))
15425ffd83dbSDimitry Andric       BuildMI(MBB, MBBI, DL, TII->get(ARM::VSTRD), Reg)
15435ffd83dbSDimitry Andric           .addReg(ARM::SP)
15445ffd83dbSDimitry Andric           .addImm((Reg - ARM::D0) * 2)
15455ffd83dbSDimitry Andric           .add(predOps(ARMCC::AL));
15465ffd83dbSDimitry Andric     else if (ARM::SPRRegClass.contains(Reg))
15475ffd83dbSDimitry Andric       BuildMI(MBB, MBBI, DL, TII->get(ARM::VSTRS), Reg)
15485ffd83dbSDimitry Andric           .addReg(ARM::SP)
15495ffd83dbSDimitry Andric           .addImm(Reg - ARM::S0)
15505ffd83dbSDimitry Andric           .add(predOps(ARMCC::AL));
15515ffd83dbSDimitry Andric   }
15525ffd83dbSDimitry Andric 
15535ffd83dbSDimitry Andric   // Lazy load fp regs from stack
15545ffd83dbSDimitry Andric   BuildMI(MBB, MBBI, DL, TII->get(ARM::VLLDM))
15555ffd83dbSDimitry Andric       .addReg(ARM::SP)
15565ffd83dbSDimitry Andric       .add(predOps(ARMCC::AL));
15575ffd83dbSDimitry Andric 
15585ffd83dbSDimitry Andric   // Restore all FP registers via normal registers
15595ffd83dbSDimitry Andric   for (const auto &Regs : ClearedFPRegs) {
15605ffd83dbSDimitry Andric     unsigned Reg, SaveReg1, SaveReg2;
15615ffd83dbSDimitry Andric     std::tie(Reg, SaveReg1, SaveReg2) = Regs;
15625ffd83dbSDimitry Andric     if (ARM::DPR_VFP2RegClass.contains(Reg))
15635ffd83dbSDimitry Andric       BuildMI(MBB, MBBI, DL, TII->get(ARM::VMOVDRR), Reg)
15645ffd83dbSDimitry Andric           .addReg(SaveReg1)
15655ffd83dbSDimitry Andric           .addReg(SaveReg2)
15665ffd83dbSDimitry Andric           .add(predOps(ARMCC::AL));
15675ffd83dbSDimitry Andric     else if (ARM::SPRRegClass.contains(Reg))
15685ffd83dbSDimitry Andric       BuildMI(MBB, MBBI, DL, TII->get(ARM::VMOVSR), Reg)
15695ffd83dbSDimitry Andric           .addReg(SaveReg1)
15705ffd83dbSDimitry Andric           .add(predOps(ARMCC::AL));
15715ffd83dbSDimitry Andric   }
15725ffd83dbSDimitry Andric 
15735ffd83dbSDimitry Andric   // Pop the stack space
15745ffd83dbSDimitry Andric   BuildMI(MBB, MBBI, DL, TII->get(ARM::tADDspi), ARM::SP)
15755ffd83dbSDimitry Andric       .addReg(ARM::SP)
15765ffd83dbSDimitry Andric       .addImm(CMSE_FP_SAVE_SIZE >> 2)
15775ffd83dbSDimitry Andric       .add(predOps(ARMCC::AL));
15785ffd83dbSDimitry Andric }
15795ffd83dbSDimitry Andric 
15805ffd83dbSDimitry Andric static bool definesOrUsesFPReg(const MachineInstr &MI) {
15815ffd83dbSDimitry Andric   for (const MachineOperand &Op : MI.operands()) {
15825ffd83dbSDimitry Andric     if (!Op.isReg())
15835ffd83dbSDimitry Andric       continue;
15845ffd83dbSDimitry Andric     unsigned Reg = Op.getReg();
15855ffd83dbSDimitry Andric     if ((Reg >= ARM::Q0 && Reg <= ARM::Q7) ||
15865ffd83dbSDimitry Andric         (Reg >= ARM::D0 && Reg <= ARM::D15) ||
15875ffd83dbSDimitry Andric         (Reg >= ARM::S0 && Reg <= ARM::S31))
15885ffd83dbSDimitry Andric       return true;
15895ffd83dbSDimitry Andric   }
15905ffd83dbSDimitry Andric   return false;
15915ffd83dbSDimitry Andric }
15925ffd83dbSDimitry Andric 
15935ffd83dbSDimitry Andric void ARMExpandPseudo::CMSERestoreFPRegsV81(
15945ffd83dbSDimitry Andric     MachineBasicBlock &MBB, MachineBasicBlock::iterator MBBI, DebugLoc &DL,
15955ffd83dbSDimitry Andric     SmallVectorImpl<unsigned> &AvailableRegs) {
15965ffd83dbSDimitry Andric   if (!definesOrUsesFPReg(*MBBI)) {
15975ffd83dbSDimitry Andric     // Load FP registers from stack.
15985ffd83dbSDimitry Andric     BuildMI(MBB, MBBI, DL, TII->get(ARM::VLLDM))
15995ffd83dbSDimitry Andric         .addReg(ARM::SP)
16005ffd83dbSDimitry Andric         .add(predOps(ARMCC::AL));
16015ffd83dbSDimitry Andric 
16025ffd83dbSDimitry Andric     // Pop the stack space
16035ffd83dbSDimitry Andric     BuildMI(MBB, MBBI, DL, TII->get(ARM::tADDspi), ARM::SP)
16045ffd83dbSDimitry Andric         .addReg(ARM::SP)
16055ffd83dbSDimitry Andric         .addImm(CMSE_FP_SAVE_SIZE >> 2)
16065ffd83dbSDimitry Andric         .add(predOps(ARMCC::AL));
16075ffd83dbSDimitry Andric   } else {
16085ffd83dbSDimitry Andric     // Restore the floating point context.
16095ffd83dbSDimitry Andric     BuildMI(MBB, MBBI, MBBI->getDebugLoc(), TII->get(ARM::VLDR_FPCXTS_post),
16105ffd83dbSDimitry Andric             ARM::SP)
16115ffd83dbSDimitry Andric         .addReg(ARM::SP)
16125ffd83dbSDimitry Andric         .addImm(8)
16135ffd83dbSDimitry Andric         .add(predOps(ARMCC::AL));
16145ffd83dbSDimitry Andric 
16155ffd83dbSDimitry Andric     // Pop all the callee-saved registers (s16-s31).
16165ffd83dbSDimitry Andric     MachineInstrBuilder VPOP =
16175ffd83dbSDimitry Andric         BuildMI(MBB, MBBI, DL, TII->get(ARM::VLDMSIA_UPD), ARM::SP)
16185ffd83dbSDimitry Andric             .addReg(ARM::SP)
16195ffd83dbSDimitry Andric             .add(predOps(ARMCC::AL));
16205ffd83dbSDimitry Andric     for (int Reg = ARM::S16; Reg <= ARM::S31; ++Reg)
16215ffd83dbSDimitry Andric       VPOP.addReg(Reg, RegState::Define);
16225ffd83dbSDimitry Andric   }
16235ffd83dbSDimitry Andric }
16245ffd83dbSDimitry Andric 
16250b57cec5SDimitry Andric /// Expand a CMP_SWAP pseudo-inst to an ldrex/strex loop as simply as
16260b57cec5SDimitry Andric /// possible. This only gets used at -O0 so we don't care about efficiency of
16270b57cec5SDimitry Andric /// the generated code.
16280b57cec5SDimitry Andric bool ARMExpandPseudo::ExpandCMP_SWAP(MachineBasicBlock &MBB,
16290b57cec5SDimitry Andric                                      MachineBasicBlock::iterator MBBI,
16300b57cec5SDimitry Andric                                      unsigned LdrexOp, unsigned StrexOp,
16310b57cec5SDimitry Andric                                      unsigned UxtOp,
16320b57cec5SDimitry Andric                                      MachineBasicBlock::iterator &NextMBBI) {
16330b57cec5SDimitry Andric   bool IsThumb = STI->isThumb();
16340b57cec5SDimitry Andric   MachineInstr &MI = *MBBI;
16350b57cec5SDimitry Andric   DebugLoc DL = MI.getDebugLoc();
16360b57cec5SDimitry Andric   const MachineOperand &Dest = MI.getOperand(0);
16378bcb0991SDimitry Andric   Register TempReg = MI.getOperand(1).getReg();
16380b57cec5SDimitry Andric   // Duplicating undef operands into 2 instructions does not guarantee the same
16390b57cec5SDimitry Andric   // value on both; However undef should be replaced by xzr anyway.
16400b57cec5SDimitry Andric   assert(!MI.getOperand(2).isUndef() && "cannot handle undef");
16418bcb0991SDimitry Andric   Register AddrReg = MI.getOperand(2).getReg();
16428bcb0991SDimitry Andric   Register DesiredReg = MI.getOperand(3).getReg();
16438bcb0991SDimitry Andric   Register NewReg = MI.getOperand(4).getReg();
16440b57cec5SDimitry Andric 
1645fe6060f1SDimitry Andric   if (IsThumb) {
1646fe6060f1SDimitry Andric     assert(STI->hasV8MBaselineOps() &&
1647fe6060f1SDimitry Andric            "CMP_SWAP not expected to be custom expanded for Thumb1");
1648fe6060f1SDimitry Andric     assert((UxtOp == 0 || UxtOp == ARM::tUXTB || UxtOp == ARM::tUXTH) &&
1649fe6060f1SDimitry Andric            "ARMv8-M.baseline does not have t2UXTB/t2UXTH");
16506e75b2fbSDimitry Andric     assert((UxtOp == 0 || ARM::tGPRRegClass.contains(DesiredReg)) &&
1651fe6060f1SDimitry Andric            "DesiredReg used for UXT op must be tGPR");
1652fe6060f1SDimitry Andric   }
1653fe6060f1SDimitry Andric 
16540b57cec5SDimitry Andric   MachineFunction *MF = MBB.getParent();
16550b57cec5SDimitry Andric   auto LoadCmpBB = MF->CreateMachineBasicBlock(MBB.getBasicBlock());
16560b57cec5SDimitry Andric   auto StoreBB = MF->CreateMachineBasicBlock(MBB.getBasicBlock());
16570b57cec5SDimitry Andric   auto DoneBB = MF->CreateMachineBasicBlock(MBB.getBasicBlock());
16580b57cec5SDimitry Andric 
16590b57cec5SDimitry Andric   MF->insert(++MBB.getIterator(), LoadCmpBB);
16600b57cec5SDimitry Andric   MF->insert(++LoadCmpBB->getIterator(), StoreBB);
16610b57cec5SDimitry Andric   MF->insert(++StoreBB->getIterator(), DoneBB);
16620b57cec5SDimitry Andric 
16630b57cec5SDimitry Andric   if (UxtOp) {
16640b57cec5SDimitry Andric     MachineInstrBuilder MIB =
16650b57cec5SDimitry Andric         BuildMI(MBB, MBBI, DL, TII->get(UxtOp), DesiredReg)
16660b57cec5SDimitry Andric             .addReg(DesiredReg, RegState::Kill);
16670b57cec5SDimitry Andric     if (!IsThumb)
16680b57cec5SDimitry Andric       MIB.addImm(0);
16690b57cec5SDimitry Andric     MIB.add(predOps(ARMCC::AL));
16700b57cec5SDimitry Andric   }
16710b57cec5SDimitry Andric 
16720b57cec5SDimitry Andric   // .Lloadcmp:
16730b57cec5SDimitry Andric   //     ldrex rDest, [rAddr]
16740b57cec5SDimitry Andric   //     cmp rDest, rDesired
16750b57cec5SDimitry Andric   //     bne .Ldone
16760b57cec5SDimitry Andric 
16770b57cec5SDimitry Andric   MachineInstrBuilder MIB;
16780b57cec5SDimitry Andric   MIB = BuildMI(LoadCmpBB, DL, TII->get(LdrexOp), Dest.getReg());
16790b57cec5SDimitry Andric   MIB.addReg(AddrReg);
16800b57cec5SDimitry Andric   if (LdrexOp == ARM::t2LDREX)
16810b57cec5SDimitry Andric     MIB.addImm(0); // a 32-bit Thumb ldrex (only) allows an offset.
16820b57cec5SDimitry Andric   MIB.add(predOps(ARMCC::AL));
16830b57cec5SDimitry Andric 
16840b57cec5SDimitry Andric   unsigned CMPrr = IsThumb ? ARM::tCMPhir : ARM::CMPrr;
16850b57cec5SDimitry Andric   BuildMI(LoadCmpBB, DL, TII->get(CMPrr))
16860b57cec5SDimitry Andric       .addReg(Dest.getReg(), getKillRegState(Dest.isDead()))
16870b57cec5SDimitry Andric       .addReg(DesiredReg)
16880b57cec5SDimitry Andric       .add(predOps(ARMCC::AL));
16890b57cec5SDimitry Andric   unsigned Bcc = IsThumb ? ARM::tBcc : ARM::Bcc;
16900b57cec5SDimitry Andric   BuildMI(LoadCmpBB, DL, TII->get(Bcc))
16910b57cec5SDimitry Andric       .addMBB(DoneBB)
16920b57cec5SDimitry Andric       .addImm(ARMCC::NE)
16930b57cec5SDimitry Andric       .addReg(ARM::CPSR, RegState::Kill);
16940b57cec5SDimitry Andric   LoadCmpBB->addSuccessor(DoneBB);
16950b57cec5SDimitry Andric   LoadCmpBB->addSuccessor(StoreBB);
16960b57cec5SDimitry Andric 
16970b57cec5SDimitry Andric   // .Lstore:
16980b57cec5SDimitry Andric   //     strex rTempReg, rNew, [rAddr]
16990b57cec5SDimitry Andric   //     cmp rTempReg, #0
17000b57cec5SDimitry Andric   //     bne .Lloadcmp
17010b57cec5SDimitry Andric   MIB = BuildMI(StoreBB, DL, TII->get(StrexOp), TempReg)
17020b57cec5SDimitry Andric     .addReg(NewReg)
17030b57cec5SDimitry Andric     .addReg(AddrReg);
17040b57cec5SDimitry Andric   if (StrexOp == ARM::t2STREX)
17050b57cec5SDimitry Andric     MIB.addImm(0); // a 32-bit Thumb strex (only) allows an offset.
17060b57cec5SDimitry Andric   MIB.add(predOps(ARMCC::AL));
17070b57cec5SDimitry Andric 
17080b57cec5SDimitry Andric   unsigned CMPri = IsThumb ? ARM::t2CMPri : ARM::CMPri;
17090b57cec5SDimitry Andric   BuildMI(StoreBB, DL, TII->get(CMPri))
17100b57cec5SDimitry Andric       .addReg(TempReg, RegState::Kill)
17110b57cec5SDimitry Andric       .addImm(0)
17120b57cec5SDimitry Andric       .add(predOps(ARMCC::AL));
17130b57cec5SDimitry Andric   BuildMI(StoreBB, DL, TII->get(Bcc))
17140b57cec5SDimitry Andric       .addMBB(LoadCmpBB)
17150b57cec5SDimitry Andric       .addImm(ARMCC::NE)
17160b57cec5SDimitry Andric       .addReg(ARM::CPSR, RegState::Kill);
17170b57cec5SDimitry Andric   StoreBB->addSuccessor(LoadCmpBB);
17180b57cec5SDimitry Andric   StoreBB->addSuccessor(DoneBB);
17190b57cec5SDimitry Andric 
17200b57cec5SDimitry Andric   DoneBB->splice(DoneBB->end(), &MBB, MI, MBB.end());
17210b57cec5SDimitry Andric   DoneBB->transferSuccessors(&MBB);
17220b57cec5SDimitry Andric 
17230b57cec5SDimitry Andric   MBB.addSuccessor(LoadCmpBB);
17240b57cec5SDimitry Andric 
17250b57cec5SDimitry Andric   NextMBBI = MBB.end();
17260b57cec5SDimitry Andric   MI.eraseFromParent();
17270b57cec5SDimitry Andric 
17280b57cec5SDimitry Andric   // Recompute livein lists.
17290b57cec5SDimitry Andric   LivePhysRegs LiveRegs;
17300b57cec5SDimitry Andric   computeAndAddLiveIns(LiveRegs, *DoneBB);
17310b57cec5SDimitry Andric   computeAndAddLiveIns(LiveRegs, *StoreBB);
17320b57cec5SDimitry Andric   computeAndAddLiveIns(LiveRegs, *LoadCmpBB);
17330b57cec5SDimitry Andric   // Do an extra pass around the loop to get loop carried registers right.
17340b57cec5SDimitry Andric   StoreBB->clearLiveIns();
17350b57cec5SDimitry Andric   computeAndAddLiveIns(LiveRegs, *StoreBB);
17360b57cec5SDimitry Andric   LoadCmpBB->clearLiveIns();
17370b57cec5SDimitry Andric   computeAndAddLiveIns(LiveRegs, *LoadCmpBB);
17380b57cec5SDimitry Andric 
17390b57cec5SDimitry Andric   return true;
17400b57cec5SDimitry Andric }
17410b57cec5SDimitry Andric 
17420b57cec5SDimitry Andric /// ARM's ldrexd/strexd take a consecutive register pair (represented as a
17430b57cec5SDimitry Andric /// single GPRPair register), Thumb's take two separate registers so we need to
17440b57cec5SDimitry Andric /// extract the subregs from the pair.
17450b57cec5SDimitry Andric static void addExclusiveRegPair(MachineInstrBuilder &MIB, MachineOperand &Reg,
17460b57cec5SDimitry Andric                                 unsigned Flags, bool IsThumb,
17470b57cec5SDimitry Andric                                 const TargetRegisterInfo *TRI) {
17480b57cec5SDimitry Andric   if (IsThumb) {
17498bcb0991SDimitry Andric     Register RegLo = TRI->getSubReg(Reg.getReg(), ARM::gsub_0);
17508bcb0991SDimitry Andric     Register RegHi = TRI->getSubReg(Reg.getReg(), ARM::gsub_1);
17510b57cec5SDimitry Andric     MIB.addReg(RegLo, Flags);
17520b57cec5SDimitry Andric     MIB.addReg(RegHi, Flags);
17530b57cec5SDimitry Andric   } else
17540b57cec5SDimitry Andric     MIB.addReg(Reg.getReg(), Flags);
17550b57cec5SDimitry Andric }
17560b57cec5SDimitry Andric 
17570b57cec5SDimitry Andric /// Expand a 64-bit CMP_SWAP to an ldrexd/strexd loop.
17580b57cec5SDimitry Andric bool ARMExpandPseudo::ExpandCMP_SWAP_64(MachineBasicBlock &MBB,
17590b57cec5SDimitry Andric                                         MachineBasicBlock::iterator MBBI,
17600b57cec5SDimitry Andric                                         MachineBasicBlock::iterator &NextMBBI) {
17610b57cec5SDimitry Andric   bool IsThumb = STI->isThumb();
17620b57cec5SDimitry Andric   MachineInstr &MI = *MBBI;
17630b57cec5SDimitry Andric   DebugLoc DL = MI.getDebugLoc();
17640b57cec5SDimitry Andric   MachineOperand &Dest = MI.getOperand(0);
17658bcb0991SDimitry Andric   Register TempReg = MI.getOperand(1).getReg();
17660b57cec5SDimitry Andric   // Duplicating undef operands into 2 instructions does not guarantee the same
17670b57cec5SDimitry Andric   // value on both; However undef should be replaced by xzr anyway.
17680b57cec5SDimitry Andric   assert(!MI.getOperand(2).isUndef() && "cannot handle undef");
17698bcb0991SDimitry Andric   Register AddrReg = MI.getOperand(2).getReg();
17708bcb0991SDimitry Andric   Register DesiredReg = MI.getOperand(3).getReg();
17710b57cec5SDimitry Andric   MachineOperand New = MI.getOperand(4);
17720b57cec5SDimitry Andric   New.setIsKill(false);
17730b57cec5SDimitry Andric 
17748bcb0991SDimitry Andric   Register DestLo = TRI->getSubReg(Dest.getReg(), ARM::gsub_0);
17758bcb0991SDimitry Andric   Register DestHi = TRI->getSubReg(Dest.getReg(), ARM::gsub_1);
17768bcb0991SDimitry Andric   Register DesiredLo = TRI->getSubReg(DesiredReg, ARM::gsub_0);
17778bcb0991SDimitry Andric   Register DesiredHi = TRI->getSubReg(DesiredReg, ARM::gsub_1);
17780b57cec5SDimitry Andric 
17790b57cec5SDimitry Andric   MachineFunction *MF = MBB.getParent();
17800b57cec5SDimitry Andric   auto LoadCmpBB = MF->CreateMachineBasicBlock(MBB.getBasicBlock());
17810b57cec5SDimitry Andric   auto StoreBB = MF->CreateMachineBasicBlock(MBB.getBasicBlock());
17820b57cec5SDimitry Andric   auto DoneBB = MF->CreateMachineBasicBlock(MBB.getBasicBlock());
17830b57cec5SDimitry Andric 
17840b57cec5SDimitry Andric   MF->insert(++MBB.getIterator(), LoadCmpBB);
17850b57cec5SDimitry Andric   MF->insert(++LoadCmpBB->getIterator(), StoreBB);
17860b57cec5SDimitry Andric   MF->insert(++StoreBB->getIterator(), DoneBB);
17870b57cec5SDimitry Andric 
17880b57cec5SDimitry Andric   // .Lloadcmp:
17890b57cec5SDimitry Andric   //     ldrexd rDestLo, rDestHi, [rAddr]
17900b57cec5SDimitry Andric   //     cmp rDestLo, rDesiredLo
17910b57cec5SDimitry Andric   //     sbcs dead rTempReg, rDestHi, rDesiredHi
17920b57cec5SDimitry Andric   //     bne .Ldone
17930b57cec5SDimitry Andric   unsigned LDREXD = IsThumb ? ARM::t2LDREXD : ARM::LDREXD;
17940b57cec5SDimitry Andric   MachineInstrBuilder MIB;
17950b57cec5SDimitry Andric   MIB = BuildMI(LoadCmpBB, DL, TII->get(LDREXD));
17960b57cec5SDimitry Andric   addExclusiveRegPair(MIB, Dest, RegState::Define, IsThumb, TRI);
17970b57cec5SDimitry Andric   MIB.addReg(AddrReg).add(predOps(ARMCC::AL));
17980b57cec5SDimitry Andric 
17990b57cec5SDimitry Andric   unsigned CMPrr = IsThumb ? ARM::tCMPhir : ARM::CMPrr;
18000b57cec5SDimitry Andric   BuildMI(LoadCmpBB, DL, TII->get(CMPrr))
18010b57cec5SDimitry Andric       .addReg(DestLo, getKillRegState(Dest.isDead()))
18020b57cec5SDimitry Andric       .addReg(DesiredLo)
18030b57cec5SDimitry Andric       .add(predOps(ARMCC::AL));
18040b57cec5SDimitry Andric 
18050b57cec5SDimitry Andric   BuildMI(LoadCmpBB, DL, TII->get(CMPrr))
18060b57cec5SDimitry Andric       .addReg(DestHi, getKillRegState(Dest.isDead()))
18070b57cec5SDimitry Andric       .addReg(DesiredHi)
18080b57cec5SDimitry Andric       .addImm(ARMCC::EQ).addReg(ARM::CPSR, RegState::Kill);
18090b57cec5SDimitry Andric 
18100b57cec5SDimitry Andric   unsigned Bcc = IsThumb ? ARM::tBcc : ARM::Bcc;
18110b57cec5SDimitry Andric   BuildMI(LoadCmpBB, DL, TII->get(Bcc))
18120b57cec5SDimitry Andric       .addMBB(DoneBB)
18130b57cec5SDimitry Andric       .addImm(ARMCC::NE)
18140b57cec5SDimitry Andric       .addReg(ARM::CPSR, RegState::Kill);
18150b57cec5SDimitry Andric   LoadCmpBB->addSuccessor(DoneBB);
18160b57cec5SDimitry Andric   LoadCmpBB->addSuccessor(StoreBB);
18170b57cec5SDimitry Andric 
18180b57cec5SDimitry Andric   // .Lstore:
18190b57cec5SDimitry Andric   //     strexd rTempReg, rNewLo, rNewHi, [rAddr]
18200b57cec5SDimitry Andric   //     cmp rTempReg, #0
18210b57cec5SDimitry Andric   //     bne .Lloadcmp
18220b57cec5SDimitry Andric   unsigned STREXD = IsThumb ? ARM::t2STREXD : ARM::STREXD;
18230b57cec5SDimitry Andric   MIB = BuildMI(StoreBB, DL, TII->get(STREXD), TempReg);
18240b57cec5SDimitry Andric   unsigned Flags = getKillRegState(New.isDead());
18250b57cec5SDimitry Andric   addExclusiveRegPair(MIB, New, Flags, IsThumb, TRI);
18260b57cec5SDimitry Andric   MIB.addReg(AddrReg).add(predOps(ARMCC::AL));
18270b57cec5SDimitry Andric 
18280b57cec5SDimitry Andric   unsigned CMPri = IsThumb ? ARM::t2CMPri : ARM::CMPri;
18290b57cec5SDimitry Andric   BuildMI(StoreBB, DL, TII->get(CMPri))
18300b57cec5SDimitry Andric       .addReg(TempReg, RegState::Kill)
18310b57cec5SDimitry Andric       .addImm(0)
18320b57cec5SDimitry Andric       .add(predOps(ARMCC::AL));
18330b57cec5SDimitry Andric   BuildMI(StoreBB, DL, TII->get(Bcc))
18340b57cec5SDimitry Andric       .addMBB(LoadCmpBB)
18350b57cec5SDimitry Andric       .addImm(ARMCC::NE)
18360b57cec5SDimitry Andric       .addReg(ARM::CPSR, RegState::Kill);
18370b57cec5SDimitry Andric   StoreBB->addSuccessor(LoadCmpBB);
18380b57cec5SDimitry Andric   StoreBB->addSuccessor(DoneBB);
18390b57cec5SDimitry Andric 
18400b57cec5SDimitry Andric   DoneBB->splice(DoneBB->end(), &MBB, MI, MBB.end());
18410b57cec5SDimitry Andric   DoneBB->transferSuccessors(&MBB);
18420b57cec5SDimitry Andric 
18430b57cec5SDimitry Andric   MBB.addSuccessor(LoadCmpBB);
18440b57cec5SDimitry Andric 
18450b57cec5SDimitry Andric   NextMBBI = MBB.end();
18460b57cec5SDimitry Andric   MI.eraseFromParent();
18470b57cec5SDimitry Andric 
18480b57cec5SDimitry Andric   // Recompute livein lists.
18490b57cec5SDimitry Andric   LivePhysRegs LiveRegs;
18500b57cec5SDimitry Andric   computeAndAddLiveIns(LiveRegs, *DoneBB);
18510b57cec5SDimitry Andric   computeAndAddLiveIns(LiveRegs, *StoreBB);
18520b57cec5SDimitry Andric   computeAndAddLiveIns(LiveRegs, *LoadCmpBB);
18530b57cec5SDimitry Andric   // Do an extra pass around the loop to get loop carried registers right.
18540b57cec5SDimitry Andric   StoreBB->clearLiveIns();
18550b57cec5SDimitry Andric   computeAndAddLiveIns(LiveRegs, *StoreBB);
18560b57cec5SDimitry Andric   LoadCmpBB->clearLiveIns();
18570b57cec5SDimitry Andric   computeAndAddLiveIns(LiveRegs, *LoadCmpBB);
18580b57cec5SDimitry Andric 
18590b57cec5SDimitry Andric   return true;
18600b57cec5SDimitry Andric }
18610b57cec5SDimitry Andric 
18625ffd83dbSDimitry Andric static void CMSEPushCalleeSaves(const TargetInstrInfo &TII,
18635ffd83dbSDimitry Andric                                 MachineBasicBlock &MBB,
18645ffd83dbSDimitry Andric                                 MachineBasicBlock::iterator MBBI, int JumpReg,
18655ffd83dbSDimitry Andric                                 const LivePhysRegs &LiveRegs, bool Thumb1Only) {
18665ffd83dbSDimitry Andric   const DebugLoc &DL = MBBI->getDebugLoc();
18675ffd83dbSDimitry Andric   if (Thumb1Only) { // push Lo and Hi regs separately
18685ffd83dbSDimitry Andric     MachineInstrBuilder PushMIB =
18695ffd83dbSDimitry Andric         BuildMI(MBB, MBBI, DL, TII.get(ARM::tPUSH)).add(predOps(ARMCC::AL));
18705ffd83dbSDimitry Andric     for (int Reg = ARM::R4; Reg < ARM::R8; ++Reg) {
18715ffd83dbSDimitry Andric       PushMIB.addReg(
18725ffd83dbSDimitry Andric           Reg, Reg == JumpReg || LiveRegs.contains(Reg) ? 0 : RegState::Undef);
18735ffd83dbSDimitry Andric     }
18745ffd83dbSDimitry Andric 
18755ffd83dbSDimitry Andric     // Thumb1 can only tPUSH low regs, so we copy the high regs to the low
18765ffd83dbSDimitry Andric     // regs that we just saved and push the low regs again, taking care to
18775ffd83dbSDimitry Andric     // not clobber JumpReg. If JumpReg is one of the low registers, push first
18785ffd83dbSDimitry Andric     // the values of r9-r11, and then r8. That would leave them ordered in
18795ffd83dbSDimitry Andric     // memory, and allow us to later pop them with a single instructions.
18805ffd83dbSDimitry Andric     // FIXME: Could also use any of r0-r3 that are free (including in the
18815ffd83dbSDimitry Andric     // first PUSH above).
18825ffd83dbSDimitry Andric     for (int LoReg = ARM::R7, HiReg = ARM::R11; LoReg >= ARM::R4; --LoReg) {
18835ffd83dbSDimitry Andric       if (JumpReg == LoReg)
18845ffd83dbSDimitry Andric         continue;
18855ffd83dbSDimitry Andric       BuildMI(MBB, MBBI, DL, TII.get(ARM::tMOVr), LoReg)
18865ffd83dbSDimitry Andric           .addReg(HiReg, LiveRegs.contains(HiReg) ? 0 : RegState::Undef)
18875ffd83dbSDimitry Andric           .add(predOps(ARMCC::AL));
18885ffd83dbSDimitry Andric       --HiReg;
18895ffd83dbSDimitry Andric     }
18905ffd83dbSDimitry Andric     MachineInstrBuilder PushMIB2 =
18915ffd83dbSDimitry Andric         BuildMI(MBB, MBBI, DL, TII.get(ARM::tPUSH)).add(predOps(ARMCC::AL));
18925ffd83dbSDimitry Andric     for (int Reg = ARM::R4; Reg < ARM::R8; ++Reg) {
18935ffd83dbSDimitry Andric       if (Reg == JumpReg)
18945ffd83dbSDimitry Andric         continue;
18955ffd83dbSDimitry Andric       PushMIB2.addReg(Reg, RegState::Kill);
18965ffd83dbSDimitry Andric     }
18975ffd83dbSDimitry Andric 
18985ffd83dbSDimitry Andric     // If we couldn't use a low register for temporary storage (because it was
18995ffd83dbSDimitry Andric     // the JumpReg), use r4 or r5, whichever is not JumpReg. It has already been
19005ffd83dbSDimitry Andric     // saved.
19015ffd83dbSDimitry Andric     if (JumpReg >= ARM::R4 && JumpReg <= ARM::R7) {
19025ffd83dbSDimitry Andric       int LoReg = JumpReg == ARM::R4 ? ARM::R5 : ARM::R4;
19035ffd83dbSDimitry Andric       BuildMI(MBB, MBBI, DL, TII.get(ARM::tMOVr), LoReg)
19045ffd83dbSDimitry Andric           .addReg(ARM::R8, LiveRegs.contains(ARM::R8) ? 0 : RegState::Undef)
19055ffd83dbSDimitry Andric           .add(predOps(ARMCC::AL));
19065ffd83dbSDimitry Andric       BuildMI(MBB, MBBI, DL, TII.get(ARM::tPUSH))
19075ffd83dbSDimitry Andric           .add(predOps(ARMCC::AL))
19085ffd83dbSDimitry Andric           .addReg(LoReg, RegState::Kill);
19095ffd83dbSDimitry Andric     }
19105ffd83dbSDimitry Andric   } else { // push Lo and Hi registers with a single instruction
19115ffd83dbSDimitry Andric     MachineInstrBuilder PushMIB =
19125ffd83dbSDimitry Andric         BuildMI(MBB, MBBI, DL, TII.get(ARM::t2STMDB_UPD), ARM::SP)
19135ffd83dbSDimitry Andric             .addReg(ARM::SP)
19145ffd83dbSDimitry Andric             .add(predOps(ARMCC::AL));
19155ffd83dbSDimitry Andric     for (int Reg = ARM::R4; Reg < ARM::R12; ++Reg) {
19165ffd83dbSDimitry Andric       PushMIB.addReg(
19175ffd83dbSDimitry Andric           Reg, Reg == JumpReg || LiveRegs.contains(Reg) ? 0 : RegState::Undef);
19185ffd83dbSDimitry Andric     }
19195ffd83dbSDimitry Andric   }
19205ffd83dbSDimitry Andric }
19215ffd83dbSDimitry Andric 
19225ffd83dbSDimitry Andric static void CMSEPopCalleeSaves(const TargetInstrInfo &TII,
19235ffd83dbSDimitry Andric                                MachineBasicBlock &MBB,
19245ffd83dbSDimitry Andric                                MachineBasicBlock::iterator MBBI, int JumpReg,
19255ffd83dbSDimitry Andric                                bool Thumb1Only) {
19265ffd83dbSDimitry Andric   const DebugLoc &DL = MBBI->getDebugLoc();
19275ffd83dbSDimitry Andric   if (Thumb1Only) {
19285ffd83dbSDimitry Andric     MachineInstrBuilder PopMIB =
19295ffd83dbSDimitry Andric         BuildMI(MBB, MBBI, DL, TII.get(ARM::tPOP)).add(predOps(ARMCC::AL));
19305ffd83dbSDimitry Andric     for (int R = 0; R < 4; ++R) {
19315ffd83dbSDimitry Andric       PopMIB.addReg(ARM::R4 + R, RegState::Define);
19325ffd83dbSDimitry Andric       BuildMI(MBB, MBBI, DL, TII.get(ARM::tMOVr), ARM::R8 + R)
19335ffd83dbSDimitry Andric           .addReg(ARM::R4 + R, RegState::Kill)
19345ffd83dbSDimitry Andric           .add(predOps(ARMCC::AL));
19355ffd83dbSDimitry Andric     }
19365ffd83dbSDimitry Andric     MachineInstrBuilder PopMIB2 =
19375ffd83dbSDimitry Andric         BuildMI(MBB, MBBI, DL, TII.get(ARM::tPOP)).add(predOps(ARMCC::AL));
19385ffd83dbSDimitry Andric     for (int R = 0; R < 4; ++R)
19395ffd83dbSDimitry Andric       PopMIB2.addReg(ARM::R4 + R, RegState::Define);
19405ffd83dbSDimitry Andric   } else { // pop Lo and Hi registers with a single instruction
19415ffd83dbSDimitry Andric     MachineInstrBuilder PopMIB =
19425ffd83dbSDimitry Andric         BuildMI(MBB, MBBI, DL, TII.get(ARM::t2LDMIA_UPD), ARM::SP)
19435ffd83dbSDimitry Andric             .addReg(ARM::SP)
19445ffd83dbSDimitry Andric             .add(predOps(ARMCC::AL));
19455ffd83dbSDimitry Andric     for (int Reg = ARM::R4; Reg < ARM::R12; ++Reg)
19465ffd83dbSDimitry Andric       PopMIB.addReg(Reg, RegState::Define);
19475ffd83dbSDimitry Andric   }
19485ffd83dbSDimitry Andric }
19490b57cec5SDimitry Andric 
19500b57cec5SDimitry Andric bool ARMExpandPseudo::ExpandMI(MachineBasicBlock &MBB,
19510b57cec5SDimitry Andric                                MachineBasicBlock::iterator MBBI,
19520b57cec5SDimitry Andric                                MachineBasicBlock::iterator &NextMBBI) {
19530b57cec5SDimitry Andric   MachineInstr &MI = *MBBI;
19540b57cec5SDimitry Andric   unsigned Opcode = MI.getOpcode();
19550b57cec5SDimitry Andric   switch (Opcode) {
19560b57cec5SDimitry Andric     default:
19570b57cec5SDimitry Andric       return false;
19580b57cec5SDimitry Andric 
1959e8d8bef9SDimitry Andric     case ARM::VBSPd:
1960e8d8bef9SDimitry Andric     case ARM::VBSPq: {
1961e8d8bef9SDimitry Andric       Register DstReg = MI.getOperand(0).getReg();
1962e8d8bef9SDimitry Andric       if (DstReg == MI.getOperand(3).getReg()) {
1963e8d8bef9SDimitry Andric         // Expand to VBIT
1964e8d8bef9SDimitry Andric         unsigned NewOpc = Opcode == ARM::VBSPd ? ARM::VBITd : ARM::VBITq;
1965e8d8bef9SDimitry Andric         BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(NewOpc))
1966e8d8bef9SDimitry Andric             .add(MI.getOperand(0))
1967e8d8bef9SDimitry Andric             .add(MI.getOperand(3))
1968e8d8bef9SDimitry Andric             .add(MI.getOperand(2))
1969e8d8bef9SDimitry Andric             .add(MI.getOperand(1))
1970e8d8bef9SDimitry Andric             .addImm(MI.getOperand(4).getImm())
1971e8d8bef9SDimitry Andric             .add(MI.getOperand(5));
1972e8d8bef9SDimitry Andric       } else if (DstReg == MI.getOperand(2).getReg()) {
1973e8d8bef9SDimitry Andric         // Expand to VBIF
1974e8d8bef9SDimitry Andric         unsigned NewOpc = Opcode == ARM::VBSPd ? ARM::VBIFd : ARM::VBIFq;
1975e8d8bef9SDimitry Andric         BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(NewOpc))
1976e8d8bef9SDimitry Andric             .add(MI.getOperand(0))
1977e8d8bef9SDimitry Andric             .add(MI.getOperand(2))
1978e8d8bef9SDimitry Andric             .add(MI.getOperand(3))
1979e8d8bef9SDimitry Andric             .add(MI.getOperand(1))
1980e8d8bef9SDimitry Andric             .addImm(MI.getOperand(4).getImm())
1981e8d8bef9SDimitry Andric             .add(MI.getOperand(5));
1982e8d8bef9SDimitry Andric       } else {
1983e8d8bef9SDimitry Andric         // Expand to VBSL
1984e8d8bef9SDimitry Andric         unsigned NewOpc = Opcode == ARM::VBSPd ? ARM::VBSLd : ARM::VBSLq;
1985e8d8bef9SDimitry Andric         if (DstReg == MI.getOperand(1).getReg()) {
1986e8d8bef9SDimitry Andric           BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(NewOpc))
1987e8d8bef9SDimitry Andric               .add(MI.getOperand(0))
1988e8d8bef9SDimitry Andric               .add(MI.getOperand(1))
1989e8d8bef9SDimitry Andric               .add(MI.getOperand(2))
1990e8d8bef9SDimitry Andric               .add(MI.getOperand(3))
1991e8d8bef9SDimitry Andric               .addImm(MI.getOperand(4).getImm())
1992e8d8bef9SDimitry Andric               .add(MI.getOperand(5));
1993e8d8bef9SDimitry Andric         } else {
1994e8d8bef9SDimitry Andric           // Use move to satisfy constraints
1995e8d8bef9SDimitry Andric           unsigned MoveOpc = Opcode == ARM::VBSPd ? ARM::VORRd : ARM::VORRq;
1996e8d8bef9SDimitry Andric           BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(MoveOpc))
1997e8d8bef9SDimitry Andric               .addReg(DstReg,
1998e8d8bef9SDimitry Andric                       RegState::Define |
1999e8d8bef9SDimitry Andric                           getRenamableRegState(MI.getOperand(0).isRenamable()))
2000e8d8bef9SDimitry Andric               .add(MI.getOperand(1))
2001e8d8bef9SDimitry Andric               .add(MI.getOperand(1))
2002e8d8bef9SDimitry Andric               .addImm(MI.getOperand(4).getImm())
2003e8d8bef9SDimitry Andric               .add(MI.getOperand(5));
2004e8d8bef9SDimitry Andric           BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(NewOpc))
2005e8d8bef9SDimitry Andric               .add(MI.getOperand(0))
2006e8d8bef9SDimitry Andric               .addReg(DstReg,
2007e8d8bef9SDimitry Andric                       RegState::Kill |
2008e8d8bef9SDimitry Andric                           getRenamableRegState(MI.getOperand(0).isRenamable()))
2009e8d8bef9SDimitry Andric               .add(MI.getOperand(2))
2010e8d8bef9SDimitry Andric               .add(MI.getOperand(3))
2011e8d8bef9SDimitry Andric               .addImm(MI.getOperand(4).getImm())
2012e8d8bef9SDimitry Andric               .add(MI.getOperand(5));
2013e8d8bef9SDimitry Andric         }
2014e8d8bef9SDimitry Andric       }
2015e8d8bef9SDimitry Andric       MI.eraseFromParent();
2016e8d8bef9SDimitry Andric       return true;
2017e8d8bef9SDimitry Andric     }
2018e8d8bef9SDimitry Andric 
20190b57cec5SDimitry Andric     case ARM::TCRETURNdi:
20200b57cec5SDimitry Andric     case ARM::TCRETURNri: {
20210b57cec5SDimitry Andric       MachineBasicBlock::iterator MBBI = MBB.getLastNonDebugInstr();
20220b57cec5SDimitry Andric       assert(MBBI->isReturn() &&
20230b57cec5SDimitry Andric              "Can only insert epilog into returning blocks");
20240b57cec5SDimitry Andric       unsigned RetOpcode = MBBI->getOpcode();
20250b57cec5SDimitry Andric       DebugLoc dl = MBBI->getDebugLoc();
20260b57cec5SDimitry Andric       const ARMBaseInstrInfo &TII = *static_cast<const ARMBaseInstrInfo *>(
20270b57cec5SDimitry Andric           MBB.getParent()->getSubtarget().getInstrInfo());
20280b57cec5SDimitry Andric 
20290b57cec5SDimitry Andric       // Tail call return: adjust the stack pointer and jump to callee.
20300b57cec5SDimitry Andric       MBBI = MBB.getLastNonDebugInstr();
20310b57cec5SDimitry Andric       MachineOperand &JumpTarget = MBBI->getOperand(0);
20320b57cec5SDimitry Andric 
20330b57cec5SDimitry Andric       // Jump to label or value in register.
20340b57cec5SDimitry Andric       if (RetOpcode == ARM::TCRETURNdi) {
20350b57cec5SDimitry Andric         unsigned TCOpcode =
20360b57cec5SDimitry Andric             STI->isThumb()
20370b57cec5SDimitry Andric                 ? (STI->isTargetMachO() ? ARM::tTAILJMPd : ARM::tTAILJMPdND)
20380b57cec5SDimitry Andric                 : ARM::TAILJMPd;
20390b57cec5SDimitry Andric         MachineInstrBuilder MIB = BuildMI(MBB, MBBI, dl, TII.get(TCOpcode));
20400b57cec5SDimitry Andric         if (JumpTarget.isGlobal())
20410b57cec5SDimitry Andric           MIB.addGlobalAddress(JumpTarget.getGlobal(), JumpTarget.getOffset(),
20420b57cec5SDimitry Andric                                JumpTarget.getTargetFlags());
20430b57cec5SDimitry Andric         else {
20440b57cec5SDimitry Andric           assert(JumpTarget.isSymbol());
20450b57cec5SDimitry Andric           MIB.addExternalSymbol(JumpTarget.getSymbolName(),
20460b57cec5SDimitry Andric                                 JumpTarget.getTargetFlags());
20470b57cec5SDimitry Andric         }
20480b57cec5SDimitry Andric 
20490b57cec5SDimitry Andric         // Add the default predicate in Thumb mode.
20500b57cec5SDimitry Andric         if (STI->isThumb())
20510b57cec5SDimitry Andric           MIB.add(predOps(ARMCC::AL));
20520b57cec5SDimitry Andric       } else if (RetOpcode == ARM::TCRETURNri) {
20530b57cec5SDimitry Andric         unsigned Opcode =
20540b57cec5SDimitry Andric           STI->isThumb() ? ARM::tTAILJMPr
20550b57cec5SDimitry Andric                          : (STI->hasV4TOps() ? ARM::TAILJMPr : ARM::TAILJMPr4);
20560b57cec5SDimitry Andric         BuildMI(MBB, MBBI, dl,
20570b57cec5SDimitry Andric                 TII.get(Opcode))
20580b57cec5SDimitry Andric             .addReg(JumpTarget.getReg(), RegState::Kill);
20590b57cec5SDimitry Andric       }
20600b57cec5SDimitry Andric 
20610b57cec5SDimitry Andric       auto NewMI = std::prev(MBBI);
2062fe6060f1SDimitry Andric       for (unsigned i = 2, e = MBBI->getNumOperands(); i != e; ++i)
20630b57cec5SDimitry Andric         NewMI->addOperand(MBBI->getOperand(i));
20640b57cec5SDimitry Andric 
20658bcb0991SDimitry Andric 
20668bcb0991SDimitry Andric       // Update call site info and delete the pseudo instruction TCRETURN.
20675ffd83dbSDimitry Andric       if (MI.isCandidateForCallSiteEntry())
20685ffd83dbSDimitry Andric         MI.getMF()->moveCallSiteInfo(&MI, &*NewMI);
20690b57cec5SDimitry Andric       MBB.erase(MBBI);
20708bcb0991SDimitry Andric 
20710b57cec5SDimitry Andric       MBBI = NewMI;
20720b57cec5SDimitry Andric       return true;
20730b57cec5SDimitry Andric     }
20745ffd83dbSDimitry Andric     case ARM::tBXNS_RET: {
20755ffd83dbSDimitry Andric       MachineBasicBlock &AfterBB = CMSEClearFPRegs(MBB, MBBI);
20765ffd83dbSDimitry Andric 
20775ffd83dbSDimitry Andric       if (STI->hasV8_1MMainlineOps()) {
20785ffd83dbSDimitry Andric         // Restore the non-secure floating point context.
20795ffd83dbSDimitry Andric         BuildMI(MBB, MBBI, MBBI->getDebugLoc(),
20805ffd83dbSDimitry Andric                 TII->get(ARM::VLDR_FPCXTNS_post), ARM::SP)
20815ffd83dbSDimitry Andric             .addReg(ARM::SP)
20825ffd83dbSDimitry Andric             .addImm(4)
20835ffd83dbSDimitry Andric             .add(predOps(ARMCC::AL));
20845ffd83dbSDimitry Andric       }
20855ffd83dbSDimitry Andric 
20865ffd83dbSDimitry Andric       // Clear all GPR that are not a use of the return instruction.
20875ffd83dbSDimitry Andric       assert(llvm::all_of(MBBI->operands(), [](const MachineOperand &Op) {
20885ffd83dbSDimitry Andric         return !Op.isReg() || Op.getReg() != ARM::R12;
20895ffd83dbSDimitry Andric       }));
20905ffd83dbSDimitry Andric       SmallVector<unsigned, 5> ClearRegs;
20915ffd83dbSDimitry Andric       determineGPRegsToClear(
20925ffd83dbSDimitry Andric           *MBBI, {ARM::R0, ARM::R1, ARM::R2, ARM::R3, ARM::R12}, ClearRegs);
20935ffd83dbSDimitry Andric       CMSEClearGPRegs(AfterBB, AfterBB.end(), MBBI->getDebugLoc(), ClearRegs,
20945ffd83dbSDimitry Andric                       ARM::LR);
20955ffd83dbSDimitry Andric 
20965ffd83dbSDimitry Andric       MachineInstrBuilder NewMI =
20975ffd83dbSDimitry Andric           BuildMI(AfterBB, AfterBB.end(), MBBI->getDebugLoc(),
20985ffd83dbSDimitry Andric                   TII->get(ARM::tBXNS))
20995ffd83dbSDimitry Andric               .addReg(ARM::LR)
21005ffd83dbSDimitry Andric               .add(predOps(ARMCC::AL));
21015ffd83dbSDimitry Andric       for (const MachineOperand &Op : MI.operands())
21025ffd83dbSDimitry Andric         NewMI->addOperand(Op);
21035ffd83dbSDimitry Andric       MI.eraseFromParent();
21045ffd83dbSDimitry Andric       return true;
21055ffd83dbSDimitry Andric     }
21065ffd83dbSDimitry Andric     case ARM::tBLXNS_CALL: {
21075ffd83dbSDimitry Andric       DebugLoc DL = MBBI->getDebugLoc();
21085ffd83dbSDimitry Andric       unsigned JumpReg = MBBI->getOperand(0).getReg();
21095ffd83dbSDimitry Andric 
21105ffd83dbSDimitry Andric       // Figure out which registers are live at the point immediately before the
21115ffd83dbSDimitry Andric       // call. When we indiscriminately push a set of registers, the live
21125ffd83dbSDimitry Andric       // registers are added as ordinary use operands, whereas dead registers
21135ffd83dbSDimitry Andric       // are "undef".
21145ffd83dbSDimitry Andric       LivePhysRegs LiveRegs(*TRI);
21155ffd83dbSDimitry Andric       LiveRegs.addLiveOuts(MBB);
21165ffd83dbSDimitry Andric       for (const MachineInstr &MI : make_range(MBB.rbegin(), MBBI.getReverse()))
21175ffd83dbSDimitry Andric         LiveRegs.stepBackward(MI);
21185ffd83dbSDimitry Andric       LiveRegs.stepBackward(*MBBI);
21195ffd83dbSDimitry Andric 
21205ffd83dbSDimitry Andric       CMSEPushCalleeSaves(*TII, MBB, MBBI, JumpReg, LiveRegs,
21215ffd83dbSDimitry Andric                           AFI->isThumb1OnlyFunction());
21225ffd83dbSDimitry Andric 
21235ffd83dbSDimitry Andric       SmallVector<unsigned, 16> ClearRegs;
21245ffd83dbSDimitry Andric       determineGPRegsToClear(*MBBI,
21255ffd83dbSDimitry Andric                              {ARM::R0, ARM::R1, ARM::R2, ARM::R3, ARM::R4,
21265ffd83dbSDimitry Andric                               ARM::R5, ARM::R6, ARM::R7, ARM::R8, ARM::R9,
21275ffd83dbSDimitry Andric                               ARM::R10, ARM::R11, ARM::R12},
21285ffd83dbSDimitry Andric                              ClearRegs);
21295ffd83dbSDimitry Andric       auto OriginalClearRegs = ClearRegs;
21305ffd83dbSDimitry Andric 
21315ffd83dbSDimitry Andric       // Get the first cleared register as a scratch (to use later with tBIC).
21325ffd83dbSDimitry Andric       // We need to use the first so we can ensure it is a low register.
21335ffd83dbSDimitry Andric       unsigned ScratchReg = ClearRegs.front();
21345ffd83dbSDimitry Andric 
21355ffd83dbSDimitry Andric       // Clear LSB of JumpReg
21365ffd83dbSDimitry Andric       if (AFI->isThumb2Function()) {
21375ffd83dbSDimitry Andric         BuildMI(MBB, MBBI, DL, TII->get(ARM::t2BICri), JumpReg)
21385ffd83dbSDimitry Andric             .addReg(JumpReg)
21395ffd83dbSDimitry Andric             .addImm(1)
21405ffd83dbSDimitry Andric             .add(predOps(ARMCC::AL))
21415ffd83dbSDimitry Andric             .add(condCodeOp());
21425ffd83dbSDimitry Andric       } else {
21435ffd83dbSDimitry Andric         // We need to use an extra register to cope with 8M Baseline,
21445ffd83dbSDimitry Andric         // since we have saved all of the registers we are ok to trash a non
21455ffd83dbSDimitry Andric         // argument register here.
21465ffd83dbSDimitry Andric         BuildMI(MBB, MBBI, DL, TII->get(ARM::tMOVi8), ScratchReg)
21475ffd83dbSDimitry Andric             .add(condCodeOp())
21485ffd83dbSDimitry Andric             .addImm(1)
21495ffd83dbSDimitry Andric             .add(predOps(ARMCC::AL));
21505ffd83dbSDimitry Andric         BuildMI(MBB, MBBI, DL, TII->get(ARM::tBIC), JumpReg)
21515ffd83dbSDimitry Andric             .addReg(ARM::CPSR, RegState::Define)
21525ffd83dbSDimitry Andric             .addReg(JumpReg)
21535ffd83dbSDimitry Andric             .addReg(ScratchReg)
21545ffd83dbSDimitry Andric             .add(predOps(ARMCC::AL));
21555ffd83dbSDimitry Andric       }
21565ffd83dbSDimitry Andric 
21575ffd83dbSDimitry Andric       CMSESaveClearFPRegs(MBB, MBBI, DL, LiveRegs,
21585ffd83dbSDimitry Andric                           ClearRegs); // save+clear FP regs with ClearRegs
21595ffd83dbSDimitry Andric       CMSEClearGPRegs(MBB, MBBI, DL, ClearRegs, JumpReg);
21605ffd83dbSDimitry Andric 
21615ffd83dbSDimitry Andric       const MachineInstrBuilder NewCall =
21625ffd83dbSDimitry Andric           BuildMI(MBB, MBBI, DL, TII->get(ARM::tBLXNSr))
21635ffd83dbSDimitry Andric               .add(predOps(ARMCC::AL))
21645ffd83dbSDimitry Andric               .addReg(JumpReg, RegState::Kill);
21655ffd83dbSDimitry Andric 
21665ffd83dbSDimitry Andric       for (int I = 1, E = MI.getNumOperands(); I != E; ++I)
21675ffd83dbSDimitry Andric         NewCall->addOperand(MI.getOperand(I));
21685ffd83dbSDimitry Andric       if (MI.isCandidateForCallSiteEntry())
21695ffd83dbSDimitry Andric         MI.getMF()->moveCallSiteInfo(&MI, NewCall.getInstr());
21705ffd83dbSDimitry Andric 
21715ffd83dbSDimitry Andric       CMSERestoreFPRegs(MBB, MBBI, DL, OriginalClearRegs); // restore FP registers
21725ffd83dbSDimitry Andric 
21735ffd83dbSDimitry Andric       CMSEPopCalleeSaves(*TII, MBB, MBBI, JumpReg, AFI->isThumb1OnlyFunction());
21745ffd83dbSDimitry Andric 
21755ffd83dbSDimitry Andric       MI.eraseFromParent();
21765ffd83dbSDimitry Andric       return true;
21775ffd83dbSDimitry Andric     }
2178480093f4SDimitry Andric     case ARM::VMOVHcc:
21790b57cec5SDimitry Andric     case ARM::VMOVScc:
21800b57cec5SDimitry Andric     case ARM::VMOVDcc: {
2181480093f4SDimitry Andric       unsigned newOpc = Opcode != ARM::VMOVDcc ? ARM::VMOVS : ARM::VMOVD;
21820b57cec5SDimitry Andric       BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(newOpc),
21830b57cec5SDimitry Andric               MI.getOperand(1).getReg())
21840b57cec5SDimitry Andric           .add(MI.getOperand(2))
21850b57cec5SDimitry Andric           .addImm(MI.getOperand(3).getImm()) // 'pred'
21860b57cec5SDimitry Andric           .add(MI.getOperand(4))
21870b57cec5SDimitry Andric           .add(makeImplicit(MI.getOperand(1)));
21880b57cec5SDimitry Andric 
21890b57cec5SDimitry Andric       MI.eraseFromParent();
21900b57cec5SDimitry Andric       return true;
21910b57cec5SDimitry Andric     }
21920b57cec5SDimitry Andric     case ARM::t2MOVCCr:
21930b57cec5SDimitry Andric     case ARM::MOVCCr: {
21940b57cec5SDimitry Andric       unsigned Opc = AFI->isThumbFunction() ? ARM::t2MOVr : ARM::MOVr;
21950b57cec5SDimitry Andric       BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(Opc),
21960b57cec5SDimitry Andric               MI.getOperand(1).getReg())
21970b57cec5SDimitry Andric           .add(MI.getOperand(2))
21980b57cec5SDimitry Andric           .addImm(MI.getOperand(3).getImm()) // 'pred'
21990b57cec5SDimitry Andric           .add(MI.getOperand(4))
22000b57cec5SDimitry Andric           .add(condCodeOp()) // 's' bit
22010b57cec5SDimitry Andric           .add(makeImplicit(MI.getOperand(1)));
22020b57cec5SDimitry Andric 
22030b57cec5SDimitry Andric       MI.eraseFromParent();
22040b57cec5SDimitry Andric       return true;
22050b57cec5SDimitry Andric     }
22060b57cec5SDimitry Andric     case ARM::MOVCCsi: {
22070b57cec5SDimitry Andric       BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVsi),
22080b57cec5SDimitry Andric               (MI.getOperand(1).getReg()))
22090b57cec5SDimitry Andric           .add(MI.getOperand(2))
22100b57cec5SDimitry Andric           .addImm(MI.getOperand(3).getImm())
22110b57cec5SDimitry Andric           .addImm(MI.getOperand(4).getImm()) // 'pred'
22120b57cec5SDimitry Andric           .add(MI.getOperand(5))
22130b57cec5SDimitry Andric           .add(condCodeOp()) // 's' bit
22140b57cec5SDimitry Andric           .add(makeImplicit(MI.getOperand(1)));
22150b57cec5SDimitry Andric 
22160b57cec5SDimitry Andric       MI.eraseFromParent();
22170b57cec5SDimitry Andric       return true;
22180b57cec5SDimitry Andric     }
22190b57cec5SDimitry Andric     case ARM::MOVCCsr: {
22200b57cec5SDimitry Andric       BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVsr),
22210b57cec5SDimitry Andric               (MI.getOperand(1).getReg()))
22220b57cec5SDimitry Andric           .add(MI.getOperand(2))
22230b57cec5SDimitry Andric           .add(MI.getOperand(3))
22240b57cec5SDimitry Andric           .addImm(MI.getOperand(4).getImm())
22250b57cec5SDimitry Andric           .addImm(MI.getOperand(5).getImm()) // 'pred'
22260b57cec5SDimitry Andric           .add(MI.getOperand(6))
22270b57cec5SDimitry Andric           .add(condCodeOp()) // 's' bit
22280b57cec5SDimitry Andric           .add(makeImplicit(MI.getOperand(1)));
22290b57cec5SDimitry Andric 
22300b57cec5SDimitry Andric       MI.eraseFromParent();
22310b57cec5SDimitry Andric       return true;
22320b57cec5SDimitry Andric     }
22330b57cec5SDimitry Andric     case ARM::t2MOVCCi16:
22340b57cec5SDimitry Andric     case ARM::MOVCCi16: {
22350b57cec5SDimitry Andric       unsigned NewOpc = AFI->isThumbFunction() ? ARM::t2MOVi16 : ARM::MOVi16;
22360b57cec5SDimitry Andric       BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(NewOpc),
22370b57cec5SDimitry Andric               MI.getOperand(1).getReg())
22380b57cec5SDimitry Andric           .addImm(MI.getOperand(2).getImm())
22390b57cec5SDimitry Andric           .addImm(MI.getOperand(3).getImm()) // 'pred'
22400b57cec5SDimitry Andric           .add(MI.getOperand(4))
22410b57cec5SDimitry Andric           .add(makeImplicit(MI.getOperand(1)));
22420b57cec5SDimitry Andric       MI.eraseFromParent();
22430b57cec5SDimitry Andric       return true;
22440b57cec5SDimitry Andric     }
22450b57cec5SDimitry Andric     case ARM::t2MOVCCi:
22460b57cec5SDimitry Andric     case ARM::MOVCCi: {
22470b57cec5SDimitry Andric       unsigned Opc = AFI->isThumbFunction() ? ARM::t2MOVi : ARM::MOVi;
22480b57cec5SDimitry Andric       BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(Opc),
22490b57cec5SDimitry Andric               MI.getOperand(1).getReg())
22500b57cec5SDimitry Andric           .addImm(MI.getOperand(2).getImm())
22510b57cec5SDimitry Andric           .addImm(MI.getOperand(3).getImm()) // 'pred'
22520b57cec5SDimitry Andric           .add(MI.getOperand(4))
22530b57cec5SDimitry Andric           .add(condCodeOp()) // 's' bit
22540b57cec5SDimitry Andric           .add(makeImplicit(MI.getOperand(1)));
22550b57cec5SDimitry Andric 
22560b57cec5SDimitry Andric       MI.eraseFromParent();
22570b57cec5SDimitry Andric       return true;
22580b57cec5SDimitry Andric     }
22590b57cec5SDimitry Andric     case ARM::t2MVNCCi:
22600b57cec5SDimitry Andric     case ARM::MVNCCi: {
22610b57cec5SDimitry Andric       unsigned Opc = AFI->isThumbFunction() ? ARM::t2MVNi : ARM::MVNi;
22620b57cec5SDimitry Andric       BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(Opc),
22630b57cec5SDimitry Andric               MI.getOperand(1).getReg())
22640b57cec5SDimitry Andric           .addImm(MI.getOperand(2).getImm())
22650b57cec5SDimitry Andric           .addImm(MI.getOperand(3).getImm()) // 'pred'
22660b57cec5SDimitry Andric           .add(MI.getOperand(4))
22670b57cec5SDimitry Andric           .add(condCodeOp()) // 's' bit
22680b57cec5SDimitry Andric           .add(makeImplicit(MI.getOperand(1)));
22690b57cec5SDimitry Andric 
22700b57cec5SDimitry Andric       MI.eraseFromParent();
22710b57cec5SDimitry Andric       return true;
22720b57cec5SDimitry Andric     }
22730b57cec5SDimitry Andric     case ARM::t2MOVCClsl:
22740b57cec5SDimitry Andric     case ARM::t2MOVCClsr:
22750b57cec5SDimitry Andric     case ARM::t2MOVCCasr:
22760b57cec5SDimitry Andric     case ARM::t2MOVCCror: {
22770b57cec5SDimitry Andric       unsigned NewOpc;
22780b57cec5SDimitry Andric       switch (Opcode) {
22790b57cec5SDimitry Andric       case ARM::t2MOVCClsl: NewOpc = ARM::t2LSLri; break;
22800b57cec5SDimitry Andric       case ARM::t2MOVCClsr: NewOpc = ARM::t2LSRri; break;
22810b57cec5SDimitry Andric       case ARM::t2MOVCCasr: NewOpc = ARM::t2ASRri; break;
22820b57cec5SDimitry Andric       case ARM::t2MOVCCror: NewOpc = ARM::t2RORri; break;
22830b57cec5SDimitry Andric       default: llvm_unreachable("unexpeced conditional move");
22840b57cec5SDimitry Andric       }
22850b57cec5SDimitry Andric       BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(NewOpc),
22860b57cec5SDimitry Andric               MI.getOperand(1).getReg())
22870b57cec5SDimitry Andric           .add(MI.getOperand(2))
22880b57cec5SDimitry Andric           .addImm(MI.getOperand(3).getImm())
22890b57cec5SDimitry Andric           .addImm(MI.getOperand(4).getImm()) // 'pred'
22900b57cec5SDimitry Andric           .add(MI.getOperand(5))
22910b57cec5SDimitry Andric           .add(condCodeOp()) // 's' bit
22920b57cec5SDimitry Andric           .add(makeImplicit(MI.getOperand(1)));
22930b57cec5SDimitry Andric       MI.eraseFromParent();
22940b57cec5SDimitry Andric       return true;
22950b57cec5SDimitry Andric     }
22960b57cec5SDimitry Andric     case ARM::Int_eh_sjlj_dispatchsetup: {
22970b57cec5SDimitry Andric       MachineFunction &MF = *MI.getParent()->getParent();
22980b57cec5SDimitry Andric       const ARMBaseInstrInfo *AII =
22990b57cec5SDimitry Andric         static_cast<const ARMBaseInstrInfo*>(TII);
23000b57cec5SDimitry Andric       const ARMBaseRegisterInfo &RI = AII->getRegisterInfo();
23010b57cec5SDimitry Andric       // For functions using a base pointer, we rematerialize it (via the frame
23020b57cec5SDimitry Andric       // pointer) here since eh.sjlj.setjmp and eh.sjlj.longjmp don't do it
23030b57cec5SDimitry Andric       // for us. Otherwise, expand to nothing.
23040b57cec5SDimitry Andric       if (RI.hasBasePointer(MF)) {
23050b57cec5SDimitry Andric         int32_t NumBytes = AFI->getFramePtrSpillOffset();
23068bcb0991SDimitry Andric         Register FramePtr = RI.getFrameRegister(MF);
23070b57cec5SDimitry Andric         assert(MF.getSubtarget().getFrameLowering()->hasFP(MF) &&
23080b57cec5SDimitry Andric                "base pointer without frame pointer?");
23090b57cec5SDimitry Andric 
23100b57cec5SDimitry Andric         if (AFI->isThumb2Function()) {
23110b57cec5SDimitry Andric           emitT2RegPlusImmediate(MBB, MBBI, MI.getDebugLoc(), ARM::R6,
23120b57cec5SDimitry Andric                                  FramePtr, -NumBytes, ARMCC::AL, 0, *TII);
23130b57cec5SDimitry Andric         } else if (AFI->isThumbFunction()) {
23140b57cec5SDimitry Andric           emitThumbRegPlusImmediate(MBB, MBBI, MI.getDebugLoc(), ARM::R6,
23150b57cec5SDimitry Andric                                     FramePtr, -NumBytes, *TII, RI);
23160b57cec5SDimitry Andric         } else {
23170b57cec5SDimitry Andric           emitARMRegPlusImmediate(MBB, MBBI, MI.getDebugLoc(), ARM::R6,
23180b57cec5SDimitry Andric                                   FramePtr, -NumBytes, ARMCC::AL, 0,
23190b57cec5SDimitry Andric                                   *TII);
23200b57cec5SDimitry Andric         }
23210b57cec5SDimitry Andric         // If there's dynamic realignment, adjust for it.
2322fe6060f1SDimitry Andric         if (RI.hasStackRealignment(MF)) {
23230b57cec5SDimitry Andric           MachineFrameInfo &MFI = MF.getFrameInfo();
23245ffd83dbSDimitry Andric           Align MaxAlign = MFI.getMaxAlign();
23250b57cec5SDimitry Andric           assert (!AFI->isThumb1OnlyFunction());
23260b57cec5SDimitry Andric           // Emit bic r6, r6, MaxAlign
23275ffd83dbSDimitry Andric           assert(MaxAlign <= Align(256) &&
23285ffd83dbSDimitry Andric                  "The BIC instruction cannot encode "
23290b57cec5SDimitry Andric                  "immediates larger than 256 with all lower "
23300b57cec5SDimitry Andric                  "bits set.");
23310b57cec5SDimitry Andric           unsigned bicOpc = AFI->isThumbFunction() ?
23320b57cec5SDimitry Andric             ARM::t2BICri : ARM::BICri;
23330b57cec5SDimitry Andric           BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(bicOpc), ARM::R6)
23340b57cec5SDimitry Andric               .addReg(ARM::R6, RegState::Kill)
23355ffd83dbSDimitry Andric               .addImm(MaxAlign.value() - 1)
23360b57cec5SDimitry Andric               .add(predOps(ARMCC::AL))
23370b57cec5SDimitry Andric               .add(condCodeOp());
23380b57cec5SDimitry Andric         }
23390b57cec5SDimitry Andric       }
23400b57cec5SDimitry Andric       MI.eraseFromParent();
23410b57cec5SDimitry Andric       return true;
23420b57cec5SDimitry Andric     }
23430b57cec5SDimitry Andric 
23440b57cec5SDimitry Andric     case ARM::MOVsrl_flag:
23450b57cec5SDimitry Andric     case ARM::MOVsra_flag: {
23460b57cec5SDimitry Andric       // These are just fancy MOVs instructions.
23470b57cec5SDimitry Andric       BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVsi),
23480b57cec5SDimitry Andric               MI.getOperand(0).getReg())
23490b57cec5SDimitry Andric           .add(MI.getOperand(1))
23500b57cec5SDimitry Andric           .addImm(ARM_AM::getSORegOpc(
23510b57cec5SDimitry Andric               (Opcode == ARM::MOVsrl_flag ? ARM_AM::lsr : ARM_AM::asr), 1))
23520b57cec5SDimitry Andric           .add(predOps(ARMCC::AL))
23530b57cec5SDimitry Andric           .addReg(ARM::CPSR, RegState::Define);
23540b57cec5SDimitry Andric       MI.eraseFromParent();
23550b57cec5SDimitry Andric       return true;
23560b57cec5SDimitry Andric     }
23570b57cec5SDimitry Andric     case ARM::RRX: {
23580b57cec5SDimitry Andric       // This encodes as "MOVs Rd, Rm, rrx
23590b57cec5SDimitry Andric       MachineInstrBuilder MIB =
23600b57cec5SDimitry Andric           BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVsi),
23610b57cec5SDimitry Andric                   MI.getOperand(0).getReg())
23620b57cec5SDimitry Andric               .add(MI.getOperand(1))
23630b57cec5SDimitry Andric               .addImm(ARM_AM::getSORegOpc(ARM_AM::rrx, 0))
23640b57cec5SDimitry Andric               .add(predOps(ARMCC::AL))
23650b57cec5SDimitry Andric               .add(condCodeOp());
23660b57cec5SDimitry Andric       TransferImpOps(MI, MIB, MIB);
23670b57cec5SDimitry Andric       MI.eraseFromParent();
23680b57cec5SDimitry Andric       return true;
23690b57cec5SDimitry Andric     }
23700b57cec5SDimitry Andric     case ARM::tTPsoft:
23710b57cec5SDimitry Andric     case ARM::TPsoft: {
23720b57cec5SDimitry Andric       const bool Thumb = Opcode == ARM::tTPsoft;
23730b57cec5SDimitry Andric 
23740b57cec5SDimitry Andric       MachineInstrBuilder MIB;
23750b57cec5SDimitry Andric       MachineFunction *MF = MBB.getParent();
23765ffd83dbSDimitry Andric       if (STI->genLongCalls()) {
23770b57cec5SDimitry Andric         MachineConstantPool *MCP = MF->getConstantPool();
23780b57cec5SDimitry Andric         unsigned PCLabelID = AFI->createPICLabelUId();
23790b57cec5SDimitry Andric         MachineConstantPoolValue *CPV =
23800b57cec5SDimitry Andric             ARMConstantPoolSymbol::Create(MF->getFunction().getContext(),
23810b57cec5SDimitry Andric                                           "__aeabi_read_tp", PCLabelID, 0);
23828bcb0991SDimitry Andric         Register Reg = MI.getOperand(0).getReg();
23835ffd83dbSDimitry Andric         MIB =
23845ffd83dbSDimitry Andric             BuildMI(MBB, MBBI, MI.getDebugLoc(),
23850b57cec5SDimitry Andric                     TII->get(Thumb ? ARM::tLDRpci : ARM::LDRi12), Reg)
23865ffd83dbSDimitry Andric                 .addConstantPoolIndex(MCP->getConstantPoolIndex(CPV, Align(4)));
23870b57cec5SDimitry Andric         if (!Thumb)
23880b57cec5SDimitry Andric           MIB.addImm(0);
23890b57cec5SDimitry Andric         MIB.add(predOps(ARMCC::AL));
23900b57cec5SDimitry Andric 
2391e8d8bef9SDimitry Andric         MIB =
2392e8d8bef9SDimitry Andric             BuildMI(MBB, MBBI, MI.getDebugLoc(),
2393e8d8bef9SDimitry Andric                     TII->get(Thumb ? gettBLXrOpcode(*MF) : getBLXOpcode(*MF)));
23940b57cec5SDimitry Andric         if (Thumb)
23950b57cec5SDimitry Andric           MIB.add(predOps(ARMCC::AL));
23960b57cec5SDimitry Andric         MIB.addReg(Reg, RegState::Kill);
23970b57cec5SDimitry Andric       } else {
23980b57cec5SDimitry Andric         MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(),
23990b57cec5SDimitry Andric                       TII->get(Thumb ? ARM::tBL : ARM::BL));
24000b57cec5SDimitry Andric         if (Thumb)
24010b57cec5SDimitry Andric           MIB.add(predOps(ARMCC::AL));
24020b57cec5SDimitry Andric         MIB.addExternalSymbol("__aeabi_read_tp", 0);
24030b57cec5SDimitry Andric       }
24040b57cec5SDimitry Andric 
24050b57cec5SDimitry Andric       MIB.cloneMemRefs(MI);
24060b57cec5SDimitry Andric       TransferImpOps(MI, MIB, MIB);
24075ffd83dbSDimitry Andric       // Update the call site info.
24085ffd83dbSDimitry Andric       if (MI.isCandidateForCallSiteEntry())
24095ffd83dbSDimitry Andric         MF->moveCallSiteInfo(&MI, &*MIB);
24100b57cec5SDimitry Andric       MI.eraseFromParent();
24110b57cec5SDimitry Andric       return true;
24120b57cec5SDimitry Andric     }
24130b57cec5SDimitry Andric     case ARM::tLDRpci_pic:
24140b57cec5SDimitry Andric     case ARM::t2LDRpci_pic: {
24150b57cec5SDimitry Andric       unsigned NewLdOpc = (Opcode == ARM::tLDRpci_pic)
24160b57cec5SDimitry Andric         ? ARM::tLDRpci : ARM::t2LDRpci;
24178bcb0991SDimitry Andric       Register DstReg = MI.getOperand(0).getReg();
24180b57cec5SDimitry Andric       bool DstIsDead = MI.getOperand(0).isDead();
24190b57cec5SDimitry Andric       MachineInstrBuilder MIB1 =
24200b57cec5SDimitry Andric           BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(NewLdOpc), DstReg)
24210b57cec5SDimitry Andric               .add(MI.getOperand(1))
24220b57cec5SDimitry Andric               .add(predOps(ARMCC::AL));
24230b57cec5SDimitry Andric       MIB1.cloneMemRefs(MI);
24240b57cec5SDimitry Andric       MachineInstrBuilder MIB2 =
24250b57cec5SDimitry Andric           BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::tPICADD))
24260b57cec5SDimitry Andric               .addReg(DstReg, RegState::Define | getDeadRegState(DstIsDead))
24270b57cec5SDimitry Andric               .addReg(DstReg)
24280b57cec5SDimitry Andric               .add(MI.getOperand(2));
24290b57cec5SDimitry Andric       TransferImpOps(MI, MIB1, MIB2);
24300b57cec5SDimitry Andric       MI.eraseFromParent();
24310b57cec5SDimitry Andric       return true;
24320b57cec5SDimitry Andric     }
24330b57cec5SDimitry Andric 
24340b57cec5SDimitry Andric     case ARM::LDRLIT_ga_abs:
24350b57cec5SDimitry Andric     case ARM::LDRLIT_ga_pcrel:
24360b57cec5SDimitry Andric     case ARM::LDRLIT_ga_pcrel_ldr:
24370b57cec5SDimitry Andric     case ARM::tLDRLIT_ga_abs:
24380b57cec5SDimitry Andric     case ARM::tLDRLIT_ga_pcrel: {
24398bcb0991SDimitry Andric       Register DstReg = MI.getOperand(0).getReg();
24400b57cec5SDimitry Andric       bool DstIsDead = MI.getOperand(0).isDead();
24410b57cec5SDimitry Andric       const MachineOperand &MO1 = MI.getOperand(1);
24420b57cec5SDimitry Andric       auto Flags = MO1.getTargetFlags();
24430b57cec5SDimitry Andric       const GlobalValue *GV = MO1.getGlobal();
24440b57cec5SDimitry Andric       bool IsARM =
24450b57cec5SDimitry Andric           Opcode != ARM::tLDRLIT_ga_pcrel && Opcode != ARM::tLDRLIT_ga_abs;
24460b57cec5SDimitry Andric       bool IsPIC =
24470b57cec5SDimitry Andric           Opcode != ARM::LDRLIT_ga_abs && Opcode != ARM::tLDRLIT_ga_abs;
24480b57cec5SDimitry Andric       unsigned LDRLITOpc = IsARM ? ARM::LDRi12 : ARM::tLDRpci;
24490b57cec5SDimitry Andric       unsigned PICAddOpc =
24500b57cec5SDimitry Andric           IsARM
24510b57cec5SDimitry Andric               ? (Opcode == ARM::LDRLIT_ga_pcrel_ldr ? ARM::PICLDR : ARM::PICADD)
24520b57cec5SDimitry Andric               : ARM::tPICADD;
24530b57cec5SDimitry Andric 
24540b57cec5SDimitry Andric       // We need a new const-pool entry to load from.
24550b57cec5SDimitry Andric       MachineConstantPool *MCP = MBB.getParent()->getConstantPool();
24560b57cec5SDimitry Andric       unsigned ARMPCLabelIndex = 0;
24570b57cec5SDimitry Andric       MachineConstantPoolValue *CPV;
24580b57cec5SDimitry Andric 
24590b57cec5SDimitry Andric       if (IsPIC) {
24600b57cec5SDimitry Andric         unsigned PCAdj = IsARM ? 8 : 4;
24610b57cec5SDimitry Andric         auto Modifier = (Flags & ARMII::MO_GOT)
24620b57cec5SDimitry Andric                             ? ARMCP::GOT_PREL
24630b57cec5SDimitry Andric                             : ARMCP::no_modifier;
24640b57cec5SDimitry Andric         ARMPCLabelIndex = AFI->createPICLabelUId();
24650b57cec5SDimitry Andric         CPV = ARMConstantPoolConstant::Create(
24660b57cec5SDimitry Andric             GV, ARMPCLabelIndex, ARMCP::CPValue, PCAdj, Modifier,
24670b57cec5SDimitry Andric             /*AddCurrentAddr*/ Modifier == ARMCP::GOT_PREL);
24680b57cec5SDimitry Andric       } else
24690b57cec5SDimitry Andric         CPV = ARMConstantPoolConstant::Create(GV, ARMCP::no_modifier);
24700b57cec5SDimitry Andric 
24710b57cec5SDimitry Andric       MachineInstrBuilder MIB =
24720b57cec5SDimitry Andric           BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(LDRLITOpc), DstReg)
24735ffd83dbSDimitry Andric               .addConstantPoolIndex(MCP->getConstantPoolIndex(CPV, Align(4)));
24740b57cec5SDimitry Andric       if (IsARM)
24750b57cec5SDimitry Andric         MIB.addImm(0);
24760b57cec5SDimitry Andric       MIB.add(predOps(ARMCC::AL));
24770b57cec5SDimitry Andric 
24780b57cec5SDimitry Andric       if (IsPIC) {
24790b57cec5SDimitry Andric         MachineInstrBuilder MIB =
24800b57cec5SDimitry Andric           BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(PICAddOpc))
24810b57cec5SDimitry Andric             .addReg(DstReg, RegState::Define | getDeadRegState(DstIsDead))
24820b57cec5SDimitry Andric             .addReg(DstReg)
24830b57cec5SDimitry Andric             .addImm(ARMPCLabelIndex);
24840b57cec5SDimitry Andric 
24850b57cec5SDimitry Andric         if (IsARM)
24860b57cec5SDimitry Andric           MIB.add(predOps(ARMCC::AL));
24870b57cec5SDimitry Andric       }
24880b57cec5SDimitry Andric 
24890b57cec5SDimitry Andric       MI.eraseFromParent();
24900b57cec5SDimitry Andric       return true;
24910b57cec5SDimitry Andric     }
24920b57cec5SDimitry Andric     case ARM::MOV_ga_pcrel:
24930b57cec5SDimitry Andric     case ARM::MOV_ga_pcrel_ldr:
24940b57cec5SDimitry Andric     case ARM::t2MOV_ga_pcrel: {
24950b57cec5SDimitry Andric       // Expand into movw + movw. Also "add pc" / ldr [pc] in PIC mode.
24960b57cec5SDimitry Andric       unsigned LabelId = AFI->createPICLabelUId();
24978bcb0991SDimitry Andric       Register DstReg = MI.getOperand(0).getReg();
24980b57cec5SDimitry Andric       bool DstIsDead = MI.getOperand(0).isDead();
24990b57cec5SDimitry Andric       const MachineOperand &MO1 = MI.getOperand(1);
25000b57cec5SDimitry Andric       const GlobalValue *GV = MO1.getGlobal();
25010b57cec5SDimitry Andric       unsigned TF = MO1.getTargetFlags();
25020b57cec5SDimitry Andric       bool isARM = Opcode != ARM::t2MOV_ga_pcrel;
25030b57cec5SDimitry Andric       unsigned LO16Opc = isARM ? ARM::MOVi16_ga_pcrel : ARM::t2MOVi16_ga_pcrel;
25040b57cec5SDimitry Andric       unsigned HI16Opc = isARM ? ARM::MOVTi16_ga_pcrel :ARM::t2MOVTi16_ga_pcrel;
25050b57cec5SDimitry Andric       unsigned LO16TF = TF | ARMII::MO_LO16;
25060b57cec5SDimitry Andric       unsigned HI16TF = TF | ARMII::MO_HI16;
25070b57cec5SDimitry Andric       unsigned PICAddOpc = isARM
25080b57cec5SDimitry Andric         ? (Opcode == ARM::MOV_ga_pcrel_ldr ? ARM::PICLDR : ARM::PICADD)
25090b57cec5SDimitry Andric         : ARM::tPICADD;
25100b57cec5SDimitry Andric       MachineInstrBuilder MIB1 = BuildMI(MBB, MBBI, MI.getDebugLoc(),
25110b57cec5SDimitry Andric                                          TII->get(LO16Opc), DstReg)
25120b57cec5SDimitry Andric         .addGlobalAddress(GV, MO1.getOffset(), TF | LO16TF)
25130b57cec5SDimitry Andric         .addImm(LabelId);
25140b57cec5SDimitry Andric 
25150b57cec5SDimitry Andric       BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(HI16Opc), DstReg)
25160b57cec5SDimitry Andric         .addReg(DstReg)
25170b57cec5SDimitry Andric         .addGlobalAddress(GV, MO1.getOffset(), TF | HI16TF)
25180b57cec5SDimitry Andric         .addImm(LabelId);
25190b57cec5SDimitry Andric 
25200b57cec5SDimitry Andric       MachineInstrBuilder MIB3 = BuildMI(MBB, MBBI, MI.getDebugLoc(),
25210b57cec5SDimitry Andric                                          TII->get(PICAddOpc))
25220b57cec5SDimitry Andric         .addReg(DstReg, RegState::Define | getDeadRegState(DstIsDead))
25230b57cec5SDimitry Andric         .addReg(DstReg).addImm(LabelId);
25240b57cec5SDimitry Andric       if (isARM) {
25250b57cec5SDimitry Andric         MIB3.add(predOps(ARMCC::AL));
25260b57cec5SDimitry Andric         if (Opcode == ARM::MOV_ga_pcrel_ldr)
25270b57cec5SDimitry Andric           MIB3.cloneMemRefs(MI);
25280b57cec5SDimitry Andric       }
25290b57cec5SDimitry Andric       TransferImpOps(MI, MIB1, MIB3);
25300b57cec5SDimitry Andric       MI.eraseFromParent();
25310b57cec5SDimitry Andric       return true;
25320b57cec5SDimitry Andric     }
25330b57cec5SDimitry Andric 
25340b57cec5SDimitry Andric     case ARM::MOVi32imm:
25350b57cec5SDimitry Andric     case ARM::MOVCCi32imm:
25360b57cec5SDimitry Andric     case ARM::t2MOVi32imm:
25370b57cec5SDimitry Andric     case ARM::t2MOVCCi32imm:
25380b57cec5SDimitry Andric       ExpandMOV32BitImm(MBB, MBBI);
25390b57cec5SDimitry Andric       return true;
25400b57cec5SDimitry Andric 
25410b57cec5SDimitry Andric     case ARM::SUBS_PC_LR: {
25420b57cec5SDimitry Andric       MachineInstrBuilder MIB =
25430b57cec5SDimitry Andric           BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::SUBri), ARM::PC)
25440b57cec5SDimitry Andric               .addReg(ARM::LR)
25450b57cec5SDimitry Andric               .add(MI.getOperand(0))
25460b57cec5SDimitry Andric               .add(MI.getOperand(1))
25470b57cec5SDimitry Andric               .add(MI.getOperand(2))
25480b57cec5SDimitry Andric               .addReg(ARM::CPSR, RegState::Undef);
25490b57cec5SDimitry Andric       TransferImpOps(MI, MIB, MIB);
25500b57cec5SDimitry Andric       MI.eraseFromParent();
25510b57cec5SDimitry Andric       return true;
25520b57cec5SDimitry Andric     }
25530b57cec5SDimitry Andric     case ARM::VLDMQIA: {
25540b57cec5SDimitry Andric       unsigned NewOpc = ARM::VLDMDIA;
25550b57cec5SDimitry Andric       MachineInstrBuilder MIB =
25560b57cec5SDimitry Andric         BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(NewOpc));
25570b57cec5SDimitry Andric       unsigned OpIdx = 0;
25580b57cec5SDimitry Andric 
25590b57cec5SDimitry Andric       // Grab the Q register destination.
25600b57cec5SDimitry Andric       bool DstIsDead = MI.getOperand(OpIdx).isDead();
25618bcb0991SDimitry Andric       Register DstReg = MI.getOperand(OpIdx++).getReg();
25620b57cec5SDimitry Andric 
25630b57cec5SDimitry Andric       // Copy the source register.
25640b57cec5SDimitry Andric       MIB.add(MI.getOperand(OpIdx++));
25650b57cec5SDimitry Andric 
25660b57cec5SDimitry Andric       // Copy the predicate operands.
25670b57cec5SDimitry Andric       MIB.add(MI.getOperand(OpIdx++));
25680b57cec5SDimitry Andric       MIB.add(MI.getOperand(OpIdx++));
25690b57cec5SDimitry Andric 
25700b57cec5SDimitry Andric       // Add the destination operands (D subregs).
25718bcb0991SDimitry Andric       Register D0 = TRI->getSubReg(DstReg, ARM::dsub_0);
25728bcb0991SDimitry Andric       Register D1 = TRI->getSubReg(DstReg, ARM::dsub_1);
25730b57cec5SDimitry Andric       MIB.addReg(D0, RegState::Define | getDeadRegState(DstIsDead))
25740b57cec5SDimitry Andric         .addReg(D1, RegState::Define | getDeadRegState(DstIsDead));
25750b57cec5SDimitry Andric 
25760b57cec5SDimitry Andric       // Add an implicit def for the super-register.
25770b57cec5SDimitry Andric       MIB.addReg(DstReg, RegState::ImplicitDefine | getDeadRegState(DstIsDead));
25780b57cec5SDimitry Andric       TransferImpOps(MI, MIB, MIB);
25790b57cec5SDimitry Andric       MIB.cloneMemRefs(MI);
25800b57cec5SDimitry Andric       MI.eraseFromParent();
25810b57cec5SDimitry Andric       return true;
25820b57cec5SDimitry Andric     }
25830b57cec5SDimitry Andric 
25840b57cec5SDimitry Andric     case ARM::VSTMQIA: {
25850b57cec5SDimitry Andric       unsigned NewOpc = ARM::VSTMDIA;
25860b57cec5SDimitry Andric       MachineInstrBuilder MIB =
25870b57cec5SDimitry Andric         BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(NewOpc));
25880b57cec5SDimitry Andric       unsigned OpIdx = 0;
25890b57cec5SDimitry Andric 
25900b57cec5SDimitry Andric       // Grab the Q register source.
25910b57cec5SDimitry Andric       bool SrcIsKill = MI.getOperand(OpIdx).isKill();
25928bcb0991SDimitry Andric       Register SrcReg = MI.getOperand(OpIdx++).getReg();
25930b57cec5SDimitry Andric 
25940b57cec5SDimitry Andric       // Copy the destination register.
25950b57cec5SDimitry Andric       MachineOperand Dst(MI.getOperand(OpIdx++));
25960b57cec5SDimitry Andric       MIB.add(Dst);
25970b57cec5SDimitry Andric 
25980b57cec5SDimitry Andric       // Copy the predicate operands.
25990b57cec5SDimitry Andric       MIB.add(MI.getOperand(OpIdx++));
26000b57cec5SDimitry Andric       MIB.add(MI.getOperand(OpIdx++));
26010b57cec5SDimitry Andric 
26020b57cec5SDimitry Andric       // Add the source operands (D subregs).
26038bcb0991SDimitry Andric       Register D0 = TRI->getSubReg(SrcReg, ARM::dsub_0);
26048bcb0991SDimitry Andric       Register D1 = TRI->getSubReg(SrcReg, ARM::dsub_1);
26050b57cec5SDimitry Andric       MIB.addReg(D0, SrcIsKill ? RegState::Kill : 0)
26060b57cec5SDimitry Andric          .addReg(D1, SrcIsKill ? RegState::Kill : 0);
26070b57cec5SDimitry Andric 
26080b57cec5SDimitry Andric       if (SrcIsKill)      // Add an implicit kill for the Q register.
26090b57cec5SDimitry Andric         MIB->addRegisterKilled(SrcReg, TRI, true);
26100b57cec5SDimitry Andric 
26110b57cec5SDimitry Andric       TransferImpOps(MI, MIB, MIB);
26120b57cec5SDimitry Andric       MIB.cloneMemRefs(MI);
26130b57cec5SDimitry Andric       MI.eraseFromParent();
26140b57cec5SDimitry Andric       return true;
26150b57cec5SDimitry Andric     }
26160b57cec5SDimitry Andric 
26170b57cec5SDimitry Andric     case ARM::VLD2q8Pseudo:
26180b57cec5SDimitry Andric     case ARM::VLD2q16Pseudo:
26190b57cec5SDimitry Andric     case ARM::VLD2q32Pseudo:
26200b57cec5SDimitry Andric     case ARM::VLD2q8PseudoWB_fixed:
26210b57cec5SDimitry Andric     case ARM::VLD2q16PseudoWB_fixed:
26220b57cec5SDimitry Andric     case ARM::VLD2q32PseudoWB_fixed:
26230b57cec5SDimitry Andric     case ARM::VLD2q8PseudoWB_register:
26240b57cec5SDimitry Andric     case ARM::VLD2q16PseudoWB_register:
26250b57cec5SDimitry Andric     case ARM::VLD2q32PseudoWB_register:
26260b57cec5SDimitry Andric     case ARM::VLD3d8Pseudo:
26270b57cec5SDimitry Andric     case ARM::VLD3d16Pseudo:
26280b57cec5SDimitry Andric     case ARM::VLD3d32Pseudo:
26290b57cec5SDimitry Andric     case ARM::VLD1d8TPseudo:
2630fe6060f1SDimitry Andric     case ARM::VLD1d8TPseudoWB_fixed:
2631fe6060f1SDimitry Andric     case ARM::VLD1d8TPseudoWB_register:
26320b57cec5SDimitry Andric     case ARM::VLD1d16TPseudo:
2633fe6060f1SDimitry Andric     case ARM::VLD1d16TPseudoWB_fixed:
2634fe6060f1SDimitry Andric     case ARM::VLD1d16TPseudoWB_register:
26350b57cec5SDimitry Andric     case ARM::VLD1d32TPseudo:
2636fe6060f1SDimitry Andric     case ARM::VLD1d32TPseudoWB_fixed:
2637fe6060f1SDimitry Andric     case ARM::VLD1d32TPseudoWB_register:
26380b57cec5SDimitry Andric     case ARM::VLD1d64TPseudo:
26390b57cec5SDimitry Andric     case ARM::VLD1d64TPseudoWB_fixed:
26400b57cec5SDimitry Andric     case ARM::VLD1d64TPseudoWB_register:
26410b57cec5SDimitry Andric     case ARM::VLD3d8Pseudo_UPD:
26420b57cec5SDimitry Andric     case ARM::VLD3d16Pseudo_UPD:
26430b57cec5SDimitry Andric     case ARM::VLD3d32Pseudo_UPD:
26440b57cec5SDimitry Andric     case ARM::VLD3q8Pseudo_UPD:
26450b57cec5SDimitry Andric     case ARM::VLD3q16Pseudo_UPD:
26460b57cec5SDimitry Andric     case ARM::VLD3q32Pseudo_UPD:
26470b57cec5SDimitry Andric     case ARM::VLD3q8oddPseudo:
26480b57cec5SDimitry Andric     case ARM::VLD3q16oddPseudo:
26490b57cec5SDimitry Andric     case ARM::VLD3q32oddPseudo:
26500b57cec5SDimitry Andric     case ARM::VLD3q8oddPseudo_UPD:
26510b57cec5SDimitry Andric     case ARM::VLD3q16oddPseudo_UPD:
26520b57cec5SDimitry Andric     case ARM::VLD3q32oddPseudo_UPD:
26530b57cec5SDimitry Andric     case ARM::VLD4d8Pseudo:
26540b57cec5SDimitry Andric     case ARM::VLD4d16Pseudo:
26550b57cec5SDimitry Andric     case ARM::VLD4d32Pseudo:
26560b57cec5SDimitry Andric     case ARM::VLD1d8QPseudo:
2657fe6060f1SDimitry Andric     case ARM::VLD1d8QPseudoWB_fixed:
2658fe6060f1SDimitry Andric     case ARM::VLD1d8QPseudoWB_register:
26590b57cec5SDimitry Andric     case ARM::VLD1d16QPseudo:
2660fe6060f1SDimitry Andric     case ARM::VLD1d16QPseudoWB_fixed:
2661fe6060f1SDimitry Andric     case ARM::VLD1d16QPseudoWB_register:
26620b57cec5SDimitry Andric     case ARM::VLD1d32QPseudo:
2663fe6060f1SDimitry Andric     case ARM::VLD1d32QPseudoWB_fixed:
2664fe6060f1SDimitry Andric     case ARM::VLD1d32QPseudoWB_register:
26650b57cec5SDimitry Andric     case ARM::VLD1d64QPseudo:
26660b57cec5SDimitry Andric     case ARM::VLD1d64QPseudoWB_fixed:
26670b57cec5SDimitry Andric     case ARM::VLD1d64QPseudoWB_register:
26680b57cec5SDimitry Andric     case ARM::VLD1q8HighQPseudo:
2669fe6060f1SDimitry Andric     case ARM::VLD1q8HighQPseudo_UPD:
26700b57cec5SDimitry Andric     case ARM::VLD1q8LowQPseudo_UPD:
26710b57cec5SDimitry Andric     case ARM::VLD1q8HighTPseudo:
2672fe6060f1SDimitry Andric     case ARM::VLD1q8HighTPseudo_UPD:
26730b57cec5SDimitry Andric     case ARM::VLD1q8LowTPseudo_UPD:
26740b57cec5SDimitry Andric     case ARM::VLD1q16HighQPseudo:
2675fe6060f1SDimitry Andric     case ARM::VLD1q16HighQPseudo_UPD:
26760b57cec5SDimitry Andric     case ARM::VLD1q16LowQPseudo_UPD:
26770b57cec5SDimitry Andric     case ARM::VLD1q16HighTPseudo:
2678fe6060f1SDimitry Andric     case ARM::VLD1q16HighTPseudo_UPD:
26790b57cec5SDimitry Andric     case ARM::VLD1q16LowTPseudo_UPD:
26800b57cec5SDimitry Andric     case ARM::VLD1q32HighQPseudo:
2681fe6060f1SDimitry Andric     case ARM::VLD1q32HighQPseudo_UPD:
26820b57cec5SDimitry Andric     case ARM::VLD1q32LowQPseudo_UPD:
26830b57cec5SDimitry Andric     case ARM::VLD1q32HighTPseudo:
2684fe6060f1SDimitry Andric     case ARM::VLD1q32HighTPseudo_UPD:
26850b57cec5SDimitry Andric     case ARM::VLD1q32LowTPseudo_UPD:
26860b57cec5SDimitry Andric     case ARM::VLD1q64HighQPseudo:
2687fe6060f1SDimitry Andric     case ARM::VLD1q64HighQPseudo_UPD:
26880b57cec5SDimitry Andric     case ARM::VLD1q64LowQPseudo_UPD:
26890b57cec5SDimitry Andric     case ARM::VLD1q64HighTPseudo:
2690fe6060f1SDimitry Andric     case ARM::VLD1q64HighTPseudo_UPD:
26910b57cec5SDimitry Andric     case ARM::VLD1q64LowTPseudo_UPD:
26920b57cec5SDimitry Andric     case ARM::VLD4d8Pseudo_UPD:
26930b57cec5SDimitry Andric     case ARM::VLD4d16Pseudo_UPD:
26940b57cec5SDimitry Andric     case ARM::VLD4d32Pseudo_UPD:
26950b57cec5SDimitry Andric     case ARM::VLD4q8Pseudo_UPD:
26960b57cec5SDimitry Andric     case ARM::VLD4q16Pseudo_UPD:
26970b57cec5SDimitry Andric     case ARM::VLD4q32Pseudo_UPD:
26980b57cec5SDimitry Andric     case ARM::VLD4q8oddPseudo:
26990b57cec5SDimitry Andric     case ARM::VLD4q16oddPseudo:
27000b57cec5SDimitry Andric     case ARM::VLD4q32oddPseudo:
27010b57cec5SDimitry Andric     case ARM::VLD4q8oddPseudo_UPD:
27020b57cec5SDimitry Andric     case ARM::VLD4q16oddPseudo_UPD:
27030b57cec5SDimitry Andric     case ARM::VLD4q32oddPseudo_UPD:
27040b57cec5SDimitry Andric     case ARM::VLD3DUPd8Pseudo:
27050b57cec5SDimitry Andric     case ARM::VLD3DUPd16Pseudo:
27060b57cec5SDimitry Andric     case ARM::VLD3DUPd32Pseudo:
27070b57cec5SDimitry Andric     case ARM::VLD3DUPd8Pseudo_UPD:
27080b57cec5SDimitry Andric     case ARM::VLD3DUPd16Pseudo_UPD:
27090b57cec5SDimitry Andric     case ARM::VLD3DUPd32Pseudo_UPD:
27100b57cec5SDimitry Andric     case ARM::VLD4DUPd8Pseudo:
27110b57cec5SDimitry Andric     case ARM::VLD4DUPd16Pseudo:
27120b57cec5SDimitry Andric     case ARM::VLD4DUPd32Pseudo:
27130b57cec5SDimitry Andric     case ARM::VLD4DUPd8Pseudo_UPD:
27140b57cec5SDimitry Andric     case ARM::VLD4DUPd16Pseudo_UPD:
27150b57cec5SDimitry Andric     case ARM::VLD4DUPd32Pseudo_UPD:
27160b57cec5SDimitry Andric     case ARM::VLD2DUPq8EvenPseudo:
27170b57cec5SDimitry Andric     case ARM::VLD2DUPq8OddPseudo:
27180b57cec5SDimitry Andric     case ARM::VLD2DUPq16EvenPseudo:
27190b57cec5SDimitry Andric     case ARM::VLD2DUPq16OddPseudo:
27200b57cec5SDimitry Andric     case ARM::VLD2DUPq32EvenPseudo:
27210b57cec5SDimitry Andric     case ARM::VLD2DUPq32OddPseudo:
2722fe6060f1SDimitry Andric     case ARM::VLD2DUPq8OddPseudoWB_fixed:
2723fe6060f1SDimitry Andric     case ARM::VLD2DUPq8OddPseudoWB_register:
2724fe6060f1SDimitry Andric     case ARM::VLD2DUPq16OddPseudoWB_fixed:
2725fe6060f1SDimitry Andric     case ARM::VLD2DUPq16OddPseudoWB_register:
2726fe6060f1SDimitry Andric     case ARM::VLD2DUPq32OddPseudoWB_fixed:
2727fe6060f1SDimitry Andric     case ARM::VLD2DUPq32OddPseudoWB_register:
27280b57cec5SDimitry Andric     case ARM::VLD3DUPq8EvenPseudo:
27290b57cec5SDimitry Andric     case ARM::VLD3DUPq8OddPseudo:
27300b57cec5SDimitry Andric     case ARM::VLD3DUPq16EvenPseudo:
27310b57cec5SDimitry Andric     case ARM::VLD3DUPq16OddPseudo:
27320b57cec5SDimitry Andric     case ARM::VLD3DUPq32EvenPseudo:
27330b57cec5SDimitry Andric     case ARM::VLD3DUPq32OddPseudo:
2734fe6060f1SDimitry Andric     case ARM::VLD3DUPq8OddPseudo_UPD:
2735fe6060f1SDimitry Andric     case ARM::VLD3DUPq16OddPseudo_UPD:
2736fe6060f1SDimitry Andric     case ARM::VLD3DUPq32OddPseudo_UPD:
27370b57cec5SDimitry Andric     case ARM::VLD4DUPq8EvenPseudo:
27380b57cec5SDimitry Andric     case ARM::VLD4DUPq8OddPseudo:
27390b57cec5SDimitry Andric     case ARM::VLD4DUPq16EvenPseudo:
27400b57cec5SDimitry Andric     case ARM::VLD4DUPq16OddPseudo:
27410b57cec5SDimitry Andric     case ARM::VLD4DUPq32EvenPseudo:
27420b57cec5SDimitry Andric     case ARM::VLD4DUPq32OddPseudo:
2743fe6060f1SDimitry Andric     case ARM::VLD4DUPq8OddPseudo_UPD:
2744fe6060f1SDimitry Andric     case ARM::VLD4DUPq16OddPseudo_UPD:
2745fe6060f1SDimitry Andric     case ARM::VLD4DUPq32OddPseudo_UPD:
27460b57cec5SDimitry Andric       ExpandVLD(MBBI);
27470b57cec5SDimitry Andric       return true;
27480b57cec5SDimitry Andric 
27490b57cec5SDimitry Andric     case ARM::VST2q8Pseudo:
27500b57cec5SDimitry Andric     case ARM::VST2q16Pseudo:
27510b57cec5SDimitry Andric     case ARM::VST2q32Pseudo:
27520b57cec5SDimitry Andric     case ARM::VST2q8PseudoWB_fixed:
27530b57cec5SDimitry Andric     case ARM::VST2q16PseudoWB_fixed:
27540b57cec5SDimitry Andric     case ARM::VST2q32PseudoWB_fixed:
27550b57cec5SDimitry Andric     case ARM::VST2q8PseudoWB_register:
27560b57cec5SDimitry Andric     case ARM::VST2q16PseudoWB_register:
27570b57cec5SDimitry Andric     case ARM::VST2q32PseudoWB_register:
27580b57cec5SDimitry Andric     case ARM::VST3d8Pseudo:
27590b57cec5SDimitry Andric     case ARM::VST3d16Pseudo:
27600b57cec5SDimitry Andric     case ARM::VST3d32Pseudo:
27610b57cec5SDimitry Andric     case ARM::VST1d8TPseudo:
2762fe6060f1SDimitry Andric     case ARM::VST1d8TPseudoWB_fixed:
2763fe6060f1SDimitry Andric     case ARM::VST1d8TPseudoWB_register:
27640b57cec5SDimitry Andric     case ARM::VST1d16TPseudo:
2765fe6060f1SDimitry Andric     case ARM::VST1d16TPseudoWB_fixed:
2766fe6060f1SDimitry Andric     case ARM::VST1d16TPseudoWB_register:
27670b57cec5SDimitry Andric     case ARM::VST1d32TPseudo:
2768fe6060f1SDimitry Andric     case ARM::VST1d32TPseudoWB_fixed:
2769fe6060f1SDimitry Andric     case ARM::VST1d32TPseudoWB_register:
27700b57cec5SDimitry Andric     case ARM::VST1d64TPseudo:
2771fe6060f1SDimitry Andric     case ARM::VST1d64TPseudoWB_fixed:
2772fe6060f1SDimitry Andric     case ARM::VST1d64TPseudoWB_register:
27730b57cec5SDimitry Andric     case ARM::VST3d8Pseudo_UPD:
27740b57cec5SDimitry Andric     case ARM::VST3d16Pseudo_UPD:
27750b57cec5SDimitry Andric     case ARM::VST3d32Pseudo_UPD:
27760b57cec5SDimitry Andric     case ARM::VST3q8Pseudo_UPD:
27770b57cec5SDimitry Andric     case ARM::VST3q16Pseudo_UPD:
27780b57cec5SDimitry Andric     case ARM::VST3q32Pseudo_UPD:
27790b57cec5SDimitry Andric     case ARM::VST3q8oddPseudo:
27800b57cec5SDimitry Andric     case ARM::VST3q16oddPseudo:
27810b57cec5SDimitry Andric     case ARM::VST3q32oddPseudo:
27820b57cec5SDimitry Andric     case ARM::VST3q8oddPseudo_UPD:
27830b57cec5SDimitry Andric     case ARM::VST3q16oddPseudo_UPD:
27840b57cec5SDimitry Andric     case ARM::VST3q32oddPseudo_UPD:
27850b57cec5SDimitry Andric     case ARM::VST4d8Pseudo:
27860b57cec5SDimitry Andric     case ARM::VST4d16Pseudo:
27870b57cec5SDimitry Andric     case ARM::VST4d32Pseudo:
27880b57cec5SDimitry Andric     case ARM::VST1d8QPseudo:
2789fe6060f1SDimitry Andric     case ARM::VST1d8QPseudoWB_fixed:
2790fe6060f1SDimitry Andric     case ARM::VST1d8QPseudoWB_register:
27910b57cec5SDimitry Andric     case ARM::VST1d16QPseudo:
2792fe6060f1SDimitry Andric     case ARM::VST1d16QPseudoWB_fixed:
2793fe6060f1SDimitry Andric     case ARM::VST1d16QPseudoWB_register:
27940b57cec5SDimitry Andric     case ARM::VST1d32QPseudo:
2795fe6060f1SDimitry Andric     case ARM::VST1d32QPseudoWB_fixed:
2796fe6060f1SDimitry Andric     case ARM::VST1d32QPseudoWB_register:
27970b57cec5SDimitry Andric     case ARM::VST1d64QPseudo:
2798fe6060f1SDimitry Andric     case ARM::VST1d64QPseudoWB_fixed:
2799fe6060f1SDimitry Andric     case ARM::VST1d64QPseudoWB_register:
28000b57cec5SDimitry Andric     case ARM::VST4d8Pseudo_UPD:
28010b57cec5SDimitry Andric     case ARM::VST4d16Pseudo_UPD:
28020b57cec5SDimitry Andric     case ARM::VST4d32Pseudo_UPD:
28030b57cec5SDimitry Andric     case ARM::VST1q8HighQPseudo:
28040b57cec5SDimitry Andric     case ARM::VST1q8LowQPseudo_UPD:
28050b57cec5SDimitry Andric     case ARM::VST1q8HighTPseudo:
28060b57cec5SDimitry Andric     case ARM::VST1q8LowTPseudo_UPD:
28070b57cec5SDimitry Andric     case ARM::VST1q16HighQPseudo:
28080b57cec5SDimitry Andric     case ARM::VST1q16LowQPseudo_UPD:
28090b57cec5SDimitry Andric     case ARM::VST1q16HighTPseudo:
28100b57cec5SDimitry Andric     case ARM::VST1q16LowTPseudo_UPD:
28110b57cec5SDimitry Andric     case ARM::VST1q32HighQPseudo:
28120b57cec5SDimitry Andric     case ARM::VST1q32LowQPseudo_UPD:
28130b57cec5SDimitry Andric     case ARM::VST1q32HighTPseudo:
28140b57cec5SDimitry Andric     case ARM::VST1q32LowTPseudo_UPD:
28150b57cec5SDimitry Andric     case ARM::VST1q64HighQPseudo:
28160b57cec5SDimitry Andric     case ARM::VST1q64LowQPseudo_UPD:
28170b57cec5SDimitry Andric     case ARM::VST1q64HighTPseudo:
28180b57cec5SDimitry Andric     case ARM::VST1q64LowTPseudo_UPD:
2819fe6060f1SDimitry Andric     case ARM::VST1q8HighTPseudo_UPD:
2820fe6060f1SDimitry Andric     case ARM::VST1q16HighTPseudo_UPD:
2821fe6060f1SDimitry Andric     case ARM::VST1q32HighTPseudo_UPD:
2822fe6060f1SDimitry Andric     case ARM::VST1q64HighTPseudo_UPD:
2823fe6060f1SDimitry Andric     case ARM::VST1q8HighQPseudo_UPD:
2824fe6060f1SDimitry Andric     case ARM::VST1q16HighQPseudo_UPD:
2825fe6060f1SDimitry Andric     case ARM::VST1q32HighQPseudo_UPD:
2826fe6060f1SDimitry Andric     case ARM::VST1q64HighQPseudo_UPD:
28270b57cec5SDimitry Andric     case ARM::VST4q8Pseudo_UPD:
28280b57cec5SDimitry Andric     case ARM::VST4q16Pseudo_UPD:
28290b57cec5SDimitry Andric     case ARM::VST4q32Pseudo_UPD:
28300b57cec5SDimitry Andric     case ARM::VST4q8oddPseudo:
28310b57cec5SDimitry Andric     case ARM::VST4q16oddPseudo:
28320b57cec5SDimitry Andric     case ARM::VST4q32oddPseudo:
28330b57cec5SDimitry Andric     case ARM::VST4q8oddPseudo_UPD:
28340b57cec5SDimitry Andric     case ARM::VST4q16oddPseudo_UPD:
28350b57cec5SDimitry Andric     case ARM::VST4q32oddPseudo_UPD:
28360b57cec5SDimitry Andric       ExpandVST(MBBI);
28370b57cec5SDimitry Andric       return true;
28380b57cec5SDimitry Andric 
28390b57cec5SDimitry Andric     case ARM::VLD1LNq8Pseudo:
28400b57cec5SDimitry Andric     case ARM::VLD1LNq16Pseudo:
28410b57cec5SDimitry Andric     case ARM::VLD1LNq32Pseudo:
28420b57cec5SDimitry Andric     case ARM::VLD1LNq8Pseudo_UPD:
28430b57cec5SDimitry Andric     case ARM::VLD1LNq16Pseudo_UPD:
28440b57cec5SDimitry Andric     case ARM::VLD1LNq32Pseudo_UPD:
28450b57cec5SDimitry Andric     case ARM::VLD2LNd8Pseudo:
28460b57cec5SDimitry Andric     case ARM::VLD2LNd16Pseudo:
28470b57cec5SDimitry Andric     case ARM::VLD2LNd32Pseudo:
28480b57cec5SDimitry Andric     case ARM::VLD2LNq16Pseudo:
28490b57cec5SDimitry Andric     case ARM::VLD2LNq32Pseudo:
28500b57cec5SDimitry Andric     case ARM::VLD2LNd8Pseudo_UPD:
28510b57cec5SDimitry Andric     case ARM::VLD2LNd16Pseudo_UPD:
28520b57cec5SDimitry Andric     case ARM::VLD2LNd32Pseudo_UPD:
28530b57cec5SDimitry Andric     case ARM::VLD2LNq16Pseudo_UPD:
28540b57cec5SDimitry Andric     case ARM::VLD2LNq32Pseudo_UPD:
28550b57cec5SDimitry Andric     case ARM::VLD3LNd8Pseudo:
28560b57cec5SDimitry Andric     case ARM::VLD3LNd16Pseudo:
28570b57cec5SDimitry Andric     case ARM::VLD3LNd32Pseudo:
28580b57cec5SDimitry Andric     case ARM::VLD3LNq16Pseudo:
28590b57cec5SDimitry Andric     case ARM::VLD3LNq32Pseudo:
28600b57cec5SDimitry Andric     case ARM::VLD3LNd8Pseudo_UPD:
28610b57cec5SDimitry Andric     case ARM::VLD3LNd16Pseudo_UPD:
28620b57cec5SDimitry Andric     case ARM::VLD3LNd32Pseudo_UPD:
28630b57cec5SDimitry Andric     case ARM::VLD3LNq16Pseudo_UPD:
28640b57cec5SDimitry Andric     case ARM::VLD3LNq32Pseudo_UPD:
28650b57cec5SDimitry Andric     case ARM::VLD4LNd8Pseudo:
28660b57cec5SDimitry Andric     case ARM::VLD4LNd16Pseudo:
28670b57cec5SDimitry Andric     case ARM::VLD4LNd32Pseudo:
28680b57cec5SDimitry Andric     case ARM::VLD4LNq16Pseudo:
28690b57cec5SDimitry Andric     case ARM::VLD4LNq32Pseudo:
28700b57cec5SDimitry Andric     case ARM::VLD4LNd8Pseudo_UPD:
28710b57cec5SDimitry Andric     case ARM::VLD4LNd16Pseudo_UPD:
28720b57cec5SDimitry Andric     case ARM::VLD4LNd32Pseudo_UPD:
28730b57cec5SDimitry Andric     case ARM::VLD4LNq16Pseudo_UPD:
28740b57cec5SDimitry Andric     case ARM::VLD4LNq32Pseudo_UPD:
28750b57cec5SDimitry Andric     case ARM::VST1LNq8Pseudo:
28760b57cec5SDimitry Andric     case ARM::VST1LNq16Pseudo:
28770b57cec5SDimitry Andric     case ARM::VST1LNq32Pseudo:
28780b57cec5SDimitry Andric     case ARM::VST1LNq8Pseudo_UPD:
28790b57cec5SDimitry Andric     case ARM::VST1LNq16Pseudo_UPD:
28800b57cec5SDimitry Andric     case ARM::VST1LNq32Pseudo_UPD:
28810b57cec5SDimitry Andric     case ARM::VST2LNd8Pseudo:
28820b57cec5SDimitry Andric     case ARM::VST2LNd16Pseudo:
28830b57cec5SDimitry Andric     case ARM::VST2LNd32Pseudo:
28840b57cec5SDimitry Andric     case ARM::VST2LNq16Pseudo:
28850b57cec5SDimitry Andric     case ARM::VST2LNq32Pseudo:
28860b57cec5SDimitry Andric     case ARM::VST2LNd8Pseudo_UPD:
28870b57cec5SDimitry Andric     case ARM::VST2LNd16Pseudo_UPD:
28880b57cec5SDimitry Andric     case ARM::VST2LNd32Pseudo_UPD:
28890b57cec5SDimitry Andric     case ARM::VST2LNq16Pseudo_UPD:
28900b57cec5SDimitry Andric     case ARM::VST2LNq32Pseudo_UPD:
28910b57cec5SDimitry Andric     case ARM::VST3LNd8Pseudo:
28920b57cec5SDimitry Andric     case ARM::VST3LNd16Pseudo:
28930b57cec5SDimitry Andric     case ARM::VST3LNd32Pseudo:
28940b57cec5SDimitry Andric     case ARM::VST3LNq16Pseudo:
28950b57cec5SDimitry Andric     case ARM::VST3LNq32Pseudo:
28960b57cec5SDimitry Andric     case ARM::VST3LNd8Pseudo_UPD:
28970b57cec5SDimitry Andric     case ARM::VST3LNd16Pseudo_UPD:
28980b57cec5SDimitry Andric     case ARM::VST3LNd32Pseudo_UPD:
28990b57cec5SDimitry Andric     case ARM::VST3LNq16Pseudo_UPD:
29000b57cec5SDimitry Andric     case ARM::VST3LNq32Pseudo_UPD:
29010b57cec5SDimitry Andric     case ARM::VST4LNd8Pseudo:
29020b57cec5SDimitry Andric     case ARM::VST4LNd16Pseudo:
29030b57cec5SDimitry Andric     case ARM::VST4LNd32Pseudo:
29040b57cec5SDimitry Andric     case ARM::VST4LNq16Pseudo:
29050b57cec5SDimitry Andric     case ARM::VST4LNq32Pseudo:
29060b57cec5SDimitry Andric     case ARM::VST4LNd8Pseudo_UPD:
29070b57cec5SDimitry Andric     case ARM::VST4LNd16Pseudo_UPD:
29080b57cec5SDimitry Andric     case ARM::VST4LNd32Pseudo_UPD:
29090b57cec5SDimitry Andric     case ARM::VST4LNq16Pseudo_UPD:
29100b57cec5SDimitry Andric     case ARM::VST4LNq32Pseudo_UPD:
29110b57cec5SDimitry Andric       ExpandLaneOp(MBBI);
29120b57cec5SDimitry Andric       return true;
29130b57cec5SDimitry Andric 
29140b57cec5SDimitry Andric     case ARM::VTBL3Pseudo: ExpandVTBL(MBBI, ARM::VTBL3, false); return true;
29150b57cec5SDimitry Andric     case ARM::VTBL4Pseudo: ExpandVTBL(MBBI, ARM::VTBL4, false); return true;
29160b57cec5SDimitry Andric     case ARM::VTBX3Pseudo: ExpandVTBL(MBBI, ARM::VTBX3, true); return true;
29170b57cec5SDimitry Andric     case ARM::VTBX4Pseudo: ExpandVTBL(MBBI, ARM::VTBX4, true); return true;
29180b57cec5SDimitry Andric 
2919fe6060f1SDimitry Andric     case ARM::tCMP_SWAP_8:
2920fe6060f1SDimitry Andric       assert(STI->isThumb());
2921fe6060f1SDimitry Andric       return ExpandCMP_SWAP(MBB, MBBI, ARM::t2LDREXB, ARM::t2STREXB, ARM::tUXTB,
2922fe6060f1SDimitry Andric                             NextMBBI);
2923fe6060f1SDimitry Andric     case ARM::tCMP_SWAP_16:
2924fe6060f1SDimitry Andric       assert(STI->isThumb());
2925fe6060f1SDimitry Andric       return ExpandCMP_SWAP(MBB, MBBI, ARM::t2LDREXH, ARM::t2STREXH, ARM::tUXTH,
2926fe6060f1SDimitry Andric                             NextMBBI);
2927fe6060f1SDimitry Andric 
29280b57cec5SDimitry Andric     case ARM::CMP_SWAP_8:
2929fe6060f1SDimitry Andric       assert(!STI->isThumb());
2930fe6060f1SDimitry Andric       return ExpandCMP_SWAP(MBB, MBBI, ARM::LDREXB, ARM::STREXB, ARM::UXTB,
2931fe6060f1SDimitry Andric                             NextMBBI);
29320b57cec5SDimitry Andric     case ARM::CMP_SWAP_16:
2933fe6060f1SDimitry Andric       assert(!STI->isThumb());
2934fe6060f1SDimitry Andric       return ExpandCMP_SWAP(MBB, MBBI, ARM::LDREXH, ARM::STREXH, ARM::UXTH,
2935fe6060f1SDimitry Andric                             NextMBBI);
29360b57cec5SDimitry Andric     case ARM::CMP_SWAP_32:
29370b57cec5SDimitry Andric       if (STI->isThumb())
29380b57cec5SDimitry Andric         return ExpandCMP_SWAP(MBB, MBBI, ARM::t2LDREX, ARM::t2STREX, 0,
29390b57cec5SDimitry Andric                               NextMBBI);
29400b57cec5SDimitry Andric       else
29410b57cec5SDimitry Andric         return ExpandCMP_SWAP(MBB, MBBI, ARM::LDREX, ARM::STREX, 0, NextMBBI);
29420b57cec5SDimitry Andric 
29430b57cec5SDimitry Andric     case ARM::CMP_SWAP_64:
29440b57cec5SDimitry Andric       return ExpandCMP_SWAP_64(MBB, MBBI, NextMBBI);
29458bcb0991SDimitry Andric 
29468bcb0991SDimitry Andric     case ARM::tBL_PUSHLR:
29478bcb0991SDimitry Andric     case ARM::BL_PUSHLR: {
29488bcb0991SDimitry Andric       const bool Thumb = Opcode == ARM::tBL_PUSHLR;
29498bcb0991SDimitry Andric       Register Reg = MI.getOperand(0).getReg();
29508bcb0991SDimitry Andric       assert(Reg == ARM::LR && "expect LR register!");
29518bcb0991SDimitry Andric       MachineInstrBuilder MIB;
29528bcb0991SDimitry Andric       if (Thumb) {
29538bcb0991SDimitry Andric         // push {lr}
29548bcb0991SDimitry Andric         BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::tPUSH))
29558bcb0991SDimitry Andric             .add(predOps(ARMCC::AL))
29568bcb0991SDimitry Andric             .addReg(Reg);
29578bcb0991SDimitry Andric 
29588bcb0991SDimitry Andric         // bl __gnu_mcount_nc
29598bcb0991SDimitry Andric         MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::tBL));
29608bcb0991SDimitry Andric       } else {
29618bcb0991SDimitry Andric         // stmdb   sp!, {lr}
29628bcb0991SDimitry Andric         BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::STMDB_UPD))
29638bcb0991SDimitry Andric             .addReg(ARM::SP, RegState::Define)
29648bcb0991SDimitry Andric             .addReg(ARM::SP)
29658bcb0991SDimitry Andric             .add(predOps(ARMCC::AL))
29668bcb0991SDimitry Andric             .addReg(Reg);
29678bcb0991SDimitry Andric 
29688bcb0991SDimitry Andric         // bl __gnu_mcount_nc
29698bcb0991SDimitry Andric         MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::BL));
29708bcb0991SDimitry Andric       }
29718bcb0991SDimitry Andric       MIB.cloneMemRefs(MI);
29728bcb0991SDimitry Andric       for (unsigned i = 1; i < MI.getNumOperands(); ++i) MIB.add(MI.getOperand(i));
29738bcb0991SDimitry Andric       MI.eraseFromParent();
29748bcb0991SDimitry Andric       return true;
29758bcb0991SDimitry Andric     }
29765ffd83dbSDimitry Andric     case ARM::LOADDUAL:
29775ffd83dbSDimitry Andric     case ARM::STOREDUAL: {
29785ffd83dbSDimitry Andric       Register PairReg = MI.getOperand(0).getReg();
29795ffd83dbSDimitry Andric 
29805ffd83dbSDimitry Andric       MachineInstrBuilder MIB =
29815ffd83dbSDimitry Andric           BuildMI(MBB, MBBI, MI.getDebugLoc(),
29825ffd83dbSDimitry Andric                   TII->get(Opcode == ARM::LOADDUAL ? ARM::LDRD : ARM::STRD))
29835ffd83dbSDimitry Andric               .addReg(TRI->getSubReg(PairReg, ARM::gsub_0),
29845ffd83dbSDimitry Andric                       Opcode == ARM::LOADDUAL ? RegState::Define : 0)
29855ffd83dbSDimitry Andric               .addReg(TRI->getSubReg(PairReg, ARM::gsub_1),
29865ffd83dbSDimitry Andric                       Opcode == ARM::LOADDUAL ? RegState::Define : 0);
29875ffd83dbSDimitry Andric       for (unsigned i = 1; i < MI.getNumOperands(); i++)
29885ffd83dbSDimitry Andric         MIB.add(MI.getOperand(i));
29895ffd83dbSDimitry Andric       MIB.add(predOps(ARMCC::AL));
29905ffd83dbSDimitry Andric       MIB.cloneMemRefs(MI);
29915ffd83dbSDimitry Andric       MI.eraseFromParent();
29925ffd83dbSDimitry Andric       return true;
29935ffd83dbSDimitry Andric     }
29940b57cec5SDimitry Andric   }
29950b57cec5SDimitry Andric }
29960b57cec5SDimitry Andric 
29970b57cec5SDimitry Andric bool ARMExpandPseudo::ExpandMBB(MachineBasicBlock &MBB) {
29980b57cec5SDimitry Andric   bool Modified = false;
29990b57cec5SDimitry Andric 
30000b57cec5SDimitry Andric   MachineBasicBlock::iterator MBBI = MBB.begin(), E = MBB.end();
30010b57cec5SDimitry Andric   while (MBBI != E) {
30020b57cec5SDimitry Andric     MachineBasicBlock::iterator NMBBI = std::next(MBBI);
30030b57cec5SDimitry Andric     Modified |= ExpandMI(MBB, MBBI, NMBBI);
30040b57cec5SDimitry Andric     MBBI = NMBBI;
30050b57cec5SDimitry Andric   }
30060b57cec5SDimitry Andric 
30070b57cec5SDimitry Andric   return Modified;
30080b57cec5SDimitry Andric }
30090b57cec5SDimitry Andric 
30100b57cec5SDimitry Andric bool ARMExpandPseudo::runOnMachineFunction(MachineFunction &MF) {
30110b57cec5SDimitry Andric   STI = &static_cast<const ARMSubtarget &>(MF.getSubtarget());
30120b57cec5SDimitry Andric   TII = STI->getInstrInfo();
30130b57cec5SDimitry Andric   TRI = STI->getRegisterInfo();
30140b57cec5SDimitry Andric   AFI = MF.getInfo<ARMFunctionInfo>();
30150b57cec5SDimitry Andric 
30160b57cec5SDimitry Andric   LLVM_DEBUG(dbgs() << "********** ARM EXPAND PSEUDO INSTRUCTIONS **********\n"
30170b57cec5SDimitry Andric                     << "********** Function: " << MF.getName() << '\n');
30180b57cec5SDimitry Andric 
30190b57cec5SDimitry Andric   bool Modified = false;
30200b57cec5SDimitry Andric   for (MachineBasicBlock &MBB : MF)
30210b57cec5SDimitry Andric     Modified |= ExpandMBB(MBB);
30220b57cec5SDimitry Andric   if (VerifyARMPseudo)
30230b57cec5SDimitry Andric     MF.verify(this, "After expanding ARM pseudo instructions.");
30240b57cec5SDimitry Andric 
30250b57cec5SDimitry Andric   LLVM_DEBUG(dbgs() << "***************************************************\n");
30260b57cec5SDimitry Andric   return Modified;
30270b57cec5SDimitry Andric }
30280b57cec5SDimitry Andric 
30290b57cec5SDimitry Andric /// createARMExpandPseudoPass - returns an instance of the pseudo instruction
30300b57cec5SDimitry Andric /// expansion pass.
30310b57cec5SDimitry Andric FunctionPass *llvm::createARMExpandPseudoPass() {
30320b57cec5SDimitry Andric   return new ARMExpandPseudo();
30330b57cec5SDimitry Andric }
3034