1ef2ee5d0SMichal Meloun /*-
2ef2ee5d0SMichal Meloun  * Copyright (c) 2016 Michal Meloun <mmel@FreeBSD.org>
3ef2ee5d0SMichal Meloun  * All rights reserved.
4ef2ee5d0SMichal Meloun  *
5ef2ee5d0SMichal Meloun  * Redistribution and use in source and binary forms, with or without
6ef2ee5d0SMichal Meloun  * modification, are permitted provided that the following conditions
7ef2ee5d0SMichal Meloun  * are met:
8ef2ee5d0SMichal Meloun  * 1. Redistributions of source code must retain the above copyright
9ef2ee5d0SMichal Meloun  *    notice, this list of conditions and the following disclaimer.
10ef2ee5d0SMichal Meloun  * 2. Redistributions in binary form must reproduce the above copyright
11ef2ee5d0SMichal Meloun  *    notice, this list of conditions and the following disclaimer in the
12ef2ee5d0SMichal Meloun  *    documentation and/or other materials provided with the distribution.
13ef2ee5d0SMichal Meloun  *
14ef2ee5d0SMichal Meloun  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
15ef2ee5d0SMichal Meloun  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
16ef2ee5d0SMichal Meloun  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
17ef2ee5d0SMichal Meloun  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
18ef2ee5d0SMichal Meloun  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
19ef2ee5d0SMichal Meloun  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
20ef2ee5d0SMichal Meloun  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
21ef2ee5d0SMichal Meloun  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
22ef2ee5d0SMichal Meloun  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
23ef2ee5d0SMichal Meloun  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
24ef2ee5d0SMichal Meloun  * SUCH DAMAGE.
25ef2ee5d0SMichal Meloun  */
26ef2ee5d0SMichal Meloun 
27ef2ee5d0SMichal Meloun #include <sys/param.h>
28ef2ee5d0SMichal Meloun #include <sys/systm.h>
29ef2ee5d0SMichal Meloun #include <sys/bus.h>
30ef2ee5d0SMichal Meloun #include <sys/lock.h>
31ef2ee5d0SMichal Meloun #include <sys/mutex.h>
32ef2ee5d0SMichal Meloun #include <sys/rman.h>
33ef2ee5d0SMichal Meloun 
34ef2ee5d0SMichal Meloun #include <machine/bus.h>
35ef2ee5d0SMichal Meloun 
36be82b3a0SEmmanuel Vadot #include <dev/clk/clk.h>
37ef2ee5d0SMichal Meloun 
388a7a4683SEmmanuel Vadot #include <dt-bindings/clock/tegra124-car.h>
39ef2ee5d0SMichal Meloun #include "tegra124_car.h"
40ef2ee5d0SMichal Meloun 
417961a970SMichal Meloun /* The TEGRA124_CLK_XUSB_GATE is missing in current
427961a970SMichal Meloun  * DT bindings, define it localy
437961a970SMichal Meloun  */
447961a970SMichal Meloun #ifdef TEGRA124_CLK_XUSB_GATE
457961a970SMichal Meloun #error "TEGRA124_CLK_XUSB_GATE is now defined, revisit XUSB code!"
467961a970SMichal Meloun #else
477961a970SMichal Meloun #define TEGRA124_CLK_XUSB_GATE 143
487961a970SMichal Meloun #endif
497961a970SMichal Meloun 
50ef2ee5d0SMichal Meloun /* Bits in base register. */
51ef2ee5d0SMichal Meloun #define	PERLCK_AMUX_MASK	0x0F
52ef2ee5d0SMichal Meloun #define	PERLCK_AMUX_SHIFT	16
53ef2ee5d0SMichal Meloun #define	PERLCK_AMUX_DIS		(1 << 20)
54ef2ee5d0SMichal Meloun #define	PERLCK_UDIV_DIS		(1 << 24)
55ef2ee5d0SMichal Meloun #define	PERLCK_ENA_MASK		(1 << 28)
56ef2ee5d0SMichal Meloun #define	PERLCK_MUX_SHIFT	29
57ef2ee5d0SMichal Meloun #define	PERLCK_MUX_MASK		0x07
58ef2ee5d0SMichal Meloun 
59ef2ee5d0SMichal Meloun struct periph_def {
60ef2ee5d0SMichal Meloun 	struct clknode_init_def	clkdef;
61ef2ee5d0SMichal Meloun 	uint32_t		base_reg;
62ef2ee5d0SMichal Meloun 	uint32_t		div_width;
63ef2ee5d0SMichal Meloun 	uint32_t		div_mask;
64ef2ee5d0SMichal Meloun 	uint32_t		div_f_width;
65ef2ee5d0SMichal Meloun 	uint32_t		div_f_mask;
66ef2ee5d0SMichal Meloun 	uint32_t		flags;
67ef2ee5d0SMichal Meloun };
68ef2ee5d0SMichal Meloun 
69ef2ee5d0SMichal Meloun struct pgate_def {
70ef2ee5d0SMichal Meloun 	struct clknode_init_def	clkdef;
71ef2ee5d0SMichal Meloun 	uint32_t		idx;
72ef2ee5d0SMichal Meloun 	uint32_t		flags;
73ef2ee5d0SMichal Meloun };
74ef2ee5d0SMichal Meloun #define	PLIST(x) static const char *x[]
75ef2ee5d0SMichal Meloun 
76ef2ee5d0SMichal Meloun #define	GATE(_id, cname, plist, _idx)					\
77ef2ee5d0SMichal Meloun {									\
78ef2ee5d0SMichal Meloun 	.clkdef.id = TEGRA124_CLK_##_id,				\
79ef2ee5d0SMichal Meloun 	.clkdef.name = cname,						\
80ef2ee5d0SMichal Meloun 	.clkdef.parent_names = (const char *[]){plist},			\
81ef2ee5d0SMichal Meloun 	.clkdef.parent_cnt = 1,						\
82ef2ee5d0SMichal Meloun 	.clkdef.flags = CLK_NODE_STATIC_STRINGS,			\
83ef2ee5d0SMichal Meloun 	.idx = _idx,							\
84ef2ee5d0SMichal Meloun 	.flags = 0,							\
85ef2ee5d0SMichal Meloun }
86ef2ee5d0SMichal Meloun 
87ef2ee5d0SMichal Meloun /* Sources for multiplexors. */
88ef2ee5d0SMichal Meloun PLIST(mux_a_N_audio_N_p_N_clkm) =
89ef2ee5d0SMichal Meloun     {"pllA_out0", NULL, "audio",  NULL,
90ef2ee5d0SMichal Meloun      "pllP_out0", NULL, "clk_m"};
91ef2ee5d0SMichal Meloun PLIST(mux_a_N_audio0_N_p_N_clkm) =
92ef2ee5d0SMichal Meloun     {"pllA_out0", NULL, "audio0", NULL,
93ef2ee5d0SMichal Meloun      "pllP_out0", NULL, "clk_m"};
94ef2ee5d0SMichal Meloun PLIST(mux_a_N_audio1_N_p_N_clkm) =
95ef2ee5d0SMichal Meloun     {"pllA_out0", NULL, "audio1", NULL,
96ef2ee5d0SMichal Meloun      "pllP_out0", NULL, "clk_m"};
97ef2ee5d0SMichal Meloun PLIST(mux_a_N_audio2_N_p_N_clkm) =
98ef2ee5d0SMichal Meloun     {"pllA_out0", NULL, "audio2", NULL,
99ef2ee5d0SMichal Meloun      "pllP_out0", NULL, "clk_m"};
100ef2ee5d0SMichal Meloun PLIST(mux_a_N_audio3_N_p_N_clkm) =
101ef2ee5d0SMichal Meloun     {"pllA_out0", NULL, "audio3", NULL,
102ef2ee5d0SMichal Meloun      "pllP_out0", NULL, "clk_m"};
103ef2ee5d0SMichal Meloun PLIST(mux_a_N_audio4_N_p_N_clkm) =
104ef2ee5d0SMichal Meloun     {"pllA_out0", NULL, "audio4", NULL,
105ef2ee5d0SMichal Meloun      "pllP_out0", NULL, "clk_m"};
106ef2ee5d0SMichal Meloun PLIST(mux_a_clks_p_clkm_e) =
107ef2ee5d0SMichal Meloun     {"pllA_out0", "clk_s", "pllP_out0",
108ef2ee5d0SMichal Meloun      "clk_m", "pllE_out0"};
109ef2ee5d0SMichal Meloun PLIST(mux_a_c2_c_c3_p_N_clkm) =
110ef2ee5d0SMichal Meloun     {"pllA_out0", "pllC2_out0", "pllC_out0", "pllC3_out0",
111ef2ee5d0SMichal Meloun      "pllP_out0", NULL, "clk_m"};
112ef2ee5d0SMichal Meloun 
113ef2ee5d0SMichal Meloun PLIST(mux_m_c_p_a_c2_c3) =
114ef2ee5d0SMichal Meloun     {"pllM_out0", "pllC_out0", "pllP_out0", "pllA_out0",
115ef2ee5d0SMichal Meloun      "pllC2_out0", "pllC3_out0"};
116ef2ee5d0SMichal Meloun PLIST(mux_m_c_p_a_c2_c3_clkm) =
117ef2ee5d0SMichal Meloun     {"pllM_out0", "pllC_out0", "pllP_out0", "pllA_out0",
118ef2ee5d0SMichal Meloun      "pllC2_out0", "pllC3_out0", "clk_m"};
119ef2ee5d0SMichal Meloun PLIST(mux_m_c_p_a_c2_c3_clkm_c4) =
120ef2ee5d0SMichal Meloun     {"pllM_out0", "pllC_out0", "pllP_out0", "pllA_out0",
121ef2ee5d0SMichal Meloun      "pllC2_out0", "pllC3_out0", "clk_m", "pllC4_out0"};
122ef2ee5d0SMichal Meloun PLIST(mux_m_c_p_clkm_mud_c2_c3) =
123ef2ee5d0SMichal Meloun     {"pllM_out0", "pllC_out0", "pllP_out0", "clk_m",
124ef2ee5d0SMichal Meloun      "pllM_UD", "pllC2_out0", "pllC3_out0"};
1256f1eb305SMichal Meloun PLIST(mux_m_c_p_clkm_mud_c2_c3_cud) =
1266f1eb305SMichal Meloun     {"pllM_out0", "pllC_out0", "pllP_out0", "clk_m",
1276f1eb305SMichal Meloun      "pllM_UD", "pllC2_out0", "pllC3_out0", "pllC_UD"};
1286f1eb305SMichal Meloun 
129ef2ee5d0SMichal Meloun PLIST(mux_m_c2_c_c3_p_N_a) =
130ef2ee5d0SMichal Meloun     {"pllM_out0", "pllC2_out0", "pllC_out0", "pllC3_out0",
131ef2ee5d0SMichal Meloun      "pllP_out0", NULL, "pllA_out0"};
132ef2ee5d0SMichal Meloun PLIST(mux_m_c2_c_c3_p_N_a_c4) =
133ef2ee5d0SMichal Meloun     {"pllM_out0", "pllC2_out0", "pllC_out0", "pllC3_out0",
134ef2ee5d0SMichal Meloun      NULL, "pllA_out0", "pllC4_out0"};
135ef2ee5d0SMichal Meloun 
136ef2ee5d0SMichal Meloun PLIST(mux_p_N_c_N_N_N_clkm) =
137ef2ee5d0SMichal Meloun     {"pllP_out0", NULL, "pllC_out0", NULL,
138ef2ee5d0SMichal Meloun      NULL, NULL, "clk_m"};
139ef2ee5d0SMichal Meloun PLIST(mux_p_N_c_N_m_N_clkm) =
140ef2ee5d0SMichal Meloun     {"pllP_out0", NULL, "pllC_out0", NULL,
141ef2ee5d0SMichal Meloun      "pllM_out0", NULL, "clk_m"};
142ef2ee5d0SMichal Meloun PLIST(mux_p_c_c2_clkm) =
143ef2ee5d0SMichal Meloun     {"pllP_out0", "pllC_out0", "pllC2_out0", "clk_m"};
144ef2ee5d0SMichal Meloun PLIST(mux_p_c2_c_c3_m) =
145ef2ee5d0SMichal Meloun     {"pllP_out0", "pllC2_out0", "pllC_out0", "pllC3_out0",
146ef2ee5d0SMichal Meloun      "pllM_out0"};
147ef2ee5d0SMichal Meloun PLIST(mux_p_c2_c_c3_m_N_clkm) =
148ef2ee5d0SMichal Meloun     {"pllP_out0", "pllC2_out0", "pllC_out0", "pllC3_out0",
149ef2ee5d0SMichal Meloun      "pllM_out0", NULL, "clk_m"};
150ef2ee5d0SMichal Meloun PLIST(mux_p_c2_c_c3_m_e_clkm) =
151ef2ee5d0SMichal Meloun     {"pllP_out0", "pllC2_out0", "pllC_out0", "pllC3_out0",
152ef2ee5d0SMichal Meloun      "pllM_out0", "pllE_out0", "clk_m"};
153ef2ee5d0SMichal Meloun PLIST(mux_p_c2_c_c3_m_a_clkm) =
154ef2ee5d0SMichal Meloun     {"pllP_out0", "pllC2_out0", "pllC_out0", "pllC3_out0",
155ef2ee5d0SMichal Meloun      "pllM_out0", "pllA_out0", "clk_m"};
156ef2ee5d0SMichal Meloun PLIST(mux_p_c2_c_c3_m_clks_clkm) =
157ef2ee5d0SMichal Meloun     {"pllP_out0", "pllC2_out0", "pllC_out0", "pllC3_out0",
158ef2ee5d0SMichal Meloun      "pllM_out0", "clk_s", "clk_m"};
159ef2ee5d0SMichal Meloun PLIST(mux_p_c2_c_c3_clks_N_clkm) =
160ef2ee5d0SMichal Meloun     {"pllP_out0", "pllC2_out0", "pllC_out0", "pllC3_out0",
161ef2ee5d0SMichal Meloun      "clk_s", NULL, "clk_m"};
162ef2ee5d0SMichal Meloun PLIST(mux_p_c2_c_c3_clkm_N_clks) =
163ef2ee5d0SMichal Meloun     {"pllP_out0", "pllC2_out0", "pllC_out0", "pllC3_out0",
164ef2ee5d0SMichal Meloun      "clk_m", NULL, "clk_s"};
165ef2ee5d0SMichal Meloun PLIST(mux_p_clkm_clks_E) =
166ef2ee5d0SMichal Meloun     {"pllP_out0", "clk_m", "clk_s", "pllE_out0"};
167ef2ee5d0SMichal Meloun PLIST(mux_p_m_d_a_c_d2_clkm) =
168ef2ee5d0SMichal Meloun     {"pllP_out0", "pllM_out0", "pllD_out0", "pllA_out0",
169ef2ee5d0SMichal Meloun      "pllC_out0", "pllD2_out0", "clk_m"};
170ef2ee5d0SMichal Meloun 
171ef2ee5d0SMichal Meloun PLIST(mux_clkm_N_u48_N_p_N_u480) =
172ef2ee5d0SMichal Meloun     {"clk_m", NULL, "pllU_48", NULL,
173ef2ee5d0SMichal Meloun      "pllP_out0", NULL, "pllU_480"};
174ef2ee5d0SMichal Meloun PLIST(mux_clkm_p_c2_c_c3_refre) =
175ef2ee5d0SMichal Meloun     {"clk_m", "pllP_out0", "pllC2_out0", "pllC_out0",
176ef2ee5d0SMichal Meloun      "pllC3_out0", "pllREFE_out"};
177ef2ee5d0SMichal Meloun PLIST(mux_clkm_refe_clks_u480_c_c2_c3_oscdiv) =
178ef2ee5d0SMichal Meloun     {"clk_m", "pllREFE_out", "clk_s", "pllU_480",
179ef2ee5d0SMichal Meloun      "pllC_out0", "pllC2_out0", "pllC3_out0", "osc_div_clk"};
180ef2ee5d0SMichal Meloun 
181ef2ee5d0SMichal Meloun PLIST(mux_sep_audio) =
182ef2ee5d0SMichal Meloun    {"pllA_out0", "pllC2_out0", "pllC_out0", "pllC3_out0",
183ef2ee5d0SMichal Meloun     "pllP_out0", NULL, "clk_m", NULL,
184ef2ee5d0SMichal Meloun     "spdif_in", "i2s0", "i2s1", "i2s2",
185ef2ee5d0SMichal Meloun     "i2s4", "pllA_out0", "ext_vimclk"};
186ef2ee5d0SMichal Meloun 
1877961a970SMichal Meloun static uint32_t clk_enable_reg[] = {
188ef2ee5d0SMichal Meloun 	CLK_OUT_ENB_L,
189ef2ee5d0SMichal Meloun 	CLK_OUT_ENB_H,
190ef2ee5d0SMichal Meloun 	CLK_OUT_ENB_U,
191ef2ee5d0SMichal Meloun 	CLK_OUT_ENB_V,
192ef2ee5d0SMichal Meloun 	CLK_OUT_ENB_W,
193ef2ee5d0SMichal Meloun 	CLK_OUT_ENB_X,
194ef2ee5d0SMichal Meloun };
195ef2ee5d0SMichal Meloun 
196ef2ee5d0SMichal Meloun static uint32_t clk_reset_reg[] = {
197ef2ee5d0SMichal Meloun 	RST_DEVICES_L,
198ef2ee5d0SMichal Meloun 	RST_DEVICES_H,
199ef2ee5d0SMichal Meloun 	RST_DEVICES_U,
200ef2ee5d0SMichal Meloun 	RST_DEVICES_V,
201ef2ee5d0SMichal Meloun 	RST_DEVICES_W,
202ef2ee5d0SMichal Meloun 	RST_DEVICES_X,
203ef2ee5d0SMichal Meloun };
204ef2ee5d0SMichal Meloun 
205ef2ee5d0SMichal Meloun #define	L(n)  ((0 * 32) + (n))
206ef2ee5d0SMichal Meloun #define	H(n)  ((1 * 32) + (n))
207ef2ee5d0SMichal Meloun #define	U(n)  ((2 * 32) + (n))
208ef2ee5d0SMichal Meloun #define	V(n)  ((3 * 32) + (n))
209ef2ee5d0SMichal Meloun #define	W(n)  ((4 * 32) + (n))
210ef2ee5d0SMichal Meloun #define	X(n)  ((5 * 32) + (n))
211ef2ee5d0SMichal Meloun 
212ef2ee5d0SMichal Meloun static struct pgate_def pgate_def[] = {
213ef2ee5d0SMichal Meloun 	/* bank L ->  0-31 */
214ef2ee5d0SMichal Meloun 	/* GATE(CPU, "cpu", "clk_m", L(0)), */
215ef2ee5d0SMichal Meloun 	GATE(ISPB, "ispb", "clk_m", L(3)),
216ef2ee5d0SMichal Meloun 	GATE(RTC, "rtc", "clk_s", L(4)),
217ef2ee5d0SMichal Meloun 	GATE(TIMER, "timer", "clk_m", L(5)),
218ef2ee5d0SMichal Meloun 	GATE(UARTA, "uarta", "pc_uarta" , L(6)),
219ef2ee5d0SMichal Meloun 	GATE(UARTB, "uartb", "pc_uartb", L(7)),
220ef2ee5d0SMichal Meloun 	GATE(VFIR, "vfir", "pc_vfir", L(7)),
221ef2ee5d0SMichal Meloun 	/* GATE(GPIO, "gpio", "clk_m", L(8)), */
222ef2ee5d0SMichal Meloun 	GATE(SDMMC2, "sdmmc2", "pc_sdmmc2", L(9)),
223ef2ee5d0SMichal Meloun 	GATE(SPDIF_OUT, "spdif_out", "pc_spdif_out", L(10)),
224ef2ee5d0SMichal Meloun 	GATE(SPDIF_IN, "spdif_in", "pc_spdif_in", L(10)),
225ef2ee5d0SMichal Meloun 	GATE(I2S1, "i2s1", "pc_i2s1", L(11)),
226ef2ee5d0SMichal Meloun 	GATE(I2C1, "i2c1", "pc_i2c1", L(12)),
227ef2ee5d0SMichal Meloun 	GATE(SDMMC1, "sdmmc1", "pc_sdmmc1", L(14)),
228ef2ee5d0SMichal Meloun 	GATE(SDMMC4, "sdmmc4", "pc_sdmmc4", L(15)),
229ef2ee5d0SMichal Meloun 	GATE(PWM, "pwm", "pc_pwm", L(17)),
230ef2ee5d0SMichal Meloun 	GATE(I2S2, "i2s2", "pc_i2s2", L(18)),
231ef2ee5d0SMichal Meloun 	GATE(VI, "vi", "pc_vi", L(20)),
232ef2ee5d0SMichal Meloun 	GATE(USBD, "usbd", "clk_m", L(22)),
233ef2ee5d0SMichal Meloun 	GATE(ISP, "isp", "pc_isp", L(23)),
234ef2ee5d0SMichal Meloun 	GATE(DISP2, "disp2", "pc_disp2", L(26)),
235ef2ee5d0SMichal Meloun 	GATE(DISP1, "disp1", "pc_disp1", L(27)),
236ef2ee5d0SMichal Meloun 	GATE(HOST1X, "host1x", "pc_host1x", L(28)),
237ef2ee5d0SMichal Meloun 	GATE(VCP, "vcp", "clk_m", L(29)),
238ef2ee5d0SMichal Meloun 	GATE(I2S0, "i2s0", "pc_i2s0", L(30)),
239ef2ee5d0SMichal Meloun 	/* GATE(CACHE2, "ccache2", "clk_m", L(31)), */
240ef2ee5d0SMichal Meloun 
241ef2ee5d0SMichal Meloun 	/* bank H -> 32-63 */
242ef2ee5d0SMichal Meloun 	GATE(MC, "mem", "clk_m", H(0)),
243ef2ee5d0SMichal Meloun 	/* GATE(AHBDMA, "ahbdma", "clk_m", H(1)), */
244ef2ee5d0SMichal Meloun 	GATE(APBDMA, "apbdma", "clk_m", H(2)),
245ef2ee5d0SMichal Meloun 	GATE(KBC, "kbc", "clk_s", H(4)),
246ef2ee5d0SMichal Meloun 	/* GATE(STAT_MON, "stat_mon", "clk_s", H(5)), */
247ef2ee5d0SMichal Meloun 	/* GATE(PMC, "pmc", "clk_s", H(6)), */
248ef2ee5d0SMichal Meloun 	GATE(FUSE, "fuse", "clk_m", H(7)),
249ef2ee5d0SMichal Meloun 	GATE(KFUSE, "kfuse", "clk_m", H(8)),
250ef2ee5d0SMichal Meloun 	GATE(SBC1, "spi1", "pc_spi1", H(9)),
251ef2ee5d0SMichal Meloun 	GATE(NOR, "snor", "pc_snor", H(10)),
252ef2ee5d0SMichal Meloun 	/* GATE(JTAG2TBC, "jtag2tbc", "clk_m", H(11)), */
253ef2ee5d0SMichal Meloun 	GATE(SBC2, "spi2", "pc_spi2", H(12)),
254ef2ee5d0SMichal Meloun 	GATE(SBC3, "spi3", "pc_spi3", H(14)),
255ef2ee5d0SMichal Meloun 	GATE(I2C5, "i2c5", "pc_i2c5", H(15)),
256ef2ee5d0SMichal Meloun 	GATE(DSIA, "dsia", "dsia_mux", H(16)),
257ef2ee5d0SMichal Meloun 	GATE(MIPI, "hsi", "pc_hsi", H(18)),
258ef2ee5d0SMichal Meloun 	GATE(HDMI, "hdmi", "pc_hdmi", H(19)),
259ef2ee5d0SMichal Meloun 	GATE(CSI, "csi", "pllP_out3", H(20)),
260ef2ee5d0SMichal Meloun 	GATE(I2C2, "i2c2", "pc_i2c2", H(22)),
261ef2ee5d0SMichal Meloun 	GATE(UARTC, "uartc", "pc_uartc", H(23)),
262ef2ee5d0SMichal Meloun 	GATE(MIPI_CAL, "mipi_cal", "clk_m", H(24)),
2636f1eb305SMichal Meloun 	GATE(EMC, "emc", "pc_emc_2x", H(25)),
264ef2ee5d0SMichal Meloun 	GATE(USB2, "usb2", "clk_m", H(26)),
265ef2ee5d0SMichal Meloun 	GATE(USB3, "usb3", "clk_m", H(27)),
266ef2ee5d0SMichal Meloun 	GATE(VDE, "vde", "pc_vde", H(29)),
267ef2ee5d0SMichal Meloun 	GATE(BSEA, "bsea", "clk_m", H(30)),
268ef2ee5d0SMichal Meloun 	GATE(BSEV, "bsev", "clk_m", H(31)),
269ef2ee5d0SMichal Meloun 
270ef2ee5d0SMichal Meloun 	/* bank U  -> 64-95 */
271ef2ee5d0SMichal Meloun 	GATE(UARTD, "uartd", "pc_uartd", U(1)),
272ef2ee5d0SMichal Meloun 	GATE(I2C3, "i2c3", "pc_i2c3", U(3)),
273ef2ee5d0SMichal Meloun 	GATE(SBC4, "spi4", "pc_spi4", U(4)),
274ef2ee5d0SMichal Meloun 	GATE(SDMMC3, "sdmmc3", "pc_sdmmc3", U(5)),
275ef2ee5d0SMichal Meloun 	GATE(PCIE, "pcie", "clk_m", U(6)),
276ef2ee5d0SMichal Meloun 	GATE(OWR, "owr", "pc_owr", U(7)),
277ef2ee5d0SMichal Meloun 	GATE(AFI, "afi", "clk_m", U(8)),
278ef2ee5d0SMichal Meloun 	GATE(CSITE, "csite", "pc_csite", U(9)),
279ef2ee5d0SMichal Meloun 	/* GATE(AVPUCQ, "avpucq", clk_m, U(11)), */
280ef2ee5d0SMichal Meloun 	GATE(TRACE, "traceclkin", "pc_traceclkin", U(13)),
281ef2ee5d0SMichal Meloun 	GATE(SOC_THERM, "soc_therm", "pc_soc_therm", U(14)),
282ef2ee5d0SMichal Meloun 	GATE(DTV, "dtv", "clk_m", U(15)),
283ef2ee5d0SMichal Meloun 	GATE(I2CSLOW, "i2c_slow", "pc_i2c_slow", U(17)),
284ef2ee5d0SMichal Meloun 	GATE(DSIB, "dsib", "dsib_mux", U(18)),
285ef2ee5d0SMichal Meloun 	GATE(TSEC, "tsec", "pc_tsec", U(19)),
286ef2ee5d0SMichal Meloun 	/* GATE(IRAMA, "irama", "clk_m", U(20)), */
287ef2ee5d0SMichal Meloun 	/* GATE(IRAMB, "iramb", "clk_m", U(21)), */
288ef2ee5d0SMichal Meloun 	/* GATE(IRAMC, "iramc", "clk_m", U(22)), */
289ef2ee5d0SMichal Meloun 	/* GATE(IRAMD, "iramd", "clk_m", U(23)), */
290ef2ee5d0SMichal Meloun 	/* GATE(CRAM2, "cram2", "clk_m", U(24)), */
291ef2ee5d0SMichal Meloun 	GATE(XUSB_HOST, "xusb_core_host", "pc_xusb_core_host", U(25)),
292ef2ee5d0SMichal Meloun 	/* GATE(M_DOUBLER, "m_doubler", "clk_m", U(26)), */
293ef2ee5d0SMichal Meloun 	GATE(MSENC, "msenc", "pc_msenc", U(27)),
294ef2ee5d0SMichal Meloun 	GATE(CSUS, "sus_out", "clk_m", U(28)),
295ef2ee5d0SMichal Meloun 	/* GATE(DEVD2_OUT, "devd2_out", "clk_m", U(29)), */
296ef2ee5d0SMichal Meloun 	/* GATE(DEVD1_OUT, "devd1_out", "clk_m", U(30)), */
2977961a970SMichal Meloun 	GATE(XUSB_DEV, "xusb_core_dev", "pc_xusb_core_dev", U(31)),
298ef2ee5d0SMichal Meloun 
299ef2ee5d0SMichal Meloun 	/* bank V  -> 96-127 */
300ef2ee5d0SMichal Meloun 	/* GATE(CPUG, "cpug", "clk_m", V(0)), */
301ef2ee5d0SMichal Meloun 	/* GATE(CPULP, "cpuLP", "clk_m", V(1)), */
302ef2ee5d0SMichal Meloun 	GATE(MSELECT, "mselect", "pc_mselect", V(3)),
303ef2ee5d0SMichal Meloun 	GATE(TSENSOR, "tsensor", "pc_tsensor", V(4)),
304ef2ee5d0SMichal Meloun 	GATE(I2S3, "i2s3", "pc_i2s3", V(5)),
305ef2ee5d0SMichal Meloun 	GATE(I2S4, "i2s4", "pc_i2s4", V(6)),
306ef2ee5d0SMichal Meloun 	GATE(I2C4, "i2c4", "pc_i2c4", V(7)),
307ef2ee5d0SMichal Meloun 	GATE(SBC5, "spi5", "pc_spi5", V(8)),
308ef2ee5d0SMichal Meloun 	GATE(SBC6, "spi6", "pc_spi6", V(9)),
309ef2ee5d0SMichal Meloun 	GATE(D_AUDIO, "audio", "pc_audio", V(10)),
310ef2ee5d0SMichal Meloun 	GATE(APBIF, "apbif", "clk_m", V(11)),
311ef2ee5d0SMichal Meloun 	GATE(DAM0, "dam0", "pc_dam0", V(12)),
312ef2ee5d0SMichal Meloun 	GATE(DAM1, "dam1", "pc_dam1", V(13)),
313ef2ee5d0SMichal Meloun 	GATE(DAM2, "dam2",  "pc_dam2", V(14)),
314ef2ee5d0SMichal Meloun 	GATE(HDA2CODEC_2X, "hda2codec_2x", "pc_hda2codec_2x", V(15)),
315ef2ee5d0SMichal Meloun 	/* GATE(ATOMICS, "atomics", "clk_m", V(16)), */
316ef2ee5d0SMichal Meloun 	/* GATE(SPDIF_DOUBLER, "spdif_doubler", "clk_m", V(22)), */
317ef2ee5d0SMichal Meloun 	GATE(ACTMON, "actmon", "pc_actmon", V(23)),
318ef2ee5d0SMichal Meloun 	GATE(EXTERN1, "extperiph1", "pc_extperiph1", V(24)),
319ef2ee5d0SMichal Meloun 	GATE(EXTERN2, "extperiph2", "pc_extperiph2", V(25)),
320ef2ee5d0SMichal Meloun 	GATE(EXTERN3, "extperiph3", "pc_extperiph3", V(26)),
321ef2ee5d0SMichal Meloun 	GATE(SATA_OOB, "sata_oob", "pc_sata_oob", V(27)),
322ef2ee5d0SMichal Meloun 	GATE(SATA, "sata", "pc_sata", V(28)),
323ef2ee5d0SMichal Meloun 	GATE(HDA, "hda", "pc_hda", V(29)),
324ef2ee5d0SMichal Meloun 
325ef2ee5d0SMichal Meloun 	/* bank W   -> 128-159*/
326ef2ee5d0SMichal Meloun 	GATE(HDA2HDMI, "hda2hdmi", "clk_m", W(0)),
327ef2ee5d0SMichal Meloun 	GATE(SATA_COLD, "sata_cold", "clk_m", W(1)), /* Reset only */
328ef2ee5d0SMichal Meloun 	/* GATE(PCIERX0, "pcierx0", "clk_m", W(2)), */
329ef2ee5d0SMichal Meloun 	/* GATE(PCIERX1, "pcierx1", "clk_m", W(3)), */
330ef2ee5d0SMichal Meloun 	/* GATE(PCIERX2, "pcierx2", "clk_m", W(4)), */
331ef2ee5d0SMichal Meloun 	/* GATE(PCIERX3, "pcierx3", "clk_m", W(5)), */
332ef2ee5d0SMichal Meloun 	/* GATE(PCIERX4, "pcierx4", "clk_m", W(6)), */
333ef2ee5d0SMichal Meloun 	/* GATE(PCIERX5, "pcierx5", "clk_m", W(7)), */
334ef2ee5d0SMichal Meloun 	/* GATE(CEC, "cec", "clk_m", W(8)), */
335ef2ee5d0SMichal Meloun 	/* GATE(PCIE2_IOBIST, "pcie2_iobist", "clk_m", W(9)), */
336ef2ee5d0SMichal Meloun 	/* GATE(EMC_IOBIST, "emc_iobist", "clk_m", W(10)), */
337ef2ee5d0SMichal Meloun 	/* GATE(HDMI_IOBIST, "hdmi_iobist", "clk_m", W(11)), */
338ef2ee5d0SMichal Meloun 	/* GATE(SATA_IOBIST, "sata_iobist", "clk_m", W(12)), */
339ef2ee5d0SMichal Meloun 	/* GATE(MIPI_IOBIST, "mipi_iobist", "clk_m", W(13)), */
3407961a970SMichal Meloun 	GATE(XUSB_GATE, "xusb_gate", "clk_m", W(15)),
341ef2ee5d0SMichal Meloun 	GATE(CILAB, "cilab", "pc_cilab", W(16)),
342ef2ee5d0SMichal Meloun 	GATE(CILCD, "cilcd", "pc_cilcd", W(17)),
343ef2ee5d0SMichal Meloun 	GATE(CILE, "cile", "pc_cile", W(18)),
344ef2ee5d0SMichal Meloun 	GATE(DSIALP, "dsia_lp", "pc_dsia_lp", W(19)),
345ef2ee5d0SMichal Meloun 	GATE(DSIBLP, "dsib_lp", "pc_dsib_lp", W(20)),
346ef2ee5d0SMichal Meloun 	GATE(ENTROPY, "entropy", "pc_entropy", W(21)),
347ef2ee5d0SMichal Meloun 	GATE(AMX, "amx", "pc_amx", W(25)),
348ef2ee5d0SMichal Meloun 	GATE(ADX, "adx", "pc_adx", W(26)),
3497961a970SMichal Meloun 	GATE(DFLL_REF, "dvfs_ref", "pc_dvfs_ref", W(27)),
3507961a970SMichal Meloun 	GATE(DFLL_SOC, "dvfs_soc", "pc_dvfs_soc",  W(27)),
3517961a970SMichal Meloun 	GATE(XUSB_SS, "xusb_ss", "xusb_ss_mux", W(28)),
3527961a970SMichal Meloun 	/* GATE(EMC_LATENCY, "emc_latency", "pc_emc_latency", W(29)), */
353ef2ee5d0SMichal Meloun 
354ef2ee5d0SMichal Meloun 	/* bank X -> 160-191*/
355ef2ee5d0SMichal Meloun 	/* GATE(SPARE, "spare", "clk_m", X(0)), */
356ef2ee5d0SMichal Meloun 	/* GATE(CAM_MCLK, "CAM_MCLK", "clk_m", X(4)), */
357ef2ee5d0SMichal Meloun 	/* GATE(CAM_MCLK2, "CAM_MCLK2", "clk_m", X(5)), */
358ef2ee5d0SMichal Meloun 	GATE(I2C6, "i2c6", "pc_i2c6", X(6)),
3596f1eb305SMichal Meloun 	GATE(VIM2_CLK, "vim2_clk", "clk_m", X(11)),
360ef2ee5d0SMichal Meloun 	/* GATE(EMC_DLL, "emc_dll", "pc_emc_dll", X(14)), */
361ef2ee5d0SMichal Meloun 	GATE(HDMI_AUDIO, "hdmi_audio", "pc_hdmi_audio", X(16)),
362ef2ee5d0SMichal Meloun 	GATE(CLK72MHZ, "clk72mhz", "pc_clk72mhz", X(17)),
363ef2ee5d0SMichal Meloun 	GATE(VIC03, "vic", "pc_vic", X(18)),
364ef2ee5d0SMichal Meloun 	GATE(ADX1, "adx1", "pc_adx1", X(20)),
365ef2ee5d0SMichal Meloun 	GATE(DPAUX, "dpaux", "clk_m", X(21)),
366ef2ee5d0SMichal Meloun 	GATE(SOR0_LVDS, "sor0", "pc_sor0", X(22)),
367ef2ee5d0SMichal Meloun 	GATE(GPU, "gpu", "osc_div_clk", X(24)),
368ef2ee5d0SMichal Meloun 	GATE(AMX1, "amx1", "pc_amx1", X(26)),
369ef2ee5d0SMichal Meloun };
370ef2ee5d0SMichal Meloun 
371ef2ee5d0SMichal Meloun /* Peripheral clock clock */
372ef2ee5d0SMichal Meloun #define	DCF_HAVE_MUX		0x0100 /* Block with multipexor */
373ef2ee5d0SMichal Meloun #define	DCF_HAVE_ENA		0x0200 /* Block with enable bit */
374ef2ee5d0SMichal Meloun #define	DCF_HAVE_DIV		0x0400 /* Block with divider */
375ef2ee5d0SMichal Meloun 
3766f1eb305SMichal Meloun /* Mark block with additional bits / functionality. */
377ef2ee5d0SMichal Meloun #define	DCF_IS_MASK		0x00FF
378ef2ee5d0SMichal Meloun #define	DCF_IS_UART		0x0001
379ef2ee5d0SMichal Meloun #define	DCF_IS_VI		0x0002
380ef2ee5d0SMichal Meloun #define	DCF_IS_HOST1X		0x0003
381ef2ee5d0SMichal Meloun #define	DCF_IS_XUSB_SS		0x0004
382ef2ee5d0SMichal Meloun #define	DCF_IS_EMC_DLL		0x0005
3836f1eb305SMichal Meloun #define	DCF_IS_SATA		0x0006
384ef2ee5d0SMichal Meloun #define	DCF_IS_VIC		0x0007
385ef2ee5d0SMichal Meloun #define	DCF_IS_AUDIO		0x0008
386ef2ee5d0SMichal Meloun #define	DCF_IS_SOR0		0x0009
3876f1eb305SMichal Meloun #define	DCF_IS_EMC		0x000A
388ef2ee5d0SMichal Meloun 
389ef2ee5d0SMichal Meloun /* Basic pheripheral clock */
390ef2ee5d0SMichal Meloun #define	PER_CLK(_id, cn, pl, r, diw, fiw, f)				\
391ef2ee5d0SMichal Meloun {									\
392ef2ee5d0SMichal Meloun 	.clkdef.id = _id,						\
393ef2ee5d0SMichal Meloun 	.clkdef.name = cn,						\
394ef2ee5d0SMichal Meloun 	.clkdef.parent_names = pl,					\
395ef2ee5d0SMichal Meloun 	.clkdef.parent_cnt = nitems(pl),				\
396ef2ee5d0SMichal Meloun 	.clkdef.flags = CLK_NODE_STATIC_STRINGS,			\
397ef2ee5d0SMichal Meloun 	.base_reg = r,							\
398ef2ee5d0SMichal Meloun 	.div_width = diw,						\
399ef2ee5d0SMichal Meloun 	.div_f_width = fiw,						\
400ef2ee5d0SMichal Meloun 	.flags = f,							\
401ef2ee5d0SMichal Meloun }
402ef2ee5d0SMichal Meloun 
403ef2ee5d0SMichal Meloun /* Mux with fractional 8.1 divider. */
4047961a970SMichal Meloun #define	CLK_8_1(id, cn, pl, r,  f)					\
4057961a970SMichal Meloun 	PER_CLK(id, cn, pl, r,  8, 1, (f) | DCF_HAVE_MUX | DCF_HAVE_DIV)
4067961a970SMichal Meloun 
407ef2ee5d0SMichal Meloun /* Mux with fractional 16.1 divider. */
4087961a970SMichal Meloun #define	CLK16_1(id, cn, pl, r,  f)					\
4097961a970SMichal Meloun 	PER_CLK(id, cn, pl, r,  16, 1, (f) | DCF_HAVE_MUX | DCF_HAVE_DIV)
410ef2ee5d0SMichal Meloun /* Mux with integer 16bits divider. */
4117961a970SMichal Meloun #define	CLK16_0(id, cn, pl, r,  f)					\
4127961a970SMichal Meloun 	PER_CLK(id, cn, pl, r,  16, 0, (f) | DCF_HAVE_MUX | DCF_HAVE_DIV)
413ef2ee5d0SMichal Meloun /* Mux wihout divider. */
4147961a970SMichal Meloun #define	CLK_0_0(id, cn, pl, r,  f)					\
4157961a970SMichal Meloun 	PER_CLK(id, cn, pl, r,  0, 0, (f) | DCF_HAVE_MUX)
416ef2ee5d0SMichal Meloun 
417ef2ee5d0SMichal Meloun static struct periph_def periph_def[] = {
4187961a970SMichal Meloun 	CLK_8_1(0, "pc_i2s1", mux_a_N_audio1_N_p_N_clkm, CLK_SOURCE_I2S1, DCF_HAVE_ENA),
4197961a970SMichal Meloun 	CLK_8_1(0, "pc_i2s2", mux_a_N_audio2_N_p_N_clkm, CLK_SOURCE_I2S2, DCF_HAVE_ENA),
4207961a970SMichal Meloun 	CLK_8_1(0, "pc_spdif_out", mux_a_N_audio_N_p_N_clkm, CLK_SOURCE_SPDIF_OUT, 0),
4217961a970SMichal Meloun 	CLK_8_1(0, "pc_spdif_in", mux_p_c2_c_c3_m, CLK_SOURCE_SPDIF_IN, 0),
4227961a970SMichal Meloun 	CLK_8_1(0, "pc_pwm", mux_p_c2_c_c3_clks_N_clkm, CLK_SOURCE_PWM, 0),
4237961a970SMichal Meloun 	CLK_8_1(0, "pc_spi2", mux_p_c2_c_c3_m_N_clkm, CLK_SOURCE_SPI2, 0),
4247961a970SMichal Meloun 	CLK_8_1(0, "pc_spi3", mux_p_c2_c_c3_m_N_clkm, CLK_SOURCE_SPI3, 0),
4257961a970SMichal Meloun 	CLK16_0(0, "pc_i2c5", mux_p_c2_c_c3_m_N_clkm, CLK_SOURCE_I2C5, 0),
4267961a970SMichal Meloun 	CLK16_0(0, "pc_i2c1", mux_p_c2_c_c3_m_N_clkm, CLK_SOURCE_I2C1, 0),
4277961a970SMichal Meloun 	CLK_8_1(0, "pc_spi1", mux_p_c2_c_c3_m_N_clkm, CLK_SOURCE_SPI1, 0),
4287961a970SMichal Meloun 	CLK_0_0(0, "pc_disp1", mux_p_m_d_a_c_d2_clkm, CLK_SOURCE_DISP1, 0),
4297961a970SMichal Meloun 	CLK_0_0(0, "pc_disp2", mux_p_m_d_a_c_d2_clkm, CLK_SOURCE_DISP2, 0),
4307961a970SMichal Meloun 	CLK_8_1(0, "pc_isp", mux_m_c_p_a_c2_c3_clkm_c4, CLK_SOURCE_ISP, 0),
4317961a970SMichal Meloun 	CLK_8_1(0, "pc_vi", mux_m_c2_c_c3_p_N_a_c4, CLK_SOURCE_VI, DCF_IS_VI),
4327961a970SMichal Meloun 	CLK_8_1(0, "pc_sdmmc1", mux_p_c2_c_c3_m_e_clkm, CLK_SOURCE_SDMMC1, 0),
4337961a970SMichal Meloun 	CLK_8_1(0, "pc_sdmmc2", mux_p_c2_c_c3_m_e_clkm, CLK_SOURCE_SDMMC2, 0),
4347961a970SMichal Meloun 	CLK_8_1(0, "pc_sdmmc4", mux_p_c2_c_c3_m_e_clkm, CLK_SOURCE_SDMMC4, 0),
4357961a970SMichal Meloun 	CLK_8_1(0, "pc_vfir", mux_p_c2_c_c3_m_N_clkm, CLK_SOURCE_VFIR, 0),
4367961a970SMichal Meloun 	CLK_8_1(0, "pc_hsi", mux_p_c2_c_c3_m_N_clkm, CLK_SOURCE_HSI, 0),
4377961a970SMichal Meloun 	CLK16_1(0, "pc_uarta", mux_p_c2_c_c3_m_N_clkm, CLK_SOURCE_UARTA, DCF_IS_UART),
4387961a970SMichal Meloun 	CLK16_1(0, "pc_uartb", mux_p_c2_c_c3_m_N_clkm, CLK_SOURCE_UARTB, DCF_IS_UART),
4397961a970SMichal Meloun 	CLK_8_1(0, "pc_host1x", mux_p_c2_c_c3_m_N_clkm, CLK_SOURCE_HOST1X, DCF_IS_HOST1X),
4407961a970SMichal Meloun 	CLK_8_1(0, "pc_hdmi", mux_p_m_d_a_c_d2_clkm, CLK_SOURCE_HDMI, 0),
4417961a970SMichal Meloun 	CLK16_0(0, "pc_i2c2", mux_p_c2_c_c3_m_N_clkm, CLK_SOURCE_I2C2, 0),
4426f1eb305SMichal Meloun 	CLK_8_1(0, "pc_emc_2x", mux_m_c_p_clkm_mud_c2_c3_cud, CLK_SOURCE_EMC, DCF_IS_EMC),
4437961a970SMichal Meloun 	CLK16_1(0, "pc_uartc", mux_p_c2_c_c3_m_N_clkm, CLK_SOURCE_UARTC, DCF_IS_UART),
4447961a970SMichal Meloun 	CLK_8_1(0, "pc_vi_sensor", mux_m_c2_c_c3_p_N_a, CLK_SOURCE_VI_SENSOR, 0),
4457961a970SMichal Meloun 	CLK_8_1(0, "pc_spi4", mux_p_c2_c_c3_m_N_clkm, CLK_SOURCE_SPI4, 0),
4467961a970SMichal Meloun 	CLK16_0(0, "pc_i2c3", mux_p_c2_c_c3_m_N_clkm, CLK_SOURCE_I2C3, 0),
4477961a970SMichal Meloun 	CLK_8_1(0, "pc_sdmmc3", mux_p_c2_c_c3_m_e_clkm, CLK_SOURCE_SDMMC3, 0),
4487961a970SMichal Meloun 	CLK16_1(0, "pc_uartd", mux_p_c2_c_c3_m_N_clkm, CLK_SOURCE_UARTD, DCF_IS_UART),
4497961a970SMichal Meloun 	CLK_8_1(0, "pc_vde", mux_p_c2_c_c3_m_N_clkm, CLK_SOURCE_VDE, 0),
4507961a970SMichal Meloun 	CLK_8_1(0, "pc_owr", mux_p_c2_c_c3_m_N_clkm, CLK_SOURCE_OWR, 0),
4517961a970SMichal Meloun 	CLK_8_1(0, "pc_snor", mux_p_c2_c_c3_m_N_clkm, CLK_SOURCE_NOR, 0),
4527961a970SMichal Meloun 	CLK_8_1(0, "pc_csite", mux_p_c2_c_c3_m_N_clkm, CLK_SOURCE_CSITE, 0),
4537961a970SMichal Meloun 	CLK_8_1(0, "pc_i2s0", mux_a_N_audio0_N_p_N_clkm, CLK_SOURCE_I2S0, 0),
454ef2ee5d0SMichal Meloun /* DTV xxx */
4557961a970SMichal Meloun 	CLK_8_1(0, "pc_msenc", mux_m_c2_c_c3_p_N_a, CLK_SOURCE_MSENC, 0),
4567961a970SMichal Meloun 	CLK_8_1(0, "pc_tsec", mux_p_c2_c_c3_m_a_clkm, CLK_SOURCE_TSEC, 0),
457ef2ee5d0SMichal Meloun /* SPARE2 */
458ef2ee5d0SMichal Meloun 
4597961a970SMichal Meloun 	CLK_8_1(0, "pc_mselect", mux_p_c2_c_c3_m_clks_clkm, CLK_SOURCE_MSELECT, 0),
4607961a970SMichal Meloun 	CLK_8_1(0, "pc_tsensor", mux_p_c2_c_c3_clkm_N_clks, CLK_SOURCE_TSENSOR, 0),
4617961a970SMichal Meloun 	CLK_8_1(0, "pc_i2s3", mux_a_N_audio3_N_p_N_clkm, CLK_SOURCE_I2S3, DCF_HAVE_ENA),
4627961a970SMichal Meloun 	CLK_8_1(0, "pc_i2s4", mux_a_N_audio4_N_p_N_clkm, CLK_SOURCE_I2S4, DCF_HAVE_ENA),
4637961a970SMichal Meloun 	CLK16_0(0, "pc_i2c4", mux_p_c2_c_c3_m_N_clkm, CLK_SOURCE_I2C4, 0),
4647961a970SMichal Meloun 	CLK_8_1(0, "pc_spi5", mux_p_c2_c_c3_m_N_clkm, CLK_SOURCE_SPI5, 0),
4657961a970SMichal Meloun 	CLK_8_1(0, "pc_spi6", mux_p_c2_c_c3_m_N_clkm, CLK_SOURCE_SPI6, 0),
4667961a970SMichal Meloun 	CLK_8_1(0, "pc_audio", mux_sep_audio, CLK_SOURCE_AUDIO, DCF_IS_AUDIO),
4677961a970SMichal Meloun 	CLK_8_1(0, "pc_dam0", mux_sep_audio, CLK_SOURCE_DAM0, DCF_IS_AUDIO),
4687961a970SMichal Meloun 	CLK_8_1(0, "pc_dam1", mux_sep_audio, CLK_SOURCE_DAM1, DCF_IS_AUDIO),
4697961a970SMichal Meloun 	CLK_8_1(0, "pc_dam2",  mux_sep_audio, CLK_SOURCE_DAM2, DCF_IS_AUDIO),
4707961a970SMichal Meloun 	CLK_8_1(0, "pc_hda2codec_2x", mux_p_c2_c_c3_m_N_clkm, CLK_SOURCE_HDA2CODEC_2X, 0),
4717961a970SMichal Meloun 	CLK_8_1(0, "pc_actmon", mux_p_c2_c_c3_clks_N_clkm, CLK_SOURCE_ACTMON, 0),
4727961a970SMichal Meloun 	CLK_8_1(0, "pc_extperiph1", mux_a_clks_p_clkm_e, CLK_SOURCE_EXTPERIPH1, 0),
4737961a970SMichal Meloun 	CLK_8_1(0, "pc_extperiph2", mux_a_clks_p_clkm_e, CLK_SOURCE_EXTPERIPH2,  0),
4747961a970SMichal Meloun 	CLK_8_1(0, "pc_extperiph3", mux_a_clks_p_clkm_e, CLK_SOURCE_EXTPERIPH3, 0),
4757961a970SMichal Meloun 	CLK_8_1(0, "pc_i2c_slow", mux_p_c2_c_c3_clks_N_clkm, CLK_SOURCE_I2C_SLOW, 0),
476ef2ee5d0SMichal Meloun /* SYS */
4777961a970SMichal Meloun 	CLK_8_1(0, "pc_sor0", mux_p_m_d_a_c_d2_clkm,  CLK_SOURCE_SOR0, DCF_IS_SOR0),
4787961a970SMichal Meloun 	CLK_8_1(0, "pc_sata_oob", mux_p_N_c_N_m_N_clkm, CLK_SOURCE_SATA_OOB, 0),
4796f1eb305SMichal Meloun 	CLK_8_1(0, "pc_sata", mux_p_N_c_N_m_N_clkm, CLK_SOURCE_SATA, DCF_IS_SATA),
4807961a970SMichal Meloun 	CLK_8_1(0, "pc_hda", mux_p_c2_c_c3_m_N_clkm, CLK_SOURCE_HDA, 0),
4817961a970SMichal Meloun 	CLK_8_1(TEGRA124_CLK_XUSB_HOST_SRC,
4827961a970SMichal Meloun 		   "pc_xusb_core_host", mux_clkm_p_c2_c_c3_refre, CLK_SOURCE_XUSB_CORE_HOST, 0),
4837961a970SMichal Meloun 	CLK_8_1(TEGRA124_CLK_XUSB_FALCON_SRC,
4847961a970SMichal Meloun 		   "pc_xusb_falcon", mux_clkm_p_c2_c_c3_refre, CLK_SOURCE_XUSB_FALCON, 0),
4857961a970SMichal Meloun 	CLK_8_1(TEGRA124_CLK_XUSB_FS_SRC,
4867961a970SMichal Meloun 		   "pc_xusb_fs", mux_clkm_N_u48_N_p_N_u480, CLK_SOURCE_XUSB_FS, 0),
4877961a970SMichal Meloun 	CLK_8_1(TEGRA124_CLK_XUSB_DEV_SRC,
4887961a970SMichal Meloun 		   "pc_xusb_core_dev", mux_clkm_p_c2_c_c3_refre, CLK_SOURCE_XUSB_CORE_DEV, 0),
4897961a970SMichal Meloun 	CLK_8_1(TEGRA124_CLK_XUSB_SS_SRC,
4907961a970SMichal Meloun 		   "pc_xusb_ss", mux_clkm_refe_clks_u480_c_c2_c3_oscdiv, CLK_SOURCE_XUSB_SS, DCF_IS_XUSB_SS),
4917961a970SMichal Meloun 	CLK_8_1(0, "pc_cilab", mux_p_N_c_N_N_N_clkm, CLK_SOURCE_CILAB, 0),
4927961a970SMichal Meloun 	CLK_8_1(0, "pc_cilcd", mux_p_N_c_N_N_N_clkm, CLK_SOURCE_CILCD, 0),
4937961a970SMichal Meloun 	CLK_8_1(0, "pc_cile", mux_p_N_c_N_N_N_clkm, CLK_SOURCE_CILE, 0),
4947961a970SMichal Meloun 	CLK_8_1(0, "pc_dsia_lp", mux_p_N_c_N_N_N_clkm, CLK_SOURCE_DSIA_LP, 0),
4957961a970SMichal Meloun 	CLK_8_1(0, "pc_dsib_lp", mux_p_N_c_N_N_N_clkm, CLK_SOURCE_DSIB_LP, 0),
4967961a970SMichal Meloun 	CLK_8_1(0, "pc_entropy", mux_p_clkm_clks_E, CLK_SOURCE_ENTROPY, 0),
4977961a970SMichal Meloun 	CLK_8_1(0, "pc_dvfs_ref", mux_p_c2_c_c3_m_N_clkm, CLK_SOURCE_DVFS_REF, DCF_HAVE_ENA),
4987961a970SMichal Meloun 	CLK_8_1(0, "pc_dvfs_soc", mux_p_c2_c_c3_m_N_clkm, CLK_SOURCE_DVFS_SOC, DCF_HAVE_ENA),
4997961a970SMichal Meloun 	CLK_8_1(0, "pc_traceclkin", mux_p_c2_c_c3_m_N_clkm, CLK_SOURCE_TRACECLKIN, 0),
5007961a970SMichal Meloun 	CLK_8_1(0, "pc_adx", mux_a_c2_c_c3_p_N_clkm, CLK_SOURCE_ADX, DCF_HAVE_ENA),
5017961a970SMichal Meloun 	CLK_8_1(0, "pc_amx", mux_a_c2_c_c3_p_N_clkm, CLK_SOURCE_AMX, DCF_HAVE_ENA),
5027961a970SMichal Meloun 	CLK_8_1(0, "pc_emc_latency", mux_m_c_p_clkm_mud_c2_c3, CLK_SOURCE_EMC_LATENCY, 0),
5037961a970SMichal Meloun 	CLK_8_1(0, "pc_soc_therm", mux_m_c_p_a_c2_c3, CLK_SOURCE_SOC_THERM, 0),
5047961a970SMichal Meloun 	CLK_8_1(0, "pc_vi_sensor2", mux_m_c2_c_c3_p_N_a, CLK_SOURCE_VI_SENSOR2, 0),
5057961a970SMichal Meloun 	CLK16_0(0, "pc_i2c6", mux_p_c2_c_c3_m_N_clkm, CLK_SOURCE_I2C6, 0),
5067961a970SMichal Meloun 	CLK_8_1(0, "pc_emc_dll", mux_m_c_p_clkm_mud_c2_c3, CLK_SOURCE_EMC_DLL, DCF_IS_EMC_DLL),
5077961a970SMichal Meloun 	CLK_8_1(0, "pc_hdmi_audio", mux_p_c_c2_clkm, CLK_SOURCE_HDMI_AUDIO, 0),
5087961a970SMichal Meloun 	CLK_8_1(0, "pc_clk72mhz", mux_p_c_c2_clkm, CLK_SOURCE_CLK72MHZ, 0),
5097961a970SMichal Meloun 	CLK_8_1(0, "pc_adx1", mux_a_c2_c_c3_p_N_clkm, CLK_SOURCE_ADX1, DCF_HAVE_ENA),
5107961a970SMichal Meloun 	CLK_8_1(0, "pc_amx1", mux_a_c2_c_c3_p_N_clkm, CLK_SOURCE_AMX1, DCF_HAVE_ENA),
5117961a970SMichal Meloun 	CLK_8_1(0, "pc_vic", mux_m_c_p_a_c2_c3_clkm, CLK_SOURCE_VIC, DCF_IS_VIC),
512ef2ee5d0SMichal Meloun };
513ef2ee5d0SMichal Meloun 
514ef2ee5d0SMichal Meloun static int periph_init(struct clknode *clk, device_t dev);
515ef2ee5d0SMichal Meloun static int periph_recalc(struct clknode *clk, uint64_t *freq);
516ef2ee5d0SMichal Meloun static int periph_set_freq(struct clknode *clk, uint64_t fin,
517ef2ee5d0SMichal Meloun     uint64_t *fout, int flags, int *stop);
518ef2ee5d0SMichal Meloun static int periph_set_mux(struct clknode *clk, int idx);
519ef2ee5d0SMichal Meloun 
520ef2ee5d0SMichal Meloun struct periph_sc {
521ef2ee5d0SMichal Meloun 	device_t		clkdev;
522ef2ee5d0SMichal Meloun 	uint32_t		base_reg;
523ef2ee5d0SMichal Meloun 	uint32_t		div_shift;
524ef2ee5d0SMichal Meloun 	uint32_t		div_width;
525ef2ee5d0SMichal Meloun 	uint32_t		div_mask;
526ef2ee5d0SMichal Meloun 	uint32_t		div_f_width;
527ef2ee5d0SMichal Meloun 	uint32_t		div_f_mask;
528ef2ee5d0SMichal Meloun 	uint32_t		flags;
529ef2ee5d0SMichal Meloun 
530ef2ee5d0SMichal Meloun 	uint32_t		divider;
531ef2ee5d0SMichal Meloun 	int 			mux;
532ef2ee5d0SMichal Meloun };
533ef2ee5d0SMichal Meloun 
534ef2ee5d0SMichal Meloun static clknode_method_t periph_methods[] = {
535ef2ee5d0SMichal Meloun 	/* Device interface */
536ef2ee5d0SMichal Meloun 	CLKNODEMETHOD(clknode_init,		periph_init),
537ef2ee5d0SMichal Meloun 	CLKNODEMETHOD(clknode_recalc_freq,	periph_recalc),
538ef2ee5d0SMichal Meloun 	CLKNODEMETHOD(clknode_set_freq,		periph_set_freq),
539ef2ee5d0SMichal Meloun 	CLKNODEMETHOD(clknode_set_mux, 		periph_set_mux),
540ef2ee5d0SMichal Meloun 	CLKNODEMETHOD_END
541ef2ee5d0SMichal Meloun };
542ef2ee5d0SMichal Meloun DEFINE_CLASS_1(tegra124_periph, tegra124_periph_class, periph_methods,
543ef2ee5d0SMichal Meloun    sizeof(struct periph_sc), clknode_class);
5447961a970SMichal Meloun 
545ef2ee5d0SMichal Meloun static int
periph_init(struct clknode * clk,device_t dev)546ef2ee5d0SMichal Meloun periph_init(struct clknode *clk, device_t dev)
547ef2ee5d0SMichal Meloun {
548ef2ee5d0SMichal Meloun 	struct periph_sc *sc;
549ef2ee5d0SMichal Meloun 	uint32_t reg;
550ef2ee5d0SMichal Meloun 	sc = clknode_get_softc(clk);
551ef2ee5d0SMichal Meloun 
552ef2ee5d0SMichal Meloun 	DEVICE_LOCK(sc);
553ef2ee5d0SMichal Meloun 	if (sc->flags & DCF_HAVE_ENA)
554ef2ee5d0SMichal Meloun 		MD4(sc, sc->base_reg, PERLCK_ENA_MASK, PERLCK_ENA_MASK);
555ef2ee5d0SMichal Meloun 
556ef2ee5d0SMichal Meloun 	RD4(sc, sc->base_reg, &reg);
557ef2ee5d0SMichal Meloun 	DEVICE_UNLOCK(sc);
558ef2ee5d0SMichal Meloun 
559ef2ee5d0SMichal Meloun 	/* Stnadard mux. */
560ef2ee5d0SMichal Meloun 	if (sc->flags & DCF_HAVE_MUX)
561ef2ee5d0SMichal Meloun 		sc->mux = (reg >> PERLCK_MUX_SHIFT) & PERLCK_MUX_MASK;
562ef2ee5d0SMichal Meloun 	else
563ef2ee5d0SMichal Meloun 		sc->mux = 0;
564ef2ee5d0SMichal Meloun 	if (sc->flags & DCF_HAVE_DIV)
565ef2ee5d0SMichal Meloun 		sc->divider = (reg & sc->div_mask) + 2;
566ef2ee5d0SMichal Meloun 	else
567ef2ee5d0SMichal Meloun 		sc->divider = 1;
568ef2ee5d0SMichal Meloun 	if ((sc->flags & DCF_IS_MASK) == DCF_IS_UART) {
569ef2ee5d0SMichal Meloun 		if (!(reg & PERLCK_UDIV_DIS))
570ef2ee5d0SMichal Meloun 			sc->divider = 2;
571ef2ee5d0SMichal Meloun 	}
572ef2ee5d0SMichal Meloun 
573ef2ee5d0SMichal Meloun 	/* AUDIO MUX */
574ef2ee5d0SMichal Meloun 	if ((sc->flags & DCF_IS_MASK) == DCF_IS_AUDIO) {
575ef2ee5d0SMichal Meloun 		if (!(reg & PERLCK_AMUX_DIS) && (sc->mux == 7)) {
576ef2ee5d0SMichal Meloun 			sc->mux = 8 +
577ef2ee5d0SMichal Meloun 			    ((reg >> PERLCK_AMUX_SHIFT) & PERLCK_MUX_MASK);
578ef2ee5d0SMichal Meloun 		}
579ef2ee5d0SMichal Meloun 	}
580ef2ee5d0SMichal Meloun 	clknode_init_parent_idx(clk, sc->mux);
581ef2ee5d0SMichal Meloun 	return(0);
582ef2ee5d0SMichal Meloun }
583ef2ee5d0SMichal Meloun 
584ef2ee5d0SMichal Meloun static int
periph_set_mux(struct clknode * clk,int idx)585ef2ee5d0SMichal Meloun periph_set_mux(struct clknode *clk, int idx)
586ef2ee5d0SMichal Meloun {
587ef2ee5d0SMichal Meloun 	struct periph_sc *sc;
588ef2ee5d0SMichal Meloun 	uint32_t reg;
589ef2ee5d0SMichal Meloun 
590ef2ee5d0SMichal Meloun 	sc = clknode_get_softc(clk);
591ef2ee5d0SMichal Meloun 	if (!(sc->flags & DCF_HAVE_MUX))
592ef2ee5d0SMichal Meloun 		return (ENXIO);
593ef2ee5d0SMichal Meloun 
594ef2ee5d0SMichal Meloun 	sc->mux = idx;
595ef2ee5d0SMichal Meloun 	DEVICE_LOCK(sc);
596ef2ee5d0SMichal Meloun 	RD4(sc, sc->base_reg, &reg);
597ef2ee5d0SMichal Meloun 	reg &= ~(PERLCK_MUX_MASK << PERLCK_MUX_SHIFT);
598ef2ee5d0SMichal Meloun 	if ((sc->flags & DCF_IS_MASK) == DCF_IS_AUDIO) {
599ef2ee5d0SMichal Meloun 		reg &= ~PERLCK_AMUX_DIS;
600ef2ee5d0SMichal Meloun 		reg &= ~(PERLCK_MUX_MASK << PERLCK_AMUX_SHIFT);
601ef2ee5d0SMichal Meloun 
602ef2ee5d0SMichal Meloun 		if (idx <= 7) {
603ef2ee5d0SMichal Meloun 			reg |= idx << PERLCK_MUX_SHIFT;
604ef2ee5d0SMichal Meloun 		} else {
605ef2ee5d0SMichal Meloun 			reg |= 7 << PERLCK_MUX_SHIFT;
606ef2ee5d0SMichal Meloun 			reg |= (idx - 8) << PERLCK_AMUX_SHIFT;
607ef2ee5d0SMichal Meloun 		}
608ef2ee5d0SMichal Meloun 	} else {
609ef2ee5d0SMichal Meloun 		reg |= idx << PERLCK_MUX_SHIFT;
610ef2ee5d0SMichal Meloun 	}
611ef2ee5d0SMichal Meloun 	WR4(sc, sc->base_reg, reg);
612ef2ee5d0SMichal Meloun 	DEVICE_UNLOCK(sc);
613ef2ee5d0SMichal Meloun 
614ef2ee5d0SMichal Meloun 	return(0);
615ef2ee5d0SMichal Meloun }
616ef2ee5d0SMichal Meloun 
617ef2ee5d0SMichal Meloun static int
periph_recalc(struct clknode * clk,uint64_t * freq)618ef2ee5d0SMichal Meloun periph_recalc(struct clknode *clk, uint64_t *freq)
619ef2ee5d0SMichal Meloun {
620ef2ee5d0SMichal Meloun 	struct periph_sc *sc;
621ef2ee5d0SMichal Meloun 	uint32_t reg;
622ef2ee5d0SMichal Meloun 
623ef2ee5d0SMichal Meloun 	sc = clknode_get_softc(clk);
624ef2ee5d0SMichal Meloun 
625ef2ee5d0SMichal Meloun 	if (sc->flags & DCF_HAVE_DIV) {
626ef2ee5d0SMichal Meloun 		DEVICE_LOCK(sc);
627ef2ee5d0SMichal Meloun 		RD4(sc, sc->base_reg, &reg);
628ef2ee5d0SMichal Meloun 		DEVICE_UNLOCK(sc);
629ef2ee5d0SMichal Meloun 		*freq = (*freq << sc->div_f_width) / sc->divider;
630ef2ee5d0SMichal Meloun 	}
631ef2ee5d0SMichal Meloun 	return (0);
632ef2ee5d0SMichal Meloun }
633ef2ee5d0SMichal Meloun 
634ef2ee5d0SMichal Meloun static int
periph_set_freq(struct clknode * clk,uint64_t fin,uint64_t * fout,int flags,int * stop)635ef2ee5d0SMichal Meloun periph_set_freq(struct clknode *clk, uint64_t fin, uint64_t *fout,
636ef2ee5d0SMichal Meloun    int flags, int *stop)
637ef2ee5d0SMichal Meloun {
638ef2ee5d0SMichal Meloun 	struct periph_sc *sc;
639ef2ee5d0SMichal Meloun 	uint64_t tmp, divider;
640ef2ee5d0SMichal Meloun 
641ef2ee5d0SMichal Meloun 	sc = clknode_get_softc(clk);
642ef2ee5d0SMichal Meloun 	if (!(sc->flags & DCF_HAVE_DIV)) {
643ef2ee5d0SMichal Meloun 		*stop = 0;
644ef2ee5d0SMichal Meloun 		return (0);
645ef2ee5d0SMichal Meloun 	}
646ef2ee5d0SMichal Meloun 
647ef2ee5d0SMichal Meloun 	tmp = fin << sc->div_f_width;
648ef2ee5d0SMichal Meloun 	divider = tmp / *fout;
649ef2ee5d0SMichal Meloun 	if ((tmp % *fout) != 0)
650ef2ee5d0SMichal Meloun 		divider++;
651ef2ee5d0SMichal Meloun 
652ef2ee5d0SMichal Meloun 	if (divider < (1 << sc->div_f_width))
6537961a970SMichal Meloun 		 divider = 1 << (sc->div_f_width - 1);
654ef2ee5d0SMichal Meloun 
6557961a970SMichal Meloun 	if (flags & CLK_SET_DRYRUN) {
6567961a970SMichal Meloun 		if (((flags & (CLK_SET_ROUND_UP | CLK_SET_ROUND_DOWN)) == 0) &&
657ef2ee5d0SMichal Meloun 		    (*fout != (tmp / divider)))
658ef2ee5d0SMichal Meloun 			return (ERANGE);
6597961a970SMichal Meloun 	} else {
660ef2ee5d0SMichal Meloun 		DEVICE_LOCK(sc);
661ef2ee5d0SMichal Meloun 		MD4(sc, sc->base_reg, sc->div_mask,
662ef2ee5d0SMichal Meloun 		    (divider - (1 << sc->div_f_width)));
663ef2ee5d0SMichal Meloun 		DEVICE_UNLOCK(sc);
664ef2ee5d0SMichal Meloun 		sc->divider = divider;
665ef2ee5d0SMichal Meloun 	}
666ef2ee5d0SMichal Meloun 	*fout = tmp / divider;
667ef2ee5d0SMichal Meloun 	*stop = 1;
668ef2ee5d0SMichal Meloun 	return (0);
669ef2ee5d0SMichal Meloun }
670ef2ee5d0SMichal Meloun 
671ef2ee5d0SMichal Meloun static int
periph_register(struct clkdom * clkdom,struct periph_def * clkdef)672ef2ee5d0SMichal Meloun periph_register(struct clkdom *clkdom, struct periph_def *clkdef)
673ef2ee5d0SMichal Meloun {
674ef2ee5d0SMichal Meloun 	struct clknode *clk;
675ef2ee5d0SMichal Meloun 	struct periph_sc *sc;
676ef2ee5d0SMichal Meloun 
677ef2ee5d0SMichal Meloun 	clk = clknode_create(clkdom, &tegra124_periph_class, &clkdef->clkdef);
678ef2ee5d0SMichal Meloun 	if (clk == NULL)
679ef2ee5d0SMichal Meloun 		return (1);
680ef2ee5d0SMichal Meloun 
681ef2ee5d0SMichal Meloun 	sc = clknode_get_softc(clk);
682ef2ee5d0SMichal Meloun 	sc->clkdev = clknode_get_device(clk);
683ef2ee5d0SMichal Meloun 	sc->base_reg = clkdef->base_reg;
684ef2ee5d0SMichal Meloun 	sc->div_width = clkdef->div_width;
685ef2ee5d0SMichal Meloun 	sc->div_mask = (1 <<clkdef->div_width) - 1;
686ef2ee5d0SMichal Meloun 	sc->div_f_width = clkdef->div_f_width;
687ef2ee5d0SMichal Meloun 	sc->div_f_mask = (1 <<clkdef->div_f_width) - 1;
688ef2ee5d0SMichal Meloun 	sc->flags = clkdef->flags;
689ef2ee5d0SMichal Meloun 
690ef2ee5d0SMichal Meloun 	clknode_register(clkdom, clk);
691ef2ee5d0SMichal Meloun 	return (0);
692ef2ee5d0SMichal Meloun }
693ef2ee5d0SMichal Meloun 
694ef2ee5d0SMichal Meloun /* -------------------------------------------------------------------------- */
695ef2ee5d0SMichal Meloun static int pgate_init(struct clknode *clk, device_t dev);
696ef2ee5d0SMichal Meloun static int pgate_set_gate(struct clknode *clk, bool enable);
697be01656fSMichal Meloun static int pgate_get_gate(struct clknode *clk, bool *enableD);
698ef2ee5d0SMichal Meloun 
699ef2ee5d0SMichal Meloun struct pgate_sc {
700ef2ee5d0SMichal Meloun 	device_t		clkdev;
701ef2ee5d0SMichal Meloun 	uint32_t		idx;
702ef2ee5d0SMichal Meloun 	uint32_t		flags;
703ef2ee5d0SMichal Meloun 	uint32_t		enabled;
704ef2ee5d0SMichal Meloun 
705ef2ee5d0SMichal Meloun };
706ef2ee5d0SMichal Meloun 
707ef2ee5d0SMichal Meloun static clknode_method_t pgate_methods[] = {
708ef2ee5d0SMichal Meloun 	/* Device interface */
709ef2ee5d0SMichal Meloun 	CLKNODEMETHOD(clknode_init,		pgate_init),
710ef2ee5d0SMichal Meloun 	CLKNODEMETHOD(clknode_set_gate,		pgate_set_gate),
711be01656fSMichal Meloun 	CLKNODEMETHOD(clknode_get_gate,		pgate_get_gate),
712ef2ee5d0SMichal Meloun 	CLKNODEMETHOD_END
713ef2ee5d0SMichal Meloun };
714ef2ee5d0SMichal Meloun DEFINE_CLASS_1(tegra124_pgate, tegra124_pgate_class, pgate_methods,
715ef2ee5d0SMichal Meloun    sizeof(struct pgate_sc), clknode_class);
716ef2ee5d0SMichal Meloun 
717ef2ee5d0SMichal Meloun static uint32_t
get_enable_reg(int idx)718ef2ee5d0SMichal Meloun get_enable_reg(int idx)
719ef2ee5d0SMichal Meloun {
7207961a970SMichal Meloun 	KASSERT(idx / 32 < nitems(clk_enable_reg),
721ef2ee5d0SMichal Meloun 	    ("Invalid clock index for enable: %d", idx));
7227961a970SMichal Meloun 	return (clk_enable_reg[idx / 32]);
723ef2ee5d0SMichal Meloun }
724ef2ee5d0SMichal Meloun 
725ef2ee5d0SMichal Meloun static uint32_t
get_reset_reg(int idx)726ef2ee5d0SMichal Meloun get_reset_reg(int idx)
727ef2ee5d0SMichal Meloun {
728ef2ee5d0SMichal Meloun 	KASSERT(idx / 32 < nitems(clk_reset_reg),
729ef2ee5d0SMichal Meloun 	    ("Invalid clock index for reset: %d", idx));
730ef2ee5d0SMichal Meloun 	return (clk_reset_reg[idx / 32]);
731ef2ee5d0SMichal Meloun }
732ef2ee5d0SMichal Meloun 
733ef2ee5d0SMichal Meloun static int
pgate_init(struct clknode * clk,device_t dev)734ef2ee5d0SMichal Meloun pgate_init(struct clknode *clk, device_t dev)
735ef2ee5d0SMichal Meloun {
736ef2ee5d0SMichal Meloun 	struct pgate_sc *sc;
737ef2ee5d0SMichal Meloun 	uint32_t ena_reg, rst_reg, mask;
738ef2ee5d0SMichal Meloun 
739ef2ee5d0SMichal Meloun 	sc = clknode_get_softc(clk);
740ef2ee5d0SMichal Meloun 	mask = 1 << (sc->idx % 32);
741ef2ee5d0SMichal Meloun 
742ef2ee5d0SMichal Meloun 	DEVICE_LOCK(sc);
743ef2ee5d0SMichal Meloun 	RD4(sc, get_enable_reg(sc->idx), &ena_reg);
744ef2ee5d0SMichal Meloun 	RD4(sc, get_reset_reg(sc->idx), &rst_reg);
745ef2ee5d0SMichal Meloun 	DEVICE_UNLOCK(sc);
746ef2ee5d0SMichal Meloun 
747ef2ee5d0SMichal Meloun 	sc->enabled = ena_reg & mask ? 1 : 0;
748ef2ee5d0SMichal Meloun 	clknode_init_parent_idx(clk, 0);
749ef2ee5d0SMichal Meloun 
750ef2ee5d0SMichal Meloun 	return(0);
751ef2ee5d0SMichal Meloun }
752ef2ee5d0SMichal Meloun 
753ef2ee5d0SMichal Meloun static int
pgate_set_gate(struct clknode * clk,bool enable)754ef2ee5d0SMichal Meloun pgate_set_gate(struct clknode *clk, bool enable)
755ef2ee5d0SMichal Meloun {
756ef2ee5d0SMichal Meloun 	struct pgate_sc *sc;
757ef2ee5d0SMichal Meloun 	uint32_t reg, mask, base_reg;
758ef2ee5d0SMichal Meloun 
759ef2ee5d0SMichal Meloun 	sc = clknode_get_softc(clk);
760ef2ee5d0SMichal Meloun 	mask = 1 << (sc->idx % 32);
761ef2ee5d0SMichal Meloun 	sc->enabled = enable;
762ef2ee5d0SMichal Meloun 	base_reg = get_enable_reg(sc->idx);
763ef2ee5d0SMichal Meloun 
764ef2ee5d0SMichal Meloun 	DEVICE_LOCK(sc);
765ef2ee5d0SMichal Meloun 	MD4(sc, base_reg, mask, enable ? mask : 0);
766ef2ee5d0SMichal Meloun 	RD4(sc, base_reg, &reg);
767ef2ee5d0SMichal Meloun 	DEVICE_UNLOCK(sc);
768ef2ee5d0SMichal Meloun 
769ef2ee5d0SMichal Meloun 	DELAY(2);
770ef2ee5d0SMichal Meloun 	return(0);
771ef2ee5d0SMichal Meloun }
772ef2ee5d0SMichal Meloun 
773be01656fSMichal Meloun static int
pgate_get_gate(struct clknode * clk,bool * enabled)774be01656fSMichal Meloun pgate_get_gate(struct clknode *clk, bool *enabled)
775be01656fSMichal Meloun {
776be01656fSMichal Meloun 	struct pgate_sc *sc;
777be01656fSMichal Meloun 	uint32_t reg, mask, base_reg;
778be01656fSMichal Meloun 
779be01656fSMichal Meloun 	sc = clknode_get_softc(clk);
780be01656fSMichal Meloun 	mask = 1 << (sc->idx % 32);
781be01656fSMichal Meloun 	base_reg = get_enable_reg(sc->idx);
782be01656fSMichal Meloun 
783be01656fSMichal Meloun 	DEVICE_LOCK(sc);
784be01656fSMichal Meloun 	RD4(sc, base_reg, &reg);
785be01656fSMichal Meloun 	DEVICE_UNLOCK(sc);
786be01656fSMichal Meloun 	*enabled = reg & mask ? true: false;
787be01656fSMichal Meloun 
788be01656fSMichal Meloun 	return(0);
789be01656fSMichal Meloun }
790ef2ee5d0SMichal Meloun int
tegra124_hwreset_by_idx(struct tegra124_car_softc * sc,intptr_t idx,bool reset)791ef2ee5d0SMichal Meloun tegra124_hwreset_by_idx(struct tegra124_car_softc *sc, intptr_t idx, bool reset)
792ef2ee5d0SMichal Meloun {
793ef2ee5d0SMichal Meloun 	uint32_t reg, mask, reset_reg;
794ef2ee5d0SMichal Meloun 
795ef2ee5d0SMichal Meloun 	mask = 1 << (idx % 32);
796ef2ee5d0SMichal Meloun 	reset_reg = get_reset_reg(idx);
797ef2ee5d0SMichal Meloun 
798ef2ee5d0SMichal Meloun 	CLKDEV_DEVICE_LOCK(sc->dev);
799ef2ee5d0SMichal Meloun 	CLKDEV_MODIFY_4(sc->dev, reset_reg, mask, reset ? mask : 0);
800ef2ee5d0SMichal Meloun 	CLKDEV_READ_4(sc->dev, reset_reg, &reg);
801ef2ee5d0SMichal Meloun 	CLKDEV_DEVICE_UNLOCK(sc->dev);
802ef2ee5d0SMichal Meloun 
803ef2ee5d0SMichal Meloun 	return(0);
804ef2ee5d0SMichal Meloun }
805ef2ee5d0SMichal Meloun 
806ef2ee5d0SMichal Meloun static int
pgate_register(struct clkdom * clkdom,struct pgate_def * clkdef)807ef2ee5d0SMichal Meloun pgate_register(struct clkdom *clkdom, struct pgate_def *clkdef)
808ef2ee5d0SMichal Meloun {
809ef2ee5d0SMichal Meloun 	struct clknode *clk;
810ef2ee5d0SMichal Meloun 	struct pgate_sc *sc;
811ef2ee5d0SMichal Meloun 
812ef2ee5d0SMichal Meloun 	clk = clknode_create(clkdom, &tegra124_pgate_class, &clkdef->clkdef);
813ef2ee5d0SMichal Meloun 	if (clk == NULL)
814ef2ee5d0SMichal Meloun 		return (1);
815ef2ee5d0SMichal Meloun 
816ef2ee5d0SMichal Meloun 	sc = clknode_get_softc(clk);
817ef2ee5d0SMichal Meloun 	sc->clkdev = clknode_get_device(clk);
818ef2ee5d0SMichal Meloun 	sc->idx = clkdef->idx;
819ef2ee5d0SMichal Meloun 	sc->flags = clkdef->flags;
820ef2ee5d0SMichal Meloun 
821ef2ee5d0SMichal Meloun 	clknode_register(clkdom, clk);
822ef2ee5d0SMichal Meloun 	return (0);
823ef2ee5d0SMichal Meloun }
824ef2ee5d0SMichal Meloun 
825ef2ee5d0SMichal Meloun void
tegra124_periph_clock(struct tegra124_car_softc * sc)826ef2ee5d0SMichal Meloun tegra124_periph_clock(struct tegra124_car_softc *sc)
827ef2ee5d0SMichal Meloun {
828ef2ee5d0SMichal Meloun 	int i, rv;
829ef2ee5d0SMichal Meloun 
830ef2ee5d0SMichal Meloun 	for (i = 0; i <  nitems(periph_def); i++) {
831ef2ee5d0SMichal Meloun 		rv = periph_register(sc->clkdom, &periph_def[i]);
832ef2ee5d0SMichal Meloun 		if (rv != 0)
833ef2ee5d0SMichal Meloun 			panic("tegra124_periph_register failed");
834ef2ee5d0SMichal Meloun 	}
835ef2ee5d0SMichal Meloun 	for (i = 0; i <  nitems(pgate_def); i++) {
836ef2ee5d0SMichal Meloun 		rv = pgate_register(sc->clkdom, &pgate_def[i]);
837ef2ee5d0SMichal Meloun 		if (rv != 0)
838ef2ee5d0SMichal Meloun 			panic("tegra124_pgate_register failed");
839ef2ee5d0SMichal Meloun 	}
840ef2ee5d0SMichal Meloun 
841ef2ee5d0SMichal Meloun }
842