1 /*- 2 * Copyright (c) 2014 Andrew Turner 3 * All rights reserved. 4 * 5 * Redistribution and use in source and binary forms, with or without 6 * modification, are permitted provided that the following conditions 7 * are met: 8 * 1. Redistributions of source code must retain the above copyright 9 * notice, this list of conditions and the following disclaimer. 10 * 2. Redistributions in binary form must reproduce the above copyright 11 * notice, this list of conditions and the following disclaimer in the 12 * documentation and/or other materials provided with the distribution. 13 * 14 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND 15 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 16 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 17 * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE 18 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 19 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 20 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 21 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 22 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 23 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 24 * SUCH DAMAGE. 25 * 26 */ 27 28 #define KCSAN_RUNTIME 29 30 #include "opt_platform.h" 31 32 #include <sys/param.h> 33 __FBSDID("$FreeBSD$"); 34 35 #include <vm/vm.h> 36 #include <vm/pmap.h> 37 38 #include <machine/bus.h> 39 40 uint8_t generic_bs_r_1(void *, bus_space_handle_t, bus_size_t); 41 uint16_t generic_bs_r_2(void *, bus_space_handle_t, bus_size_t); 42 uint32_t generic_bs_r_4(void *, bus_space_handle_t, bus_size_t); 43 uint64_t generic_bs_r_8(void *, bus_space_handle_t, bus_size_t); 44 45 void generic_bs_rm_1(void *, bus_space_handle_t, bus_size_t, uint8_t *, 46 bus_size_t); 47 void generic_bs_rm_2(void *, bus_space_handle_t, bus_size_t, uint16_t *, 48 bus_size_t); 49 void generic_bs_rm_4(void *, bus_space_handle_t, bus_size_t, uint32_t *, 50 bus_size_t); 51 void generic_bs_rm_8(void *, bus_space_handle_t, bus_size_t, uint64_t *, 52 bus_size_t); 53 54 void generic_bs_rr_1(void *, bus_space_handle_t, bus_size_t, uint8_t *, 55 bus_size_t); 56 void generic_bs_rr_2(void *, bus_space_handle_t, bus_size_t, uint16_t *, 57 bus_size_t); 58 void generic_bs_rr_4(void *, bus_space_handle_t, bus_size_t, uint32_t *, 59 bus_size_t); 60 void generic_bs_rr_8(void *, bus_space_handle_t, bus_size_t, uint64_t *, 61 bus_size_t); 62 63 void generic_bs_w_1(void *, bus_space_handle_t, bus_size_t, uint8_t); 64 void generic_bs_w_2(void *, bus_space_handle_t, bus_size_t, uint16_t); 65 void generic_bs_w_4(void *, bus_space_handle_t, bus_size_t, uint32_t); 66 void generic_bs_w_8(void *, bus_space_handle_t, bus_size_t, uint64_t); 67 68 void generic_bs_wm_1(void *, bus_space_handle_t, bus_size_t, const uint8_t *, 69 bus_size_t); 70 void generic_bs_wm_2(void *, bus_space_handle_t, bus_size_t, const uint16_t *, 71 bus_size_t); 72 void generic_bs_wm_4(void *, bus_space_handle_t, bus_size_t, const uint32_t *, 73 bus_size_t); 74 void generic_bs_wm_8(void *, bus_space_handle_t, bus_size_t, const uint64_t *, 75 bus_size_t); 76 77 void generic_bs_wr_1(void *, bus_space_handle_t, bus_size_t, const uint8_t *, 78 bus_size_t); 79 void generic_bs_wr_2(void *, bus_space_handle_t, bus_size_t, const uint16_t *, 80 bus_size_t); 81 void generic_bs_wr_4(void *, bus_space_handle_t, bus_size_t, const uint32_t *, 82 bus_size_t); 83 void generic_bs_wr_8(void *, bus_space_handle_t, bus_size_t, const uint64_t *, 84 bus_size_t); 85 86 int generic_bs_peek_1(void *, bus_space_handle_t, bus_size_t , uint8_t *); 87 int generic_bs_peek_2(void *, bus_space_handle_t, bus_size_t , uint16_t *); 88 int generic_bs_peek_4(void *, bus_space_handle_t, bus_size_t , uint32_t *); 89 int generic_bs_peek_8(void *, bus_space_handle_t, bus_size_t , uint64_t *); 90 91 int generic_bs_poke_1(void *, bus_space_handle_t, bus_size_t, uint8_t); 92 int generic_bs_poke_2(void *, bus_space_handle_t, bus_size_t, uint16_t); 93 int generic_bs_poke_4(void *, bus_space_handle_t, bus_size_t, uint32_t); 94 int generic_bs_poke_8(void *, bus_space_handle_t, bus_size_t, uint64_t); 95 96 static int 97 generic_bs_map(void *t, bus_addr_t bpa, bus_size_t size, int flags, 98 bus_space_handle_t *bshp) 99 { 100 void *va; 101 102 va = pmap_mapdev(bpa, size); 103 if (va == NULL) 104 return (ENOMEM); 105 *bshp = (bus_space_handle_t)va; 106 return (0); 107 } 108 109 static void 110 generic_bs_unmap(void *t, bus_space_handle_t bsh, bus_size_t size) 111 { 112 113 pmap_unmapdev(bsh, size); 114 } 115 116 static void 117 generic_bs_barrier(void *t, bus_space_handle_t bsh, bus_size_t offset, 118 bus_size_t size, int flags) 119 { 120 } 121 122 static int 123 generic_bs_subregion(void *t, bus_space_handle_t bsh, bus_size_t offset, 124 bus_size_t size, bus_space_handle_t *nbshp) 125 { 126 127 *nbshp = bsh + offset; 128 return (0); 129 } 130 131 struct bus_space memmap_bus = { 132 /* cookie */ 133 .bs_cookie = NULL, 134 135 /* mapping/unmapping */ 136 .bs_map = generic_bs_map, 137 .bs_unmap = generic_bs_unmap, 138 .bs_subregion = generic_bs_subregion, 139 140 /* allocation/deallocation */ 141 .bs_alloc = NULL, 142 .bs_free = NULL, 143 144 /* barrier */ 145 .bs_barrier = generic_bs_barrier, 146 147 /* read single */ 148 .bs_r_1 = generic_bs_r_1, 149 .bs_r_2 = generic_bs_r_2, 150 .bs_r_4 = generic_bs_r_4, 151 .bs_r_8 = generic_bs_r_8, 152 153 /* read multiple */ 154 .bs_rm_1 = generic_bs_rm_1, 155 .bs_rm_2 = generic_bs_rm_2, 156 .bs_rm_4 = generic_bs_rm_4, 157 .bs_rm_8 = generic_bs_rm_8, 158 159 /* read region */ 160 .bs_rr_1 = generic_bs_rr_1, 161 .bs_rr_2 = generic_bs_rr_2, 162 .bs_rr_4 = generic_bs_rr_4, 163 .bs_rr_8 = generic_bs_rr_8, 164 165 /* write single */ 166 .bs_w_1 = generic_bs_w_1, 167 .bs_w_2 = generic_bs_w_2, 168 .bs_w_4 = generic_bs_w_4, 169 .bs_w_8 = generic_bs_w_8, 170 171 /* write multiple */ 172 .bs_wm_1 = generic_bs_wm_1, 173 .bs_wm_2 = generic_bs_wm_2, 174 .bs_wm_4 = generic_bs_wm_4, 175 .bs_wm_8 = generic_bs_wm_8, 176 177 /* write region */ 178 .bs_wr_1 = generic_bs_wr_1, 179 .bs_wr_2 = generic_bs_wr_2, 180 .bs_wr_4 = generic_bs_wr_4, 181 .bs_wr_8 = generic_bs_wr_8, 182 183 /* set multiple */ 184 .bs_sm_1 = NULL, 185 .bs_sm_2 = NULL, 186 .bs_sm_4 = NULL, 187 .bs_sm_8 = NULL, 188 189 /* set region */ 190 .bs_sr_1 = NULL, 191 .bs_sr_2 = NULL, 192 .bs_sr_4 = NULL, 193 .bs_sr_8 = NULL, 194 195 /* copy */ 196 .bs_c_1 = NULL, 197 .bs_c_2 = NULL, 198 .bs_c_4 = NULL, 199 .bs_c_8 = NULL, 200 201 /* read single stream */ 202 .bs_r_1_s = NULL, 203 .bs_r_2_s = NULL, 204 .bs_r_4_s = NULL, 205 .bs_r_8_s = NULL, 206 207 /* read multiple stream */ 208 .bs_rm_1_s = generic_bs_rm_1, 209 .bs_rm_2_s = generic_bs_rm_2, 210 .bs_rm_4_s = generic_bs_rm_4, 211 .bs_rm_8_s = generic_bs_rm_8, 212 213 /* read region stream */ 214 .bs_rr_1_s = NULL, 215 .bs_rr_2_s = NULL, 216 .bs_rr_4_s = NULL, 217 .bs_rr_8_s = NULL, 218 219 /* write single stream */ 220 .bs_w_1_s = NULL, 221 .bs_w_2_s = NULL, 222 .bs_w_4_s = NULL, 223 .bs_w_8_s = NULL, 224 225 /* write multiple stream */ 226 .bs_wm_1_s = generic_bs_wm_1, 227 .bs_wm_2_s = generic_bs_wm_2, 228 .bs_wm_4_s = generic_bs_wm_4, 229 .bs_wm_8_s = generic_bs_wm_8, 230 231 /* write region stream */ 232 .bs_wr_1_s = NULL, 233 .bs_wr_2_s = NULL, 234 .bs_wr_4_s = NULL, 235 .bs_wr_8_s = NULL, 236 237 /* peek */ 238 .bs_peek_1 = generic_bs_peek_1, 239 .bs_peek_2 = generic_bs_peek_2, 240 .bs_peek_4 = generic_bs_peek_4, 241 .bs_peek_8 = generic_bs_peek_8, 242 243 /* poke */ 244 .bs_poke_1 = generic_bs_poke_1, 245 .bs_poke_2 = generic_bs_poke_2, 246 .bs_poke_4 = generic_bs_poke_4, 247 .bs_poke_8 = generic_bs_poke_8, 248 }; 249 250 #ifdef FDT 251 bus_space_tag_t fdtbus_bs_tag = &memmap_bus; 252 #endif 253