xref: /freebsd/sys/contrib/dev/athk/ath12k/hal_rx.h (revision 5c1def83)
15c1def83SBjoern A. Zeeb /* SPDX-License-Identifier: BSD-3-Clause-Clear */
25c1def83SBjoern A. Zeeb /*
35c1def83SBjoern A. Zeeb  * Copyright (c) 2018-2021 The Linux Foundation. All rights reserved.
45c1def83SBjoern A. Zeeb  * Copyright (c) 2021-2022 Qualcomm Innovation Center, Inc. All rights reserved.
55c1def83SBjoern A. Zeeb  */
65c1def83SBjoern A. Zeeb 
75c1def83SBjoern A. Zeeb #ifndef ATH12K_HAL_RX_H
85c1def83SBjoern A. Zeeb #define ATH12K_HAL_RX_H
95c1def83SBjoern A. Zeeb 
105c1def83SBjoern A. Zeeb struct hal_rx_wbm_rel_info {
115c1def83SBjoern A. Zeeb 	u32 cookie;
125c1def83SBjoern A. Zeeb 	enum hal_wbm_rel_src_module err_rel_src;
135c1def83SBjoern A. Zeeb 	enum hal_reo_dest_ring_push_reason push_reason;
145c1def83SBjoern A. Zeeb 	u32 err_code;
155c1def83SBjoern A. Zeeb 	bool first_msdu;
165c1def83SBjoern A. Zeeb 	bool last_msdu;
175c1def83SBjoern A. Zeeb 	bool continuation;
185c1def83SBjoern A. Zeeb 	void *rx_desc;
195c1def83SBjoern A. Zeeb 	bool hw_cc_done;
205c1def83SBjoern A. Zeeb };
215c1def83SBjoern A. Zeeb 
225c1def83SBjoern A. Zeeb #define HAL_INVALID_PEERID 0xffff
235c1def83SBjoern A. Zeeb #define VHT_SIG_SU_NSS_MASK 0x7
245c1def83SBjoern A. Zeeb 
255c1def83SBjoern A. Zeeb #define HAL_RX_MAX_MCS 12
265c1def83SBjoern A. Zeeb #define HAL_RX_MAX_NSS 8
275c1def83SBjoern A. Zeeb 
285c1def83SBjoern A. Zeeb #define HAL_RX_MPDU_INFO_PN_GET_BYTE1(__val) \
295c1def83SBjoern A. Zeeb 	le32_get_bits((__val), GENMASK(7, 0))
305c1def83SBjoern A. Zeeb 
315c1def83SBjoern A. Zeeb #define HAL_RX_MPDU_INFO_PN_GET_BYTE2(__val) \
325c1def83SBjoern A. Zeeb 	le32_get_bits((__val), GENMASK(15, 8))
335c1def83SBjoern A. Zeeb 
345c1def83SBjoern A. Zeeb #define HAL_RX_MPDU_INFO_PN_GET_BYTE3(__val) \
355c1def83SBjoern A. Zeeb 	le32_get_bits((__val), GENMASK(23, 16))
365c1def83SBjoern A. Zeeb 
375c1def83SBjoern A. Zeeb #define HAL_RX_MPDU_INFO_PN_GET_BYTE4(__val) \
385c1def83SBjoern A. Zeeb 	le32_get_bits((__val), GENMASK(31, 24))
395c1def83SBjoern A. Zeeb 
405c1def83SBjoern A. Zeeb struct hal_rx_mon_status_tlv_hdr {
415c1def83SBjoern A. Zeeb 	u32 hdr;
425c1def83SBjoern A. Zeeb 	u8 value[];
435c1def83SBjoern A. Zeeb };
445c1def83SBjoern A. Zeeb 
455c1def83SBjoern A. Zeeb enum hal_rx_su_mu_coding {
465c1def83SBjoern A. Zeeb 	HAL_RX_SU_MU_CODING_BCC,
475c1def83SBjoern A. Zeeb 	HAL_RX_SU_MU_CODING_LDPC,
485c1def83SBjoern A. Zeeb 	HAL_RX_SU_MU_CODING_MAX,
495c1def83SBjoern A. Zeeb };
505c1def83SBjoern A. Zeeb 
515c1def83SBjoern A. Zeeb enum hal_rx_gi {
525c1def83SBjoern A. Zeeb 	HAL_RX_GI_0_8_US,
535c1def83SBjoern A. Zeeb 	HAL_RX_GI_0_4_US,
545c1def83SBjoern A. Zeeb 	HAL_RX_GI_1_6_US,
555c1def83SBjoern A. Zeeb 	HAL_RX_GI_3_2_US,
565c1def83SBjoern A. Zeeb 	HAL_RX_GI_MAX,
575c1def83SBjoern A. Zeeb };
585c1def83SBjoern A. Zeeb 
595c1def83SBjoern A. Zeeb enum hal_rx_bw {
605c1def83SBjoern A. Zeeb 	HAL_RX_BW_20MHZ,
615c1def83SBjoern A. Zeeb 	HAL_RX_BW_40MHZ,
625c1def83SBjoern A. Zeeb 	HAL_RX_BW_80MHZ,
635c1def83SBjoern A. Zeeb 	HAL_RX_BW_160MHZ,
645c1def83SBjoern A. Zeeb 	HAL_RX_BW_MAX,
655c1def83SBjoern A. Zeeb };
665c1def83SBjoern A. Zeeb 
675c1def83SBjoern A. Zeeb enum hal_rx_preamble {
685c1def83SBjoern A. Zeeb 	HAL_RX_PREAMBLE_11A,
695c1def83SBjoern A. Zeeb 	HAL_RX_PREAMBLE_11B,
705c1def83SBjoern A. Zeeb 	HAL_RX_PREAMBLE_11N,
715c1def83SBjoern A. Zeeb 	HAL_RX_PREAMBLE_11AC,
725c1def83SBjoern A. Zeeb 	HAL_RX_PREAMBLE_11AX,
735c1def83SBjoern A. Zeeb 	HAL_RX_PREAMBLE_MAX,
745c1def83SBjoern A. Zeeb };
755c1def83SBjoern A. Zeeb 
765c1def83SBjoern A. Zeeb enum hal_rx_reception_type {
775c1def83SBjoern A. Zeeb 	HAL_RX_RECEPTION_TYPE_SU,
785c1def83SBjoern A. Zeeb 	HAL_RX_RECEPTION_TYPE_MU_MIMO,
795c1def83SBjoern A. Zeeb 	HAL_RX_RECEPTION_TYPE_MU_OFDMA,
805c1def83SBjoern A. Zeeb 	HAL_RX_RECEPTION_TYPE_MU_OFDMA_MIMO,
815c1def83SBjoern A. Zeeb 	HAL_RX_RECEPTION_TYPE_MAX,
825c1def83SBjoern A. Zeeb };
835c1def83SBjoern A. Zeeb 
845c1def83SBjoern A. Zeeb enum hal_rx_legacy_rate {
855c1def83SBjoern A. Zeeb 	HAL_RX_LEGACY_RATE_1_MBPS,
865c1def83SBjoern A. Zeeb 	HAL_RX_LEGACY_RATE_2_MBPS,
875c1def83SBjoern A. Zeeb 	HAL_RX_LEGACY_RATE_5_5_MBPS,
885c1def83SBjoern A. Zeeb 	HAL_RX_LEGACY_RATE_6_MBPS,
895c1def83SBjoern A. Zeeb 	HAL_RX_LEGACY_RATE_9_MBPS,
905c1def83SBjoern A. Zeeb 	HAL_RX_LEGACY_RATE_11_MBPS,
915c1def83SBjoern A. Zeeb 	HAL_RX_LEGACY_RATE_12_MBPS,
925c1def83SBjoern A. Zeeb 	HAL_RX_LEGACY_RATE_18_MBPS,
935c1def83SBjoern A. Zeeb 	HAL_RX_LEGACY_RATE_24_MBPS,
945c1def83SBjoern A. Zeeb 	HAL_RX_LEGACY_RATE_36_MBPS,
955c1def83SBjoern A. Zeeb 	HAL_RX_LEGACY_RATE_48_MBPS,
965c1def83SBjoern A. Zeeb 	HAL_RX_LEGACY_RATE_54_MBPS,
975c1def83SBjoern A. Zeeb 	HAL_RX_LEGACY_RATE_INVALID,
985c1def83SBjoern A. Zeeb };
995c1def83SBjoern A. Zeeb 
1005c1def83SBjoern A. Zeeb #define HAL_TLV_STATUS_PPDU_NOT_DONE            0
1015c1def83SBjoern A. Zeeb #define HAL_TLV_STATUS_PPDU_DONE                1
1025c1def83SBjoern A. Zeeb #define HAL_TLV_STATUS_BUF_DONE                 2
1035c1def83SBjoern A. Zeeb #define HAL_TLV_STATUS_PPDU_NON_STD_DONE        3
1045c1def83SBjoern A. Zeeb #define HAL_RX_FCS_LEN                          4
1055c1def83SBjoern A. Zeeb 
1065c1def83SBjoern A. Zeeb enum hal_rx_mon_status {
1075c1def83SBjoern A. Zeeb 	HAL_RX_MON_STATUS_PPDU_NOT_DONE,
1085c1def83SBjoern A. Zeeb 	HAL_RX_MON_STATUS_PPDU_DONE,
1095c1def83SBjoern A. Zeeb 	HAL_RX_MON_STATUS_BUF_DONE,
1105c1def83SBjoern A. Zeeb };
1115c1def83SBjoern A. Zeeb 
1125c1def83SBjoern A. Zeeb #define HAL_RX_MAX_MPDU		256
1135c1def83SBjoern A. Zeeb #define HAL_RX_NUM_WORDS_PER_PPDU_BITMAP	(HAL_RX_MAX_MPDU >> 5)
1145c1def83SBjoern A. Zeeb 
1155c1def83SBjoern A. Zeeb struct hal_rx_user_status {
1165c1def83SBjoern A. Zeeb 	u32 mcs:4,
1175c1def83SBjoern A. Zeeb 	nss:3,
1185c1def83SBjoern A. Zeeb 	ofdma_info_valid:1,
1195c1def83SBjoern A. Zeeb 	ul_ofdma_ru_start_index:7,
1205c1def83SBjoern A. Zeeb 	ul_ofdma_ru_width:7,
1215c1def83SBjoern A. Zeeb 	ul_ofdma_ru_size:8;
1225c1def83SBjoern A. Zeeb 	u32 ul_ofdma_user_v0_word0;
1235c1def83SBjoern A. Zeeb 	u32 ul_ofdma_user_v0_word1;
1245c1def83SBjoern A. Zeeb 	u32 ast_index;
1255c1def83SBjoern A. Zeeb 	u32 tid;
1265c1def83SBjoern A. Zeeb 	u16 tcp_msdu_count;
1275c1def83SBjoern A. Zeeb 	u16 tcp_ack_msdu_count;
1285c1def83SBjoern A. Zeeb 	u16 udp_msdu_count;
1295c1def83SBjoern A. Zeeb 	u16 other_msdu_count;
1305c1def83SBjoern A. Zeeb 	u16 frame_control;
1315c1def83SBjoern A. Zeeb 	u8 frame_control_info_valid;
1325c1def83SBjoern A. Zeeb 	u8 data_sequence_control_info_valid;
1335c1def83SBjoern A. Zeeb 	u16 first_data_seq_ctrl;
1345c1def83SBjoern A. Zeeb 	u32 preamble_type;
1355c1def83SBjoern A. Zeeb 	u16 ht_flags;
1365c1def83SBjoern A. Zeeb 	u16 vht_flags;
1375c1def83SBjoern A. Zeeb 	u16 he_flags;
1385c1def83SBjoern A. Zeeb 	u8 rs_flags;
1395c1def83SBjoern A. Zeeb 	u8 ldpc;
1405c1def83SBjoern A. Zeeb 	u32 mpdu_cnt_fcs_ok;
1415c1def83SBjoern A. Zeeb 	u32 mpdu_cnt_fcs_err;
1425c1def83SBjoern A. Zeeb 	u32 mpdu_fcs_ok_bitmap[HAL_RX_NUM_WORDS_PER_PPDU_BITMAP];
1435c1def83SBjoern A. Zeeb 	u32 mpdu_ok_byte_count;
1445c1def83SBjoern A. Zeeb 	u32 mpdu_err_byte_count;
1455c1def83SBjoern A. Zeeb };
1465c1def83SBjoern A. Zeeb 
1475c1def83SBjoern A. Zeeb #define HAL_MAX_UL_MU_USERS	37
1485c1def83SBjoern A. Zeeb 
1495c1def83SBjoern A. Zeeb struct hal_rx_mon_ppdu_info {
1505c1def83SBjoern A. Zeeb 	u32 ppdu_id;
1515c1def83SBjoern A. Zeeb 	u32 last_ppdu_id;
1525c1def83SBjoern A. Zeeb 	u64 ppdu_ts;
1535c1def83SBjoern A. Zeeb 	u32 num_mpdu_fcs_ok;
1545c1def83SBjoern A. Zeeb 	u32 num_mpdu_fcs_err;
1555c1def83SBjoern A. Zeeb 	u32 preamble_type;
1565c1def83SBjoern A. Zeeb 	u32 mpdu_len;
1575c1def83SBjoern A. Zeeb 	u16 chan_num;
1585c1def83SBjoern A. Zeeb 	u16 tcp_msdu_count;
1595c1def83SBjoern A. Zeeb 	u16 tcp_ack_msdu_count;
1605c1def83SBjoern A. Zeeb 	u16 udp_msdu_count;
1615c1def83SBjoern A. Zeeb 	u16 other_msdu_count;
1625c1def83SBjoern A. Zeeb 	u16 peer_id;
1635c1def83SBjoern A. Zeeb 	u8 rate;
1645c1def83SBjoern A. Zeeb 	u8 mcs;
1655c1def83SBjoern A. Zeeb 	u8 nss;
1665c1def83SBjoern A. Zeeb 	u8 bw;
1675c1def83SBjoern A. Zeeb 	u8 vht_flag_values1;
1685c1def83SBjoern A. Zeeb 	u8 vht_flag_values2;
1695c1def83SBjoern A. Zeeb 	u8 vht_flag_values3[4];
1705c1def83SBjoern A. Zeeb 	u8 vht_flag_values4;
1715c1def83SBjoern A. Zeeb 	u8 vht_flag_values5;
1725c1def83SBjoern A. Zeeb 	u16 vht_flag_values6;
1735c1def83SBjoern A. Zeeb 	u8 is_stbc;
1745c1def83SBjoern A. Zeeb 	u8 gi;
1755c1def83SBjoern A. Zeeb 	u8 sgi;
1765c1def83SBjoern A. Zeeb 	u8 ldpc;
1775c1def83SBjoern A. Zeeb 	u8 beamformed;
1785c1def83SBjoern A. Zeeb 	u8 rssi_comb;
1795c1def83SBjoern A. Zeeb 	u16 tid;
1805c1def83SBjoern A. Zeeb 	u8 fc_valid;
1815c1def83SBjoern A. Zeeb 	u16 ht_flags;
1825c1def83SBjoern A. Zeeb 	u16 vht_flags;
1835c1def83SBjoern A. Zeeb 	u16 he_flags;
1845c1def83SBjoern A. Zeeb 	u16 he_mu_flags;
1855c1def83SBjoern A. Zeeb 	u8 dcm;
1865c1def83SBjoern A. Zeeb 	u8 ru_alloc;
1875c1def83SBjoern A. Zeeb 	u8 reception_type;
1885c1def83SBjoern A. Zeeb 	u64 tsft;
1895c1def83SBjoern A. Zeeb 	u64 rx_duration;
1905c1def83SBjoern A. Zeeb 	u16 frame_control;
1915c1def83SBjoern A. Zeeb 	u32 ast_index;
1925c1def83SBjoern A. Zeeb 	u8 rs_fcs_err;
1935c1def83SBjoern A. Zeeb 	u8 rs_flags;
1945c1def83SBjoern A. Zeeb 	u8 cck_flag;
1955c1def83SBjoern A. Zeeb 	u8 ofdm_flag;
1965c1def83SBjoern A. Zeeb 	u8 ulofdma_flag;
1975c1def83SBjoern A. Zeeb 	u8 frame_control_info_valid;
1985c1def83SBjoern A. Zeeb 	u16 he_per_user_1;
1995c1def83SBjoern A. Zeeb 	u16 he_per_user_2;
2005c1def83SBjoern A. Zeeb 	u8 he_per_user_position;
2015c1def83SBjoern A. Zeeb 	u8 he_per_user_known;
2025c1def83SBjoern A. Zeeb 	u16 he_flags1;
2035c1def83SBjoern A. Zeeb 	u16 he_flags2;
2045c1def83SBjoern A. Zeeb 	u8 he_RU[4];
2055c1def83SBjoern A. Zeeb 	u16 he_data1;
2065c1def83SBjoern A. Zeeb 	u16 he_data2;
2075c1def83SBjoern A. Zeeb 	u16 he_data3;
2085c1def83SBjoern A. Zeeb 	u16 he_data4;
2095c1def83SBjoern A. Zeeb 	u16 he_data5;
2105c1def83SBjoern A. Zeeb 	u16 he_data6;
2115c1def83SBjoern A. Zeeb 	u32 ppdu_len;
2125c1def83SBjoern A. Zeeb 	u32 prev_ppdu_id;
2135c1def83SBjoern A. Zeeb 	u32 device_id;
2145c1def83SBjoern A. Zeeb 	u16 first_data_seq_ctrl;
2155c1def83SBjoern A. Zeeb 	u8 monitor_direct_used;
2165c1def83SBjoern A. Zeeb 	u8 data_sequence_control_info_valid;
2175c1def83SBjoern A. Zeeb 	u8 ltf_size;
2185c1def83SBjoern A. Zeeb 	u8 rxpcu_filter_pass;
2195c1def83SBjoern A. Zeeb 	s8 rssi_chain[8][8];
2205c1def83SBjoern A. Zeeb 	u32 num_users;
2215c1def83SBjoern A. Zeeb 	u32 mpdu_fcs_ok_bitmap[HAL_RX_NUM_WORDS_PER_PPDU_BITMAP];
2225c1def83SBjoern A. Zeeb 	u8 addr1[ETH_ALEN];
2235c1def83SBjoern A. Zeeb 	u8 addr2[ETH_ALEN];
2245c1def83SBjoern A. Zeeb 	u8 addr3[ETH_ALEN];
2255c1def83SBjoern A. Zeeb 	u8 addr4[ETH_ALEN];
2265c1def83SBjoern A. Zeeb 	struct hal_rx_user_status userstats[HAL_MAX_UL_MU_USERS];
2275c1def83SBjoern A. Zeeb 	u8 userid;
2285c1def83SBjoern A. Zeeb 	u16 ampdu_id[HAL_MAX_UL_MU_USERS];
2295c1def83SBjoern A. Zeeb 	bool first_msdu_in_mpdu;
2305c1def83SBjoern A. Zeeb 	bool is_ampdu;
2315c1def83SBjoern A. Zeeb 	u8 medium_prot_type;
2325c1def83SBjoern A. Zeeb };
2335c1def83SBjoern A. Zeeb 
2345c1def83SBjoern A. Zeeb #define HAL_RX_PPDU_START_INFO0_PPDU_ID		GENMASK(15, 0)
2355c1def83SBjoern A. Zeeb 
2365c1def83SBjoern A. Zeeb struct hal_rx_ppdu_start {
2375c1def83SBjoern A. Zeeb 	__le32 info0;
2385c1def83SBjoern A. Zeeb 	__le32 chan_num;
2395c1def83SBjoern A. Zeeb 	__le32 ppdu_start_ts;
2405c1def83SBjoern A. Zeeb } __packed;
2415c1def83SBjoern A. Zeeb 
2425c1def83SBjoern A. Zeeb #define HAL_RX_PPDU_END_USER_STATS_INFO0_MPDU_CNT_FCS_ERR	GENMASK(25, 16)
2435c1def83SBjoern A. Zeeb 
2445c1def83SBjoern A. Zeeb #define HAL_RX_PPDU_END_USER_STATS_INFO1_MPDU_CNT_FCS_OK	GENMASK(8, 0)
2455c1def83SBjoern A. Zeeb #define HAL_RX_PPDU_END_USER_STATS_INFO1_FC_VALID		BIT(9)
2465c1def83SBjoern A. Zeeb #define HAL_RX_PPDU_END_USER_STATS_INFO1_QOS_CTRL_VALID		BIT(10)
2475c1def83SBjoern A. Zeeb #define HAL_RX_PPDU_END_USER_STATS_INFO1_HT_CTRL_VALID		BIT(11)
2485c1def83SBjoern A. Zeeb #define HAL_RX_PPDU_END_USER_STATS_INFO1_PKT_TYPE		GENMASK(23, 20)
2495c1def83SBjoern A. Zeeb 
2505c1def83SBjoern A. Zeeb #define HAL_RX_PPDU_END_USER_STATS_INFO2_AST_INDEX		GENMASK(15, 0)
2515c1def83SBjoern A. Zeeb #define HAL_RX_PPDU_END_USER_STATS_INFO2_FRAME_CTRL		GENMASK(31, 16)
2525c1def83SBjoern A. Zeeb 
2535c1def83SBjoern A. Zeeb #define HAL_RX_PPDU_END_USER_STATS_INFO3_QOS_CTRL		GENMASK(31, 16)
2545c1def83SBjoern A. Zeeb 
2555c1def83SBjoern A. Zeeb #define HAL_RX_PPDU_END_USER_STATS_INFO4_UDP_MSDU_CNT		GENMASK(15, 0)
2565c1def83SBjoern A. Zeeb #define HAL_RX_PPDU_END_USER_STATS_INFO4_TCP_MSDU_CNT		GENMASK(31, 16)
2575c1def83SBjoern A. Zeeb 
2585c1def83SBjoern A. Zeeb #define HAL_RX_PPDU_END_USER_STATS_INFO5_OTHER_MSDU_CNT		GENMASK(15, 0)
2595c1def83SBjoern A. Zeeb #define HAL_RX_PPDU_END_USER_STATS_INFO5_TCP_ACK_MSDU_CNT	GENMASK(31, 16)
2605c1def83SBjoern A. Zeeb 
2615c1def83SBjoern A. Zeeb #define HAL_RX_PPDU_END_USER_STATS_INFO6_TID_BITMAP		GENMASK(15, 0)
2625c1def83SBjoern A. Zeeb #define HAL_RX_PPDU_END_USER_STATS_INFO6_TID_EOSP_BITMAP	GENMASK(31, 16)
2635c1def83SBjoern A. Zeeb 
2645c1def83SBjoern A. Zeeb #define HAL_RX_PPDU_END_USER_STATS_MPDU_DELIM_OK_BYTE_COUNT	GENMASK(24, 0)
2655c1def83SBjoern A. Zeeb #define HAL_RX_PPDU_END_USER_STATS_MPDU_DELIM_ERR_BYTE_COUNT	GENMASK(24, 0)
2665c1def83SBjoern A. Zeeb 
2675c1def83SBjoern A. Zeeb struct hal_rx_ppdu_end_user_stats {
2685c1def83SBjoern A. Zeeb 	__le32 rsvd0[2];
2695c1def83SBjoern A. Zeeb 	__le32 info0;
2705c1def83SBjoern A. Zeeb 	__le32 info1;
2715c1def83SBjoern A. Zeeb 	__le32 info2;
2725c1def83SBjoern A. Zeeb 	__le32 info3;
2735c1def83SBjoern A. Zeeb 	__le32 ht_ctrl;
2745c1def83SBjoern A. Zeeb 	__le32 rsvd1[2];
2755c1def83SBjoern A. Zeeb 	__le32 info4;
2765c1def83SBjoern A. Zeeb 	__le32 info5;
2775c1def83SBjoern A. Zeeb 	__le32 usr_resp_ref;
2785c1def83SBjoern A. Zeeb 	__le32 info6;
2795c1def83SBjoern A. Zeeb 	__le32 rsvd3[4];
2805c1def83SBjoern A. Zeeb 	__le32 mpdu_ok_cnt;
2815c1def83SBjoern A. Zeeb 	__le32 rsvd4;
2825c1def83SBjoern A. Zeeb 	__le32 mpdu_err_cnt;
2835c1def83SBjoern A. Zeeb 	__le32 rsvd5[2];
2845c1def83SBjoern A. Zeeb 	__le32 usr_resp_ref_ext;
2855c1def83SBjoern A. Zeeb 	__le32 rsvd6;
2865c1def83SBjoern A. Zeeb } __packed;
2875c1def83SBjoern A. Zeeb 
2885c1def83SBjoern A. Zeeb struct hal_rx_ppdu_end_user_stats_ext {
2895c1def83SBjoern A. Zeeb 	__le32 info0;
2905c1def83SBjoern A. Zeeb 	__le32 info1;
2915c1def83SBjoern A. Zeeb 	__le32 info2;
2925c1def83SBjoern A. Zeeb 	__le32 info3;
2935c1def83SBjoern A. Zeeb 	__le32 info4;
2945c1def83SBjoern A. Zeeb 	__le32 info5;
2955c1def83SBjoern A. Zeeb 	__le32 info6;
2965c1def83SBjoern A. Zeeb } __packed;
2975c1def83SBjoern A. Zeeb 
2985c1def83SBjoern A. Zeeb #define HAL_RX_HT_SIG_INFO_INFO0_MCS		GENMASK(6, 0)
2995c1def83SBjoern A. Zeeb #define HAL_RX_HT_SIG_INFO_INFO0_BW		BIT(7)
3005c1def83SBjoern A. Zeeb 
3015c1def83SBjoern A. Zeeb #define HAL_RX_HT_SIG_INFO_INFO1_STBC		GENMASK(5, 4)
3025c1def83SBjoern A. Zeeb #define HAL_RX_HT_SIG_INFO_INFO1_FEC_CODING	BIT(6)
3035c1def83SBjoern A. Zeeb #define HAL_RX_HT_SIG_INFO_INFO1_GI		BIT(7)
3045c1def83SBjoern A. Zeeb 
3055c1def83SBjoern A. Zeeb struct hal_rx_ht_sig_info {
3065c1def83SBjoern A. Zeeb 	__le32 info0;
3075c1def83SBjoern A. Zeeb 	__le32 info1;
3085c1def83SBjoern A. Zeeb } __packed;
3095c1def83SBjoern A. Zeeb 
3105c1def83SBjoern A. Zeeb #define HAL_RX_LSIG_B_INFO_INFO0_RATE	GENMASK(3, 0)
3115c1def83SBjoern A. Zeeb #define HAL_RX_LSIG_B_INFO_INFO0_LEN	GENMASK(15, 4)
3125c1def83SBjoern A. Zeeb 
3135c1def83SBjoern A. Zeeb struct hal_rx_lsig_b_info {
3145c1def83SBjoern A. Zeeb 	__le32 info0;
3155c1def83SBjoern A. Zeeb } __packed;
3165c1def83SBjoern A. Zeeb 
3175c1def83SBjoern A. Zeeb #define HAL_RX_LSIG_A_INFO_INFO0_RATE		GENMASK(3, 0)
3185c1def83SBjoern A. Zeeb #define HAL_RX_LSIG_A_INFO_INFO0_LEN		GENMASK(16, 5)
3195c1def83SBjoern A. Zeeb #define HAL_RX_LSIG_A_INFO_INFO0_PKT_TYPE	GENMASK(27, 24)
3205c1def83SBjoern A. Zeeb 
3215c1def83SBjoern A. Zeeb struct hal_rx_lsig_a_info {
3225c1def83SBjoern A. Zeeb 	__le32 info0;
3235c1def83SBjoern A. Zeeb } __packed;
3245c1def83SBjoern A. Zeeb 
3255c1def83SBjoern A. Zeeb #define HAL_RX_VHT_SIG_A_INFO_INFO0_BW		GENMASK(1, 0)
3265c1def83SBjoern A. Zeeb #define HAL_RX_VHT_SIG_A_INFO_INFO0_STBC	BIT(3)
3275c1def83SBjoern A. Zeeb #define HAL_RX_VHT_SIG_A_INFO_INFO0_GROUP_ID	GENMASK(9, 4)
3285c1def83SBjoern A. Zeeb #define HAL_RX_VHT_SIG_A_INFO_INFO0_NSTS	GENMASK(21, 10)
3295c1def83SBjoern A. Zeeb 
3305c1def83SBjoern A. Zeeb #define HAL_RX_VHT_SIG_A_INFO_INFO1_GI_SETTING		GENMASK(1, 0)
3315c1def83SBjoern A. Zeeb #define HAL_RX_VHT_SIG_A_INFO_INFO1_SU_MU_CODING	BIT(2)
3325c1def83SBjoern A. Zeeb #define HAL_RX_VHT_SIG_A_INFO_INFO1_MCS			GENMASK(7, 4)
3335c1def83SBjoern A. Zeeb #define HAL_RX_VHT_SIG_A_INFO_INFO1_BEAMFORMED		BIT(8)
3345c1def83SBjoern A. Zeeb 
3355c1def83SBjoern A. Zeeb struct hal_rx_vht_sig_a_info {
3365c1def83SBjoern A. Zeeb 	__le32 info0;
3375c1def83SBjoern A. Zeeb 	__le32 info1;
3385c1def83SBjoern A. Zeeb } __packed;
3395c1def83SBjoern A. Zeeb 
3405c1def83SBjoern A. Zeeb enum hal_rx_vht_sig_a_gi_setting {
3415c1def83SBjoern A. Zeeb 	HAL_RX_VHT_SIG_A_NORMAL_GI = 0,
3425c1def83SBjoern A. Zeeb 	HAL_RX_VHT_SIG_A_SHORT_GI = 1,
3435c1def83SBjoern A. Zeeb 	HAL_RX_VHT_SIG_A_SHORT_GI_AMBIGUITY = 3,
3445c1def83SBjoern A. Zeeb };
3455c1def83SBjoern A. Zeeb 
3465c1def83SBjoern A. Zeeb #define HE_GI_0_8 0
3475c1def83SBjoern A. Zeeb #define HE_GI_0_4 1
3485c1def83SBjoern A. Zeeb #define HE_GI_1_6 2
3495c1def83SBjoern A. Zeeb #define HE_GI_3_2 3
3505c1def83SBjoern A. Zeeb 
3515c1def83SBjoern A. Zeeb #define HE_LTF_1_X 0
3525c1def83SBjoern A. Zeeb #define HE_LTF_2_X 1
3535c1def83SBjoern A. Zeeb #define HE_LTF_4_X 2
3545c1def83SBjoern A. Zeeb 
3555c1def83SBjoern A. Zeeb #define HAL_RX_HE_SIG_A_SU_INFO_INFO0_TRANSMIT_MCS	GENMASK(6, 3)
3565c1def83SBjoern A. Zeeb #define HAL_RX_HE_SIG_A_SU_INFO_INFO0_DCM		BIT(7)
3575c1def83SBjoern A. Zeeb #define HAL_RX_HE_SIG_A_SU_INFO_INFO0_TRANSMIT_BW	GENMASK(20, 19)
3585c1def83SBjoern A. Zeeb #define HAL_RX_HE_SIG_A_SU_INFO_INFO0_CP_LTF_SIZE	GENMASK(22, 21)
3595c1def83SBjoern A. Zeeb #define HAL_RX_HE_SIG_A_SU_INFO_INFO0_NSTS		GENMASK(25, 23)
3605c1def83SBjoern A. Zeeb #define HAL_RX_HE_SIG_A_SU_INFO_INFO0_BSS_COLOR		GENMASK(13, 8)
3615c1def83SBjoern A. Zeeb #define HAL_RX_HE_SIG_A_SU_INFO_INFO0_SPATIAL_REUSE	GENMASK(18, 15)
3625c1def83SBjoern A. Zeeb #define HAL_RX_HE_SIG_A_SU_INFO_INFO0_FORMAT_IND	BIT(0)
3635c1def83SBjoern A. Zeeb #define HAL_RX_HE_SIG_A_SU_INFO_INFO0_BEAM_CHANGE	BIT(1)
3645c1def83SBjoern A. Zeeb #define HAL_RX_HE_SIG_A_SU_INFO_INFO0_DL_UL_FLAG	BIT(2)
3655c1def83SBjoern A. Zeeb 
3665c1def83SBjoern A. Zeeb #define HAL_RX_HE_SIG_A_SU_INFO_INFO1_TXOP_DURATION	GENMASK(6, 0)
3675c1def83SBjoern A. Zeeb #define HAL_RX_HE_SIG_A_SU_INFO_INFO1_CODING		BIT(7)
3685c1def83SBjoern A. Zeeb #define HAL_RX_HE_SIG_A_SU_INFO_INFO1_LDPC_EXTRA	BIT(8)
3695c1def83SBjoern A. Zeeb #define HAL_RX_HE_SIG_A_SU_INFO_INFO1_STBC		BIT(9)
3705c1def83SBjoern A. Zeeb #define HAL_RX_HE_SIG_A_SU_INFO_INFO1_TXBF		BIT(10)
3715c1def83SBjoern A. Zeeb #define HAL_RX_HE_SIG_A_SU_INFO_INFO1_PKT_EXT_FACTOR	GENMASK(12, 11)
3725c1def83SBjoern A. Zeeb #define HAL_RX_HE_SIG_A_SU_INFO_INFO1_PKT_EXT_PE_DISAM	BIT(13)
3735c1def83SBjoern A. Zeeb #define HAL_RX_HE_SIG_A_SU_INFO_INFO1_DOPPLER_IND	BIT(15)
3745c1def83SBjoern A. Zeeb 
3755c1def83SBjoern A. Zeeb struct hal_rx_he_sig_a_su_info {
3765c1def83SBjoern A. Zeeb 	__le32 info0;
3775c1def83SBjoern A. Zeeb 	__le32 info1;
3785c1def83SBjoern A. Zeeb } __packed;
3795c1def83SBjoern A. Zeeb 
3805c1def83SBjoern A. Zeeb #define HAL_RX_HE_SIG_A_MU_DL_INFO0_UL_FLAG		BIT(1)
3815c1def83SBjoern A. Zeeb #define HAL_RX_HE_SIG_A_MU_DL_INFO0_MCS_OF_SIGB		GENMASK(3, 1)
3825c1def83SBjoern A. Zeeb #define HAL_RX_HE_SIG_A_MU_DL_INFO0_DCM_OF_SIGB		BIT(4)
3835c1def83SBjoern A. Zeeb #define HAL_RX_HE_SIG_A_MU_DL_INFO0_BSS_COLOR		GENMASK(10, 5)
3845c1def83SBjoern A. Zeeb #define HAL_RX_HE_SIG_A_MU_DL_INFO0_SPATIAL_REUSE	GENMASK(14, 11)
3855c1def83SBjoern A. Zeeb #define HAL_RX_HE_SIG_A_MU_DL_INFO0_TRANSMIT_BW		GENMASK(17, 15)
3865c1def83SBjoern A. Zeeb #define HAL_RX_HE_SIG_A_MU_DL_INFO0_NUM_SIGB_SYMB	GENMASK(21, 18)
3875c1def83SBjoern A. Zeeb #define HAL_RX_HE_SIG_A_MU_DL_INFO0_COMP_MODE_SIGB	BIT(22)
3885c1def83SBjoern A. Zeeb #define HAL_RX_HE_SIG_A_MU_DL_INFO0_CP_LTF_SIZE		GENMASK(24, 23)
3895c1def83SBjoern A. Zeeb #define HAL_RX_HE_SIG_A_MU_DL_INFO0_DOPPLER_INDICATION	BIT(25)
3905c1def83SBjoern A. Zeeb 
3915c1def83SBjoern A. Zeeb #define HAL_RX_HE_SIG_A_MU_DL_INFO1_TXOP_DURATION	GENMASK(6, 0)
3925c1def83SBjoern A. Zeeb #define HAL_RX_HE_SIG_A_MU_DL_INFO1_CODING		BIT(7)
3935c1def83SBjoern A. Zeeb #define HAL_RX_HE_SIG_A_MU_DL_INFO1_NUM_LTF_SYMB	GENMASK(10, 8)
3945c1def83SBjoern A. Zeeb #define HAL_RX_HE_SIG_A_MU_DL_INFO1_LDPC_EXTRA		BIT(11)
3955c1def83SBjoern A. Zeeb #define HAL_RX_HE_SIG_A_MU_DL_INFO1_STBC		BIT(12)
3965c1def83SBjoern A. Zeeb #define HAL_RX_HE_SIG_A_MU_DL_INFO1_TXBF		BIT(10)
3975c1def83SBjoern A. Zeeb #define HAL_RX_HE_SIG_A_MU_DL_INFO1_PKT_EXT_FACTOR	GENMASK(14, 13)
3985c1def83SBjoern A. Zeeb #define HAL_RX_HE_SIG_A_MU_DL_INFO1_PKT_EXT_PE_DISAM	BIT(15)
3995c1def83SBjoern A. Zeeb 
4005c1def83SBjoern A. Zeeb struct hal_rx_he_sig_a_mu_dl_info {
4015c1def83SBjoern A. Zeeb 	__le32 info0;
4025c1def83SBjoern A. Zeeb 	__le32 info1;
4035c1def83SBjoern A. Zeeb } __packed;
4045c1def83SBjoern A. Zeeb 
4055c1def83SBjoern A. Zeeb #define HAL_RX_HE_SIG_B1_MU_INFO_INFO0_RU_ALLOCATION	GENMASK(7, 0)
4065c1def83SBjoern A. Zeeb 
4075c1def83SBjoern A. Zeeb struct hal_rx_he_sig_b1_mu_info {
4085c1def83SBjoern A. Zeeb 	__le32 info0;
4095c1def83SBjoern A. Zeeb } __packed;
4105c1def83SBjoern A. Zeeb 
4115c1def83SBjoern A. Zeeb #define HAL_RX_HE_SIG_B2_MU_INFO_INFO0_STA_ID           GENMASK(10, 0)
4125c1def83SBjoern A. Zeeb #define HAL_RX_HE_SIG_B2_MU_INFO_INFO0_STA_MCS		GENMASK(18, 15)
4135c1def83SBjoern A. Zeeb #define HAL_RX_HE_SIG_B2_MU_INFO_INFO0_STA_CODING	BIT(20)
4145c1def83SBjoern A. Zeeb #define HAL_RX_HE_SIG_B2_MU_INFO_INFO0_STA_NSTS		GENMASK(31, 29)
4155c1def83SBjoern A. Zeeb 
4165c1def83SBjoern A. Zeeb struct hal_rx_he_sig_b2_mu_info {
4175c1def83SBjoern A. Zeeb 	__le32 info0;
4185c1def83SBjoern A. Zeeb } __packed;
4195c1def83SBjoern A. Zeeb 
4205c1def83SBjoern A. Zeeb #define HAL_RX_HE_SIG_B2_OFDMA_INFO_INFO0_STA_ID	GENMASK(10, 0)
4215c1def83SBjoern A. Zeeb #define HAL_RX_HE_SIG_B2_OFDMA_INFO_INFO0_STA_NSTS	GENMASK(13, 11)
4225c1def83SBjoern A. Zeeb #define HAL_RX_HE_SIG_B2_OFDMA_INFO_INFO0_STA_TXBF	BIT(19)
4235c1def83SBjoern A. Zeeb #define HAL_RX_HE_SIG_B2_OFDMA_INFO_INFO0_STA_MCS	GENMASK(18, 15)
4245c1def83SBjoern A. Zeeb #define HAL_RX_HE_SIG_B2_OFDMA_INFO_INFO0_STA_DCM	BIT(19)
4255c1def83SBjoern A. Zeeb #define HAL_RX_HE_SIG_B2_OFDMA_INFO_INFO0_STA_CODING	BIT(20)
4265c1def83SBjoern A. Zeeb 
4275c1def83SBjoern A. Zeeb struct hal_rx_he_sig_b2_ofdma_info {
4285c1def83SBjoern A. Zeeb 	__le32 info0;
4295c1def83SBjoern A. Zeeb } __packed;
4305c1def83SBjoern A. Zeeb 
4315c1def83SBjoern A. Zeeb enum hal_rx_ul_reception_type {
4325c1def83SBjoern A. Zeeb 	HAL_RECEPTION_TYPE_ULOFMDA,
4335c1def83SBjoern A. Zeeb 	HAL_RECEPTION_TYPE_ULMIMO,
4345c1def83SBjoern A. Zeeb 	HAL_RECEPTION_TYPE_OTHER,
4355c1def83SBjoern A. Zeeb 	HAL_RECEPTION_TYPE_FRAMELESS
4365c1def83SBjoern A. Zeeb };
4375c1def83SBjoern A. Zeeb 
4385c1def83SBjoern A. Zeeb #define HAL_RX_PHYRX_RSSI_LEGACY_INFO_INFO0_RSSI_COMB	GENMASK(15, 8)
4395c1def83SBjoern A. Zeeb #define HAL_RX_PHYRX_RSSI_LEGACY_INFO_RSVD1_RECEPTION   GENMASK(3, 0)
4405c1def83SBjoern A. Zeeb 
4415c1def83SBjoern A. Zeeb struct hal_rx_phyrx_rssi_legacy_info {
4425c1def83SBjoern A. Zeeb 	__le32 rsvd[35];
4435c1def83SBjoern A. Zeeb 	__le32 info0;
4445c1def83SBjoern A. Zeeb } __packed;
4455c1def83SBjoern A. Zeeb 
4465c1def83SBjoern A. Zeeb #define HAL_RX_MPDU_START_INFO0_PPDU_ID	GENMASK(31, 16)
4475c1def83SBjoern A. Zeeb #define HAL_RX_MPDU_START_INFO1_PEERID	GENMASK(31, 16)
4485c1def83SBjoern A. Zeeb #define HAL_RX_MPDU_START_INFO2_MPDU_LEN GENMASK(13, 0)
4495c1def83SBjoern A. Zeeb struct hal_rx_mpdu_start {
4505c1def83SBjoern A. Zeeb 	__le32 info0;
4515c1def83SBjoern A. Zeeb 	__le32 info1;
4525c1def83SBjoern A. Zeeb 	__le32 rsvd1[11];
4535c1def83SBjoern A. Zeeb 	__le32 info2;
4545c1def83SBjoern A. Zeeb 	__le32 rsvd2[9];
4555c1def83SBjoern A. Zeeb } __packed;
4565c1def83SBjoern A. Zeeb 
4575c1def83SBjoern A. Zeeb #define HAL_RX_PPDU_END_DURATION	GENMASK(23, 0)
4585c1def83SBjoern A. Zeeb struct hal_rx_ppdu_end_duration {
4595c1def83SBjoern A. Zeeb 	__le32 rsvd0[9];
4605c1def83SBjoern A. Zeeb 	__le32 info0;
4615c1def83SBjoern A. Zeeb 	__le32 rsvd1[4];
4625c1def83SBjoern A. Zeeb } __packed;
4635c1def83SBjoern A. Zeeb 
4645c1def83SBjoern A. Zeeb struct hal_rx_rxpcu_classification_overview {
4655c1def83SBjoern A. Zeeb 	u32 rsvd0;
4665c1def83SBjoern A. Zeeb } __packed;
4675c1def83SBjoern A. Zeeb 
4685c1def83SBjoern A. Zeeb struct hal_rx_msdu_desc_info {
4695c1def83SBjoern A. Zeeb 	u32 msdu_flags;
4705c1def83SBjoern A. Zeeb 	u16 msdu_len; /* 14 bits for length */
4715c1def83SBjoern A. Zeeb };
4725c1def83SBjoern A. Zeeb 
4735c1def83SBjoern A. Zeeb #define HAL_RX_NUM_MSDU_DESC 6
4745c1def83SBjoern A. Zeeb struct hal_rx_msdu_list {
4755c1def83SBjoern A. Zeeb 	struct hal_rx_msdu_desc_info msdu_info[HAL_RX_NUM_MSDU_DESC];
4765c1def83SBjoern A. Zeeb 	u32 sw_cookie[HAL_RX_NUM_MSDU_DESC];
4775c1def83SBjoern A. Zeeb 	u8 rbm[HAL_RX_NUM_MSDU_DESC];
4785c1def83SBjoern A. Zeeb };
4795c1def83SBjoern A. Zeeb 
4805c1def83SBjoern A. Zeeb #define HAL_RX_FBM_ACK_INFO0_ADDR1_31_0		GENMASK(31, 0)
4815c1def83SBjoern A. Zeeb #define HAL_RX_FBM_ACK_INFO1_ADDR1_47_32	GENMASK(15, 0)
4825c1def83SBjoern A. Zeeb #define HAL_RX_FBM_ACK_INFO1_ADDR2_15_0		GENMASK(31, 16)
4835c1def83SBjoern A. Zeeb #define HAL_RX_FBM_ACK_INFO2_ADDR2_47_16	GENMASK(31, 0)
4845c1def83SBjoern A. Zeeb 
4855c1def83SBjoern A. Zeeb struct hal_rx_frame_bitmap_ack {
4865c1def83SBjoern A. Zeeb 	__le32 reserved;
4875c1def83SBjoern A. Zeeb 	__le32 info0;
4885c1def83SBjoern A. Zeeb 	__le32 info1;
4895c1def83SBjoern A. Zeeb 	__le32 info2;
4905c1def83SBjoern A. Zeeb 	__le32 reserved1[10];
4915c1def83SBjoern A. Zeeb } __packed;
4925c1def83SBjoern A. Zeeb 
4935c1def83SBjoern A. Zeeb #define HAL_RX_RESP_REQ_INFO0_PPDU_ID		GENMASK(15, 0)
4945c1def83SBjoern A. Zeeb #define HAL_RX_RESP_REQ_INFO0_RECEPTION_TYPE	BIT(16)
4955c1def83SBjoern A. Zeeb #define HAL_RX_RESP_REQ_INFO1_DURATION		GENMASK(15, 0)
4965c1def83SBjoern A. Zeeb #define HAL_RX_RESP_REQ_INFO1_RATE_MCS		GENMASK(24, 21)
4975c1def83SBjoern A. Zeeb #define HAL_RX_RESP_REQ_INFO1_SGI		GENMASK(26, 25)
4985c1def83SBjoern A. Zeeb #define HAL_RX_RESP_REQ_INFO1_STBC		BIT(27)
4995c1def83SBjoern A. Zeeb #define HAL_RX_RESP_REQ_INFO1_LDPC		BIT(28)
5005c1def83SBjoern A. Zeeb #define HAL_RX_RESP_REQ_INFO1_IS_AMPDU		BIT(29)
5015c1def83SBjoern A. Zeeb #define HAL_RX_RESP_REQ_INFO2_NUM_USER		GENMASK(6, 0)
5025c1def83SBjoern A. Zeeb #define HAL_RX_RESP_REQ_INFO3_ADDR1_31_0	GENMASK(31, 0)
5035c1def83SBjoern A. Zeeb #define HAL_RX_RESP_REQ_INFO4_ADDR1_47_32	GENMASK(15, 0)
5045c1def83SBjoern A. Zeeb #define HAL_RX_RESP_REQ_INFO4_ADDR1_15_0	GENMASK(31, 16)
5055c1def83SBjoern A. Zeeb #define HAL_RX_RESP_REQ_INFO5_ADDR1_47_16	GENMASK(31, 0)
5065c1def83SBjoern A. Zeeb 
5075c1def83SBjoern A. Zeeb struct hal_rx_resp_req_info {
5085c1def83SBjoern A. Zeeb 	__le32 info0;
5095c1def83SBjoern A. Zeeb 	__le32 reserved[1];
5105c1def83SBjoern A. Zeeb 	__le32 info1;
5115c1def83SBjoern A. Zeeb 	__le32 info2;
5125c1def83SBjoern A. Zeeb 	__le32 reserved1[2];
5135c1def83SBjoern A. Zeeb 	__le32 info3;
5145c1def83SBjoern A. Zeeb 	__le32 info4;
5155c1def83SBjoern A. Zeeb 	__le32 info5;
5165c1def83SBjoern A. Zeeb 	__le32 reserved2[5];
5175c1def83SBjoern A. Zeeb } __packed;
5185c1def83SBjoern A. Zeeb 
5195c1def83SBjoern A. Zeeb #define REO_QUEUE_DESC_MAGIC_DEBUG_PATTERN_0 0xDDBEEF
5205c1def83SBjoern A. Zeeb #define REO_QUEUE_DESC_MAGIC_DEBUG_PATTERN_1 0xADBEEF
5215c1def83SBjoern A. Zeeb #define REO_QUEUE_DESC_MAGIC_DEBUG_PATTERN_2 0xBDBEEF
5225c1def83SBjoern A. Zeeb #define REO_QUEUE_DESC_MAGIC_DEBUG_PATTERN_3 0xCDBEEF
5235c1def83SBjoern A. Zeeb 
5245c1def83SBjoern A. Zeeb #define HAL_RX_UL_OFDMA_USER_INFO_V0_W0_VALID		BIT(30)
5255c1def83SBjoern A. Zeeb #define HAL_RX_UL_OFDMA_USER_INFO_V0_W0_VER		BIT(31)
5265c1def83SBjoern A. Zeeb #define HAL_RX_UL_OFDMA_USER_INFO_V0_W1_NSS		GENMASK(2, 0)
5275c1def83SBjoern A. Zeeb #define HAL_RX_UL_OFDMA_USER_INFO_V0_W1_MCS		GENMASK(6, 3)
5285c1def83SBjoern A. Zeeb #define HAL_RX_UL_OFDMA_USER_INFO_V0_W1_LDPC		BIT(7)
5295c1def83SBjoern A. Zeeb #define HAL_RX_UL_OFDMA_USER_INFO_V0_W1_DCM		BIT(8)
5305c1def83SBjoern A. Zeeb #define HAL_RX_UL_OFDMA_USER_INFO_V0_W1_RU_START	GENMASK(15, 9)
5315c1def83SBjoern A. Zeeb #define HAL_RX_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE		GENMASK(18, 16)
5325c1def83SBjoern A. Zeeb 
5335c1def83SBjoern A. Zeeb /* HE Radiotap data1 Mask */
5345c1def83SBjoern A. Zeeb #define HE_SU_FORMAT_TYPE 0x0000
5355c1def83SBjoern A. Zeeb #define HE_EXT_SU_FORMAT_TYPE 0x0001
5365c1def83SBjoern A. Zeeb #define HE_MU_FORMAT_TYPE  0x0002
5375c1def83SBjoern A. Zeeb #define HE_TRIG_FORMAT_TYPE  0x0003
5385c1def83SBjoern A. Zeeb #define HE_BEAM_CHANGE_KNOWN 0x0008
5395c1def83SBjoern A. Zeeb #define HE_DL_UL_KNOWN 0x0010
5405c1def83SBjoern A. Zeeb #define HE_MCS_KNOWN 0x0020
5415c1def83SBjoern A. Zeeb #define HE_DCM_KNOWN 0x0040
5425c1def83SBjoern A. Zeeb #define HE_CODING_KNOWN 0x0080
5435c1def83SBjoern A. Zeeb #define HE_LDPC_EXTRA_SYMBOL_KNOWN 0x0100
5445c1def83SBjoern A. Zeeb #define HE_STBC_KNOWN 0x0200
5455c1def83SBjoern A. Zeeb #define HE_DATA_BW_RU_KNOWN 0x4000
5465c1def83SBjoern A. Zeeb #define HE_DOPPLER_KNOWN 0x8000
5475c1def83SBjoern A. Zeeb #define HE_BSS_COLOR_KNOWN 0x0004
5485c1def83SBjoern A. Zeeb 
5495c1def83SBjoern A. Zeeb /* HE Radiotap data2 Mask */
5505c1def83SBjoern A. Zeeb #define HE_GI_KNOWN 0x0002
5515c1def83SBjoern A. Zeeb #define HE_TXBF_KNOWN 0x0010
5525c1def83SBjoern A. Zeeb #define HE_PE_DISAMBIGUITY_KNOWN 0x0020
5535c1def83SBjoern A. Zeeb #define HE_TXOP_KNOWN 0x0040
5545c1def83SBjoern A. Zeeb #define HE_LTF_SYMBOLS_KNOWN 0x0004
5555c1def83SBjoern A. Zeeb #define HE_PRE_FEC_PADDING_KNOWN 0x0008
5565c1def83SBjoern A. Zeeb #define HE_MIDABLE_PERIODICITY_KNOWN 0x0080
5575c1def83SBjoern A. Zeeb 
5585c1def83SBjoern A. Zeeb /* HE radiotap data3 shift values */
5595c1def83SBjoern A. Zeeb #define HE_BEAM_CHANGE_SHIFT 6
5605c1def83SBjoern A. Zeeb #define HE_DL_UL_SHIFT 7
5615c1def83SBjoern A. Zeeb #define HE_TRANSMIT_MCS_SHIFT 8
5625c1def83SBjoern A. Zeeb #define HE_DCM_SHIFT 12
5635c1def83SBjoern A. Zeeb #define HE_CODING_SHIFT 13
5645c1def83SBjoern A. Zeeb #define HE_LDPC_EXTRA_SYMBOL_SHIFT 14
5655c1def83SBjoern A. Zeeb #define HE_STBC_SHIFT 15
5665c1def83SBjoern A. Zeeb 
5675c1def83SBjoern A. Zeeb /* HE radiotap data4 shift values */
5685c1def83SBjoern A. Zeeb #define HE_STA_ID_SHIFT 4
5695c1def83SBjoern A. Zeeb 
5705c1def83SBjoern A. Zeeb /* HE radiotap data5 */
5715c1def83SBjoern A. Zeeb #define HE_GI_SHIFT 4
5725c1def83SBjoern A. Zeeb #define HE_LTF_SIZE_SHIFT 6
5735c1def83SBjoern A. Zeeb #define HE_LTF_SYM_SHIFT 8
5745c1def83SBjoern A. Zeeb #define HE_TXBF_SHIFT 14
5755c1def83SBjoern A. Zeeb #define HE_PE_DISAMBIGUITY_SHIFT 15
5765c1def83SBjoern A. Zeeb #define HE_PRE_FEC_PAD_SHIFT 12
5775c1def83SBjoern A. Zeeb 
5785c1def83SBjoern A. Zeeb /* HE radiotap data6 */
5795c1def83SBjoern A. Zeeb #define HE_DOPPLER_SHIFT 4
5805c1def83SBjoern A. Zeeb #define HE_TXOP_SHIFT 8
5815c1def83SBjoern A. Zeeb 
5825c1def83SBjoern A. Zeeb /* HE radiotap HE-MU flags1 */
5835c1def83SBjoern A. Zeeb #define HE_SIG_B_MCS_KNOWN 0x0010
5845c1def83SBjoern A. Zeeb #define HE_SIG_B_DCM_KNOWN 0x0040
5855c1def83SBjoern A. Zeeb #define HE_SIG_B_SYM_NUM_KNOWN 0x8000
5865c1def83SBjoern A. Zeeb #define HE_RU_0_KNOWN 0x0100
5875c1def83SBjoern A. Zeeb #define HE_RU_1_KNOWN 0x0200
5885c1def83SBjoern A. Zeeb #define HE_RU_2_KNOWN 0x0400
5895c1def83SBjoern A. Zeeb #define HE_RU_3_KNOWN 0x0800
5905c1def83SBjoern A. Zeeb #define HE_DCM_FLAG_1_SHIFT 5
5915c1def83SBjoern A. Zeeb #define HE_SPATIAL_REUSE_MU_KNOWN 0x0100
5925c1def83SBjoern A. Zeeb #define HE_SIG_B_COMPRESSION_FLAG_1_KNOWN 0x4000
5935c1def83SBjoern A. Zeeb 
5945c1def83SBjoern A. Zeeb /* HE radiotap HE-MU flags2 */
5955c1def83SBjoern A. Zeeb #define HE_SIG_B_COMPRESSION_FLAG_2_SHIFT 3
5965c1def83SBjoern A. Zeeb #define HE_BW_KNOWN 0x0004
5975c1def83SBjoern A. Zeeb #define HE_NUM_SIG_B_SYMBOLS_SHIFT 4
5985c1def83SBjoern A. Zeeb #define HE_SIG_B_COMPRESSION_FLAG_2_KNOWN 0x0100
5995c1def83SBjoern A. Zeeb #define HE_NUM_SIG_B_FLAG_2_SHIFT 9
6005c1def83SBjoern A. Zeeb #define HE_LTF_FLAG_2_SYMBOLS_SHIFT 12
6015c1def83SBjoern A. Zeeb #define HE_LTF_KNOWN 0x8000
6025c1def83SBjoern A. Zeeb 
6035c1def83SBjoern A. Zeeb /* HE radiotap per_user_1 */
6045c1def83SBjoern A. Zeeb #define HE_STA_SPATIAL_SHIFT 11
6055c1def83SBjoern A. Zeeb #define HE_TXBF_SHIFT 14
6065c1def83SBjoern A. Zeeb #define HE_RESERVED_SET_TO_1_SHIFT 19
6075c1def83SBjoern A. Zeeb #define HE_STA_CODING_SHIFT 20
6085c1def83SBjoern A. Zeeb 
6095c1def83SBjoern A. Zeeb /* HE radiotap per_user_2 */
6105c1def83SBjoern A. Zeeb #define HE_STA_MCS_SHIFT 4
6115c1def83SBjoern A. Zeeb #define HE_STA_DCM_SHIFT 5
6125c1def83SBjoern A. Zeeb 
6135c1def83SBjoern A. Zeeb /* HE radiotap per user known */
6145c1def83SBjoern A. Zeeb #define HE_USER_FIELD_POSITION_KNOWN 0x01
6155c1def83SBjoern A. Zeeb #define HE_STA_ID_PER_USER_KNOWN 0x02
6165c1def83SBjoern A. Zeeb #define HE_STA_NSTS_KNOWN 0x04
6175c1def83SBjoern A. Zeeb #define HE_STA_TX_BF_KNOWN 0x08
6185c1def83SBjoern A. Zeeb #define HE_STA_SPATIAL_CONFIG_KNOWN 0x10
6195c1def83SBjoern A. Zeeb #define HE_STA_MCS_KNOWN 0x20
6205c1def83SBjoern A. Zeeb #define HE_STA_DCM_KNOWN 0x40
6215c1def83SBjoern A. Zeeb #define HE_STA_CODING_KNOWN 0x80
6225c1def83SBjoern A. Zeeb 
6235c1def83SBjoern A. Zeeb #define HAL_RX_MPDU_ERR_FCS			BIT(0)
6245c1def83SBjoern A. Zeeb #define HAL_RX_MPDU_ERR_DECRYPT			BIT(1)
6255c1def83SBjoern A. Zeeb #define HAL_RX_MPDU_ERR_TKIP_MIC		BIT(2)
6265c1def83SBjoern A. Zeeb #define HAL_RX_MPDU_ERR_AMSDU_ERR		BIT(3)
6275c1def83SBjoern A. Zeeb #define HAL_RX_MPDU_ERR_OVERFLOW		BIT(4)
6285c1def83SBjoern A. Zeeb #define HAL_RX_MPDU_ERR_MSDU_LEN		BIT(5)
6295c1def83SBjoern A. Zeeb #define HAL_RX_MPDU_ERR_MPDU_LEN		BIT(6)
6305c1def83SBjoern A. Zeeb #define HAL_RX_MPDU_ERR_UNENCRYPTED_FRAME	BIT(7)
6315c1def83SBjoern A. Zeeb 
6325c1def83SBjoern A. Zeeb static inline
ath12k_he_ru_tones_to_nl80211_he_ru_alloc(u16 ru_tones)6335c1def83SBjoern A. Zeeb enum nl80211_he_ru_alloc ath12k_he_ru_tones_to_nl80211_he_ru_alloc(u16 ru_tones)
6345c1def83SBjoern A. Zeeb {
6355c1def83SBjoern A. Zeeb 	enum nl80211_he_ru_alloc ret;
6365c1def83SBjoern A. Zeeb 
6375c1def83SBjoern A. Zeeb 	switch (ru_tones) {
6385c1def83SBjoern A. Zeeb 	case RU_52:
6395c1def83SBjoern A. Zeeb 		ret = NL80211_RATE_INFO_HE_RU_ALLOC_52;
6405c1def83SBjoern A. Zeeb 		break;
6415c1def83SBjoern A. Zeeb 	case RU_106:
6425c1def83SBjoern A. Zeeb 		ret = NL80211_RATE_INFO_HE_RU_ALLOC_106;
6435c1def83SBjoern A. Zeeb 		break;
6445c1def83SBjoern A. Zeeb 	case RU_242:
6455c1def83SBjoern A. Zeeb 		ret = NL80211_RATE_INFO_HE_RU_ALLOC_242;
6465c1def83SBjoern A. Zeeb 		break;
6475c1def83SBjoern A. Zeeb 	case RU_484:
6485c1def83SBjoern A. Zeeb 		ret = NL80211_RATE_INFO_HE_RU_ALLOC_484;
6495c1def83SBjoern A. Zeeb 		break;
6505c1def83SBjoern A. Zeeb 	case RU_996:
6515c1def83SBjoern A. Zeeb 		ret = NL80211_RATE_INFO_HE_RU_ALLOC_996;
6525c1def83SBjoern A. Zeeb 		break;
6535c1def83SBjoern A. Zeeb 	case RU_26:
6545c1def83SBjoern A. Zeeb 		fallthrough;
6555c1def83SBjoern A. Zeeb 	default:
6565c1def83SBjoern A. Zeeb 		ret = NL80211_RATE_INFO_HE_RU_ALLOC_26;
6575c1def83SBjoern A. Zeeb 		break;
6585c1def83SBjoern A. Zeeb 	}
6595c1def83SBjoern A. Zeeb 	return ret;
6605c1def83SBjoern A. Zeeb }
6615c1def83SBjoern A. Zeeb 
6625c1def83SBjoern A. Zeeb void ath12k_hal_reo_status_queue_stats(struct ath12k_base *ab,
6635c1def83SBjoern A. Zeeb 				       struct hal_tlv_64_hdr *tlv,
6645c1def83SBjoern A. Zeeb 				       struct hal_reo_status *status);
6655c1def83SBjoern A. Zeeb void ath12k_hal_reo_flush_queue_status(struct ath12k_base *ab,
6665c1def83SBjoern A. Zeeb 				       struct hal_tlv_64_hdr *tlv,
6675c1def83SBjoern A. Zeeb 				       struct hal_reo_status *status);
6685c1def83SBjoern A. Zeeb void ath12k_hal_reo_flush_cache_status(struct ath12k_base *ab,
6695c1def83SBjoern A. Zeeb 				       struct hal_tlv_64_hdr *tlv,
6705c1def83SBjoern A. Zeeb 				       struct hal_reo_status *status);
6715c1def83SBjoern A. Zeeb void ath12k_hal_reo_unblk_cache_status(struct ath12k_base *ab,
6725c1def83SBjoern A. Zeeb 				       struct hal_tlv_64_hdr *tlv,
6735c1def83SBjoern A. Zeeb 				       struct hal_reo_status *status);
6745c1def83SBjoern A. Zeeb void ath12k_hal_reo_flush_timeout_list_status(struct ath12k_base *ab,
6755c1def83SBjoern A. Zeeb 					      struct hal_tlv_64_hdr *tlv,
6765c1def83SBjoern A. Zeeb 					      struct hal_reo_status *status);
6775c1def83SBjoern A. Zeeb void ath12k_hal_reo_desc_thresh_reached_status(struct ath12k_base *ab,
6785c1def83SBjoern A. Zeeb 					       struct hal_tlv_64_hdr *tlv,
6795c1def83SBjoern A. Zeeb 					       struct hal_reo_status *status);
6805c1def83SBjoern A. Zeeb void ath12k_hal_reo_update_rx_reo_queue_status(struct ath12k_base *ab,
6815c1def83SBjoern A. Zeeb 					       struct hal_tlv_64_hdr *tlv,
6825c1def83SBjoern A. Zeeb 					       struct hal_reo_status *status);
6835c1def83SBjoern A. Zeeb void ath12k_hal_rx_msdu_link_info_get(struct hal_rx_msdu_link *link, u32 *num_msdus,
6845c1def83SBjoern A. Zeeb 				      u32 *msdu_cookies,
6855c1def83SBjoern A. Zeeb 				      enum hal_rx_buf_return_buf_manager *rbm);
6865c1def83SBjoern A. Zeeb void ath12k_hal_rx_msdu_link_desc_set(struct ath12k_base *ab,
6875c1def83SBjoern A. Zeeb 				      struct hal_wbm_release_ring *dst_desc,
6885c1def83SBjoern A. Zeeb 				      struct hal_wbm_release_ring *src_desc,
6895c1def83SBjoern A. Zeeb 				      enum hal_wbm_rel_bm_act action);
6905c1def83SBjoern A. Zeeb void ath12k_hal_rx_buf_addr_info_set(struct ath12k_buffer_addr *binfo,
6915c1def83SBjoern A. Zeeb 				     dma_addr_t paddr, u32 cookie, u8 manager);
6925c1def83SBjoern A. Zeeb void ath12k_hal_rx_buf_addr_info_get(struct ath12k_buffer_addr *binfo,
6935c1def83SBjoern A. Zeeb 				     dma_addr_t *paddr,
6945c1def83SBjoern A. Zeeb 				     u32 *cookie, u8 *rbm);
6955c1def83SBjoern A. Zeeb int ath12k_hal_desc_reo_parse_err(struct ath12k_base *ab,
6965c1def83SBjoern A. Zeeb 				  struct hal_reo_dest_ring *desc,
6975c1def83SBjoern A. Zeeb 				  dma_addr_t *paddr, u32 *desc_bank);
6985c1def83SBjoern A. Zeeb int ath12k_hal_wbm_desc_parse_err(struct ath12k_base *ab, void *desc,
6995c1def83SBjoern A. Zeeb 				  struct hal_rx_wbm_rel_info *rel_info);
7005c1def83SBjoern A. Zeeb void ath12k_hal_rx_reo_ent_paddr_get(struct ath12k_base *ab,
7015c1def83SBjoern A. Zeeb 				     struct ath12k_buffer_addr *buff_addr,
7025c1def83SBjoern A. Zeeb 				     dma_addr_t *paddr, u32 *cookie);
7035c1def83SBjoern A. Zeeb 
7045c1def83SBjoern A. Zeeb #endif
705