xref: /freebsd/sys/dev/nvme/nvme.h (revision 1323ec57)
1 /*-
2  * SPDX-License-Identifier: BSD-2-Clause-FreeBSD
3  *
4  * Copyright (C) 2012-2013 Intel Corporation
5  * All rights reserved.
6  *
7  * Redistribution and use in source and binary forms, with or without
8  * modification, are permitted provided that the following conditions
9  * are met:
10  * 1. Redistributions of source code must retain the above copyright
11  *    notice, this list of conditions and the following disclaimer.
12  * 2. Redistributions in binary form must reproduce the above copyright
13  *    notice, this list of conditions and the following disclaimer in the
14  *    documentation and/or other materials provided with the distribution.
15  *
16  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
17  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
18  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
19  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
20  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
21  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
22  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
23  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
24  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26  * SUCH DAMAGE.
27  *
28  * $FreeBSD$
29  */
30 
31 #ifndef __NVME_H__
32 #define __NVME_H__
33 
34 #ifdef _KERNEL
35 #include <sys/types.h>
36 #endif
37 
38 #include <sys/param.h>
39 #include <sys/endian.h>
40 
41 #define	NVME_PASSTHROUGH_CMD		_IOWR('n', 0, struct nvme_pt_command)
42 #define	NVME_RESET_CONTROLLER		_IO('n', 1)
43 #define	NVME_GET_NSID			_IOR('n', 2, struct nvme_get_nsid)
44 #define	NVME_GET_MAX_XFER_SIZE		_IOR('n', 3, uint64_t)
45 
46 #define	NVME_IO_TEST			_IOWR('n', 100, struct nvme_io_test)
47 #define	NVME_BIO_TEST			_IOWR('n', 101, struct nvme_io_test)
48 
49 /*
50  * Macros to deal with NVME revisions, as defined VS register
51  */
52 #define NVME_REV(x, y)			(((x) << 16) | ((y) << 8))
53 #define NVME_MAJOR(r)			(((r) >> 16) & 0xffff)
54 #define NVME_MINOR(r)			(((r) >> 8) & 0xff)
55 
56 /*
57  * Use to mark a command to apply to all namespaces, or to retrieve global
58  *  log pages.
59  */
60 #define NVME_GLOBAL_NAMESPACE_TAG	((uint32_t)0xFFFFFFFF)
61 
62 /* Cap transfers by the maximum addressable by page-sized PRP (4KB -> 2MB). */
63 #define NVME_MAX_XFER_SIZE		MIN(maxphys, (PAGE_SIZE/8*PAGE_SIZE))
64 
65 /* Host memory buffer sizes are always in 4096 byte chunks */
66 #define	NVME_HMB_UNITS			4096
67 
68 /* Register field definitions */
69 #define NVME_CAP_LO_REG_MQES_SHIFT			(0)
70 #define NVME_CAP_LO_REG_MQES_MASK			(0xFFFF)
71 #define NVME_CAP_LO_REG_CQR_SHIFT			(16)
72 #define NVME_CAP_LO_REG_CQR_MASK			(0x1)
73 #define NVME_CAP_LO_REG_AMS_SHIFT			(17)
74 #define NVME_CAP_LO_REG_AMS_MASK			(0x3)
75 #define NVME_CAP_LO_REG_TO_SHIFT			(24)
76 #define NVME_CAP_LO_REG_TO_MASK				(0xFF)
77 #define NVME_CAP_LO_MQES(x) \
78 	(((x) >> NVME_CAP_LO_REG_MQES_SHIFT) & NVME_CAP_LO_REG_MQES_MASK)
79 #define NVME_CAP_LO_CQR(x) \
80 	(((x) >> NVME_CAP_LO_REG_CQR_SHIFT) & NVME_CAP_LO_REG_CQR_MASK)
81 #define NVME_CAP_LO_AMS(x) \
82 	(((x) >> NVME_CAP_LO_REG_AMS_SHIFT) & NVME_CAP_LO_REG_AMS_MASK)
83 #define NVME_CAP_LO_TO(x) \
84 	(((x) >> NVME_CAP_LO_REG_TO_SHIFT) & NVME_CAP_LO_REG_TO_MASK)
85 
86 #define NVME_CAP_HI_REG_DSTRD_SHIFT			(0)
87 #define NVME_CAP_HI_REG_DSTRD_MASK			(0xF)
88 #define NVME_CAP_HI_REG_NSSRS_SHIFT			(4)
89 #define NVME_CAP_HI_REG_NSSRS_MASK			(0x1)
90 #define NVME_CAP_HI_REG_CSS_SHIFT			(5)
91 #define NVME_CAP_HI_REG_CSS_MASK			(0xff)
92 #define NVME_CAP_HI_REG_CSS_NVM_SHIFT			(5)
93 #define NVME_CAP_HI_REG_CSS_NVM_MASK			(0x1)
94 #define NVME_CAP_HI_REG_BPS_SHIFT			(13)
95 #define NVME_CAP_HI_REG_BPS_MASK			(0x1)
96 #define NVME_CAP_HI_REG_MPSMIN_SHIFT			(16)
97 #define NVME_CAP_HI_REG_MPSMIN_MASK			(0xF)
98 #define NVME_CAP_HI_REG_MPSMAX_SHIFT			(20)
99 #define NVME_CAP_HI_REG_MPSMAX_MASK			(0xF)
100 #define NVME_CAP_HI_REG_PMRS_SHIFT			(24)
101 #define NVME_CAP_HI_REG_PMRS_MASK			(0x1)
102 #define NVME_CAP_HI_REG_CMBS_SHIFT			(25)
103 #define NVME_CAP_HI_REG_CMBS_MASK			(0x1)
104 #define NVME_CAP_HI_DSTRD(x) \
105 	(((x) >> NVME_CAP_HI_REG_DSTRD_SHIFT) & NVME_CAP_HI_REG_DSTRD_MASK)
106 #define NVME_CAP_HI_NSSRS(x) \
107 	(((x) >> NVME_CAP_HI_REG_NSSRS_SHIFT) & NVME_CAP_HI_REG_NSSRS_MASK)
108 #define NVME_CAP_HI_CSS(x) \
109 	(((x) >> NVME_CAP_HI_REG_CSS_SHIFT) & NVME_CAP_HI_REG_CSS_MASK)
110 #define NVME_CAP_HI_CSS_NVM(x) \
111 	(((x) >> NVME_CAP_HI_REG_CSS_NVM_SHIFT) & NVME_CAP_HI_REG_CSS_NVM_MASK)
112 #define NVME_CAP_HI_BPS(x) \
113 	(((x) >> NVME_CAP_HI_REG_BPS_SHIFT) & NVME_CAP_HI_REG_BPS_MASK)
114 #define NVME_CAP_HI_MPSMIN(x) \
115 	(((x) >> NVME_CAP_HI_REG_MPSMIN_SHIFT) & NVME_CAP_HI_REG_MPSMIN_MASK)
116 #define NVME_CAP_HI_MPSMAX(x) \
117 	(((x) >> NVME_CAP_HI_REG_MPSMAX_SHIFT) & NVME_CAP_HI_REG_MPSMAX_MASK)
118 #define NVME_CAP_HI_PMRS(x) \
119 	(((x) >> NVME_CAP_HI_REG_PMRS_SHIFT) & NVME_CAP_HI_REG_PMRS_MASK)
120 #define NVME_CAP_HI_CMBS(x) \
121 	(((x) >> NVME_CAP_HI_REG_CMBS_SHIFT) & NVME_CAP_HI_REG_CMBS_MASK)
122 
123 #define NVME_CC_REG_EN_SHIFT				(0)
124 #define NVME_CC_REG_EN_MASK				(0x1)
125 #define NVME_CC_REG_CSS_SHIFT				(4)
126 #define NVME_CC_REG_CSS_MASK				(0x7)
127 #define NVME_CC_REG_MPS_SHIFT				(7)
128 #define NVME_CC_REG_MPS_MASK				(0xF)
129 #define NVME_CC_REG_AMS_SHIFT				(11)
130 #define NVME_CC_REG_AMS_MASK				(0x7)
131 #define NVME_CC_REG_SHN_SHIFT				(14)
132 #define NVME_CC_REG_SHN_MASK				(0x3)
133 #define NVME_CC_REG_IOSQES_SHIFT			(16)
134 #define NVME_CC_REG_IOSQES_MASK				(0xF)
135 #define NVME_CC_REG_IOCQES_SHIFT			(20)
136 #define NVME_CC_REG_IOCQES_MASK				(0xF)
137 
138 #define NVME_CSTS_REG_RDY_SHIFT				(0)
139 #define NVME_CSTS_REG_RDY_MASK				(0x1)
140 #define NVME_CSTS_REG_CFS_SHIFT				(1)
141 #define NVME_CSTS_REG_CFS_MASK				(0x1)
142 #define NVME_CSTS_REG_SHST_SHIFT			(2)
143 #define NVME_CSTS_REG_SHST_MASK				(0x3)
144 #define NVME_CSTS_REG_NVSRO_SHIFT			(4)
145 #define NVME_CSTS_REG_NVSRO_MASK			(0x1)
146 #define NVME_CSTS_REG_PP_SHIFT				(5)
147 #define NVME_CSTS_REG_PP_MASK				(0x1)
148 
149 #define NVME_CSTS_GET_SHST(csts)			(((csts) >> NVME_CSTS_REG_SHST_SHIFT) & NVME_CSTS_REG_SHST_MASK)
150 
151 #define NVME_AQA_REG_ASQS_SHIFT				(0)
152 #define NVME_AQA_REG_ASQS_MASK				(0xFFF)
153 #define NVME_AQA_REG_ACQS_SHIFT				(16)
154 #define NVME_AQA_REG_ACQS_MASK				(0xFFF)
155 
156 #define NVME_PMRCAP_REG_RDS_SHIFT			(3)
157 #define NVME_PMRCAP_REG_RDS_MASK			(0x1)
158 #define NVME_PMRCAP_REG_WDS_SHIFT			(4)
159 #define NVME_PMRCAP_REG_WDS_MASK			(0x1)
160 #define NVME_PMRCAP_REG_BIR_SHIFT			(5)
161 #define NVME_PMRCAP_REG_BIR_MASK			(0x7)
162 #define NVME_PMRCAP_REG_PMRTU_SHIFT			(8)
163 #define NVME_PMRCAP_REG_PMRTU_MASK			(0x3)
164 #define NVME_PMRCAP_REG_PMRWBM_SHIFT			(10)
165 #define NVME_PMRCAP_REG_PMRWBM_MASK			(0xf)
166 #define NVME_PMRCAP_REG_PMRTO_SHIFT			(16)
167 #define NVME_PMRCAP_REG_PMRTO_MASK			(0xff)
168 #define NVME_PMRCAP_REG_CMSS_SHIFT			(24)
169 #define NVME_PMRCAP_REG_CMSS_MASK			(0x1)
170 
171 #define NVME_PMRCAP_RDS(x) \
172 	(((x) >> NVME_PMRCAP_REG_RDS_SHIFT) & NVME_PMRCAP_REG_RDS_MASK)
173 #define NVME_PMRCAP_WDS(x) \
174 	(((x) >> NVME_PMRCAP_REG_WDS_SHIFT) & NVME_PMRCAP_REG_WDS_MASK)
175 #define NVME_PMRCAP_BIR(x) \
176 	(((x) >> NVME_PMRCAP_REG_BIR_SHIFT) & NVME_PMRCAP_REG_BIR_MASK)
177 #define NVME_PMRCAP_PMRTU(x) \
178 	(((x) >> NVME_PMRCAP_REG_PMRTU_SHIFT) & NVME_PMRCAP_REG_PMRTU_MASK)
179 #define NVME_PMRCAP_PMRWBM(x) \
180 	(((x) >> NVME_PMRCAP_REG_PMRWBM_SHIFT) & NVME_PMRCAP_REG_PMRWBM_MASK)
181 #define NVME_PMRCAP_PMRTO(x) \
182 	(((x) >> NVME_PMRCAP_REG_PMRTO_SHIFT) & NVME_PMRCAP_REG_PMRTO_MASK)
183 #define NVME_PMRCAP_CMSS(x) \
184 	(((x) >> NVME_PMRCAP_REG_CMSS_SHIFT) & NVME_PMRCAP_REG_CMSS_MASK)
185 
186 /* Command field definitions */
187 
188 #define NVME_CMD_FUSE_SHIFT				(8)
189 #define NVME_CMD_FUSE_MASK				(0x3)
190 
191 #define NVME_STATUS_P_SHIFT				(0)
192 #define NVME_STATUS_P_MASK				(0x1)
193 #define NVME_STATUS_SC_SHIFT				(1)
194 #define NVME_STATUS_SC_MASK				(0xFF)
195 #define NVME_STATUS_SCT_SHIFT				(9)
196 #define NVME_STATUS_SCT_MASK				(0x7)
197 #define NVME_STATUS_CRD_SHIFT				(12)
198 #define NVME_STATUS_CRD_MASK				(0x3)
199 #define NVME_STATUS_M_SHIFT				(14)
200 #define NVME_STATUS_M_MASK				(0x1)
201 #define NVME_STATUS_DNR_SHIFT				(15)
202 #define NVME_STATUS_DNR_MASK				(0x1)
203 
204 #define NVME_STATUS_GET_P(st)				(((st) >> NVME_STATUS_P_SHIFT) & NVME_STATUS_P_MASK)
205 #define NVME_STATUS_GET_SC(st)				(((st) >> NVME_STATUS_SC_SHIFT) & NVME_STATUS_SC_MASK)
206 #define NVME_STATUS_GET_SCT(st)				(((st) >> NVME_STATUS_SCT_SHIFT) & NVME_STATUS_SCT_MASK)
207 #define NVME_STATUS_GET_M(st)				(((st) >> NVME_STATUS_M_SHIFT) & NVME_STATUS_M_MASK)
208 #define NVME_STATUS_GET_DNR(st)				(((st) >> NVME_STATUS_DNR_SHIFT) & NVME_STATUS_DNR_MASK)
209 
210 #define NVME_PWR_ST_MPS_SHIFT				(0)
211 #define NVME_PWR_ST_MPS_MASK				(0x1)
212 #define NVME_PWR_ST_NOPS_SHIFT				(1)
213 #define NVME_PWR_ST_NOPS_MASK				(0x1)
214 #define NVME_PWR_ST_RRT_SHIFT				(0)
215 #define NVME_PWR_ST_RRT_MASK				(0x1F)
216 #define NVME_PWR_ST_RRL_SHIFT				(0)
217 #define NVME_PWR_ST_RRL_MASK				(0x1F)
218 #define NVME_PWR_ST_RWT_SHIFT				(0)
219 #define NVME_PWR_ST_RWT_MASK				(0x1F)
220 #define NVME_PWR_ST_RWL_SHIFT				(0)
221 #define NVME_PWR_ST_RWL_MASK				(0x1F)
222 #define NVME_PWR_ST_IPS_SHIFT				(6)
223 #define NVME_PWR_ST_IPS_MASK				(0x3)
224 #define NVME_PWR_ST_APW_SHIFT				(0)
225 #define NVME_PWR_ST_APW_MASK				(0x7)
226 #define NVME_PWR_ST_APS_SHIFT				(6)
227 #define NVME_PWR_ST_APS_MASK				(0x3)
228 
229 /** Controller Multi-path I/O and Namespace Sharing Capabilities */
230 /* More then one port */
231 #define NVME_CTRLR_DATA_MIC_MPORTS_SHIFT		(0)
232 #define NVME_CTRLR_DATA_MIC_MPORTS_MASK			(0x1)
233 /* More then one controller */
234 #define NVME_CTRLR_DATA_MIC_MCTRLRS_SHIFT		(1)
235 #define NVME_CTRLR_DATA_MIC_MCTRLRS_MASK		(0x1)
236 /* SR-IOV Virtual Function */
237 #define NVME_CTRLR_DATA_MIC_SRIOVVF_SHIFT		(2)
238 #define NVME_CTRLR_DATA_MIC_SRIOVVF_MASK		(0x1)
239 /* Asymmetric Namespace Access Reporting */
240 #define NVME_CTRLR_DATA_MIC_ANAR_SHIFT			(3)
241 #define NVME_CTRLR_DATA_MIC_ANAR_MASK			(0x1)
242 
243 /** OAES - Optional Asynchronous Events Supported */
244 /* supports Namespace Attribute Notices event */
245 #define NVME_CTRLR_DATA_OAES_NS_ATTR_SHIFT		(8)
246 #define NVME_CTRLR_DATA_OAES_NS_ATTR_MASK		(0x1)
247 /* supports Firmware Activation Notices event */
248 #define NVME_CTRLR_DATA_OAES_FW_ACTIVATE_SHIFT		(9)
249 #define NVME_CTRLR_DATA_OAES_FW_ACTIVATE_MASK		(0x1)
250 /* supports Asymmetric Namespace Access Change Notices event */
251 #define NVME_CTRLR_DATA_OAES_ASYM_NS_CHANGE_SHIFT	(11)
252 #define NVME_CTRLR_DATA_OAES_ASYM_NS_CHANGE_MASK	(0x1)
253 /* supports Predictable Latency Event Aggregate Log Change Notices event */
254 #define NVME_CTRLR_DATA_OAES_PREDICT_LATENCY_SHIFT	(12)
255 #define NVME_CTRLR_DATA_OAES_PREDICT_LATENCY_MASK	(0x1)
256 /* supports LBA Status Information Notices event */
257 #define NVME_CTRLR_DATA_OAES_LBA_STATUS_SHIFT		(13)
258 #define NVME_CTRLR_DATA_OAES_LBA_STATUS_MASK		(0x1)
259 /* supports Endurance Group Event Aggregate Log Page Changes Notices event */
260 #define NVME_CTRLR_DATA_OAES_ENDURANCE_GROUP_SHIFT	(14)
261 #define NVME_CTRLR_DATA_OAES_ENDURANCE_GROUP_MASK	(0x1)
262 /* supports Normal NVM Subsystem Shutdown event */
263 #define NVME_CTRLR_DATA_OAES_NORMAL_SHUTDOWN_SHIFT	(15)
264 #define NVME_CTRLR_DATA_OAES_NORMAL_SHUTDOWN_MASK	(0x1)
265 /* supports Zone Descriptor Changed Notices event */
266 #define NVME_CTRLR_DATA_OAES_ZONE_DESC_CHANGE_SHIFT	(27)
267 #define NVME_CTRLR_DATA_OAES_ZONE_DESC_CHANGE_MASK	(0x1)
268 /* supports Discovery Log Page Change Notification event */
269 #define NVME_CTRLR_DATA_OAES_LOG_PAGE_CHANGE_SHIFT	(31)
270 #define NVME_CTRLR_DATA_OAES_LOG_PAGE_CHANGE_MASK	(0x1)
271 
272 /** OACS - optional admin command support */
273 /* supports security send/receive commands */
274 #define NVME_CTRLR_DATA_OACS_SECURITY_SHIFT		(0)
275 #define NVME_CTRLR_DATA_OACS_SECURITY_MASK		(0x1)
276 /* supports format nvm command */
277 #define NVME_CTRLR_DATA_OACS_FORMAT_SHIFT		(1)
278 #define NVME_CTRLR_DATA_OACS_FORMAT_MASK		(0x1)
279 /* supports firmware activate/download commands */
280 #define NVME_CTRLR_DATA_OACS_FIRMWARE_SHIFT		(2)
281 #define NVME_CTRLR_DATA_OACS_FIRMWARE_MASK		(0x1)
282 /* supports namespace management commands */
283 #define NVME_CTRLR_DATA_OACS_NSMGMT_SHIFT		(3)
284 #define NVME_CTRLR_DATA_OACS_NSMGMT_MASK		(0x1)
285 /* supports Device Self-test command */
286 #define NVME_CTRLR_DATA_OACS_SELFTEST_SHIFT		(4)
287 #define NVME_CTRLR_DATA_OACS_SELFTEST_MASK		(0x1)
288 /* supports Directives */
289 #define NVME_CTRLR_DATA_OACS_DIRECTIVES_SHIFT		(5)
290 #define NVME_CTRLR_DATA_OACS_DIRECTIVES_MASK		(0x1)
291 /* supports NVMe-MI Send/Receive */
292 #define NVME_CTRLR_DATA_OACS_NVMEMI_SHIFT		(6)
293 #define NVME_CTRLR_DATA_OACS_NVMEMI_MASK		(0x1)
294 /* supports Virtualization Management */
295 #define NVME_CTRLR_DATA_OACS_VM_SHIFT			(7)
296 #define NVME_CTRLR_DATA_OACS_VM_MASK			(0x1)
297 /* supports Doorbell Buffer Config */
298 #define NVME_CTRLR_DATA_OACS_DBBUFFER_SHIFT		(8)
299 #define NVME_CTRLR_DATA_OACS_DBBUFFER_MASK		(0x1)
300 /* supports Get LBA Status */
301 #define NVME_CTRLR_DATA_OACS_GETLBA_SHIFT		(9)
302 #define NVME_CTRLR_DATA_OACS_GETLBA_MASK		(0x1)
303 
304 /** firmware updates */
305 /* first slot is read-only */
306 #define NVME_CTRLR_DATA_FRMW_SLOT1_RO_SHIFT		(0)
307 #define NVME_CTRLR_DATA_FRMW_SLOT1_RO_MASK		(0x1)
308 /* number of firmware slots */
309 #define NVME_CTRLR_DATA_FRMW_NUM_SLOTS_SHIFT		(1)
310 #define NVME_CTRLR_DATA_FRMW_NUM_SLOTS_MASK		(0x7)
311 /* firmware activation without reset */
312 #define NVME_CTRLR_DATA_FRMW_ACT_WO_RESET_SHIFT		(4)
313 #define NVME_CTRLR_DATA_FRMW_ACT_WO_RESET_MASK		(0x1)
314 
315 /** log page attributes */
316 /* per namespace smart/health log page */
317 #define NVME_CTRLR_DATA_LPA_NS_SMART_SHIFT		(0)
318 #define NVME_CTRLR_DATA_LPA_NS_SMART_MASK		(0x1)
319 
320 /** AVSCC - admin vendor specific command configuration */
321 /* admin vendor specific commands use spec format */
322 #define NVME_CTRLR_DATA_AVSCC_SPEC_FORMAT_SHIFT		(0)
323 #define NVME_CTRLR_DATA_AVSCC_SPEC_FORMAT_MASK		(0x1)
324 
325 /** Autonomous Power State Transition Attributes */
326 /* Autonomous Power State Transitions supported */
327 #define NVME_CTRLR_DATA_APSTA_APST_SUPP_SHIFT		(0)
328 #define NVME_CTRLR_DATA_APSTA_APST_SUPP_MASK		(0x1)
329 
330 /** Sanitize Capabilities */
331 /* Crypto Erase Support  */
332 #define NVME_CTRLR_DATA_SANICAP_CES_SHIFT		(0)
333 #define NVME_CTRLR_DATA_SANICAP_CES_MASK		(0x1)
334 /* Block Erase Support */
335 #define NVME_CTRLR_DATA_SANICAP_BES_SHIFT		(1)
336 #define NVME_CTRLR_DATA_SANICAP_BES_MASK		(0x1)
337 /* Overwrite Support */
338 #define NVME_CTRLR_DATA_SANICAP_OWS_SHIFT		(2)
339 #define NVME_CTRLR_DATA_SANICAP_OWS_MASK		(0x1)
340 /* No-Deallocate Inhibited  */
341 #define NVME_CTRLR_DATA_SANICAP_NDI_SHIFT		(29)
342 #define NVME_CTRLR_DATA_SANICAP_NDI_MASK		(0x1)
343 /* No-Deallocate Modifies Media After Sanitize */
344 #define NVME_CTRLR_DATA_SANICAP_NODMMAS_SHIFT		(30)
345 #define NVME_CTRLR_DATA_SANICAP_NODMMAS_MASK		(0x3)
346 #define NVME_CTRLR_DATA_SANICAP_NODMMAS_UNDEF		(0)
347 #define NVME_CTRLR_DATA_SANICAP_NODMMAS_NO		(1)
348 #define NVME_CTRLR_DATA_SANICAP_NODMMAS_YES		(2)
349 
350 /** submission queue entry size */
351 #define NVME_CTRLR_DATA_SQES_MIN_SHIFT			(0)
352 #define NVME_CTRLR_DATA_SQES_MIN_MASK			(0xF)
353 #define NVME_CTRLR_DATA_SQES_MAX_SHIFT			(4)
354 #define NVME_CTRLR_DATA_SQES_MAX_MASK			(0xF)
355 
356 /** completion queue entry size */
357 #define NVME_CTRLR_DATA_CQES_MIN_SHIFT			(0)
358 #define NVME_CTRLR_DATA_CQES_MIN_MASK			(0xF)
359 #define NVME_CTRLR_DATA_CQES_MAX_SHIFT			(4)
360 #define NVME_CTRLR_DATA_CQES_MAX_MASK			(0xF)
361 
362 /** optional nvm command support */
363 #define NVME_CTRLR_DATA_ONCS_COMPARE_SHIFT		(0)
364 #define NVME_CTRLR_DATA_ONCS_COMPARE_MASK		(0x1)
365 #define NVME_CTRLR_DATA_ONCS_WRITE_UNC_SHIFT		(1)
366 #define NVME_CTRLR_DATA_ONCS_WRITE_UNC_MASK		(0x1)
367 #define NVME_CTRLR_DATA_ONCS_DSM_SHIFT			(2)
368 #define NVME_CTRLR_DATA_ONCS_DSM_MASK			(0x1)
369 #define NVME_CTRLR_DATA_ONCS_WRZERO_SHIFT		(3)
370 #define NVME_CTRLR_DATA_ONCS_WRZERO_MASK		(0x1)
371 #define NVME_CTRLR_DATA_ONCS_SAVEFEAT_SHIFT		(4)
372 #define NVME_CTRLR_DATA_ONCS_SAVEFEAT_MASK		(0x1)
373 #define NVME_CTRLR_DATA_ONCS_RESERV_SHIFT		(5)
374 #define NVME_CTRLR_DATA_ONCS_RESERV_MASK		(0x1)
375 #define NVME_CTRLR_DATA_ONCS_TIMESTAMP_SHIFT		(6)
376 #define NVME_CTRLR_DATA_ONCS_TIMESTAMP_MASK		(0x1)
377 #define NVME_CTRLR_DATA_ONCS_VERIFY_SHIFT		(7)
378 #define NVME_CTRLR_DATA_ONCS_VERIFY_MASK		(0x1)
379 
380 /** Fused Operation Support */
381 #define NVME_CTRLR_DATA_FUSES_CNW_SHIFT		(0)
382 #define NVME_CTRLR_DATA_FUSES_CNW_MASK		(0x1)
383 
384 /** Format NVM Attributes */
385 #define NVME_CTRLR_DATA_FNA_FORMAT_ALL_SHIFT		(0)
386 #define NVME_CTRLR_DATA_FNA_FORMAT_ALL_MASK		(0x1)
387 #define NVME_CTRLR_DATA_FNA_ERASE_ALL_SHIFT		(1)
388 #define NVME_CTRLR_DATA_FNA_ERASE_ALL_MASK		(0x1)
389 #define NVME_CTRLR_DATA_FNA_CRYPTO_ERASE_SHIFT		(2)
390 #define NVME_CTRLR_DATA_FNA_CRYPTO_ERASE_MASK		(0x1)
391 
392 /** volatile write cache */
393 /* volatile write cache present */
394 #define NVME_CTRLR_DATA_VWC_PRESENT_SHIFT		(0)
395 #define NVME_CTRLR_DATA_VWC_PRESENT_MASK		(0x1)
396 /* flush all namespaces supported */
397 #define NVME_CTRLR_DATA_VWC_ALL_SHIFT			(1)
398 #define NVME_CTRLR_DATA_VWC_ALL_MASK			(0x3)
399 #define NVME_CTRLR_DATA_VWC_ALL_UNKNOWN			(0)
400 #define NVME_CTRLR_DATA_VWC_ALL_NO			(2)
401 #define NVME_CTRLR_DATA_VWC_ALL_YES			(3)
402 
403 /** namespace features */
404 /* thin provisioning */
405 #define NVME_NS_DATA_NSFEAT_THIN_PROV_SHIFT		(0)
406 #define NVME_NS_DATA_NSFEAT_THIN_PROV_MASK		(0x1)
407 /* NAWUN, NAWUPF, and NACWU fields are valid */
408 #define NVME_NS_DATA_NSFEAT_NA_FIELDS_SHIFT		(1)
409 #define NVME_NS_DATA_NSFEAT_NA_FIELDS_MASK		(0x1)
410 /* Deallocated or Unwritten Logical Block errors supported */
411 #define NVME_NS_DATA_NSFEAT_DEALLOC_SHIFT		(2)
412 #define NVME_NS_DATA_NSFEAT_DEALLOC_MASK		(0x1)
413 /* NGUID and EUI64 fields are not reusable */
414 #define NVME_NS_DATA_NSFEAT_NO_ID_REUSE_SHIFT		(3)
415 #define NVME_NS_DATA_NSFEAT_NO_ID_REUSE_MASK		(0x1)
416 /* NPWG, NPWA, NPDG, NPDA, and NOWS are valid */
417 #define NVME_NS_DATA_NSFEAT_NPVALID_SHIFT		(4)
418 #define NVME_NS_DATA_NSFEAT_NPVALID_MASK		(0x1)
419 
420 /** formatted lba size */
421 #define NVME_NS_DATA_FLBAS_FORMAT_SHIFT			(0)
422 #define NVME_NS_DATA_FLBAS_FORMAT_MASK			(0xF)
423 #define NVME_NS_DATA_FLBAS_EXTENDED_SHIFT		(4)
424 #define NVME_NS_DATA_FLBAS_EXTENDED_MASK		(0x1)
425 
426 /** metadata capabilities */
427 /* metadata can be transferred as part of data prp list */
428 #define NVME_NS_DATA_MC_EXTENDED_SHIFT			(0)
429 #define NVME_NS_DATA_MC_EXTENDED_MASK			(0x1)
430 /* metadata can be transferred with separate metadata pointer */
431 #define NVME_NS_DATA_MC_POINTER_SHIFT			(1)
432 #define NVME_NS_DATA_MC_POINTER_MASK			(0x1)
433 
434 /** end-to-end data protection capabilities */
435 /* protection information type 1 */
436 #define NVME_NS_DATA_DPC_PIT1_SHIFT			(0)
437 #define NVME_NS_DATA_DPC_PIT1_MASK			(0x1)
438 /* protection information type 2 */
439 #define NVME_NS_DATA_DPC_PIT2_SHIFT			(1)
440 #define NVME_NS_DATA_DPC_PIT2_MASK			(0x1)
441 /* protection information type 3 */
442 #define NVME_NS_DATA_DPC_PIT3_SHIFT			(2)
443 #define NVME_NS_DATA_DPC_PIT3_MASK			(0x1)
444 /* first eight bytes of metadata */
445 #define NVME_NS_DATA_DPC_MD_START_SHIFT			(3)
446 #define NVME_NS_DATA_DPC_MD_START_MASK			(0x1)
447 /* last eight bytes of metadata */
448 #define NVME_NS_DATA_DPC_MD_END_SHIFT			(4)
449 #define NVME_NS_DATA_DPC_MD_END_MASK			(0x1)
450 
451 /** end-to-end data protection type settings */
452 /* protection information type */
453 #define NVME_NS_DATA_DPS_PIT_SHIFT			(0)
454 #define NVME_NS_DATA_DPS_PIT_MASK			(0x7)
455 /* 1 == protection info transferred at start of metadata */
456 /* 0 == protection info transferred at end of metadata */
457 #define NVME_NS_DATA_DPS_MD_START_SHIFT			(3)
458 #define NVME_NS_DATA_DPS_MD_START_MASK			(0x1)
459 
460 /** Namespace Multi-path I/O and Namespace Sharing Capabilities */
461 /* the namespace may be attached to two or more controllers */
462 #define NVME_NS_DATA_NMIC_MAY_BE_SHARED_SHIFT		(0)
463 #define NVME_NS_DATA_NMIC_MAY_BE_SHARED_MASK		(0x1)
464 
465 /** Reservation Capabilities */
466 /* Persist Through Power Loss */
467 #define NVME_NS_DATA_RESCAP_PTPL_SHIFT		(0)
468 #define NVME_NS_DATA_RESCAP_PTPL_MASK		(0x1)
469 /* supports the Write Exclusive */
470 #define NVME_NS_DATA_RESCAP_WR_EX_SHIFT		(1)
471 #define NVME_NS_DATA_RESCAP_WR_EX_MASK		(0x1)
472 /* supports the Exclusive Access */
473 #define NVME_NS_DATA_RESCAP_EX_AC_SHIFT		(2)
474 #define NVME_NS_DATA_RESCAP_EX_AC_MASK		(0x1)
475 /* supports the Write Exclusive – Registrants Only */
476 #define NVME_NS_DATA_RESCAP_WR_EX_RO_SHIFT	(3)
477 #define NVME_NS_DATA_RESCAP_WR_EX_RO_MASK	(0x1)
478 /* supports the Exclusive Access - Registrants Only */
479 #define NVME_NS_DATA_RESCAP_EX_AC_RO_SHIFT	(4)
480 #define NVME_NS_DATA_RESCAP_EX_AC_RO_MASK	(0x1)
481 /* supports the Write Exclusive – All Registrants */
482 #define NVME_NS_DATA_RESCAP_WR_EX_AR_SHIFT	(5)
483 #define NVME_NS_DATA_RESCAP_WR_EX_AR_MASK	(0x1)
484 /* supports the Exclusive Access - All Registrants */
485 #define NVME_NS_DATA_RESCAP_EX_AC_AR_SHIFT	(6)
486 #define NVME_NS_DATA_RESCAP_EX_AC_AR_MASK	(0x1)
487 /* Ignore Existing Key is used as defined in revision 1.3 or later */
488 #define NVME_NS_DATA_RESCAP_IEKEY13_SHIFT	(7)
489 #define NVME_NS_DATA_RESCAP_IEKEY13_MASK	(0x1)
490 
491 /** Format Progress Indicator */
492 /* percentage of the Format NVM command that remains to be completed */
493 #define NVME_NS_DATA_FPI_PERC_SHIFT		(0)
494 #define NVME_NS_DATA_FPI_PERC_MASK		(0x7f)
495 /* namespace supports the Format Progress Indicator */
496 #define NVME_NS_DATA_FPI_SUPP_SHIFT		(7)
497 #define NVME_NS_DATA_FPI_SUPP_MASK		(0x1)
498 
499 /** Deallocate Logical Block Features */
500 /* deallocated logical block read behavior */
501 #define NVME_NS_DATA_DLFEAT_READ_SHIFT		(0)
502 #define NVME_NS_DATA_DLFEAT_READ_MASK		(0x07)
503 #define NVME_NS_DATA_DLFEAT_READ_NR		(0x00)
504 #define NVME_NS_DATA_DLFEAT_READ_00		(0x01)
505 #define NVME_NS_DATA_DLFEAT_READ_FF		(0x02)
506 /* supports the Deallocate bit in the Write Zeroes */
507 #define NVME_NS_DATA_DLFEAT_DWZ_SHIFT		(3)
508 #define NVME_NS_DATA_DLFEAT_DWZ_MASK		(0x01)
509 /* Guard field for deallocated logical blocks is set to the CRC  */
510 #define NVME_NS_DATA_DLFEAT_GCRC_SHIFT		(4)
511 #define NVME_NS_DATA_DLFEAT_GCRC_MASK		(0x01)
512 
513 /** lba format support */
514 /* metadata size */
515 #define NVME_NS_DATA_LBAF_MS_SHIFT			(0)
516 #define NVME_NS_DATA_LBAF_MS_MASK			(0xFFFF)
517 /* lba data size */
518 #define NVME_NS_DATA_LBAF_LBADS_SHIFT			(16)
519 #define NVME_NS_DATA_LBAF_LBADS_MASK			(0xFF)
520 /* relative performance */
521 #define NVME_NS_DATA_LBAF_RP_SHIFT			(24)
522 #define NVME_NS_DATA_LBAF_RP_MASK			(0x3)
523 
524 enum nvme_critical_warning_state {
525 	NVME_CRIT_WARN_ST_AVAILABLE_SPARE		= 0x1,
526 	NVME_CRIT_WARN_ST_TEMPERATURE			= 0x2,
527 	NVME_CRIT_WARN_ST_DEVICE_RELIABILITY		= 0x4,
528 	NVME_CRIT_WARN_ST_READ_ONLY			= 0x8,
529 	NVME_CRIT_WARN_ST_VOLATILE_MEMORY_BACKUP	= 0x10,
530 };
531 #define NVME_CRIT_WARN_ST_RESERVED_MASK			(0xE0)
532 #define	NVME_ASYNC_EVENT_NS_ATTRIBUTE			(0x100)
533 #define	NVME_ASYNC_EVENT_FW_ACTIVATE			(0x200)
534 
535 /* slot for current FW */
536 #define NVME_FIRMWARE_PAGE_AFI_SLOT_SHIFT		(0)
537 #define NVME_FIRMWARE_PAGE_AFI_SLOT_MASK		(0x7)
538 
539 /* Commands Supported and Effects */
540 #define	NVME_CE_PAGE_CSUP_SHIFT				(0)
541 #define	NVME_CE_PAGE_CSUP_MASK				(0x1)
542 #define	NVME_CE_PAGE_LBCC_SHIFT				(1)
543 #define	NVME_CE_PAGE_LBCC_MASK				(0x1)
544 #define	NVME_CE_PAGE_NCC_SHIFT				(2)
545 #define	NVME_CE_PAGE_NCC_MASK				(0x1)
546 #define	NVME_CE_PAGE_NIC_SHIFT				(3)
547 #define	NVME_CE_PAGE_NIC_MASK				(0x1)
548 #define	NVME_CE_PAGE_CCC_SHIFT				(4)
549 #define	NVME_CE_PAGE_CCC_MASK				(0x1)
550 #define	NVME_CE_PAGE_CSE_SHIFT				(16)
551 #define	NVME_CE_PAGE_CSE_MASK				(0x7)
552 #define	NVME_CE_PAGE_UUID_SHIFT				(19)
553 #define	NVME_CE_PAGE_UUID_MASK				(0x1)
554 
555 /* Sanitize Status */
556 #define	NVME_SS_PAGE_SSTAT_STATUS_SHIFT			(0)
557 #define	NVME_SS_PAGE_SSTAT_STATUS_MASK			(0x7)
558 #define	NVME_SS_PAGE_SSTAT_STATUS_NEVER			(0)
559 #define	NVME_SS_PAGE_SSTAT_STATUS_COMPLETED		(1)
560 #define	NVME_SS_PAGE_SSTAT_STATUS_INPROG		(2)
561 #define	NVME_SS_PAGE_SSTAT_STATUS_FAILED		(3)
562 #define	NVME_SS_PAGE_SSTAT_STATUS_COMPLETEDWD		(4)
563 #define	NVME_SS_PAGE_SSTAT_PASSES_SHIFT			(3)
564 #define	NVME_SS_PAGE_SSTAT_PASSES_MASK			(0x1f)
565 #define	NVME_SS_PAGE_SSTAT_GDE_SHIFT			(8)
566 #define	NVME_SS_PAGE_SSTAT_GDE_MASK			(0x1)
567 
568 /* Helper macro to combine *_MASK and *_SHIFT defines */
569 #define NVMEB(name)	(name##_MASK << name##_SHIFT)
570 
571 /* CC register SHN field values */
572 enum shn_value {
573 	NVME_SHN_NORMAL		= 0x1,
574 	NVME_SHN_ABRUPT		= 0x2,
575 };
576 
577 /* CSTS register SHST field values */
578 enum shst_value {
579 	NVME_SHST_NORMAL	= 0x0,
580 	NVME_SHST_OCCURRING	= 0x1,
581 	NVME_SHST_COMPLETE	= 0x2,
582 };
583 
584 struct nvme_registers {
585 	uint32_t	cap_lo; /* controller capabilities */
586 	uint32_t	cap_hi;
587 	uint32_t	vs;	/* version */
588 	uint32_t	intms;	/* interrupt mask set */
589 	uint32_t	intmc;	/* interrupt mask clear */
590 	uint32_t	cc;	/* controller configuration */
591 	uint32_t	reserved1;
592 	uint32_t	csts;	/* controller status */
593 	uint32_t	nssr;	/* NVM Subsystem Reset */
594 	uint32_t	aqa;	/* admin queue attributes */
595 	uint64_t	asq;	/* admin submission queue base addr */
596 	uint64_t	acq;	/* admin completion queue base addr */
597 	uint32_t	cmbloc;	/* Controller Memory Buffer Location */
598 	uint32_t	cmbsz;	/* Controller Memory Buffer Size */
599 	uint32_t	bpinfo;	/* Boot Partition Information */
600 	uint32_t	bprsel;	/* Boot Partition Read Select */
601 	uint64_t	bpmbl;	/* Boot Partition Memory Buffer Location */
602 	uint64_t	cmbmsc;	/* Controller Memory Buffer Memory Space Control */
603 	uint32_t	cmbsts;	/* Controller Memory Buffer Status */
604 	uint8_t		reserved3[3492]; /* 5Ch - DFFh */
605 	uint32_t	pmrcap;	/* Persistent Memory Capabilities */
606 	uint32_t	pmrctl;	/* Persistent Memory Region Control */
607 	uint32_t	pmrsts;	/* Persistent Memory Region Status */
608 	uint32_t	pmrebs;	/* Persistent Memory Region Elasticity Buffer Size */
609 	uint32_t	pmrswtp; /* Persistent Memory Region Sustained Write Throughput */
610 	uint32_t	pmrmsc_lo; /* Persistent Memory Region Controller Memory Space Control */
611 	uint32_t	pmrmsc_hi;
612 	uint8_t		reserved4[484]; /* E1Ch - FFFh */
613 	struct {
614 	    uint32_t	sq_tdbl; /* submission queue tail doorbell */
615 	    uint32_t	cq_hdbl; /* completion queue head doorbell */
616 	} doorbell[1];
617 };
618 
619 _Static_assert(sizeof(struct nvme_registers) == 0x1008, "bad size for nvme_registers");
620 
621 struct nvme_command {
622 	/* dword 0 */
623 	uint8_t opc;		/* opcode */
624 	uint8_t fuse;		/* fused operation */
625 	uint16_t cid;		/* command identifier */
626 
627 	/* dword 1 */
628 	uint32_t nsid;		/* namespace identifier */
629 
630 	/* dword 2-3 */
631 	uint32_t rsvd2;
632 	uint32_t rsvd3;
633 
634 	/* dword 4-5 */
635 	uint64_t mptr;		/* metadata pointer */
636 
637 	/* dword 6-7 */
638 	uint64_t prp1;		/* prp entry 1 */
639 
640 	/* dword 8-9 */
641 	uint64_t prp2;		/* prp entry 2 */
642 
643 	/* dword 10-15 */
644 	uint32_t cdw10;		/* command-specific */
645 	uint32_t cdw11;		/* command-specific */
646 	uint32_t cdw12;		/* command-specific */
647 	uint32_t cdw13;		/* command-specific */
648 	uint32_t cdw14;		/* command-specific */
649 	uint32_t cdw15;		/* command-specific */
650 };
651 
652 _Static_assert(sizeof(struct nvme_command) == 16 * 4, "bad size for nvme_command");
653 
654 struct nvme_completion {
655 	/* dword 0 */
656 	uint32_t		cdw0;	/* command-specific */
657 
658 	/* dword 1 */
659 	uint32_t		rsvd1;
660 
661 	/* dword 2 */
662 	uint16_t		sqhd;	/* submission queue head pointer */
663 	uint16_t		sqid;	/* submission queue identifier */
664 
665 	/* dword 3 */
666 	uint16_t		cid;	/* command identifier */
667 	uint16_t		status;
668 } __aligned(8);	/* riscv: nvme_qpair_process_completions has better code gen */
669 
670 _Static_assert(sizeof(struct nvme_completion) == 4 * 4, "bad size for nvme_completion");
671 
672 struct nvme_dsm_range {
673 	uint32_t attributes;
674 	uint32_t length;
675 	uint64_t starting_lba;
676 };
677 
678 /* Largest DSM Trim that can be done */
679 #define NVME_MAX_DSM_TRIM		4096
680 
681 _Static_assert(sizeof(struct nvme_dsm_range) == 16, "bad size for nvme_dsm_ranage");
682 
683 /* status code types */
684 enum nvme_status_code_type {
685 	NVME_SCT_GENERIC		= 0x0,
686 	NVME_SCT_COMMAND_SPECIFIC	= 0x1,
687 	NVME_SCT_MEDIA_ERROR		= 0x2,
688 	NVME_SCT_PATH_RELATED		= 0x3,
689 	/* 0x3-0x6 - reserved */
690 	NVME_SCT_VENDOR_SPECIFIC	= 0x7,
691 };
692 
693 /* generic command status codes */
694 enum nvme_generic_command_status_code {
695 	NVME_SC_SUCCESS				= 0x00,
696 	NVME_SC_INVALID_OPCODE			= 0x01,
697 	NVME_SC_INVALID_FIELD			= 0x02,
698 	NVME_SC_COMMAND_ID_CONFLICT		= 0x03,
699 	NVME_SC_DATA_TRANSFER_ERROR		= 0x04,
700 	NVME_SC_ABORTED_POWER_LOSS		= 0x05,
701 	NVME_SC_INTERNAL_DEVICE_ERROR		= 0x06,
702 	NVME_SC_ABORTED_BY_REQUEST		= 0x07,
703 	NVME_SC_ABORTED_SQ_DELETION		= 0x08,
704 	NVME_SC_ABORTED_FAILED_FUSED		= 0x09,
705 	NVME_SC_ABORTED_MISSING_FUSED		= 0x0a,
706 	NVME_SC_INVALID_NAMESPACE_OR_FORMAT	= 0x0b,
707 	NVME_SC_COMMAND_SEQUENCE_ERROR		= 0x0c,
708 	NVME_SC_INVALID_SGL_SEGMENT_DESCR	= 0x0d,
709 	NVME_SC_INVALID_NUMBER_OF_SGL_DESCR	= 0x0e,
710 	NVME_SC_DATA_SGL_LENGTH_INVALID		= 0x0f,
711 	NVME_SC_METADATA_SGL_LENGTH_INVALID	= 0x10,
712 	NVME_SC_SGL_DESCRIPTOR_TYPE_INVALID	= 0x11,
713 	NVME_SC_INVALID_USE_OF_CMB		= 0x12,
714 	NVME_SC_PRP_OFFET_INVALID		= 0x13,
715 	NVME_SC_ATOMIC_WRITE_UNIT_EXCEEDED	= 0x14,
716 	NVME_SC_OPERATION_DENIED		= 0x15,
717 	NVME_SC_SGL_OFFSET_INVALID		= 0x16,
718 	/* 0x17 - reserved */
719 	NVME_SC_HOST_ID_INCONSISTENT_FORMAT	= 0x18,
720 	NVME_SC_KEEP_ALIVE_TIMEOUT_EXPIRED	= 0x19,
721 	NVME_SC_KEEP_ALIVE_TIMEOUT_INVALID	= 0x1a,
722 	NVME_SC_ABORTED_DUE_TO_PREEMPT		= 0x1b,
723 	NVME_SC_SANITIZE_FAILED			= 0x1c,
724 	NVME_SC_SANITIZE_IN_PROGRESS		= 0x1d,
725 	NVME_SC_SGL_DATA_BLOCK_GRAN_INVALID	= 0x1e,
726 	NVME_SC_NOT_SUPPORTED_IN_CMB		= 0x1f,
727 	NVME_SC_NAMESPACE_IS_WRITE_PROTECTED	= 0x20,
728 	NVME_SC_COMMAND_INTERRUPTED		= 0x21,
729 	NVME_SC_TRANSIENT_TRANSPORT_ERROR	= 0x22,
730 
731 	NVME_SC_LBA_OUT_OF_RANGE		= 0x80,
732 	NVME_SC_CAPACITY_EXCEEDED		= 0x81,
733 	NVME_SC_NAMESPACE_NOT_READY		= 0x82,
734 	NVME_SC_RESERVATION_CONFLICT		= 0x83,
735 	NVME_SC_FORMAT_IN_PROGRESS		= 0x84,
736 };
737 
738 /* command specific status codes */
739 enum nvme_command_specific_status_code {
740 	NVME_SC_COMPLETION_QUEUE_INVALID	= 0x00,
741 	NVME_SC_INVALID_QUEUE_IDENTIFIER	= 0x01,
742 	NVME_SC_MAXIMUM_QUEUE_SIZE_EXCEEDED	= 0x02,
743 	NVME_SC_ABORT_COMMAND_LIMIT_EXCEEDED	= 0x03,
744 	/* 0x04 - reserved */
745 	NVME_SC_ASYNC_EVENT_REQUEST_LIMIT_EXCEEDED = 0x05,
746 	NVME_SC_INVALID_FIRMWARE_SLOT		= 0x06,
747 	NVME_SC_INVALID_FIRMWARE_IMAGE		= 0x07,
748 	NVME_SC_INVALID_INTERRUPT_VECTOR	= 0x08,
749 	NVME_SC_INVALID_LOG_PAGE		= 0x09,
750 	NVME_SC_INVALID_FORMAT			= 0x0a,
751 	NVME_SC_FIRMWARE_REQUIRES_RESET		= 0x0b,
752 	NVME_SC_INVALID_QUEUE_DELETION		= 0x0c,
753 	NVME_SC_FEATURE_NOT_SAVEABLE		= 0x0d,
754 	NVME_SC_FEATURE_NOT_CHANGEABLE		= 0x0e,
755 	NVME_SC_FEATURE_NOT_NS_SPECIFIC		= 0x0f,
756 	NVME_SC_FW_ACT_REQUIRES_NVMS_RESET	= 0x10,
757 	NVME_SC_FW_ACT_REQUIRES_RESET		= 0x11,
758 	NVME_SC_FW_ACT_REQUIRES_TIME		= 0x12,
759 	NVME_SC_FW_ACT_PROHIBITED		= 0x13,
760 	NVME_SC_OVERLAPPING_RANGE		= 0x14,
761 	NVME_SC_NS_INSUFFICIENT_CAPACITY	= 0x15,
762 	NVME_SC_NS_ID_UNAVAILABLE		= 0x16,
763 	/* 0x17 - reserved */
764 	NVME_SC_NS_ALREADY_ATTACHED		= 0x18,
765 	NVME_SC_NS_IS_PRIVATE			= 0x19,
766 	NVME_SC_NS_NOT_ATTACHED			= 0x1a,
767 	NVME_SC_THIN_PROV_NOT_SUPPORTED		= 0x1b,
768 	NVME_SC_CTRLR_LIST_INVALID		= 0x1c,
769 	NVME_SC_SELF_TEST_IN_PROGRESS		= 0x1d,
770 	NVME_SC_BOOT_PART_WRITE_PROHIB		= 0x1e,
771 	NVME_SC_INVALID_CTRLR_ID		= 0x1f,
772 	NVME_SC_INVALID_SEC_CTRLR_STATE		= 0x20,
773 	NVME_SC_INVALID_NUM_OF_CTRLR_RESRC	= 0x21,
774 	NVME_SC_INVALID_RESOURCE_ID		= 0x22,
775 	NVME_SC_SANITIZE_PROHIBITED_WPMRE	= 0x23,
776 	NVME_SC_ANA_GROUP_ID_INVALID		= 0x24,
777 	NVME_SC_ANA_ATTACH_FAILED		= 0x25,
778 
779 	NVME_SC_CONFLICTING_ATTRIBUTES		= 0x80,
780 	NVME_SC_INVALID_PROTECTION_INFO		= 0x81,
781 	NVME_SC_ATTEMPTED_WRITE_TO_RO_PAGE	= 0x82,
782 };
783 
784 /* media error status codes */
785 enum nvme_media_error_status_code {
786 	NVME_SC_WRITE_FAULTS			= 0x80,
787 	NVME_SC_UNRECOVERED_READ_ERROR		= 0x81,
788 	NVME_SC_GUARD_CHECK_ERROR		= 0x82,
789 	NVME_SC_APPLICATION_TAG_CHECK_ERROR	= 0x83,
790 	NVME_SC_REFERENCE_TAG_CHECK_ERROR	= 0x84,
791 	NVME_SC_COMPARE_FAILURE			= 0x85,
792 	NVME_SC_ACCESS_DENIED			= 0x86,
793 	NVME_SC_DEALLOCATED_OR_UNWRITTEN	= 0x87,
794 };
795 
796 /* path related status codes */
797 enum nvme_path_related_status_code {
798 	NVME_SC_INTERNAL_PATH_ERROR		= 0x00,
799 	NVME_SC_ASYMMETRIC_ACCESS_PERSISTENT_LOSS = 0x01,
800 	NVME_SC_ASYMMETRIC_ACCESS_INACCESSIBLE	= 0x02,
801 	NVME_SC_ASYMMETRIC_ACCESS_TRANSITION	= 0x03,
802 	NVME_SC_CONTROLLER_PATHING_ERROR	= 0x60,
803 	NVME_SC_HOST_PATHING_ERROR		= 0x70,
804 	NVME_SC_COMMAND_ABOTHED_BY_HOST		= 0x71,
805 };
806 
807 /* admin opcodes */
808 enum nvme_admin_opcode {
809 	NVME_OPC_DELETE_IO_SQ			= 0x00,
810 	NVME_OPC_CREATE_IO_SQ			= 0x01,
811 	NVME_OPC_GET_LOG_PAGE			= 0x02,
812 	/* 0x03 - reserved */
813 	NVME_OPC_DELETE_IO_CQ			= 0x04,
814 	NVME_OPC_CREATE_IO_CQ			= 0x05,
815 	NVME_OPC_IDENTIFY			= 0x06,
816 	/* 0x07 - reserved */
817 	NVME_OPC_ABORT				= 0x08,
818 	NVME_OPC_SET_FEATURES			= 0x09,
819 	NVME_OPC_GET_FEATURES			= 0x0a,
820 	/* 0x0b - reserved */
821 	NVME_OPC_ASYNC_EVENT_REQUEST		= 0x0c,
822 	NVME_OPC_NAMESPACE_MANAGEMENT		= 0x0d,
823 	/* 0x0e-0x0f - reserved */
824 	NVME_OPC_FIRMWARE_ACTIVATE		= 0x10,
825 	NVME_OPC_FIRMWARE_IMAGE_DOWNLOAD	= 0x11,
826 	/* 0x12-0x13 - reserved */
827 	NVME_OPC_DEVICE_SELF_TEST		= 0x14,
828 	NVME_OPC_NAMESPACE_ATTACHMENT		= 0x15,
829 	/* 0x16-0x17 - reserved */
830 	NVME_OPC_KEEP_ALIVE			= 0x18,
831 	NVME_OPC_DIRECTIVE_SEND			= 0x19,
832 	NVME_OPC_DIRECTIVE_RECEIVE		= 0x1a,
833 	/* 0x1b - reserved */
834 	NVME_OPC_VIRTUALIZATION_MANAGEMENT	= 0x1c,
835 	NVME_OPC_NVME_MI_SEND			= 0x1d,
836 	NVME_OPC_NVME_MI_RECEIVE		= 0x1e,
837 	/* 0x1f-0x7b - reserved */
838 	NVME_OPC_DOORBELL_BUFFER_CONFIG		= 0x7c,
839 
840 	NVME_OPC_FORMAT_NVM			= 0x80,
841 	NVME_OPC_SECURITY_SEND			= 0x81,
842 	NVME_OPC_SECURITY_RECEIVE		= 0x82,
843 	/* 0x83 - reserved */
844 	NVME_OPC_SANITIZE			= 0x84,
845 	/* 0x85 - reserved */
846 	NVME_OPC_GET_LBA_STATUS			= 0x86,
847 };
848 
849 /* nvme nvm opcodes */
850 enum nvme_nvm_opcode {
851 	NVME_OPC_FLUSH				= 0x00,
852 	NVME_OPC_WRITE				= 0x01,
853 	NVME_OPC_READ				= 0x02,
854 	/* 0x03 - reserved */
855 	NVME_OPC_WRITE_UNCORRECTABLE		= 0x04,
856 	NVME_OPC_COMPARE			= 0x05,
857 	/* 0x06-0x07 - reserved */
858 	NVME_OPC_WRITE_ZEROES			= 0x08,
859 	NVME_OPC_DATASET_MANAGEMENT		= 0x09,
860 	/* 0x0a-0x0b - reserved */
861 	NVME_OPC_VERIFY				= 0x0c,
862 	NVME_OPC_RESERVATION_REGISTER		= 0x0d,
863 	NVME_OPC_RESERVATION_REPORT		= 0x0e,
864 	/* 0x0f-0x10 - reserved */
865 	NVME_OPC_RESERVATION_ACQUIRE		= 0x11,
866 	/* 0x12-0x14 - reserved */
867 	NVME_OPC_RESERVATION_RELEASE		= 0x15,
868 };
869 
870 enum nvme_feature {
871 	/* 0x00 - reserved */
872 	NVME_FEAT_ARBITRATION			= 0x01,
873 	NVME_FEAT_POWER_MANAGEMENT		= 0x02,
874 	NVME_FEAT_LBA_RANGE_TYPE		= 0x03,
875 	NVME_FEAT_TEMPERATURE_THRESHOLD		= 0x04,
876 	NVME_FEAT_ERROR_RECOVERY		= 0x05,
877 	NVME_FEAT_VOLATILE_WRITE_CACHE		= 0x06,
878 	NVME_FEAT_NUMBER_OF_QUEUES		= 0x07,
879 	NVME_FEAT_INTERRUPT_COALESCING		= 0x08,
880 	NVME_FEAT_INTERRUPT_VECTOR_CONFIGURATION = 0x09,
881 	NVME_FEAT_WRITE_ATOMICITY		= 0x0A,
882 	NVME_FEAT_ASYNC_EVENT_CONFIGURATION	= 0x0B,
883 	NVME_FEAT_AUTONOMOUS_POWER_STATE_TRANSITION = 0x0C,
884 	NVME_FEAT_HOST_MEMORY_BUFFER		= 0x0D,
885 	NVME_FEAT_TIMESTAMP			= 0x0E,
886 	NVME_FEAT_KEEP_ALIVE_TIMER		= 0x0F,
887 	NVME_FEAT_HOST_CONTROLLED_THERMAL_MGMT	= 0x10,
888 	NVME_FEAT_NON_OP_POWER_STATE_CONFIG	= 0x11,
889 	NVME_FEAT_READ_RECOVERY_LEVEL_CONFIG	= 0x12,
890 	NVME_FEAT_PREDICTABLE_LATENCY_MODE_CONFIG = 0x13,
891 	NVME_FEAT_PREDICTABLE_LATENCY_MODE_WINDOW = 0x14,
892 	NVME_FEAT_LBA_STATUS_INFORMATION_ATTRIBUTES = 0x15,
893 	NVME_FEAT_HOST_BEHAVIOR_SUPPORT		= 0x16,
894 	NVME_FEAT_SANITIZE_CONFIG		= 0x17,
895 	NVME_FEAT_ENDURANCE_GROUP_EVENT_CONFIGURATION = 0x18,
896 	/* 0x19-0x77 - reserved */
897 	/* 0x78-0x7f - NVMe Management Interface */
898 	NVME_FEAT_SOFTWARE_PROGRESS_MARKER	= 0x80,
899 	NVME_FEAT_HOST_IDENTIFIER		= 0x81,
900 	NVME_FEAT_RESERVATION_NOTIFICATION_MASK	= 0x82,
901 	NVME_FEAT_RESERVATION_PERSISTENCE	= 0x83,
902 	NVME_FEAT_NAMESPACE_WRITE_PROTECTION_CONFIG = 0x84,
903 	/* 0x85-0xBF - command set specific (reserved) */
904 	/* 0xC0-0xFF - vendor specific */
905 };
906 
907 enum nvme_dsm_attribute {
908 	NVME_DSM_ATTR_INTEGRAL_READ		= 0x1,
909 	NVME_DSM_ATTR_INTEGRAL_WRITE		= 0x2,
910 	NVME_DSM_ATTR_DEALLOCATE		= 0x4,
911 };
912 
913 enum nvme_activate_action {
914 	NVME_AA_REPLACE_NO_ACTIVATE		= 0x0,
915 	NVME_AA_REPLACE_ACTIVATE		= 0x1,
916 	NVME_AA_ACTIVATE			= 0x2,
917 };
918 
919 struct nvme_power_state {
920 	/** Maximum Power */
921 	uint16_t	mp;			/* Maximum Power */
922 	uint8_t		ps_rsvd1;
923 	uint8_t		mps_nops;		/* Max Power Scale, Non-Operational State */
924 
925 	uint32_t	enlat;			/* Entry Latency */
926 	uint32_t	exlat;			/* Exit Latency */
927 
928 	uint8_t		rrt;			/* Relative Read Throughput */
929 	uint8_t		rrl;			/* Relative Read Latency */
930 	uint8_t		rwt;			/* Relative Write Throughput */
931 	uint8_t		rwl;			/* Relative Write Latency */
932 
933 	uint16_t	idlp;			/* Idle Power */
934 	uint8_t		ips;			/* Idle Power Scale */
935 	uint8_t		ps_rsvd8;
936 
937 	uint16_t	actp;			/* Active Power */
938 	uint8_t		apw_aps;		/* Active Power Workload, Active Power Scale */
939 	uint8_t		ps_rsvd10[9];
940 } __packed;
941 
942 _Static_assert(sizeof(struct nvme_power_state) == 32, "bad size for nvme_power_state");
943 
944 #define NVME_SERIAL_NUMBER_LENGTH	20
945 #define NVME_MODEL_NUMBER_LENGTH	40
946 #define NVME_FIRMWARE_REVISION_LENGTH	8
947 
948 struct nvme_controller_data {
949 	/* bytes 0-255: controller capabilities and features */
950 
951 	/** pci vendor id */
952 	uint16_t		vid;
953 
954 	/** pci subsystem vendor id */
955 	uint16_t		ssvid;
956 
957 	/** serial number */
958 	uint8_t			sn[NVME_SERIAL_NUMBER_LENGTH];
959 
960 	/** model number */
961 	uint8_t			mn[NVME_MODEL_NUMBER_LENGTH];
962 
963 	/** firmware revision */
964 	uint8_t			fr[NVME_FIRMWARE_REVISION_LENGTH];
965 
966 	/** recommended arbitration burst */
967 	uint8_t			rab;
968 
969 	/** ieee oui identifier */
970 	uint8_t			ieee[3];
971 
972 	/** multi-interface capabilities */
973 	uint8_t			mic;
974 
975 	/** maximum data transfer size */
976 	uint8_t			mdts;
977 
978 	/** Controller ID */
979 	uint16_t		ctrlr_id;
980 
981 	/** Version */
982 	uint32_t		ver;
983 
984 	/** RTD3 Resume Latency */
985 	uint32_t		rtd3r;
986 
987 	/** RTD3 Enter Latency */
988 	uint32_t		rtd3e;
989 
990 	/** Optional Asynchronous Events Supported */
991 	uint32_t		oaes;	/* bitfield really */
992 
993 	/** Controller Attributes */
994 	uint32_t		ctratt;	/* bitfield really */
995 
996 	/** Read Recovery Levels Supported */
997 	uint16_t		rrls;
998 
999 	uint8_t			reserved1[9];
1000 
1001 	/** Controller Type */
1002 	uint8_t			cntrltype;
1003 
1004 	/** FRU Globally Unique Identifier */
1005 	uint8_t			fguid[16];
1006 
1007 	/** Command Retry Delay Time 1 */
1008 	uint16_t		crdt1;
1009 
1010 	/** Command Retry Delay Time 2 */
1011 	uint16_t		crdt2;
1012 
1013 	/** Command Retry Delay Time 3 */
1014 	uint16_t		crdt3;
1015 
1016 	uint8_t			reserved2[122];
1017 
1018 	/* bytes 256-511: admin command set attributes */
1019 
1020 	/** optional admin command support */
1021 	uint16_t		oacs;
1022 
1023 	/** abort command limit */
1024 	uint8_t			acl;
1025 
1026 	/** asynchronous event request limit */
1027 	uint8_t			aerl;
1028 
1029 	/** firmware updates */
1030 	uint8_t			frmw;
1031 
1032 	/** log page attributes */
1033 	uint8_t			lpa;
1034 
1035 	/** error log page entries */
1036 	uint8_t			elpe;
1037 
1038 	/** number of power states supported */
1039 	uint8_t			npss;
1040 
1041 	/** admin vendor specific command configuration */
1042 	uint8_t			avscc;
1043 
1044 	/** Autonomous Power State Transition Attributes */
1045 	uint8_t			apsta;
1046 
1047 	/** Warning Composite Temperature Threshold */
1048 	uint16_t		wctemp;
1049 
1050 	/** Critical Composite Temperature Threshold */
1051 	uint16_t		cctemp;
1052 
1053 	/** Maximum Time for Firmware Activation */
1054 	uint16_t		mtfa;
1055 
1056 	/** Host Memory Buffer Preferred Size */
1057 	uint32_t		hmpre;
1058 
1059 	/** Host Memory Buffer Minimum Size */
1060 	uint32_t		hmmin;
1061 
1062 	/** Name space capabilities  */
1063 	struct {
1064 		/* if nsmgmt, report tnvmcap and unvmcap */
1065 		uint8_t    tnvmcap[16];
1066 		uint8_t    unvmcap[16];
1067 	} __packed untncap;
1068 
1069 	/** Replay Protected Memory Block Support */
1070 	uint32_t		rpmbs; /* Really a bitfield */
1071 
1072 	/** Extended Device Self-test Time */
1073 	uint16_t		edstt;
1074 
1075 	/** Device Self-test Options */
1076 	uint8_t			dsto; /* Really a bitfield */
1077 
1078 	/** Firmware Update Granularity */
1079 	uint8_t			fwug;
1080 
1081 	/** Keep Alive Support */
1082 	uint16_t		kas;
1083 
1084 	/** Host Controlled Thermal Management Attributes */
1085 	uint16_t		hctma; /* Really a bitfield */
1086 
1087 	/** Minimum Thermal Management Temperature */
1088 	uint16_t		mntmt;
1089 
1090 	/** Maximum Thermal Management Temperature */
1091 	uint16_t		mxtmt;
1092 
1093 	/** Sanitize Capabilities */
1094 	uint32_t		sanicap; /* Really a bitfield */
1095 
1096 	/** Host Memory Buffer Minimum Descriptor Entry Size */
1097 	uint32_t		hmminds;
1098 
1099 	/** Host Memory Maximum Descriptors Entries */
1100 	uint16_t		hmmaxd;
1101 
1102 	/** NVM Set Identifier Maximum */
1103 	uint16_t		nsetidmax;
1104 
1105 	/** Endurance Group Identifier Maximum */
1106 	uint16_t		endgidmax;
1107 
1108 	/** ANA Transition Time */
1109 	uint8_t			anatt;
1110 
1111 	/** Asymmetric Namespace Access Capabilities */
1112 	uint8_t			anacap;
1113 
1114 	/** ANA Group Identifier Maximum */
1115 	uint32_t		anagrpmax;
1116 
1117 	/** Number of ANA Group Identifiers */
1118 	uint32_t		nanagrpid;
1119 
1120 	/** Persistent Event Log Size */
1121 	uint32_t		pels;
1122 
1123 	uint8_t			reserved3[156];
1124 	/* bytes 512-703: nvm command set attributes */
1125 
1126 	/** submission queue entry size */
1127 	uint8_t			sqes;
1128 
1129 	/** completion queue entry size */
1130 	uint8_t			cqes;
1131 
1132 	/** Maximum Outstanding Commands */
1133 	uint16_t		maxcmd;
1134 
1135 	/** number of namespaces */
1136 	uint32_t		nn;
1137 
1138 	/** optional nvm command support */
1139 	uint16_t		oncs;
1140 
1141 	/** fused operation support */
1142 	uint16_t		fuses;
1143 
1144 	/** format nvm attributes */
1145 	uint8_t			fna;
1146 
1147 	/** volatile write cache */
1148 	uint8_t			vwc;
1149 
1150 	/** Atomic Write Unit Normal */
1151 	uint16_t		awun;
1152 
1153 	/** Atomic Write Unit Power Fail */
1154 	uint16_t		awupf;
1155 
1156 	/** NVM Vendor Specific Command Configuration */
1157 	uint8_t			nvscc;
1158 
1159 	/** Namespace Write Protection Capabilities */
1160 	uint8_t			nwpc;
1161 
1162 	/** Atomic Compare & Write Unit */
1163 	uint16_t		acwu;
1164 	uint16_t		reserved6;
1165 
1166 	/** SGL Support */
1167 	uint32_t		sgls;
1168 
1169 	/** Maximum Number of Allowed Namespaces */
1170 	uint32_t		mnan;
1171 
1172 	/* bytes 540-767: Reserved */
1173 	uint8_t			reserved7[224];
1174 
1175 	/** NVM Subsystem NVMe Qualified Name */
1176 	uint8_t			subnqn[256];
1177 
1178 	/* bytes 1024-1791: Reserved */
1179 	uint8_t			reserved8[768];
1180 
1181 	/* bytes 1792-2047: NVMe over Fabrics specification */
1182 	uint8_t			reserved9[256];
1183 
1184 	/* bytes 2048-3071: power state descriptors */
1185 	struct nvme_power_state power_state[32];
1186 
1187 	/* bytes 3072-4095: vendor specific */
1188 	uint8_t			vs[1024];
1189 } __packed __aligned(4);
1190 
1191 _Static_assert(sizeof(struct nvme_controller_data) == 4096, "bad size for nvme_controller_data");
1192 
1193 struct nvme_namespace_data {
1194 	/** namespace size */
1195 	uint64_t		nsze;
1196 
1197 	/** namespace capacity */
1198 	uint64_t		ncap;
1199 
1200 	/** namespace utilization */
1201 	uint64_t		nuse;
1202 
1203 	/** namespace features */
1204 	uint8_t			nsfeat;
1205 
1206 	/** number of lba formats */
1207 	uint8_t			nlbaf;
1208 
1209 	/** formatted lba size */
1210 	uint8_t			flbas;
1211 
1212 	/** metadata capabilities */
1213 	uint8_t			mc;
1214 
1215 	/** end-to-end data protection capabilities */
1216 	uint8_t			dpc;
1217 
1218 	/** end-to-end data protection type settings */
1219 	uint8_t			dps;
1220 
1221 	/** Namespace Multi-path I/O and Namespace Sharing Capabilities */
1222 	uint8_t			nmic;
1223 
1224 	/** Reservation Capabilities */
1225 	uint8_t			rescap;
1226 
1227 	/** Format Progress Indicator */
1228 	uint8_t			fpi;
1229 
1230 	/** Deallocate Logical Block Features */
1231 	uint8_t			dlfeat;
1232 
1233 	/** Namespace Atomic Write Unit Normal  */
1234 	uint16_t		nawun;
1235 
1236 	/** Namespace Atomic Write Unit Power Fail */
1237 	uint16_t		nawupf;
1238 
1239 	/** Namespace Atomic Compare & Write Unit */
1240 	uint16_t		nacwu;
1241 
1242 	/** Namespace Atomic Boundary Size Normal */
1243 	uint16_t		nabsn;
1244 
1245 	/** Namespace Atomic Boundary Offset */
1246 	uint16_t		nabo;
1247 
1248 	/** Namespace Atomic Boundary Size Power Fail */
1249 	uint16_t		nabspf;
1250 
1251 	/** Namespace Optimal IO Boundary */
1252 	uint16_t		noiob;
1253 
1254 	/** NVM Capacity */
1255 	uint8_t			nvmcap[16];
1256 
1257 	/** Namespace Preferred Write Granularity  */
1258 	uint16_t		npwg;
1259 
1260 	/** Namespace Preferred Write Alignment */
1261 	uint16_t		npwa;
1262 
1263 	/** Namespace Preferred Deallocate Granularity */
1264 	uint16_t		npdg;
1265 
1266 	/** Namespace Preferred Deallocate Alignment */
1267 	uint16_t		npda;
1268 
1269 	/** Namespace Optimal Write Size */
1270 	uint16_t		nows;
1271 
1272 	/* bytes 74-91: Reserved */
1273 	uint8_t			reserved5[18];
1274 
1275 	/** ANA Group Identifier */
1276 	uint32_t		anagrpid;
1277 
1278 	/* bytes 96-98: Reserved */
1279 	uint8_t			reserved6[3];
1280 
1281 	/** Namespace Attributes */
1282 	uint8_t			nsattr;
1283 
1284 	/** NVM Set Identifier */
1285 	uint16_t		nvmsetid;
1286 
1287 	/** Endurance Group Identifier */
1288 	uint16_t		endgid;
1289 
1290 	/** Namespace Globally Unique Identifier */
1291 	uint8_t			nguid[16];
1292 
1293 	/** IEEE Extended Unique Identifier */
1294 	uint8_t			eui64[8];
1295 
1296 	/** lba format support */
1297 	uint32_t		lbaf[16];
1298 
1299 	uint8_t			reserved7[192];
1300 
1301 	uint8_t			vendor_specific[3712];
1302 } __packed __aligned(4);
1303 
1304 _Static_assert(sizeof(struct nvme_namespace_data) == 4096, "bad size for nvme_namepsace_data");
1305 
1306 enum nvme_log_page {
1307 	/* 0x00 - reserved */
1308 	NVME_LOG_ERROR			= 0x01,
1309 	NVME_LOG_HEALTH_INFORMATION	= 0x02,
1310 	NVME_LOG_FIRMWARE_SLOT		= 0x03,
1311 	NVME_LOG_CHANGED_NAMESPACE	= 0x04,
1312 	NVME_LOG_COMMAND_EFFECT		= 0x05,
1313 	NVME_LOG_DEVICE_SELF_TEST	= 0x06,
1314 	NVME_LOG_TELEMETRY_HOST_INITIATED = 0x07,
1315 	NVME_LOG_TELEMETRY_CONTROLLER_INITIATED = 0x08,
1316 	NVME_LOG_ENDURANCE_GROUP_INFORMATION = 0x09,
1317 	NVME_LOG_PREDICTABLE_LATENCY_PER_NVM_SET = 0x0a,
1318 	NVME_LOG_PREDICTABLE_LATENCY_EVENT_AGGREGATE = 0x0b,
1319 	NVME_LOG_ASYMMETRIC_NAMESPACE_ACCESS = 0x0c,
1320 	NVME_LOG_PERSISTENT_EVENT_LOG	= 0x0d,
1321 	NVME_LOG_LBA_STATUS_INFORMATION	= 0x0e,
1322 	NVME_LOG_ENDURANCE_GROUP_EVENT_AGGREGATE = 0x0f,
1323 	/* 0x06-0x7F - reserved */
1324 	/* 0x80-0xBF - I/O command set specific */
1325 	NVME_LOG_RES_NOTIFICATION	= 0x80,
1326 	NVME_LOG_SANITIZE_STATUS	= 0x81,
1327 	/* 0x82-0xBF - reserved */
1328 	/* 0xC0-0xFF - vendor specific */
1329 
1330 	/*
1331 	 * The following are Intel Specific log pages, but they seem
1332 	 * to be widely implemented.
1333 	 */
1334 	INTEL_LOG_READ_LAT_LOG		= 0xc1,
1335 	INTEL_LOG_WRITE_LAT_LOG		= 0xc2,
1336 	INTEL_LOG_TEMP_STATS		= 0xc5,
1337 	INTEL_LOG_ADD_SMART		= 0xca,
1338 	INTEL_LOG_DRIVE_MKT_NAME	= 0xdd,
1339 
1340 	/*
1341 	 * HGST log page, with lots ofs sub pages.
1342 	 */
1343 	HGST_INFO_LOG			= 0xc1,
1344 };
1345 
1346 struct nvme_error_information_entry {
1347 	uint64_t		error_count;
1348 	uint16_t		sqid;
1349 	uint16_t		cid;
1350 	uint16_t		status;
1351 	uint16_t		error_location;
1352 	uint64_t		lba;
1353 	uint32_t		nsid;
1354 	uint8_t			vendor_specific;
1355 	uint8_t			trtype;
1356 	uint16_t		reserved30;
1357 	uint64_t		csi;
1358 	uint16_t		ttsi;
1359 	uint8_t			reserved[22];
1360 } __packed __aligned(4);
1361 
1362 _Static_assert(sizeof(struct nvme_error_information_entry) == 64, "bad size for nvme_error_information_entry");
1363 
1364 struct nvme_health_information_page {
1365 	uint8_t			critical_warning;
1366 	uint16_t		temperature;
1367 	uint8_t			available_spare;
1368 	uint8_t			available_spare_threshold;
1369 	uint8_t			percentage_used;
1370 
1371 	uint8_t			reserved[26];
1372 
1373 	/*
1374 	 * Note that the following are 128-bit values, but are
1375 	 *  defined as an array of 2 64-bit values.
1376 	 */
1377 	/* Data Units Read is always in 512-byte units. */
1378 	uint64_t		data_units_read[2];
1379 	/* Data Units Written is always in 512-byte units. */
1380 	uint64_t		data_units_written[2];
1381 	/* For NVM command set, this includes Compare commands. */
1382 	uint64_t		host_read_commands[2];
1383 	uint64_t		host_write_commands[2];
1384 	/* Controller Busy Time is reported in minutes. */
1385 	uint64_t		controller_busy_time[2];
1386 	uint64_t		power_cycles[2];
1387 	uint64_t		power_on_hours[2];
1388 	uint64_t		unsafe_shutdowns[2];
1389 	uint64_t		media_errors[2];
1390 	uint64_t		num_error_info_log_entries[2];
1391 	uint32_t		warning_temp_time;
1392 	uint32_t		error_temp_time;
1393 	uint16_t		temp_sensor[8];
1394 	/* Thermal Management Temperature 1 Transition Count */
1395 	uint32_t		tmt1tc;
1396 	/* Thermal Management Temperature 2 Transition Count */
1397 	uint32_t		tmt2tc;
1398 	/* Total Time For Thermal Management Temperature 1 */
1399 	uint32_t		ttftmt1;
1400 	/* Total Time For Thermal Management Temperature 2 */
1401 	uint32_t		ttftmt2;
1402 
1403 	uint8_t			reserved2[280];
1404 } __packed __aligned(4);
1405 
1406 _Static_assert(sizeof(struct nvme_health_information_page) == 512, "bad size for nvme_health_information_page");
1407 
1408 struct nvme_firmware_page {
1409 	uint8_t			afi;
1410 	uint8_t			reserved[7];
1411 	uint64_t		revision[7]; /* revisions for 7 slots */
1412 	uint8_t			reserved2[448];
1413 } __packed __aligned(4);
1414 
1415 _Static_assert(sizeof(struct nvme_firmware_page) == 512, "bad size for nvme_firmware_page");
1416 
1417 struct nvme_ns_list {
1418 	uint32_t		ns[1024];
1419 } __packed __aligned(4);
1420 
1421 _Static_assert(sizeof(struct nvme_ns_list) == 4096, "bad size for nvme_ns_list");
1422 
1423 struct nvme_command_effects_page {
1424 	uint32_t		acs[256];
1425 	uint32_t		iocs[256];
1426 	uint8_t			reserved[2048];
1427 } __packed __aligned(4);
1428 
1429 _Static_assert(sizeof(struct nvme_command_effects_page) == 4096,
1430     "bad size for nvme_command_effects_page");
1431 
1432 struct nvme_device_self_test_page {
1433 	uint8_t			curr_operation;
1434 	uint8_t			curr_compl;
1435 	uint8_t			rsvd2[2];
1436 	struct {
1437 		uint8_t		status;
1438 		uint8_t		segment_num;
1439 		uint8_t		valid_diag_info;
1440 		uint8_t		rsvd3;
1441 		uint64_t	poh;
1442 		uint32_t	nsid;
1443 		/* Define as an array to simplify alignment issues */
1444 		uint8_t		failing_lba[8];
1445 		uint8_t		status_code_type;
1446 		uint8_t		status_code;
1447 		uint8_t		vendor_specific[2];
1448 	} __packed result[20];
1449 } __packed __aligned(4);
1450 
1451 _Static_assert(sizeof(struct nvme_device_self_test_page) == 564,
1452     "bad size for nvme_device_self_test_page");
1453 
1454 struct nvme_res_notification_page {
1455 	uint64_t		log_page_count;
1456 	uint8_t			log_page_type;
1457 	uint8_t			available_log_pages;
1458 	uint8_t			reserved2;
1459 	uint32_t		nsid;
1460 	uint8_t			reserved[48];
1461 } __packed __aligned(4);
1462 
1463 _Static_assert(sizeof(struct nvme_res_notification_page) == 64,
1464     "bad size for nvme_res_notification_page");
1465 
1466 struct nvme_sanitize_status_page {
1467 	uint16_t		sprog;
1468 	uint16_t		sstat;
1469 	uint32_t		scdw10;
1470 	uint32_t		etfo;
1471 	uint32_t		etfbe;
1472 	uint32_t		etfce;
1473 	uint32_t		etfownd;
1474 	uint32_t		etfbewnd;
1475 	uint32_t		etfcewnd;
1476 	uint8_t			reserved[480];
1477 } __packed __aligned(4);
1478 
1479 _Static_assert(sizeof(struct nvme_sanitize_status_page) == 512,
1480     "bad size for nvme_sanitize_status_page");
1481 
1482 struct intel_log_temp_stats {
1483 	uint64_t	current;
1484 	uint64_t	overtemp_flag_last;
1485 	uint64_t	overtemp_flag_life;
1486 	uint64_t	max_temp;
1487 	uint64_t	min_temp;
1488 	uint64_t	_rsvd[5];
1489 	uint64_t	max_oper_temp;
1490 	uint64_t	min_oper_temp;
1491 	uint64_t	est_offset;
1492 } __packed __aligned(4);
1493 
1494 _Static_assert(sizeof(struct intel_log_temp_stats) == 13 * 8, "bad size for intel_log_temp_stats");
1495 
1496 struct nvme_resv_reg_ctrlr {
1497 	uint16_t		ctrlr_id;	/* Controller ID */
1498 	uint8_t			rcsts;		/* Reservation Status */
1499 	uint8_t			reserved3[5];
1500 	uint64_t		hostid;		/* Host Identifier */
1501 	uint64_t		rkey;		/* Reservation Key */
1502 } __packed __aligned(4);
1503 
1504 _Static_assert(sizeof(struct nvme_resv_reg_ctrlr) == 24, "bad size for nvme_resv_reg_ctrlr");
1505 
1506 struct nvme_resv_reg_ctrlr_ext {
1507 	uint16_t		ctrlr_id;	/* Controller ID */
1508 	uint8_t			rcsts;		/* Reservation Status */
1509 	uint8_t			reserved3[5];
1510 	uint64_t		rkey;		/* Reservation Key */
1511 	uint64_t		hostid[2];	/* Host Identifier */
1512 	uint8_t			reserved32[32];
1513 } __packed __aligned(4);
1514 
1515 _Static_assert(sizeof(struct nvme_resv_reg_ctrlr_ext) == 64, "bad size for nvme_resv_reg_ctrlr_ext");
1516 
1517 struct nvme_resv_status {
1518 	uint32_t		gen;		/* Generation */
1519 	uint8_t			rtype;		/* Reservation Type */
1520 	uint8_t			regctl[2];	/* Number of Registered Controllers */
1521 	uint8_t			reserved7[2];
1522 	uint8_t			ptpls;		/* Persist Through Power Loss State */
1523 	uint8_t			reserved10[14];
1524 	struct nvme_resv_reg_ctrlr	ctrlr[0];
1525 } __packed __aligned(4);
1526 
1527 _Static_assert(sizeof(struct nvme_resv_status) == 24, "bad size for nvme_resv_status");
1528 
1529 struct nvme_resv_status_ext {
1530 	uint32_t		gen;		/* Generation */
1531 	uint8_t			rtype;		/* Reservation Type */
1532 	uint8_t			regctl[2];	/* Number of Registered Controllers */
1533 	uint8_t			reserved7[2];
1534 	uint8_t			ptpls;		/* Persist Through Power Loss State */
1535 	uint8_t			reserved10[14];
1536 	uint8_t			reserved24[40];
1537 	struct nvme_resv_reg_ctrlr_ext	ctrlr[0];
1538 } __packed __aligned(4);
1539 
1540 _Static_assert(sizeof(struct nvme_resv_status_ext) == 64, "bad size for nvme_resv_status_ext");
1541 
1542 #define NVME_TEST_MAX_THREADS	128
1543 
1544 struct nvme_io_test {
1545 	enum nvme_nvm_opcode	opc;
1546 	uint32_t		size;
1547 	uint32_t		time;	/* in seconds */
1548 	uint32_t		num_threads;
1549 	uint32_t		flags;
1550 	uint64_t		io_completed[NVME_TEST_MAX_THREADS];
1551 };
1552 
1553 enum nvme_io_test_flags {
1554 	/*
1555 	 * Specifies whether dev_refthread/dev_relthread should be
1556 	 *  called during NVME_BIO_TEST.  Ignored for other test
1557 	 *  types.
1558 	 */
1559 	NVME_TEST_FLAG_REFTHREAD =	0x1,
1560 };
1561 
1562 struct nvme_pt_command {
1563 	/*
1564 	 * cmd is used to specify a passthrough command to a controller or
1565 	 *  namespace.
1566 	 *
1567 	 * The following fields from cmd may be specified by the caller:
1568 	 *	* opc  (opcode)
1569 	 *	* nsid (namespace id) - for admin commands only
1570 	 *	* cdw10-cdw15
1571 	 *
1572 	 * Remaining fields must be set to 0 by the caller.
1573 	 */
1574 	struct nvme_command	cmd;
1575 
1576 	/*
1577 	 * cpl returns completion status for the passthrough command
1578 	 *  specified by cmd.
1579 	 *
1580 	 * The following fields will be filled out by the driver, for
1581 	 *  consumption by the caller:
1582 	 *	* cdw0
1583 	 *	* status (except for phase)
1584 	 *
1585 	 * Remaining fields will be set to 0 by the driver.
1586 	 */
1587 	struct nvme_completion	cpl;
1588 
1589 	/* buf is the data buffer associated with this passthrough command. */
1590 	void *			buf;
1591 
1592 	/*
1593 	 * len is the length of the data buffer associated with this
1594 	 *  passthrough command.
1595 	 */
1596 	uint32_t		len;
1597 
1598 	/*
1599 	 * is_read = 1 if the passthrough command will read data into the
1600 	 *  supplied buffer from the controller.
1601 	 *
1602 	 * is_read = 0 if the passthrough command will write data from the
1603 	 *  supplied buffer to the controller.
1604 	 */
1605 	uint32_t		is_read;
1606 
1607 	/*
1608 	 * driver_lock is used by the driver only.  It must be set to 0
1609 	 *  by the caller.
1610 	 */
1611 	struct mtx *		driver_lock;
1612 };
1613 
1614 struct nvme_get_nsid {
1615 	char		cdev[SPECNAMELEN + 1];
1616 	uint32_t	nsid;
1617 };
1618 
1619 struct nvme_hmb_desc {
1620 	uint64_t	addr;
1621 	uint32_t	size;
1622 	uint32_t	reserved;
1623 };
1624 
1625 #define nvme_completion_is_error(cpl)					\
1626 	(NVME_STATUS_GET_SC((cpl)->status) != 0 || NVME_STATUS_GET_SCT((cpl)->status) != 0)
1627 
1628 void	nvme_strvis(uint8_t *dst, const uint8_t *src, int dstlen, int srclen);
1629 
1630 #ifdef _KERNEL
1631 
1632 struct bio;
1633 struct thread;
1634 
1635 struct nvme_namespace;
1636 struct nvme_controller;
1637 struct nvme_consumer;
1638 
1639 typedef void (*nvme_cb_fn_t)(void *, const struct nvme_completion *);
1640 
1641 typedef void *(*nvme_cons_ns_fn_t)(struct nvme_namespace *, void *);
1642 typedef void *(*nvme_cons_ctrlr_fn_t)(struct nvme_controller *);
1643 typedef void (*nvme_cons_async_fn_t)(void *, const struct nvme_completion *,
1644 				     uint32_t, void *, uint32_t);
1645 typedef void (*nvme_cons_fail_fn_t)(void *);
1646 
1647 enum nvme_namespace_flags {
1648 	NVME_NS_DEALLOCATE_SUPPORTED	= 0x1,
1649 	NVME_NS_FLUSH_SUPPORTED		= 0x2,
1650 };
1651 
1652 int	nvme_ctrlr_passthrough_cmd(struct nvme_controller *ctrlr,
1653 				   struct nvme_pt_command *pt,
1654 				   uint32_t nsid, int is_user_buffer,
1655 				   int is_admin_cmd);
1656 
1657 /* Admin functions */
1658 void	nvme_ctrlr_cmd_set_feature(struct nvme_controller *ctrlr,
1659 				   uint8_t feature, uint32_t cdw11,
1660 				   uint32_t cdw12, uint32_t cdw13,
1661 				   uint32_t cdw14, uint32_t cdw15,
1662 				   void *payload, uint32_t payload_size,
1663 				   nvme_cb_fn_t cb_fn, void *cb_arg);
1664 void	nvme_ctrlr_cmd_get_feature(struct nvme_controller *ctrlr,
1665 				   uint8_t feature, uint32_t cdw11,
1666 				   void *payload, uint32_t payload_size,
1667 				   nvme_cb_fn_t cb_fn, void *cb_arg);
1668 void	nvme_ctrlr_cmd_get_log_page(struct nvme_controller *ctrlr,
1669 				    uint8_t log_page, uint32_t nsid,
1670 				    void *payload, uint32_t payload_size,
1671 				    nvme_cb_fn_t cb_fn, void *cb_arg);
1672 
1673 /* NVM I/O functions */
1674 int	nvme_ns_cmd_write(struct nvme_namespace *ns, void *payload,
1675 			  uint64_t lba, uint32_t lba_count, nvme_cb_fn_t cb_fn,
1676 			  void *cb_arg);
1677 int	nvme_ns_cmd_write_bio(struct nvme_namespace *ns, struct bio *bp,
1678 			      nvme_cb_fn_t cb_fn, void *cb_arg);
1679 int	nvme_ns_cmd_read(struct nvme_namespace *ns, void *payload,
1680 			 uint64_t lba, uint32_t lba_count, nvme_cb_fn_t cb_fn,
1681 			 void *cb_arg);
1682 int	nvme_ns_cmd_read_bio(struct nvme_namespace *ns, struct bio *bp,
1683 			      nvme_cb_fn_t cb_fn, void *cb_arg);
1684 int	nvme_ns_cmd_deallocate(struct nvme_namespace *ns, void *payload,
1685 			       uint8_t num_ranges, nvme_cb_fn_t cb_fn,
1686 			       void *cb_arg);
1687 int	nvme_ns_cmd_flush(struct nvme_namespace *ns, nvme_cb_fn_t cb_fn,
1688 			  void *cb_arg);
1689 int	nvme_ns_dump(struct nvme_namespace *ns, void *virt, off_t offset,
1690 		     size_t len);
1691 
1692 /* Registration functions */
1693 struct nvme_consumer *	nvme_register_consumer(nvme_cons_ns_fn_t    ns_fn,
1694 					       nvme_cons_ctrlr_fn_t ctrlr_fn,
1695 					       nvme_cons_async_fn_t async_fn,
1696 					       nvme_cons_fail_fn_t  fail_fn);
1697 void		nvme_unregister_consumer(struct nvme_consumer *consumer);
1698 
1699 /* Controller helper functions */
1700 device_t	nvme_ctrlr_get_device(struct nvme_controller *ctrlr);
1701 const struct nvme_controller_data *
1702 		nvme_ctrlr_get_data(struct nvme_controller *ctrlr);
1703 static inline bool
1704 nvme_ctrlr_has_dataset_mgmt(const struct nvme_controller_data *cd)
1705 {
1706 	/* Assumes cd was byte swapped by nvme_controller_data_swapbytes() */
1707 	return ((cd->oncs >> NVME_CTRLR_DATA_ONCS_DSM_SHIFT) &
1708 		NVME_CTRLR_DATA_ONCS_DSM_MASK);
1709 }
1710 
1711 /* Namespace helper functions */
1712 uint32_t	nvme_ns_get_max_io_xfer_size(struct nvme_namespace *ns);
1713 uint32_t	nvme_ns_get_sector_size(struct nvme_namespace *ns);
1714 uint64_t	nvme_ns_get_num_sectors(struct nvme_namespace *ns);
1715 uint64_t	nvme_ns_get_size(struct nvme_namespace *ns);
1716 uint32_t	nvme_ns_get_flags(struct nvme_namespace *ns);
1717 const char *	nvme_ns_get_serial_number(struct nvme_namespace *ns);
1718 const char *	nvme_ns_get_model_number(struct nvme_namespace *ns);
1719 const struct nvme_namespace_data *
1720 		nvme_ns_get_data(struct nvme_namespace *ns);
1721 uint32_t	nvme_ns_get_stripesize(struct nvme_namespace *ns);
1722 
1723 int	nvme_ns_bio_process(struct nvme_namespace *ns, struct bio *bp,
1724 			    nvme_cb_fn_t cb_fn);
1725 int	nvme_ns_ioctl_process(struct nvme_namespace *ns, u_long cmd,
1726     caddr_t arg, int flag, struct thread *td);
1727 
1728 /*
1729  * Command building helper functions -- shared with CAM
1730  * These functions assume allocator zeros out cmd structure
1731  * CAM's xpt_get_ccb and the request allocator for nvme both
1732  * do zero'd allocations.
1733  */
1734 static inline
1735 void	nvme_ns_flush_cmd(struct nvme_command *cmd, uint32_t nsid)
1736 {
1737 
1738 	cmd->opc = NVME_OPC_FLUSH;
1739 	cmd->nsid = htole32(nsid);
1740 }
1741 
1742 static inline
1743 void	nvme_ns_rw_cmd(struct nvme_command *cmd, uint32_t rwcmd, uint32_t nsid,
1744     uint64_t lba, uint32_t count)
1745 {
1746 	cmd->opc = rwcmd;
1747 	cmd->nsid = htole32(nsid);
1748 	cmd->cdw10 = htole32(lba & 0xffffffffu);
1749 	cmd->cdw11 = htole32(lba >> 32);
1750 	cmd->cdw12 = htole32(count-1);
1751 }
1752 
1753 static inline
1754 void	nvme_ns_write_cmd(struct nvme_command *cmd, uint32_t nsid,
1755     uint64_t lba, uint32_t count)
1756 {
1757 	nvme_ns_rw_cmd(cmd, NVME_OPC_WRITE, nsid, lba, count);
1758 }
1759 
1760 static inline
1761 void	nvme_ns_read_cmd(struct nvme_command *cmd, uint32_t nsid,
1762     uint64_t lba, uint32_t count)
1763 {
1764 	nvme_ns_rw_cmd(cmd, NVME_OPC_READ, nsid, lba, count);
1765 }
1766 
1767 static inline
1768 void	nvme_ns_trim_cmd(struct nvme_command *cmd, uint32_t nsid,
1769     uint32_t num_ranges)
1770 {
1771 	cmd->opc = NVME_OPC_DATASET_MANAGEMENT;
1772 	cmd->nsid = htole32(nsid);
1773 	cmd->cdw10 = htole32(num_ranges - 1);
1774 	cmd->cdw11 = htole32(NVME_DSM_ATTR_DEALLOCATE);
1775 }
1776 
1777 extern int nvme_use_nvd;
1778 
1779 #endif /* _KERNEL */
1780 
1781 /* Endianess conversion functions for NVMe structs */
1782 static inline
1783 void	nvme_completion_swapbytes(struct nvme_completion *s __unused)
1784 {
1785 #if _BYTE_ORDER != _LITTLE_ENDIAN
1786 
1787 	s->cdw0 = le32toh(s->cdw0);
1788 	/* omit rsvd1 */
1789 	s->sqhd = le16toh(s->sqhd);
1790 	s->sqid = le16toh(s->sqid);
1791 	/* omit cid */
1792 	s->status = le16toh(s->status);
1793 #endif
1794 }
1795 
1796 static inline
1797 void	nvme_power_state_swapbytes(struct nvme_power_state *s __unused)
1798 {
1799 #if _BYTE_ORDER != _LITTLE_ENDIAN
1800 
1801 	s->mp = le16toh(s->mp);
1802 	s->enlat = le32toh(s->enlat);
1803 	s->exlat = le32toh(s->exlat);
1804 	s->idlp = le16toh(s->idlp);
1805 	s->actp = le16toh(s->actp);
1806 #endif
1807 }
1808 
1809 static inline
1810 void	nvme_controller_data_swapbytes(struct nvme_controller_data *s __unused)
1811 {
1812 #if _BYTE_ORDER != _LITTLE_ENDIAN
1813 	int i;
1814 
1815 	s->vid = le16toh(s->vid);
1816 	s->ssvid = le16toh(s->ssvid);
1817 	s->ctrlr_id = le16toh(s->ctrlr_id);
1818 	s->ver = le32toh(s->ver);
1819 	s->rtd3r = le32toh(s->rtd3r);
1820 	s->rtd3e = le32toh(s->rtd3e);
1821 	s->oaes = le32toh(s->oaes);
1822 	s->ctratt = le32toh(s->ctratt);
1823 	s->rrls = le16toh(s->rrls);
1824 	s->crdt1 = le16toh(s->crdt1);
1825 	s->crdt2 = le16toh(s->crdt2);
1826 	s->crdt3 = le16toh(s->crdt3);
1827 	s->oacs = le16toh(s->oacs);
1828 	s->wctemp = le16toh(s->wctemp);
1829 	s->cctemp = le16toh(s->cctemp);
1830 	s->mtfa = le16toh(s->mtfa);
1831 	s->hmpre = le32toh(s->hmpre);
1832 	s->hmmin = le32toh(s->hmmin);
1833 	s->rpmbs = le32toh(s->rpmbs);
1834 	s->edstt = le16toh(s->edstt);
1835 	s->kas = le16toh(s->kas);
1836 	s->hctma = le16toh(s->hctma);
1837 	s->mntmt = le16toh(s->mntmt);
1838 	s->mxtmt = le16toh(s->mxtmt);
1839 	s->sanicap = le32toh(s->sanicap);
1840 	s->hmminds = le32toh(s->hmminds);
1841 	s->hmmaxd = le16toh(s->hmmaxd);
1842 	s->nsetidmax = le16toh(s->nsetidmax);
1843 	s->endgidmax = le16toh(s->endgidmax);
1844 	s->anagrpmax = le32toh(s->anagrpmax);
1845 	s->nanagrpid = le32toh(s->nanagrpid);
1846 	s->pels = le32toh(s->pels);
1847 	s->maxcmd = le16toh(s->maxcmd);
1848 	s->nn = le32toh(s->nn);
1849 	s->oncs = le16toh(s->oncs);
1850 	s->fuses = le16toh(s->fuses);
1851 	s->awun = le16toh(s->awun);
1852 	s->awupf = le16toh(s->awupf);
1853 	s->acwu = le16toh(s->acwu);
1854 	s->sgls = le32toh(s->sgls);
1855 	s->mnan = le32toh(s->mnan);
1856 	for (i = 0; i < 32; i++)
1857 		nvme_power_state_swapbytes(&s->power_state[i]);
1858 #endif
1859 }
1860 
1861 static inline
1862 void	nvme_namespace_data_swapbytes(struct nvme_namespace_data *s __unused)
1863 {
1864 #if _BYTE_ORDER != _LITTLE_ENDIAN
1865 	int i;
1866 
1867 	s->nsze = le64toh(s->nsze);
1868 	s->ncap = le64toh(s->ncap);
1869 	s->nuse = le64toh(s->nuse);
1870 	s->nawun = le16toh(s->nawun);
1871 	s->nawupf = le16toh(s->nawupf);
1872 	s->nacwu = le16toh(s->nacwu);
1873 	s->nabsn = le16toh(s->nabsn);
1874 	s->nabo = le16toh(s->nabo);
1875 	s->nabspf = le16toh(s->nabspf);
1876 	s->noiob = le16toh(s->noiob);
1877 	s->npwg = le16toh(s->npwg);
1878 	s->npwa = le16toh(s->npwa);
1879 	s->npdg = le16toh(s->npdg);
1880 	s->npda = le16toh(s->npda);
1881 	s->nows = le16toh(s->nows);
1882 	s->anagrpid = le32toh(s->anagrpid);
1883 	s->nvmsetid = le16toh(s->nvmsetid);
1884 	s->endgid = le16toh(s->endgid);
1885 	for (i = 0; i < 16; i++)
1886 		s->lbaf[i] = le32toh(s->lbaf[i]);
1887 #endif
1888 }
1889 
1890 static inline
1891 void	nvme_error_information_entry_swapbytes(
1892     struct nvme_error_information_entry *s __unused)
1893 {
1894 #if _BYTE_ORDER != _LITTLE_ENDIAN
1895 
1896 	s->error_count = le64toh(s->error_count);
1897 	s->sqid = le16toh(s->sqid);
1898 	s->cid = le16toh(s->cid);
1899 	s->status = le16toh(s->status);
1900 	s->error_location = le16toh(s->error_location);
1901 	s->lba = le64toh(s->lba);
1902 	s->nsid = le32toh(s->nsid);
1903 	s->csi = le64toh(s->csi);
1904 	s->ttsi = le16toh(s->ttsi);
1905 #endif
1906 }
1907 
1908 static inline
1909 void	nvme_le128toh(void *p __unused)
1910 {
1911 #if _BYTE_ORDER != _LITTLE_ENDIAN
1912 	/* Swap 16 bytes in place */
1913 	char *tmp = (char*)p;
1914 	char b;
1915 	int i;
1916 	for (i = 0; i < 8; i++) {
1917 		b = tmp[i];
1918 		tmp[i] = tmp[15-i];
1919 		tmp[15-i] = b;
1920 	}
1921 #endif
1922 }
1923 
1924 static inline
1925 void	nvme_health_information_page_swapbytes(
1926     struct nvme_health_information_page *s __unused)
1927 {
1928 #if _BYTE_ORDER != _LITTLE_ENDIAN
1929 	int i;
1930 
1931 	s->temperature = le16toh(s->temperature);
1932 	nvme_le128toh((void *)s->data_units_read);
1933 	nvme_le128toh((void *)s->data_units_written);
1934 	nvme_le128toh((void *)s->host_read_commands);
1935 	nvme_le128toh((void *)s->host_write_commands);
1936 	nvme_le128toh((void *)s->controller_busy_time);
1937 	nvme_le128toh((void *)s->power_cycles);
1938 	nvme_le128toh((void *)s->power_on_hours);
1939 	nvme_le128toh((void *)s->unsafe_shutdowns);
1940 	nvme_le128toh((void *)s->media_errors);
1941 	nvme_le128toh((void *)s->num_error_info_log_entries);
1942 	s->warning_temp_time = le32toh(s->warning_temp_time);
1943 	s->error_temp_time = le32toh(s->error_temp_time);
1944 	for (i = 0; i < 8; i++)
1945 		s->temp_sensor[i] = le16toh(s->temp_sensor[i]);
1946 	s->tmt1tc = le32toh(s->tmt1tc);
1947 	s->tmt2tc = le32toh(s->tmt2tc);
1948 	s->ttftmt1 = le32toh(s->ttftmt1);
1949 	s->ttftmt2 = le32toh(s->ttftmt2);
1950 #endif
1951 }
1952 
1953 static inline
1954 void	nvme_firmware_page_swapbytes(struct nvme_firmware_page *s __unused)
1955 {
1956 #if _BYTE_ORDER != _LITTLE_ENDIAN
1957 	int i;
1958 
1959 	for (i = 0; i < 7; i++)
1960 		s->revision[i] = le64toh(s->revision[i]);
1961 #endif
1962 }
1963 
1964 static inline
1965 void	nvme_ns_list_swapbytes(struct nvme_ns_list *s __unused)
1966 {
1967 #if _BYTE_ORDER != _LITTLE_ENDIAN
1968 	int i;
1969 
1970 	for (i = 0; i < 1024; i++)
1971 		s->ns[i] = le32toh(s->ns[i]);
1972 #endif
1973 }
1974 
1975 static inline
1976 void	nvme_command_effects_page_swapbytes(
1977     struct nvme_command_effects_page *s __unused)
1978 {
1979 #if _BYTE_ORDER != _LITTLE_ENDIAN
1980 	int i;
1981 
1982 	for (i = 0; i < 256; i++)
1983 		s->acs[i] = le32toh(s->acs[i]);
1984 	for (i = 0; i < 256; i++)
1985 		s->iocs[i] = le32toh(s->iocs[i]);
1986 #endif
1987 }
1988 
1989 static inline
1990 void	nvme_res_notification_page_swapbytes(
1991     struct nvme_res_notification_page *s __unused)
1992 {
1993 #if _BYTE_ORDER != _LITTLE_ENDIAN
1994 	s->log_page_count = le64toh(s->log_page_count);
1995 	s->nsid = le32toh(s->nsid);
1996 #endif
1997 }
1998 
1999 static inline
2000 void	nvme_sanitize_status_page_swapbytes(
2001     struct nvme_sanitize_status_page *s __unused)
2002 {
2003 #if _BYTE_ORDER != _LITTLE_ENDIAN
2004 	s->sprog = le16toh(s->sprog);
2005 	s->sstat = le16toh(s->sstat);
2006 	s->scdw10 = le32toh(s->scdw10);
2007 	s->etfo = le32toh(s->etfo);
2008 	s->etfbe = le32toh(s->etfbe);
2009 	s->etfce = le32toh(s->etfce);
2010 	s->etfownd = le32toh(s->etfownd);
2011 	s->etfbewnd = le32toh(s->etfbewnd);
2012 	s->etfcewnd = le32toh(s->etfcewnd);
2013 #endif
2014 }
2015 
2016 static inline
2017 void	intel_log_temp_stats_swapbytes(struct intel_log_temp_stats *s __unused)
2018 {
2019 #if _BYTE_ORDER != _LITTLE_ENDIAN
2020 
2021 	s->current = le64toh(s->current);
2022 	s->overtemp_flag_last = le64toh(s->overtemp_flag_last);
2023 	s->overtemp_flag_life = le64toh(s->overtemp_flag_life);
2024 	s->max_temp = le64toh(s->max_temp);
2025 	s->min_temp = le64toh(s->min_temp);
2026 	/* omit _rsvd[] */
2027 	s->max_oper_temp = le64toh(s->max_oper_temp);
2028 	s->min_oper_temp = le64toh(s->min_oper_temp);
2029 	s->est_offset = le64toh(s->est_offset);
2030 #endif
2031 }
2032 
2033 static inline
2034 void	nvme_resv_status_swapbytes(struct nvme_resv_status *s __unused,
2035     size_t size __unused)
2036 {
2037 #if _BYTE_ORDER != _LITTLE_ENDIAN
2038 	u_int i, n;
2039 
2040 	s->gen = le32toh(s->gen);
2041 	n = (s->regctl[1] << 8) | s->regctl[0];
2042 	n = MIN(n, (size - sizeof(s)) / sizeof(s->ctrlr[0]));
2043 	for (i = 0; i < n; i++) {
2044 		s->ctrlr[i].ctrlr_id = le16toh(s->ctrlr[i].ctrlr_id);
2045 		s->ctrlr[i].hostid = le64toh(s->ctrlr[i].hostid);
2046 		s->ctrlr[i].rkey = le64toh(s->ctrlr[i].rkey);
2047 	}
2048 #endif
2049 }
2050 
2051 static inline
2052 void	nvme_resv_status_ext_swapbytes(struct nvme_resv_status_ext *s __unused,
2053     size_t size __unused)
2054 {
2055 #if _BYTE_ORDER != _LITTLE_ENDIAN
2056 	u_int i, n;
2057 
2058 	s->gen = le32toh(s->gen);
2059 	n = (s->regctl[1] << 8) | s->regctl[0];
2060 	n = MIN(n, (size - sizeof(s)) / sizeof(s->ctrlr[0]));
2061 	for (i = 0; i < n; i++) {
2062 		s->ctrlr[i].ctrlr_id = le16toh(s->ctrlr[i].ctrlr_id);
2063 		s->ctrlr[i].rkey = le64toh(s->ctrlr[i].rkey);
2064 		nvme_le128toh((void *)s->ctrlr[i].hostid);
2065 	}
2066 #endif
2067 }
2068 
2069 static inline void
2070 nvme_device_self_test_swapbytes(struct nvme_device_self_test_page *s __unused)
2071 {
2072 #if _BYTE_ORDER != _LITTLE_ENDIAN
2073 	uint8_t *tmp;
2074 	uint32_t r, i;
2075 	uint8_t b;
2076 
2077 	for (r = 0; r < 20; r++) {
2078 		s->result[r].poh = le64toh(s->result[r].poh);
2079 		s->result[r].nsid = le32toh(s->result[r].nsid);
2080 		/* Unaligned 64-bit loads fail on some architectures */
2081 		tmp = s->result[r].failing_lba;
2082 		for (i = 0; i < 4; i++) {
2083 			b = tmp[i];
2084 			tmp[i] = tmp[7-i];
2085 			tmp[7-i] = b;
2086 		}
2087 	}
2088 #endif
2089 }
2090 #endif /* __NVME_H__ */
2091