xref: /freebsd/sys/dev/uart/uart_bus.h (revision 190cef3d)
1 /*-
2  * SPDX-License-Identifier: BSD-2-Clause-FreeBSD
3  *
4  * Copyright (c) 2003 Marcel Moolenaar
5  * All rights reserved.
6  *
7  * Redistribution and use in source and binary forms, with or without
8  * modification, are permitted provided that the following conditions
9  * are met:
10  *
11  * 1. Redistributions of source code must retain the above copyright
12  *    notice, this list of conditions and the following disclaimer.
13  * 2. Redistributions in binary form must reproduce the above copyright
14  *    notice, this list of conditions and the following disclaimer in the
15  *    documentation and/or other materials provided with the distribution.
16  *
17  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
18  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
19  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
20  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
21  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
22  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
23  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
24  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
25  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
26  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27  *
28  * $FreeBSD$
29  */
30 
31 #ifndef _DEV_UART_BUS_H_
32 #define _DEV_UART_BUS_H_
33 
34 #ifndef KLD_MODULE
35 #include "opt_uart.h"
36 #endif
37 
38 #include <sys/serial.h>
39 #include <sys/timepps.h>
40 
41 /* Drain and flush targets. */
42 #define	UART_DRAIN_RECEIVER	0x0001
43 #define	UART_DRAIN_TRANSMITTER	0x0002
44 #define	UART_FLUSH_RECEIVER	UART_DRAIN_RECEIVER
45 #define	UART_FLUSH_TRANSMITTER	UART_DRAIN_TRANSMITTER
46 
47 /* Received character status bits. */
48 #define	UART_STAT_BREAK		0x0100
49 #define	UART_STAT_FRAMERR	0x0200
50 #define	UART_STAT_OVERRUN	0x0400
51 #define	UART_STAT_PARERR	0x0800
52 
53 /* UART_IOCTL() requests */
54 #define	UART_IOCTL_BREAK	1
55 #define	UART_IOCTL_IFLOW	2
56 #define	UART_IOCTL_OFLOW	3
57 #define	UART_IOCTL_BAUD		4
58 
59 /* UART quirk flags */
60 #define	UART_F_BUSY_DETECT	0x1
61 
62 /*
63  * UART class & instance (=softc)
64  */
65 struct uart_class {
66 	KOBJ_CLASS_FIELDS;
67 	struct uart_ops *uc_ops;	/* Low-level console operations. */
68 	u_int	uc_range;		/* Bus space address range. */
69 	u_int	uc_rclk;		/* Default rclk for this device. */
70 	u_int	uc_rshift;		/* Default regshift for this device. */
71 	u_int	uc_riowidth;		/* Default reg io width for this device. */
72 };
73 
74 struct uart_softc {
75 	KOBJ_FIELDS;
76 	struct uart_class *sc_class;
77 	struct uart_bas	sc_bas;
78 	device_t	sc_dev;
79 
80 	struct mtx	sc_hwmtx_s;	/* Spinlock protecting hardware. */
81 	struct mtx	*sc_hwmtx;
82 
83 	struct resource	*sc_rres;	/* Register resource. */
84 	int		sc_rrid;
85 	int		sc_rtype;	/* SYS_RES_{IOPORT|MEMORY}. */
86 	struct resource *sc_ires;	/* Interrupt resource. */
87 	void		*sc_icookie;
88 	int		sc_irid;
89 	struct callout	sc_timer;
90 
91 	int		sc_callout:1;	/* This UART is opened for callout. */
92 	int		sc_fastintr:1;	/* This UART uses fast interrupts. */
93 	int		sc_hwiflow:1;	/* This UART has HW input flow ctl. */
94 	int		sc_hwoflow:1;	/* This UART has HW output flow ctl. */
95 	int		sc_leaving:1;	/* This UART is going away. */
96 	int		sc_opened:1;	/* This UART is open for business. */
97 	int		sc_polled:1;	/* This UART has no interrupts. */
98 	int		sc_txbusy:1;	/* This UART is transmitting. */
99 	int		sc_isquelch:1;	/* This UART has input squelched. */
100 	int		sc_testintr:1;	/* This UART is under int. testing. */
101 
102 	struct uart_devinfo *sc_sysdev;	/* System device (or NULL). */
103 
104 	int		sc_altbrk;	/* State for alt break sequence. */
105 	uint32_t	sc_hwsig;	/* Signal state. Used by HW driver. */
106 
107 	/* Receiver data. */
108 	uint16_t	*sc_rxbuf;
109 	int		sc_rxbufsz;
110 	int		sc_rxput;
111 	int		sc_rxget;
112 	int		sc_rxfifosz;	/* Size of RX FIFO. */
113 
114 	/* Transmitter data. */
115 	uint8_t		*sc_txbuf;
116 	int		sc_txdatasz;
117 	int		sc_txfifosz;	/* Size of TX FIFO and buffer. */
118 
119 	/* Pulse capturing support (PPS). */
120 	struct pps_state sc_pps;
121 	int		 sc_pps_mode;
122 	sbintime_t	 sc_pps_captime;
123 
124 	/* Upper layer data. */
125 	void		*sc_softih;
126 	uint32_t	sc_ttypend;
127 	union {
128 		/* TTY specific data. */
129 		struct {
130 			struct tty *tp;
131 		} u_tty;
132 		/* Keyboard specific data. */
133 		struct {
134 		} u_kbd;
135 	} sc_u;
136 };
137 
138 extern devclass_t uart_devclass;
139 extern const char uart_driver_name[];
140 
141 int uart_bus_attach(device_t dev);
142 int uart_bus_detach(device_t dev);
143 int uart_bus_resume(device_t dev);
144 serdev_intr_t *uart_bus_ihand(device_t dev, int ipend);
145 int uart_bus_ipend(device_t dev);
146 int uart_bus_probe(device_t dev, int regshft, int regiowidth, int rclk, int rid, int chan, int quirks);
147 int uart_bus_sysdev(device_t dev);
148 
149 void uart_sched_softih(struct uart_softc *, uint32_t);
150 
151 int uart_tty_attach(struct uart_softc *);
152 int uart_tty_detach(struct uart_softc *);
153 struct mtx *uart_tty_getlock(struct uart_softc *);
154 void uart_tty_intr(void *arg);
155 
156 /*
157  * Receive buffer operations.
158  */
159 static __inline int
160 uart_rx_empty(struct uart_softc *sc)
161 {
162 
163 	return ((sc->sc_rxget == sc->sc_rxput) ? 1 : 0);
164 }
165 
166 static __inline int
167 uart_rx_full(struct uart_softc *sc)
168 {
169 
170 	return ((sc->sc_rxput + 1 < sc->sc_rxbufsz) ?
171 	    (sc->sc_rxput + 1 == sc->sc_rxget) : (sc->sc_rxget == 0));
172 }
173 
174 static __inline int
175 uart_rx_get(struct uart_softc *sc)
176 {
177 	int ptr, xc;
178 
179 	ptr = sc->sc_rxget;
180 	if (ptr == sc->sc_rxput)
181 		return (-1);
182 	xc = sc->sc_rxbuf[ptr++];
183 	sc->sc_rxget = (ptr < sc->sc_rxbufsz) ? ptr : 0;
184 	return (xc);
185 }
186 
187 static __inline int
188 uart_rx_next(struct uart_softc *sc)
189 {
190 	int ptr;
191 
192 	ptr = sc->sc_rxget;
193 	if (ptr == sc->sc_rxput)
194 		return (-1);
195 	ptr += 1;
196 	sc->sc_rxget = (ptr < sc->sc_rxbufsz) ? ptr : 0;
197 	return (0);
198 }
199 
200 static __inline int
201 uart_rx_peek(struct uart_softc *sc)
202 {
203 	int ptr;
204 
205 	ptr = sc->sc_rxget;
206 	return ((ptr == sc->sc_rxput) ? -1 : sc->sc_rxbuf[ptr]);
207 }
208 
209 static __inline int
210 uart_rx_put(struct uart_softc *sc, int xc)
211 {
212 	int ptr;
213 
214 	ptr = (sc->sc_rxput + 1 < sc->sc_rxbufsz) ? sc->sc_rxput + 1 : 0;
215 	if (ptr == sc->sc_rxget)
216 		return (ENOSPC);
217 	sc->sc_rxbuf[sc->sc_rxput] = xc;
218 	sc->sc_rxput = ptr;
219 	return (0);
220 }
221 
222 #endif /* _DEV_UART_BUS_H_ */
223