xref: /freebsd/sys/dev/usb/wlan/if_zydreg.h (revision 069ac184)
1 /*	$OpenBSD: if_zydreg.h,v 1.19 2006/11/30 19:28:07 damien Exp $	*/
2 /*	$NetBSD: if_zydreg.h,v 1.2 2007/06/16 11:18:45 kiyohara Exp $	*/
3 
4 /*-
5  * Copyright (c) 2006 by Damien Bergamini <damien.bergamini@free.fr>
6  * Copyright (c) 2006 by Florian Stoehr <ich@florian-stoehr.de>
7  *
8  * Permission to use, copy, modify, and distribute this software for any
9  * purpose with or without fee is hereby granted, provided that the above
10  * copyright notice and this permission notice appear in all copies.
11  *
12  * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
13  * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
14  * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
15  * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
16  * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
17  * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
18  * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
19  */
20 
21 /*
22  * ZyDAS ZD1211/ZD1211B USB WLAN driver.
23  */
24 
25 #define ZYD_CR_GPI_EN		0x9418
26 #define ZYD_CR_RADIO_PD		0x942c
27 #define ZYD_CR_RF2948_PD	0x942c
28 #define ZYD_CR_EN_PS_MANUAL_AGC	0x943c
29 #define ZYD_CR_CONFIG_PHILIPS	0x9440
30 #define ZYD_CR_I2C_WRITE	0x9444
31 #define ZYD_CR_SA2400_SER_RP	0x9448
32 #define ZYD_CR_RADIO_PE		0x9458
33 #define ZYD_CR_RST_BUS_MASTER	0x945c
34 #define ZYD_CR_RFCFG		0x9464
35 #define ZYD_CR_HSTSCHG		0x946c
36 #define ZYD_CR_PHY_ON		0x9474
37 #define ZYD_CR_RX_DELAY		0x9478
38 #define ZYD_CR_RX_PE_DELAY	0x947c
39 #define ZYD_CR_GPIO_1		0x9490
40 #define ZYD_CR_GPIO_2		0x9494
41 #define ZYD_CR_EnZYD_CRyBufMux	0x94a8
42 #define ZYD_CR_PS_CTRL		0x9500
43 #define ZYD_CR_ADDA_PWR_DWN	0x9504
44 #define ZYD_CR_ADDA_MBIAS_WT	0x9508
45 #define ZYD_CR_INTERRUPT	0x9510
46 #define ZYD_CR_MAC_PS_STATE	0x950c
47 #define ZYD_CR_ATIM_WND_PERIOD	0x951c
48 #define ZYD_CR_BCN_INTERVAL	0x9520
49 #define ZYD_CR_PRE_TBTT		0x9524
50 
51 /*
52  * MAC registers.
53  */
54 #define ZYD_MAC_MACADRL		0x9610 /* MAC address (low) */
55 #define ZYD_MAC_MACADRH		0x9614 /* MAC address (high) */
56 #define ZYD_MAC_BSSADRL		0x9618 /* BSS address (low) */
57 #define ZYD_MAC_BSSADRH		0x961c /* BSS address (high) */
58 #define ZYD_MAC_BCNCFG		0x9620 /* BCN configuration */
59 #define ZYD_MAC_GHTBL		0x9624 /* Group hash table (low) */
60 #define ZYD_MAC_GHTBH		0x9628 /* Group hash table (high) */
61 #define ZYD_MAC_RX_TIMEOUT	0x962c /* Rx timeout value */
62 #define ZYD_MAC_BAS_RATE	0x9630 /* Basic rate setting */
63 #define ZYD_MAC_MAN_RATE	0x9634 /* Mandatory rate setting */
64 #define ZYD_MAC_RTSCTSRATE	0x9638 /* RTS CTS rate */
65 #define ZYD_MAC_BACKOFF_PROTECT	0x963c /* Backoff protection */
66 #define ZYD_MAC_RX_THRESHOLD	0x9640 /* Rx threshold */
67 #define ZYD_MAC_TX_PE_CONTROL	0x9644 /* Tx_PE control */
68 #define ZYD_MAC_AFTER_PNP	0x9648 /* After PnP */
69 #define ZYD_MAC_RX_PE_DELAY	0x964c /* Rx_pe delay */
70 #define ZYD_MAC_RX_ADDR2_L	0x9650 /* RX address2 (low)    */
71 #define ZYD_MAC_RX_ADDR2_H	0x9654 /* RX address2 (high) */
72 #define ZYD_MAC_SIFS_ACK_TIME	0x9658 /* Dynamic SIFS ack time */
73 #define ZYD_MAC_PHY_DELAY	0x9660 /* PHY delay */
74 #define ZYD_MAC_PHY_DELAY2	0x966c /* PHY delay */
75 #define ZYD_MAC_BCNFIFO		0x9670 /* Beacon FIFO I/O port */
76 #define ZYD_MAC_SNIFFER		0x9674 /* Sniffer on/off */
77 #define ZYD_MAC_ENCRYPTION_TYPE 0x9678 /* Encryption type */
78 #define ZYD_MAC_RETRY		0x967c /* Retry time */
79 #define ZYD_MAC_MISC		0x9680 /* Misc */
80 #define ZYD_MAC_STMACHINESTAT	0x9684 /* State machine status */
81 #define ZYD_MAC_TX_UNDERRUN_CNT	0x9688 /* TX underrun counter */
82 #define ZYD_MAC_RXFILTER	0x968c /* Send to host settings */
83 #define ZYD_MAC_ACK_EXT		0x9690 /* Acknowledge extension */
84 #define ZYD_MAC_BCNFIFOST	0x9694 /* BCN FIFO set and status */
85 #define ZYD_MAC_DIFS_EIFS_SIFS	0x9698 /* DIFS, EIFS & SIFS settings */
86 #define ZYD_MAC_RX_TIMEOUT_CNT	0x969c /* RX timeout count */
87 #define ZYD_MAC_RX_TOTAL_FRAME	0x96a0 /* RX total frame count */
88 #define ZYD_MAC_RX_CRC32_CNT	0x96a4 /* RX CRC32 frame count */
89 #define ZYD_MAC_RX_CRC16_CNT	0x96a8 /* RX CRC16 frame count */
90 #define ZYD_MAC_RX_UDEC		0x96ac /* RX unicast decr. error count */
91 #define ZYD_MAC_RX_OVERRUN_CNT	0x96b0 /* RX FIFO overrun count */
92 #define ZYD_MAC_RX_MDEC		0x96bc /* RX multicast decr. err. cnt. */
93 #define ZYD_MAC_NAV_TCR		0x96c4 /* NAV timer count read */
94 #define ZYD_MAC_BACKOFF_ST_RD	0x96c8 /* Backoff status read */
95 #define ZYD_MAC_DM_RETRY_CNT_RD	0x96cc /* DM retry count read */
96 #define ZYD_MAC_RX_ACR		0x96d0 /* RX arbitration count read    */
97 #define ZYD_MAC_TX_CCR		0x96d4 /* Tx complete count read */
98 #define ZYD_MAC_TCB_ADDR	0x96e8 /* Current PCI process TCP addr */
99 #define ZYD_MAC_RCB_ADDR	0x96ec /* Next RCB address */
100 #define ZYD_MAC_CONT_WIN_LIMIT	0x96f0 /* Contention window limit */
101 #define ZYD_MAC_TX_PKT		0x96f4 /* Tx total packet count read */
102 #define ZYD_MAC_DL_CTRL		0x96f8 /* Download control */
103 #define ZYD_MAC_CAM_MODE	0x9700 /* CAM: Continuous Access Mode */
104 #define ZYD_MACB_TXPWR_CTL1	0x9b00
105 #define ZYD_MACB_TXPWR_CTL2	0x9b04
106 #define ZYD_MACB_TXPWR_CTL3	0x9b08
107 #define ZYD_MACB_TXPWR_CTL4	0x9b0c
108 #define ZYD_MACB_AIFS_CTL1	0x9b10
109 #define ZYD_MACB_AIFS_CTL2	0x9b14
110 #define ZYD_MACB_TXOP		0x9b20
111 #define ZYD_MACB_MAX_RETRY	0x9b28
112 
113 /*
114  * Miscellaneous registers.
115  */
116 #define ZYD_FIRMWARE_START_ADDR	0xee00
117 #define ZYD_FIRMWARE_BASE_ADDR	0xee1d /* Firmware base address */
118 
119 /*
120  * EEPROM registers.
121  */
122 #define ZYD_EEPROM_START_HEAD	0xf800 /* EEPROM start */
123 #define ZYD_EEPROM_SUBID	0xf817
124 #define ZYD_EEPROM_POD		0xf819
125 #define ZYD_EEPROM_MAC_ADDR_P1	0xf81b /* Part 1 of the MAC address */
126 #define ZYD_EEPROM_MAC_ADDR_P2	0xf81d /* Part 2 of the MAC address */
127 #define ZYD_EEPROM_PWR_CAL	0xf81f /* Calibration */
128 #define ZYD_EEPROM_PWR_INT	0xf827 /* Calibration */
129 #define ZYD_EEPROM_ALLOWEDCHAN	0xf82f /* Allowed CH mask, 1 bit each */
130 #define ZYD_EEPROM_DEVICE_VER	0xf837 /* Device version */
131 #define ZYD_EEPROM_PHY_REG	0xf83c /* PHY registers */
132 #define ZYD_EEPROM_36M_CAL	0xf83f /* Calibration */
133 #define ZYD_EEPROM_11A_INT	0xf847 /* Interpolation */
134 #define ZYD_EEPROM_48M_CAL	0xf84f /* Calibration */
135 #define ZYD_EEPROM_48M_INT	0xf857 /* Interpolation */
136 #define ZYD_EEPROM_54M_CAL	0xf85f /* Calibration */
137 #define ZYD_EEPROM_54M_INT	0xf867 /* Interpolation */
138 
139 /*
140  * Firmware registers offsets (relative to fwbase).
141  */
142 #define ZYD_FW_FIRMWARE_REV	0x0000 /* Firmware version */
143 #define ZYD_FW_USB_SPEED	0x0001 /* USB speed (!=0 if highspeed) */
144 #define ZYD_FW_FIX_TX_RATE	0x0002 /* Fixed TX rate */
145 #define ZYD_FW_LINK_STATUS	0x0003
146 #define ZYD_FW_SOFT_RESET	0x0004
147 #define ZYD_FW_FLASH_CHK	0x0005
148 
149 /* possible flags for register ZYD_FW_LINK_STATUS */
150 #define ZYD_LED1		(1 << 8)
151 #define ZYD_LED2		(1 << 9)
152 
153 /*
154  * RF IDs.
155  */
156 #define ZYD_RF_UW2451		0x2	/* not supported yet */
157 #define ZYD_RF_UCHIP		0x3	/* not supported yet */
158 #define ZYD_RF_AL2230		0x4
159 #define ZYD_RF_AL7230B		0x5
160 #define ZYD_RF_THETA		0x6	/* not supported yet */
161 #define ZYD_RF_AL2210		0x7
162 #define ZYD_RF_MAXIM_NEW	0x8
163 #define ZYD_RF_GCT		0x9
164 #define ZYD_RF_AL2230S		0xa	/* not supported yet */
165 #define ZYD_RF_RALINK		0xb	/* not supported yet */
166 #define ZYD_RF_INTERSIL		0xc	/* not supported yet */
167 #define ZYD_RF_RFMD		0xd
168 #define ZYD_RF_MAXIM_NEW2	0xe
169 #define ZYD_RF_PHILIPS		0xf	/* not supported yet */
170 
171 /*
172  * PHY registers (8 bits, not documented).
173  */
174 #define ZYD_CR0			0x9000
175 #define ZYD_CR1			0x9004
176 #define ZYD_CR2			0x9008
177 #define ZYD_CR3			0x900c
178 #define ZYD_CR5			0x9010
179 #define ZYD_CR6			0x9014
180 #define ZYD_CR7			0x9018
181 #define ZYD_CR8			0x901c
182 #define ZYD_CR4			0x9020
183 #define ZYD_CR9			0x9024
184 #define ZYD_CR10		0x9028
185 #define ZYD_CR11		0x902c
186 #define ZYD_CR12		0x9030
187 #define ZYD_CR13		0x9034
188 #define ZYD_CR14		0x9038
189 #define ZYD_CR15		0x903c
190 #define ZYD_CR16		0x9040
191 #define ZYD_CR17		0x9044
192 #define ZYD_CR18		0x9048
193 #define ZYD_CR19		0x904c
194 #define ZYD_CR20		0x9050
195 #define ZYD_CR21		0x9054
196 #define ZYD_CR22		0x9058
197 #define ZYD_CR23		0x905c
198 #define ZYD_CR24		0x9060
199 #define ZYD_CR25		0x9064
200 #define ZYD_CR26		0x9068
201 #define ZYD_CR27		0x906c
202 #define ZYD_CR28		0x9070
203 #define ZYD_CR29		0x9074
204 #define ZYD_CR30		0x9078
205 #define ZYD_CR31		0x907c
206 #define ZYD_CR32		0x9080
207 #define ZYD_CR33		0x9084
208 #define ZYD_CR34		0x9088
209 #define ZYD_CR35		0x908c
210 #define ZYD_CR36		0x9090
211 #define ZYD_CR37		0x9094
212 #define ZYD_CR38		0x9098
213 #define ZYD_CR39		0x909c
214 #define ZYD_CR40		0x90a0
215 #define ZYD_CR41		0x90a4
216 #define ZYD_CR42		0x90a8
217 #define ZYD_CR43		0x90ac
218 #define ZYD_CR44		0x90b0
219 #define ZYD_CR45		0x90b4
220 #define ZYD_CR46		0x90b8
221 #define ZYD_CR47		0x90bc
222 #define ZYD_CR48		0x90c0
223 #define ZYD_CR49		0x90c4
224 #define ZYD_CR50		0x90c8
225 #define ZYD_CR51		0x90cc
226 #define ZYD_CR52		0x90d0
227 #define ZYD_CR53		0x90d4
228 #define ZYD_CR54		0x90d8
229 #define ZYD_CR55		0x90dc
230 #define ZYD_CR56		0x90e0
231 #define ZYD_CR57		0x90e4
232 #define ZYD_CR58		0x90e8
233 #define ZYD_CR59		0x90ec
234 #define ZYD_CR60		0x90f0
235 #define ZYD_CR61		0x90f4
236 #define ZYD_CR62		0x90f8
237 #define ZYD_CR63		0x90fc
238 #define ZYD_CR64		0x9100
239 #define ZYD_CR65		0x9104
240 #define ZYD_CR66		0x9108
241 #define ZYD_CR67		0x910c
242 #define ZYD_CR68		0x9110
243 #define ZYD_CR69		0x9114
244 #define ZYD_CR70		0x9118
245 #define ZYD_CR71		0x911c
246 #define ZYD_CR72		0x9120
247 #define ZYD_CR73		0x9124
248 #define ZYD_CR74		0x9128
249 #define ZYD_CR75		0x912c
250 #define ZYD_CR76		0x9130
251 #define ZYD_CR77		0x9134
252 #define ZYD_CR78		0x9138
253 #define ZYD_CR79		0x913c
254 #define ZYD_CR80		0x9140
255 #define ZYD_CR81		0x9144
256 #define ZYD_CR82		0x9148
257 #define ZYD_CR83		0x914c
258 #define ZYD_CR84		0x9150
259 #define ZYD_CR85		0x9154
260 #define ZYD_CR86		0x9158
261 #define ZYD_CR87		0x915c
262 #define ZYD_CR88		0x9160
263 #define ZYD_CR89		0x9164
264 #define ZYD_CR90		0x9168
265 #define ZYD_CR91		0x916c
266 #define ZYD_CR92		0x9170
267 #define ZYD_CR93		0x9174
268 #define ZYD_CR94		0x9178
269 #define ZYD_CR95		0x917c
270 #define ZYD_CR96		0x9180
271 #define ZYD_CR97		0x9184
272 #define ZYD_CR98		0x9188
273 #define ZYD_CR99		0x918c
274 #define ZYD_CR100		0x9190
275 #define ZYD_CR101		0x9194
276 #define ZYD_CR102		0x9198
277 #define ZYD_CR103		0x919c
278 #define ZYD_CR104		0x91a0
279 #define ZYD_CR105		0x91a4
280 #define ZYD_CR106		0x91a8
281 #define ZYD_CR107		0x91ac
282 #define ZYD_CR108		0x91b0
283 #define ZYD_CR109		0x91b4
284 #define ZYD_CR110		0x91b8
285 #define ZYD_CR111		0x91bc
286 #define ZYD_CR112		0x91c0
287 #define ZYD_CR113		0x91c4
288 #define ZYD_CR114		0x91c8
289 #define ZYD_CR115		0x91cc
290 #define ZYD_CR116		0x91d0
291 #define ZYD_CR117		0x91d4
292 #define ZYD_CR118		0x91d8
293 #define ZYD_CR119		0x91dc
294 #define ZYD_CR120		0x91e0
295 #define ZYD_CR121		0x91e4
296 #define ZYD_CR122		0x91e8
297 #define ZYD_CR123		0x91ec
298 #define ZYD_CR124		0x91f0
299 #define ZYD_CR125		0x91f4
300 #define ZYD_CR126		0x91f8
301 #define ZYD_CR127		0x91fc
302 #define ZYD_CR128		0x9200
303 #define ZYD_CR129		0x9204
304 #define ZYD_CR130		0x9208
305 #define ZYD_CR131		0x920c
306 #define ZYD_CR132		0x9210
307 #define ZYD_CR133		0x9214
308 #define ZYD_CR134		0x9218
309 #define ZYD_CR135		0x921c
310 #define ZYD_CR136		0x9220
311 #define ZYD_CR137		0x9224
312 #define ZYD_CR138		0x9228
313 #define ZYD_CR139		0x922c
314 #define ZYD_CR140		0x9230
315 #define ZYD_CR141		0x9234
316 #define ZYD_CR142		0x9238
317 #define ZYD_CR143		0x923c
318 #define ZYD_CR144		0x9240
319 #define ZYD_CR145		0x9244
320 #define ZYD_CR146		0x9248
321 #define ZYD_CR147		0x924c
322 #define ZYD_CR148		0x9250
323 #define ZYD_CR149		0x9254
324 #define ZYD_CR150		0x9258
325 #define ZYD_CR151		0x925c
326 #define ZYD_CR152		0x9260
327 #define ZYD_CR153		0x9264
328 #define ZYD_CR154		0x9268
329 #define ZYD_CR155		0x926c
330 #define ZYD_CR156		0x9270
331 #define ZYD_CR157		0x9274
332 #define ZYD_CR158		0x9278
333 #define ZYD_CR159		0x927c
334 #define ZYD_CR160		0x9280
335 #define ZYD_CR161		0x9284
336 #define ZYD_CR162		0x9288
337 #define ZYD_CR163		0x928c
338 #define ZYD_CR164		0x9290
339 #define ZYD_CR165		0x9294
340 #define ZYD_CR166		0x9298
341 #define ZYD_CR167		0x929c
342 #define ZYD_CR168		0x92a0
343 #define ZYD_CR169		0x92a4
344 #define ZYD_CR170		0x92a8
345 #define ZYD_CR171		0x92ac
346 #define ZYD_CR172		0x92b0
347 #define ZYD_CR173		0x92b4
348 #define ZYD_CR174		0x92b8
349 #define ZYD_CR175		0x92bc
350 #define ZYD_CR176		0x92c0
351 #define ZYD_CR177		0x92c4
352 #define ZYD_CR178		0x92c8
353 #define ZYD_CR179		0x92cc
354 #define ZYD_CR180		0x92d0
355 #define ZYD_CR181		0x92d4
356 #define ZYD_CR182		0x92d8
357 #define ZYD_CR183		0x92dc
358 #define ZYD_CR184		0x92e0
359 #define ZYD_CR185		0x92e4
360 #define ZYD_CR186		0x92e8
361 #define ZYD_CR187		0x92ec
362 #define ZYD_CR188		0x92f0
363 #define ZYD_CR189		0x92f4
364 #define ZYD_CR190		0x92f8
365 #define ZYD_CR191		0x92fc
366 #define ZYD_CR192		0x9300
367 #define ZYD_CR193		0x9304
368 #define ZYD_CR194		0x9308
369 #define ZYD_CR195		0x930c
370 #define ZYD_CR196		0x9310
371 #define ZYD_CR197		0x9314
372 #define ZYD_CR198		0x9318
373 #define ZYD_CR199		0x931c
374 #define ZYD_CR200		0x9320
375 #define ZYD_CR201		0x9324
376 #define ZYD_CR202		0x9328
377 #define ZYD_CR203		0x932c
378 #define ZYD_CR204		0x9330
379 #define ZYD_CR205		0x9334
380 #define ZYD_CR206		0x9338
381 #define ZYD_CR207		0x933c
382 #define ZYD_CR208		0x9340
383 #define ZYD_CR209		0x9344
384 #define ZYD_CR210		0x9348
385 #define ZYD_CR211		0x934c
386 #define ZYD_CR212		0x9350
387 #define ZYD_CR213		0x9354
388 #define ZYD_CR214		0x9358
389 #define ZYD_CR215		0x935c
390 #define ZYD_CR216		0x9360
391 #define ZYD_CR217		0x9364
392 #define ZYD_CR218		0x9368
393 #define ZYD_CR219		0x936c
394 #define ZYD_CR220		0x9370
395 #define ZYD_CR221		0x9374
396 #define ZYD_CR222		0x9378
397 #define ZYD_CR223		0x937c
398 #define ZYD_CR224		0x9380
399 #define ZYD_CR225		0x9384
400 #define ZYD_CR226		0x9388
401 #define ZYD_CR227		0x938c
402 #define ZYD_CR228		0x9390
403 #define ZYD_CR229		0x9394
404 #define ZYD_CR230		0x9398
405 #define ZYD_CR231		0x939c
406 #define ZYD_CR232		0x93a0
407 #define ZYD_CR233		0x93a4
408 #define ZYD_CR234		0x93a8
409 #define ZYD_CR235		0x93ac
410 #define ZYD_CR236		0x93b0
411 #define ZYD_CR240		0x93c0
412 #define ZYD_CR241		0x93c4
413 #define ZYD_CR242		0x93c8
414 #define ZYD_CR243		0x93cc
415 #define ZYD_CR244		0x93d0
416 #define ZYD_CR245		0x93d4
417 #define ZYD_CR251		0x93ec
418 #define ZYD_CR252		0x93f0
419 #define ZYD_CR253		0x93f4
420 #define ZYD_CR254		0x93f8
421 #define ZYD_CR255		0x93fc
422 
423 /* copied nearly verbatim from the Linux driver rewrite */
424 #define	ZYD_DEF_PHY							\
425 {									\
426 	{ ZYD_CR0,   0x0a }, { ZYD_CR1,   0x06 }, { ZYD_CR2,   0x26 },	\
427 	{ ZYD_CR3,   0x38 }, { ZYD_CR4,   0x80 }, { ZYD_CR9,   0xa0 },	\
428 	{ ZYD_CR10,  0x81 }, { ZYD_CR11,  0x00 }, { ZYD_CR12,  0x7f },	\
429 	{ ZYD_CR13,  0x8c }, { ZYD_CR14,  0x80 }, { ZYD_CR15,  0x3d },	\
430 	{ ZYD_CR16,  0x20 }, { ZYD_CR17,  0x1e }, { ZYD_CR18,  0x0a },	\
431 	{ ZYD_CR19,  0x48 }, { ZYD_CR20,  0x0c }, { ZYD_CR21,  0x0c },	\
432 	{ ZYD_CR22,  0x23 }, { ZYD_CR23,  0x90 }, { ZYD_CR24,  0x14 },	\
433 	{ ZYD_CR25,  0x40 }, { ZYD_CR26,  0x10 }, { ZYD_CR27,  0x19 },	\
434 	{ ZYD_CR28,  0x7f }, { ZYD_CR29,  0x80 }, { ZYD_CR30,  0x4b },	\
435 	{ ZYD_CR31,  0x60 }, { ZYD_CR32,  0x43 }, { ZYD_CR33,  0x08 },	\
436 	{ ZYD_CR34,  0x06 }, { ZYD_CR35,  0x0a }, { ZYD_CR36,  0x00 },	\
437 	{ ZYD_CR37,  0x00 }, { ZYD_CR38,  0x38 }, { ZYD_CR39,  0x0c },	\
438 	{ ZYD_CR40,  0x84 }, { ZYD_CR41,  0x2a }, { ZYD_CR42,  0x80 },	\
439 	{ ZYD_CR43,  0x10 }, { ZYD_CR44,  0x12 }, { ZYD_CR46,  0xff },	\
440 	{ ZYD_CR47,  0x1e }, { ZYD_CR48,  0x26 }, { ZYD_CR49,  0x5b },	\
441 	{ ZYD_CR64,  0xd0 }, { ZYD_CR65,  0x04 }, { ZYD_CR66,  0x58 },	\
442 	{ ZYD_CR67,  0xc9 }, { ZYD_CR68,  0x88 }, { ZYD_CR69,  0x41 },	\
443 	{ ZYD_CR70,  0x23 }, { ZYD_CR71,  0x10 }, { ZYD_CR72,  0xff },	\
444 	{ ZYD_CR73,  0x32 }, { ZYD_CR74,  0x30 }, { ZYD_CR75,  0x65 },	\
445 	{ ZYD_CR76,  0x41 }, { ZYD_CR77,  0x1b }, { ZYD_CR78,  0x30 },	\
446 	{ ZYD_CR79,  0x68 }, { ZYD_CR80,  0x64 }, { ZYD_CR81,  0x64 },	\
447 	{ ZYD_CR82,  0x00 }, { ZYD_CR83,  0x00 }, { ZYD_CR84,  0x00 },	\
448 	{ ZYD_CR85,  0x02 }, { ZYD_CR86,  0x00 }, { ZYD_CR87,  0x00 },	\
449 	{ ZYD_CR88,  0xff }, { ZYD_CR89,  0xfc }, { ZYD_CR90,  0x00 },	\
450 	{ ZYD_CR91,  0x00 }, { ZYD_CR92,  0x00 }, { ZYD_CR93,  0x08 },	\
451 	{ ZYD_CR94,  0x00 }, { ZYD_CR95,  0x00 }, { ZYD_CR96,  0xff },	\
452 	{ ZYD_CR97,  0xe7 }, { ZYD_CR98,  0x00 }, { ZYD_CR99,  0x00 },	\
453 	{ ZYD_CR100, 0x00 }, { ZYD_CR101, 0xae }, { ZYD_CR102, 0x02 },	\
454 	{ ZYD_CR103, 0x00 }, { ZYD_CR104, 0x03 }, { ZYD_CR105, 0x65 },	\
455 	{ ZYD_CR106, 0x04 }, { ZYD_CR107, 0x00 }, { ZYD_CR108, 0x0a },	\
456 	{ ZYD_CR109, 0xaa }, { ZYD_CR110, 0xaa }, { ZYD_CR111, 0x25 },	\
457 	{ ZYD_CR112, 0x25 }, { ZYD_CR113, 0x00 }, { ZYD_CR119, 0x1e },	\
458 	{ ZYD_CR125, 0x90 }, { ZYD_CR126, 0x00 }, { ZYD_CR127, 0x00 },	\
459 	{ ZYD_CR5,   0x00 }, { ZYD_CR6,   0x00 }, { ZYD_CR7,   0x00 },	\
460 	{ ZYD_CR8,   0x00 }, { ZYD_CR9,   0x20 }, { ZYD_CR12,  0xf0 },	\
461 	{ ZYD_CR20,  0x0e }, { ZYD_CR21,  0x0e }, { ZYD_CR27,  0x10 },	\
462 	{ ZYD_CR44,  0x33 }, { ZYD_CR47,  0x1E }, { ZYD_CR83,  0x24 },	\
463 	{ ZYD_CR84,  0x04 }, { ZYD_CR85,  0x00 }, { ZYD_CR86,  0x0C },	\
464 	{ ZYD_CR87,  0x12 }, { ZYD_CR88,  0x0C }, { ZYD_CR89,  0x00 },	\
465 	{ ZYD_CR90,  0x10 }, { ZYD_CR91,  0x08 }, { ZYD_CR93,  0x00 },	\
466 	{ ZYD_CR94,  0x01 }, { ZYD_CR95,  0x00 }, { ZYD_CR96,  0x50 },	\
467 	{ ZYD_CR97,  0x37 }, { ZYD_CR98,  0x35 }, { ZYD_CR101, 0x13 },	\
468 	{ ZYD_CR102, 0x27 }, { ZYD_CR103, 0x27 }, { ZYD_CR104, 0x18 },	\
469 	{ ZYD_CR105, 0x12 }, { ZYD_CR109, 0x27 }, { ZYD_CR110, 0x27 },	\
470 	{ ZYD_CR111, 0x27 }, { ZYD_CR112, 0x27 }, { ZYD_CR113, 0x27 },	\
471 	{ ZYD_CR114, 0x27 }, { ZYD_CR115, 0x26 }, { ZYD_CR116, 0x24 },	\
472 	{ ZYD_CR117, 0xfc }, { ZYD_CR118, 0xfa }, { ZYD_CR120, 0x4f },	\
473 	{ ZYD_CR125, 0xaa }, { ZYD_CR127, 0x03 }, { ZYD_CR128, 0x14 },	\
474 	{ ZYD_CR129, 0x12 }, { ZYD_CR130, 0x10 }, { ZYD_CR131, 0x0C },	\
475 	{ ZYD_CR136, 0xdf }, { ZYD_CR137, 0x40 }, { ZYD_CR138, 0xa0 },	\
476 	{ ZYD_CR139, 0xb0 }, { ZYD_CR140, 0x99 }, { ZYD_CR141, 0x82 },	\
477 	{ ZYD_CR142, 0x54 }, { ZYD_CR143, 0x1c }, { ZYD_CR144, 0x6c },	\
478 	{ ZYD_CR147, 0x07 }, { ZYD_CR148, 0x4c }, { ZYD_CR149, 0x50 },	\
479 	{ ZYD_CR150, 0x0e }, { ZYD_CR151, 0x18 }, { ZYD_CR160, 0xfe },	\
480 	{ ZYD_CR161, 0xee }, { ZYD_CR162, 0xaa }, { ZYD_CR163, 0xfa },	\
481 	{ ZYD_CR164, 0xfa }, { ZYD_CR165, 0xea }, { ZYD_CR166, 0xbe },	\
482 	{ ZYD_CR167, 0xbe }, { ZYD_CR168, 0x6a }, { ZYD_CR169, 0xba },	\
483 	{ ZYD_CR170, 0xba }, { ZYD_CR171, 0xba }, { ZYD_CR204, 0x7d },	\
484 	{ ZYD_CR203, 0x30 }, { 0, 0}					\
485 }
486 
487 #define ZYD_DEF_PHYB							\
488 {									\
489 	{ ZYD_CR0,   0x14 }, { ZYD_CR1,   0x06 }, { ZYD_CR2,   0x26 },	\
490 	{ ZYD_CR3,   0x38 }, { ZYD_CR4,   0x80 }, { ZYD_CR9,   0xe0 },	\
491 	{ ZYD_CR10,  0x81 }, { ZYD_CR11,  0x00 }, { ZYD_CR12,  0xf0 },	\
492 	{ ZYD_CR13,  0x8c }, { ZYD_CR14,  0x80 }, { ZYD_CR15,  0x3d },	\
493 	{ ZYD_CR16,  0x20 }, { ZYD_CR17,  0x1e }, { ZYD_CR18,  0x0a },	\
494 	{ ZYD_CR19,  0x48 }, { ZYD_CR20,  0x10 }, { ZYD_CR21,  0x0e },	\
495 	{ ZYD_CR22,  0x23 }, { ZYD_CR23,  0x90 }, { ZYD_CR24,  0x14 },	\
496 	{ ZYD_CR25,  0x40 }, { ZYD_CR26,  0x10 }, { ZYD_CR27,  0x10 },	\
497 	{ ZYD_CR28,  0x7f }, { ZYD_CR29,  0x80 }, { ZYD_CR30,  0x4b },	\
498 	{ ZYD_CR31,  0x60 }, { ZYD_CR32,  0x43 }, { ZYD_CR33,  0x08 },	\
499 	{ ZYD_CR34,  0x06 }, { ZYD_CR35,  0x0a }, { ZYD_CR36,  0x00 },	\
500 	{ ZYD_CR37,  0x00 }, { ZYD_CR38,  0x38 }, { ZYD_CR39,  0x0c },	\
501 	{ ZYD_CR40,  0x84 }, { ZYD_CR41,  0x2a }, { ZYD_CR42,  0x80 },	\
502 	{ ZYD_CR43,  0x10 }, { ZYD_CR44,  0x33 }, { ZYD_CR46,  0xff },	\
503 	{ ZYD_CR47,  0x1E }, { ZYD_CR48,  0x26 }, { ZYD_CR49,  0x5b },	\
504 	{ ZYD_CR64,  0xd0 }, { ZYD_CR65,  0x04 }, { ZYD_CR66,  0x58 },	\
505 	{ ZYD_CR67,  0xc9 }, { ZYD_CR68,  0x88 }, { ZYD_CR69,  0x41 },	\
506 	{ ZYD_CR70,  0x23 }, { ZYD_CR71,  0x10 }, { ZYD_CR72,  0xff },	\
507 	{ ZYD_CR73,  0x32 }, { ZYD_CR74,  0x30 }, { ZYD_CR75,  0x65 },	\
508 	{ ZYD_CR76,  0x41 }, { ZYD_CR77,  0x1b }, { ZYD_CR78,  0x30 },	\
509 	{ ZYD_CR79,  0xf0 }, { ZYD_CR80,  0x64 }, { ZYD_CR81,  0x64 },	\
510 	{ ZYD_CR82,  0x00 }, { ZYD_CR83,  0x24 }, { ZYD_CR84,  0x04 },	\
511 	{ ZYD_CR85,  0x00 }, { ZYD_CR86,  0x0c }, { ZYD_CR87,  0x12 },	\
512 	{ ZYD_CR88,  0x0c }, { ZYD_CR89,  0x00 }, { ZYD_CR90,  0x58 },	\
513 	{ ZYD_CR91,  0x04 }, { ZYD_CR92,  0x00 }, { ZYD_CR93,  0x00 },	\
514 	{ ZYD_CR94,  0x01 }, { ZYD_CR95,  0x20 }, { ZYD_CR96,  0x50 },	\
515 	{ ZYD_CR97,  0x37 }, { ZYD_CR98,  0x35 }, { ZYD_CR99,  0x00 },	\
516 	{ ZYD_CR100, 0x01 }, { ZYD_CR101, 0x13 }, { ZYD_CR102, 0x27 },	\
517 	{ ZYD_CR103, 0x27 }, { ZYD_CR104, 0x18 }, { ZYD_CR105, 0x12 },	\
518 	{ ZYD_CR106, 0x04 }, { ZYD_CR107, 0x00 }, { ZYD_CR108, 0x0a },	\
519 	{ ZYD_CR109, 0x27 }, { ZYD_CR110, 0x27 }, { ZYD_CR111, 0x27 },	\
520 	{ ZYD_CR112, 0x27 }, { ZYD_CR113, 0x27 }, { ZYD_CR114, 0x27 },	\
521 	{ ZYD_CR115, 0x26 }, { ZYD_CR116, 0x24 }, { ZYD_CR117, 0xfc },	\
522 	{ ZYD_CR118, 0xfa }, { ZYD_CR119, 0x1e }, { ZYD_CR125, 0x90 },	\
523 	{ ZYD_CR126, 0x00 }, { ZYD_CR127, 0x00 }, { ZYD_CR128, 0x14 },	\
524 	{ ZYD_CR129, 0x12 }, { ZYD_CR130, 0x10 }, { ZYD_CR131, 0x0c },	\
525 	{ ZYD_CR136, 0xdf }, { ZYD_CR137, 0xa0 }, { ZYD_CR138, 0xa8 },	\
526 	{ ZYD_CR139, 0xb4 }, { ZYD_CR140, 0x98 }, { ZYD_CR141, 0x82 },	\
527 	{ ZYD_CR142, 0x53 }, { ZYD_CR143, 0x1c }, { ZYD_CR144, 0x6c },	\
528 	{ ZYD_CR147, 0x07 }, { ZYD_CR148, 0x40 }, { ZYD_CR149, 0x40 },	\
529 	{ ZYD_CR150, 0x14 }, { ZYD_CR151, 0x18 }, { ZYD_CR159, 0x70 },	\
530 	{ ZYD_CR160, 0xfe }, { ZYD_CR161, 0xee }, { ZYD_CR162, 0xaa },	\
531 	{ ZYD_CR163, 0xfa }, { ZYD_CR164, 0xfa }, { ZYD_CR165, 0xea },	\
532 	{ ZYD_CR166, 0xbe }, { ZYD_CR167, 0xbe }, { ZYD_CR168, 0x6a },	\
533 	{ ZYD_CR169, 0xba }, { ZYD_CR170, 0xba }, { ZYD_CR171, 0xba },	\
534 	{ ZYD_CR204, 0x7d }, { ZYD_CR203, 0x30 },			\
535 	{ 0, 0 }							\
536 }
537 
538 #define ZYD_RFMD_PHY							\
539 {									\
540 	{ ZYD_CR2,   0x1e }, { ZYD_CR9,   0x20 }, { ZYD_CR10,  0x89 },	\
541 	{ ZYD_CR11,  0x00 }, { ZYD_CR15,  0xd0 }, { ZYD_CR17,  0x68 },	\
542 	{ ZYD_CR19,  0x4a }, { ZYD_CR20,  0x0c }, { ZYD_CR21,  0x0e },	\
543 	{ ZYD_CR23,  0x48 }, { ZYD_CR24,  0x14 }, { ZYD_CR26,  0x90 },	\
544 	{ ZYD_CR27,  0x30 }, { ZYD_CR29,  0x20 }, { ZYD_CR31,  0xb2 },	\
545 	{ ZYD_CR32,  0x43 }, { ZYD_CR33,  0x28 }, { ZYD_CR38,  0x30 },	\
546 	{ ZYD_CR34,  0x0f }, { ZYD_CR35,  0xf0 }, { ZYD_CR41,  0x2a },	\
547 	{ ZYD_CR46,  0x7f }, { ZYD_CR47,  0x1e }, { ZYD_CR51,  0xc5 },	\
548 	{ ZYD_CR52,  0xc5 }, { ZYD_CR53,  0xc5 }, { ZYD_CR79,  0x58 },	\
549 	{ ZYD_CR80,  0x30 }, { ZYD_CR81,  0x30 }, { ZYD_CR82,  0x00 },	\
550 	{ ZYD_CR83,  0x24 }, { ZYD_CR84,  0x04 }, { ZYD_CR85,  0x00 },	\
551 	{ ZYD_CR86,  0x10 }, { ZYD_CR87,  0x2a }, { ZYD_CR88,  0x10 },	\
552 	{ ZYD_CR89,  0x24 }, { ZYD_CR90,  0x18 }, { ZYD_CR91,  0x00 },	\
553 	{ ZYD_CR92,  0x0a }, { ZYD_CR93,  0x00 }, { ZYD_CR94,  0x01 },	\
554 	{ ZYD_CR95,  0x00 }, { ZYD_CR96,  0x40 }, { ZYD_CR97,  0x37 },	\
555 	{ ZYD_CR98,  0x05 }, { ZYD_CR99,  0x28 }, { ZYD_CR100, 0x00 },	\
556 	{ ZYD_CR101, 0x13 }, { ZYD_CR102, 0x27 }, { ZYD_CR103, 0x27 },	\
557 	{ ZYD_CR104, 0x18 }, { ZYD_CR105, 0x12 }, { ZYD_CR106, 0x1a },	\
558 	{ ZYD_CR107, 0x24 }, { ZYD_CR108, 0x0a }, { ZYD_CR109, 0x13 },	\
559 	{ ZYD_CR110, 0x2f }, { ZYD_CR111, 0x27 }, { ZYD_CR112, 0x27 },	\
560 	{ ZYD_CR113, 0x27 }, { ZYD_CR114, 0x27 }, { ZYD_CR115, 0x40 },	\
561 	{ ZYD_CR116, 0x40 }, { ZYD_CR117, 0xf0 }, { ZYD_CR118, 0xf0 },	\
562 	{ ZYD_CR119, 0x16 }, { ZYD_CR122, 0x00 }, { ZYD_CR127, 0x03 },	\
563 	{ ZYD_CR131, 0x08 }, { ZYD_CR138, 0x28 }, { ZYD_CR148, 0x44 },	\
564 	{ ZYD_CR150, 0x10 }, { ZYD_CR169, 0xbb }, { ZYD_CR170, 0xbb }	\
565 }
566 
567 #define ZYD_RFMD_RF							\
568 {									\
569 	0x000007, 0x07dd43, 0x080959, 0x0e6666, 0x116a57, 0x17dd43,	\
570 	0x1819f9, 0x1e6666, 0x214554, 0x25e7fa, 0x27fffa, 0x294128,	\
571 	0x2c0000, 0x300000, 0x340000, 0x381e0f, 0x6c180f		\
572 }
573 
574 #define ZYD_RFMD_CHANTABLE	\
575 {				\
576 	{ 0x181979, 0x1e6666 },	\
577 	{ 0x181989, 0x1e6666 },	\
578 	{ 0x181999, 0x1e6666 },	\
579 	{ 0x1819a9, 0x1e6666 },	\
580 	{ 0x1819b9, 0x1e6666 },	\
581 	{ 0x1819c9, 0x1e6666 },	\
582 	{ 0x1819d9, 0x1e6666 },	\
583 	{ 0x1819e9, 0x1e6666 },	\
584 	{ 0x1819f9, 0x1e6666 },	\
585 	{ 0x181a09, 0x1e6666 },	\
586 	{ 0x181a19, 0x1e6666 },	\
587 	{ 0x181a29, 0x1e6666 },	\
588 	{ 0x181a39, 0x1e6666 },	\
589 	{ 0x181a60, 0x1c0000 }	\
590 }
591 
592 #define ZYD_AL2230_PHY							\
593 {									\
594 	{ ZYD_CR15,  0x20 }, { ZYD_CR23,  0x40 }, { ZYD_CR24,  0x20 },	\
595 	{ ZYD_CR26,  0x11 }, { ZYD_CR28,  0x3e }, { ZYD_CR29,  0x00 },	\
596 	{ ZYD_CR44,  0x33 }, { ZYD_CR106, 0x2a }, { ZYD_CR107, 0x1a },	\
597 	{ ZYD_CR109, 0x09 }, { ZYD_CR110, 0x27 }, { ZYD_CR111, 0x2b },	\
598 	{ ZYD_CR112, 0x2b }, { ZYD_CR119, 0x0a }, { ZYD_CR10,  0x89 },	\
599 	{ ZYD_CR17,  0x28 }, { ZYD_CR26,  0x93 }, { ZYD_CR34,  0x30 },	\
600 	{ ZYD_CR35,  0x3e }, { ZYD_CR41,  0x24 }, { ZYD_CR44,  0x32 },	\
601 	{ ZYD_CR46,  0x96 }, { ZYD_CR47,  0x1e }, { ZYD_CR79,  0x58 },	\
602 	{ ZYD_CR80,  0x30 }, { ZYD_CR81,  0x30 }, { ZYD_CR87,  0x0a },	\
603 	{ ZYD_CR89,  0x04 }, { ZYD_CR92,  0x0a }, { ZYD_CR99,  0x28 },	\
604 	{ ZYD_CR100, 0x00 }, { ZYD_CR101, 0x13 }, { ZYD_CR102, 0x27 },	\
605 	{ ZYD_CR106, 0x24 }, { ZYD_CR107, 0x2a }, { ZYD_CR109, 0x09 },	\
606 	{ ZYD_CR110, 0x13 }, { ZYD_CR111, 0x1f }, { ZYD_CR112, 0x1f },	\
607 	{ ZYD_CR113, 0x27 }, { ZYD_CR114, 0x27 }, { ZYD_CR115, 0x24 },	\
608 	{ ZYD_CR116, 0x24 }, { ZYD_CR117, 0xf4 }, { ZYD_CR118, 0xfc },	\
609 	{ ZYD_CR119, 0x10 }, { ZYD_CR120, 0x4f }, { ZYD_CR121, 0x77 },	\
610 	{ ZYD_CR122, 0xe0 }, { ZYD_CR137, 0x88 }, { ZYD_CR252, 0xff },	\
611 	{ ZYD_CR253, 0xff }, { ZYD_CR251, 0x2f }, { ZYD_CR251, 0x3f },	\
612 	{ ZYD_CR138, 0x28 }, { ZYD_CR203, 0x06 } 			\
613 }
614 
615 #define ZYD_AL2230_PHY_B						\
616 {									\
617 	{ ZYD_CR10,  0x89 }, { ZYD_CR15,  0x20 }, { ZYD_CR17,  0x2B },	\
618 	{ ZYD_CR23,  0x40 }, { ZYD_CR24,  0x20 }, { ZYD_CR26,  0x93 },	\
619 	{ ZYD_CR28,  0x3e }, { ZYD_CR29,  0x00 }, { ZYD_CR33,  0x28 },	\
620 	{ ZYD_CR34,  0x30 }, { ZYD_CR35,  0x3e }, { ZYD_CR41,  0x24 },	\
621 	{ ZYD_CR44,  0x32 }, { ZYD_CR46,  0x99 }, { ZYD_CR47,  0x1e },	\
622 	{ ZYD_CR48,  0x06 }, { ZYD_CR49,  0xf9 }, { ZYD_CR51,  0x01 },	\
623 	{ ZYD_CR52,  0x80 }, { ZYD_CR53,  0x7e }, { ZYD_CR65,  0x00 },	\
624 	{ ZYD_CR66,  0x00 }, { ZYD_CR67,  0x00 }, { ZYD_CR68,  0x00 },	\
625 	{ ZYD_CR69,  0x28 }, { ZYD_CR79,  0x58 }, { ZYD_CR80,  0x30 },	\
626 	{ ZYD_CR81,  0x30 }, { ZYD_CR87,  0x0a }, { ZYD_CR89,  0x04 },	\
627 	{ ZYD_CR91,  0x00 }, { ZYD_CR92,  0x0a }, { ZYD_CR98,  0x8d },	\
628 	{ ZYD_CR99,  0x00 }, { ZYD_CR101, 0x13 }, { ZYD_CR102, 0x27 },	\
629 	{ ZYD_CR106, 0x24 }, { ZYD_CR107, 0x2a }, { ZYD_CR109, 0x13 },	\
630 	{ ZYD_CR110, 0x1f }, { ZYD_CR111, 0x1f }, { ZYD_CR112, 0x1f },	\
631 	{ ZYD_CR113, 0x27 }, { ZYD_CR114, 0x27 }, { ZYD_CR115, 0x26 },	\
632 	{ ZYD_CR116, 0x24 }, { ZYD_CR117, 0xfa }, { ZYD_CR118, 0xfa },	\
633 	{ ZYD_CR119, 0x10 }, { ZYD_CR120, 0x4f }, { ZYD_CR121, 0x6c },	\
634 	{ ZYD_CR122, 0xfc }, { ZYD_CR123, 0x57 }, { ZYD_CR125, 0xad },	\
635 	{ ZYD_CR126, 0x6c }, { ZYD_CR127, 0x03 }, { ZYD_CR137, 0x50 },	\
636 	{ ZYD_CR138, 0xa8 }, { ZYD_CR144, 0xac }, { ZYD_CR150, 0x0d },	\
637 	{ ZYD_CR252, 0x34 }, { ZYD_CR253, 0x34 }			\
638 }
639 
640 #define ZYD_AL2230_PHY_PART1						\
641 {									\
642 	{ ZYD_CR240, 0x57 }, { ZYD_CR9,   0xe0 }			\
643 }
644 
645 #define ZYD_AL2230_PHY_PART2						\
646 {									\
647 	{ ZYD_CR251, 0x2f }, { ZYD_CR251, 0x7f },			\
648 }
649 
650 #define ZYD_AL2230_PHY_PART3						\
651 {									\
652 	{ ZYD_CR128, 0x14 }, { ZYD_CR129, 0x12 }, { ZYD_CR130, 0x10 },	\
653 }
654 
655 #define	ZYD_AL2230S_PHY_INIT						\
656 {									\
657 	{ ZYD_CR47,  0x1e }, { ZYD_CR106, 0x22 }, { ZYD_CR107, 0x2a },	\
658 	{ ZYD_CR109, 0x13 }, { ZYD_CR118, 0xf8 }, { ZYD_CR119, 0x12 },	\
659 	{ ZYD_CR122, 0xe0 }, { ZYD_CR128, 0x10 }, { ZYD_CR129, 0x0e },	\
660 	{ ZYD_CR130, 0x10 }						\
661 }
662 
663 #define	ZYD_AL2230_PHY_FINI_PART1					\
664 {									\
665 	{ ZYD_CR80,  0x30 }, { ZYD_CR81,  0x30 }, { ZYD_CR79,  0x58 },	\
666 	{ ZYD_CR12,  0xf0 }, { ZYD_CR77,  0x1b }, { ZYD_CR78,  0x58 },	\
667 	{ ZYD_CR203, 0x06 }, { ZYD_CR240, 0x80 },			\
668 }
669 
670 #define ZYD_AL2230_RF_PART1						\
671 {									\
672 	0x03f790, 0x033331, 0x00000d, 0x0b3331, 0x03b812, 0x00fff3	\
673 }
674 
675 #define ZYD_AL2230_RF_PART2						\
676 {									\
677 	0x000da4, 0x0f4dc5, 0x0805b6, 0x011687, 0x000688, 0x0403b9,	\
678 	0x00dbba, 0x00099b, 0x0bdffc, 0x00000d, 0x00500f		\
679 }
680 
681 #define ZYD_AL2230_RF_PART3						\
682 {									\
683 	0x00d00f, 0x004c0f, 0x00540f, 0x00700f, 0x00500f		\
684 }
685 
686 #define ZYD_AL2230_RF_B							\
687 {									\
688 	0x03f790, 0x033331, 0x00000d, 0x0b3331, 0x03b812, 0x00fff3,	\
689 	0x0005a4, 0x0f4dc5, 0x0805b6, 0x0146c7, 0x000688, 0x0403b9,	\
690 	0x00dbba, 0x00099b, 0x0bdffc, 0x00000d, 0x00580f		\
691 }
692 
693 #define ZYD_AL2230_RF_B_PART1						\
694 {									\
695 	0x8cccd0, 0x481dc0, 0xcfff00, 0x25a000				\
696 }
697 
698 #define ZYD_AL2230_RF_B_PART2						\
699 {									\
700 	0x25a000, 0xa3b2f0, 0x6da010, 0xe36280, 0x116000, 0x9dc020,	\
701 	0x5ddb00, 0xd99000, 0x3ffbd0, 0xb00000, 0xf01a00		\
702 }
703 
704 #define ZYD_AL2230_RF_B_PART3						\
705 {									\
706 	0xf01b00, 0xf01e00, 0xf01a00					\
707 }
708 
709 #define ZYD_AL2230_CHANTABLE			\
710 {						\
711 	{ 0x03f790, 0x033331, 0x00000d },	\
712 	{ 0x03f790, 0x0b3331, 0x00000d },	\
713 	{ 0x03e790, 0x033331, 0x00000d },	\
714 	{ 0x03e790, 0x0b3331, 0x00000d },	\
715 	{ 0x03f7a0, 0x033331, 0x00000d },	\
716 	{ 0x03f7a0, 0x0b3331, 0x00000d },	\
717 	{ 0x03e7a0, 0x033331, 0x00000d },	\
718 	{ 0x03e7a0, 0x0b3331, 0x00000d },	\
719 	{ 0x03f7b0, 0x033331, 0x00000d },	\
720 	{ 0x03f7b0, 0x0b3331, 0x00000d },	\
721 	{ 0x03e7b0, 0x033331, 0x00000d },	\
722 	{ 0x03e7b0, 0x0b3331, 0x00000d },	\
723 	{ 0x03f7c0, 0x033331, 0x00000d },	\
724 	{ 0x03e7c0, 0x066661, 0x00000d }	\
725 }
726 
727 #define ZYD_AL2230_CHANTABLE_B			\
728 {						\
729 	{ 0x09efc0, 0x8cccc0, 0xb00000 },	\
730 	{ 0x09efc0, 0x8cccd0, 0xb00000 },	\
731 	{ 0x09e7c0, 0x8cccc0, 0xb00000 },	\
732 	{ 0x09e7c0, 0x8cccd0, 0xb00000 },	\
733 	{ 0x05efc0, 0x8cccc0, 0xb00000 },	\
734 	{ 0x05efc0, 0x8cccd0, 0xb00000 },	\
735 	{ 0x05e7c0, 0x8cccc0, 0xb00000 },	\
736 	{ 0x05e7c0, 0x8cccd0, 0xb00000 },	\
737 	{ 0x0defc0, 0x8cccc0, 0xb00000 },	\
738 	{ 0x0defc0, 0x8cccd0, 0xb00000 },	\
739 	{ 0x0de7c0, 0x8cccc0, 0xb00000 },	\
740 	{ 0x0de7c0, 0x8cccd0, 0xb00000 },	\
741 	{ 0x03efc0, 0x8cccc0, 0xb00000 },	\
742 	{ 0x03e7c0, 0x866660, 0xb00000 }	\
743 }
744 
745 #define ZYD_AL7230B_PHY_1							\
746 {									\
747 	{ ZYD_CR240, 0x57 }, { ZYD_CR15,  0x20 }, { ZYD_CR23,  0x40 },	\
748 	{ ZYD_CR24,  0x20 }, { ZYD_CR26,  0x11 }, { ZYD_CR28,  0x3e },	\
749 	{ ZYD_CR29,  0x00 }, { ZYD_CR44,  0x33 }, { ZYD_CR106, 0x22 },	\
750 	{ ZYD_CR107, 0x1a }, { ZYD_CR109, 0x09 }, { ZYD_CR110, 0x27 },	\
751 	{ ZYD_CR111, 0x2b }, { ZYD_CR112, 0x2b }, { ZYD_CR119, 0x0a },	\
752 	{ ZYD_CR122, 0xfc }, { ZYD_CR10,  0x89 }, { ZYD_CR17,  0x28 },	\
753 	{ ZYD_CR26,  0x93 }, { ZYD_CR34,  0x30 }, { ZYD_CR35,  0x3e },	\
754 	{ ZYD_CR41,  0x24 }, { ZYD_CR44,  0x32 }, { ZYD_CR46,  0x96 },	\
755 	{ ZYD_CR47,  0x1e }, { ZYD_CR79,  0x58 }, { ZYD_CR80,  0x30 },	\
756 	{ ZYD_CR81,  0x30 }, { ZYD_CR87,  0x0a }, { ZYD_CR89,  0x04 },	\
757 	{ ZYD_CR92,  0x0a }, { ZYD_CR99,  0x28 }, { ZYD_CR100, 0x02 },	\
758 	{ ZYD_CR101, 0x13 }, { ZYD_CR102, 0x27 }, { ZYD_CR106, 0x22 },	\
759 	{ ZYD_CR107, 0x3f }, { ZYD_CR109, 0x09 }, { ZYD_CR110, 0x1f },	\
760 	{ ZYD_CR111, 0x1f }, { ZYD_CR112, 0x1f }, { ZYD_CR113, 0x27 },	\
761 	{ ZYD_CR114, 0x27 }, { ZYD_CR115, 0x24 }, { ZYD_CR116, 0x3f },	\
762 	{ ZYD_CR117, 0xfa }, { ZYD_CR118, 0xfc }, { ZYD_CR119, 0x10 },	\
763 	{ ZYD_CR120, 0x4f }, { ZYD_CR121, 0x77 }, { ZYD_CR137, 0x88 },	\
764 	{ ZYD_CR138, 0xa8 }, { ZYD_CR252, 0x34 }, { ZYD_CR253, 0x34 },	\
765 	{ ZYD_CR251, 0x2f }						\
766 }
767 
768 #define ZYD_AL7230B_PHY_2						\
769 {									\
770 	{ ZYD_CR251, 0x3f }, { ZYD_CR128, 0x14 }, { ZYD_CR129, 0x12 },	\
771 	{ ZYD_CR130, 0x10 }, { ZYD_CR38,  0x38 }, { ZYD_CR136, 0xdf }	\
772 }
773 
774 #define ZYD_AL7230B_PHY_3						\
775 {									\
776 	{ ZYD_CR203, 0x06 }, { ZYD_CR240, 0x80 }			\
777 }
778 
779 #define ZYD_AL7230B_RF_1						\
780 {									\
781 	0x09ec04, 0x8cccc8, 0x4ff821, 0xc5fbfc, 0x21ebfe, 0xafd401,	\
782 	0x6cf56a, 0xe04073, 0x193d76, 0x9dd844, 0x500007, 0xd8c010,	\
783 	0x3c9000, 0xbfffff, 0x700000, 0xf15d58				\
784 }
785 
786 #define ZYD_AL7230B_RF_2						\
787 {									\
788 	0xf15d59, 0xf15d5c, 0xf15d58					\
789 }
790 
791 #define ZYD_AL7230B_RF_SETCHANNEL					\
792 {									\
793 	0x4ff821, 0xc5fbfc, 0x21ebfe, 0xafd401, 0x6cf56a, 0xe04073,	\
794 	0x193d76, 0x9dd844, 0x500007, 0xd8c010, 0x3c9000, 0xf15d58	\
795 }
796 
797 #define ZYD_AL7230B_CHANTABLE	\
798 {				\
799 	{ 0x09ec00, 0x8cccc8 },	\
800 	{ 0x09ec00, 0x8cccd8 },	\
801 	{ 0x09ec00, 0x8cccc0 },	\
802 	{ 0x09ec00, 0x8cccd0 },	\
803 	{ 0x05ec00, 0x8cccc8 },	\
804 	{ 0x05ec00, 0x8cccd8 },	\
805 	{ 0x05ec00, 0x8cccc0 },	\
806 	{ 0x05ec00, 0x8cccd0 },	\
807 	{ 0x0dec00, 0x8cccc8 },	\
808 	{ 0x0dec00, 0x8cccd8 },	\
809 	{ 0x0dec00, 0x8cccc0 },	\
810 	{ 0x0dec00, 0x8cccd0 },	\
811 	{ 0x03ec00, 0x8cccc8 },	\
812 	{ 0x03ec00, 0x866660 }	\
813 }
814 
815 #define ZYD_AL2210_PHY							\
816 {									\
817 	{ ZYD_CR9,   0xe0 }, { ZYD_CR10, 0x91 }, { ZYD_CR12,  0x90 },	\
818 	{ ZYD_CR15,  0xd0 }, { ZYD_CR16, 0x40 }, { ZYD_CR17,  0x58 },	\
819 	{ ZYD_CR18,  0x04 }, { ZYD_CR23, 0x66 }, { ZYD_CR24,  0x14 },	\
820 	{ ZYD_CR26,  0x90 }, { ZYD_CR31, 0x80 }, { ZYD_CR34,  0x06 },	\
821 	{ ZYD_CR35,  0x3e }, { ZYD_CR38, 0x38 }, { ZYD_CR46,  0x90 },	\
822 	{ ZYD_CR47,  0x1e }, { ZYD_CR64, 0x64 }, { ZYD_CR79,  0xb5 },	\
823 	{ ZYD_CR80,  0x38 }, { ZYD_CR81, 0x30 }, { ZYD_CR113, 0xc0 },	\
824 	{ ZYD_CR127, 0x03 }						\
825 }
826 
827 #define ZYD_AL2210_RF							\
828 {									\
829 	0x2396c0, 0x00fcb1, 0x358132, 0x0108b3, 0xc77804, 0x456415,	\
830 	0xff2226, 0x806667, 0x7860f8, 0xbb01c9, 0x00000a, 0x00000b	\
831 }
832 
833 #define ZYD_AL2210_CHANTABLE						\
834 {									\
835 	0x0196c0, 0x019710, 0x019760, 0x0197b0,	0x019800, 0x019850,	\
836 	0x0198a0, 0x0198f0, 0x019940, 0x019990, 0x0199e0, 0x019a30,	\
837 	0x019a80, 0x019b40 						\
838 }
839 
840 #define ZYD_GCT_PHY							\
841 {									\
842 	{ ZYD_CR10,  0x89 }, { ZYD_CR15,  0x20 }, { ZYD_CR17,  0x28 },	\
843 	{ ZYD_CR23,  0x38 }, { ZYD_CR24,  0x20 }, { ZYD_CR26,  0x93 },	\
844 	{ ZYD_CR27,  0x15 }, { ZYD_CR28,  0x3e }, { ZYD_CR29,  0x00 },	\
845 	{ ZYD_CR33,  0x28 }, { ZYD_CR34,  0x30 }, { ZYD_CR35,  0x43 },	\
846 	{ ZYD_CR41,  0x24 }, { ZYD_CR44,  0x32 }, { ZYD_CR46,  0x92 },	\
847 	{ ZYD_CR47,  0x1e }, { ZYD_CR48,  0x04 }, { ZYD_CR49,  0xfa },	\
848 	{ ZYD_CR79,  0x58 }, { ZYD_CR80,  0x30 }, { ZYD_CR81,  0x30 },	\
849 	{ ZYD_CR87,  0x0a }, { ZYD_CR89,  0x04 }, { ZYD_CR91,  0x00 },	\
850 	{ ZYD_CR92,  0x0a }, { ZYD_CR98,  0x8d }, { ZYD_CR99,  0x28 },	\
851 	{ ZYD_CR100, 0x02 }, { ZYD_CR101, 0x09 }, { ZYD_CR102, 0x27 },	\
852 	{ ZYD_CR106, 0x1c }, { ZYD_CR107, 0x1c }, { ZYD_CR109, 0x13 },	\
853 	{ ZYD_CR110, 0x1f }, { ZYD_CR111, 0x13 }, { ZYD_CR112, 0x1f },	\
854 	{ ZYD_CR113, 0x27 }, { ZYD_CR114, 0x23 }, { ZYD_CR115, 0x24 },	\
855 	{ ZYD_CR116, 0x24 }, { ZYD_CR117, 0xfa }, { ZYD_CR118, 0xf0 },	\
856 	{ ZYD_CR119, 0x1a }, { ZYD_CR120, 0x4f }, { ZYD_CR121, 0x1f },	\
857 	{ ZYD_CR122, 0xf0 }, { ZYD_CR123, 0x57 }, { ZYD_CR125, 0xad },	\
858 	{ ZYD_CR126, 0x6c }, { ZYD_CR127, 0x03 }, { ZYD_CR128, 0x14 },	\
859 	{ ZYD_CR129, 0x12 }, { ZYD_CR130, 0x10 }, { ZYD_CR137, 0x50 },	\
860 	{ ZYD_CR138, 0xa8 }, { ZYD_CR144, 0xac }, { ZYD_CR146, 0x20 },	\
861 	{ ZYD_CR252, 0xff }, { ZYD_CR253, 0xff }			\
862 }
863 
864 #define ZYD_GCT_RF							\
865 {									\
866 	0x40002b, 0x519e4f, 0x6f81ad, 0x73fffe, 0x25f9c, 0x100047,	\
867 	0x200999, 0x307602, 0x346063,					\
868 }
869 
870 #define	ZYD_GCT_VCO							\
871 {									\
872 	{ 0x664d, 0x604d, 0x6675, 0x6475, 0x6655, 0x6455, 0x6665 },	\
873 	{ 0x666d, 0x606d, 0x664d, 0x644d, 0x6675, 0x6475, 0x6655 },	\
874 	{ 0x665d, 0x605d, 0x666d, 0x646d, 0x664d, 0x644d, 0x6675 },	\
875 	{ 0x667d, 0x607d, 0x665d, 0x645d, 0x666d, 0x646d, 0x664d },	\
876 	{ 0x6643, 0x6043, 0x667d, 0x647d, 0x665d, 0x645d, 0x666d },	\
877 	{ 0x6663, 0x6063, 0x6643, 0x6443, 0x667d, 0x647d, 0x665d },	\
878 	{ 0x6653, 0x6053, 0x6663, 0x6463, 0x6643, 0x6443, 0x667d },	\
879 	{ 0x6673, 0x6073, 0x6653, 0x6453, 0x6663, 0x6463, 0x6643 },	\
880 	{ 0x664b, 0x604b, 0x6673, 0x6473, 0x6653, 0x6453, 0x6663 },	\
881 	{ 0x666b, 0x606b, 0x664b, 0x644b, 0x6673, 0x6473, 0x6653 },	\
882 	{ 0x665b, 0x605b, 0x666b, 0x646b, 0x664b, 0x644b, 0x6673 }	\
883 }
884 
885 #define	ZYD_GCT_TXGAIN							\
886 {									\
887 	0x0e313, 0x0fb13, 0x0e093, 0x0f893, 0x0ea93, 0x1f093, 0x1f493,	\
888 	0x1f693, 0x1f393, 0x1f35b, 0x1e6db, 0x1ff3f, 0x1ffff, 0x361d7,	\
889 	0x37fbf, 0x3ff8b, 0x3ff33, 0x3fb3f, 0x3ffff			\
890 }
891 
892 #define	ZYD_GCT_CHANNEL_ACAL						\
893 {									\
894 	0x106847, 0x106847, 0x106867, 0x106867, 0x106867, 0x106867,	\
895 	0x106857, 0x106857, 0x106857, 0x106857, 0x106877, 0x106877,	\
896 	0x106877, 0x10684f						\
897 }
898 
899 #define	ZYD_GCT_CHANNEL_STD						\
900 {									\
901 	0x100047, 0x100047, 0x100067, 0x100067, 0x100067, 0x100067,	\
902 	0x100057, 0x100057, 0x100057, 0x100057, 0x100077, 0x100077,	\
903 	0x100077, 0x10004f						\
904 }
905 
906 #define	ZYD_GCT_CHANNEL_DIV						\
907 {									\
908 	0x200999, 0x20099b, 0x200998, 0x20099a, 0x200999, 0x20099b,	\
909 	0x200998, 0x20099a, 0x200999, 0x20099b, 0x200998, 0x20099a,	\
910 	0x200999, 0x200ccc						\
911 }
912 
913 #define ZYD_MAXIM2_PHY							\
914 {									\
915 	{ ZYD_CR23,  0x40 }, { ZYD_CR15,  0x20 }, { ZYD_CR28,  0x3e },	\
916 	{ ZYD_CR29,  0x00 }, { ZYD_CR26,  0x11 }, { ZYD_CR44,  0x33 },	\
917 	{ ZYD_CR106, 0x2a }, { ZYD_CR107, 0x1a }, { ZYD_CR109, 0x2b },	\
918 	{ ZYD_CR110, 0x2b }, { ZYD_CR111, 0x2b }, { ZYD_CR112, 0x2b },	\
919 	{ ZYD_CR10,  0x89 }, { ZYD_CR17,  0x20 }, { ZYD_CR26,  0x93 },	\
920 	{ ZYD_CR34,  0x30 }, { ZYD_CR35,  0x40 }, { ZYD_CR41,  0x24 },	\
921 	{ ZYD_CR44,  0x32 }, { ZYD_CR46,  0x90 }, { ZYD_CR89,  0x18 },	\
922 	{ ZYD_CR92,  0x0a }, { ZYD_CR101, 0x13 }, { ZYD_CR102, 0x27 },	\
923 	{ ZYD_CR106, 0x20 }, { ZYD_CR107, 0x24 }, { ZYD_CR109, 0x09 },	\
924 	{ ZYD_CR110, 0x13 }, { ZYD_CR111, 0x13 }, { ZYD_CR112, 0x13 },	\
925 	{ ZYD_CR113, 0x27 }, { ZYD_CR114, 0x27 }, { ZYD_CR115, 0x24 },	\
926 	{ ZYD_CR116, 0x24 }, { ZYD_CR117, 0xf4 }, { ZYD_CR118, 0xfa },	\
927 	{ ZYD_CR120, 0x4f }, { ZYD_CR121, 0x77 }, { ZYD_CR122, 0xfe },	\
928 	{ ZYD_CR10,  0x89 }, { ZYD_CR17,  0x20 }, { ZYD_CR26,  0x93 },	\
929 	{ ZYD_CR34,  0x30 }, { ZYD_CR35,  0x40 }, { ZYD_CR41,  0x24 },	\
930 	{ ZYD_CR44,  0x32 }, { ZYD_CR46,  0x90 }, { ZYD_CR79,  0x58 },	\
931 	{ ZYD_CR80,  0x30 }, { ZYD_CR81,  0x30 }, { ZYD_CR89,  0x18 },	\
932 	{ ZYD_CR92,  0x0a }, { ZYD_CR101, 0x13 }, { ZYD_CR102, 0x27 },	\
933 	{ ZYD_CR106, 0x20 }, { ZYD_CR107, 0x24 }, { ZYD_CR109, 0x09 },	\
934 	{ ZYD_CR110, 0x13 }, { ZYD_CR111, 0x13 }, { ZYD_CR112, 0x13 },	\
935 	{ ZYD_CR113, 0x27 }, { ZYD_CR114, 0x27 }, { ZYD_CR115, 0x24 },	\
936 	{ ZYD_CR116, 0x24 }, { ZYD_CR117, 0xf4 }, { ZYD_CR118, 0x00 },	\
937 	{ ZYD_CR120, 0x4f }, { ZYD_CR121, 0x06 }, { ZYD_CR122, 0xfe }	\
938 }
939 
940 #define ZYD_MAXIM2_RF							\
941 {									\
942 	0x33334, 0x10a03, 0x00400, 0x00ca1, 0x10072, 0x18645, 0x04006,	\
943 	0x000a7, 0x08258, 0x03fc9, 0x0040a, 0x0000b, 0x0026c		\
944 }
945 
946 #define ZYD_MAXIM2_CHANTABLE_F						\
947 {									\
948 	0x33334, 0x08884, 0x1ddd4, 0x33334, 0x08884, 0x1ddd4, 0x33334,	\
949 	0x08884, 0x1ddd4, 0x33334, 0x08884, 0x1ddd4, 0x33334, 0x26664	\
950 }
951 
952 #define ZYD_MAXIM2_CHANTABLE	\
953 {				\
954 	{ 0x33334, 0x10a03 },	\
955 	{ 0x08884, 0x20a13 },	\
956 	{ 0x1ddd4, 0x30a13 },	\
957 	{ 0x33334, 0x10a13 },	\
958 	{ 0x08884, 0x20a23 },	\
959 	{ 0x1ddd4, 0x30a23 },	\
960 	{ 0x33334, 0x10a23 },	\
961 	{ 0x08884, 0x20a33 },	\
962 	{ 0x1ddd4, 0x30a33 },	\
963 	{ 0x33334, 0x10a33 },	\
964 	{ 0x08884, 0x20a43 },	\
965 	{ 0x1ddd4, 0x30a43 },	\
966 	{ 0x33334, 0x10a43 },	\
967 	{ 0x26664, 0x20a53 }	\
968 }
969 
970 #define	ZYD_TX_RATEDIV							\
971 {									\
972 	0x1, 0x2, 0xb, 0xb, 0x1, 0x1, 0x1, 0x1, 0x30, 0x18, 0xc, 0x6,	\
973 	0x36, 0x24, 0x12, 0x9						\
974 }
975 
976 /*
977  * Control pipe requests.
978  */
979 #define ZYD_DOWNLOADREQ		0x30
980 #define ZYD_DOWNLOADSTS		0x31
981 #define	ZYD_READFWDATAREQ	0x32
982 
983 /* possible values for register ZYD_CR_INTERRUPT */
984 #define ZYD_HWINT_MASK		0x004f0000
985 
986 /* possible values for register ZYD_MAC_MISC */
987 #define ZYD_UNLOCK_PHY_REGS	0x80
988 
989 /* possible values for register ZYD_MAC_ENCRYPTION_TYPE */
990 #define ZYD_ENC_SNIFFER		8
991 
992 /* flags for register ZYD_MAC_RXFILTER */
993 #define ZYD_FILTER_ASS_REQ	(1 << 0)
994 #define ZYD_FILTER_ASS_RSP	(1 << 1)
995 #define ZYD_FILTER_REASS_REQ	(1 << 2)
996 #define ZYD_FILTER_REASS_RSP	(1 << 3)
997 #define ZYD_FILTER_PRB_REQ	(1 << 4)
998 #define ZYD_FILTER_PRB_RSP	(1 << 5)
999 #define ZYD_FILTER_BCN		(1 << 8)
1000 #define ZYD_FILTER_ATIM		(1 << 9)
1001 #define ZYD_FILTER_DEASS	(1 << 10)
1002 #define ZYD_FILTER_AUTH		(1 << 11)
1003 #define ZYD_FILTER_DEAUTH	(1 << 12)
1004 #define ZYD_FILTER_PS_POLL	(1 << 26)
1005 #define ZYD_FILTER_RTS		(1 << 27)
1006 #define ZYD_FILTER_CTS		(1 << 28)
1007 #define ZYD_FILTER_ACK		(1 << 29)
1008 #define ZYD_FILTER_CFE		(1 << 30)
1009 #define ZYD_FILTER_CFE_A	(1U << 31)
1010 
1011 /* helpers for register ZYD_MAC_RXFILTER */
1012 #define ZYD_FILTER_MONITOR	0xffffffff
1013 #define ZYD_FILTER_BSS							\
1014 	(ZYD_FILTER_ASS_REQ | ZYD_FILTER_ASS_RSP |			\
1015 	 ZYD_FILTER_REASS_REQ | ZYD_FILTER_REASS_RSP |			\
1016 	 ZYD_FILTER_PRB_REQ | ZYD_FILTER_PRB_RSP |			\
1017 	 (0x3 << 6) |							\
1018 	 ZYD_FILTER_BCN | ZYD_FILTER_ATIM | ZYD_FILTER_DEASS |		\
1019 	 ZYD_FILTER_AUTH | ZYD_FILTER_DEAUTH |				\
1020 	 (0x7 << 13) |							\
1021 	 ZYD_FILTER_PS_POLL | ZYD_FILTER_ACK)
1022 #define ZYD_FILTER_HOSTAP						\
1023 	(ZYD_FILTER_ASS_REQ | ZYD_FILTER_REASS_REQ |			\
1024 	 ZYD_FILTER_PRB_REQ | ZYD_FILTER_DEASS | ZYD_FILTER_AUTH |	\
1025 	 ZYD_FILTER_DEAUTH | ZYD_FILTER_PS_POLL)
1026 
1027 struct zyd_tx_desc {
1028 	uint8_t			phy;
1029 #define ZYD_TX_PHY_SIGNAL(x)	((x) & 0xf)
1030 #define ZYD_TX_PHY_OFDM		(1 << 4)
1031 #define ZYD_TX_PHY_SHPREAMBLE	(1 << 5)	/* CCK */
1032 #define ZYD_TX_PHY_5GHZ		(1 << 5)	/* OFDM */
1033 	uint16_t		len;
1034 	uint8_t			flags;
1035 #define ZYD_TX_FLAG_BACKOFF	(1 << 0)
1036 #define ZYD_TX_FLAG_MULTICAST	(1 << 1)
1037 #define ZYD_TX_FLAG_TYPE(x)	(((x) & 0x3) << 2)
1038 #define ZYD_TX_TYPE_DATA	0
1039 #define ZYD_TX_TYPE_PS_POLL	1
1040 #define ZYD_TX_TYPE_MGMT	2
1041 #define ZYD_TX_TYPE_CTL		3
1042 #define ZYD_TX_FLAG_WAKEUP	(1 << 4)
1043 #define ZYD_TX_FLAG_RTS		(1 << 5)
1044 #define ZYD_TX_FLAG_ENCRYPT	(1 << 6)
1045 #define ZYD_TX_FLAG_CTS_TO_SELF	(1 << 7)
1046 	uint16_t		pktlen;
1047 	uint16_t		plcp_length;
1048 	uint8_t			plcp_service;
1049 #define ZYD_PLCP_LENGEXT	0x80
1050 	uint16_t		nextlen;
1051 } __packed;
1052 
1053 struct zyd_plcphdr {
1054 	uint8_t			signal;
1055 	uint8_t			reserved[2];
1056 	uint16_t		service;	/* unaligned! */
1057 } __packed;
1058 
1059 struct zyd_rx_stat {
1060 	uint8_t			signal_cck;
1061 	uint8_t			rssi;
1062 	uint8_t			signal_ofdm;
1063 	uint8_t			cipher;
1064 #define ZYD_RX_CIPHER_WEP64	1
1065 #define ZYD_RX_CIPHER_TKIP	2
1066 #define ZYD_RX_CIPHER_AES	4
1067 #define ZYD_RX_CIPHER_WEP128	5
1068 #define ZYD_RX_CIPHER_WEP256	6
1069 #define ZYD_RX_CIPHER_WEP	\
1070 	(ZYD_RX_CIPHER_WEP64 | ZYD_RX_CIPHER_WEP128 | ZYD_RX_CIPHER_WEP256)
1071 	uint8_t			flags;
1072 #define ZYD_RX_OFDM		(1 << 0)
1073 #define ZYD_RX_TIMEOUT		(1 << 1)
1074 #define ZYD_RX_OVERRUN		(1 << 2)
1075 #define ZYD_RX_DECRYPTERR	(1 << 3)
1076 #define ZYD_RX_BADCRC32		(1 << 4)
1077 #define ZYD_RX_NOT2ME		(1 << 5)
1078 #define ZYD_RX_BADCRC16		(1 << 6)
1079 #define ZYD_RX_ERROR		(1 << 7)
1080 } __packed;
1081 
1082 /* this structure may be unaligned */
1083 struct zyd_rx_desc {
1084 #define ZYD_MAX_RXFRAMECNT	3
1085 	uWord			len[ZYD_MAX_RXFRAMECNT];
1086 	uWord			tag;
1087 #define ZYD_TAG_MULTIFRAME	0x697e
1088 } __packed;
1089 
1090 /* I2C bus alike */
1091 struct zyd_rfwrite_cmd {
1092 	uint16_t		code;
1093 	uint16_t		width;
1094 	uint16_t		bit[32];
1095 #define ZYD_RF_IF_LE		(1 << 1)
1096 #define ZYD_RF_CLK		(1 << 2)
1097 #define ZYD_RF_DATA		(1 << 3)
1098 } __packed;
1099 
1100 struct zyd_cmd {
1101 	uint16_t		code;
1102 #define ZYD_CMD_IOWR		0x0021	/* write HMAC or PHY register */
1103 #define ZYD_CMD_IORD		0x0022	/* read HMAC or PHY register */
1104 #define ZYD_CMD_RFCFG		0x0023	/* write RF register */
1105 #define ZYD_NOTIF_IORD		0x9001	/* response for ZYD_CMD_IORD */
1106 #define ZYD_NOTIF_MACINTR	0x9001	/* interrupt notification */
1107 #define ZYD_NOTIF_RETRYSTATUS	0xa001	/* Tx retry notification */
1108 	uint8_t			data[64];
1109 } __packed;
1110 
1111 /* structure for command ZYD_CMD_IOWR */
1112 struct zyd_pair {
1113 	uint16_t		reg;
1114 /* helpers macros to read/write 32-bit registers */
1115 #define ZYD_REG32_LO(reg)	(reg)
1116 #define ZYD_REG32_HI(reg)	\
1117 	((reg) + ((((reg) & 0xf000) == 0x9000) ? 2 : 1))
1118 	uint16_t		val;
1119 } __packed;
1120 
1121 /* structure for notification ZYD_NOTIF_RETRYSTATUS */
1122 struct zyd_notif_retry {
1123 	uint16_t		rate;
1124 	uint8_t			macaddr[IEEE80211_ADDR_LEN];
1125 	uint16_t		count;
1126 } __packed;
1127 
1128 #define ZYD_CONFIG_INDEX	0
1129 #define ZYD_IFACE_INDEX		0
1130 
1131 #define ZYD_INTR_TIMEOUT	1000
1132 #define ZYD_TX_TIMEOUT		10000
1133 
1134 #define ZYD_MAX_TXBUFSZ	\
1135 	(sizeof(struct zyd_tx_desc) + MCLBYTES)
1136 #define ZYD_MIN_FRAGSZ							\
1137 	(sizeof(struct zyd_plcphdr) + IEEE80211_MIN_LEN + 		\
1138 	 sizeof(struct zyd_rx_stat))
1139 #define ZYD_MIN_RXBUFSZ	ZYD_MIN_FRAGSZ
1140 #define ZYX_MAX_RXBUFSZ							\
1141 	((sizeof (struct zyd_plcphdr) + IEEE80211_MAX_LEN +		\
1142 	  sizeof (struct zyd_rx_stat)) * ZYD_MAX_RXFRAMECNT + 		\
1143 	 sizeof (struct zyd_rx_desc))
1144 #define ZYD_TX_DESC_SIZE	(sizeof (struct zyd_tx_desc))
1145 
1146 #define ZYD_RX_LIST_CNT		1
1147 #define ZYD_TX_LIST_CNT		5
1148 #define ZYD_CMD_FLAG_READ	(1 << 0)
1149 #define ZYD_CMD_FLAG_SENT	(1 << 1)
1150 
1151 /* quickly determine if a given rate is CCK or OFDM */
1152 #define ZYD_RATE_IS_OFDM(rate)	((rate) >= 12 && (rate) != 22)
1153 
1154 struct zyd_phy_pair {
1155 	uint16_t		reg;
1156 	uint8_t			val;
1157 };
1158 
1159 struct zyd_mac_pair {
1160 	uint16_t		reg;
1161 	uint32_t		val;
1162 };
1163 
1164 struct zyd_tx_data {
1165 	STAILQ_ENTRY(zyd_tx_data)	next;
1166 	struct zyd_softc		*sc;
1167 	struct zyd_tx_desc		desc;
1168 	struct mbuf			*m;
1169 	struct ieee80211_node		*ni;
1170 	int				rate;
1171 };
1172 typedef STAILQ_HEAD(, zyd_tx_data) zyd_txdhead;
1173 
1174 struct zyd_rx_data {
1175 	struct mbuf			*m;
1176 	int				rssi;
1177 };
1178 
1179 struct zyd_rx_radiotap_header {
1180 	struct ieee80211_radiotap_header wr_ihdr;
1181 	uint8_t			wr_flags;
1182 	uint8_t			wr_rate;
1183 	uint16_t		wr_chan_freq;
1184 	uint16_t		wr_chan_flags;
1185 	int8_t			wr_antsignal;
1186 	int8_t			wr_antnoise;
1187 } __packed __aligned(8);
1188 
1189 #define ZYD_RX_RADIOTAP_PRESENT						\
1190 	((1 << IEEE80211_RADIOTAP_FLAGS) |				\
1191 	 (1 << IEEE80211_RADIOTAP_RATE) |				\
1192 	 (1 << IEEE80211_RADIOTAP_DBM_ANTSIGNAL) |			\
1193 	 (1 << IEEE80211_RADIOTAP_DBM_ANTNOISE) |			\
1194 	 (1 << IEEE80211_RADIOTAP_CHANNEL))
1195 
1196 struct zyd_tx_radiotap_header {
1197 	struct ieee80211_radiotap_header wt_ihdr;
1198 	uint8_t			wt_flags;
1199 	uint8_t			wt_rate;
1200 	uint16_t		wt_chan_freq;
1201 	uint16_t		wt_chan_flags;
1202 } __packed;
1203 
1204 #define ZYD_TX_RADIOTAP_PRESENT						\
1205 	((1 << IEEE80211_RADIOTAP_FLAGS) |				\
1206 	 (1 << IEEE80211_RADIOTAP_RATE) |				\
1207 	 (1 << IEEE80211_RADIOTAP_CHANNEL))
1208 
1209 struct zyd_softc;	/* forward declaration */
1210 
1211 struct zyd_rf {
1212 	/* RF methods */
1213 	int			(*init)(struct zyd_rf *);
1214 	int			(*switch_radio)(struct zyd_rf *, int);
1215 	int			(*set_channel)(struct zyd_rf *, uint8_t);
1216 	int			(*bandedge6)(struct zyd_rf *,
1217 				    struct ieee80211_channel *);
1218 	/* RF attributes */
1219 	struct zyd_softc	*rf_sc;	/* back-pointer */
1220 	int			width;
1221 	int			idx;	/* for GIT RF */
1222 	int			update_pwr;
1223 };
1224 
1225 struct zyd_rq {
1226 	struct zyd_cmd		*cmd;
1227 	const uint16_t		*idata;
1228 	struct zyd_pair		*odata;
1229 	int			ilen;
1230 	int			olen;
1231 	int			flags;
1232 	STAILQ_ENTRY(zyd_rq)	rq;
1233 };
1234 
1235 struct zyd_vap {
1236 	struct ieee80211vap	vap;
1237 	int			(*newstate)(struct ieee80211vap *,
1238 				    enum ieee80211_state, int);
1239 };
1240 #define	ZYD_VAP(vap)	((struct zyd_vap *)(vap))
1241 
1242 enum {
1243 	ZYD_BULK_WR,
1244 	ZYD_BULK_RD,
1245 	ZYD_INTR_WR,
1246 	ZYD_INTR_RD,
1247 	ZYD_N_TRANSFER = 4,
1248 };
1249 
1250 struct zyd_softc {
1251 	struct ieee80211com	sc_ic;
1252 	struct ieee80211_ratectl_tx_status sc_txs;
1253 	struct mbufq		sc_snd;
1254 	device_t		sc_dev;
1255 	struct usb_device	*sc_udev;
1256 
1257 	struct usb_xfer	*sc_xfer[ZYD_N_TRANSFER];
1258 
1259 	int			sc_flags;
1260 #define	ZYD_FLAG_FWLOADED		(1 << 0)
1261 #define	ZYD_FLAG_INITONCE		(1 << 1)
1262 #define	ZYD_FLAG_INITDONE		(1 << 2)
1263 #define	ZYD_FLAG_DETACHED		(1 << 3)
1264 #define	ZYD_FLAG_RUNNING		(1 << 4)
1265 
1266 	struct zyd_rf		sc_rf;
1267 
1268 	STAILQ_HEAD(, zyd_rq)	sc_rtx;
1269 	STAILQ_HEAD(, zyd_rq)	sc_rqh;
1270 
1271 	uint16_t		sc_fwbase;
1272 	uint8_t			sc_regdomain;
1273 	uint8_t			sc_macrev;
1274 	uint16_t		sc_fwrev;
1275 	uint8_t			sc_rfrev;
1276 	uint8_t			sc_parev;
1277 	uint8_t			sc_al2230s;
1278 	uint8_t			sc_bandedge6;
1279 	uint8_t			sc_newphy;
1280 	uint8_t			sc_cckgain;
1281 	uint8_t			sc_fix_cr157;
1282 	uint8_t			sc_ledtype;
1283 	uint8_t			sc_txled;
1284 
1285 	uint32_t		sc_atim_wnd;
1286 	uint32_t		sc_pre_tbtt;
1287 	uint32_t		sc_bcn_int;
1288 
1289 	uint8_t			sc_pwrcal[14];
1290 	uint8_t			sc_pwrint[14];
1291 	uint8_t			sc_ofdm36_cal[14];
1292 	uint8_t			sc_ofdm48_cal[14];
1293 	uint8_t			sc_ofdm54_cal[14];
1294 	uint8_t			sc_bssid[IEEE80211_ADDR_LEN];
1295 
1296 	struct mtx		sc_mtx;
1297 	struct zyd_tx_data	tx_data[ZYD_TX_LIST_CNT];
1298 	zyd_txdhead		tx_q;
1299 	zyd_txdhead		tx_free;
1300 	int			tx_nfree;
1301 	struct zyd_rx_desc	sc_rx_desc;
1302 	struct zyd_rx_data	sc_rx_data[ZYD_MAX_RXFRAMECNT];
1303 	int			sc_rx_count;
1304 
1305 	struct zyd_cmd		sc_ibuf;
1306 
1307 	struct zyd_rx_radiotap_header	sc_rxtap;
1308 	struct zyd_tx_radiotap_header	sc_txtap;
1309 };
1310 
1311 #define	ZYD_LOCK(sc)		mtx_lock(&(sc)->sc_mtx)
1312 #define	ZYD_UNLOCK(sc)		mtx_unlock(&(sc)->sc_mtx)
1313 #define	ZYD_LOCK_ASSERT(sc, t)	mtx_assert(&(sc)->sc_mtx, t)
1314