xref: /freebsd/sys/riscv/include/cpufunc.h (revision 95ee2897)
18d7e7a98SRuslan Bukin /*-
298f50c44SRuslan Bukin  * Copyright (c) 2015-2016 Ruslan Bukin <br@bsdpad.com>
38d7e7a98SRuslan Bukin  * All rights reserved.
48d7e7a98SRuslan Bukin  *
58d7e7a98SRuslan Bukin  * Portions of this software were developed by SRI International and the
68d7e7a98SRuslan Bukin  * University of Cambridge Computer Laboratory under DARPA/AFRL contract
78d7e7a98SRuslan Bukin  * FA8750-10-C-0237 ("CTSRD"), as part of the DARPA CRASH research programme.
88d7e7a98SRuslan Bukin  *
98d7e7a98SRuslan Bukin  * Portions of this software were developed by the University of Cambridge
108d7e7a98SRuslan Bukin  * Computer Laboratory as part of the CTSRD Project, with support from the
118d7e7a98SRuslan Bukin  * UK Higher Education Innovation Fund (HEIF).
128d7e7a98SRuslan Bukin  *
138d7e7a98SRuslan Bukin  * Redistribution and use in source and binary forms, with or without
148d7e7a98SRuslan Bukin  * modification, are permitted provided that the following conditions
158d7e7a98SRuslan Bukin  * are met:
168d7e7a98SRuslan Bukin  * 1. Redistributions of source code must retain the above copyright
178d7e7a98SRuslan Bukin  *    notice, this list of conditions and the following disclaimer.
188d7e7a98SRuslan Bukin  * 2. Redistributions in binary form must reproduce the above copyright
198d7e7a98SRuslan Bukin  *    notice, this list of conditions and the following disclaimer in the
208d7e7a98SRuslan Bukin  *    documentation and/or other materials provided with the distribution.
218d7e7a98SRuslan Bukin  *
228d7e7a98SRuslan Bukin  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
238d7e7a98SRuslan Bukin  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
248d7e7a98SRuslan Bukin  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
258d7e7a98SRuslan Bukin  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
268d7e7a98SRuslan Bukin  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
278d7e7a98SRuslan Bukin  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
288d7e7a98SRuslan Bukin  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
298d7e7a98SRuslan Bukin  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
308d7e7a98SRuslan Bukin  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
318d7e7a98SRuslan Bukin  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
328d7e7a98SRuslan Bukin  * SUCH DAMAGE.
338d7e7a98SRuslan Bukin  */
348d7e7a98SRuslan Bukin 
358d7e7a98SRuslan Bukin #ifndef _MACHINE_CPUFUNC_H_
368d7e7a98SRuslan Bukin #define	_MACHINE_CPUFUNC_H_
378d7e7a98SRuslan Bukin 
388d7e7a98SRuslan Bukin static __inline void
breakpoint(void)398d7e7a98SRuslan Bukin breakpoint(void)
408d7e7a98SRuslan Bukin {
418d7e7a98SRuslan Bukin 
428d7e7a98SRuslan Bukin 	__asm("ebreak");
438d7e7a98SRuslan Bukin }
448d7e7a98SRuslan Bukin 
45ca75fa17SJohn Baldwin #ifdef _KERNEL
46ca75fa17SJohn Baldwin 
47ca75fa17SJohn Baldwin #include <machine/riscvreg.h>
48ca75fa17SJohn Baldwin 
498d7e7a98SRuslan Bukin static __inline register_t
intr_disable(void)508d7e7a98SRuslan Bukin intr_disable(void)
518d7e7a98SRuslan Bukin {
528d7e7a98SRuslan Bukin 	uint64_t ret;
538d7e7a98SRuslan Bukin 
548d7e7a98SRuslan Bukin 	__asm __volatile(
5598f50c44SRuslan Bukin 		"csrrci %0, sstatus, %1"
5698f50c44SRuslan Bukin 		: "=&r" (ret) : "i" (SSTATUS_SIE)
578d7e7a98SRuslan Bukin 	);
588d7e7a98SRuslan Bukin 
5998f50c44SRuslan Bukin 	return (ret & (SSTATUS_SIE));
608d7e7a98SRuslan Bukin }
618d7e7a98SRuslan Bukin 
628d7e7a98SRuslan Bukin static __inline void
intr_restore(register_t s)638d7e7a98SRuslan Bukin intr_restore(register_t s)
648d7e7a98SRuslan Bukin {
658d7e7a98SRuslan Bukin 
668d7e7a98SRuslan Bukin 	__asm __volatile(
678d7e7a98SRuslan Bukin 		"csrs sstatus, %0"
688d7e7a98SRuslan Bukin 		:: "r" (s)
698d7e7a98SRuslan Bukin 	);
708d7e7a98SRuslan Bukin }
718d7e7a98SRuslan Bukin 
728d7e7a98SRuslan Bukin static __inline void
intr_enable(void)738d7e7a98SRuslan Bukin intr_enable(void)
748d7e7a98SRuslan Bukin {
758d7e7a98SRuslan Bukin 
768d7e7a98SRuslan Bukin 	__asm __volatile(
7798f50c44SRuslan Bukin 		"csrsi sstatus, %0"
7898f50c44SRuslan Bukin 		:: "i" (SSTATUS_SIE)
798d7e7a98SRuslan Bukin 	);
808d7e7a98SRuslan Bukin }
818d7e7a98SRuslan Bukin 
8273efa2fbSJohn Baldwin /* NB: fence() is defined as a macro in <machine/atomic.h>. */
8373efa2fbSJohn Baldwin 
8473efa2fbSJohn Baldwin static __inline void
fence_i(void)8573efa2fbSJohn Baldwin fence_i(void)
8673efa2fbSJohn Baldwin {
8773efa2fbSJohn Baldwin 
8873efa2fbSJohn Baldwin 	__asm __volatile("fence.i" ::: "memory");
8973efa2fbSJohn Baldwin }
9073efa2fbSJohn Baldwin 
9173efa2fbSJohn Baldwin static __inline void
sfence_vma(void)9273efa2fbSJohn Baldwin sfence_vma(void)
9373efa2fbSJohn Baldwin {
9473efa2fbSJohn Baldwin 
9573efa2fbSJohn Baldwin 	__asm __volatile("sfence.vma" ::: "memory");
9673efa2fbSJohn Baldwin }
9773efa2fbSJohn Baldwin 
9873efa2fbSJohn Baldwin static __inline void
sfence_vma_page(uintptr_t addr)9973efa2fbSJohn Baldwin sfence_vma_page(uintptr_t addr)
10073efa2fbSJohn Baldwin {
10173efa2fbSJohn Baldwin 
10273efa2fbSJohn Baldwin 	__asm __volatile("sfence.vma %0" :: "r" (addr) : "memory");
10373efa2fbSJohn Baldwin }
10473efa2fbSJohn Baldwin 
1051e2ceeb1SMark Johnston #define	rdcycle()			csr_read64(cycle)
1061e2ceeb1SMark Johnston #define	rdtime()			csr_read64(time)
1071e2ceeb1SMark Johnston #define	rdinstret()			csr_read64(instret)
1081e2ceeb1SMark Johnston #define	rdhpmcounter(n)			csr_read64(hpmcounter##n)
1091e2ceeb1SMark Johnston 
11075cf8837SRuslan Bukin extern int64_t dcache_line_size;
11175cf8837SRuslan Bukin extern int64_t icache_line_size;
11275cf8837SRuslan Bukin 
11375cf8837SRuslan Bukin #define	cpu_dcache_wbinv_range(a, s)
11475cf8837SRuslan Bukin #define	cpu_dcache_inv_range(a, s)
11575cf8837SRuslan Bukin #define	cpu_dcache_wb_range(a, s)
11675cf8837SRuslan Bukin 
11775cf8837SRuslan Bukin #define	cpu_idcache_wbinv_range(a, s)
11875cf8837SRuslan Bukin #define	cpu_icache_sync_range(a, s)
11975cf8837SRuslan Bukin #define	cpu_icache_sync_range_checked(a, s)
12075cf8837SRuslan Bukin 
1218d7e7a98SRuslan Bukin #define	cpufunc_nullop()		riscv_nullop()
1228d7e7a98SRuslan Bukin 
1238d7e7a98SRuslan Bukin void riscv_nullop(void);
1248d7e7a98SRuslan Bukin 
1258d7e7a98SRuslan Bukin #endif	/* _KERNEL */
1268d7e7a98SRuslan Bukin #endif	/* _MACHINE_CPUFUNC_H_ */
127