16f3fcdc8SLarry Finger // SPDX-License-Identifier: GPL-2.0
26f3fcdc8SLarry Finger /* Copyright(c) 2009-2012  Realtek Corporation.*/
3f1d2b4d3SLarry Finger 
4f1d2b4d3SLarry Finger #include "../wifi.h"
5f1d2b4d3SLarry Finger #include "reg.h"
6f1d2b4d3SLarry Finger #include "def.h"
7f1d2b4d3SLarry Finger #include "phy.h"
8f1d2b4d3SLarry Finger #include "rf.h"
9f1d2b4d3SLarry Finger #include "dm.h"
10f1d2b4d3SLarry Finger 
11f1d2b4d3SLarry Finger 
_rtl92s_get_powerbase(struct ieee80211_hw * hw,u8 * p_pwrlevel,u8 chnl,u32 * ofdmbase,u32 * mcsbase,u8 * p_final_pwridx)12f1d2b4d3SLarry Finger static void _rtl92s_get_powerbase(struct ieee80211_hw *hw, u8 *p_pwrlevel,
13f1d2b4d3SLarry Finger 				  u8 chnl, u32 *ofdmbase, u32 *mcsbase,
14f1d2b4d3SLarry Finger 				  u8 *p_final_pwridx)
15f1d2b4d3SLarry Finger {
16f1d2b4d3SLarry Finger 	struct rtl_priv *rtlpriv = rtl_priv(hw);
17f1d2b4d3SLarry Finger 	struct rtl_phy *rtlphy = &(rtlpriv->phy);
18f1d2b4d3SLarry Finger 	struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
19f1d2b4d3SLarry Finger 	u32 pwrbase0, pwrbase1;
20f1d2b4d3SLarry Finger 	u8 legacy_pwrdiff = 0, ht20_pwrdiff = 0;
21f1d2b4d3SLarry Finger 	u8 i, pwrlevel[4];
22f1d2b4d3SLarry Finger 
23f1d2b4d3SLarry Finger 	for (i = 0; i < 2; i++)
24f1d2b4d3SLarry Finger 		pwrlevel[i] = p_pwrlevel[i];
25f1d2b4d3SLarry Finger 
26f1d2b4d3SLarry Finger 	/* We only care about the path A for legacy. */
27f1d2b4d3SLarry Finger 	if (rtlefuse->eeprom_version < 2) {
28*8b2426c5SChris Chiu 		pwrbase0 = pwrlevel[0] + (rtlefuse->legacy_ht_txpowerdiff & 0xf);
29f1d2b4d3SLarry Finger 	} else {
30f1d2b4d3SLarry Finger 		legacy_pwrdiff = rtlefuse->txpwr_legacyhtdiff
31f1d2b4d3SLarry Finger 						[RF90_PATH_A][chnl - 1];
32f1d2b4d3SLarry Finger 
33f1d2b4d3SLarry Finger 		/* For legacy OFDM, tx pwr always > HT OFDM pwr.
34f1d2b4d3SLarry Finger 		 * We do not care Path B
35f1d2b4d3SLarry Finger 		 * legacy OFDM pwr diff. NO BB register
36f1d2b4d3SLarry Finger 		 * to notify HW. */
37f1d2b4d3SLarry Finger 		pwrbase0 = pwrlevel[0] + legacy_pwrdiff;
38f1d2b4d3SLarry Finger 	}
39f1d2b4d3SLarry Finger 
40f1d2b4d3SLarry Finger 	pwrbase0 = (pwrbase0 << 24) | (pwrbase0 << 16) | (pwrbase0 << 8) |
41f1d2b4d3SLarry Finger 		    pwrbase0;
42f1d2b4d3SLarry Finger 	*ofdmbase = pwrbase0;
43f1d2b4d3SLarry Finger 
44f1d2b4d3SLarry Finger 	/* MCS rates */
45f1d2b4d3SLarry Finger 	if (rtlefuse->eeprom_version >= 2) {
46f1d2b4d3SLarry Finger 		/* Check HT20 to HT40 diff	*/
47f1d2b4d3SLarry Finger 		if (rtlphy->current_chan_bw == HT_CHANNEL_WIDTH_20) {
48f1d2b4d3SLarry Finger 			for (i = 0; i < 2; i++) {
49f1d2b4d3SLarry Finger 				/* rf-A, rf-B */
50f1d2b4d3SLarry Finger 				/* HT 20<->40 pwr diff */
51f1d2b4d3SLarry Finger 				ht20_pwrdiff = rtlefuse->txpwr_ht20diff
52f1d2b4d3SLarry Finger 							[i][chnl - 1];
53f1d2b4d3SLarry Finger 
54f1d2b4d3SLarry Finger 				if (ht20_pwrdiff < 8) /* 0~+7 */
55f1d2b4d3SLarry Finger 					pwrlevel[i] += ht20_pwrdiff;
56f1d2b4d3SLarry Finger 				else /* index8-15=-8~-1 */
57f1d2b4d3SLarry Finger 					pwrlevel[i] -= (16 - ht20_pwrdiff);
58f1d2b4d3SLarry Finger 			}
59f1d2b4d3SLarry Finger 		}
60f1d2b4d3SLarry Finger 	}
61f1d2b4d3SLarry Finger 
62f1d2b4d3SLarry Finger 	/* use index of rf-A */
63f1d2b4d3SLarry Finger 	pwrbase1 = pwrlevel[0];
64f1d2b4d3SLarry Finger 	pwrbase1 = (pwrbase1 << 24) | (pwrbase1 << 16) | (pwrbase1 << 8) |
65f1d2b4d3SLarry Finger 				pwrbase1;
66f1d2b4d3SLarry Finger 	*mcsbase = pwrbase1;
67f1d2b4d3SLarry Finger 
68f1d2b4d3SLarry Finger 	/* The following is for Antenna
69f1d2b4d3SLarry Finger 	 * diff from Ant-B to Ant-A */
70f1d2b4d3SLarry Finger 	p_final_pwridx[0] = pwrlevel[0];
71f1d2b4d3SLarry Finger 	p_final_pwridx[1] = pwrlevel[1];
72f1d2b4d3SLarry Finger 
73f1d2b4d3SLarry Finger 	switch (rtlefuse->eeprom_regulatory) {
74f1d2b4d3SLarry Finger 	case 3:
75f1d2b4d3SLarry Finger 		/* The following is for calculation
76f1d2b4d3SLarry Finger 		 * of the power diff for Ant-B to Ant-A. */
77f1d2b4d3SLarry Finger 		if (rtlphy->current_chan_bw == HT_CHANNEL_WIDTH_20_40) {
78f1d2b4d3SLarry Finger 			p_final_pwridx[0] += rtlefuse->pwrgroup_ht40
79f1d2b4d3SLarry Finger 						[RF90_PATH_A][
80f1d2b4d3SLarry Finger 						chnl - 1];
81f1d2b4d3SLarry Finger 			p_final_pwridx[1] += rtlefuse->pwrgroup_ht40
82f1d2b4d3SLarry Finger 						[RF90_PATH_B][
83f1d2b4d3SLarry Finger 						chnl - 1];
84f1d2b4d3SLarry Finger 		} else {
85f1d2b4d3SLarry Finger 			p_final_pwridx[0] += rtlefuse->pwrgroup_ht20
86f1d2b4d3SLarry Finger 						[RF90_PATH_A][
87f1d2b4d3SLarry Finger 						chnl - 1];
88f1d2b4d3SLarry Finger 			p_final_pwridx[1] += rtlefuse->pwrgroup_ht20
89f1d2b4d3SLarry Finger 						[RF90_PATH_B][
90f1d2b4d3SLarry Finger 						chnl - 1];
91f1d2b4d3SLarry Finger 		}
92f1d2b4d3SLarry Finger 		break;
93f1d2b4d3SLarry Finger 	default:
94f1d2b4d3SLarry Finger 		break;
95f1d2b4d3SLarry Finger 	}
96f1d2b4d3SLarry Finger 
97f1d2b4d3SLarry Finger 	if (rtlphy->current_chan_bw == HT_CHANNEL_WIDTH_20_40) {
98fca8218dSLarry Finger 		rtl_dbg(rtlpriv, COMP_POWER, DBG_LOUD,
99f1d2b4d3SLarry Finger 			"40MHz finalpwr_idx (A / B) = 0x%x / 0x%x\n",
100f1d2b4d3SLarry Finger 			p_final_pwridx[0], p_final_pwridx[1]);
101f1d2b4d3SLarry Finger 	} else {
102fca8218dSLarry Finger 		rtl_dbg(rtlpriv, COMP_POWER, DBG_LOUD,
103f1d2b4d3SLarry Finger 			"20MHz finalpwr_idx (A / B) = 0x%x / 0x%x\n",
104f1d2b4d3SLarry Finger 			p_final_pwridx[0], p_final_pwridx[1]);
105f1d2b4d3SLarry Finger 	}
106f1d2b4d3SLarry Finger }
107f1d2b4d3SLarry Finger 
_rtl92s_set_antennadiff(struct ieee80211_hw * hw,u8 * p_final_pwridx)108f1d2b4d3SLarry Finger static void _rtl92s_set_antennadiff(struct ieee80211_hw *hw,
109f1d2b4d3SLarry Finger 				    u8 *p_final_pwridx)
110f1d2b4d3SLarry Finger {
111f1d2b4d3SLarry Finger 	struct rtl_priv *rtlpriv = rtl_priv(hw);
112f1d2b4d3SLarry Finger 	struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
113f1d2b4d3SLarry Finger 	struct rtl_phy *rtlphy = &(rtlpriv->phy);
11408aba42fSArnd Bergmann 	s8 ant_pwr_diff = 0;
115f1d2b4d3SLarry Finger 	u32	u4reg_val = 0;
116f1d2b4d3SLarry Finger 
117f1d2b4d3SLarry Finger 	if (rtlphy->rf_type == RF_2T2R) {
118f1d2b4d3SLarry Finger 		ant_pwr_diff = p_final_pwridx[1] - p_final_pwridx[0];
119f1d2b4d3SLarry Finger 
120f1d2b4d3SLarry Finger 		/* range is from 7~-8,
121f1d2b4d3SLarry Finger 		 * index = 0x0~0xf */
122f1d2b4d3SLarry Finger 		if (ant_pwr_diff > 7)
123f1d2b4d3SLarry Finger 			ant_pwr_diff = 7;
124f1d2b4d3SLarry Finger 		if (ant_pwr_diff < -8)
125f1d2b4d3SLarry Finger 			ant_pwr_diff = -8;
126f1d2b4d3SLarry Finger 
127fca8218dSLarry Finger 		rtl_dbg(rtlpriv, COMP_POWER, DBG_LOUD,
128f1d2b4d3SLarry Finger 			"Antenna Diff from RF-B to RF-A = %d (0x%x)\n",
129f1d2b4d3SLarry Finger 			ant_pwr_diff, ant_pwr_diff & 0xf);
130f1d2b4d3SLarry Finger 
131f1d2b4d3SLarry Finger 		ant_pwr_diff &= 0xf;
132f1d2b4d3SLarry Finger 	}
133f1d2b4d3SLarry Finger 
134f1d2b4d3SLarry Finger 	/* Antenna TX power difference */
135f1d2b4d3SLarry Finger 	rtlefuse->antenna_txpwdiff[2] = 0;/* RF-D, don't care */
136f1d2b4d3SLarry Finger 	rtlefuse->antenna_txpwdiff[1] = 0;/* RF-C, don't care */
137f1d2b4d3SLarry Finger 	rtlefuse->antenna_txpwdiff[0] = (u8)(ant_pwr_diff);	/* RF-B */
138f1d2b4d3SLarry Finger 
139f1d2b4d3SLarry Finger 	u4reg_val = rtlefuse->antenna_txpwdiff[2] << 8 |
140f1d2b4d3SLarry Finger 				rtlefuse->antenna_txpwdiff[1] << 4 |
141f1d2b4d3SLarry Finger 				rtlefuse->antenna_txpwdiff[0];
142f1d2b4d3SLarry Finger 
143f1d2b4d3SLarry Finger 	rtl_set_bbreg(hw, RFPGA0_TXGAINSTAGE, (BXBTXAGC | BXCTXAGC | BXDTXAGC),
144f1d2b4d3SLarry Finger 		      u4reg_val);
145f1d2b4d3SLarry Finger 
146fca8218dSLarry Finger 	rtl_dbg(rtlpriv, COMP_POWER, DBG_LOUD, "Write BCD-Diff(0x%x) = 0x%x\n",
147f1d2b4d3SLarry Finger 		RFPGA0_TXGAINSTAGE, u4reg_val);
148f1d2b4d3SLarry Finger }
149f1d2b4d3SLarry Finger 
_rtl92s_get_txpower_writeval_byregulatory(struct ieee80211_hw * hw,u8 chnl,u8 index,u32 pwrbase0,u32 pwrbase1,u32 * p_outwrite_val)150f1d2b4d3SLarry Finger static void _rtl92s_get_txpower_writeval_byregulatory(struct ieee80211_hw *hw,
151f1d2b4d3SLarry Finger 						      u8 chnl, u8 index,
152f1d2b4d3SLarry Finger 						      u32 pwrbase0,
153f1d2b4d3SLarry Finger 						      u32 pwrbase1,
154f1d2b4d3SLarry Finger 						      u32 *p_outwrite_val)
155f1d2b4d3SLarry Finger {
156f1d2b4d3SLarry Finger 	struct rtl_priv *rtlpriv = rtl_priv(hw);
157f1d2b4d3SLarry Finger 	struct rtl_phy *rtlphy = &(rtlpriv->phy);
158f1d2b4d3SLarry Finger 	struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
159f1d2b4d3SLarry Finger 	u8 i, chnlgroup, pwrdiff_limit[4];
160f1d2b4d3SLarry Finger 	u32 writeval, customer_limit;
161f1d2b4d3SLarry Finger 
162f1d2b4d3SLarry Finger 	/* Index 0 & 1= legacy OFDM, 2-5=HT_MCS rate */
163f1d2b4d3SLarry Finger 	switch (rtlefuse->eeprom_regulatory) {
164f1d2b4d3SLarry Finger 	case 0:
165f1d2b4d3SLarry Finger 		/* Realtek better performance increase power diff
166f1d2b4d3SLarry Finger 		 * defined by Realtek for large power */
167f1d2b4d3SLarry Finger 		chnlgroup = 0;
168f1d2b4d3SLarry Finger 
169f1d2b4d3SLarry Finger 		writeval = rtlphy->mcs_offset[chnlgroup][index] +
170f1d2b4d3SLarry Finger 				((index < 2) ? pwrbase0 : pwrbase1);
171f1d2b4d3SLarry Finger 
172fca8218dSLarry Finger 		rtl_dbg(rtlpriv, COMP_POWER, DBG_LOUD,
173f1d2b4d3SLarry Finger 			"RTK better performance, writeval = 0x%x\n", writeval);
174f1d2b4d3SLarry Finger 		break;
175f1d2b4d3SLarry Finger 	case 1:
176f1d2b4d3SLarry Finger 		/* Realtek regulatory increase power diff defined
177f1d2b4d3SLarry Finger 		 * by Realtek for regulatory */
178f1d2b4d3SLarry Finger 		if (rtlphy->current_chan_bw == HT_CHANNEL_WIDTH_20_40) {
179f1d2b4d3SLarry Finger 			writeval = ((index < 2) ? pwrbase0 : pwrbase1);
180f1d2b4d3SLarry Finger 
181fca8218dSLarry Finger 			rtl_dbg(rtlpriv, COMP_POWER, DBG_LOUD,
182f1d2b4d3SLarry Finger 				"Realtek regulatory, 40MHz, writeval = 0x%x\n",
183f1d2b4d3SLarry Finger 				writeval);
184f1d2b4d3SLarry Finger 		} else {
185f1d2b4d3SLarry Finger 			chnlgroup = 0;
186f1d2b4d3SLarry Finger 
187f1d2b4d3SLarry Finger 			if (rtlphy->pwrgroup_cnt >= 3) {
188f1d2b4d3SLarry Finger 				if (chnl <= 3)
189f1d2b4d3SLarry Finger 					chnlgroup = 0;
190f1d2b4d3SLarry Finger 				else if (chnl >= 4 && chnl <= 8)
191f1d2b4d3SLarry Finger 					chnlgroup = 1;
192f1d2b4d3SLarry Finger 				else if (chnl > 8)
193f1d2b4d3SLarry Finger 					chnlgroup = 2;
194f1d2b4d3SLarry Finger 				if (rtlphy->pwrgroup_cnt == 4)
195f1d2b4d3SLarry Finger 					chnlgroup++;
196f1d2b4d3SLarry Finger 			}
197f1d2b4d3SLarry Finger 
198f1d2b4d3SLarry Finger 			writeval = rtlphy->mcs_offset[chnlgroup][index]
199f1d2b4d3SLarry Finger 					+ ((index < 2) ?
200f1d2b4d3SLarry Finger 					pwrbase0 : pwrbase1);
201f1d2b4d3SLarry Finger 
202fca8218dSLarry Finger 			rtl_dbg(rtlpriv, COMP_POWER, DBG_LOUD,
203f1d2b4d3SLarry Finger 				"Realtek regulatory, 20MHz, writeval = 0x%x\n",
204f1d2b4d3SLarry Finger 				writeval);
205f1d2b4d3SLarry Finger 		}
206f1d2b4d3SLarry Finger 		break;
207f1d2b4d3SLarry Finger 	case 2:
208f1d2b4d3SLarry Finger 		/* Better regulatory don't increase any power diff */
209f1d2b4d3SLarry Finger 		writeval = ((index < 2) ? pwrbase0 : pwrbase1);
210fca8218dSLarry Finger 		rtl_dbg(rtlpriv, COMP_POWER, DBG_LOUD,
211f1d2b4d3SLarry Finger 			"Better regulatory, writeval = 0x%x\n", writeval);
212f1d2b4d3SLarry Finger 		break;
213f1d2b4d3SLarry Finger 	case 3:
214f1d2b4d3SLarry Finger 		/* Customer defined power diff. increase power diff
215f1d2b4d3SLarry Finger 		  defined by customer. */
216f1d2b4d3SLarry Finger 		chnlgroup = 0;
217f1d2b4d3SLarry Finger 
218f1d2b4d3SLarry Finger 		if (rtlphy->current_chan_bw == HT_CHANNEL_WIDTH_20_40) {
219fca8218dSLarry Finger 			rtl_dbg(rtlpriv, COMP_POWER, DBG_LOUD,
220f1d2b4d3SLarry Finger 				"customer's limit, 40MHz = 0x%x\n",
221f1d2b4d3SLarry Finger 				rtlefuse->pwrgroup_ht40
222f1d2b4d3SLarry Finger 				[RF90_PATH_A][chnl - 1]);
223f1d2b4d3SLarry Finger 		} else {
224fca8218dSLarry Finger 			rtl_dbg(rtlpriv, COMP_POWER, DBG_LOUD,
225f1d2b4d3SLarry Finger 				"customer's limit, 20MHz = 0x%x\n",
226f1d2b4d3SLarry Finger 				rtlefuse->pwrgroup_ht20
227f1d2b4d3SLarry Finger 				[RF90_PATH_A][chnl - 1]);
228f1d2b4d3SLarry Finger 		}
229f1d2b4d3SLarry Finger 
230f1d2b4d3SLarry Finger 		for (i = 0; i < 4; i++) {
231f1d2b4d3SLarry Finger 			pwrdiff_limit[i] = (u8)((rtlphy->mcs_offset
232f1d2b4d3SLarry Finger 				[chnlgroup][index] & (0x7f << (i * 8)))
233f1d2b4d3SLarry Finger 				>> (i * 8));
234f1d2b4d3SLarry Finger 
235f1d2b4d3SLarry Finger 			if (rtlphy->current_chan_bw ==
236f1d2b4d3SLarry Finger 			    HT_CHANNEL_WIDTH_20_40) {
237f1d2b4d3SLarry Finger 				if (pwrdiff_limit[i] >
238f1d2b4d3SLarry Finger 				    rtlefuse->pwrgroup_ht40
239f1d2b4d3SLarry Finger 				    [RF90_PATH_A][chnl - 1]) {
240f1d2b4d3SLarry Finger 					pwrdiff_limit[i] =
241f1d2b4d3SLarry Finger 					  rtlefuse->pwrgroup_ht40
242f1d2b4d3SLarry Finger 					  [RF90_PATH_A][chnl - 1];
243f1d2b4d3SLarry Finger 				}
244f1d2b4d3SLarry Finger 			} else {
245f1d2b4d3SLarry Finger 				if (pwrdiff_limit[i] >
246f1d2b4d3SLarry Finger 				    rtlefuse->pwrgroup_ht20
247f1d2b4d3SLarry Finger 				    [RF90_PATH_A][chnl - 1]) {
248f1d2b4d3SLarry Finger 					pwrdiff_limit[i] =
249f1d2b4d3SLarry Finger 					    rtlefuse->pwrgroup_ht20
250f1d2b4d3SLarry Finger 					    [RF90_PATH_A][chnl - 1];
251f1d2b4d3SLarry Finger 				}
252f1d2b4d3SLarry Finger 			}
253f1d2b4d3SLarry Finger 		}
254f1d2b4d3SLarry Finger 
255f1d2b4d3SLarry Finger 		customer_limit = (pwrdiff_limit[3] << 24) |
256f1d2b4d3SLarry Finger 				(pwrdiff_limit[2] << 16) |
257f1d2b4d3SLarry Finger 				(pwrdiff_limit[1] << 8) |
258f1d2b4d3SLarry Finger 				(pwrdiff_limit[0]);
259fca8218dSLarry Finger 		rtl_dbg(rtlpriv, COMP_POWER, DBG_LOUD,
260f1d2b4d3SLarry Finger 			"Customer's limit = 0x%x\n", customer_limit);
261f1d2b4d3SLarry Finger 
262f1d2b4d3SLarry Finger 		writeval = customer_limit + ((index < 2) ?
263f1d2b4d3SLarry Finger 					     pwrbase0 : pwrbase1);
264fca8218dSLarry Finger 		rtl_dbg(rtlpriv, COMP_POWER, DBG_LOUD,
265f1d2b4d3SLarry Finger 			"Customer, writeval = 0x%x\n", writeval);
266f1d2b4d3SLarry Finger 		break;
267f1d2b4d3SLarry Finger 	default:
268f1d2b4d3SLarry Finger 		chnlgroup = 0;
269f1d2b4d3SLarry Finger 		writeval = rtlphy->mcs_offset[chnlgroup][index] +
270f1d2b4d3SLarry Finger 				((index < 2) ? pwrbase0 : pwrbase1);
271fca8218dSLarry Finger 		rtl_dbg(rtlpriv, COMP_POWER, DBG_LOUD,
272f1d2b4d3SLarry Finger 			"RTK better performance, writeval = 0x%x\n", writeval);
273f1d2b4d3SLarry Finger 		break;
274f1d2b4d3SLarry Finger 	}
275f1d2b4d3SLarry Finger 
276f1d2b4d3SLarry Finger 	if (rtlpriv->dm.dynamic_txhighpower_lvl == TX_HIGH_PWR_LEVEL_LEVEL1)
277f1d2b4d3SLarry Finger 		writeval = 0x10101010;
278f1d2b4d3SLarry Finger 	else if (rtlpriv->dm.dynamic_txhighpower_lvl ==
279f1d2b4d3SLarry Finger 		 TX_HIGH_PWR_LEVEL_LEVEL2)
280f1d2b4d3SLarry Finger 		writeval = 0x0;
281f1d2b4d3SLarry Finger 
282f1d2b4d3SLarry Finger 	*p_outwrite_val = writeval;
283f1d2b4d3SLarry Finger 
284f1d2b4d3SLarry Finger }
285f1d2b4d3SLarry Finger 
_rtl92s_write_ofdm_powerreg(struct ieee80211_hw * hw,u8 index,u32 val)286f1d2b4d3SLarry Finger static void _rtl92s_write_ofdm_powerreg(struct ieee80211_hw *hw,
287f1d2b4d3SLarry Finger 					u8 index, u32 val)
288f1d2b4d3SLarry Finger {
289f1d2b4d3SLarry Finger 	struct rtl_priv *rtlpriv = rtl_priv(hw);
290f1d2b4d3SLarry Finger 	struct rtl_phy *rtlphy = &(rtlpriv->phy);
291f1d2b4d3SLarry Finger 	struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
292f1d2b4d3SLarry Finger 	u16 regoffset[6] = {0xe00, 0xe04, 0xe10, 0xe14, 0xe18, 0xe1c};
293f1d2b4d3SLarry Finger 	u8 i, rfa_pwr[4];
294f1d2b4d3SLarry Finger 	u8 rfa_lower_bound = 0, rfa_upper_bound = 0, rf_pwr_diff = 0;
295f1d2b4d3SLarry Finger 	u32 writeval = val;
296f1d2b4d3SLarry Finger 
297f1d2b4d3SLarry Finger 	/* If path A and Path B coexist, we must limit Path A tx power.
298f1d2b4d3SLarry Finger 	 * Protect Path B pwr over or under flow. We need to calculate
299f1d2b4d3SLarry Finger 	 * upper and lower bound of path A tx power. */
300f1d2b4d3SLarry Finger 	if (rtlphy->rf_type == RF_2T2R) {
301f1d2b4d3SLarry Finger 		rf_pwr_diff = rtlefuse->antenna_txpwdiff[0];
302f1d2b4d3SLarry Finger 
303f1d2b4d3SLarry Finger 		/* Diff=-8~-1 */
304f1d2b4d3SLarry Finger 		if (rf_pwr_diff >= 8) {
305f1d2b4d3SLarry Finger 			/* Prevent underflow!! */
306f1d2b4d3SLarry Finger 			rfa_lower_bound = 0x10 - rf_pwr_diff;
307f1d2b4d3SLarry Finger 		/* if (rf_pwr_diff >= 0) Diff = 0-7 */
308f1d2b4d3SLarry Finger 		} else {
309f1d2b4d3SLarry Finger 			rfa_upper_bound = RF6052_MAX_TX_PWR - rf_pwr_diff;
310f1d2b4d3SLarry Finger 		}
311f1d2b4d3SLarry Finger 	}
312f1d2b4d3SLarry Finger 
313f1d2b4d3SLarry Finger 	for (i = 0; i < 4; i++) {
314f1d2b4d3SLarry Finger 		rfa_pwr[i] = (u8)((writeval & (0x7f << (i * 8))) >> (i * 8));
315f1d2b4d3SLarry Finger 		if (rfa_pwr[i]  > RF6052_MAX_TX_PWR)
316f1d2b4d3SLarry Finger 			rfa_pwr[i]  = RF6052_MAX_TX_PWR;
317f1d2b4d3SLarry Finger 
318f1d2b4d3SLarry Finger 		/* If path A and Path B coexist, we must limit Path A tx power.
319f1d2b4d3SLarry Finger 		 * Protect Path B pwr over or under flow. We need to calculate
320f1d2b4d3SLarry Finger 		 * upper and lower bound of path A tx power. */
321f1d2b4d3SLarry Finger 		if (rtlphy->rf_type == RF_2T2R) {
322f1d2b4d3SLarry Finger 			/* Diff=-8~-1 */
323f1d2b4d3SLarry Finger 			if (rf_pwr_diff >= 8) {
324f1d2b4d3SLarry Finger 				/* Prevent underflow!! */
325f1d2b4d3SLarry Finger 				if (rfa_pwr[i] < rfa_lower_bound)
326f1d2b4d3SLarry Finger 					rfa_pwr[i] = rfa_lower_bound;
327f1d2b4d3SLarry Finger 			/* Diff = 0-7 */
328f1d2b4d3SLarry Finger 			} else if (rf_pwr_diff >= 1) {
329f1d2b4d3SLarry Finger 				/* Prevent overflow */
330f1d2b4d3SLarry Finger 				if (rfa_pwr[i] > rfa_upper_bound)
331f1d2b4d3SLarry Finger 					rfa_pwr[i] = rfa_upper_bound;
332f1d2b4d3SLarry Finger 			}
333f1d2b4d3SLarry Finger 		}
334f1d2b4d3SLarry Finger 
335f1d2b4d3SLarry Finger 	}
336f1d2b4d3SLarry Finger 
337f1d2b4d3SLarry Finger 	writeval = (rfa_pwr[3] << 24) | (rfa_pwr[2] << 16) | (rfa_pwr[1] << 8) |
338f1d2b4d3SLarry Finger 				rfa_pwr[0];
339f1d2b4d3SLarry Finger 
340f1d2b4d3SLarry Finger 	rtl_set_bbreg(hw, regoffset[index], 0x7f7f7f7f, writeval);
341f1d2b4d3SLarry Finger }
342f1d2b4d3SLarry Finger 
rtl92s_phy_rf6052_set_ofdmtxpower(struct ieee80211_hw * hw,u8 * p_pwrlevel,u8 chnl)343f1d2b4d3SLarry Finger void rtl92s_phy_rf6052_set_ofdmtxpower(struct ieee80211_hw *hw,
344f1d2b4d3SLarry Finger 				       u8 *p_pwrlevel, u8 chnl)
345f1d2b4d3SLarry Finger {
346f1d2b4d3SLarry Finger 	u32 writeval, pwrbase0, pwrbase1;
347f1d2b4d3SLarry Finger 	u8 index = 0;
348f1d2b4d3SLarry Finger 	u8 finalpwr_idx[4];
349f1d2b4d3SLarry Finger 
350f1d2b4d3SLarry Finger 	_rtl92s_get_powerbase(hw, p_pwrlevel, chnl, &pwrbase0, &pwrbase1,
351f1d2b4d3SLarry Finger 			&finalpwr_idx[0]);
352f1d2b4d3SLarry Finger 	_rtl92s_set_antennadiff(hw, &finalpwr_idx[0]);
353f1d2b4d3SLarry Finger 
354f1d2b4d3SLarry Finger 	for (index = 0; index < 6; index++) {
355f1d2b4d3SLarry Finger 		_rtl92s_get_txpower_writeval_byregulatory(hw, chnl, index,
356f1d2b4d3SLarry Finger 				pwrbase0, pwrbase1, &writeval);
357f1d2b4d3SLarry Finger 
358f1d2b4d3SLarry Finger 		_rtl92s_write_ofdm_powerreg(hw, index, writeval);
359f1d2b4d3SLarry Finger 	}
360f1d2b4d3SLarry Finger }
361f1d2b4d3SLarry Finger 
rtl92s_phy_rf6052_set_ccktxpower(struct ieee80211_hw * hw,u8 pwrlevel)362f1d2b4d3SLarry Finger void rtl92s_phy_rf6052_set_ccktxpower(struct ieee80211_hw *hw, u8 pwrlevel)
363f1d2b4d3SLarry Finger {
364f1d2b4d3SLarry Finger 	struct rtl_priv *rtlpriv = rtl_priv(hw);
365f1d2b4d3SLarry Finger 	struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
366f1d2b4d3SLarry Finger 	struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
367f1d2b4d3SLarry Finger 	u32 txagc = 0;
368f1d2b4d3SLarry Finger 	bool dont_inc_cck_or_turboscanoff = false;
369f1d2b4d3SLarry Finger 
370f1d2b4d3SLarry Finger 	if (((rtlefuse->eeprom_version >= 2) &&
371f1d2b4d3SLarry Finger 	      (rtlefuse->txpwr_safetyflag == 1)) ||
372f1d2b4d3SLarry Finger 	      ((rtlefuse->eeprom_version >= 2) &&
373f1d2b4d3SLarry Finger 	      (rtlefuse->eeprom_regulatory != 0)))
374f1d2b4d3SLarry Finger 		dont_inc_cck_or_turboscanoff = true;
375f1d2b4d3SLarry Finger 
376f1d2b4d3SLarry Finger 	if (mac->act_scanning) {
377f1d2b4d3SLarry Finger 		txagc = 0x3f;
378f1d2b4d3SLarry Finger 		if (dont_inc_cck_or_turboscanoff)
379f1d2b4d3SLarry Finger 			txagc = pwrlevel;
380f1d2b4d3SLarry Finger 	} else {
381f1d2b4d3SLarry Finger 		txagc = pwrlevel;
382f1d2b4d3SLarry Finger 
383f1d2b4d3SLarry Finger 		if (rtlpriv->dm.dynamic_txhighpower_lvl ==
384f1d2b4d3SLarry Finger 		    TX_HIGH_PWR_LEVEL_LEVEL1)
385f1d2b4d3SLarry Finger 			txagc = 0x10;
386f1d2b4d3SLarry Finger 		else if (rtlpriv->dm.dynamic_txhighpower_lvl ==
387f1d2b4d3SLarry Finger 			TX_HIGH_PWR_LEVEL_LEVEL2)
388f1d2b4d3SLarry Finger 			txagc = 0x0;
389f1d2b4d3SLarry Finger 	}
390f1d2b4d3SLarry Finger 
391f1d2b4d3SLarry Finger 	if (txagc > RF6052_MAX_TX_PWR)
392f1d2b4d3SLarry Finger 		txagc = RF6052_MAX_TX_PWR;
393f1d2b4d3SLarry Finger 
394f1d2b4d3SLarry Finger 	rtl_set_bbreg(hw, RTXAGC_CCK_MCS32, BTX_AGCRATECCK, txagc);
395f1d2b4d3SLarry Finger 
396f1d2b4d3SLarry Finger }
397f1d2b4d3SLarry Finger 
rtl92s_phy_rf6052_config(struct ieee80211_hw * hw)398f1d2b4d3SLarry Finger bool rtl92s_phy_rf6052_config(struct ieee80211_hw *hw)
399f1d2b4d3SLarry Finger {
400f1d2b4d3SLarry Finger 	struct rtl_priv *rtlpriv = rtl_priv(hw);
401f1d2b4d3SLarry Finger 	struct rtl_phy *rtlphy = &(rtlpriv->phy);
402f1d2b4d3SLarry Finger 	u32 u4reg_val = 0;
403f1d2b4d3SLarry Finger 	u8 rfpath;
404f1d2b4d3SLarry Finger 	bool rtstatus = true;
405f1d2b4d3SLarry Finger 	struct bb_reg_def *pphyreg;
406f1d2b4d3SLarry Finger 
407f1d2b4d3SLarry Finger 	/* Initialize RF */
408f1d2b4d3SLarry Finger 	for (rfpath = 0; rfpath < rtlphy->num_total_rfpath; rfpath++) {
409f1d2b4d3SLarry Finger 
410f1d2b4d3SLarry Finger 		pphyreg = &rtlphy->phyreg_def[rfpath];
411f1d2b4d3SLarry Finger 
412f1d2b4d3SLarry Finger 		/* Store original RFENV control type */
413f1d2b4d3SLarry Finger 		switch (rfpath) {
414f1d2b4d3SLarry Finger 		case RF90_PATH_A:
415f1d2b4d3SLarry Finger 		case RF90_PATH_C:
416f1d2b4d3SLarry Finger 			u4reg_val = rtl92s_phy_query_bb_reg(hw,
417f1d2b4d3SLarry Finger 							    pphyreg->rfintfs,
418f1d2b4d3SLarry Finger 							    BRFSI_RFENV);
419f1d2b4d3SLarry Finger 			break;
420f1d2b4d3SLarry Finger 		case RF90_PATH_B:
421f1d2b4d3SLarry Finger 		case RF90_PATH_D:
422f1d2b4d3SLarry Finger 			u4reg_val = rtl92s_phy_query_bb_reg(hw,
423f1d2b4d3SLarry Finger 							    pphyreg->rfintfs,
424f1d2b4d3SLarry Finger 							    BRFSI_RFENV << 16);
425f1d2b4d3SLarry Finger 			break;
426f1d2b4d3SLarry Finger 		}
427f1d2b4d3SLarry Finger 
428f1d2b4d3SLarry Finger 		/* Set RF_ENV enable */
429f1d2b4d3SLarry Finger 		rtl92s_phy_set_bb_reg(hw, pphyreg->rfintfe,
430f1d2b4d3SLarry Finger 				      BRFSI_RFENV << 16, 0x1);
431f1d2b4d3SLarry Finger 
432f1d2b4d3SLarry Finger 		/* Set RF_ENV output high */
433f1d2b4d3SLarry Finger 		rtl92s_phy_set_bb_reg(hw, pphyreg->rfintfo, BRFSI_RFENV, 0x1);
434f1d2b4d3SLarry Finger 
435f1d2b4d3SLarry Finger 		/* Set bit number of Address and Data for RF register */
436f1d2b4d3SLarry Finger 		rtl92s_phy_set_bb_reg(hw, pphyreg->rfhssi_para2,
437f1d2b4d3SLarry Finger 				B3WIRE_ADDRESSLENGTH, 0x0);
438f1d2b4d3SLarry Finger 		rtl92s_phy_set_bb_reg(hw, pphyreg->rfhssi_para2,
439f1d2b4d3SLarry Finger 				B3WIRE_DATALENGTH, 0x0);
440f1d2b4d3SLarry Finger 
441f1d2b4d3SLarry Finger 		/* Initialize RF fom connfiguration file */
442f1d2b4d3SLarry Finger 		switch (rfpath) {
443f1d2b4d3SLarry Finger 		case RF90_PATH_A:
444f1d2b4d3SLarry Finger 			rtstatus = rtl92s_phy_config_rf(hw,
445f1d2b4d3SLarry Finger 						(enum radio_path)rfpath);
446f1d2b4d3SLarry Finger 			break;
447f1d2b4d3SLarry Finger 		case RF90_PATH_B:
448f1d2b4d3SLarry Finger 			rtstatus = rtl92s_phy_config_rf(hw,
449f1d2b4d3SLarry Finger 						(enum radio_path)rfpath);
450f1d2b4d3SLarry Finger 			break;
451f1d2b4d3SLarry Finger 		case RF90_PATH_C:
452f1d2b4d3SLarry Finger 			break;
453f1d2b4d3SLarry Finger 		case RF90_PATH_D:
454f1d2b4d3SLarry Finger 			break;
455f1d2b4d3SLarry Finger 		}
456f1d2b4d3SLarry Finger 
457f1d2b4d3SLarry Finger 		/* Restore RFENV control type */
458f1d2b4d3SLarry Finger 		switch (rfpath) {
459f1d2b4d3SLarry Finger 		case RF90_PATH_A:
460f1d2b4d3SLarry Finger 		case RF90_PATH_C:
461f1d2b4d3SLarry Finger 			rtl92s_phy_set_bb_reg(hw, pphyreg->rfintfs, BRFSI_RFENV,
462f1d2b4d3SLarry Finger 					      u4reg_val);
463f1d2b4d3SLarry Finger 			break;
464f1d2b4d3SLarry Finger 		case RF90_PATH_B:
465f1d2b4d3SLarry Finger 		case RF90_PATH_D:
466f1d2b4d3SLarry Finger 			rtl92s_phy_set_bb_reg(hw, pphyreg->rfintfs,
467f1d2b4d3SLarry Finger 					      BRFSI_RFENV << 16,
468f1d2b4d3SLarry Finger 					      u4reg_val);
469f1d2b4d3SLarry Finger 			break;
470f1d2b4d3SLarry Finger 		}
471f1d2b4d3SLarry Finger 
472f1d2b4d3SLarry Finger 		if (!rtstatus) {
473f1d2b4d3SLarry Finger 			pr_err("Radio[%d] Fail!!\n", rfpath);
474f1d2b4d3SLarry Finger 			goto fail;
475f1d2b4d3SLarry Finger 		}
476f1d2b4d3SLarry Finger 
477f1d2b4d3SLarry Finger 	}
478f1d2b4d3SLarry Finger 
479f1d2b4d3SLarry Finger 	return rtstatus;
480f1d2b4d3SLarry Finger 
481f1d2b4d3SLarry Finger fail:
482f1d2b4d3SLarry Finger 	return rtstatus;
483f1d2b4d3SLarry Finger }
484f1d2b4d3SLarry Finger 
rtl92s_phy_rf6052_set_bandwidth(struct ieee80211_hw * hw,u8 bandwidth)485f1d2b4d3SLarry Finger void rtl92s_phy_rf6052_set_bandwidth(struct ieee80211_hw *hw, u8 bandwidth)
486f1d2b4d3SLarry Finger {
487f1d2b4d3SLarry Finger 	struct rtl_priv *rtlpriv = rtl_priv(hw);
488f1d2b4d3SLarry Finger 	struct rtl_phy *rtlphy = &(rtlpriv->phy);
489f1d2b4d3SLarry Finger 
490f1d2b4d3SLarry Finger 	switch (bandwidth) {
491f1d2b4d3SLarry Finger 	case HT_CHANNEL_WIDTH_20:
492f1d2b4d3SLarry Finger 		rtlphy->rfreg_chnlval[0] = ((rtlphy->rfreg_chnlval[0] &
493f1d2b4d3SLarry Finger 					   0xfffff3ff) | 0x0400);
494f1d2b4d3SLarry Finger 		rtl_set_rfreg(hw, RF90_PATH_A, RF_CHNLBW, RFREG_OFFSET_MASK,
495f1d2b4d3SLarry Finger 					rtlphy->rfreg_chnlval[0]);
496f1d2b4d3SLarry Finger 		break;
497f1d2b4d3SLarry Finger 	case HT_CHANNEL_WIDTH_20_40:
498f1d2b4d3SLarry Finger 		rtlphy->rfreg_chnlval[0] = ((rtlphy->rfreg_chnlval[0] &
499f1d2b4d3SLarry Finger 					    0xfffff3ff));
500f1d2b4d3SLarry Finger 		rtl_set_rfreg(hw, RF90_PATH_A, RF_CHNLBW, RFREG_OFFSET_MASK,
501f1d2b4d3SLarry Finger 					rtlphy->rfreg_chnlval[0]);
502f1d2b4d3SLarry Finger 		break;
503f1d2b4d3SLarry Finger 	default:
5042d15acacSLarry Finger 		pr_err("unknown bandwidth: %#X\n", bandwidth);
505f1d2b4d3SLarry Finger 		break;
506f1d2b4d3SLarry Finger 	}
507f1d2b4d3SLarry Finger }
508