xref: /netbsd/sys/arch/arm/arm32/arm11_pmc.c (revision 13d55194)
1*13d55194Sskrll /*	$NetBSD: arm11_pmc.c,v 1.8 2020/06/20 07:10:36 skrll Exp $	*/
2825088edSmatt 
3825088edSmatt /* Copyright (c) 2007 Microsoft
4825088edSmatt  * All rights reserved.
5825088edSmatt  *
6825088edSmatt  * Redistribution and use in source and binary forms, with or without
7825088edSmatt  * modification, are permitted provided that the following conditions
8825088edSmatt  * are met:
9825088edSmatt  * 1. Redistributions of source code must retain the above copyright
10825088edSmatt  *    notice, this list of conditions and the following disclaimer.
11825088edSmatt  * 2. Redistributions in binary form must reproduce the above copyright
12825088edSmatt  *    notice, this list of conditions and the following disclaimer in the
13825088edSmatt  *    documentation and/or other materials provided with the distribution.
14825088edSmatt  * 3. All advertising materials mentioning features or use of this software
15825088edSmatt  *    must display the following acknowledgement:
16825088edSmatt  *	This product includes software developed by Microsoft
17825088edSmatt  *
18825088edSmatt  * THIS SOFTWARE IS PROVIDED BY WASABI SYSTEMS, INC. ``AS IS'' AND
19825088edSmatt  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
20825088edSmatt  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
21825088edSmatt  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL WASABI SYSTEMS, INC
22825088edSmatt  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
23825088edSmatt  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
24825088edSmatt  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
25825088edSmatt  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
26825088edSmatt  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
27825088edSmatt  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
28825088edSmatt  * POSSIBILITY OF SUCH DAMAGE.
29825088edSmatt  */
30825088edSmatt 
31825088edSmatt 
32825088edSmatt /*
33825088edSmatt  * support for ARM 11 Performance Monitor Counters
34825088edSmatt  */
35825088edSmatt 
36825088edSmatt #include <sys/cdefs.h>
37*13d55194Sskrll __KERNEL_RCSID(0, "$NetBSD: arm11_pmc.c,v 1.8 2020/06/20 07:10:36 skrll Exp $");
38*13d55194Sskrll 
39825088edSmatt #include <sys/param.h>
40*13d55194Sskrll #include <sys/types.h>
41*13d55194Sskrll 
42825088edSmatt #include <sys/kernel.h>
43*13d55194Sskrll #include <sys/systm.h>
44825088edSmatt #include <sys/time.h>
45825088edSmatt #include <sys/timetc.h>
46*13d55194Sskrll 
47825088edSmatt #include <dev/clock_subr.h>
48*13d55194Sskrll 
49825088edSmatt #include <arm/armreg.h>
50825088edSmatt #include <arm/cpufunc.h>
51825088edSmatt 
52825088edSmatt #ifndef ARM11_PMC_CCNT_HZ
53825088edSmatt # define ARM11_PMC_CCNT_HZ	400000000	/* 400MHz */
54825088edSmatt #endif
55825088edSmatt 
56825088edSmatt void arm11_pmc_ccnt_init(void);
57825088edSmatt 
58825088edSmatt #define COUNTS_PER_USEC	(ARM11_PMC_CCNT_HZ / 1000000)
59825088edSmatt 
60825088edSmatt static uint32_t counts_per_wrap = ~0UL;		/* XXX off by 1 */
61825088edSmatt 
62825088edSmatt static inline uint32_t
arm11_pmc_ctrl_read(void)63825088edSmatt arm11_pmc_ctrl_read(void)
64825088edSmatt {
65825088edSmatt 	uint32_t val;
66825088edSmatt 
67825088edSmatt 	__asm volatile ("mrc p15, 0, %0, c15, c12, 0" : "=r" (val));
68825088edSmatt 
69825088edSmatt 	return val;
70825088edSmatt }
71825088edSmatt 
72825088edSmatt static inline void
arm11_pmc_ctrl_write(uint32_t val)73825088edSmatt arm11_pmc_ctrl_write(uint32_t val)
74825088edSmatt {
75825088edSmatt 	__asm volatile ("mcr p15, 0, %0, c15, c12, 0" :: "r" (val));
76825088edSmatt }
77825088edSmatt 
78825088edSmatt static inline uint32_t
arm11_pmc_ccnt_read(void)79825088edSmatt arm11_pmc_ccnt_read(void)
80825088edSmatt {
81825088edSmatt 	uint32_t val;
82825088edSmatt 
83825088edSmatt 	__asm volatile ("mrc p15, 0, %0, c15, c12, 1" : "=r" (val));
84825088edSmatt 
85825088edSmatt 	return val;
86825088edSmatt }
87825088edSmatt 
88292bbf0fSjoerg __unused static inline void
arm11_pmc_ccnt_write(uint32_t val)89825088edSmatt arm11_pmc_ccnt_write(uint32_t val)
90825088edSmatt {
91825088edSmatt 	__asm volatile ("mcr p15, 0, %0, c15, c12, 1;" :: "r" (val));
92825088edSmatt }
93825088edSmatt 
94825088edSmatt /*
95825088edSmatt  * enable the PMC CCNT for delay()
96825088edSmatt  */
97825088edSmatt void
arm11_pmc_ccnt_init(void)98825088edSmatt arm11_pmc_ccnt_init(void)
99825088edSmatt {
100825088edSmatt 	uint32_t val;
101825088edSmatt 
102825088edSmatt 	val = ARM11_PMCCTL_E | ARM11_PMCCTL_P | ARM11_PMCCTL_C;
103825088edSmatt 
104825088edSmatt 	arm11_pmc_ctrl_write(val);
105825088edSmatt }
106825088edSmatt 
107825088edSmatt /*
108825088edSmatt  * delay - for "at least" arg usec
109825088edSmatt  *
110825088edSmatt  *	NOTE: at 400MHz we are restricted to (uint32_t)~0 "counts"
111825088edSmatt  *	if this is a problem, accumulate counts in LL vars
112825088edSmatt  */
113825088edSmatt #define DELAY_ARG_LIMIT (((uint32_t)~0) / COUNTS_PER_USEC)	/* about 10 sec */
114825088edSmatt void
delay(u_int arg)115825088edSmatt delay(u_int arg)
116825088edSmatt {
117825088edSmatt 	uint32_t ctrl;
118825088edSmatt 	uint32_t cur;
119825088edSmatt 	uint32_t last;
120825088edSmatt 	uint32_t delta = 0;
121825088edSmatt 	uint32_t usecs = 0;
122825088edSmatt 
123825088edSmatt 	if (arg > DELAY_ARG_LIMIT)
124825088edSmatt 		panic("delay: arg %u overflow, limit is %d usec\n", arg, DELAY_ARG_LIMIT);
125825088edSmatt 
126825088edSmatt 	last = arm11_pmc_ccnt_read();
127825088edSmatt 	delta = usecs = 0;
128825088edSmatt 
129825088edSmatt 	while (arg > usecs) {
130825088edSmatt 		cur  = arm11_pmc_ccnt_read();
131825088edSmatt 		ctrl = arm11_pmc_ctrl_read();
132825088edSmatt 		if (ctrl & ARM11_PMCCTL_CCR) {
133825088edSmatt 			/*
134825088edSmatt 			 * reset CCR, do not reset other write-to-clear flags;
13552956f33Smatt 			 * keep the rest of the PMC Control Reg configuration
136825088edSmatt 			 */
137825088edSmatt 			ctrl &= ~(ARM11_PMCCTL_CR0|ARM11_PMCCTL_CR1);
138825088edSmatt 			arm11_pmc_ctrl_write(ctrl);
139825088edSmatt 			delta += (last + (counts_per_wrap - cur));
140825088edSmatt 		} else {
14152956f33Smatt 			delta += (cur - last);
142825088edSmatt 		}
143825088edSmatt 		last = cur;
144825088edSmatt 		if (delta >= COUNTS_PER_USEC) {
145825088edSmatt 			usecs += delta / COUNTS_PER_USEC;
146825088edSmatt 			delta %= COUNTS_PER_USEC;
147825088edSmatt 		}
148825088edSmatt 	}
149825088edSmatt }
150