xref: /netbsd/sys/arch/arm/xscale/ixp425_pci_space.c (revision f7e75822)
1*f7e75822Sskrll /*	$NetBSD: ixp425_pci_space.c,v 1.15 2023/04/21 15:00:48 skrll Exp $ */
2663ccee1Sichiro 
3663ccee1Sichiro /*
4663ccee1Sichiro  * Copyright (c) 2003
5663ccee1Sichiro  *	Ichiro FUKUHARA <ichiro@ichiro.org>.
6663ccee1Sichiro  * All rights reserved.
7663ccee1Sichiro  *
8663ccee1Sichiro  * Redistribution and use in source and binary forms, with or without
9663ccee1Sichiro  * modification, are permitted provided that the following conditions
10663ccee1Sichiro  * are met:
11663ccee1Sichiro  * 1. Redistributions of source code must retain the above copyright
12663ccee1Sichiro  *    notice, this list of conditions and the following disclaimer.
13663ccee1Sichiro  * 2. Redistributions in binary form must reproduce the above copyright
14663ccee1Sichiro  *    notice, this list of conditions and the following disclaimer in the
15663ccee1Sichiro  *    documentation and/or other materials provided with the distribution.
16663ccee1Sichiro  *
17663ccee1Sichiro  * THIS SOFTWARE IS PROVIDED BY ICHIRO FUKUHARA ``AS IS'' AND ANY EXPRESS OR
18663ccee1Sichiro  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
19663ccee1Sichiro  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
20663ccee1Sichiro  * IN NO EVENT SHALL ICHIRO FUKUHARA OR THE VOICES IN HIS HEAD BE LIABLE FOR
21663ccee1Sichiro  * ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
22663ccee1Sichiro  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
23663ccee1Sichiro  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
24663ccee1Sichiro  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
25663ccee1Sichiro  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
26663ccee1Sichiro  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
27663ccee1Sichiro  * SUCH DAMAGE.
28663ccee1Sichiro  */
29663ccee1Sichiro 
30663ccee1Sichiro #include <sys/cdefs.h>
31*f7e75822Sskrll __KERNEL_RCSID(0, "$NetBSD: ixp425_pci_space.c,v 1.15 2023/04/21 15:00:48 skrll Exp $");
32663ccee1Sichiro 
33663ccee1Sichiro /*
34663ccee1Sichiro  * bus_space PCI functions for ixp425
35663ccee1Sichiro  */
36663ccee1Sichiro 
37663ccee1Sichiro #include <sys/param.h>
38663ccee1Sichiro #include <sys/systm.h>
39663ccee1Sichiro #include <sys/queue.h>
40663ccee1Sichiro 
41663ccee1Sichiro #include <uvm/uvm.h>
42663ccee1Sichiro 
43af51edd2Sdyoung #include <sys/bus.h>
44663ccee1Sichiro 
45663ccee1Sichiro #include <arm/xscale/ixp425reg.h>
46663ccee1Sichiro #include <arm/xscale/ixp425var.h>
47663ccee1Sichiro 
48663ccee1Sichiro /*
49663ccee1Sichiro  * Macros to read/write registers
50663ccee1Sichiro */
515f1c88d7Sperry #define CSR_READ_4(x)		*(volatile uint32_t *) \
52663ccee1Sichiro 	(IXP425_PCI_CSR_BASE + (x))
535f1c88d7Sperry #define CSR_WRITE_4(x, v)	*(volatile uint32_t *) \
54663ccee1Sichiro 	(IXP425_PCI_CSR_BASE + (x)) = (v)
55663ccee1Sichiro 
56663ccee1Sichiro /* Proto types for all the bus_space structure functions */
57663ccee1Sichiro bs_protos(ixp425_pci);
58663ccee1Sichiro bs_protos(ixp425_pci_io);
59663ccee1Sichiro bs_protos(ixp425_pci_mem);
60663ccee1Sichiro bs_protos(bs_notimpl);
61663ccee1Sichiro 
62663ccee1Sichiro /* special I/O functions */
63663ccee1Sichiro #if 1	/* XXX */
64c4425234Sskrll uint8_t  _pci_io_bs_r_1(void *, bus_space_handle_t, bus_size_t);
65c4425234Sskrll uint16_t _pci_io_bs_r_2(void *, bus_space_handle_t, bus_size_t);
66c4425234Sskrll uint32_t _pci_io_bs_r_4(void *, bus_space_handle_t, bus_size_t);
67663ccee1Sichiro 
68c4425234Sskrll void _pci_io_bs_w_1(void *, bus_space_handle_t, bus_size_t, uint8_t);
69c4425234Sskrll void _pci_io_bs_w_2(void *, bus_space_handle_t, bus_size_t, uint16_t);
70c4425234Sskrll void _pci_io_bs_w_4(void *, bus_space_handle_t, bus_size_t, uint32_t);
71663ccee1Sichiro #endif
72663ccee1Sichiro 
73663ccee1Sichiro struct bus_space ixp425_pci_bs_tag_template = {
74663ccee1Sichiro 	/* cookie */
754a6b2ebbSryo 	.bs_cookie = (void *) 0,
76663ccee1Sichiro 
77663ccee1Sichiro 	/* mapping/unmapping */
784a6b2ebbSryo 	.bs_map = NULL,
794a6b2ebbSryo 	.bs_unmap = NULL,
804a6b2ebbSryo 	.bs_subregion = ixp425_pci_bs_subregion,
81663ccee1Sichiro 
82663ccee1Sichiro 	/* allocation/deallocation */
834a6b2ebbSryo 	.bs_alloc = NULL,
844a6b2ebbSryo 	.bs_free = NULL,
85663ccee1Sichiro 
86663ccee1Sichiro 	/* get kernel virtual address */
874a6b2ebbSryo 	.bs_vaddr = NULL,
88663ccee1Sichiro 
89663ccee1Sichiro 	/* mmap bus space for userland */
904a6b2ebbSryo 	.bs_mmap = ixp425_pci_bs_mmap,
91663ccee1Sichiro 
92663ccee1Sichiro 	/* barrier */
934a6b2ebbSryo 	.bs_barrier = ixp425_pci_bs_barrier,
94663ccee1Sichiro 
95663ccee1Sichiro 	/* read (single) */
964a6b2ebbSryo 	.bs_r_1 = bs_notimpl_bs_r_1,
974a6b2ebbSryo 	.bs_r_2 = bs_notimpl_bs_r_2,
984a6b2ebbSryo 	.bs_r_4 = bs_notimpl_bs_r_4,
994a6b2ebbSryo 	.bs_r_8 = bs_notimpl_bs_r_8,
100663ccee1Sichiro 
101663ccee1Sichiro 	/* read multiple */
1024a6b2ebbSryo 	.bs_rm_1 = bs_notimpl_bs_rm_1,
1034a6b2ebbSryo 	.bs_rm_2 = bs_notimpl_bs_rm_2,
1044a6b2ebbSryo 	.bs_rm_4 = bs_notimpl_bs_rm_4,
1054a6b2ebbSryo 	.bs_rm_8 = bs_notimpl_bs_rm_8,
106663ccee1Sichiro 
107663ccee1Sichiro 	/* read region */
1084a6b2ebbSryo 	.bs_rr_1 = bs_notimpl_bs_rr_1,
1094a6b2ebbSryo 	.bs_rr_2 = bs_notimpl_bs_rr_2,
1104a6b2ebbSryo 	.bs_rr_4 = bs_notimpl_bs_rr_4,
1114a6b2ebbSryo 	.bs_rr_8 = bs_notimpl_bs_rr_8,
112663ccee1Sichiro 
113663ccee1Sichiro 	/* write (single) */
1144a6b2ebbSryo 	.bs_w_1 = bs_notimpl_bs_w_1,
1154a6b2ebbSryo 	.bs_w_2 = bs_notimpl_bs_w_2,
1164a6b2ebbSryo 	.bs_w_4 = bs_notimpl_bs_w_4,
1174a6b2ebbSryo 	.bs_w_8 = bs_notimpl_bs_w_8,
118663ccee1Sichiro 
119663ccee1Sichiro 	/* write multiple */
1204a6b2ebbSryo 	.bs_wm_1 = bs_notimpl_bs_wm_1,
1214a6b2ebbSryo 	.bs_wm_2 = bs_notimpl_bs_wm_2,
1224a6b2ebbSryo 	.bs_wm_4 = bs_notimpl_bs_wm_4,
1234a6b2ebbSryo 	.bs_wm_8 = bs_notimpl_bs_wm_8,
124663ccee1Sichiro 
125663ccee1Sichiro 	/* write region */
1264a6b2ebbSryo 	.bs_wr_1 = bs_notimpl_bs_wr_1,
1274a6b2ebbSryo 	.bs_wr_2 = bs_notimpl_bs_wr_2,
1284a6b2ebbSryo 	.bs_wr_4 = bs_notimpl_bs_wr_4,
1294a6b2ebbSryo 	.bs_wr_8 = bs_notimpl_bs_wr_8,
130663ccee1Sichiro 
131663ccee1Sichiro 	/* set multiple */
1324a6b2ebbSryo 	.bs_sm_1 = bs_notimpl_bs_sm_1,
1334a6b2ebbSryo 	.bs_sm_2 = bs_notimpl_bs_sm_2,
1344a6b2ebbSryo 	.bs_sm_4 = bs_notimpl_bs_sm_4,
1354a6b2ebbSryo 	.bs_sm_8 = bs_notimpl_bs_sm_8,
136663ccee1Sichiro 
137663ccee1Sichiro 	/* set region */
1384a6b2ebbSryo 	.bs_sr_1 = bs_notimpl_bs_sr_1,
1394a6b2ebbSryo 	.bs_sr_2 = bs_notimpl_bs_sr_2,
1404a6b2ebbSryo 	.bs_sr_4 = bs_notimpl_bs_sr_4,
1414a6b2ebbSryo 	.bs_sr_8 = bs_notimpl_bs_sr_8,
142663ccee1Sichiro 
143663ccee1Sichiro 	/* copy */
1444a6b2ebbSryo 	.bs_c_1 = bs_notimpl_bs_c_1,
1454a6b2ebbSryo 	.bs_c_2 = bs_notimpl_bs_c_2,
1464a6b2ebbSryo 	.bs_c_4 = bs_notimpl_bs_c_4,
1474a6b2ebbSryo 	.bs_c_8 = bs_notimpl_bs_c_8,
148663ccee1Sichiro };
149663ccee1Sichiro 
150663ccee1Sichiro void
ixp425_io_bs_init(bus_space_tag_t bs,void * cookie)151663ccee1Sichiro ixp425_io_bs_init(bus_space_tag_t bs, void *cookie)
152663ccee1Sichiro {
153663ccee1Sichiro 	*bs = ixp425_pci_bs_tag_template;
154663ccee1Sichiro 	bs->bs_cookie = cookie;
155663ccee1Sichiro 
156663ccee1Sichiro 	bs->bs_map = ixp425_pci_io_bs_map;
157663ccee1Sichiro 	bs->bs_unmap = ixp425_pci_io_bs_unmap;
158663ccee1Sichiro 	bs->bs_alloc = ixp425_pci_io_bs_alloc;
159663ccee1Sichiro 	bs->bs_free = ixp425_pci_io_bs_free;
160663ccee1Sichiro 	bs->bs_vaddr = ixp425_pci_io_bs_vaddr;
161663ccee1Sichiro 
162066497ecSichiro 	/*
163066497ecSichiro 	 * IXP425 processor does not have PCI I/O windows
164066497ecSichiro 	 */
165663ccee1Sichiro 	/* read (single) */
166663ccee1Sichiro 	bs->bs_r_1 = _pci_io_bs_r_1;
167663ccee1Sichiro 	bs->bs_r_2 = _pci_io_bs_r_2;
168663ccee1Sichiro 	bs->bs_r_4 = _pci_io_bs_r_4;
169663ccee1Sichiro 
170663ccee1Sichiro 	/* write (single) */
171663ccee1Sichiro 	bs->bs_w_1 = _pci_io_bs_w_1;
172663ccee1Sichiro 	bs->bs_w_2 = _pci_io_bs_w_2;
173663ccee1Sichiro 	bs->bs_w_4 = _pci_io_bs_w_4;
174663ccee1Sichiro }
175663ccee1Sichiro 
176663ccee1Sichiro void
ixp425_mem_bs_init(bus_space_tag_t bs,void * cookie)177663ccee1Sichiro ixp425_mem_bs_init(bus_space_tag_t bs, void *cookie)
178663ccee1Sichiro {
179663ccee1Sichiro 	*bs = ixp425_pci_bs_tag_template;
180663ccee1Sichiro 	bs->bs_cookie = cookie;
181663ccee1Sichiro 
182663ccee1Sichiro 	bs->bs_map = ixp425_pci_mem_bs_map;
183663ccee1Sichiro 	bs->bs_unmap = ixp425_pci_mem_bs_unmap;
184663ccee1Sichiro 	bs->bs_alloc = ixp425_pci_mem_bs_alloc;
185663ccee1Sichiro 	bs->bs_free = ixp425_pci_mem_bs_free;
186663ccee1Sichiro 	bs->bs_vaddr = ixp425_pci_mem_bs_vaddr;
187663ccee1Sichiro 
188663ccee1Sichiro 	/* read (single) */
189663ccee1Sichiro 	bs->bs_r_1 = ixp425_pci_mem_bs_r_1;
190663ccee1Sichiro 	bs->bs_r_2 = ixp425_pci_mem_bs_r_2;
191663ccee1Sichiro 	bs->bs_r_4 = ixp425_pci_mem_bs_r_4;
192663ccee1Sichiro 
193663ccee1Sichiro 	/* write (single) */
194663ccee1Sichiro 	bs->bs_w_1 = ixp425_pci_mem_bs_w_1;
195663ccee1Sichiro 	bs->bs_w_2 = ixp425_pci_mem_bs_w_2;
196663ccee1Sichiro 	bs->bs_w_4 = ixp425_pci_mem_bs_w_4;
197663ccee1Sichiro }
198663ccee1Sichiro 
199663ccee1Sichiro /* common routine */
200663ccee1Sichiro int
ixp425_pci_bs_subregion(void * t,bus_space_handle_t bsh,bus_size_t offset,bus_size_t size,bus_space_handle_t * nbshp)201663ccee1Sichiro ixp425_pci_bs_subregion(void *t, bus_space_handle_t bsh, bus_size_t offset,
202663ccee1Sichiro 	bus_size_t size, bus_space_handle_t *nbshp)
203663ccee1Sichiro {
204663ccee1Sichiro 	*nbshp = bsh + offset;
205663ccee1Sichiro 	return (0);
206663ccee1Sichiro }
207663ccee1Sichiro 
208663ccee1Sichiro void
ixp425_pci_bs_barrier(void * t,bus_space_handle_t bsh,bus_size_t offset,bus_size_t len,int flags)209663ccee1Sichiro ixp425_pci_bs_barrier(void *t, bus_space_handle_t bsh, bus_size_t offset,
210663ccee1Sichiro     bus_size_t len, int flags)
211663ccee1Sichiro {
212663ccee1Sichiro 	/* NULL */
213663ccee1Sichiro }
214663ccee1Sichiro 
215663ccee1Sichiro paddr_t
ixp425_pci_bs_mmap(void * t,bus_addr_t addr,off_t off,int prot,int flags)216663ccee1Sichiro ixp425_pci_bs_mmap(void *t, bus_addr_t addr, off_t off, int prot, int flags)
217663ccee1Sichiro {
218663ccee1Sichiro 	/* Not supported. */
219663ccee1Sichiro 	return (-1);
220663ccee1Sichiro }
221663ccee1Sichiro 
222663ccee1Sichiro /* io bs */
223663ccee1Sichiro int
ixp425_pci_io_bs_map(void * t,bus_addr_t bpa,bus_size_t size,int cacheable,bus_space_handle_t * bshp)224663ccee1Sichiro ixp425_pci_io_bs_map(void *t, bus_addr_t bpa, bus_size_t size,
225663ccee1Sichiro 	int cacheable, bus_space_handle_t *bshp)
226663ccee1Sichiro {
227663ccee1Sichiro 	*bshp = bpa;
228663ccee1Sichiro 	return (0);
229663ccee1Sichiro }
230663ccee1Sichiro 
231663ccee1Sichiro void
ixp425_pci_io_bs_unmap(void * t,bus_space_handle_t bsh,bus_size_t size)232663ccee1Sichiro ixp425_pci_io_bs_unmap(void *t, bus_space_handle_t bsh, bus_size_t size)
233663ccee1Sichiro {
234663ccee1Sichiro 	/* Nothing to do. */
235663ccee1Sichiro }
236663ccee1Sichiro 
237663ccee1Sichiro int
ixp425_pci_io_bs_alloc(void * t,bus_addr_t rstart,bus_addr_t rend,bus_size_t size,bus_size_t alignment,bus_size_t boundary,int cacheable,bus_addr_t * bpap,bus_space_handle_t * bshp)238663ccee1Sichiro ixp425_pci_io_bs_alloc(void *t, bus_addr_t rstart, bus_addr_t rend,
239663ccee1Sichiro 	bus_size_t size, bus_size_t alignment, bus_size_t boundary, int cacheable,
240663ccee1Sichiro 	bus_addr_t *bpap, bus_space_handle_t *bshp)
241663ccee1Sichiro {
242663ccee1Sichiro 	panic("ixp425_pci_io_bs_alloc(): not implemented\n");
243663ccee1Sichiro }
244663ccee1Sichiro 
245663ccee1Sichiro void
ixp425_pci_io_bs_free(void * t,bus_space_handle_t bsh,bus_size_t size)246663ccee1Sichiro ixp425_pci_io_bs_free(void *t, bus_space_handle_t bsh, bus_size_t size)
247663ccee1Sichiro {
248663ccee1Sichiro 	panic("ixp425_pci_io_bs_free(): not implemented\n");
249663ccee1Sichiro }
250663ccee1Sichiro 
251663ccee1Sichiro void *
ixp425_pci_io_bs_vaddr(void * t,bus_space_handle_t bsh)252663ccee1Sichiro ixp425_pci_io_bs_vaddr(void *t, bus_space_handle_t bsh)
253663ccee1Sichiro {
254663ccee1Sichiro 	/* Not supported. */
255663ccee1Sichiro 	return (NULL);
256663ccee1Sichiro }
257663ccee1Sichiro 
258663ccee1Sichiro /* special I/O functions */
259663ccee1Sichiro #if 1	/* _pci_io_bs_{rw}_{124} */
260c4425234Sskrll uint8_t
_pci_io_bs_r_1(void * v,bus_space_handle_t ioh,bus_size_t off)261663ccee1Sichiro _pci_io_bs_r_1(void *v, bus_space_handle_t ioh, bus_size_t off)
262663ccee1Sichiro {
263c4425234Sskrll 	uint32_t data, n, be;
264663ccee1Sichiro 	int s;
265663ccee1Sichiro 
266663ccee1Sichiro 	n = (ioh + off) % 4;
267663ccee1Sichiro 	be = (0xf & ~(1U << n)) << NP_CBE_SHIFT;
268663ccee1Sichiro 
269663ccee1Sichiro 	PCI_CONF_LOCK(s);
270663ccee1Sichiro 	CSR_WRITE_4(PCI_NP_AD, (ioh + off) & ~3);
271663ccee1Sichiro 	CSR_WRITE_4(PCI_NP_CBE, be | COMMAND_NP_IO_READ);
272663ccee1Sichiro 	data = CSR_READ_4(PCI_NP_RDATA);
273663ccee1Sichiro 	if (CSR_READ_4(PCI_ISR) & ISR_PFE)
274663ccee1Sichiro 		CSR_WRITE_4(PCI_ISR, ISR_PFE);
275663ccee1Sichiro 	PCI_CONF_UNLOCK(s);
276663ccee1Sichiro 
277663ccee1Sichiro 	return data >> (8 * n);
278663ccee1Sichiro }
279663ccee1Sichiro 
280c4425234Sskrll uint16_t
_pci_io_bs_r_2(void * v,bus_space_handle_t ioh,bus_size_t off)281663ccee1Sichiro _pci_io_bs_r_2(void *v, bus_space_handle_t ioh, bus_size_t off)
282663ccee1Sichiro {
283c4425234Sskrll 	uint32_t data, n, be;
284663ccee1Sichiro 	int s;
285663ccee1Sichiro 
286663ccee1Sichiro 	n = (ioh + off) % 4;
287663ccee1Sichiro 	be = (0xf & ~((1U << n) | (1U << (n + 1)))) << NP_CBE_SHIFT;
288663ccee1Sichiro 
289663ccee1Sichiro 	PCI_CONF_LOCK(s);
290663ccee1Sichiro 	CSR_WRITE_4(PCI_NP_AD, (ioh + off) & ~3);
291663ccee1Sichiro 	CSR_WRITE_4(PCI_NP_CBE, be | COMMAND_NP_IO_READ);
292663ccee1Sichiro 	data = CSR_READ_4(PCI_NP_RDATA);
293663ccee1Sichiro 	if (CSR_READ_4(PCI_ISR) & ISR_PFE)
294663ccee1Sichiro 		CSR_WRITE_4(PCI_ISR, ISR_PFE);
295663ccee1Sichiro 	PCI_CONF_UNLOCK(s);
296663ccee1Sichiro 
297663ccee1Sichiro 	return data >> (8 * n);
298663ccee1Sichiro }
299663ccee1Sichiro 
300c4425234Sskrll uint32_t
_pci_io_bs_r_4(void * v,bus_space_handle_t ioh,bus_size_t off)301663ccee1Sichiro _pci_io_bs_r_4(void *v, bus_space_handle_t ioh, bus_size_t off)
302663ccee1Sichiro {
303c4425234Sskrll 	uint32_t data;
304663ccee1Sichiro 	int s;
305663ccee1Sichiro 
306663ccee1Sichiro 	PCI_CONF_LOCK(s);
307663ccee1Sichiro 	CSR_WRITE_4(PCI_NP_AD, (ioh + off) & ~3);
308663ccee1Sichiro 	CSR_WRITE_4(PCI_NP_CBE, COMMAND_NP_IO_READ);
309663ccee1Sichiro 	data = CSR_READ_4(PCI_NP_RDATA);
310663ccee1Sichiro 	if (CSR_READ_4(PCI_ISR) & ISR_PFE)
311663ccee1Sichiro 		CSR_WRITE_4(PCI_ISR, ISR_PFE);
312663ccee1Sichiro 	PCI_CONF_UNLOCK(s);
313663ccee1Sichiro 
314663ccee1Sichiro 	return data;
315663ccee1Sichiro }
316663ccee1Sichiro 
317d43392d8Smatt void
_pci_io_bs_w_1(void * v,bus_space_handle_t ioh,bus_size_t off,uint8_t val)318663ccee1Sichiro _pci_io_bs_w_1(void *v, bus_space_handle_t ioh, bus_size_t off,
319c4425234Sskrll 	uint8_t val)
320663ccee1Sichiro {
321c4425234Sskrll 	uint32_t data, n, be;
322663ccee1Sichiro 	int s;
323663ccee1Sichiro 
324663ccee1Sichiro 	n = (ioh + off) % 4;
325663ccee1Sichiro 	be = (0xf & ~(1U << n)) << NP_CBE_SHIFT;
326663ccee1Sichiro 	data = val << (8 * n);
327663ccee1Sichiro 
328663ccee1Sichiro 	PCI_CONF_LOCK(s);
329663ccee1Sichiro 	CSR_WRITE_4(PCI_NP_AD, (ioh + off) & ~3);
330663ccee1Sichiro 	CSR_WRITE_4(PCI_NP_CBE, be | COMMAND_NP_IO_WRITE);
331663ccee1Sichiro 	CSR_WRITE_4(PCI_NP_WDATA, data);
332663ccee1Sichiro 	if (CSR_READ_4(PCI_ISR) & ISR_PFE)
333663ccee1Sichiro 		CSR_WRITE_4(PCI_ISR, ISR_PFE);
334663ccee1Sichiro 	PCI_CONF_UNLOCK(s);
335663ccee1Sichiro }
336663ccee1Sichiro 
337d43392d8Smatt void
_pci_io_bs_w_2(void * v,bus_space_handle_t ioh,bus_size_t off,uint16_t val)338663ccee1Sichiro _pci_io_bs_w_2(void *v, bus_space_handle_t ioh, bus_size_t off,
339c4425234Sskrll 	uint16_t val)
340663ccee1Sichiro {
341c4425234Sskrll 	uint32_t data, n, be;
342663ccee1Sichiro 	int s;
343663ccee1Sichiro 
344663ccee1Sichiro 	n = (ioh + off) % 4;
345663ccee1Sichiro 	be = (0xf & ~((1U << n) | (1U << (n + 1)))) << NP_CBE_SHIFT;
346663ccee1Sichiro 	data = val << (8 * n);
347663ccee1Sichiro 
348663ccee1Sichiro 	PCI_CONF_LOCK(s);
349663ccee1Sichiro 	CSR_WRITE_4(PCI_NP_AD, (ioh + off) & ~3);
350663ccee1Sichiro 	CSR_WRITE_4(PCI_NP_CBE, be | COMMAND_NP_IO_WRITE);
351663ccee1Sichiro 	CSR_WRITE_4(PCI_NP_WDATA, data);
352663ccee1Sichiro 	if (CSR_READ_4(PCI_ISR) & ISR_PFE)
353663ccee1Sichiro 		CSR_WRITE_4(PCI_ISR, ISR_PFE);
354663ccee1Sichiro 	PCI_CONF_UNLOCK(s);
355663ccee1Sichiro }
356663ccee1Sichiro 
357d43392d8Smatt void
_pci_io_bs_w_4(void * v,bus_space_handle_t ioh,bus_size_t off,uint32_t val)358663ccee1Sichiro _pci_io_bs_w_4(void *v, bus_space_handle_t ioh, bus_size_t off,
359c4425234Sskrll 	uint32_t val)
360663ccee1Sichiro {
361663ccee1Sichiro 	int s;
362663ccee1Sichiro 
363663ccee1Sichiro 	PCI_CONF_LOCK(s);
364663ccee1Sichiro 	CSR_WRITE_4(PCI_NP_AD, (ioh + off) & ~3);
365663ccee1Sichiro 	CSR_WRITE_4(PCI_NP_CBE, COMMAND_NP_IO_WRITE);
366663ccee1Sichiro 	CSR_WRITE_4(PCI_NP_WDATA, val);
367663ccee1Sichiro 	if (CSR_READ_4(PCI_ISR) & ISR_PFE)
368663ccee1Sichiro 		CSR_WRITE_4(PCI_ISR, ISR_PFE);
369663ccee1Sichiro 	PCI_CONF_UNLOCK(s);
370663ccee1Sichiro }
371663ccee1Sichiro #endif	/* _pci_io_bs_{rw}_{124} */
372663ccee1Sichiro 
373663ccee1Sichiro /* mem bs */
374663ccee1Sichiro int
ixp425_pci_mem_bs_map(void * t,bus_addr_t bpa,bus_size_t size,int flags,bus_space_handle_t * bshp)375663ccee1Sichiro ixp425_pci_mem_bs_map(void *t, bus_addr_t bpa, bus_size_t size,
376811de360Smartin 	      int flags, bus_space_handle_t *bshp)
377663ccee1Sichiro {
378663ccee1Sichiro 	const struct pmap_devmap	*pd;
379663ccee1Sichiro 
380663ccee1Sichiro 	paddr_t		startpa;
381663ccee1Sichiro 	paddr_t		endpa;
382663ccee1Sichiro 	paddr_t		pa;
383663ccee1Sichiro 	paddr_t		offset;
384663ccee1Sichiro 	vaddr_t		va;
385663ccee1Sichiro 
386663ccee1Sichiro 	if ((pd = pmap_devmap_find_pa(bpa, size)) != NULL) {
387663ccee1Sichiro 		/* Device was statically mapped. */
388663ccee1Sichiro 		*bshp = pd->pd_va + (bpa - pd->pd_pa);
389663ccee1Sichiro 		return 0;
390663ccee1Sichiro 	}
391663ccee1Sichiro 
392663ccee1Sichiro 	endpa = round_page(bpa + size);
393663ccee1Sichiro 	offset = bpa & PAGE_MASK;
394663ccee1Sichiro 	startpa = trunc_page(bpa);
395663ccee1Sichiro 
396663ccee1Sichiro 	/* Get some VM.  */
397bc21da4cSyamt 	va = uvm_km_alloc(kernel_map, endpa - startpa, 0,
398bc21da4cSyamt 	    UVM_KMF_VAONLY | UVM_KMF_NOWAIT);
3996b2d8b66Syamt 	if (va == 0)
400663ccee1Sichiro 		return ENOMEM;
401663ccee1Sichiro 
402663ccee1Sichiro 	/* Store the bus space handle */
403663ccee1Sichiro 	*bshp = va + offset;
404663ccee1Sichiro 
405230acdadSmatt 	const int pmapflags =
406811de360Smartin 	    (flags & (BUS_SPACE_MAP_CACHEABLE|BUS_SPACE_MAP_PREFETCHABLE))
407230acdadSmatt 		? 0
408230acdadSmatt 		: PMAP_NOCACHE;
409230acdadSmatt 
410663ccee1Sichiro 	/* Now map the pages */
411663ccee1Sichiro 	for (pa = startpa; pa < endpa; pa += PAGE_SIZE, va += PAGE_SIZE) {
412230acdadSmatt 		pmap_kenter_pa(va, pa, VM_PROT_READ | VM_PROT_WRITE, pmapflags);
413663ccee1Sichiro 	}
414663ccee1Sichiro 	pmap_update(pmap_kernel());
415663ccee1Sichiro 
416663ccee1Sichiro 	return(0);
417663ccee1Sichiro }
418663ccee1Sichiro 
419663ccee1Sichiro void
ixp425_pci_mem_bs_unmap(void * t,bus_space_handle_t bsh,bus_size_t size)420663ccee1Sichiro ixp425_pci_mem_bs_unmap(void *t, bus_space_handle_t bsh, bus_size_t size)
421663ccee1Sichiro {
422663ccee1Sichiro 	vaddr_t	va;
423663ccee1Sichiro 	vaddr_t	endva;
424663ccee1Sichiro 
425663ccee1Sichiro 	if (pmap_devmap_find_va(bsh, size) != NULL) {
426663ccee1Sichiro 		/* Device was statically mapped; nothing to do. */
427663ccee1Sichiro 		return;
428663ccee1Sichiro 	}
429663ccee1Sichiro 
430663ccee1Sichiro 	endva = round_page(bsh + size);
431663ccee1Sichiro 	va = trunc_page(bsh);
432663ccee1Sichiro 
433663ccee1Sichiro 	pmap_kremove(va, endva - va);
4346b2d8b66Syamt 	uvm_km_free(kernel_map, va, endva - va, UVM_KMF_VAONLY);
435663ccee1Sichiro }
436663ccee1Sichiro 
437663ccee1Sichiro int
ixp425_pci_mem_bs_alloc(void * t,bus_addr_t rstart,bus_addr_t rend,bus_size_t size,bus_size_t alignment,bus_size_t boundary,int cacheable,bus_addr_t * bpap,bus_space_handle_t * bshp)438663ccee1Sichiro ixp425_pci_mem_bs_alloc(void *t, bus_addr_t rstart, bus_addr_t rend,
439663ccee1Sichiro 	bus_size_t size, bus_size_t alignment, bus_size_t boundary, int cacheable,
440663ccee1Sichiro 	bus_addr_t *bpap, bus_space_handle_t *bshp)
441663ccee1Sichiro {
442663ccee1Sichiro 	panic("ixp425_mem_bs_alloc(): not implemented\n");
443663ccee1Sichiro }
444663ccee1Sichiro 
445663ccee1Sichiro void
ixp425_pci_mem_bs_free(void * t,bus_space_handle_t bsh,bus_size_t size)446663ccee1Sichiro ixp425_pci_mem_bs_free(void *t, bus_space_handle_t bsh, bus_size_t size)
447663ccee1Sichiro {
448663ccee1Sichiro 	panic("ixp425_mem_bs_free(): not implemented\n");
449663ccee1Sichiro }
450663ccee1Sichiro 
451663ccee1Sichiro void *
ixp425_pci_mem_bs_vaddr(void * t,bus_space_handle_t bsh)452663ccee1Sichiro ixp425_pci_mem_bs_vaddr(void *t, bus_space_handle_t bsh)
453663ccee1Sichiro {
454663ccee1Sichiro 	return ((void *)bsh);
455663ccee1Sichiro }
456663ccee1Sichiro /* End of ixp425_pci_space.c */
457