1*532f7fc8Sriastradh /*	$NetBSD: amdgpu.h,v 1.8 2022/10/08 19:06:30 riastradh Exp $	*/
2d350ecf5Sriastradh 
3d350ecf5Sriastradh /*
4d350ecf5Sriastradh  * Copyright 2008 Advanced Micro Devices, Inc.
5d350ecf5Sriastradh  * Copyright 2008 Red Hat Inc.
6d350ecf5Sriastradh  * Copyright 2009 Jerome Glisse.
7d350ecf5Sriastradh  *
8d350ecf5Sriastradh  * Permission is hereby granted, free of charge, to any person obtaining a
9d350ecf5Sriastradh  * copy of this software and associated documentation files (the "Software"),
10d350ecf5Sriastradh  * to deal in the Software without restriction, including without limitation
11d350ecf5Sriastradh  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
12d350ecf5Sriastradh  * and/or sell copies of the Software, and to permit persons to whom the
13d350ecf5Sriastradh  * Software is furnished to do so, subject to the following conditions:
14d350ecf5Sriastradh  *
15d350ecf5Sriastradh  * The above copyright notice and this permission notice shall be included in
16d350ecf5Sriastradh  * all copies or substantial portions of the Software.
17d350ecf5Sriastradh  *
18d350ecf5Sriastradh  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
19d350ecf5Sriastradh  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
20d350ecf5Sriastradh  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
21d350ecf5Sriastradh  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
22d350ecf5Sriastradh  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
23d350ecf5Sriastradh  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
24d350ecf5Sriastradh  * OTHER DEALINGS IN THE SOFTWARE.
25d350ecf5Sriastradh  *
26d350ecf5Sriastradh  * Authors: Dave Airlie
27d350ecf5Sriastradh  *          Alex Deucher
28d350ecf5Sriastradh  *          Jerome Glisse
29d350ecf5Sriastradh  */
30d350ecf5Sriastradh #ifndef __AMDGPU_H__
31d350ecf5Sriastradh #define __AMDGPU_H__
32d350ecf5Sriastradh 
3365cb113eSriastradh #ifdef _KERNEL_OPT
3465cb113eSriastradh #include "opt_amdgpu_cik.h"
3565cb113eSriastradh #endif
3665cb113eSriastradh 
3765cb113eSriastradh #ifdef AMDGPU_CIK
3865cb113eSriastradh #define	CONFIG_DRM_AMDGPU_CIK	1
3965cb113eSriastradh #endif
40677dec6eSriastradh #include "amdgpu_ctx.h"
4165cb113eSriastradh 
42d350ecf5Sriastradh #include <linux/atomic.h>
43d350ecf5Sriastradh #include <linux/wait.h>
44d350ecf5Sriastradh #include <linux/list.h>
45d350ecf5Sriastradh #include <linux/kref.h>
46677dec6eSriastradh #include <linux/rbtree.h>
47d350ecf5Sriastradh #include <linux/hashtable.h>
48677dec6eSriastradh #include <linux/dma-fence.h>
49d350ecf5Sriastradh 
50677dec6eSriastradh #include <drm/ttm/ttm_bo_api.h>
51677dec6eSriastradh #include <drm/ttm/ttm_bo_driver.h>
52677dec6eSriastradh #include <drm/ttm/ttm_placement.h>
53677dec6eSriastradh #include <drm/ttm/ttm_module.h>
54677dec6eSriastradh #include <drm/ttm/ttm_execbuf_util.h>
55d350ecf5Sriastradh 
56d350ecf5Sriastradh #include <drm/amdgpu_drm.h>
57677dec6eSriastradh #include <drm/drm_gem.h>
58677dec6eSriastradh #include <drm/drm_ioctl.h>
59677dec6eSriastradh #include <drm/gpu_scheduler.h>
60677dec6eSriastradh 
61677dec6eSriastradh #include <kgd_kfd_interface.h>
62677dec6eSriastradh #include "dm_pp_interface.h"
63677dec6eSriastradh #include "kgd_pp_interface.h"
64d350ecf5Sriastradh 
65d350ecf5Sriastradh #include "amd_shared.h"
66d350ecf5Sriastradh #include "amdgpu_mode.h"
67d350ecf5Sriastradh #include "amdgpu_ih.h"
68d350ecf5Sriastradh #include "amdgpu_irq.h"
69d350ecf5Sriastradh #include "amdgpu_ucode.h"
70677dec6eSriastradh #include "amdgpu_ttm.h"
71677dec6eSriastradh #include "amdgpu_psp.h"
72d350ecf5Sriastradh #include "amdgpu_gds.h"
73677dec6eSriastradh #include "amdgpu_sync.h"
74677dec6eSriastradh #include "amdgpu_ring.h"
75677dec6eSriastradh #include "amdgpu_vm.h"
76677dec6eSriastradh #include "amdgpu_dpm.h"
77677dec6eSriastradh #include "amdgpu_acp.h"
78677dec6eSriastradh #include "amdgpu_uvd.h"
79677dec6eSriastradh #include "amdgpu_vce.h"
80677dec6eSriastradh #include "amdgpu_vcn.h"
81677dec6eSriastradh #include "amdgpu_jpeg.h"
82677dec6eSriastradh #include "amdgpu_mn.h"
83677dec6eSriastradh #include "amdgpu_gmc.h"
84677dec6eSriastradh #include "amdgpu_gfx.h"
85677dec6eSriastradh #include "amdgpu_sdma.h"
86677dec6eSriastradh #include "amdgpu_nbio.h"
87677dec6eSriastradh #include "amdgpu_dm.h"
88677dec6eSriastradh #include "amdgpu_virt.h"
89677dec6eSriastradh #include "amdgpu_csa.h"
90677dec6eSriastradh #include "amdgpu_gart.h"
91677dec6eSriastradh #include "amdgpu_debugfs.h"
92677dec6eSriastradh #include "amdgpu_job.h"
93677dec6eSriastradh #include "amdgpu_bo_list.h"
94677dec6eSriastradh #include "amdgpu_gem.h"
95677dec6eSriastradh #include "amdgpu_doorbell.h"
96677dec6eSriastradh #include "amdgpu_amdkfd.h"
97677dec6eSriastradh #include "amdgpu_smu.h"
98677dec6eSriastradh #include "amdgpu_discovery.h"
99677dec6eSriastradh #include "amdgpu_mes.h"
100677dec6eSriastradh #include "amdgpu_umc.h"
101677dec6eSriastradh #include "amdgpu_mmhub.h"
102677dec6eSriastradh #include "amdgpu_df.h"
103d350ecf5Sriastradh 
104677dec6eSriastradh #define MAX_GPU_INSTANCE		16
105677dec6eSriastradh 
106677dec6eSriastradh struct amdgpu_gpu_instance
107677dec6eSriastradh {
108677dec6eSriastradh 	struct amdgpu_device		*adev;
109677dec6eSriastradh 	int				mgpu_fan_enabled;
110677dec6eSriastradh };
111677dec6eSriastradh 
112677dec6eSriastradh struct amdgpu_mgpu_info
113677dec6eSriastradh {
114677dec6eSriastradh 	struct amdgpu_gpu_instance	gpu_ins[MAX_GPU_INSTANCE];
115677dec6eSriastradh 	struct mutex			mutex;
116677dec6eSriastradh 	uint32_t			num_gpu;
117677dec6eSriastradh 	uint32_t			num_dgpu;
118677dec6eSriastradh 	uint32_t			num_apu;
119677dec6eSriastradh };
120677dec6eSriastradh 
121677dec6eSriastradh #define AMDGPU_MAX_TIMEOUT_PARAM_LENGTH	256
122d350ecf5Sriastradh 
123d350ecf5Sriastradh /*
124d350ecf5Sriastradh  * Modules parameters.
125d350ecf5Sriastradh  */
126d350ecf5Sriastradh extern int amdgpu_modeset;
127d350ecf5Sriastradh extern int amdgpu_vram_limit;
128677dec6eSriastradh extern int amdgpu_vis_vram_limit;
129d350ecf5Sriastradh extern int amdgpu_gart_size;
130677dec6eSriastradh extern int amdgpu_gtt_size;
131677dec6eSriastradh extern int amdgpu_moverate;
132d350ecf5Sriastradh extern int amdgpu_benchmarking;
133d350ecf5Sriastradh extern int amdgpu_testing;
134d350ecf5Sriastradh extern int amdgpu_audio;
135d350ecf5Sriastradh extern int amdgpu_disp_priority;
136d350ecf5Sriastradh extern int amdgpu_hw_i2c;
137d350ecf5Sriastradh extern int amdgpu_pcie_gen2;
138d350ecf5Sriastradh extern int amdgpu_msi;
139677dec6eSriastradh extern char amdgpu_lockup_timeout[AMDGPU_MAX_TIMEOUT_PARAM_LENGTH];
140d350ecf5Sriastradh extern int amdgpu_dpm;
141677dec6eSriastradh extern int amdgpu_fw_load_type;
142d350ecf5Sriastradh extern int amdgpu_aspm;
143d350ecf5Sriastradh extern int amdgpu_runtime_pm;
144677dec6eSriastradh extern uint amdgpu_ip_block_mask;
145d350ecf5Sriastradh extern int amdgpu_bapm;
146d350ecf5Sriastradh extern int amdgpu_deep_color;
147d350ecf5Sriastradh extern int amdgpu_vm_size;
148d350ecf5Sriastradh extern int amdgpu_vm_block_size;
149677dec6eSriastradh extern int amdgpu_vm_fragment_size;
150d350ecf5Sriastradh extern int amdgpu_vm_fault_stop;
151d350ecf5Sriastradh extern int amdgpu_vm_debug;
152677dec6eSriastradh extern int amdgpu_vm_update_mode;
153677dec6eSriastradh extern int amdgpu_exp_hw_support;
154677dec6eSriastradh extern int amdgpu_dc;
155d350ecf5Sriastradh extern int amdgpu_sched_jobs;
156d350ecf5Sriastradh extern int amdgpu_sched_hw_submission;
157677dec6eSriastradh extern uint amdgpu_pcie_gen_cap;
158677dec6eSriastradh extern uint amdgpu_pcie_lane_cap;
159677dec6eSriastradh extern uint amdgpu_cg_mask;
160677dec6eSriastradh extern uint amdgpu_pg_mask;
161677dec6eSriastradh extern uint amdgpu_sdma_phase_quantum;
162677dec6eSriastradh extern char *amdgpu_disable_cu;
163677dec6eSriastradh extern char *amdgpu_virtual_display;
164677dec6eSriastradh extern uint amdgpu_pp_feature_mask;
165677dec6eSriastradh extern uint amdgpu_force_long_training;
166677dec6eSriastradh extern int amdgpu_job_hang_limit;
167677dec6eSriastradh extern int amdgpu_lbpw;
168677dec6eSriastradh extern int amdgpu_compute_multipipe;
169677dec6eSriastradh extern int amdgpu_gpu_recovery;
170677dec6eSriastradh extern int amdgpu_emu_mode;
171677dec6eSriastradh extern uint amdgpu_smu_memory_pool_size;
172677dec6eSriastradh extern uint amdgpu_dc_feature_mask;
173677dec6eSriastradh extern uint amdgpu_dm_abm_level;
174677dec6eSriastradh extern struct amdgpu_mgpu_info mgpu_info;
175677dec6eSriastradh extern int amdgpu_ras_enable;
176677dec6eSriastradh extern uint amdgpu_ras_mask;
177677dec6eSriastradh extern int amdgpu_async_gfx_ring;
178677dec6eSriastradh extern int amdgpu_mcbp;
179677dec6eSriastradh extern int amdgpu_discovery;
180677dec6eSriastradh extern int amdgpu_mes;
181677dec6eSriastradh extern int amdgpu_noretry;
182677dec6eSriastradh extern int amdgpu_force_asic_type;
183677dec6eSriastradh #ifdef CONFIG_HSA_AMD
184677dec6eSriastradh extern int sched_policy;
185677dec6eSriastradh #else
186677dec6eSriastradh static const int sched_policy = KFD_SCHED_POLICY_HWS;
187677dec6eSriastradh #endif
188d350ecf5Sriastradh 
189677dec6eSriastradh #ifdef CONFIG_DRM_AMDGPU_SI
190677dec6eSriastradh extern int amdgpu_si_support;
191677dec6eSriastradh #endif
192677dec6eSriastradh #ifdef CONFIG_DRM_AMDGPU_CIK
193677dec6eSriastradh extern int amdgpu_cik_support;
194677dec6eSriastradh #endif
195677dec6eSriastradh 
196677dec6eSriastradh #define AMDGPU_VM_MAX_NUM_CTX			4096
197677dec6eSriastradh #define AMDGPU_SG_THRESHOLD			(256*1024*1024)
198677dec6eSriastradh #define AMDGPU_DEFAULT_GTT_SIZE_MB		3072ULL /* 3GB by default */
199d350ecf5Sriastradh #define AMDGPU_WAIT_IDLE_TIMEOUT_IN_MS	        3000
200d350ecf5Sriastradh #define AMDGPU_MAX_USEC_TIMEOUT			100000	/* 100 ms */
201d350ecf5Sriastradh #define AMDGPU_FENCE_JIFFIES_TIMEOUT		(HZ / 2)
202d350ecf5Sriastradh /* AMDGPU_IB_POOL_SIZE must be a power of 2 */
203d350ecf5Sriastradh #define AMDGPU_IB_POOL_SIZE			16
204d350ecf5Sriastradh #define AMDGPU_DEBUGFS_MAX_COMPONENTS		32
205d350ecf5Sriastradh #define AMDGPUFB_CONN_LIMIT			4
206677dec6eSriastradh #define AMDGPU_BIOS_NUM_SCRATCH			16
207d350ecf5Sriastradh 
208d350ecf5Sriastradh /* hard reset data */
209d350ecf5Sriastradh #define AMDGPU_ASIC_RESET_DATA                  0x39d5e86b
210d350ecf5Sriastradh 
211d350ecf5Sriastradh /* reset flags */
212d350ecf5Sriastradh #define AMDGPU_RESET_GFX			(1 << 0)
213d350ecf5Sriastradh #define AMDGPU_RESET_COMPUTE			(1 << 1)
214d350ecf5Sriastradh #define AMDGPU_RESET_DMA			(1 << 2)
215d350ecf5Sriastradh #define AMDGPU_RESET_CP				(1 << 3)
216d350ecf5Sriastradh #define AMDGPU_RESET_GRBM			(1 << 4)
217d350ecf5Sriastradh #define AMDGPU_RESET_DMA1			(1 << 5)
218d350ecf5Sriastradh #define AMDGPU_RESET_RLC			(1 << 6)
219d350ecf5Sriastradh #define AMDGPU_RESET_SEM			(1 << 7)
220d350ecf5Sriastradh #define AMDGPU_RESET_IH				(1 << 8)
221d350ecf5Sriastradh #define AMDGPU_RESET_VMC			(1 << 9)
222d350ecf5Sriastradh #define AMDGPU_RESET_MC				(1 << 10)
223d350ecf5Sriastradh #define AMDGPU_RESET_DISPLAY			(1 << 11)
224d350ecf5Sriastradh #define AMDGPU_RESET_UVD			(1 << 12)
225d350ecf5Sriastradh #define AMDGPU_RESET_VCE			(1 << 13)
226d350ecf5Sriastradh #define AMDGPU_RESET_VCE1			(1 << 14)
227d350ecf5Sriastradh 
228d350ecf5Sriastradh /* max cursor sizes (in pixels) */
229d350ecf5Sriastradh #define CIK_CURSOR_WIDTH 128
230d350ecf5Sriastradh #define CIK_CURSOR_HEIGHT 128
231d350ecf5Sriastradh 
232d350ecf5Sriastradh struct amdgpu_device;
233d350ecf5Sriastradh struct amdgpu_ib;
234d350ecf5Sriastradh struct amdgpu_cs_parser;
235d350ecf5Sriastradh struct amdgpu_job;
236d350ecf5Sriastradh struct amdgpu_irq_src;
237d350ecf5Sriastradh struct amdgpu_fpriv;
238677dec6eSriastradh struct amdgpu_bo_va_mapping;
239677dec6eSriastradh struct amdgpu_atif;
240677dec6eSriastradh struct kfd_vm_fault_info;
241d350ecf5Sriastradh 
242d350ecf5Sriastradh enum amdgpu_cp_irq {
243677dec6eSriastradh 	AMDGPU_CP_IRQ_GFX_ME0_PIPE0_EOP = 0,
244677dec6eSriastradh 	AMDGPU_CP_IRQ_GFX_ME0_PIPE1_EOP,
245d350ecf5Sriastradh 	AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP,
246d350ecf5Sriastradh 	AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP,
247d350ecf5Sriastradh 	AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP,
248d350ecf5Sriastradh 	AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP,
249d350ecf5Sriastradh 	AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP,
250d350ecf5Sriastradh 	AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP,
251d350ecf5Sriastradh 	AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP,
252d350ecf5Sriastradh 	AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP,
253d350ecf5Sriastradh 
254d350ecf5Sriastradh 	AMDGPU_CP_IRQ_LAST
255d350ecf5Sriastradh };
256d350ecf5Sriastradh 
257d350ecf5Sriastradh enum amdgpu_thermal_irq {
258d350ecf5Sriastradh 	AMDGPU_THERMAL_IRQ_LOW_TO_HIGH = 0,
259d350ecf5Sriastradh 	AMDGPU_THERMAL_IRQ_HIGH_TO_LOW,
260d350ecf5Sriastradh 
261d350ecf5Sriastradh 	AMDGPU_THERMAL_IRQ_LAST
262d350ecf5Sriastradh };
263d350ecf5Sriastradh 
264677dec6eSriastradh enum amdgpu_kiq_irq {
265677dec6eSriastradh 	AMDGPU_CP_KIQ_IRQ_DRIVER0 = 0,
266677dec6eSriastradh 	AMDGPU_CP_KIQ_IRQ_LAST
267677dec6eSriastradh };
268677dec6eSriastradh 
269677dec6eSriastradh #define MAX_KIQ_REG_WAIT       5000 /* in usecs, 5ms */
270677dec6eSriastradh #define MAX_KIQ_REG_BAILOUT_INTERVAL   5 /* in msecs, 5ms */
271677dec6eSriastradh #define MAX_KIQ_REG_TRY 80 /* 20 -> 80 */
272677dec6eSriastradh 
273677dec6eSriastradh int amdgpu_device_ip_set_clockgating_state(void *dev,
274d350ecf5Sriastradh 					   enum amd_ip_block_type block_type,
275d350ecf5Sriastradh 					   enum amd_clockgating_state state);
276677dec6eSriastradh int amdgpu_device_ip_set_powergating_state(void *dev,
277d350ecf5Sriastradh 					   enum amd_ip_block_type block_type,
278d350ecf5Sriastradh 					   enum amd_powergating_state state);
279677dec6eSriastradh void amdgpu_device_ip_get_clockgating_state(struct amdgpu_device *adev,
280677dec6eSriastradh 					    u32 *flags);
281677dec6eSriastradh int amdgpu_device_ip_wait_for_idle(struct amdgpu_device *adev,
282677dec6eSriastradh 				   enum amd_ip_block_type block_type);
283677dec6eSriastradh bool amdgpu_device_ip_is_idle(struct amdgpu_device *adev,
284677dec6eSriastradh 			      enum amd_ip_block_type block_type);
285677dec6eSriastradh 
286677dec6eSriastradh #define AMDGPU_MAX_IP_NUM 16
287677dec6eSriastradh 
288677dec6eSriastradh struct amdgpu_ip_block_status {
289677dec6eSriastradh 	bool valid;
290677dec6eSriastradh 	bool sw;
291677dec6eSriastradh 	bool hw;
292677dec6eSriastradh 	bool late_initialized;
293677dec6eSriastradh 	bool hang;
294677dec6eSriastradh };
295d350ecf5Sriastradh 
296d350ecf5Sriastradh struct amdgpu_ip_block_version {
297677dec6eSriastradh 	const enum amd_ip_block_type type;
298677dec6eSriastradh 	const u32 major;
299677dec6eSriastradh 	const u32 minor;
300677dec6eSriastradh 	const u32 rev;
301d350ecf5Sriastradh 	const struct amd_ip_funcs *funcs;
302d350ecf5Sriastradh };
303d350ecf5Sriastradh 
304677dec6eSriastradh #define HW_REV(_Major, _Minor, _Rev) \
305677dec6eSriastradh 	((((uint32_t) (_Major)) << 16) | ((uint32_t) (_Minor) << 8) | ((uint32_t) (_Rev)))
306677dec6eSriastradh 
307677dec6eSriastradh struct amdgpu_ip_block {
308677dec6eSriastradh 	struct amdgpu_ip_block_status status;
309677dec6eSriastradh 	const struct amdgpu_ip_block_version *version;
310677dec6eSriastradh };
311677dec6eSriastradh 
312677dec6eSriastradh int amdgpu_device_ip_block_version_cmp(struct amdgpu_device *adev,
313d350ecf5Sriastradh 				       enum amd_ip_block_type type,
314d350ecf5Sriastradh 				       u32 major, u32 minor);
315d350ecf5Sriastradh 
316677dec6eSriastradh struct amdgpu_ip_block *
317677dec6eSriastradh amdgpu_device_ip_get_ip_block(struct amdgpu_device *adev,
318d350ecf5Sriastradh 			      enum amd_ip_block_type type);
319d350ecf5Sriastradh 
320677dec6eSriastradh int amdgpu_device_ip_block_add(struct amdgpu_device *adev,
321677dec6eSriastradh 			       const struct amdgpu_ip_block_version *ip_block_version);
322d350ecf5Sriastradh 
323d350ecf5Sriastradh /*
324d350ecf5Sriastradh  * BIOS.
325d350ecf5Sriastradh  */
326d350ecf5Sriastradh bool amdgpu_get_bios(struct amdgpu_device *adev);
327d350ecf5Sriastradh bool amdgpu_read_bios(struct amdgpu_device *adev);
328d350ecf5Sriastradh 
329d350ecf5Sriastradh /*
330d350ecf5Sriastradh  * Clocks
331d350ecf5Sriastradh  */
332d350ecf5Sriastradh 
333d350ecf5Sriastradh #define AMDGPU_MAX_PPLL 3
334d350ecf5Sriastradh 
335d350ecf5Sriastradh struct amdgpu_clock {
336d350ecf5Sriastradh 	struct amdgpu_pll ppll[AMDGPU_MAX_PPLL];
337d350ecf5Sriastradh 	struct amdgpu_pll spll;
338d350ecf5Sriastradh 	struct amdgpu_pll mpll;
339d350ecf5Sriastradh 	/* 10 Khz units */
340d350ecf5Sriastradh 	uint32_t default_mclk;
341d350ecf5Sriastradh 	uint32_t default_sclk;
342d350ecf5Sriastradh 	uint32_t default_dispclk;
343d350ecf5Sriastradh 	uint32_t current_dispclk;
344d350ecf5Sriastradh 	uint32_t dp_extclk;
345d350ecf5Sriastradh 	uint32_t max_pixel_clock;
346d350ecf5Sriastradh };
347d350ecf5Sriastradh 
348d350ecf5Sriastradh /* sub-allocation manager, it has to be protected by another lock.
349d350ecf5Sriastradh  * By conception this is an helper for other part of the driver
350d350ecf5Sriastradh  * like the indirect buffer or semaphore, which both have their
351d350ecf5Sriastradh  * locking.
352d350ecf5Sriastradh  *
353d350ecf5Sriastradh  * Principe is simple, we keep a list of sub allocation in offset
354d350ecf5Sriastradh  * order (first entry has offset == 0, last entry has the highest
355d350ecf5Sriastradh  * offset).
356d350ecf5Sriastradh  *
357d350ecf5Sriastradh  * When allocating new object we first check if there is room at
358d350ecf5Sriastradh  * the end total_size - (last_object_offset + last_object_size) >=
359d350ecf5Sriastradh  * alloc_size. If so we allocate new object there.
360d350ecf5Sriastradh  *
361d350ecf5Sriastradh  * When there is not enough room at the end, we start waiting for
362d350ecf5Sriastradh  * each sub object until we reach object_offset+object_size >=
363d350ecf5Sriastradh  * alloc_size, this object then become the sub object we return.
364d350ecf5Sriastradh  *
365d350ecf5Sriastradh  * Alignment can't be bigger than page size.
366d350ecf5Sriastradh  *
367d350ecf5Sriastradh  * Hole are not considered for allocation to keep things simple.
368d350ecf5Sriastradh  * Assumption is that there won't be hole (all object on same
369d350ecf5Sriastradh  * alignment).
370d350ecf5Sriastradh  */
371677dec6eSriastradh 
372677dec6eSriastradh #define AMDGPU_SA_NUM_FENCE_LISTS	32
373677dec6eSriastradh 
374d350ecf5Sriastradh struct amdgpu_sa_manager {
3750448c161Sriastradh 	spinlock_t		wq_lock;
3760448c161Sriastradh 	drm_waitqueue_t		wq;
377d350ecf5Sriastradh 	struct amdgpu_bo	*bo;
378d350ecf5Sriastradh 	struct list_head	*hole;
379677dec6eSriastradh 	struct list_head	flist[AMDGPU_SA_NUM_FENCE_LISTS];
380d350ecf5Sriastradh 	struct list_head	olist;
381d350ecf5Sriastradh 	unsigned		size;
382d350ecf5Sriastradh 	uint64_t		gpu_addr;
383d350ecf5Sriastradh 	void			*cpu_ptr;
384d350ecf5Sriastradh 	uint32_t		domain;
385d350ecf5Sriastradh 	uint32_t		align;
386d350ecf5Sriastradh };
387d350ecf5Sriastradh 
388d350ecf5Sriastradh /* sub-allocation buffer */
389d350ecf5Sriastradh struct amdgpu_sa_bo {
390d350ecf5Sriastradh 	struct list_head		olist;
391d350ecf5Sriastradh 	struct list_head		flist;
392d350ecf5Sriastradh 	struct amdgpu_sa_manager	*manager;
393d350ecf5Sriastradh 	unsigned			soffset;
394d350ecf5Sriastradh 	unsigned			eoffset;
395677dec6eSriastradh 	struct dma_fence	        *fence;
396d350ecf5Sriastradh };
397d350ecf5Sriastradh 
398677dec6eSriastradh int amdgpu_fence_slab_init(void);
399677dec6eSriastradh void amdgpu_fence_slab_fini(void);
400d350ecf5Sriastradh 
401d350ecf5Sriastradh /*
402d350ecf5Sriastradh  * IRQS.
403d350ecf5Sriastradh  */
404d350ecf5Sriastradh 
405d350ecf5Sriastradh struct amdgpu_flip_work {
406677dec6eSriastradh 	struct delayed_work		flip_work;
407d350ecf5Sriastradh 	struct work_struct		unpin_work;
408d350ecf5Sriastradh 	struct amdgpu_device		*adev;
409d350ecf5Sriastradh 	int				crtc_id;
410677dec6eSriastradh 	u32				target_vblank;
411d350ecf5Sriastradh 	uint64_t			base;
412d350ecf5Sriastradh 	struct drm_pending_vblank_event *event;
413677dec6eSriastradh 	struct amdgpu_bo		*old_abo;
414677dec6eSriastradh 	struct dma_fence		*excl;
415d350ecf5Sriastradh 	unsigned			shared_count;
416677dec6eSriastradh 	struct dma_fence		**shared;
417677dec6eSriastradh 	struct dma_fence_cb		cb;
418677dec6eSriastradh 	bool				async;
419d350ecf5Sriastradh };
420d350ecf5Sriastradh 
421d350ecf5Sriastradh 
422d350ecf5Sriastradh /*
423d350ecf5Sriastradh  * CP & rings.
424d350ecf5Sriastradh  */
425d350ecf5Sriastradh 
426d350ecf5Sriastradh struct amdgpu_ib {
427d350ecf5Sriastradh 	struct amdgpu_sa_bo		*sa_bo;
428d350ecf5Sriastradh 	uint32_t			length_dw;
429d350ecf5Sriastradh 	uint64_t			gpu_addr;
430d350ecf5Sriastradh 	uint32_t			*ptr;
431d350ecf5Sriastradh 	uint32_t			flags;
432d350ecf5Sriastradh };
433d350ecf5Sriastradh 
434677dec6eSriastradh extern const struct drm_sched_backend_ops amdgpu_sched_ops;
435d350ecf5Sriastradh 
436d350ecf5Sriastradh /*
437d350ecf5Sriastradh  * file private structure
438d350ecf5Sriastradh  */
439d350ecf5Sriastradh 
440d350ecf5Sriastradh struct amdgpu_fpriv {
441d350ecf5Sriastradh 	struct amdgpu_vm	vm;
442677dec6eSriastradh 	struct amdgpu_bo_va	*prt_va;
443677dec6eSriastradh 	struct amdgpu_bo_va	*csa_va;
444d350ecf5Sriastradh 	struct mutex		bo_list_lock;
445d350ecf5Sriastradh 	struct idr		bo_list_handles;
446d350ecf5Sriastradh 	struct amdgpu_ctx_mgr	ctx_mgr;
447d350ecf5Sriastradh };
448d350ecf5Sriastradh 
449677dec6eSriastradh int amdgpu_file_to_fpriv(struct file *filp, struct amdgpu_fpriv **fpriv);
450d350ecf5Sriastradh 
451677dec6eSriastradh int amdgpu_ib_get(struct amdgpu_device *adev, struct amdgpu_vm *vm,
452d350ecf5Sriastradh 		  unsigned size, struct amdgpu_ib *ib);
453677dec6eSriastradh void amdgpu_ib_free(struct amdgpu_device *adev, struct amdgpu_ib *ib,
454677dec6eSriastradh 		    struct dma_fence *f);
455677dec6eSriastradh int amdgpu_ib_schedule(struct amdgpu_ring *ring, unsigned num_ibs,
456677dec6eSriastradh 		       struct amdgpu_ib *ibs, struct amdgpu_job *job,
457677dec6eSriastradh 		       struct dma_fence **f);
458d350ecf5Sriastradh int amdgpu_ib_pool_init(struct amdgpu_device *adev);
459d350ecf5Sriastradh void amdgpu_ib_pool_fini(struct amdgpu_device *adev);
460d350ecf5Sriastradh int amdgpu_ib_ring_tests(struct amdgpu_device *adev);
461d350ecf5Sriastradh 
462d350ecf5Sriastradh /*
463d350ecf5Sriastradh  * CS.
464d350ecf5Sriastradh  */
465d350ecf5Sriastradh struct amdgpu_cs_chunk {
466d350ecf5Sriastradh 	uint32_t		chunk_id;
467d350ecf5Sriastradh 	uint32_t		length_dw;
468677dec6eSriastradh 	void			*kdata;
469677dec6eSriastradh };
470677dec6eSriastradh 
471677dec6eSriastradh struct amdgpu_cs_post_dep {
472677dec6eSriastradh 	struct drm_syncobj *syncobj;
473677dec6eSriastradh 	struct dma_fence_chain *chain;
474677dec6eSriastradh 	u64 point;
475d350ecf5Sriastradh };
476d350ecf5Sriastradh 
477d350ecf5Sriastradh struct amdgpu_cs_parser {
478d350ecf5Sriastradh 	struct amdgpu_device	*adev;
479d350ecf5Sriastradh 	struct drm_file		*filp;
480d350ecf5Sriastradh 	struct amdgpu_ctx	*ctx;
481677dec6eSriastradh 
482d350ecf5Sriastradh 	/* chunks */
483d350ecf5Sriastradh 	unsigned		nchunks;
484d350ecf5Sriastradh 	struct amdgpu_cs_chunk	*chunks;
485d350ecf5Sriastradh 
486677dec6eSriastradh 	/* scheduler job object */
487677dec6eSriastradh 	struct amdgpu_job	*job;
488677dec6eSriastradh 	struct drm_sched_entity	*entity;
489d350ecf5Sriastradh 
490677dec6eSriastradh 	/* buffer objects */
491d350ecf5Sriastradh 	struct ww_acquire_ctx		ticket;
492677dec6eSriastradh 	struct amdgpu_bo_list		*bo_list;
493677dec6eSriastradh 	struct amdgpu_mn		*mn;
494677dec6eSriastradh 	struct amdgpu_bo_list_entry	vm_pd;
495677dec6eSriastradh 	struct list_head		validated;
496677dec6eSriastradh 	struct dma_fence		*fence;
497677dec6eSriastradh 	uint64_t			bytes_moved_threshold;
498677dec6eSriastradh 	uint64_t			bytes_moved_vis_threshold;
499677dec6eSriastradh 	uint64_t			bytes_moved;
500677dec6eSriastradh 	uint64_t			bytes_moved_vis;
501d350ecf5Sriastradh 
502d350ecf5Sriastradh 	/* user fence */
503d350ecf5Sriastradh 	struct amdgpu_bo_list_entry	uf_entry;
504677dec6eSriastradh 
505677dec6eSriastradh 	unsigned			num_post_deps;
506677dec6eSriastradh 	struct amdgpu_cs_post_dep	*post_deps;
507d350ecf5Sriastradh };
508d350ecf5Sriastradh 
amdgpu_get_ib_value(struct amdgpu_cs_parser * p,uint32_t ib_idx,int idx)509677dec6eSriastradh static inline u32 amdgpu_get_ib_value(struct amdgpu_cs_parser *p,
510677dec6eSriastradh 				      uint32_t ib_idx, int idx)
511d350ecf5Sriastradh {
512677dec6eSriastradh 	return p->job->ibs[ib_idx].ptr[idx];
513677dec6eSriastradh }
514677dec6eSriastradh 
amdgpu_set_ib_value(struct amdgpu_cs_parser * p,uint32_t ib_idx,int idx,uint32_t value)515677dec6eSriastradh static inline void amdgpu_set_ib_value(struct amdgpu_cs_parser *p,
516677dec6eSriastradh 				       uint32_t ib_idx, int idx,
517677dec6eSriastradh 				       uint32_t value)
518677dec6eSriastradh {
519677dec6eSriastradh 	p->job->ibs[ib_idx].ptr[idx] = value;
520d350ecf5Sriastradh }
521d350ecf5Sriastradh 
522d350ecf5Sriastradh /*
523d350ecf5Sriastradh  * Writeback
524d350ecf5Sriastradh  */
525677dec6eSriastradh #define AMDGPU_MAX_WB 128	/* Reserve at most 128 WB slots for amdgpu-owned rings. */
526d350ecf5Sriastradh 
527d350ecf5Sriastradh struct amdgpu_wb {
528d350ecf5Sriastradh 	struct amdgpu_bo	*wb_obj;
529d350ecf5Sriastradh 	volatile uint32_t	*wb;
530d350ecf5Sriastradh 	uint64_t		gpu_addr;
531d350ecf5Sriastradh 	u32			num_wb;	/* Number of wb slots actually reserved for amdgpu. */
5320448c161Sriastradh 	unsigned long		used[DIV_ROUND_UP(AMDGPU_MAX_WB, NBBY*sizeof(unsigned long))];
533d350ecf5Sriastradh };
534d350ecf5Sriastradh 
535677dec6eSriastradh int amdgpu_device_wb_get(struct amdgpu_device *adev, u32 *wb);
536677dec6eSriastradh void amdgpu_device_wb_free(struct amdgpu_device *adev, u32 wb);
537d350ecf5Sriastradh 
538d350ecf5Sriastradh /*
539d350ecf5Sriastradh  * Benchmarking
540d350ecf5Sriastradh  */
541d350ecf5Sriastradh void amdgpu_benchmark(struct amdgpu_device *adev, int test_number);
542d350ecf5Sriastradh 
543d350ecf5Sriastradh 
544d350ecf5Sriastradh /*
545d350ecf5Sriastradh  * Testing
546d350ecf5Sriastradh  */
547d350ecf5Sriastradh void amdgpu_test_moves(struct amdgpu_device *adev);
548d350ecf5Sriastradh 
549d350ecf5Sriastradh /*
550d350ecf5Sriastradh  * ASIC specific register table accessible by UMD
551d350ecf5Sriastradh  */
552d350ecf5Sriastradh struct amdgpu_allowed_register_entry {
553d350ecf5Sriastradh 	uint32_t reg_offset;
554d350ecf5Sriastradh 	bool grbm_indexed;
555d350ecf5Sriastradh };
556d350ecf5Sriastradh 
557677dec6eSriastradh enum amd_reset_method {
558677dec6eSriastradh 	AMD_RESET_METHOD_LEGACY = 0,
559677dec6eSriastradh 	AMD_RESET_METHOD_MODE0,
560677dec6eSriastradh 	AMD_RESET_METHOD_MODE1,
561677dec6eSriastradh 	AMD_RESET_METHOD_MODE2,
562677dec6eSriastradh 	AMD_RESET_METHOD_BACO
563d350ecf5Sriastradh };
564d350ecf5Sriastradh 
565d350ecf5Sriastradh /*
566d350ecf5Sriastradh  * ASIC specific functions.
567d350ecf5Sriastradh  */
568d350ecf5Sriastradh struct amdgpu_asic_funcs {
569d350ecf5Sriastradh 	bool (*read_disabled_bios)(struct amdgpu_device *adev);
570677dec6eSriastradh 	bool (*read_bios_from_rom)(struct amdgpu_device *adev,
571677dec6eSriastradh 				   u8 *bios, u32 length_bytes);
572d350ecf5Sriastradh 	int (*read_register)(struct amdgpu_device *adev, u32 se_num,
573d350ecf5Sriastradh 			     u32 sh_num, u32 reg_offset, u32 *value);
574d350ecf5Sriastradh 	void (*set_vga_state)(struct amdgpu_device *adev, bool state);
575d350ecf5Sriastradh 	int (*reset)(struct amdgpu_device *adev);
576677dec6eSriastradh 	enum amd_reset_method (*reset_method)(struct amdgpu_device *adev);
577d350ecf5Sriastradh 	/* get the reference clock */
578d350ecf5Sriastradh 	u32 (*get_xclk)(struct amdgpu_device *adev);
579d350ecf5Sriastradh 	/* MM block clocks */
580d350ecf5Sriastradh 	int (*set_uvd_clocks)(struct amdgpu_device *adev, u32 vclk, u32 dclk);
581d350ecf5Sriastradh 	int (*set_vce_clocks)(struct amdgpu_device *adev, u32 evclk, u32 ecclk);
582677dec6eSriastradh 	/* static power management */
583677dec6eSriastradh 	int (*get_pcie_lanes)(struct amdgpu_device *adev);
584677dec6eSriastradh 	void (*set_pcie_lanes)(struct amdgpu_device *adev, int lanes);
585677dec6eSriastradh 	/* get config memsize register */
586677dec6eSriastradh 	u32 (*get_config_memsize)(struct amdgpu_device *adev);
587677dec6eSriastradh 	/* flush hdp write queue */
588677dec6eSriastradh 	void (*flush_hdp)(struct amdgpu_device *adev, struct amdgpu_ring *ring);
589677dec6eSriastradh 	/* invalidate hdp read cache */
590677dec6eSriastradh 	void (*invalidate_hdp)(struct amdgpu_device *adev,
591677dec6eSriastradh 			       struct amdgpu_ring *ring);
592677dec6eSriastradh 	/* check if the asic needs a full reset of if soft reset will work */
593677dec6eSriastradh 	bool (*need_full_reset)(struct amdgpu_device *adev);
594677dec6eSriastradh 	/* initialize doorbell layout for specific asic*/
595677dec6eSriastradh 	void (*init_doorbell_index)(struct amdgpu_device *adev);
596677dec6eSriastradh 	/* PCIe bandwidth usage */
597677dec6eSriastradh 	void (*get_pcie_usage)(struct amdgpu_device *adev, uint64_t *count0,
598677dec6eSriastradh 			       uint64_t *count1);
599677dec6eSriastradh 	/* do we need to reset the asic at init time (e.g., kexec) */
600677dec6eSriastradh 	bool (*need_reset_on_init)(struct amdgpu_device *adev);
601677dec6eSriastradh 	/* PCIe replay counter */
602677dec6eSriastradh 	uint64_t (*get_pcie_replay_count)(struct amdgpu_device *adev);
603677dec6eSriastradh 	/* device supports BACO */
604677dec6eSriastradh 	bool (*supports_baco)(struct amdgpu_device *adev);
605d350ecf5Sriastradh };
606d350ecf5Sriastradh 
607d350ecf5Sriastradh /*
608d350ecf5Sriastradh  * IOCTL.
609d350ecf5Sriastradh  */
610d350ecf5Sriastradh int amdgpu_bo_list_ioctl(struct drm_device *dev, void *data,
611d350ecf5Sriastradh 				struct drm_file *filp);
612d350ecf5Sriastradh 
613d350ecf5Sriastradh int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
614677dec6eSriastradh int amdgpu_cs_fence_to_handle_ioctl(struct drm_device *dev, void *data,
615677dec6eSriastradh 				    struct drm_file *filp);
616d350ecf5Sriastradh int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
617677dec6eSriastradh int amdgpu_cs_wait_fences_ioctl(struct drm_device *dev, void *data,
618d350ecf5Sriastradh 				struct drm_file *filp);
619d350ecf5Sriastradh 
620d350ecf5Sriastradh /* VRAM scratch page for HDP bug, default vram page */
621d350ecf5Sriastradh struct amdgpu_vram_scratch {
622d350ecf5Sriastradh 	struct amdgpu_bo		*robj;
623d350ecf5Sriastradh 	volatile uint32_t		*ptr;
624d350ecf5Sriastradh 	u64				gpu_addr;
625d350ecf5Sriastradh };
626d350ecf5Sriastradh 
627d350ecf5Sriastradh /*
628d350ecf5Sriastradh  * ACPI
629d350ecf5Sriastradh  */
630d350ecf5Sriastradh struct amdgpu_atcs_functions {
631d350ecf5Sriastradh 	bool get_ext_state;
632d350ecf5Sriastradh 	bool pcie_perf_req;
633d350ecf5Sriastradh 	bool pcie_dev_rdy;
634d350ecf5Sriastradh 	bool pcie_bus_width;
635d350ecf5Sriastradh };
636d350ecf5Sriastradh 
637d350ecf5Sriastradh struct amdgpu_atcs {
638d350ecf5Sriastradh 	struct amdgpu_atcs_functions functions;
639d350ecf5Sriastradh };
640d350ecf5Sriastradh 
641d350ecf5Sriastradh /*
642677dec6eSriastradh  * Firmware VRAM reservation
643677dec6eSriastradh  */
644677dec6eSriastradh struct amdgpu_fw_vram_usage {
645677dec6eSriastradh 	u64 start_offset;
646677dec6eSriastradh 	u64 size;
647677dec6eSriastradh 	struct amdgpu_bo *reserved_bo;
648677dec6eSriastradh 	void *va;
649677dec6eSriastradh 
650677dec6eSriastradh 	/* GDDR6 training support flag.
651677dec6eSriastradh 	*/
652677dec6eSriastradh 	bool mem_train_support;
653677dec6eSriastradh };
654677dec6eSriastradh 
655677dec6eSriastradh /*
656d350ecf5Sriastradh  * CGS
657d350ecf5Sriastradh  */
658677dec6eSriastradh struct cgs_device *amdgpu_cgs_create_device(struct amdgpu_device *adev);
659677dec6eSriastradh void amdgpu_cgs_destroy_device(struct cgs_device *cgs_device);
660d350ecf5Sriastradh 
661d350ecf5Sriastradh /*
662d350ecf5Sriastradh  * Core structure, functions and helpers.
663d350ecf5Sriastradh  */
664d350ecf5Sriastradh typedef uint32_t (*amdgpu_rreg_t)(struct amdgpu_device*, uint32_t);
665d350ecf5Sriastradh typedef void (*amdgpu_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
666d350ecf5Sriastradh 
667677dec6eSriastradh typedef uint64_t (*amdgpu_rreg64_t)(struct amdgpu_device*, uint32_t);
668677dec6eSriastradh typedef void (*amdgpu_wreg64_t)(struct amdgpu_device*, uint32_t, uint64_t);
669677dec6eSriastradh 
670d350ecf5Sriastradh typedef uint32_t (*amdgpu_block_rreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
671d350ecf5Sriastradh typedef void (*amdgpu_block_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t, uint32_t);
672d350ecf5Sriastradh 
673677dec6eSriastradh struct amdgpu_mmio_remap {
674677dec6eSriastradh 	u32 reg_offset;
675677dec6eSriastradh 	resource_size_t bus_addr;
676d350ecf5Sriastradh };
677d350ecf5Sriastradh 
678677dec6eSriastradh /* Define the HW IP blocks will be used in driver , add more if necessary */
679677dec6eSriastradh enum amd_hw_ip_block_type {
680677dec6eSriastradh 	GC_HWIP = 1,
681677dec6eSriastradh 	HDP_HWIP,
682677dec6eSriastradh 	SDMA0_HWIP,
683677dec6eSriastradh 	SDMA1_HWIP,
684677dec6eSriastradh 	SDMA2_HWIP,
685677dec6eSriastradh 	SDMA3_HWIP,
686677dec6eSriastradh 	SDMA4_HWIP,
687677dec6eSriastradh 	SDMA5_HWIP,
688677dec6eSriastradh 	SDMA6_HWIP,
689677dec6eSriastradh 	SDMA7_HWIP,
690677dec6eSriastradh 	MMHUB_HWIP,
691677dec6eSriastradh 	ATHUB_HWIP,
692677dec6eSriastradh 	NBIO_HWIP,
693677dec6eSriastradh 	MP0_HWIP,
694677dec6eSriastradh 	MP1_HWIP,
695677dec6eSriastradh 	UVD_HWIP,
696677dec6eSriastradh 	VCN_HWIP = UVD_HWIP,
697677dec6eSriastradh 	JPEG_HWIP = VCN_HWIP,
698677dec6eSriastradh 	VCE_HWIP,
699677dec6eSriastradh 	DF_HWIP,
700677dec6eSriastradh 	DCE_HWIP,
701677dec6eSriastradh 	OSSSYS_HWIP,
702677dec6eSriastradh 	SMUIO_HWIP,
703677dec6eSriastradh 	PWR_HWIP,
704677dec6eSriastradh 	NBIF_HWIP,
705677dec6eSriastradh 	THM_HWIP,
706677dec6eSriastradh 	CLK_HWIP,
707677dec6eSriastradh 	UMC_HWIP,
708677dec6eSriastradh 	RSMU_HWIP,
709677dec6eSriastradh 	MAX_HWIP
710677dec6eSriastradh };
711677dec6eSriastradh 
712677dec6eSriastradh #define HWIP_MAX_INSTANCE	8
713677dec6eSriastradh 
714677dec6eSriastradh struct amd_powerplay {
715677dec6eSriastradh 	void *pp_handle;
716677dec6eSriastradh 	const struct amd_pm_funcs *pp_funcs;
717677dec6eSriastradh };
718677dec6eSriastradh 
719677dec6eSriastradh #define AMDGPU_RESET_MAGIC_NUM 64
720677dec6eSriastradh #define AMDGPU_MAX_DF_PERFMONS 4
721d350ecf5Sriastradh struct amdgpu_device {
722d350ecf5Sriastradh 	struct device			*dev;
723d350ecf5Sriastradh 	struct drm_device		*ddev;
724d350ecf5Sriastradh 	struct pci_dev			*pdev;
725d350ecf5Sriastradh 
726677dec6eSriastradh #ifdef CONFIG_DRM_AMD_ACP
727677dec6eSriastradh 	struct amdgpu_acp		acp;
728677dec6eSriastradh #endif
729677dec6eSriastradh 
730d350ecf5Sriastradh 	/* ASIC */
731d350ecf5Sriastradh 	enum amd_asic_type		asic_type;
732d350ecf5Sriastradh 	uint32_t			family;
733d350ecf5Sriastradh 	uint32_t			rev_id;
734d350ecf5Sriastradh 	uint32_t			external_rev_id;
735d350ecf5Sriastradh 	unsigned long			flags;
736d350ecf5Sriastradh 	int				usec_timeout;
737d350ecf5Sriastradh 	const struct amdgpu_asic_funcs	*asic_funcs;
738d350ecf5Sriastradh 	bool				shutdown;
739677dec6eSriastradh 	bool				need_swiotlb;
740d350ecf5Sriastradh 	bool				accel_working;
741d350ecf5Sriastradh 	struct notifier_block		acpi_nb;
742d350ecf5Sriastradh 	struct amdgpu_i2c_chan		*i2c_bus[AMDGPU_MAX_I2C_BUS];
743d350ecf5Sriastradh 	struct amdgpu_debugfs		debugfs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
744d350ecf5Sriastradh 	unsigned			debugfs_count;
745d350ecf5Sriastradh #if defined(CONFIG_DEBUG_FS)
746677dec6eSriastradh 	struct dentry                   *debugfs_preempt;
747677dec6eSriastradh 	struct dentry			*debugfs_regs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
748d350ecf5Sriastradh #endif
749677dec6eSriastradh 	struct amdgpu_atif		*atif;
750d350ecf5Sriastradh 	struct amdgpu_atcs		atcs;
751d350ecf5Sriastradh 	struct mutex			srbm_mutex;
752d350ecf5Sriastradh 	/* GRBM index mutex. Protects concurrent access to GRBM index */
753d350ecf5Sriastradh 	struct mutex                    grbm_idx_mutex;
754d350ecf5Sriastradh 	struct dev_pm_domain		vga_pm_domain;
755d350ecf5Sriastradh 	bool				have_disp_power_ref;
756677dec6eSriastradh 	bool                            have_atomics_support;
757d350ecf5Sriastradh 
758d350ecf5Sriastradh 	/* BIOS */
759677dec6eSriastradh 	bool				is_atom_fw;
760d350ecf5Sriastradh 	uint8_t				*bios;
761677dec6eSriastradh 	uint32_t			bios_size;
762677dec6eSriastradh 	struct amdgpu_bo		*stolen_vga_memory;
763677dec6eSriastradh 	struct amdgpu_bo		*discovery_memory;
764677dec6eSriastradh 	uint32_t			bios_scratch_reg_offset;
765d350ecf5Sriastradh 	uint32_t			bios_scratch[AMDGPU_BIOS_NUM_SCRATCH];
766d350ecf5Sriastradh 
767d350ecf5Sriastradh 	/* Register/doorbell mmio */
7680448c161Sriastradh #ifdef __NetBSD__
7690448c161Sriastradh 	bus_space_tag_t			rmmiot;
7700448c161Sriastradh 	bus_space_handle_t		rmmioh;
7710448c161Sriastradh 	bus_addr_t			rmmio_base;
7720448c161Sriastradh 	bus_size_t			rmmio_size;
7730448c161Sriastradh #else
774d350ecf5Sriastradh 	resource_size_t			rmmio_base;
775d350ecf5Sriastradh 	resource_size_t			rmmio_size;
776d350ecf5Sriastradh 	void __iomem			*rmmio;
7770448c161Sriastradh #endif
778d350ecf5Sriastradh 	/* protects concurrent MM_INDEX/DATA based register access */
779d350ecf5Sriastradh 	spinlock_t mmio_idx_lock;
780677dec6eSriastradh 	struct amdgpu_mmio_remap        rmmio_remap;
781d350ecf5Sriastradh 	/* protects concurrent SMC based register access */
782d350ecf5Sriastradh 	spinlock_t smc_idx_lock;
783d350ecf5Sriastradh 	amdgpu_rreg_t			smc_rreg;
784d350ecf5Sriastradh 	amdgpu_wreg_t			smc_wreg;
785d350ecf5Sriastradh 	/* protects concurrent PCIE register access */
786d350ecf5Sriastradh 	spinlock_t pcie_idx_lock;
787d350ecf5Sriastradh 	amdgpu_rreg_t			pcie_rreg;
788d350ecf5Sriastradh 	amdgpu_wreg_t			pcie_wreg;
789677dec6eSriastradh 	amdgpu_rreg_t			pciep_rreg;
790677dec6eSriastradh 	amdgpu_wreg_t			pciep_wreg;
791677dec6eSriastradh 	amdgpu_rreg64_t			pcie_rreg64;
792677dec6eSriastradh 	amdgpu_wreg64_t			pcie_wreg64;
793d350ecf5Sriastradh 	/* protects concurrent UVD register access */
794d350ecf5Sriastradh 	spinlock_t uvd_ctx_idx_lock;
795d350ecf5Sriastradh 	amdgpu_rreg_t			uvd_ctx_rreg;
796d350ecf5Sriastradh 	amdgpu_wreg_t			uvd_ctx_wreg;
797d350ecf5Sriastradh 	/* protects concurrent DIDT register access */
798d350ecf5Sriastradh 	spinlock_t didt_idx_lock;
799d350ecf5Sriastradh 	amdgpu_rreg_t			didt_rreg;
800d350ecf5Sriastradh 	amdgpu_wreg_t			didt_wreg;
801677dec6eSriastradh 	/* protects concurrent gc_cac register access */
802677dec6eSriastradh 	spinlock_t gc_cac_idx_lock;
803677dec6eSriastradh 	amdgpu_rreg_t			gc_cac_rreg;
804677dec6eSriastradh 	amdgpu_wreg_t			gc_cac_wreg;
805677dec6eSriastradh 	/* protects concurrent se_cac register access */
806677dec6eSriastradh 	spinlock_t se_cac_idx_lock;
807677dec6eSriastradh 	amdgpu_rreg_t			se_cac_rreg;
808677dec6eSriastradh 	amdgpu_wreg_t			se_cac_wreg;
809d350ecf5Sriastradh 	/* protects concurrent ENDPOINT (audio) register access */
810d350ecf5Sriastradh 	spinlock_t audio_endpt_idx_lock;
811d350ecf5Sriastradh 	amdgpu_block_rreg_t		audio_endpt_rreg;
812d350ecf5Sriastradh 	amdgpu_block_wreg_t		audio_endpt_wreg;
8130448c161Sriastradh #ifdef __NetBSD__
8140448c161Sriastradh 	bus_space_tag_t			rio_memt;
8150448c161Sriastradh 	bus_space_handle_t		rio_memh;
8160448c161Sriastradh 	bus_size_t			rio_mem_size;
8170448c161Sriastradh #else
818d350ecf5Sriastradh 	void __iomem                    *rio_mem;
819d350ecf5Sriastradh 	resource_size_t			rio_mem_size;
8200448c161Sriastradh #endif
821d350ecf5Sriastradh 	struct amdgpu_doorbell		doorbell;
822d350ecf5Sriastradh 
823d350ecf5Sriastradh 	/* clock/pll info */
824d350ecf5Sriastradh 	struct amdgpu_clock            clock;
825d350ecf5Sriastradh 
826d350ecf5Sriastradh 	/* MC */
827677dec6eSriastradh 	struct amdgpu_gmc		gmc;
828d350ecf5Sriastradh 	struct amdgpu_gart		gart;
829677dec6eSriastradh #ifdef __NetBSD__
830677dec6eSriastradh 	bus_dma_segment_t		dummy_page_seg;
831677dec6eSriastradh 	bus_dmamap_t			dummy_page_map;
832677dec6eSriastradh #endif
833677dec6eSriastradh 	dma_addr_t			dummy_page_addr;
834d350ecf5Sriastradh 	struct amdgpu_vm_manager	vm_manager;
835677dec6eSriastradh 	struct amdgpu_vmhub             vmhub[AMDGPU_MAX_VMHUBS];
836677dec6eSriastradh 	unsigned			num_vmhubs;
837d350ecf5Sriastradh 
838d350ecf5Sriastradh 	/* memory management */
839d350ecf5Sriastradh 	struct amdgpu_mman		mman;
840d350ecf5Sriastradh 	struct amdgpu_vram_scratch	vram_scratch;
841d350ecf5Sriastradh 	struct amdgpu_wb		wb;
842d350ecf5Sriastradh 	atomic64_t			num_bytes_moved;
843677dec6eSriastradh 	atomic64_t			num_evictions;
844677dec6eSriastradh 	atomic64_t			num_vram_cpu_page_faults;
845d350ecf5Sriastradh 	atomic_t			gpu_reset_counter;
846677dec6eSriastradh 	atomic_t			vram_lost_counter;
847677dec6eSriastradh 
848677dec6eSriastradh 	/* data for buffer migration throttling */
849677dec6eSriastradh 	struct {
850677dec6eSriastradh 		spinlock_t		lock;
851677dec6eSriastradh 		s64			last_update_us;
852677dec6eSriastradh 		s64			accum_us; /* accumulated microseconds */
853677dec6eSriastradh 		s64			accum_us_vis; /* for visible VRAM */
854677dec6eSriastradh 		u32			log2_max_MBps;
855677dec6eSriastradh 	} mm_stats;
856d350ecf5Sriastradh 
857d350ecf5Sriastradh 	/* display */
858677dec6eSriastradh 	bool				enable_virtual_display;
859d350ecf5Sriastradh 	struct amdgpu_mode_info		mode_info;
860677dec6eSriastradh 	/* For pre-DCE11. DCE11 and later are in "struct amdgpu_device->dm" */
861d350ecf5Sriastradh 	struct work_struct		hotplug_work;
862d350ecf5Sriastradh 	struct amdgpu_irq_src		crtc_irq;
863677dec6eSriastradh 	struct amdgpu_irq_src		vupdate_irq;
864d350ecf5Sriastradh 	struct amdgpu_irq_src		pageflip_irq;
865d350ecf5Sriastradh 	struct amdgpu_irq_src		hpd_irq;
866d350ecf5Sriastradh 
867d350ecf5Sriastradh 	/* rings */
868677dec6eSriastradh 	u64				fence_context;
869d350ecf5Sriastradh 	unsigned			num_rings;
870d350ecf5Sriastradh 	struct amdgpu_ring		*rings[AMDGPU_MAX_RINGS];
871d350ecf5Sriastradh 	bool				ib_pool_ready;
872d350ecf5Sriastradh 	struct amdgpu_sa_manager	ring_tmp_bo;
873d350ecf5Sriastradh 
874d350ecf5Sriastradh 	/* interrupts */
875d350ecf5Sriastradh 	struct amdgpu_irq		irq;
876d350ecf5Sriastradh 
877677dec6eSriastradh 	/* powerplay */
878677dec6eSriastradh 	struct amd_powerplay		powerplay;
879677dec6eSriastradh 	bool				pp_force_state_enabled;
880677dec6eSriastradh 
881677dec6eSriastradh 	/* smu */
882677dec6eSriastradh 	struct smu_context		smu;
883677dec6eSriastradh 
884d350ecf5Sriastradh 	/* dpm */
885d350ecf5Sriastradh 	struct amdgpu_pm		pm;
886d350ecf5Sriastradh 	u32				cg_flags;
887d350ecf5Sriastradh 	u32				pg_flags;
888d350ecf5Sriastradh 
889677dec6eSriastradh 	/* nbio */
890677dec6eSriastradh 	struct amdgpu_nbio		nbio;
891677dec6eSriastradh 
892677dec6eSriastradh 	/* mmhub */
893677dec6eSriastradh 	struct amdgpu_mmhub		mmhub;
894d350ecf5Sriastradh 
895d350ecf5Sriastradh 	/* gfx */
896d350ecf5Sriastradh 	struct amdgpu_gfx		gfx;
897d350ecf5Sriastradh 
898d350ecf5Sriastradh 	/* sdma */
899d350ecf5Sriastradh 	struct amdgpu_sdma		sdma;
900d350ecf5Sriastradh 
901d350ecf5Sriastradh 	/* uvd */
902d350ecf5Sriastradh 	struct amdgpu_uvd		uvd;
903d350ecf5Sriastradh 
904d350ecf5Sriastradh 	/* vce */
905d350ecf5Sriastradh 	struct amdgpu_vce		vce;
906d350ecf5Sriastradh 
907677dec6eSriastradh 	/* vcn */
908677dec6eSriastradh 	struct amdgpu_vcn		vcn;
909677dec6eSriastradh 
910677dec6eSriastradh 	/* jpeg */
911677dec6eSriastradh 	struct amdgpu_jpeg		jpeg;
912677dec6eSriastradh 
913d350ecf5Sriastradh 	/* firmwares */
914d350ecf5Sriastradh 	struct amdgpu_firmware		firmware;
915d350ecf5Sriastradh 
916677dec6eSriastradh 	/* PSP */
917677dec6eSriastradh 	struct psp_context		psp;
918677dec6eSriastradh 
919d350ecf5Sriastradh 	/* GDS */
920d350ecf5Sriastradh 	struct amdgpu_gds		gds;
921d350ecf5Sriastradh 
922677dec6eSriastradh 	/* KFD */
923677dec6eSriastradh 	struct amdgpu_kfd_dev		kfd;
924677dec6eSriastradh 
925677dec6eSriastradh 	/* UMC */
926677dec6eSriastradh 	struct amdgpu_umc		umc;
927677dec6eSriastradh 
928677dec6eSriastradh 	/* display related functionality */
929677dec6eSriastradh 	struct amdgpu_display_manager dm;
930677dec6eSriastradh 
931677dec6eSriastradh 	/* discovery */
932677dec6eSriastradh 	uint8_t				*discovery;
933677dec6eSriastradh 
934677dec6eSriastradh 	/* mes */
935677dec6eSriastradh 	bool                            enable_mes;
936677dec6eSriastradh 	struct amdgpu_mes               mes;
937677dec6eSriastradh 
938677dec6eSriastradh 	/* df */
939677dec6eSriastradh 	struct amdgpu_df                df;
940677dec6eSriastradh 
941677dec6eSriastradh 	struct amdgpu_ip_block          ip_blocks[AMDGPU_MAX_IP_NUM];
942d350ecf5Sriastradh 	int				num_ip_blocks;
943d350ecf5Sriastradh 	struct mutex	mn_lock;
944d350ecf5Sriastradh 	DECLARE_HASHTABLE(mn_hash, 7);
945d350ecf5Sriastradh 
946d350ecf5Sriastradh 	/* tracking pinned memory */
947677dec6eSriastradh 	atomic64_t vram_pin_size;
948677dec6eSriastradh 	atomic64_t visible_pin_size;
949677dec6eSriastradh 	atomic64_t gart_pin_size;
950d350ecf5Sriastradh 
951677dec6eSriastradh 	/* soc15 register offset based on ip, instance and  segment */
952b45c3ff5Sriastradh 	const uint32_t 		*reg_offset[MAX_HWIP][HWIP_MAX_INSTANCE];
953d350ecf5Sriastradh 
954677dec6eSriastradh 	/* delayed work_func for deferring clockgating during resume */
955677dec6eSriastradh 	struct delayed_work     delayed_init_work;
956677dec6eSriastradh 
957677dec6eSriastradh 	struct amdgpu_virt	virt;
958677dec6eSriastradh 	/* firmware VRAM reservation */
959677dec6eSriastradh 	struct amdgpu_fw_vram_usage fw_vram_usage;
960677dec6eSriastradh 
961677dec6eSriastradh 	/* link all shadow bo */
962677dec6eSriastradh 	struct list_head                shadow_list;
963677dec6eSriastradh 	struct mutex                    shadow_list_lock;
964677dec6eSriastradh 	/* keep an lru list of rings by HW IP */
965677dec6eSriastradh 	struct list_head		ring_lru_list;
966677dec6eSriastradh 	spinlock_t			ring_lru_list_lock;
967677dec6eSriastradh 
968677dec6eSriastradh 	/* record hw reset is performed */
969677dec6eSriastradh 	bool has_hw_reset;
970677dec6eSriastradh 	u8				reset_magic[AMDGPU_RESET_MAGIC_NUM];
971677dec6eSriastradh 
972677dec6eSriastradh 	/* s3/s4 mask */
973677dec6eSriastradh 	bool                            in_suspend;
974677dec6eSriastradh 
975677dec6eSriastradh 	/* record last mm index being written through WREG32*/
976677dec6eSriastradh 	unsigned long last_mm_index;
977677dec6eSriastradh 	bool                            in_gpu_reset;
978677dec6eSriastradh 	enum pp_mp1_state               mp1_state;
979677dec6eSriastradh 	struct mutex  lock_reset;
980677dec6eSriastradh 	struct amdgpu_doorbell_index doorbell_index;
981677dec6eSriastradh 
982677dec6eSriastradh 	struct mutex			notifier_lock;
983677dec6eSriastradh 
984677dec6eSriastradh 	int asic_reset_res;
985677dec6eSriastradh 	struct work_struct		xgmi_reset_work;
986677dec6eSriastradh 
987677dec6eSriastradh 	long				gfx_timeout;
988677dec6eSriastradh 	long				sdma_timeout;
989677dec6eSriastradh 	long				video_timeout;
990677dec6eSriastradh 	long				compute_timeout;
991677dec6eSriastradh 
992677dec6eSriastradh 	uint64_t			unique_id;
993677dec6eSriastradh 	uint64_t	df_perfmon_config_assign_mask[AMDGPU_MAX_DF_PERFMONS];
994677dec6eSriastradh 
995677dec6eSriastradh 	/* device pstate */
996677dec6eSriastradh 	int				pstate;
997677dec6eSriastradh 	/* enable runtime pm on the device */
998677dec6eSriastradh 	bool                            runpm;
999677dec6eSriastradh 
1000677dec6eSriastradh 	bool                            pm_sysfs_en;
1001677dec6eSriastradh 	bool                            ucode_sysfs_en;
1002d350ecf5Sriastradh };
1003d350ecf5Sriastradh 
amdgpu_ttm_adev(struct ttm_bo_device * bdev)1004677dec6eSriastradh static inline struct amdgpu_device *amdgpu_ttm_adev(struct ttm_bo_device *bdev)
1005677dec6eSriastradh {
1006677dec6eSriastradh 	return container_of(bdev, struct amdgpu_device, mman.bdev);
1007677dec6eSriastradh }
1008677dec6eSriastradh 
1009d350ecf5Sriastradh int amdgpu_device_init(struct amdgpu_device *adev,
1010d350ecf5Sriastradh 		       struct drm_device *ddev,
1011d350ecf5Sriastradh 		       struct pci_dev *pdev,
1012d350ecf5Sriastradh 		       uint32_t flags);
1013d350ecf5Sriastradh void amdgpu_device_fini(struct amdgpu_device *adev);
1014d350ecf5Sriastradh int amdgpu_gpu_wait_for_idle(struct amdgpu_device *adev);
1015d350ecf5Sriastradh 
1016677dec6eSriastradh void amdgpu_device_vram_access(struct amdgpu_device *adev, loff_t pos,
1017677dec6eSriastradh 			       uint32_t *buf, size_t size, bool write);
1018d350ecf5Sriastradh uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
1019677dec6eSriastradh 			uint32_t acc_flags);
1020d350ecf5Sriastradh void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
1021677dec6eSriastradh 		    uint32_t acc_flags);
1022677dec6eSriastradh void amdgpu_mm_wreg8(struct amdgpu_device *adev, uint32_t offset, uint8_t value);
1023677dec6eSriastradh uint8_t amdgpu_mm_rreg8(struct amdgpu_device *adev, uint32_t offset);
1024677dec6eSriastradh 
1025d350ecf5Sriastradh u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg);
1026d350ecf5Sriastradh void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v);
1027d350ecf5Sriastradh 
1028677dec6eSriastradh bool amdgpu_device_asic_has_dc_support(enum amd_asic_type asic_type);
1029677dec6eSriastradh bool amdgpu_device_has_dc_support(struct amdgpu_device *adev);
1030d350ecf5Sriastradh 
1031677dec6eSriastradh int emu_soc_asic_init(struct amdgpu_device *adev);
1032d350ecf5Sriastradh 
1033d350ecf5Sriastradh /*
1034d350ecf5Sriastradh  * Registers read & write functions.
1035d350ecf5Sriastradh  */
1036677dec6eSriastradh 
1037677dec6eSriastradh #define AMDGPU_REGS_IDX       (1<<0)
1038677dec6eSriastradh #define AMDGPU_REGS_NO_KIQ    (1<<1)
1039677dec6eSriastradh #define AMDGPU_REGS_KIQ       (1<<2)
1040677dec6eSriastradh 
1041677dec6eSriastradh #define RREG32_NO_KIQ(reg) amdgpu_mm_rreg(adev, (reg), AMDGPU_REGS_NO_KIQ)
1042677dec6eSriastradh #define WREG32_NO_KIQ(reg, v) amdgpu_mm_wreg(adev, (reg), (v), AMDGPU_REGS_NO_KIQ)
1043677dec6eSriastradh 
1044677dec6eSriastradh #define RREG32_KIQ(reg) amdgpu_mm_rreg(adev, (reg), AMDGPU_REGS_KIQ)
1045677dec6eSriastradh #define WREG32_KIQ(reg, v) amdgpu_mm_wreg(adev, (reg), (v), AMDGPU_REGS_KIQ)
1046677dec6eSriastradh 
1047677dec6eSriastradh #define RREG8(reg) amdgpu_mm_rreg8(adev, (reg))
1048677dec6eSriastradh #define WREG8(reg, v) amdgpu_mm_wreg8(adev, (reg), (v))
1049677dec6eSriastradh 
1050677dec6eSriastradh #define RREG32(reg) amdgpu_mm_rreg(adev, (reg), 0)
1051677dec6eSriastradh #define RREG32_IDX(reg) amdgpu_mm_rreg(adev, (reg), AMDGPU_REGS_IDX)
1052677dec6eSriastradh #define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", amdgpu_mm_rreg(adev, (reg), 0))
1053677dec6eSriastradh #define WREG32(reg, v) amdgpu_mm_wreg(adev, (reg), (v), 0)
1054677dec6eSriastradh #define WREG32_IDX(reg, v) amdgpu_mm_wreg(adev, (reg), (v), AMDGPU_REGS_IDX)
1055d350ecf5Sriastradh #define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1056d350ecf5Sriastradh #define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1057d350ecf5Sriastradh #define RREG32_PCIE(reg) adev->pcie_rreg(adev, (reg))
1058d350ecf5Sriastradh #define WREG32_PCIE(reg, v) adev->pcie_wreg(adev, (reg), (v))
1059677dec6eSriastradh #define RREG32_PCIE_PORT(reg) adev->pciep_rreg(adev, (reg))
1060677dec6eSriastradh #define WREG32_PCIE_PORT(reg, v) adev->pciep_wreg(adev, (reg), (v))
1061677dec6eSriastradh #define RREG64_PCIE(reg) adev->pcie_rreg64(adev, (reg))
1062677dec6eSriastradh #define WREG64_PCIE(reg, v) adev->pcie_wreg64(adev, (reg), (v))
1063d350ecf5Sriastradh #define RREG32_SMC(reg) adev->smc_rreg(adev, (reg))
1064d350ecf5Sriastradh #define WREG32_SMC(reg, v) adev->smc_wreg(adev, (reg), (v))
1065d350ecf5Sriastradh #define RREG32_UVD_CTX(reg) adev->uvd_ctx_rreg(adev, (reg))
1066d350ecf5Sriastradh #define WREG32_UVD_CTX(reg, v) adev->uvd_ctx_wreg(adev, (reg), (v))
1067d350ecf5Sriastradh #define RREG32_DIDT(reg) adev->didt_rreg(adev, (reg))
1068d350ecf5Sriastradh #define WREG32_DIDT(reg, v) adev->didt_wreg(adev, (reg), (v))
1069677dec6eSriastradh #define RREG32_GC_CAC(reg) adev->gc_cac_rreg(adev, (reg))
1070677dec6eSriastradh #define WREG32_GC_CAC(reg, v) adev->gc_cac_wreg(adev, (reg), (v))
1071677dec6eSriastradh #define RREG32_SE_CAC(reg) adev->se_cac_rreg(adev, (reg))
1072677dec6eSriastradh #define WREG32_SE_CAC(reg, v) adev->se_cac_wreg(adev, (reg), (v))
1073d350ecf5Sriastradh #define RREG32_AUDIO_ENDPT(block, reg) adev->audio_endpt_rreg(adev, (block), (reg))
1074d350ecf5Sriastradh #define WREG32_AUDIO_ENDPT(block, reg, v) adev->audio_endpt_wreg(adev, (block), (reg), (v))
1075d350ecf5Sriastradh #define WREG32_P(reg, val, mask)				\
1076d350ecf5Sriastradh 	do {							\
1077d350ecf5Sriastradh 		uint32_t tmp_ = RREG32(reg);			\
1078d350ecf5Sriastradh 		tmp_ &= (mask);					\
1079d350ecf5Sriastradh 		tmp_ |= ((val) & ~(mask));			\
1080d350ecf5Sriastradh 		WREG32(reg, tmp_);				\
1081d350ecf5Sriastradh 	} while (0)
1082d350ecf5Sriastradh #define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
1083d350ecf5Sriastradh #define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or))
1084d350ecf5Sriastradh #define WREG32_PLL_P(reg, val, mask)				\
1085d350ecf5Sriastradh 	do {							\
1086d350ecf5Sriastradh 		uint32_t tmp_ = RREG32_PLL(reg);		\
1087d350ecf5Sriastradh 		tmp_ &= (mask);					\
1088d350ecf5Sriastradh 		tmp_ |= ((val) & ~(mask));			\
1089d350ecf5Sriastradh 		WREG32_PLL(reg, tmp_);				\
1090d350ecf5Sriastradh 	} while (0)
1091d350ecf5Sriastradh #define DREG32_SYS(sqf, adev, reg) seq_printf((sqf), #reg " : 0x%08X\n", amdgpu_mm_rreg((adev), (reg), false))
1092d350ecf5Sriastradh #define RREG32_IO(reg) amdgpu_io_rreg(adev, (reg))
1093d350ecf5Sriastradh #define WREG32_IO(reg, v) amdgpu_io_wreg(adev, (reg), (v))
1094d350ecf5Sriastradh 
1095d350ecf5Sriastradh #define REG_FIELD_SHIFT(reg, field) reg##__##field##__SHIFT
1096d350ecf5Sriastradh #define REG_FIELD_MASK(reg, field) reg##__##field##_MASK
1097d350ecf5Sriastradh 
1098d350ecf5Sriastradh #define REG_SET_FIELD(orig_val, reg, field, field_val)			\
1099d350ecf5Sriastradh 	(((orig_val) & ~REG_FIELD_MASK(reg, field)) |			\
1100d350ecf5Sriastradh 	 (REG_FIELD_MASK(reg, field) & ((field_val) << REG_FIELD_SHIFT(reg, field))))
1101d350ecf5Sriastradh 
1102d350ecf5Sriastradh #define REG_GET_FIELD(value, reg, field)				\
1103d350ecf5Sriastradh 	(((value) & REG_FIELD_MASK(reg, field)) >> REG_FIELD_SHIFT(reg, field))
1104d350ecf5Sriastradh 
1105677dec6eSriastradh #define WREG32_FIELD(reg, field, val)	\
1106677dec6eSriastradh 	WREG32(mm##reg, (RREG32(mm##reg) & ~REG_FIELD_MASK(reg, field)) | (val) << REG_FIELD_SHIFT(reg, field))
1107677dec6eSriastradh 
1108677dec6eSriastradh #define WREG32_FIELD_OFFSET(reg, offset, field, val)	\
1109677dec6eSriastradh 	WREG32(mm##reg + offset, (RREG32(mm##reg + offset) & ~REG_FIELD_MASK(reg, field)) | (val) << REG_FIELD_SHIFT(reg, field))
1110677dec6eSriastradh 
1111d350ecf5Sriastradh /*
1112d350ecf5Sriastradh  * BIOS helpers.
1113d350ecf5Sriastradh  */
1114d350ecf5Sriastradh #define RBIOS8(i) (adev->bios[i])
1115d350ecf5Sriastradh #define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
1116d350ecf5Sriastradh #define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
1117d350ecf5Sriastradh 
1118d350ecf5Sriastradh /*
1119d350ecf5Sriastradh  * ASICs macro.
1120d350ecf5Sriastradh  */
1121d350ecf5Sriastradh #define amdgpu_asic_set_vga_state(adev, state) (adev)->asic_funcs->set_vga_state((adev), (state))
1122d350ecf5Sriastradh #define amdgpu_asic_reset(adev) (adev)->asic_funcs->reset((adev))
1123677dec6eSriastradh #define amdgpu_asic_reset_method(adev) (adev)->asic_funcs->reset_method((adev))
1124d350ecf5Sriastradh #define amdgpu_asic_get_xclk(adev) (adev)->asic_funcs->get_xclk((adev))
1125d350ecf5Sriastradh #define amdgpu_asic_set_uvd_clocks(adev, v, d) (adev)->asic_funcs->set_uvd_clocks((adev), (v), (d))
1126d350ecf5Sriastradh #define amdgpu_asic_set_vce_clocks(adev, ev, ec) (adev)->asic_funcs->set_vce_clocks((adev), (ev), (ec))
1127677dec6eSriastradh #define amdgpu_get_pcie_lanes(adev) (adev)->asic_funcs->get_pcie_lanes((adev))
1128677dec6eSriastradh #define amdgpu_set_pcie_lanes(adev, l) (adev)->asic_funcs->set_pcie_lanes((adev), (l))
1129d350ecf5Sriastradh #define amdgpu_asic_get_gpu_clock_counter(adev) (adev)->asic_funcs->get_gpu_clock_counter((adev))
1130d350ecf5Sriastradh #define amdgpu_asic_read_disabled_bios(adev) (adev)->asic_funcs->read_disabled_bios((adev))
1131677dec6eSriastradh #define amdgpu_asic_read_bios_from_rom(adev, b, l) (adev)->asic_funcs->read_bios_from_rom((adev), (b), (l))
1132d350ecf5Sriastradh #define amdgpu_asic_read_register(adev, se, sh, offset, v)((adev)->asic_funcs->read_register((adev), (se), (sh), (offset), (v)))
1133677dec6eSriastradh #define amdgpu_asic_get_config_memsize(adev) (adev)->asic_funcs->get_config_memsize((adev))
1134677dec6eSriastradh #define amdgpu_asic_flush_hdp(adev, r) (adev)->asic_funcs->flush_hdp((adev), (r))
1135677dec6eSriastradh #define amdgpu_asic_invalidate_hdp(adev, r) (adev)->asic_funcs->invalidate_hdp((adev), (r))
1136677dec6eSriastradh #define amdgpu_asic_need_full_reset(adev) (adev)->asic_funcs->need_full_reset((adev))
1137677dec6eSriastradh #define amdgpu_asic_init_doorbell_index(adev) (adev)->asic_funcs->init_doorbell_index((adev))
1138677dec6eSriastradh #define amdgpu_asic_get_pcie_usage(adev, cnt0, cnt1) ((adev)->asic_funcs->get_pcie_usage((adev), (cnt0), (cnt1)))
1139677dec6eSriastradh #define amdgpu_asic_need_reset_on_init(adev) (adev)->asic_funcs->need_reset_on_init((adev))
1140677dec6eSriastradh #define amdgpu_asic_get_pcie_replay_count(adev) ((adev)->asic_funcs->get_pcie_replay_count((adev)))
1141677dec6eSriastradh #define amdgpu_asic_supports_baco(adev) (adev)->asic_funcs->supports_baco((adev))
1142d350ecf5Sriastradh 
1143677dec6eSriastradh #define amdgpu_inc_vram_lost(adev) atomic_inc(&((adev)->vram_lost_counter));
1144d350ecf5Sriastradh 
1145d350ecf5Sriastradh /* Common functions */
1146677dec6eSriastradh bool amdgpu_device_should_recover_gpu(struct amdgpu_device *adev);
1147677dec6eSriastradh int amdgpu_device_gpu_recover(struct amdgpu_device *adev,
1148677dec6eSriastradh 			      struct amdgpu_job* job);
1149677dec6eSriastradh void amdgpu_device_pci_config_reset(struct amdgpu_device *adev);
1150677dec6eSriastradh bool amdgpu_device_need_post(struct amdgpu_device *adev);
1151d350ecf5Sriastradh 
1152677dec6eSriastradh void amdgpu_cs_report_moved_bytes(struct amdgpu_device *adev, u64 num_bytes,
1153677dec6eSriastradh 				  u64 num_vis_bytes);
1154677dec6eSriastradh int amdgpu_device_resize_fb_bar(struct amdgpu_device *adev);
1155677dec6eSriastradh void amdgpu_device_program_register_sequence(struct amdgpu_device *adev,
1156d350ecf5Sriastradh 					     const u32 *registers,
1157d350ecf5Sriastradh 					     const u32 array_size);
11580448c161Sriastradh int amdgpu_ttm_init(struct amdgpu_device *adev);
11590448c161Sriastradh void amdgpu_ttm_fini(struct amdgpu_device *adev);
1160d350ecf5Sriastradh 
1161677dec6eSriastradh bool amdgpu_device_supports_boco(struct drm_device *dev);
1162677dec6eSriastradh bool amdgpu_device_supports_baco(struct drm_device *dev);
1163677dec6eSriastradh bool amdgpu_device_is_peer_accessible(struct amdgpu_device *adev,
1164677dec6eSriastradh 				      struct amdgpu_device *peer_adev);
1165677dec6eSriastradh int amdgpu_device_baco_enter(struct drm_device *dev);
1166677dec6eSriastradh int amdgpu_device_baco_exit(struct drm_device *dev);
1167677dec6eSriastradh 
1168d350ecf5Sriastradh /* atpx handler */
1169d350ecf5Sriastradh #if defined(CONFIG_VGA_SWITCHEROO)
1170d350ecf5Sriastradh void amdgpu_register_atpx_handler(void);
1171d350ecf5Sriastradh void amdgpu_unregister_atpx_handler(void);
1172677dec6eSriastradh bool amdgpu_has_atpx_dgpu_power_cntl(void);
1173677dec6eSriastradh bool amdgpu_is_atpx_hybrid(void);
1174677dec6eSriastradh bool amdgpu_atpx_dgpu_req_power_for_displays(void);
1175677dec6eSriastradh bool amdgpu_has_atpx(void);
1176d350ecf5Sriastradh #else
amdgpu_register_atpx_handler(void)1177d350ecf5Sriastradh static inline void amdgpu_register_atpx_handler(void) {}
amdgpu_unregister_atpx_handler(void)1178d350ecf5Sriastradh static inline void amdgpu_unregister_atpx_handler(void) {}
amdgpu_has_atpx_dgpu_power_cntl(void)1179677dec6eSriastradh static inline bool amdgpu_has_atpx_dgpu_power_cntl(void) { return false; }
amdgpu_is_atpx_hybrid(void)1180677dec6eSriastradh static inline bool amdgpu_is_atpx_hybrid(void) { return false; }
amdgpu_atpx_dgpu_req_power_for_displays(void)1181677dec6eSriastradh static inline bool amdgpu_atpx_dgpu_req_power_for_displays(void) { return false; }
amdgpu_has_atpx(void)1182677dec6eSriastradh static inline bool amdgpu_has_atpx(void) { return false; }
1183677dec6eSriastradh #endif
1184677dec6eSriastradh 
1185677dec6eSriastradh #if defined(CONFIG_VGA_SWITCHEROO) && defined(CONFIG_ACPI)
1186677dec6eSriastradh void *amdgpu_atpx_get_dhandle(void);
1187677dec6eSriastradh #else
amdgpu_atpx_get_dhandle(void)1188677dec6eSriastradh static inline void *amdgpu_atpx_get_dhandle(void) { return NULL; }
1189d350ecf5Sriastradh #endif
1190d350ecf5Sriastradh 
1191d350ecf5Sriastradh /*
1192d350ecf5Sriastradh  * KMS
1193d350ecf5Sriastradh  */
1194d350ecf5Sriastradh extern const struct drm_ioctl_desc amdgpu_ioctls_kms[];
1195677dec6eSriastradh extern const int amdgpu_max_kms_ioctl;
1196d350ecf5Sriastradh 
1197d350ecf5Sriastradh int amdgpu_driver_load_kms(struct drm_device *dev, unsigned long flags);
1198677dec6eSriastradh void amdgpu_driver_unload_kms(struct drm_device *dev);
1199d350ecf5Sriastradh void amdgpu_driver_lastclose_kms(struct drm_device *dev);
1200d350ecf5Sriastradh int amdgpu_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv);
1201d350ecf5Sriastradh void amdgpu_driver_postclose_kms(struct drm_device *dev,
1202d350ecf5Sriastradh 				 struct drm_file *file_priv);
1203677dec6eSriastradh int amdgpu_device_ip_suspend(struct amdgpu_device *adev);
1204677dec6eSriastradh int amdgpu_device_suspend(struct drm_device *dev, bool fbcon);
1205677dec6eSriastradh int amdgpu_device_resume(struct drm_device *dev, bool fbcon);
1206d350ecf5Sriastradh u32 amdgpu_get_vblank_counter_kms(struct drm_device *dev, unsigned int pipe);
1207d350ecf5Sriastradh int amdgpu_enable_vblank_kms(struct drm_device *dev, unsigned int pipe);
1208d350ecf5Sriastradh void amdgpu_disable_vblank_kms(struct drm_device *dev, unsigned int pipe);
1209d350ecf5Sriastradh long amdgpu_kms_compat_ioctl(struct file *filp, unsigned int cmd,
1210d350ecf5Sriastradh 			     unsigned long arg);
1211d350ecf5Sriastradh 
1212d350ecf5Sriastradh /*
1213d350ecf5Sriastradh  * functions used by amdgpu_encoder.c
1214d350ecf5Sriastradh  */
1215d350ecf5Sriastradh struct amdgpu_afmt_acr {
1216d350ecf5Sriastradh 	u32 clock;
1217d350ecf5Sriastradh 
1218d350ecf5Sriastradh 	int n_32khz;
1219d350ecf5Sriastradh 	int cts_32khz;
1220d350ecf5Sriastradh 
1221d350ecf5Sriastradh 	int n_44_1khz;
1222d350ecf5Sriastradh 	int cts_44_1khz;
1223d350ecf5Sriastradh 
1224d350ecf5Sriastradh 	int n_48khz;
1225d350ecf5Sriastradh 	int cts_48khz;
1226d350ecf5Sriastradh 
1227d350ecf5Sriastradh };
1228d350ecf5Sriastradh 
1229d350ecf5Sriastradh struct amdgpu_afmt_acr amdgpu_afmt_acr(uint32_t clock);
1230d350ecf5Sriastradh 
1231d350ecf5Sriastradh /* amdgpu_acpi.c */
1232d350ecf5Sriastradh #if defined(CONFIG_ACPI)
1233d350ecf5Sriastradh int amdgpu_acpi_init(struct amdgpu_device *adev);
1234d350ecf5Sriastradh void amdgpu_acpi_fini(struct amdgpu_device *adev);
1235d350ecf5Sriastradh bool amdgpu_acpi_is_pcie_performance_request_supported(struct amdgpu_device *adev);
1236d350ecf5Sriastradh int amdgpu_acpi_pcie_performance_request(struct amdgpu_device *adev,
1237d350ecf5Sriastradh 						u8 perf_req, bool advertise);
1238d350ecf5Sriastradh int amdgpu_acpi_pcie_notify_device_ready(struct amdgpu_device *adev);
1239677dec6eSriastradh 
1240677dec6eSriastradh void amdgpu_acpi_get_backlight_caps(struct amdgpu_device *adev,
1241677dec6eSriastradh 		struct amdgpu_dm_backlight_caps *caps);
1242d350ecf5Sriastradh #else
amdgpu_acpi_init(struct amdgpu_device * adev)1243d350ecf5Sriastradh static inline int amdgpu_acpi_init(struct amdgpu_device *adev) { return 0; }
amdgpu_acpi_fini(struct amdgpu_device * adev)1244d350ecf5Sriastradh static inline void amdgpu_acpi_fini(struct amdgpu_device *adev) { }
1245d350ecf5Sriastradh #endif
1246d350ecf5Sriastradh 
1247677dec6eSriastradh int amdgpu_cs_find_mapping(struct amdgpu_cs_parser *parser,
1248677dec6eSriastradh 			   uint64_t addr, struct amdgpu_bo **bo,
1249677dec6eSriastradh 			   struct amdgpu_bo_va_mapping **mapping);
1250677dec6eSriastradh 
1251677dec6eSriastradh #if defined(CONFIG_DRM_AMD_DC)
1252677dec6eSriastradh int amdgpu_dm_display_resume(struct amdgpu_device *adev );
1253677dec6eSriastradh #else
amdgpu_dm_display_resume(struct amdgpu_device * adev)1254677dec6eSriastradh static inline int amdgpu_dm_display_resume(struct amdgpu_device *adev) { return 0; }
1255677dec6eSriastradh #endif
1256677dec6eSriastradh 
1257677dec6eSriastradh 
1258677dec6eSriastradh void amdgpu_register_gpu_instance(struct amdgpu_device *adev);
1259677dec6eSriastradh void amdgpu_unregister_gpu_instance(struct amdgpu_device *adev);
1260d350ecf5Sriastradh 
1261d350ecf5Sriastradh #include "amdgpu_object.h"
1262d350ecf5Sriastradh 
1263cc57b4c3Sriastradh #ifdef __NetBSD__	       /* XXX amdgpu sysfs */
1264cc57b4c3Sriastradh #define	AMDGPU_PMU_ATTR(_name, _object) CTASSERT(1)
1265cc57b4c3Sriastradh #else
1266677dec6eSriastradh /* used by df_v3_6.c and amdgpu_pmu.c */
1267677dec6eSriastradh #define AMDGPU_PMU_ATTR(_name, _object)					\
1268677dec6eSriastradh static ssize_t								\
1269677dec6eSriastradh _name##_show(struct device *dev,					\
1270677dec6eSriastradh 			       struct device_attribute *attr,		\
1271677dec6eSriastradh 			       char *page)				\
1272677dec6eSriastradh {									\
1273677dec6eSriastradh 	BUILD_BUG_ON(sizeof(_object) >= PAGE_SIZE - 1);			\
1274677dec6eSriastradh 	return sprintf(page, _object "\n");				\
1275677dec6eSriastradh }									\
1276677dec6eSriastradh 									\
1277677dec6eSriastradh static struct device_attribute pmu_attr_##_name = __ATTR_RO(_name)
1278cc57b4c3Sriastradh #endif
1279677dec6eSriastradh 
1280d350ecf5Sriastradh #endif
1281677dec6eSriastradh 
1282