xref: /netbsd/sys/external/bsd/drm2/dist/drm/i915/gvt/edid.c (revision 677dec6e)
1*677dec6eSriastradh /*	$NetBSD: edid.c,v 1.2 2021/12/18 23:45:31 riastradh Exp $	*/
21571a7a1Sriastradh 
31571a7a1Sriastradh /*
41571a7a1Sriastradh  * Copyright(c) 2011-2016 Intel Corporation. All rights reserved.
51571a7a1Sriastradh  *
61571a7a1Sriastradh  * Permission is hereby granted, free of charge, to any person obtaining a
71571a7a1Sriastradh  * copy of this software and associated documentation files (the "Software"),
81571a7a1Sriastradh  * to deal in the Software without restriction, including without limitation
91571a7a1Sriastradh  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
101571a7a1Sriastradh  * and/or sell copies of the Software, and to permit persons to whom the
111571a7a1Sriastradh  * Software is furnished to do so, subject to the following conditions:
121571a7a1Sriastradh  *
131571a7a1Sriastradh  * The above copyright notice and this permission notice (including the next
141571a7a1Sriastradh  * paragraph) shall be included in all copies or substantial portions of the
151571a7a1Sriastradh  * Software.
161571a7a1Sriastradh  *
171571a7a1Sriastradh  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
181571a7a1Sriastradh  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
191571a7a1Sriastradh  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
201571a7a1Sriastradh  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
211571a7a1Sriastradh  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
221571a7a1Sriastradh  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
231571a7a1Sriastradh  * SOFTWARE.
241571a7a1Sriastradh  *
251571a7a1Sriastradh  * Authors:
261571a7a1Sriastradh  *    Ke Yu
271571a7a1Sriastradh  *    Zhiyuan Lv <zhiyuan.lv@intel.com>
281571a7a1Sriastradh  *
291571a7a1Sriastradh  * Contributors:
301571a7a1Sriastradh  *    Terrence Xu <terrence.xu@intel.com>
311571a7a1Sriastradh  *    Changbin Du <changbin.du@intel.com>
321571a7a1Sriastradh  *    Bing Niu <bing.niu@intel.com>
331571a7a1Sriastradh  *    Zhi Wang <zhi.a.wang@intel.com>
341571a7a1Sriastradh  *
351571a7a1Sriastradh  */
361571a7a1Sriastradh 
371571a7a1Sriastradh #include <sys/cdefs.h>
38*677dec6eSriastradh __KERNEL_RCSID(0, "$NetBSD: edid.c,v 1.2 2021/12/18 23:45:31 riastradh Exp $");
391571a7a1Sriastradh 
401571a7a1Sriastradh #include "i915_drv.h"
411571a7a1Sriastradh #include "gvt.h"
421571a7a1Sriastradh 
431571a7a1Sriastradh #define GMBUS1_TOTAL_BYTES_SHIFT 16
441571a7a1Sriastradh #define GMBUS1_TOTAL_BYTES_MASK 0x1ff
451571a7a1Sriastradh #define gmbus1_total_byte_count(v) (((v) >> \
461571a7a1Sriastradh 	GMBUS1_TOTAL_BYTES_SHIFT) & GMBUS1_TOTAL_BYTES_MASK)
471571a7a1Sriastradh #define gmbus1_slave_addr(v) (((v) & 0xff) >> 1)
481571a7a1Sriastradh #define gmbus1_slave_index(v) (((v) >> 8) & 0xff)
491571a7a1Sriastradh #define gmbus1_bus_cycle(v) (((v) >> 25) & 0x7)
501571a7a1Sriastradh 
511571a7a1Sriastradh /* GMBUS0 bits definitions */
521571a7a1Sriastradh #define _GMBUS_PIN_SEL_MASK     (0x7)
531571a7a1Sriastradh 
edid_get_byte(struct intel_vgpu * vgpu)541571a7a1Sriastradh static unsigned char edid_get_byte(struct intel_vgpu *vgpu)
551571a7a1Sriastradh {
561571a7a1Sriastradh 	struct intel_vgpu_i2c_edid *edid = &vgpu->display.i2c_edid;
571571a7a1Sriastradh 	unsigned char chr = 0;
581571a7a1Sriastradh 
591571a7a1Sriastradh 	if (edid->state == I2C_NOT_SPECIFIED || !edid->slave_selected) {
601571a7a1Sriastradh 		gvt_vgpu_err("Driver tries to read EDID without proper sequence!\n");
611571a7a1Sriastradh 		return 0;
621571a7a1Sriastradh 	}
631571a7a1Sriastradh 	if (edid->current_edid_read >= EDID_SIZE) {
641571a7a1Sriastradh 		gvt_vgpu_err("edid_get_byte() exceeds the size of EDID!\n");
651571a7a1Sriastradh 		return 0;
661571a7a1Sriastradh 	}
671571a7a1Sriastradh 
681571a7a1Sriastradh 	if (!edid->edid_available) {
691571a7a1Sriastradh 		gvt_vgpu_err("Reading EDID but EDID is not available!\n");
701571a7a1Sriastradh 		return 0;
711571a7a1Sriastradh 	}
721571a7a1Sriastradh 
731571a7a1Sriastradh 	if (intel_vgpu_has_monitor_on_port(vgpu, edid->port)) {
741571a7a1Sriastradh 		struct intel_vgpu_edid_data *edid_data =
751571a7a1Sriastradh 			intel_vgpu_port(vgpu, edid->port)->edid;
761571a7a1Sriastradh 
771571a7a1Sriastradh 		chr = edid_data->edid_block[edid->current_edid_read];
781571a7a1Sriastradh 		edid->current_edid_read++;
791571a7a1Sriastradh 	} else {
801571a7a1Sriastradh 		gvt_vgpu_err("No EDID available during the reading?\n");
811571a7a1Sriastradh 	}
821571a7a1Sriastradh 	return chr;
831571a7a1Sriastradh }
841571a7a1Sriastradh 
cnp_get_port_from_gmbus0(u32 gmbus0)851571a7a1Sriastradh static inline int cnp_get_port_from_gmbus0(u32 gmbus0)
861571a7a1Sriastradh {
871571a7a1Sriastradh 	int port_select = gmbus0 & _GMBUS_PIN_SEL_MASK;
881571a7a1Sriastradh 	int port = -EINVAL;
891571a7a1Sriastradh 
901571a7a1Sriastradh 	if (port_select == GMBUS_PIN_1_BXT)
911571a7a1Sriastradh 		port = PORT_B;
921571a7a1Sriastradh 	else if (port_select == GMBUS_PIN_2_BXT)
931571a7a1Sriastradh 		port = PORT_C;
941571a7a1Sriastradh 	else if (port_select == GMBUS_PIN_3_BXT)
951571a7a1Sriastradh 		port = PORT_D;
961571a7a1Sriastradh 	else if (port_select == GMBUS_PIN_4_CNP)
971571a7a1Sriastradh 		port = PORT_E;
981571a7a1Sriastradh 	return port;
991571a7a1Sriastradh }
1001571a7a1Sriastradh 
bxt_get_port_from_gmbus0(u32 gmbus0)1011571a7a1Sriastradh static inline int bxt_get_port_from_gmbus0(u32 gmbus0)
1021571a7a1Sriastradh {
1031571a7a1Sriastradh 	int port_select = gmbus0 & _GMBUS_PIN_SEL_MASK;
1041571a7a1Sriastradh 	int port = -EINVAL;
1051571a7a1Sriastradh 
1061571a7a1Sriastradh 	if (port_select == GMBUS_PIN_1_BXT)
1071571a7a1Sriastradh 		port = PORT_B;
1081571a7a1Sriastradh 	else if (port_select == GMBUS_PIN_2_BXT)
1091571a7a1Sriastradh 		port = PORT_C;
1101571a7a1Sriastradh 	else if (port_select == GMBUS_PIN_3_BXT)
1111571a7a1Sriastradh 		port = PORT_D;
1121571a7a1Sriastradh 	return port;
1131571a7a1Sriastradh }
1141571a7a1Sriastradh 
get_port_from_gmbus0(u32 gmbus0)1151571a7a1Sriastradh static inline int get_port_from_gmbus0(u32 gmbus0)
1161571a7a1Sriastradh {
1171571a7a1Sriastradh 	int port_select = gmbus0 & _GMBUS_PIN_SEL_MASK;
1181571a7a1Sriastradh 	int port = -EINVAL;
1191571a7a1Sriastradh 
1201571a7a1Sriastradh 	if (port_select == GMBUS_PIN_VGADDC)
1211571a7a1Sriastradh 		port = PORT_E;
1221571a7a1Sriastradh 	else if (port_select == GMBUS_PIN_DPC)
1231571a7a1Sriastradh 		port = PORT_C;
1241571a7a1Sriastradh 	else if (port_select == GMBUS_PIN_DPB)
1251571a7a1Sriastradh 		port = PORT_B;
1261571a7a1Sriastradh 	else if (port_select == GMBUS_PIN_DPD)
1271571a7a1Sriastradh 		port = PORT_D;
1281571a7a1Sriastradh 	return port;
1291571a7a1Sriastradh }
1301571a7a1Sriastradh 
reset_gmbus_controller(struct intel_vgpu * vgpu)1311571a7a1Sriastradh static void reset_gmbus_controller(struct intel_vgpu *vgpu)
1321571a7a1Sriastradh {
1331571a7a1Sriastradh 	vgpu_vreg_t(vgpu, PCH_GMBUS2) = GMBUS_HW_RDY;
1341571a7a1Sriastradh 	if (!vgpu->display.i2c_edid.edid_available)
1351571a7a1Sriastradh 		vgpu_vreg_t(vgpu, PCH_GMBUS2) |= GMBUS_SATOER;
1361571a7a1Sriastradh 	vgpu->display.i2c_edid.gmbus.phase = GMBUS_IDLE_PHASE;
1371571a7a1Sriastradh }
1381571a7a1Sriastradh 
1391571a7a1Sriastradh /* GMBUS0 */
gmbus0_mmio_write(struct intel_vgpu * vgpu,unsigned int offset,void * p_data,unsigned int bytes)1401571a7a1Sriastradh static int gmbus0_mmio_write(struct intel_vgpu *vgpu,
1411571a7a1Sriastradh 			unsigned int offset, void *p_data, unsigned int bytes)
1421571a7a1Sriastradh {
1431571a7a1Sriastradh 	struct drm_i915_private *dev_priv = vgpu->gvt->dev_priv;
1441571a7a1Sriastradh 	int port, pin_select;
1451571a7a1Sriastradh 
1461571a7a1Sriastradh 	memcpy(&vgpu_vreg(vgpu, offset), p_data, bytes);
1471571a7a1Sriastradh 
1481571a7a1Sriastradh 	pin_select = vgpu_vreg(vgpu, offset) & _GMBUS_PIN_SEL_MASK;
1491571a7a1Sriastradh 
1501571a7a1Sriastradh 	intel_vgpu_init_i2c_edid(vgpu);
1511571a7a1Sriastradh 
1521571a7a1Sriastradh 	if (pin_select == 0)
1531571a7a1Sriastradh 		return 0;
1541571a7a1Sriastradh 
1551571a7a1Sriastradh 	if (IS_BROXTON(dev_priv))
1561571a7a1Sriastradh 		port = bxt_get_port_from_gmbus0(pin_select);
1571571a7a1Sriastradh 	else if (IS_COFFEELAKE(dev_priv))
1581571a7a1Sriastradh 		port = cnp_get_port_from_gmbus0(pin_select);
1591571a7a1Sriastradh 	else
1601571a7a1Sriastradh 		port = get_port_from_gmbus0(pin_select);
1611571a7a1Sriastradh 	if (WARN_ON(port < 0))
1621571a7a1Sriastradh 		return 0;
1631571a7a1Sriastradh 
1641571a7a1Sriastradh 	vgpu->display.i2c_edid.state = I2C_GMBUS;
1651571a7a1Sriastradh 	vgpu->display.i2c_edid.gmbus.phase = GMBUS_IDLE_PHASE;
1661571a7a1Sriastradh 
1671571a7a1Sriastradh 	vgpu_vreg_t(vgpu, PCH_GMBUS2) &= ~GMBUS_ACTIVE;
1681571a7a1Sriastradh 	vgpu_vreg_t(vgpu, PCH_GMBUS2) |= GMBUS_HW_RDY | GMBUS_HW_WAIT_PHASE;
1691571a7a1Sriastradh 
1701571a7a1Sriastradh 	if (intel_vgpu_has_monitor_on_port(vgpu, port) &&
1711571a7a1Sriastradh 			!intel_vgpu_port_is_dp(vgpu, port)) {
1721571a7a1Sriastradh 		vgpu->display.i2c_edid.port = port;
1731571a7a1Sriastradh 		vgpu->display.i2c_edid.edid_available = true;
1741571a7a1Sriastradh 		vgpu_vreg_t(vgpu, PCH_GMBUS2) &= ~GMBUS_SATOER;
1751571a7a1Sriastradh 	} else
1761571a7a1Sriastradh 		vgpu_vreg_t(vgpu, PCH_GMBUS2) |= GMBUS_SATOER;
1771571a7a1Sriastradh 	return 0;
1781571a7a1Sriastradh }
1791571a7a1Sriastradh 
gmbus1_mmio_write(struct intel_vgpu * vgpu,unsigned int offset,void * p_data,unsigned int bytes)1801571a7a1Sriastradh static int gmbus1_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
1811571a7a1Sriastradh 		void *p_data, unsigned int bytes)
1821571a7a1Sriastradh {
1831571a7a1Sriastradh 	struct intel_vgpu_i2c_edid *i2c_edid = &vgpu->display.i2c_edid;
1841571a7a1Sriastradh 	u32 slave_addr;
1851571a7a1Sriastradh 	u32 wvalue = *(u32 *)p_data;
1861571a7a1Sriastradh 
1871571a7a1Sriastradh 	if (vgpu_vreg(vgpu, offset) & GMBUS_SW_CLR_INT) {
1881571a7a1Sriastradh 		if (!(wvalue & GMBUS_SW_CLR_INT)) {
1891571a7a1Sriastradh 			vgpu_vreg(vgpu, offset) &= ~GMBUS_SW_CLR_INT;
1901571a7a1Sriastradh 			reset_gmbus_controller(vgpu);
1911571a7a1Sriastradh 		}
1921571a7a1Sriastradh 		/*
1931571a7a1Sriastradh 		 * TODO: "This bit is cleared to zero when an event
1941571a7a1Sriastradh 		 * causes the HW_RDY bit transition to occur "
1951571a7a1Sriastradh 		 */
1961571a7a1Sriastradh 	} else {
1971571a7a1Sriastradh 		/*
1981571a7a1Sriastradh 		 * per bspec setting this bit can cause:
1991571a7a1Sriastradh 		 * 1) INT status bit cleared
2001571a7a1Sriastradh 		 * 2) HW_RDY bit asserted
2011571a7a1Sriastradh 		 */
2021571a7a1Sriastradh 		if (wvalue & GMBUS_SW_CLR_INT) {
2031571a7a1Sriastradh 			vgpu_vreg_t(vgpu, PCH_GMBUS2) &= ~GMBUS_INT;
2041571a7a1Sriastradh 			vgpu_vreg_t(vgpu, PCH_GMBUS2) |= GMBUS_HW_RDY;
2051571a7a1Sriastradh 		}
2061571a7a1Sriastradh 
2071571a7a1Sriastradh 		/* For virtualization, we suppose that HW is always ready,
2081571a7a1Sriastradh 		 * so GMBUS_SW_RDY should always be cleared
2091571a7a1Sriastradh 		 */
2101571a7a1Sriastradh 		if (wvalue & GMBUS_SW_RDY)
2111571a7a1Sriastradh 			wvalue &= ~GMBUS_SW_RDY;
2121571a7a1Sriastradh 
2131571a7a1Sriastradh 		i2c_edid->gmbus.total_byte_count =
2141571a7a1Sriastradh 			gmbus1_total_byte_count(wvalue);
2151571a7a1Sriastradh 		slave_addr = gmbus1_slave_addr(wvalue);
2161571a7a1Sriastradh 
2171571a7a1Sriastradh 		/* vgpu gmbus only support EDID */
2181571a7a1Sriastradh 		if (slave_addr == EDID_ADDR) {
2191571a7a1Sriastradh 			i2c_edid->slave_selected = true;
2201571a7a1Sriastradh 		} else if (slave_addr != 0) {
2211571a7a1Sriastradh 			gvt_dbg_dpy(
2221571a7a1Sriastradh 				"vgpu%d: unsupported gmbus slave addr(0x%x)\n"
2231571a7a1Sriastradh 				"	gmbus operations will be ignored.\n",
2241571a7a1Sriastradh 					vgpu->id, slave_addr);
2251571a7a1Sriastradh 		}
2261571a7a1Sriastradh 
2271571a7a1Sriastradh 		if (wvalue & GMBUS_CYCLE_INDEX)
2281571a7a1Sriastradh 			i2c_edid->current_edid_read =
2291571a7a1Sriastradh 				gmbus1_slave_index(wvalue);
2301571a7a1Sriastradh 
2311571a7a1Sriastradh 		i2c_edid->gmbus.cycle_type = gmbus1_bus_cycle(wvalue);
2321571a7a1Sriastradh 		switch (gmbus1_bus_cycle(wvalue)) {
2331571a7a1Sriastradh 		case GMBUS_NOCYCLE:
2341571a7a1Sriastradh 			break;
2351571a7a1Sriastradh 		case GMBUS_STOP:
2361571a7a1Sriastradh 			/* From spec:
2371571a7a1Sriastradh 			 * This can only cause a STOP to be generated
2381571a7a1Sriastradh 			 * if a GMBUS cycle is generated, the GMBUS is
2391571a7a1Sriastradh 			 * currently in a data/wait/idle phase, or it is in a
2401571a7a1Sriastradh 			 * WAIT phase
2411571a7a1Sriastradh 			 */
2421571a7a1Sriastradh 			if (gmbus1_bus_cycle(vgpu_vreg(vgpu, offset))
2431571a7a1Sriastradh 				!= GMBUS_NOCYCLE) {
2441571a7a1Sriastradh 				intel_vgpu_init_i2c_edid(vgpu);
2451571a7a1Sriastradh 				/* After the 'stop' cycle, hw state would become
2461571a7a1Sriastradh 				 * 'stop phase' and then 'idle phase' after a
2471571a7a1Sriastradh 				 * few milliseconds. In emulation, we just set
2481571a7a1Sriastradh 				 * it as 'idle phase' ('stop phase' is not
2491571a7a1Sriastradh 				 * visible in gmbus interface)
2501571a7a1Sriastradh 				 */
2511571a7a1Sriastradh 				i2c_edid->gmbus.phase = GMBUS_IDLE_PHASE;
2521571a7a1Sriastradh 				vgpu_vreg_t(vgpu, PCH_GMBUS2) &= ~GMBUS_ACTIVE;
2531571a7a1Sriastradh 			}
2541571a7a1Sriastradh 			break;
2551571a7a1Sriastradh 		case NIDX_NS_W:
2561571a7a1Sriastradh 		case IDX_NS_W:
2571571a7a1Sriastradh 		case NIDX_STOP:
2581571a7a1Sriastradh 		case IDX_STOP:
2591571a7a1Sriastradh 			/* From hw spec the GMBUS phase
2601571a7a1Sriastradh 			 * transition like this:
2611571a7a1Sriastradh 			 * START (-->INDEX) -->DATA
2621571a7a1Sriastradh 			 */
2631571a7a1Sriastradh 			i2c_edid->gmbus.phase = GMBUS_DATA_PHASE;
2641571a7a1Sriastradh 			vgpu_vreg_t(vgpu, PCH_GMBUS2) |= GMBUS_ACTIVE;
2651571a7a1Sriastradh 			break;
2661571a7a1Sriastradh 		default:
2671571a7a1Sriastradh 			gvt_vgpu_err("Unknown/reserved GMBUS cycle detected!\n");
2681571a7a1Sriastradh 			break;
2691571a7a1Sriastradh 		}
2701571a7a1Sriastradh 		/*
2711571a7a1Sriastradh 		 * From hw spec the WAIT state will be
2721571a7a1Sriastradh 		 * cleared:
2731571a7a1Sriastradh 		 * (1) in a new GMBUS cycle
2741571a7a1Sriastradh 		 * (2) by generating a stop
2751571a7a1Sriastradh 		 */
2761571a7a1Sriastradh 		vgpu_vreg(vgpu, offset) = wvalue;
2771571a7a1Sriastradh 	}
2781571a7a1Sriastradh 	return 0;
2791571a7a1Sriastradh }
2801571a7a1Sriastradh 
gmbus3_mmio_write(struct intel_vgpu * vgpu,unsigned int offset,void * p_data,unsigned int bytes)2811571a7a1Sriastradh static int gmbus3_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
2821571a7a1Sriastradh 	void *p_data, unsigned int bytes)
2831571a7a1Sriastradh {
2841571a7a1Sriastradh 	WARN_ON(1);
2851571a7a1Sriastradh 	return 0;
2861571a7a1Sriastradh }
2871571a7a1Sriastradh 
gmbus3_mmio_read(struct intel_vgpu * vgpu,unsigned int offset,void * p_data,unsigned int bytes)2881571a7a1Sriastradh static int gmbus3_mmio_read(struct intel_vgpu *vgpu, unsigned int offset,
2891571a7a1Sriastradh 		void *p_data, unsigned int bytes)
2901571a7a1Sriastradh {
2911571a7a1Sriastradh 	int i;
2921571a7a1Sriastradh 	unsigned char byte_data;
2931571a7a1Sriastradh 	struct intel_vgpu_i2c_edid *i2c_edid = &vgpu->display.i2c_edid;
2941571a7a1Sriastradh 	int byte_left = i2c_edid->gmbus.total_byte_count -
2951571a7a1Sriastradh 				i2c_edid->current_edid_read;
2961571a7a1Sriastradh 	int byte_count = byte_left;
2971571a7a1Sriastradh 	u32 reg_data = 0;
2981571a7a1Sriastradh 
2991571a7a1Sriastradh 	/* Data can only be recevied if previous settings correct */
3001571a7a1Sriastradh 	if (vgpu_vreg_t(vgpu, PCH_GMBUS1) & GMBUS_SLAVE_READ) {
3011571a7a1Sriastradh 		if (byte_left <= 0) {
3021571a7a1Sriastradh 			memcpy(p_data, &vgpu_vreg(vgpu, offset), bytes);
3031571a7a1Sriastradh 			return 0;
3041571a7a1Sriastradh 		}
3051571a7a1Sriastradh 
3061571a7a1Sriastradh 		if (byte_count > 4)
3071571a7a1Sriastradh 			byte_count = 4;
3081571a7a1Sriastradh 		for (i = 0; i < byte_count; i++) {
3091571a7a1Sriastradh 			byte_data = edid_get_byte(vgpu);
3101571a7a1Sriastradh 			reg_data |= (byte_data << (i << 3));
3111571a7a1Sriastradh 		}
3121571a7a1Sriastradh 
3131571a7a1Sriastradh 		memcpy(&vgpu_vreg(vgpu, offset), &reg_data, byte_count);
3141571a7a1Sriastradh 		memcpy(p_data, &vgpu_vreg(vgpu, offset), bytes);
3151571a7a1Sriastradh 
3161571a7a1Sriastradh 		if (byte_left <= 4) {
3171571a7a1Sriastradh 			switch (i2c_edid->gmbus.cycle_type) {
3181571a7a1Sriastradh 			case NIDX_STOP:
3191571a7a1Sriastradh 			case IDX_STOP:
3201571a7a1Sriastradh 				i2c_edid->gmbus.phase = GMBUS_IDLE_PHASE;
3211571a7a1Sriastradh 				break;
3221571a7a1Sriastradh 			case NIDX_NS_W:
3231571a7a1Sriastradh 			case IDX_NS_W:
3241571a7a1Sriastradh 			default:
3251571a7a1Sriastradh 				i2c_edid->gmbus.phase = GMBUS_WAIT_PHASE;
3261571a7a1Sriastradh 				break;
3271571a7a1Sriastradh 			}
3281571a7a1Sriastradh 			intel_vgpu_init_i2c_edid(vgpu);
3291571a7a1Sriastradh 		}
3301571a7a1Sriastradh 		/*
3311571a7a1Sriastradh 		 * Read GMBUS3 during send operation,
3321571a7a1Sriastradh 		 * return the latest written value
3331571a7a1Sriastradh 		 */
3341571a7a1Sriastradh 	} else {
3351571a7a1Sriastradh 		memcpy(p_data, &vgpu_vreg(vgpu, offset), bytes);
3361571a7a1Sriastradh 		gvt_vgpu_err("warning: gmbus3 read with nothing returned\n");
3371571a7a1Sriastradh 	}
3381571a7a1Sriastradh 	return 0;
3391571a7a1Sriastradh }
3401571a7a1Sriastradh 
gmbus2_mmio_read(struct intel_vgpu * vgpu,unsigned int offset,void * p_data,unsigned int bytes)3411571a7a1Sriastradh static int gmbus2_mmio_read(struct intel_vgpu *vgpu, unsigned int offset,
3421571a7a1Sriastradh 		void *p_data, unsigned int bytes)
3431571a7a1Sriastradh {
3441571a7a1Sriastradh 	u32 value = vgpu_vreg(vgpu, offset);
3451571a7a1Sriastradh 
3461571a7a1Sriastradh 	if (!(vgpu_vreg(vgpu, offset) & GMBUS_INUSE))
3471571a7a1Sriastradh 		vgpu_vreg(vgpu, offset) |= GMBUS_INUSE;
3481571a7a1Sriastradh 	memcpy(p_data, (void *)&value, bytes);
3491571a7a1Sriastradh 	return 0;
3501571a7a1Sriastradh }
3511571a7a1Sriastradh 
gmbus2_mmio_write(struct intel_vgpu * vgpu,unsigned int offset,void * p_data,unsigned int bytes)3521571a7a1Sriastradh static int gmbus2_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
3531571a7a1Sriastradh 		void *p_data, unsigned int bytes)
3541571a7a1Sriastradh {
3551571a7a1Sriastradh 	u32 wvalue = *(u32 *)p_data;
3561571a7a1Sriastradh 
3571571a7a1Sriastradh 	if (wvalue & GMBUS_INUSE)
3581571a7a1Sriastradh 		vgpu_vreg(vgpu, offset) &= ~GMBUS_INUSE;
3591571a7a1Sriastradh 	/* All other bits are read-only */
3601571a7a1Sriastradh 	return 0;
3611571a7a1Sriastradh }
3621571a7a1Sriastradh 
3631571a7a1Sriastradh /**
3641571a7a1Sriastradh  * intel_gvt_i2c_handle_gmbus_read - emulate gmbus register mmio read
3651571a7a1Sriastradh  * @vgpu: a vGPU
3661571a7a1Sriastradh  * @offset: reg offset
3671571a7a1Sriastradh  * @p_data: data return buffer
3681571a7a1Sriastradh  * @bytes: access data length
3691571a7a1Sriastradh  *
3701571a7a1Sriastradh  * This function is used to emulate gmbus register mmio read
3711571a7a1Sriastradh  *
3721571a7a1Sriastradh  * Returns:
3731571a7a1Sriastradh  * Zero on success, negative error code if failed.
3741571a7a1Sriastradh  *
3751571a7a1Sriastradh  */
intel_gvt_i2c_handle_gmbus_read(struct intel_vgpu * vgpu,unsigned int offset,void * p_data,unsigned int bytes)3761571a7a1Sriastradh int intel_gvt_i2c_handle_gmbus_read(struct intel_vgpu *vgpu,
3771571a7a1Sriastradh 	unsigned int offset, void *p_data, unsigned int bytes)
3781571a7a1Sriastradh {
3791571a7a1Sriastradh 	if (WARN_ON(bytes > 8 && (offset & (bytes - 1))))
3801571a7a1Sriastradh 		return -EINVAL;
3811571a7a1Sriastradh 
3821571a7a1Sriastradh 	if (offset == i915_mmio_reg_offset(PCH_GMBUS2))
3831571a7a1Sriastradh 		return gmbus2_mmio_read(vgpu, offset, p_data, bytes);
3841571a7a1Sriastradh 	else if (offset == i915_mmio_reg_offset(PCH_GMBUS3))
3851571a7a1Sriastradh 		return gmbus3_mmio_read(vgpu, offset, p_data, bytes);
3861571a7a1Sriastradh 
3871571a7a1Sriastradh 	memcpy(p_data, &vgpu_vreg(vgpu, offset), bytes);
3881571a7a1Sriastradh 	return 0;
3891571a7a1Sriastradh }
3901571a7a1Sriastradh 
3911571a7a1Sriastradh /**
3921571a7a1Sriastradh  * intel_gvt_i2c_handle_gmbus_write - emulate gmbus register mmio write
3931571a7a1Sriastradh  * @vgpu: a vGPU
3941571a7a1Sriastradh  * @offset: reg offset
3951571a7a1Sriastradh  * @p_data: data return buffer
3961571a7a1Sriastradh  * @bytes: access data length
3971571a7a1Sriastradh  *
3981571a7a1Sriastradh  * This function is used to emulate gmbus register mmio write
3991571a7a1Sriastradh  *
4001571a7a1Sriastradh  * Returns:
4011571a7a1Sriastradh  * Zero on success, negative error code if failed.
4021571a7a1Sriastradh  *
4031571a7a1Sriastradh  */
intel_gvt_i2c_handle_gmbus_write(struct intel_vgpu * vgpu,unsigned int offset,void * p_data,unsigned int bytes)4041571a7a1Sriastradh int intel_gvt_i2c_handle_gmbus_write(struct intel_vgpu *vgpu,
4051571a7a1Sriastradh 		unsigned int offset, void *p_data, unsigned int bytes)
4061571a7a1Sriastradh {
4071571a7a1Sriastradh 	if (WARN_ON(bytes > 8 && (offset & (bytes - 1))))
4081571a7a1Sriastradh 		return -EINVAL;
4091571a7a1Sriastradh 
4101571a7a1Sriastradh 	if (offset == i915_mmio_reg_offset(PCH_GMBUS0))
4111571a7a1Sriastradh 		return gmbus0_mmio_write(vgpu, offset, p_data, bytes);
4121571a7a1Sriastradh 	else if (offset == i915_mmio_reg_offset(PCH_GMBUS1))
4131571a7a1Sriastradh 		return gmbus1_mmio_write(vgpu, offset, p_data, bytes);
4141571a7a1Sriastradh 	else if (offset == i915_mmio_reg_offset(PCH_GMBUS2))
4151571a7a1Sriastradh 		return gmbus2_mmio_write(vgpu, offset, p_data, bytes);
4161571a7a1Sriastradh 	else if (offset == i915_mmio_reg_offset(PCH_GMBUS3))
4171571a7a1Sriastradh 		return gmbus3_mmio_write(vgpu, offset, p_data, bytes);
4181571a7a1Sriastradh 
4191571a7a1Sriastradh 	memcpy(&vgpu_vreg(vgpu, offset), p_data, bytes);
4201571a7a1Sriastradh 	return 0;
4211571a7a1Sriastradh }
4221571a7a1Sriastradh 
4231571a7a1Sriastradh enum {
4241571a7a1Sriastradh 	AUX_CH_CTL = 0,
4251571a7a1Sriastradh 	AUX_CH_DATA1,
4261571a7a1Sriastradh 	AUX_CH_DATA2,
4271571a7a1Sriastradh 	AUX_CH_DATA3,
4281571a7a1Sriastradh 	AUX_CH_DATA4,
4291571a7a1Sriastradh 	AUX_CH_DATA5
4301571a7a1Sriastradh };
4311571a7a1Sriastradh 
get_aux_ch_reg(unsigned int offset)4321571a7a1Sriastradh static inline int get_aux_ch_reg(unsigned int offset)
4331571a7a1Sriastradh {
4341571a7a1Sriastradh 	int reg;
4351571a7a1Sriastradh 
4361571a7a1Sriastradh 	switch (offset & 0xff) {
4371571a7a1Sriastradh 	case 0x10:
4381571a7a1Sriastradh 		reg = AUX_CH_CTL;
4391571a7a1Sriastradh 		break;
4401571a7a1Sriastradh 	case 0x14:
4411571a7a1Sriastradh 		reg = AUX_CH_DATA1;
4421571a7a1Sriastradh 		break;
4431571a7a1Sriastradh 	case 0x18:
4441571a7a1Sriastradh 		reg = AUX_CH_DATA2;
4451571a7a1Sriastradh 		break;
4461571a7a1Sriastradh 	case 0x1c:
4471571a7a1Sriastradh 		reg = AUX_CH_DATA3;
4481571a7a1Sriastradh 		break;
4491571a7a1Sriastradh 	case 0x20:
4501571a7a1Sriastradh 		reg = AUX_CH_DATA4;
4511571a7a1Sriastradh 		break;
4521571a7a1Sriastradh 	case 0x24:
4531571a7a1Sriastradh 		reg = AUX_CH_DATA5;
4541571a7a1Sriastradh 		break;
4551571a7a1Sriastradh 	default:
4561571a7a1Sriastradh 		reg = -1;
4571571a7a1Sriastradh 		break;
4581571a7a1Sriastradh 	}
4591571a7a1Sriastradh 	return reg;
4601571a7a1Sriastradh }
4611571a7a1Sriastradh 
4621571a7a1Sriastradh #define AUX_CTL_MSG_LENGTH(reg) \
4631571a7a1Sriastradh 	((reg & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >> \
4641571a7a1Sriastradh 		DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT)
4651571a7a1Sriastradh 
4661571a7a1Sriastradh /**
4671571a7a1Sriastradh  * intel_gvt_i2c_handle_aux_ch_write - emulate AUX channel register write
4681571a7a1Sriastradh  * @vgpu: a vGPU
4691571a7a1Sriastradh  * @port_idx: port index
4701571a7a1Sriastradh  * @offset: reg offset
4711571a7a1Sriastradh  * @p_data: write ptr
4721571a7a1Sriastradh  *
4731571a7a1Sriastradh  * This function is used to emulate AUX channel register write
4741571a7a1Sriastradh  *
4751571a7a1Sriastradh  */
intel_gvt_i2c_handle_aux_ch_write(struct intel_vgpu * vgpu,int port_idx,unsigned int offset,void * p_data)4761571a7a1Sriastradh void intel_gvt_i2c_handle_aux_ch_write(struct intel_vgpu *vgpu,
4771571a7a1Sriastradh 				int port_idx,
4781571a7a1Sriastradh 				unsigned int offset,
4791571a7a1Sriastradh 				void *p_data)
4801571a7a1Sriastradh {
4811571a7a1Sriastradh 	struct intel_vgpu_i2c_edid *i2c_edid = &vgpu->display.i2c_edid;
4821571a7a1Sriastradh 	int msg_length, ret_msg_size;
4831571a7a1Sriastradh 	int msg, addr, ctrl, op;
4841571a7a1Sriastradh 	u32 value = *(u32 *)p_data;
4851571a7a1Sriastradh 	int aux_data_for_write = 0;
4861571a7a1Sriastradh 	int reg = get_aux_ch_reg(offset);
4871571a7a1Sriastradh 
4881571a7a1Sriastradh 	if (reg != AUX_CH_CTL) {
4891571a7a1Sriastradh 		vgpu_vreg(vgpu, offset) = value;
4901571a7a1Sriastradh 		return;
4911571a7a1Sriastradh 	}
4921571a7a1Sriastradh 
4931571a7a1Sriastradh 	msg_length = AUX_CTL_MSG_LENGTH(value);
4941571a7a1Sriastradh 	// check the msg in DATA register.
4951571a7a1Sriastradh 	msg = vgpu_vreg(vgpu, offset + 4);
4961571a7a1Sriastradh 	addr = (msg >> 8) & 0xffff;
4971571a7a1Sriastradh 	ctrl = (msg >> 24) & 0xff;
4981571a7a1Sriastradh 	op = ctrl >> 4;
4991571a7a1Sriastradh 	if (!(value & DP_AUX_CH_CTL_SEND_BUSY)) {
5001571a7a1Sriastradh 		/* The ctl write to clear some states */
5011571a7a1Sriastradh 		return;
5021571a7a1Sriastradh 	}
5031571a7a1Sriastradh 
5041571a7a1Sriastradh 	/* Always set the wanted value for vms. */
5051571a7a1Sriastradh 	ret_msg_size = (((op & 0x1) == GVT_AUX_I2C_READ) ? 2 : 1);
5061571a7a1Sriastradh 	vgpu_vreg(vgpu, offset) =
5071571a7a1Sriastradh 		DP_AUX_CH_CTL_DONE |
5081571a7a1Sriastradh 		((ret_msg_size << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) &
5091571a7a1Sriastradh 		DP_AUX_CH_CTL_MESSAGE_SIZE_MASK);
5101571a7a1Sriastradh 
5111571a7a1Sriastradh 	if (msg_length == 3) {
5121571a7a1Sriastradh 		if (!(op & GVT_AUX_I2C_MOT)) {
5131571a7a1Sriastradh 			/* stop */
5141571a7a1Sriastradh 			intel_vgpu_init_i2c_edid(vgpu);
5151571a7a1Sriastradh 		} else {
5161571a7a1Sriastradh 			/* start or restart */
5171571a7a1Sriastradh 			i2c_edid->aux_ch.i2c_over_aux_ch = true;
5181571a7a1Sriastradh 			i2c_edid->aux_ch.aux_ch_mot = true;
5191571a7a1Sriastradh 			if (addr == 0) {
5201571a7a1Sriastradh 				/* reset the address */
5211571a7a1Sriastradh 				intel_vgpu_init_i2c_edid(vgpu);
5221571a7a1Sriastradh 			} else if (addr == EDID_ADDR) {
5231571a7a1Sriastradh 				i2c_edid->state = I2C_AUX_CH;
5241571a7a1Sriastradh 				i2c_edid->port = port_idx;
5251571a7a1Sriastradh 				i2c_edid->slave_selected = true;
5261571a7a1Sriastradh 				if (intel_vgpu_has_monitor_on_port(vgpu,
5271571a7a1Sriastradh 					port_idx) &&
5281571a7a1Sriastradh 					intel_vgpu_port_is_dp(vgpu, port_idx))
5291571a7a1Sriastradh 					i2c_edid->edid_available = true;
5301571a7a1Sriastradh 			}
5311571a7a1Sriastradh 		}
5321571a7a1Sriastradh 	} else if ((op & 0x1) == GVT_AUX_I2C_WRITE) {
5331571a7a1Sriastradh 		/* TODO
5341571a7a1Sriastradh 		 * We only support EDID reading from I2C_over_AUX. And
5351571a7a1Sriastradh 		 * we do not expect the index mode to be used. Right now
5361571a7a1Sriastradh 		 * the WRITE operation is ignored. It is good enough to
5371571a7a1Sriastradh 		 * support the gfx driver to do EDID access.
5381571a7a1Sriastradh 		 */
5391571a7a1Sriastradh 	} else {
5401571a7a1Sriastradh 		if (WARN_ON((op & 0x1) != GVT_AUX_I2C_READ))
5411571a7a1Sriastradh 			return;
5421571a7a1Sriastradh 		if (WARN_ON(msg_length != 4))
5431571a7a1Sriastradh 			return;
5441571a7a1Sriastradh 		if (i2c_edid->edid_available && i2c_edid->slave_selected) {
5451571a7a1Sriastradh 			unsigned char val = edid_get_byte(vgpu);
5461571a7a1Sriastradh 
5471571a7a1Sriastradh 			aux_data_for_write = (val << 16);
5481571a7a1Sriastradh 		} else
5491571a7a1Sriastradh 			aux_data_for_write = (0xff << 16);
5501571a7a1Sriastradh 	}
5511571a7a1Sriastradh 	/* write the return value in AUX_CH_DATA reg which includes:
5521571a7a1Sriastradh 	 * ACK of I2C_WRITE
5531571a7a1Sriastradh 	 * returned byte if it is READ
5541571a7a1Sriastradh 	 */
5551571a7a1Sriastradh 	aux_data_for_write |= GVT_AUX_I2C_REPLY_ACK << 24;
5561571a7a1Sriastradh 	vgpu_vreg(vgpu, offset + 4) = aux_data_for_write;
5571571a7a1Sriastradh }
5581571a7a1Sriastradh 
5591571a7a1Sriastradh /**
5601571a7a1Sriastradh  * intel_vgpu_init_i2c_edid - initialize vGPU i2c edid emulation
5611571a7a1Sriastradh  * @vgpu: a vGPU
5621571a7a1Sriastradh  *
5631571a7a1Sriastradh  * This function is used to initialize vGPU i2c edid emulation stuffs
5641571a7a1Sriastradh  *
5651571a7a1Sriastradh  */
intel_vgpu_init_i2c_edid(struct intel_vgpu * vgpu)5661571a7a1Sriastradh void intel_vgpu_init_i2c_edid(struct intel_vgpu *vgpu)
5671571a7a1Sriastradh {
5681571a7a1Sriastradh 	struct intel_vgpu_i2c_edid *edid = &vgpu->display.i2c_edid;
5691571a7a1Sriastradh 
5701571a7a1Sriastradh 	edid->state = I2C_NOT_SPECIFIED;
5711571a7a1Sriastradh 
5721571a7a1Sriastradh 	edid->port = -1;
5731571a7a1Sriastradh 	edid->slave_selected = false;
5741571a7a1Sriastradh 	edid->edid_available = false;
5751571a7a1Sriastradh 	edid->current_edid_read = 0;
5761571a7a1Sriastradh 
5771571a7a1Sriastradh 	memset(&edid->gmbus, 0, sizeof(struct intel_vgpu_i2c_gmbus));
5781571a7a1Sriastradh 
5791571a7a1Sriastradh 	edid->aux_ch.i2c_over_aux_ch = false;
5801571a7a1Sriastradh 	edid->aux_ch.aux_ch_mot = false;
5811571a7a1Sriastradh }
582