1 /* $OpenBSD: intrdefs.h,v 1.9 2011/06/16 19:46:40 kettenis Exp $ */ 2 /* $NetBSD: intrdefs.h,v 1.2 2003/05/04 22:01:56 fvdl Exp $ */ 3 4 #ifndef _AMD64_INTRDEFS_H 5 #define _AMD64_INTRDEFS_H 6 7 /* 8 * Interrupt priority levels. 9 * 10 * There are tty, network and disk drivers that use free() at interrupt 11 * time, so imp > (tty | net | bio). 12 * 13 * Since run queues may be manipulated by both the statclock and tty, 14 * network, and disk drivers, clock > imp. 15 * 16 * IPL_HIGH must block everything that can manipulate a run queue. 17 * 18 * The level numbers are picked to fit into APIC vector priorities. 19 * 20 */ 21 #define IPL_NONE 0x0 /* nothing */ 22 #define IPL_SOFTCLOCK 0x4 /* timeouts */ 23 #define IPL_SOFTNET 0x5 /* protocol stacks */ 24 #define IPL_BIO 0x6 /* block I/O */ 25 #define IPL_NET 0x7 /* network */ 26 #define IPL_SOFTTTY 0x8 /* delayed terminal handling */ 27 #define IPL_TTY 0x9 /* terminal */ 28 #define IPL_VM 0xa /* memory allocation */ 29 #define IPL_AUDIO 0xb /* audio */ 30 #define IPL_CLOCK 0xc /* clock */ 31 #define IPL_SCHED IPL_CLOCK 32 #define IPL_STATCLOCK IPL_CLOCK 33 #define IPL_HIGH 0xd /* everything */ 34 #define IPL_IPI 0xe /* inter-processor interrupts */ 35 #define NIPL 16 36 37 /* Interrupt sharing types. */ 38 #define IST_NONE 0 /* none */ 39 #define IST_PULSE 1 /* pulsed */ 40 #define IST_EDGE 2 /* edge-triggered */ 41 #define IST_LEVEL 3 /* level-triggered */ 42 43 /* 44 * Local APIC masks. Must not conflict with SIR_* above, and must 45 * be >= NUM_LEGACY_IRQs. Note that LIR_IPI must be first. 46 */ 47 #define LIR_IPI 63 48 #define LIR_TIMER 62 49 50 /* Soft interrupt masks. */ 51 #define SIR_CLOCK 61 52 #define SIR_NET 60 53 #define SIR_TTY 59 54 55 56 /* 57 * Maximum # of interrupt sources per CPU. 64 to fit in one word. 58 * ioapics can theoretically produce more, but it's not likely to 59 * happen. For multiple ioapics, things can be routed to different 60 * CPUs. 61 */ 62 #define MAX_INTR_SOURCES 64 63 #define NUM_LEGACY_IRQS 16 64 65 /* 66 * Low and high boundaries between which interrupt gates will 67 * be allocated in the IDT. 68 */ 69 #define IDT_INTR_LOW (0x20 + NUM_LEGACY_IRQS) 70 #define IDT_INTR_HIGH 0xef 71 72 #define X86_IPI_HALT 0x00000001 73 #define X86_IPI_NOP 0x00000002 74 #define X86_IPI_FLUSH_FPU 0x00000004 75 #define X86_IPI_SYNCH_FPU 0x00000008 76 #define X86_IPI_TLB 0x00000010 77 #define X86_IPI_MTRR 0x00000020 78 #define X86_IPI_SETPERF 0x00000040 79 #define X86_IPI_DDB 0x00000080 80 81 #define X86_NIPI 8 82 83 #define X86_IPI_NAMES { "halt IPI", "nop IPI", "FPU flush IPI", \ 84 "FPU synch IPI", "TLB shootdown IPI", \ 85 "MTRR update IPI", "setperf IPI", "ddb IPI" } 86 87 #define IREENT_MAGIC 0x18041969 88 89 #endif /* _AMD64_INTRDEFS_H */ 90