1 /* 2 * Copyright 2014 Advanced Micro Devices, Inc. 3 * Copyright 2008 Red Hat Inc. 4 * Copyright 2009 Jerome Glisse. 5 * 6 * Permission is hereby granted, free of charge, to any person obtaining a 7 * copy of this software and associated documentation files (the "Software"), 8 * to deal in the Software without restriction, including without limitation 9 * the rights to use, copy, modify, merge, publish, distribute, sublicense, 10 * and/or sell copies of the Software, and to permit persons to whom the 11 * Software is furnished to do so, subject to the following conditions: 12 * 13 * The above copyright notice and this permission notice shall be included in 14 * all copies or substantial portions of the Software. 15 * 16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 22 * OTHER DEALINGS IN THE SOFTWARE. 23 * 24 */ 25 26 #include "amdgpu.h" 27 #include "amdgpu_gfx.h" 28 #include "amdgpu_rlc.h" 29 #include "amdgpu_ras.h" 30 31 /* delay 0.1 second to enable gfx off feature */ 32 #define GFX_OFF_DELAY_ENABLE msecs_to_jiffies(100) 33 34 /* 35 * GPU GFX IP block helpers function. 36 */ 37 38 int amdgpu_gfx_mec_queue_to_bit(struct amdgpu_device *adev, int mec, 39 int pipe, int queue) 40 { 41 int bit = 0; 42 43 bit += mec * adev->gfx.mec.num_pipe_per_mec 44 * adev->gfx.mec.num_queue_per_pipe; 45 bit += pipe * adev->gfx.mec.num_queue_per_pipe; 46 bit += queue; 47 48 return bit; 49 } 50 51 void amdgpu_gfx_bit_to_mec_queue(struct amdgpu_device *adev, int bit, 52 int *mec, int *pipe, int *queue) 53 { 54 *queue = bit % adev->gfx.mec.num_queue_per_pipe; 55 *pipe = (bit / adev->gfx.mec.num_queue_per_pipe) 56 % adev->gfx.mec.num_pipe_per_mec; 57 *mec = (bit / adev->gfx.mec.num_queue_per_pipe) 58 / adev->gfx.mec.num_pipe_per_mec; 59 60 } 61 62 bool amdgpu_gfx_is_mec_queue_enabled(struct amdgpu_device *adev, 63 int mec, int pipe, int queue) 64 { 65 return test_bit(amdgpu_gfx_mec_queue_to_bit(adev, mec, pipe, queue), 66 adev->gfx.mec.queue_bitmap); 67 } 68 69 int amdgpu_gfx_me_queue_to_bit(struct amdgpu_device *adev, 70 int me, int pipe, int queue) 71 { 72 int bit = 0; 73 74 bit += me * adev->gfx.me.num_pipe_per_me 75 * adev->gfx.me.num_queue_per_pipe; 76 bit += pipe * adev->gfx.me.num_queue_per_pipe; 77 bit += queue; 78 79 return bit; 80 } 81 82 void amdgpu_gfx_bit_to_me_queue(struct amdgpu_device *adev, int bit, 83 int *me, int *pipe, int *queue) 84 { 85 *queue = bit % adev->gfx.me.num_queue_per_pipe; 86 *pipe = (bit / adev->gfx.me.num_queue_per_pipe) 87 % adev->gfx.me.num_pipe_per_me; 88 *me = (bit / adev->gfx.me.num_queue_per_pipe) 89 / adev->gfx.me.num_pipe_per_me; 90 } 91 92 bool amdgpu_gfx_is_me_queue_enabled(struct amdgpu_device *adev, 93 int me, int pipe, int queue) 94 { 95 return test_bit(amdgpu_gfx_me_queue_to_bit(adev, me, pipe, queue), 96 adev->gfx.me.queue_bitmap); 97 } 98 99 /** 100 * amdgpu_gfx_scratch_get - Allocate a scratch register 101 * 102 * @adev: amdgpu_device pointer 103 * @reg: scratch register mmio offset 104 * 105 * Allocate a CP scratch register for use by the driver (all asics). 106 * Returns 0 on success or -EINVAL on failure. 107 */ 108 int amdgpu_gfx_scratch_get(struct amdgpu_device *adev, uint32_t *reg) 109 { 110 int i; 111 112 i = ffs(adev->gfx.scratch.free_mask); 113 if (i != 0 && i <= adev->gfx.scratch.num_reg) { 114 i--; 115 adev->gfx.scratch.free_mask &= ~(1u << i); 116 *reg = adev->gfx.scratch.reg_base + i; 117 return 0; 118 } 119 return -EINVAL; 120 } 121 122 /** 123 * amdgpu_gfx_scratch_free - Free a scratch register 124 * 125 * @adev: amdgpu_device pointer 126 * @reg: scratch register mmio offset 127 * 128 * Free a CP scratch register allocated for use by the driver (all asics) 129 */ 130 void amdgpu_gfx_scratch_free(struct amdgpu_device *adev, uint32_t reg) 131 { 132 adev->gfx.scratch.free_mask |= 1u << (reg - adev->gfx.scratch.reg_base); 133 } 134 135 /** 136 * amdgpu_gfx_parse_disable_cu - Parse the disable_cu module parameter 137 * 138 * @mask: array in which the per-shader array disable masks will be stored 139 * @max_se: number of SEs 140 * @max_sh: number of SHs 141 * 142 * The bitmask of CUs to be disabled in the shader array determined by se and 143 * sh is stored in mask[se * max_sh + sh]. 144 */ 145 void amdgpu_gfx_parse_disable_cu(unsigned *mask, unsigned max_se, unsigned max_sh) 146 { 147 unsigned se, sh, cu; 148 const char *p; 149 150 memset(mask, 0, sizeof(*mask) * max_se * max_sh); 151 152 if (!amdgpu_disable_cu || !*amdgpu_disable_cu) 153 return; 154 155 #ifdef notyet 156 p = amdgpu_disable_cu; 157 for (;;) { 158 char *next; 159 int ret = sscanf(p, "%u.%u.%u", &se, &sh, &cu); 160 if (ret < 3) { 161 DRM_ERROR("amdgpu: could not parse disable_cu\n"); 162 return; 163 } 164 165 if (se < max_se && sh < max_sh && cu < 16) { 166 DRM_INFO("amdgpu: disabling CU %u.%u.%u\n", se, sh, cu); 167 mask[se * max_sh + sh] |= 1u << cu; 168 } else { 169 DRM_ERROR("amdgpu: disable_cu %u.%u.%u is out of range\n", 170 se, sh, cu); 171 } 172 173 next = strchr(p, ','); 174 if (!next) 175 break; 176 p = next + 1; 177 } 178 #endif 179 } 180 181 static bool amdgpu_gfx_is_multipipe_capable(struct amdgpu_device *adev) 182 { 183 if (amdgpu_compute_multipipe != -1) { 184 DRM_INFO("amdgpu: forcing compute pipe policy %d\n", 185 amdgpu_compute_multipipe); 186 return amdgpu_compute_multipipe == 1; 187 } 188 189 /* FIXME: spreading the queues across pipes causes perf regressions 190 * on POLARIS11 compute workloads */ 191 if (adev->asic_type == CHIP_POLARIS11) 192 return false; 193 194 return adev->gfx.mec.num_mec > 1; 195 } 196 197 bool amdgpu_gfx_is_high_priority_compute_queue(struct amdgpu_device *adev, 198 int queue) 199 { 200 /* Policy: make queue 0 of each pipe as high priority compute queue */ 201 return (queue == 0); 202 203 } 204 205 void amdgpu_gfx_compute_queue_acquire(struct amdgpu_device *adev) 206 { 207 int i, queue, pipe, mec; 208 bool multipipe_policy = amdgpu_gfx_is_multipipe_capable(adev); 209 210 /* policy for amdgpu compute queue ownership */ 211 for (i = 0; i < AMDGPU_MAX_COMPUTE_QUEUES; ++i) { 212 queue = i % adev->gfx.mec.num_queue_per_pipe; 213 pipe = (i / adev->gfx.mec.num_queue_per_pipe) 214 % adev->gfx.mec.num_pipe_per_mec; 215 mec = (i / adev->gfx.mec.num_queue_per_pipe) 216 / adev->gfx.mec.num_pipe_per_mec; 217 218 /* we've run out of HW */ 219 if (mec >= adev->gfx.mec.num_mec) 220 break; 221 222 if (multipipe_policy) { 223 /* policy: amdgpu owns the first two queues of the first MEC */ 224 if (mec == 0 && queue < 2) 225 set_bit(i, adev->gfx.mec.queue_bitmap); 226 } else { 227 /* policy: amdgpu owns all queues in the first pipe */ 228 if (mec == 0 && pipe == 0) 229 set_bit(i, adev->gfx.mec.queue_bitmap); 230 } 231 } 232 233 /* update the number of active compute rings */ 234 adev->gfx.num_compute_rings = 235 bitmap_weight(adev->gfx.mec.queue_bitmap, AMDGPU_MAX_COMPUTE_QUEUES); 236 237 /* If you hit this case and edited the policy, you probably just 238 * need to increase AMDGPU_MAX_COMPUTE_RINGS */ 239 if (WARN_ON(adev->gfx.num_compute_rings > AMDGPU_MAX_COMPUTE_RINGS)) 240 adev->gfx.num_compute_rings = AMDGPU_MAX_COMPUTE_RINGS; 241 } 242 243 void amdgpu_gfx_graphics_queue_acquire(struct amdgpu_device *adev) 244 { 245 int i, queue, me; 246 247 for (i = 0; i < AMDGPU_MAX_GFX_QUEUES; ++i) { 248 queue = i % adev->gfx.me.num_queue_per_pipe; 249 me = (i / adev->gfx.me.num_queue_per_pipe) 250 / adev->gfx.me.num_pipe_per_me; 251 252 if (me >= adev->gfx.me.num_me) 253 break; 254 /* policy: amdgpu owns the first queue per pipe at this stage 255 * will extend to mulitple queues per pipe later */ 256 if (me == 0 && queue < 1) 257 set_bit(i, adev->gfx.me.queue_bitmap); 258 } 259 260 /* update the number of active graphics rings */ 261 adev->gfx.num_gfx_rings = 262 bitmap_weight(adev->gfx.me.queue_bitmap, AMDGPU_MAX_GFX_QUEUES); 263 } 264 265 static int amdgpu_gfx_kiq_acquire(struct amdgpu_device *adev, 266 struct amdgpu_ring *ring) 267 { 268 int queue_bit; 269 int mec, pipe, queue; 270 271 queue_bit = adev->gfx.mec.num_mec 272 * adev->gfx.mec.num_pipe_per_mec 273 * adev->gfx.mec.num_queue_per_pipe; 274 275 while (queue_bit-- >= 0) { 276 if (test_bit(queue_bit, adev->gfx.mec.queue_bitmap)) 277 continue; 278 279 amdgpu_gfx_bit_to_mec_queue(adev, queue_bit, &mec, &pipe, &queue); 280 281 /* 282 * 1. Using pipes 2/3 from MEC 2 seems cause problems. 283 * 2. It must use queue id 0, because CGPG_IDLE/SAVE/LOAD/RUN 284 * only can be issued on queue 0. 285 */ 286 if ((mec == 1 && pipe > 1) || queue != 0) 287 continue; 288 289 ring->me = mec + 1; 290 ring->pipe = pipe; 291 ring->queue = queue; 292 293 return 0; 294 } 295 296 dev_err(adev->dev, "Failed to find a queue for KIQ\n"); 297 return -EINVAL; 298 } 299 300 int amdgpu_gfx_kiq_init_ring(struct amdgpu_device *adev, 301 struct amdgpu_ring *ring, 302 struct amdgpu_irq_src *irq) 303 { 304 struct amdgpu_kiq *kiq = &adev->gfx.kiq; 305 int r = 0; 306 307 mtx_init(&kiq->ring_lock, IPL_TTY); 308 309 r = amdgpu_device_wb_get(adev, &kiq->reg_val_offs); 310 if (r) 311 return r; 312 313 ring->adev = NULL; 314 ring->ring_obj = NULL; 315 ring->use_doorbell = true; 316 ring->doorbell_index = adev->doorbell_index.kiq; 317 318 r = amdgpu_gfx_kiq_acquire(adev, ring); 319 if (r) 320 return r; 321 322 ring->eop_gpu_addr = kiq->eop_gpu_addr; 323 snprintf(ring->name, sizeof(ring->name), "kiq_%d.%d.%d", ring->me, ring->pipe, ring->queue); 324 r = amdgpu_ring_init(adev, ring, 1024, 325 irq, AMDGPU_CP_KIQ_IRQ_DRIVER0); 326 if (r) 327 dev_warn(adev->dev, "(%d) failed to init kiq ring\n", r); 328 329 return r; 330 } 331 332 void amdgpu_gfx_kiq_free_ring(struct amdgpu_ring *ring) 333 { 334 amdgpu_device_wb_free(ring->adev, ring->adev->gfx.kiq.reg_val_offs); 335 amdgpu_ring_fini(ring); 336 } 337 338 void amdgpu_gfx_kiq_fini(struct amdgpu_device *adev) 339 { 340 struct amdgpu_kiq *kiq = &adev->gfx.kiq; 341 342 amdgpu_bo_free_kernel(&kiq->eop_obj, &kiq->eop_gpu_addr, NULL); 343 } 344 345 int amdgpu_gfx_kiq_init(struct amdgpu_device *adev, 346 unsigned hpd_size) 347 { 348 int r; 349 u32 *hpd; 350 struct amdgpu_kiq *kiq = &adev->gfx.kiq; 351 352 r = amdgpu_bo_create_kernel(adev, hpd_size, PAGE_SIZE, 353 AMDGPU_GEM_DOMAIN_GTT, &kiq->eop_obj, 354 &kiq->eop_gpu_addr, (void **)&hpd); 355 if (r) { 356 dev_warn(adev->dev, "failed to create KIQ bo (%d).\n", r); 357 return r; 358 } 359 360 memset(hpd, 0, hpd_size); 361 362 r = amdgpu_bo_reserve(kiq->eop_obj, true); 363 if (unlikely(r != 0)) 364 dev_warn(adev->dev, "(%d) reserve kiq eop bo failed\n", r); 365 amdgpu_bo_kunmap(kiq->eop_obj); 366 amdgpu_bo_unreserve(kiq->eop_obj); 367 368 return 0; 369 } 370 371 /* create MQD for each compute/gfx queue */ 372 int amdgpu_gfx_mqd_sw_init(struct amdgpu_device *adev, 373 unsigned mqd_size) 374 { 375 struct amdgpu_ring *ring = NULL; 376 int r, i; 377 378 /* create MQD for KIQ */ 379 ring = &adev->gfx.kiq.ring; 380 if (!ring->mqd_obj) { 381 /* originaly the KIQ MQD is put in GTT domain, but for SRIOV VRAM domain is a must 382 * otherwise hypervisor trigger SAVE_VF fail after driver unloaded which mean MQD 383 * deallocated and gart_unbind, to strict diverage we decide to use VRAM domain for 384 * KIQ MQD no matter SRIOV or Bare-metal 385 */ 386 r = amdgpu_bo_create_kernel(adev, mqd_size, PAGE_SIZE, 387 AMDGPU_GEM_DOMAIN_VRAM, &ring->mqd_obj, 388 &ring->mqd_gpu_addr, &ring->mqd_ptr); 389 if (r) { 390 dev_warn(adev->dev, "failed to create ring mqd ob (%d)", r); 391 return r; 392 } 393 394 /* prepare MQD backup */ 395 adev->gfx.mec.mqd_backup[AMDGPU_MAX_COMPUTE_RINGS] = kmalloc(mqd_size, GFP_KERNEL); 396 if (!adev->gfx.mec.mqd_backup[AMDGPU_MAX_COMPUTE_RINGS]) 397 dev_warn(adev->dev, "no memory to create MQD backup for ring %s\n", ring->name); 398 } 399 400 if (adev->asic_type >= CHIP_NAVI10 && amdgpu_async_gfx_ring) { 401 /* create MQD for each KGQ */ 402 for (i = 0; i < adev->gfx.num_gfx_rings; i++) { 403 ring = &adev->gfx.gfx_ring[i]; 404 if (!ring->mqd_obj) { 405 r = amdgpu_bo_create_kernel(adev, mqd_size, PAGE_SIZE, 406 AMDGPU_GEM_DOMAIN_GTT, &ring->mqd_obj, 407 &ring->mqd_gpu_addr, &ring->mqd_ptr); 408 if (r) { 409 dev_warn(adev->dev, "failed to create ring mqd bo (%d)", r); 410 return r; 411 } 412 413 /* prepare MQD backup */ 414 adev->gfx.me.mqd_backup[i] = kmalloc(mqd_size, GFP_KERNEL); 415 if (!adev->gfx.me.mqd_backup[i]) 416 dev_warn(adev->dev, "no memory to create MQD backup for ring %s\n", ring->name); 417 } 418 } 419 } 420 421 /* create MQD for each KCQ */ 422 for (i = 0; i < adev->gfx.num_compute_rings; i++) { 423 ring = &adev->gfx.compute_ring[i]; 424 if (!ring->mqd_obj) { 425 r = amdgpu_bo_create_kernel(adev, mqd_size, PAGE_SIZE, 426 AMDGPU_GEM_DOMAIN_GTT, &ring->mqd_obj, 427 &ring->mqd_gpu_addr, &ring->mqd_ptr); 428 if (r) { 429 dev_warn(adev->dev, "failed to create ring mqd bo (%d)", r); 430 return r; 431 } 432 433 /* prepare MQD backup */ 434 adev->gfx.mec.mqd_backup[i] = kmalloc(mqd_size, GFP_KERNEL); 435 if (!adev->gfx.mec.mqd_backup[i]) 436 dev_warn(adev->dev, "no memory to create MQD backup for ring %s\n", ring->name); 437 } 438 } 439 440 return 0; 441 } 442 443 void amdgpu_gfx_mqd_sw_fini(struct amdgpu_device *adev) 444 { 445 struct amdgpu_ring *ring = NULL; 446 int i; 447 448 if (adev->asic_type >= CHIP_NAVI10 && amdgpu_async_gfx_ring) { 449 for (i = 0; i < adev->gfx.num_gfx_rings; i++) { 450 ring = &adev->gfx.gfx_ring[i]; 451 kfree(adev->gfx.me.mqd_backup[i]); 452 amdgpu_bo_free_kernel(&ring->mqd_obj, 453 &ring->mqd_gpu_addr, 454 &ring->mqd_ptr); 455 } 456 } 457 458 for (i = 0; i < adev->gfx.num_compute_rings; i++) { 459 ring = &adev->gfx.compute_ring[i]; 460 kfree(adev->gfx.mec.mqd_backup[i]); 461 amdgpu_bo_free_kernel(&ring->mqd_obj, 462 &ring->mqd_gpu_addr, 463 &ring->mqd_ptr); 464 } 465 466 ring = &adev->gfx.kiq.ring; 467 kfree(adev->gfx.mec.mqd_backup[AMDGPU_MAX_COMPUTE_RINGS]); 468 amdgpu_bo_free_kernel(&ring->mqd_obj, 469 &ring->mqd_gpu_addr, 470 &ring->mqd_ptr); 471 } 472 473 int amdgpu_gfx_disable_kcq(struct amdgpu_device *adev) 474 { 475 struct amdgpu_kiq *kiq = &adev->gfx.kiq; 476 struct amdgpu_ring *kiq_ring = &kiq->ring; 477 int i; 478 479 if (!kiq->pmf || !kiq->pmf->kiq_unmap_queues) 480 return -EINVAL; 481 482 if (amdgpu_ring_alloc(kiq_ring, kiq->pmf->unmap_queues_size * 483 adev->gfx.num_compute_rings)) 484 return -ENOMEM; 485 486 for (i = 0; i < adev->gfx.num_compute_rings; i++) 487 kiq->pmf->kiq_unmap_queues(kiq_ring, &adev->gfx.compute_ring[i], 488 RESET_QUEUES, 0, 0); 489 490 return amdgpu_ring_test_helper(kiq_ring); 491 } 492 493 int amdgpu_gfx_enable_kcq(struct amdgpu_device *adev) 494 { 495 struct amdgpu_kiq *kiq = &adev->gfx.kiq; 496 struct amdgpu_ring *kiq_ring = &adev->gfx.kiq.ring; 497 uint64_t queue_mask = 0; 498 int r, i; 499 500 if (!kiq->pmf || !kiq->pmf->kiq_map_queues || !kiq->pmf->kiq_set_resources) 501 return -EINVAL; 502 503 for (i = 0; i < AMDGPU_MAX_COMPUTE_QUEUES; ++i) { 504 if (!test_bit(i, adev->gfx.mec.queue_bitmap)) 505 continue; 506 507 /* This situation may be hit in the future if a new HW 508 * generation exposes more than 64 queues. If so, the 509 * definition of queue_mask needs updating */ 510 if (WARN_ON(i > (sizeof(queue_mask)*8))) { 511 DRM_ERROR("Invalid KCQ enabled: %d\n", i); 512 break; 513 } 514 515 queue_mask |= (1ull << i); 516 } 517 518 DRM_INFO("kiq ring mec %d pipe %d q %d\n", kiq_ring->me, kiq_ring->pipe, 519 kiq_ring->queue); 520 521 r = amdgpu_ring_alloc(kiq_ring, kiq->pmf->map_queues_size * 522 adev->gfx.num_compute_rings + 523 kiq->pmf->set_resources_size); 524 if (r) { 525 DRM_ERROR("Failed to lock KIQ (%d).\n", r); 526 return r; 527 } 528 529 kiq->pmf->kiq_set_resources(kiq_ring, queue_mask); 530 for (i = 0; i < adev->gfx.num_compute_rings; i++) 531 kiq->pmf->kiq_map_queues(kiq_ring, &adev->gfx.compute_ring[i]); 532 533 r = amdgpu_ring_test_helper(kiq_ring); 534 if (r) 535 DRM_ERROR("KCQ enable failed\n"); 536 537 return r; 538 } 539 540 /* amdgpu_gfx_off_ctrl - Handle gfx off feature enable/disable 541 * 542 * @adev: amdgpu_device pointer 543 * @bool enable true: enable gfx off feature, false: disable gfx off feature 544 * 545 * 1. gfx off feature will be enabled by gfx ip after gfx cg gp enabled. 546 * 2. other client can send request to disable gfx off feature, the request should be honored. 547 * 3. other client can cancel their request of disable gfx off feature 548 * 4. other client should not send request to enable gfx off feature before disable gfx off feature. 549 */ 550 551 void amdgpu_gfx_off_ctrl(struct amdgpu_device *adev, bool enable) 552 { 553 if (!(adev->pm.pp_feature & PP_GFXOFF_MASK)) 554 return; 555 556 mutex_lock(&adev->gfx.gfx_off_mutex); 557 558 if (!enable) 559 adev->gfx.gfx_off_req_count++; 560 else if (adev->gfx.gfx_off_req_count > 0) 561 adev->gfx.gfx_off_req_count--; 562 563 if (enable && !adev->gfx.gfx_off_state && !adev->gfx.gfx_off_req_count) { 564 schedule_delayed_work(&adev->gfx.gfx_off_delay_work, GFX_OFF_DELAY_ENABLE); 565 } else if (!enable && adev->gfx.gfx_off_state) { 566 if (!amdgpu_dpm_set_powergating_by_smu(adev, AMD_IP_BLOCK_TYPE_GFX, false)) 567 adev->gfx.gfx_off_state = false; 568 } 569 570 mutex_unlock(&adev->gfx.gfx_off_mutex); 571 } 572 573 int amdgpu_gfx_ras_late_init(struct amdgpu_device *adev) 574 { 575 int r; 576 struct ras_fs_if fs_info = { 577 .sysfs_name = "gfx_err_count", 578 }; 579 struct ras_ih_if ih_info = { 580 .cb = amdgpu_gfx_process_ras_data_cb, 581 }; 582 583 if (!adev->gfx.ras_if) { 584 adev->gfx.ras_if = kmalloc(sizeof(struct ras_common_if), GFP_KERNEL); 585 if (!adev->gfx.ras_if) 586 return -ENOMEM; 587 adev->gfx.ras_if->block = AMDGPU_RAS_BLOCK__GFX; 588 adev->gfx.ras_if->type = AMDGPU_RAS_ERROR__MULTI_UNCORRECTABLE; 589 adev->gfx.ras_if->sub_block_index = 0; 590 strlcpy(adev->gfx.ras_if->name, "gfx", sizeof(adev->gfx.ras_if->name)); 591 } 592 fs_info.head = ih_info.head = *adev->gfx.ras_if; 593 594 r = amdgpu_ras_late_init(adev, adev->gfx.ras_if, 595 &fs_info, &ih_info); 596 if (r) 597 goto free; 598 599 if (amdgpu_ras_is_supported(adev, adev->gfx.ras_if->block)) { 600 r = amdgpu_irq_get(adev, &adev->gfx.cp_ecc_error_irq, 0); 601 if (r) 602 goto late_fini; 603 } else { 604 /* free gfx ras_if if ras is not supported */ 605 r = 0; 606 goto free; 607 } 608 609 return 0; 610 late_fini: 611 amdgpu_ras_late_fini(adev, adev->gfx.ras_if, &ih_info); 612 free: 613 kfree(adev->gfx.ras_if); 614 adev->gfx.ras_if = NULL; 615 return r; 616 } 617 618 void amdgpu_gfx_ras_fini(struct amdgpu_device *adev) 619 { 620 if (amdgpu_ras_is_supported(adev, AMDGPU_RAS_BLOCK__GFX) && 621 adev->gfx.ras_if) { 622 struct ras_common_if *ras_if = adev->gfx.ras_if; 623 struct ras_ih_if ih_info = { 624 .head = *ras_if, 625 .cb = amdgpu_gfx_process_ras_data_cb, 626 }; 627 628 amdgpu_ras_late_fini(adev, ras_if, &ih_info); 629 kfree(ras_if); 630 } 631 } 632 633 int amdgpu_gfx_process_ras_data_cb(struct amdgpu_device *adev, 634 void *err_data, 635 struct amdgpu_iv_entry *entry) 636 { 637 /* TODO ue will trigger an interrupt. 638 * 639 * When “Full RAS” is enabled, the per-IP interrupt sources should 640 * be disabled and the driver should only look for the aggregated 641 * interrupt via sync flood 642 */ 643 if (!amdgpu_ras_is_supported(adev, AMDGPU_RAS_BLOCK__GFX)) { 644 kgd2kfd_set_sram_ecc_flag(adev->kfd.dev); 645 if (adev->gfx.funcs->query_ras_error_count) 646 adev->gfx.funcs->query_ras_error_count(adev, err_data); 647 amdgpu_ras_reset_gpu(adev); 648 } 649 return AMDGPU_RAS_SUCCESS; 650 } 651 652 int amdgpu_gfx_cp_ecc_error_irq(struct amdgpu_device *adev, 653 struct amdgpu_irq_src *source, 654 struct amdgpu_iv_entry *entry) 655 { 656 struct ras_common_if *ras_if = adev->gfx.ras_if; 657 struct ras_dispatch_if ih_data = { 658 .entry = entry, 659 }; 660 661 if (!ras_if) 662 return 0; 663 664 ih_data.head = *ras_if; 665 666 DRM_ERROR("CP ECC ERROR IRQ\n"); 667 amdgpu_ras_interrupt_dispatch(adev, &ih_data); 668 return 0; 669 } 670 671 uint32_t amdgpu_kiq_rreg(struct amdgpu_device *adev, uint32_t reg) 672 { 673 signed long r, cnt = 0; 674 unsigned long flags; 675 uint32_t seq; 676 struct amdgpu_kiq *kiq = &adev->gfx.kiq; 677 struct amdgpu_ring *ring = &kiq->ring; 678 679 BUG_ON(!ring->funcs->emit_rreg); 680 681 spin_lock_irqsave(&kiq->ring_lock, flags); 682 amdgpu_ring_alloc(ring, 32); 683 amdgpu_ring_emit_rreg(ring, reg); 684 amdgpu_fence_emit_polling(ring, &seq); 685 amdgpu_ring_commit(ring); 686 spin_unlock_irqrestore(&kiq->ring_lock, flags); 687 688 r = amdgpu_fence_wait_polling(ring, seq, MAX_KIQ_REG_WAIT); 689 690 /* don't wait anymore for gpu reset case because this way may 691 * block gpu_recover() routine forever, e.g. this virt_kiq_rreg 692 * is triggered in TTM and ttm_bo_lock_delayed_workqueue() will 693 * never return if we keep waiting in virt_kiq_rreg, which cause 694 * gpu_recover() hang there. 695 * 696 * also don't wait anymore for IRQ context 697 * */ 698 if (r < 1 && (adev->in_gpu_reset || in_interrupt())) 699 goto failed_kiq_read; 700 701 might_sleep(); 702 while (r < 1 && cnt++ < MAX_KIQ_REG_TRY) { 703 drm_msleep(MAX_KIQ_REG_BAILOUT_INTERVAL); 704 r = amdgpu_fence_wait_polling(ring, seq, MAX_KIQ_REG_WAIT); 705 } 706 707 if (cnt > MAX_KIQ_REG_TRY) 708 goto failed_kiq_read; 709 710 return adev->wb.wb[kiq->reg_val_offs]; 711 712 failed_kiq_read: 713 pr_err("failed to read reg:%x\n", reg); 714 return ~0; 715 } 716 717 void amdgpu_kiq_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v) 718 { 719 signed long r, cnt = 0; 720 unsigned long flags; 721 uint32_t seq; 722 struct amdgpu_kiq *kiq = &adev->gfx.kiq; 723 struct amdgpu_ring *ring = &kiq->ring; 724 725 BUG_ON(!ring->funcs->emit_wreg); 726 727 spin_lock_irqsave(&kiq->ring_lock, flags); 728 amdgpu_ring_alloc(ring, 32); 729 amdgpu_ring_emit_wreg(ring, reg, v); 730 amdgpu_fence_emit_polling(ring, &seq); 731 amdgpu_ring_commit(ring); 732 spin_unlock_irqrestore(&kiq->ring_lock, flags); 733 734 r = amdgpu_fence_wait_polling(ring, seq, MAX_KIQ_REG_WAIT); 735 736 /* don't wait anymore for gpu reset case because this way may 737 * block gpu_recover() routine forever, e.g. this virt_kiq_rreg 738 * is triggered in TTM and ttm_bo_lock_delayed_workqueue() will 739 * never return if we keep waiting in virt_kiq_rreg, which cause 740 * gpu_recover() hang there. 741 * 742 * also don't wait anymore for IRQ context 743 * */ 744 if (r < 1 && (adev->in_gpu_reset || in_interrupt())) 745 goto failed_kiq_write; 746 747 might_sleep(); 748 while (r < 1 && cnt++ < MAX_KIQ_REG_TRY) { 749 750 drm_msleep(MAX_KIQ_REG_BAILOUT_INTERVAL); 751 r = amdgpu_fence_wait_polling(ring, seq, MAX_KIQ_REG_WAIT); 752 } 753 754 if (cnt > MAX_KIQ_REG_TRY) 755 goto failed_kiq_write; 756 757 return; 758 759 failed_kiq_write: 760 pr_err("failed to write reg:%x\n", reg); 761 } 762