xref: /openbsd/sys/dev/pci/drm/amd/pm/amdgpu_pm.c (revision a19ee134)
1 /*
2  * Copyright 2017 Advanced Micro Devices, Inc.
3  *
4  * Permission is hereby granted, free of charge, to any person obtaining a
5  * copy of this software and associated documentation files (the "Software"),
6  * to deal in the Software without restriction, including without limitation
7  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8  * and/or sell copies of the Software, and to permit persons to whom the
9  * Software is furnished to do so, subject to the following conditions:
10  *
11  * The above copyright notice and this permission notice shall be included in
12  * all copies or substantial portions of the Software.
13  *
14  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20  * OTHER DEALINGS IN THE SOFTWARE.
21  *
22  * Authors: Rafał Miłecki <zajec5@gmail.com>
23  *          Alex Deucher <alexdeucher@gmail.com>
24  */
25 
26 #include "amdgpu.h"
27 #include "amdgpu_drv.h"
28 #include "amdgpu_pm.h"
29 #include "amdgpu_dpm.h"
30 #include "atom.h"
31 #include <linux/pci.h>
32 #include <linux/hwmon.h>
33 #include <linux/hwmon-sysfs.h>
34 #include <linux/nospec.h>
35 #include <linux/pm_runtime.h>
36 #include <asm/processor.h>
37 
38 static const struct cg_flag_name clocks[] = {
39 	{AMD_CG_SUPPORT_GFX_FGCG, "Graphics Fine Grain Clock Gating"},
40 	{AMD_CG_SUPPORT_GFX_MGCG, "Graphics Medium Grain Clock Gating"},
41 	{AMD_CG_SUPPORT_GFX_MGLS, "Graphics Medium Grain memory Light Sleep"},
42 	{AMD_CG_SUPPORT_GFX_CGCG, "Graphics Coarse Grain Clock Gating"},
43 	{AMD_CG_SUPPORT_GFX_CGLS, "Graphics Coarse Grain memory Light Sleep"},
44 	{AMD_CG_SUPPORT_GFX_CGTS, "Graphics Coarse Grain Tree Shader Clock Gating"},
45 	{AMD_CG_SUPPORT_GFX_CGTS_LS, "Graphics Coarse Grain Tree Shader Light Sleep"},
46 	{AMD_CG_SUPPORT_GFX_CP_LS, "Graphics Command Processor Light Sleep"},
47 	{AMD_CG_SUPPORT_GFX_RLC_LS, "Graphics Run List Controller Light Sleep"},
48 	{AMD_CG_SUPPORT_GFX_3D_CGCG, "Graphics 3D Coarse Grain Clock Gating"},
49 	{AMD_CG_SUPPORT_GFX_3D_CGLS, "Graphics 3D Coarse Grain memory Light Sleep"},
50 	{AMD_CG_SUPPORT_MC_LS, "Memory Controller Light Sleep"},
51 	{AMD_CG_SUPPORT_MC_MGCG, "Memory Controller Medium Grain Clock Gating"},
52 	{AMD_CG_SUPPORT_SDMA_LS, "System Direct Memory Access Light Sleep"},
53 	{AMD_CG_SUPPORT_SDMA_MGCG, "System Direct Memory Access Medium Grain Clock Gating"},
54 	{AMD_CG_SUPPORT_BIF_MGCG, "Bus Interface Medium Grain Clock Gating"},
55 	{AMD_CG_SUPPORT_BIF_LS, "Bus Interface Light Sleep"},
56 	{AMD_CG_SUPPORT_UVD_MGCG, "Unified Video Decoder Medium Grain Clock Gating"},
57 	{AMD_CG_SUPPORT_VCE_MGCG, "Video Compression Engine Medium Grain Clock Gating"},
58 	{AMD_CG_SUPPORT_HDP_LS, "Host Data Path Light Sleep"},
59 	{AMD_CG_SUPPORT_HDP_MGCG, "Host Data Path Medium Grain Clock Gating"},
60 	{AMD_CG_SUPPORT_DRM_MGCG, "Digital Right Management Medium Grain Clock Gating"},
61 	{AMD_CG_SUPPORT_DRM_LS, "Digital Right Management Light Sleep"},
62 	{AMD_CG_SUPPORT_ROM_MGCG, "Rom Medium Grain Clock Gating"},
63 	{AMD_CG_SUPPORT_DF_MGCG, "Data Fabric Medium Grain Clock Gating"},
64 	{AMD_CG_SUPPORT_VCN_MGCG, "VCN Medium Grain Clock Gating"},
65 	{AMD_CG_SUPPORT_HDP_DS, "Host Data Path Deep Sleep"},
66 	{AMD_CG_SUPPORT_HDP_SD, "Host Data Path Shutdown"},
67 	{AMD_CG_SUPPORT_IH_CG, "Interrupt Handler Clock Gating"},
68 	{AMD_CG_SUPPORT_JPEG_MGCG, "JPEG Medium Grain Clock Gating"},
69 	{AMD_CG_SUPPORT_REPEATER_FGCG, "Repeater Fine Grain Clock Gating"},
70 	{AMD_CG_SUPPORT_GFX_PERF_CLK, "Perfmon Clock Gating"},
71 	{AMD_CG_SUPPORT_ATHUB_MGCG, "Address Translation Hub Medium Grain Clock Gating"},
72 	{AMD_CG_SUPPORT_ATHUB_LS, "Address Translation Hub Light Sleep"},
73 	{0, NULL},
74 };
75 
76 static const struct hwmon_temp_label {
77 	enum PP_HWMON_TEMP channel;
78 	const char *label;
79 } temp_label[] = {
80 	{PP_TEMP_EDGE, "edge"},
81 	{PP_TEMP_JUNCTION, "junction"},
82 	{PP_TEMP_MEM, "mem"},
83 };
84 
85 const char * const amdgpu_pp_profile_name[] = {
86 	"BOOTUP_DEFAULT",
87 	"3D_FULL_SCREEN",
88 	"POWER_SAVING",
89 	"VIDEO",
90 	"VR",
91 	"COMPUTE",
92 	"CUSTOM",
93 	"WINDOW_3D",
94 };
95 
96 #ifdef __linux__
97 
98 /**
99  * DOC: power_dpm_state
100  *
101  * The power_dpm_state file is a legacy interface and is only provided for
102  * backwards compatibility. The amdgpu driver provides a sysfs API for adjusting
103  * certain power related parameters.  The file power_dpm_state is used for this.
104  * It accepts the following arguments:
105  *
106  * - battery
107  *
108  * - balanced
109  *
110  * - performance
111  *
112  * battery
113  *
114  * On older GPUs, the vbios provided a special power state for battery
115  * operation.  Selecting battery switched to this state.  This is no
116  * longer provided on newer GPUs so the option does nothing in that case.
117  *
118  * balanced
119  *
120  * On older GPUs, the vbios provided a special power state for balanced
121  * operation.  Selecting balanced switched to this state.  This is no
122  * longer provided on newer GPUs so the option does nothing in that case.
123  *
124  * performance
125  *
126  * On older GPUs, the vbios provided a special power state for performance
127  * operation.  Selecting performance switched to this state.  This is no
128  * longer provided on newer GPUs so the option does nothing in that case.
129  *
130  */
131 
132 static ssize_t amdgpu_get_power_dpm_state(struct device *dev,
133 					  struct device_attribute *attr,
134 					  char *buf)
135 {
136 	struct drm_device *ddev = dev_get_drvdata(dev);
137 	struct amdgpu_device *adev = drm_to_adev(ddev);
138 	enum amd_pm_state_type pm;
139 	int ret;
140 
141 	if (amdgpu_in_reset(adev))
142 		return -EPERM;
143 	if (adev->in_suspend && !adev->in_runpm)
144 		return -EPERM;
145 
146 	ret = pm_runtime_get_sync(ddev->dev);
147 	if (ret < 0) {
148 		pm_runtime_put_autosuspend(ddev->dev);
149 		return ret;
150 	}
151 
152 	amdgpu_dpm_get_current_power_state(adev, &pm);
153 
154 	pm_runtime_mark_last_busy(ddev->dev);
155 	pm_runtime_put_autosuspend(ddev->dev);
156 
157 	return sysfs_emit(buf, "%s\n",
158 			  (pm == POWER_STATE_TYPE_BATTERY) ? "battery" :
159 			  (pm == POWER_STATE_TYPE_BALANCED) ? "balanced" : "performance");
160 }
161 
162 static ssize_t amdgpu_set_power_dpm_state(struct device *dev,
163 					  struct device_attribute *attr,
164 					  const char *buf,
165 					  size_t count)
166 {
167 	struct drm_device *ddev = dev_get_drvdata(dev);
168 	struct amdgpu_device *adev = drm_to_adev(ddev);
169 	enum amd_pm_state_type  state;
170 	int ret;
171 
172 	if (amdgpu_in_reset(adev))
173 		return -EPERM;
174 	if (adev->in_suspend && !adev->in_runpm)
175 		return -EPERM;
176 
177 	if (strncmp("battery", buf, strlen("battery")) == 0)
178 		state = POWER_STATE_TYPE_BATTERY;
179 	else if (strncmp("balanced", buf, strlen("balanced")) == 0)
180 		state = POWER_STATE_TYPE_BALANCED;
181 	else if (strncmp("performance", buf, strlen("performance")) == 0)
182 		state = POWER_STATE_TYPE_PERFORMANCE;
183 	else
184 		return -EINVAL;
185 
186 	ret = pm_runtime_get_sync(ddev->dev);
187 	if (ret < 0) {
188 		pm_runtime_put_autosuspend(ddev->dev);
189 		return ret;
190 	}
191 
192 	amdgpu_dpm_set_power_state(adev, state);
193 
194 	pm_runtime_mark_last_busy(ddev->dev);
195 	pm_runtime_put_autosuspend(ddev->dev);
196 
197 	return count;
198 }
199 
200 
201 /**
202  * DOC: power_dpm_force_performance_level
203  *
204  * The amdgpu driver provides a sysfs API for adjusting certain power
205  * related parameters.  The file power_dpm_force_performance_level is
206  * used for this.  It accepts the following arguments:
207  *
208  * - auto
209  *
210  * - low
211  *
212  * - high
213  *
214  * - manual
215  *
216  * - profile_standard
217  *
218  * - profile_min_sclk
219  *
220  * - profile_min_mclk
221  *
222  * - profile_peak
223  *
224  * auto
225  *
226  * When auto is selected, the driver will attempt to dynamically select
227  * the optimal power profile for current conditions in the driver.
228  *
229  * low
230  *
231  * When low is selected, the clocks are forced to the lowest power state.
232  *
233  * high
234  *
235  * When high is selected, the clocks are forced to the highest power state.
236  *
237  * manual
238  *
239  * When manual is selected, the user can manually adjust which power states
240  * are enabled for each clock domain via the sysfs pp_dpm_mclk, pp_dpm_sclk,
241  * and pp_dpm_pcie files and adjust the power state transition heuristics
242  * via the pp_power_profile_mode sysfs file.
243  *
244  * profile_standard
245  * profile_min_sclk
246  * profile_min_mclk
247  * profile_peak
248  *
249  * When the profiling modes are selected, clock and power gating are
250  * disabled and the clocks are set for different profiling cases. This
251  * mode is recommended for profiling specific work loads where you do
252  * not want clock or power gating for clock fluctuation to interfere
253  * with your results. profile_standard sets the clocks to a fixed clock
254  * level which varies from asic to asic.  profile_min_sclk forces the sclk
255  * to the lowest level.  profile_min_mclk forces the mclk to the lowest level.
256  * profile_peak sets all clocks (mclk, sclk, pcie) to the highest levels.
257  *
258  */
259 
260 static ssize_t amdgpu_get_power_dpm_force_performance_level(struct device *dev,
261 							    struct device_attribute *attr,
262 							    char *buf)
263 {
264 	struct drm_device *ddev = dev_get_drvdata(dev);
265 	struct amdgpu_device *adev = drm_to_adev(ddev);
266 	enum amd_dpm_forced_level level = 0xff;
267 	int ret;
268 
269 	if (amdgpu_in_reset(adev))
270 		return -EPERM;
271 	if (adev->in_suspend && !adev->in_runpm)
272 		return -EPERM;
273 
274 	ret = pm_runtime_get_sync(ddev->dev);
275 	if (ret < 0) {
276 		pm_runtime_put_autosuspend(ddev->dev);
277 		return ret;
278 	}
279 
280 	level = amdgpu_dpm_get_performance_level(adev);
281 
282 	pm_runtime_mark_last_busy(ddev->dev);
283 	pm_runtime_put_autosuspend(ddev->dev);
284 
285 	return sysfs_emit(buf, "%s\n",
286 			  (level == AMD_DPM_FORCED_LEVEL_AUTO) ? "auto" :
287 			  (level == AMD_DPM_FORCED_LEVEL_LOW) ? "low" :
288 			  (level == AMD_DPM_FORCED_LEVEL_HIGH) ? "high" :
289 			  (level == AMD_DPM_FORCED_LEVEL_MANUAL) ? "manual" :
290 			  (level == AMD_DPM_FORCED_LEVEL_PROFILE_STANDARD) ? "profile_standard" :
291 			  (level == AMD_DPM_FORCED_LEVEL_PROFILE_MIN_SCLK) ? "profile_min_sclk" :
292 			  (level == AMD_DPM_FORCED_LEVEL_PROFILE_MIN_MCLK) ? "profile_min_mclk" :
293 			  (level == AMD_DPM_FORCED_LEVEL_PROFILE_PEAK) ? "profile_peak" :
294 			  (level == AMD_DPM_FORCED_LEVEL_PERF_DETERMINISM) ? "perf_determinism" :
295 			  "unknown");
296 }
297 
298 static ssize_t amdgpu_set_power_dpm_force_performance_level(struct device *dev,
299 							    struct device_attribute *attr,
300 							    const char *buf,
301 							    size_t count)
302 {
303 	struct drm_device *ddev = dev_get_drvdata(dev);
304 	struct amdgpu_device *adev = drm_to_adev(ddev);
305 	enum amd_dpm_forced_level level;
306 	int ret = 0;
307 
308 	if (amdgpu_in_reset(adev))
309 		return -EPERM;
310 	if (adev->in_suspend && !adev->in_runpm)
311 		return -EPERM;
312 
313 	if (strncmp("low", buf, strlen("low")) == 0) {
314 		level = AMD_DPM_FORCED_LEVEL_LOW;
315 	} else if (strncmp("high", buf, strlen("high")) == 0) {
316 		level = AMD_DPM_FORCED_LEVEL_HIGH;
317 	} else if (strncmp("auto", buf, strlen("auto")) == 0) {
318 		level = AMD_DPM_FORCED_LEVEL_AUTO;
319 	} else if (strncmp("manual", buf, strlen("manual")) == 0) {
320 		level = AMD_DPM_FORCED_LEVEL_MANUAL;
321 	} else if (strncmp("profile_exit", buf, strlen("profile_exit")) == 0) {
322 		level = AMD_DPM_FORCED_LEVEL_PROFILE_EXIT;
323 	} else if (strncmp("profile_standard", buf, strlen("profile_standard")) == 0) {
324 		level = AMD_DPM_FORCED_LEVEL_PROFILE_STANDARD;
325 	} else if (strncmp("profile_min_sclk", buf, strlen("profile_min_sclk")) == 0) {
326 		level = AMD_DPM_FORCED_LEVEL_PROFILE_MIN_SCLK;
327 	} else if (strncmp("profile_min_mclk", buf, strlen("profile_min_mclk")) == 0) {
328 		level = AMD_DPM_FORCED_LEVEL_PROFILE_MIN_MCLK;
329 	} else if (strncmp("profile_peak", buf, strlen("profile_peak")) == 0) {
330 		level = AMD_DPM_FORCED_LEVEL_PROFILE_PEAK;
331 	} else if (strncmp("perf_determinism", buf, strlen("perf_determinism")) == 0) {
332 		level = AMD_DPM_FORCED_LEVEL_PERF_DETERMINISM;
333 	}  else {
334 		return -EINVAL;
335 	}
336 
337 	ret = pm_runtime_get_sync(ddev->dev);
338 	if (ret < 0) {
339 		pm_runtime_put_autosuspend(ddev->dev);
340 		return ret;
341 	}
342 
343 	mutex_lock(&adev->pm.stable_pstate_ctx_lock);
344 	if (amdgpu_dpm_force_performance_level(adev, level)) {
345 		pm_runtime_mark_last_busy(ddev->dev);
346 		pm_runtime_put_autosuspend(ddev->dev);
347 		mutex_unlock(&adev->pm.stable_pstate_ctx_lock);
348 		return -EINVAL;
349 	}
350 	/* override whatever a user ctx may have set */
351 	adev->pm.stable_pstate_ctx = NULL;
352 	mutex_unlock(&adev->pm.stable_pstate_ctx_lock);
353 
354 	pm_runtime_mark_last_busy(ddev->dev);
355 	pm_runtime_put_autosuspend(ddev->dev);
356 
357 	return count;
358 }
359 
360 static ssize_t amdgpu_get_pp_num_states(struct device *dev,
361 		struct device_attribute *attr,
362 		char *buf)
363 {
364 	struct drm_device *ddev = dev_get_drvdata(dev);
365 	struct amdgpu_device *adev = drm_to_adev(ddev);
366 	struct pp_states_info data;
367 	uint32_t i;
368 	int buf_len, ret;
369 
370 	if (amdgpu_in_reset(adev))
371 		return -EPERM;
372 	if (adev->in_suspend && !adev->in_runpm)
373 		return -EPERM;
374 
375 	ret = pm_runtime_get_sync(ddev->dev);
376 	if (ret < 0) {
377 		pm_runtime_put_autosuspend(ddev->dev);
378 		return ret;
379 	}
380 
381 	if (amdgpu_dpm_get_pp_num_states(adev, &data))
382 		memset(&data, 0, sizeof(data));
383 
384 	pm_runtime_mark_last_busy(ddev->dev);
385 	pm_runtime_put_autosuspend(ddev->dev);
386 
387 	buf_len = sysfs_emit(buf, "states: %d\n", data.nums);
388 	for (i = 0; i < data.nums; i++)
389 		buf_len += sysfs_emit_at(buf, buf_len, "%d %s\n", i,
390 				(data.states[i] == POWER_STATE_TYPE_INTERNAL_BOOT) ? "boot" :
391 				(data.states[i] == POWER_STATE_TYPE_BATTERY) ? "battery" :
392 				(data.states[i] == POWER_STATE_TYPE_BALANCED) ? "balanced" :
393 				(data.states[i] == POWER_STATE_TYPE_PERFORMANCE) ? "performance" : "default");
394 
395 	return buf_len;
396 }
397 
398 static ssize_t amdgpu_get_pp_cur_state(struct device *dev,
399 		struct device_attribute *attr,
400 		char *buf)
401 {
402 	struct drm_device *ddev = dev_get_drvdata(dev);
403 	struct amdgpu_device *adev = drm_to_adev(ddev);
404 	struct pp_states_info data = {0};
405 	enum amd_pm_state_type pm = 0;
406 	int i = 0, ret = 0;
407 
408 	if (amdgpu_in_reset(adev))
409 		return -EPERM;
410 	if (adev->in_suspend && !adev->in_runpm)
411 		return -EPERM;
412 
413 	ret = pm_runtime_get_sync(ddev->dev);
414 	if (ret < 0) {
415 		pm_runtime_put_autosuspend(ddev->dev);
416 		return ret;
417 	}
418 
419 	amdgpu_dpm_get_current_power_state(adev, &pm);
420 
421 	ret = amdgpu_dpm_get_pp_num_states(adev, &data);
422 
423 	pm_runtime_mark_last_busy(ddev->dev);
424 	pm_runtime_put_autosuspend(ddev->dev);
425 
426 	if (ret)
427 		return ret;
428 
429 	for (i = 0; i < data.nums; i++) {
430 		if (pm == data.states[i])
431 			break;
432 	}
433 
434 	if (i == data.nums)
435 		i = -EINVAL;
436 
437 	return sysfs_emit(buf, "%d\n", i);
438 }
439 
440 static ssize_t amdgpu_get_pp_force_state(struct device *dev,
441 		struct device_attribute *attr,
442 		char *buf)
443 {
444 	struct drm_device *ddev = dev_get_drvdata(dev);
445 	struct amdgpu_device *adev = drm_to_adev(ddev);
446 
447 	if (amdgpu_in_reset(adev))
448 		return -EPERM;
449 	if (adev->in_suspend && !adev->in_runpm)
450 		return -EPERM;
451 
452 	if (adev->pm.pp_force_state_enabled)
453 		return amdgpu_get_pp_cur_state(dev, attr, buf);
454 	else
455 		return sysfs_emit(buf, "\n");
456 }
457 
458 static ssize_t amdgpu_set_pp_force_state(struct device *dev,
459 		struct device_attribute *attr,
460 		const char *buf,
461 		size_t count)
462 {
463 	struct drm_device *ddev = dev_get_drvdata(dev);
464 	struct amdgpu_device *adev = drm_to_adev(ddev);
465 	enum amd_pm_state_type state = 0;
466 	struct pp_states_info data;
467 	unsigned long idx;
468 	int ret;
469 
470 	if (amdgpu_in_reset(adev))
471 		return -EPERM;
472 	if (adev->in_suspend && !adev->in_runpm)
473 		return -EPERM;
474 
475 	adev->pm.pp_force_state_enabled = false;
476 
477 	if (strlen(buf) == 1)
478 		return count;
479 
480 	ret = kstrtoul(buf, 0, &idx);
481 	if (ret || idx >= ARRAY_SIZE(data.states))
482 		return -EINVAL;
483 
484 	idx = array_index_nospec(idx, ARRAY_SIZE(data.states));
485 
486 	ret = pm_runtime_get_sync(ddev->dev);
487 	if (ret < 0) {
488 		pm_runtime_put_autosuspend(ddev->dev);
489 		return ret;
490 	}
491 
492 	ret = amdgpu_dpm_get_pp_num_states(adev, &data);
493 	if (ret)
494 		goto err_out;
495 
496 	state = data.states[idx];
497 
498 	/* only set user selected power states */
499 	if (state != POWER_STATE_TYPE_INTERNAL_BOOT &&
500 	    state != POWER_STATE_TYPE_DEFAULT) {
501 		ret = amdgpu_dpm_dispatch_task(adev,
502 				AMD_PP_TASK_ENABLE_USER_STATE, &state);
503 		if (ret)
504 			goto err_out;
505 
506 		adev->pm.pp_force_state_enabled = true;
507 	}
508 
509 	pm_runtime_mark_last_busy(ddev->dev);
510 	pm_runtime_put_autosuspend(ddev->dev);
511 
512 	return count;
513 
514 err_out:
515 	pm_runtime_mark_last_busy(ddev->dev);
516 	pm_runtime_put_autosuspend(ddev->dev);
517 	return ret;
518 }
519 
520 /**
521  * DOC: pp_table
522  *
523  * The amdgpu driver provides a sysfs API for uploading new powerplay
524  * tables.  The file pp_table is used for this.  Reading the file
525  * will dump the current power play table.  Writing to the file
526  * will attempt to upload a new powerplay table and re-initialize
527  * powerplay using that new table.
528  *
529  */
530 
531 static ssize_t amdgpu_get_pp_table(struct device *dev,
532 		struct device_attribute *attr,
533 		char *buf)
534 {
535 	struct drm_device *ddev = dev_get_drvdata(dev);
536 	struct amdgpu_device *adev = drm_to_adev(ddev);
537 	char *table = NULL;
538 	int size, ret;
539 
540 	if (amdgpu_in_reset(adev))
541 		return -EPERM;
542 	if (adev->in_suspend && !adev->in_runpm)
543 		return -EPERM;
544 
545 	ret = pm_runtime_get_sync(ddev->dev);
546 	if (ret < 0) {
547 		pm_runtime_put_autosuspend(ddev->dev);
548 		return ret;
549 	}
550 
551 	size = amdgpu_dpm_get_pp_table(adev, &table);
552 
553 	pm_runtime_mark_last_busy(ddev->dev);
554 	pm_runtime_put_autosuspend(ddev->dev);
555 
556 	if (size <= 0)
557 		return size;
558 
559 	if (size >= PAGE_SIZE)
560 		size = PAGE_SIZE - 1;
561 
562 	memcpy(buf, table, size);
563 
564 	return size;
565 }
566 
567 static ssize_t amdgpu_set_pp_table(struct device *dev,
568 		struct device_attribute *attr,
569 		const char *buf,
570 		size_t count)
571 {
572 	struct drm_device *ddev = dev_get_drvdata(dev);
573 	struct amdgpu_device *adev = drm_to_adev(ddev);
574 	int ret = 0;
575 
576 	if (amdgpu_in_reset(adev))
577 		return -EPERM;
578 	if (adev->in_suspend && !adev->in_runpm)
579 		return -EPERM;
580 
581 	ret = pm_runtime_get_sync(ddev->dev);
582 	if (ret < 0) {
583 		pm_runtime_put_autosuspend(ddev->dev);
584 		return ret;
585 	}
586 
587 	ret = amdgpu_dpm_set_pp_table(adev, buf, count);
588 
589 	pm_runtime_mark_last_busy(ddev->dev);
590 	pm_runtime_put_autosuspend(ddev->dev);
591 
592 	if (ret)
593 		return ret;
594 
595 	return count;
596 }
597 
598 /**
599  * DOC: pp_od_clk_voltage
600  *
601  * The amdgpu driver provides a sysfs API for adjusting the clocks and voltages
602  * in each power level within a power state.  The pp_od_clk_voltage is used for
603  * this.
604  *
605  * Note that the actual memory controller clock rate are exposed, not
606  * the effective memory clock of the DRAMs. To translate it, use the
607  * following formula:
608  *
609  * Clock conversion (Mhz):
610  *
611  * HBM: effective_memory_clock = memory_controller_clock * 1
612  *
613  * G5: effective_memory_clock = memory_controller_clock * 1
614  *
615  * G6: effective_memory_clock = memory_controller_clock * 2
616  *
617  * DRAM data rate (MT/s):
618  *
619  * HBM: effective_memory_clock * 2 = data_rate
620  *
621  * G5: effective_memory_clock * 4 = data_rate
622  *
623  * G6: effective_memory_clock * 8 = data_rate
624  *
625  * Bandwidth (MB/s):
626  *
627  * data_rate * vram_bit_width / 8 = memory_bandwidth
628  *
629  * Some examples:
630  *
631  * G5 on RX460:
632  *
633  * memory_controller_clock = 1750 Mhz
634  *
635  * effective_memory_clock = 1750 Mhz * 1 = 1750 Mhz
636  *
637  * data rate = 1750 * 4 = 7000 MT/s
638  *
639  * memory_bandwidth = 7000 * 128 bits / 8 = 112000 MB/s
640  *
641  * G6 on RX5700:
642  *
643  * memory_controller_clock = 875 Mhz
644  *
645  * effective_memory_clock = 875 Mhz * 2 = 1750 Mhz
646  *
647  * data rate = 1750 * 8 = 14000 MT/s
648  *
649  * memory_bandwidth = 14000 * 256 bits / 8 = 448000 MB/s
650  *
651  * < For Vega10 and previous ASICs >
652  *
653  * Reading the file will display:
654  *
655  * - a list of engine clock levels and voltages labeled OD_SCLK
656  *
657  * - a list of memory clock levels and voltages labeled OD_MCLK
658  *
659  * - a list of valid ranges for sclk, mclk, and voltage labeled OD_RANGE
660  *
661  * To manually adjust these settings, first select manual using
662  * power_dpm_force_performance_level. Enter a new value for each
663  * level by writing a string that contains "s/m level clock voltage" to
664  * the file.  E.g., "s 1 500 820" will update sclk level 1 to be 500 MHz
665  * at 820 mV; "m 0 350 810" will update mclk level 0 to be 350 MHz at
666  * 810 mV.  When you have edited all of the states as needed, write
667  * "c" (commit) to the file to commit your changes.  If you want to reset to the
668  * default power levels, write "r" (reset) to the file to reset them.
669  *
670  *
671  * < For Vega20 and newer ASICs >
672  *
673  * Reading the file will display:
674  *
675  * - minimum and maximum engine clock labeled OD_SCLK
676  *
677  * - minimum(not available for Vega20 and Navi1x) and maximum memory
678  *   clock labeled OD_MCLK
679  *
680  * - three <frequency, voltage> points labeled OD_VDDC_CURVE.
681  *   They can be used to calibrate the sclk voltage curve.
682  *
683  * - voltage offset(in mV) applied on target voltage calculation.
684  *   This is available for Sienna Cichlid, Navy Flounder and Dimgrey
685  *   Cavefish. For these ASICs, the target voltage calculation can be
686  *   illustrated by "voltage = voltage calculated from v/f curve +
687  *   overdrive vddgfx offset"
688  *
689  * - a list of valid ranges for sclk, mclk, and voltage curve points
690  *   labeled OD_RANGE
691  *
692  * < For APUs >
693  *
694  * Reading the file will display:
695  *
696  * - minimum and maximum engine clock labeled OD_SCLK
697  *
698  * - a list of valid ranges for sclk labeled OD_RANGE
699  *
700  * < For VanGogh >
701  *
702  * Reading the file will display:
703  *
704  * - minimum and maximum engine clock labeled OD_SCLK
705  * - minimum and maximum core clocks labeled OD_CCLK
706  *
707  * - a list of valid ranges for sclk and cclk labeled OD_RANGE
708  *
709  * To manually adjust these settings:
710  *
711  * - First select manual using power_dpm_force_performance_level
712  *
713  * - For clock frequency setting, enter a new value by writing a
714  *   string that contains "s/m index clock" to the file. The index
715  *   should be 0 if to set minimum clock. And 1 if to set maximum
716  *   clock. E.g., "s 0 500" will update minimum sclk to be 500 MHz.
717  *   "m 1 800" will update maximum mclk to be 800Mhz. For core
718  *   clocks on VanGogh, the string contains "p core index clock".
719  *   E.g., "p 2 0 800" would set the minimum core clock on core
720  *   2 to 800Mhz.
721  *
722  *   For sclk voltage curve, enter the new values by writing a
723  *   string that contains "vc point clock voltage" to the file. The
724  *   points are indexed by 0, 1 and 2. E.g., "vc 0 300 600" will
725  *   update point1 with clock set as 300Mhz and voltage as
726  *   600mV. "vc 2 1000 1000" will update point3 with clock set
727  *   as 1000Mhz and voltage 1000mV.
728  *
729  *   To update the voltage offset applied for gfxclk/voltage calculation,
730  *   enter the new value by writing a string that contains "vo offset".
731  *   This is supported by Sienna Cichlid, Navy Flounder and Dimgrey Cavefish.
732  *   And the offset can be a positive or negative value.
733  *
734  * - When you have edited all of the states as needed, write "c" (commit)
735  *   to the file to commit your changes
736  *
737  * - If you want to reset to the default power levels, write "r" (reset)
738  *   to the file to reset them
739  *
740  */
741 
742 static ssize_t amdgpu_set_pp_od_clk_voltage(struct device *dev,
743 		struct device_attribute *attr,
744 		const char *buf,
745 		size_t count)
746 {
747 	struct drm_device *ddev = dev_get_drvdata(dev);
748 	struct amdgpu_device *adev = drm_to_adev(ddev);
749 	int ret;
750 	uint32_t parameter_size = 0;
751 	long parameter[64];
752 	char buf_cpy[128];
753 	char *tmp_str;
754 	char *sub_str;
755 	const char delimiter[3] = {' ', '\n', '\0'};
756 	uint32_t type;
757 
758 	if (amdgpu_in_reset(adev))
759 		return -EPERM;
760 	if (adev->in_suspend && !adev->in_runpm)
761 		return -EPERM;
762 
763 	if (count > 127)
764 		return -EINVAL;
765 
766 	if (*buf == 's')
767 		type = PP_OD_EDIT_SCLK_VDDC_TABLE;
768 	else if (*buf == 'p')
769 		type = PP_OD_EDIT_CCLK_VDDC_TABLE;
770 	else if (*buf == 'm')
771 		type = PP_OD_EDIT_MCLK_VDDC_TABLE;
772 	else if(*buf == 'r')
773 		type = PP_OD_RESTORE_DEFAULT_TABLE;
774 	else if (*buf == 'c')
775 		type = PP_OD_COMMIT_DPM_TABLE;
776 	else if (!strncmp(buf, "vc", 2))
777 		type = PP_OD_EDIT_VDDC_CURVE;
778 	else if (!strncmp(buf, "vo", 2))
779 		type = PP_OD_EDIT_VDDGFX_OFFSET;
780 	else
781 		return -EINVAL;
782 
783 	memcpy(buf_cpy, buf, count+1);
784 
785 	tmp_str = buf_cpy;
786 
787 	if ((type == PP_OD_EDIT_VDDC_CURVE) ||
788 	     (type == PP_OD_EDIT_VDDGFX_OFFSET))
789 		tmp_str++;
790 	while (isspace(*++tmp_str));
791 
792 	while ((sub_str = strsep(&tmp_str, delimiter)) != NULL) {
793 		if (strlen(sub_str) == 0)
794 			continue;
795 		ret = kstrtol(sub_str, 0, &parameter[parameter_size]);
796 		if (ret)
797 			return -EINVAL;
798 		parameter_size++;
799 
800 		while (isspace(*tmp_str))
801 			tmp_str++;
802 	}
803 
804 	ret = pm_runtime_get_sync(ddev->dev);
805 	if (ret < 0) {
806 		pm_runtime_put_autosuspend(ddev->dev);
807 		return ret;
808 	}
809 
810 	if (amdgpu_dpm_set_fine_grain_clk_vol(adev,
811 					      type,
812 					      parameter,
813 					      parameter_size))
814 		goto err_out;
815 
816 	if (amdgpu_dpm_odn_edit_dpm_table(adev, type,
817 					  parameter, parameter_size))
818 		goto err_out;
819 
820 	if (type == PP_OD_COMMIT_DPM_TABLE) {
821 		if (amdgpu_dpm_dispatch_task(adev,
822 					     AMD_PP_TASK_READJUST_POWER_STATE,
823 					     NULL))
824 			goto err_out;
825 	}
826 
827 	pm_runtime_mark_last_busy(ddev->dev);
828 	pm_runtime_put_autosuspend(ddev->dev);
829 
830 	return count;
831 
832 err_out:
833 	pm_runtime_mark_last_busy(ddev->dev);
834 	pm_runtime_put_autosuspend(ddev->dev);
835 	return -EINVAL;
836 }
837 
838 static ssize_t amdgpu_get_pp_od_clk_voltage(struct device *dev,
839 		struct device_attribute *attr,
840 		char *buf)
841 {
842 	struct drm_device *ddev = dev_get_drvdata(dev);
843 	struct amdgpu_device *adev = drm_to_adev(ddev);
844 	int size = 0;
845 	int ret;
846 	enum pp_clock_type od_clocks[6] = {
847 		OD_SCLK,
848 		OD_MCLK,
849 		OD_VDDC_CURVE,
850 		OD_RANGE,
851 		OD_VDDGFX_OFFSET,
852 		OD_CCLK,
853 	};
854 	uint clk_index;
855 
856 	if (amdgpu_in_reset(adev))
857 		return -EPERM;
858 	if (adev->in_suspend && !adev->in_runpm)
859 		return -EPERM;
860 
861 	ret = pm_runtime_get_sync(ddev->dev);
862 	if (ret < 0) {
863 		pm_runtime_put_autosuspend(ddev->dev);
864 		return ret;
865 	}
866 
867 	for (clk_index = 0 ; clk_index < 6 ; clk_index++) {
868 		ret = amdgpu_dpm_emit_clock_levels(adev, od_clocks[clk_index], buf, &size);
869 		if (ret)
870 			break;
871 	}
872 	if (ret == -ENOENT) {
873 		size = amdgpu_dpm_print_clock_levels(adev, OD_SCLK, buf);
874 		size += amdgpu_dpm_print_clock_levels(adev, OD_MCLK, buf + size);
875 		size += amdgpu_dpm_print_clock_levels(adev, OD_VDDC_CURVE, buf + size);
876 		size += amdgpu_dpm_print_clock_levels(adev, OD_VDDGFX_OFFSET, buf + size);
877 		size += amdgpu_dpm_print_clock_levels(adev, OD_RANGE, buf + size);
878 		size += amdgpu_dpm_print_clock_levels(adev, OD_CCLK, buf + size);
879 	}
880 
881 	if (size == 0)
882 		size = sysfs_emit(buf, "\n");
883 
884 	pm_runtime_mark_last_busy(ddev->dev);
885 	pm_runtime_put_autosuspend(ddev->dev);
886 
887 	return size;
888 }
889 
890 /**
891  * DOC: pp_features
892  *
893  * The amdgpu driver provides a sysfs API for adjusting what powerplay
894  * features to be enabled. The file pp_features is used for this. And
895  * this is only available for Vega10 and later dGPUs.
896  *
897  * Reading back the file will show you the followings:
898  * - Current ppfeature masks
899  * - List of the all supported powerplay features with their naming,
900  *   bitmasks and enablement status('Y'/'N' means "enabled"/"disabled").
901  *
902  * To manually enable or disable a specific feature, just set or clear
903  * the corresponding bit from original ppfeature masks and input the
904  * new ppfeature masks.
905  */
906 static ssize_t amdgpu_set_pp_features(struct device *dev,
907 				      struct device_attribute *attr,
908 				      const char *buf,
909 				      size_t count)
910 {
911 	struct drm_device *ddev = dev_get_drvdata(dev);
912 	struct amdgpu_device *adev = drm_to_adev(ddev);
913 	uint64_t featuremask;
914 	int ret;
915 
916 	if (amdgpu_in_reset(adev))
917 		return -EPERM;
918 	if (adev->in_suspend && !adev->in_runpm)
919 		return -EPERM;
920 
921 	ret = kstrtou64(buf, 0, &featuremask);
922 	if (ret)
923 		return -EINVAL;
924 
925 	ret = pm_runtime_get_sync(ddev->dev);
926 	if (ret < 0) {
927 		pm_runtime_put_autosuspend(ddev->dev);
928 		return ret;
929 	}
930 
931 	ret = amdgpu_dpm_set_ppfeature_status(adev, featuremask);
932 
933 	pm_runtime_mark_last_busy(ddev->dev);
934 	pm_runtime_put_autosuspend(ddev->dev);
935 
936 	if (ret)
937 		return -EINVAL;
938 
939 	return count;
940 }
941 
942 static ssize_t amdgpu_get_pp_features(struct device *dev,
943 				      struct device_attribute *attr,
944 				      char *buf)
945 {
946 	struct drm_device *ddev = dev_get_drvdata(dev);
947 	struct amdgpu_device *adev = drm_to_adev(ddev);
948 	ssize_t size;
949 	int ret;
950 
951 	if (amdgpu_in_reset(adev))
952 		return -EPERM;
953 	if (adev->in_suspend && !adev->in_runpm)
954 		return -EPERM;
955 
956 	ret = pm_runtime_get_sync(ddev->dev);
957 	if (ret < 0) {
958 		pm_runtime_put_autosuspend(ddev->dev);
959 		return ret;
960 	}
961 
962 	size = amdgpu_dpm_get_ppfeature_status(adev, buf);
963 	if (size <= 0)
964 		size = sysfs_emit(buf, "\n");
965 
966 	pm_runtime_mark_last_busy(ddev->dev);
967 	pm_runtime_put_autosuspend(ddev->dev);
968 
969 	return size;
970 }
971 
972 /**
973  * DOC: pp_dpm_sclk pp_dpm_mclk pp_dpm_socclk pp_dpm_fclk pp_dpm_dcefclk pp_dpm_pcie
974  *
975  * The amdgpu driver provides a sysfs API for adjusting what power levels
976  * are enabled for a given power state.  The files pp_dpm_sclk, pp_dpm_mclk,
977  * pp_dpm_socclk, pp_dpm_fclk, pp_dpm_dcefclk and pp_dpm_pcie are used for
978  * this.
979  *
980  * pp_dpm_socclk and pp_dpm_dcefclk interfaces are only available for
981  * Vega10 and later ASICs.
982  * pp_dpm_fclk interface is only available for Vega20 and later ASICs.
983  *
984  * Reading back the files will show you the available power levels within
985  * the power state and the clock information for those levels.
986  *
987  * To manually adjust these states, first select manual using
988  * power_dpm_force_performance_level.
989  * Secondly, enter a new value for each level by inputing a string that
990  * contains " echo xx xx xx > pp_dpm_sclk/mclk/pcie"
991  * E.g.,
992  *
993  * .. code-block:: bash
994  *
995  *	echo "4 5 6" > pp_dpm_sclk
996  *
997  * will enable sclk levels 4, 5, and 6.
998  *
999  * NOTE: change to the dcefclk max dpm level is not supported now
1000  */
1001 
1002 static ssize_t amdgpu_get_pp_dpm_clock(struct device *dev,
1003 		enum pp_clock_type type,
1004 		char *buf)
1005 {
1006 	struct drm_device *ddev = dev_get_drvdata(dev);
1007 	struct amdgpu_device *adev = drm_to_adev(ddev);
1008 	int size = 0;
1009 	int ret = 0;
1010 
1011 	if (amdgpu_in_reset(adev))
1012 		return -EPERM;
1013 	if (adev->in_suspend && !adev->in_runpm)
1014 		return -EPERM;
1015 
1016 	ret = pm_runtime_get_sync(ddev->dev);
1017 	if (ret < 0) {
1018 		pm_runtime_put_autosuspend(ddev->dev);
1019 		return ret;
1020 	}
1021 
1022 	ret = amdgpu_dpm_emit_clock_levels(adev, type, buf, &size);
1023 	if (ret == -ENOENT)
1024 		size = amdgpu_dpm_print_clock_levels(adev, type, buf);
1025 
1026 	if (size == 0)
1027 		size = sysfs_emit(buf, "\n");
1028 
1029 	pm_runtime_mark_last_busy(ddev->dev);
1030 	pm_runtime_put_autosuspend(ddev->dev);
1031 
1032 	return size;
1033 }
1034 
1035 /*
1036  * Worst case: 32 bits individually specified, in octal at 12 characters
1037  * per line (+1 for \n).
1038  */
1039 #define AMDGPU_MASK_BUF_MAX	(32 * 13)
1040 
1041 static ssize_t amdgpu_read_mask(const char *buf, size_t count, uint32_t *mask)
1042 {
1043 	int ret;
1044 	unsigned long level;
1045 	char *sub_str = NULL;
1046 	char *tmp;
1047 	char buf_cpy[AMDGPU_MASK_BUF_MAX + 1];
1048 	const char delimiter[3] = {' ', '\n', '\0'};
1049 	size_t bytes;
1050 
1051 	*mask = 0;
1052 
1053 	bytes = min(count, sizeof(buf_cpy) - 1);
1054 	memcpy(buf_cpy, buf, bytes);
1055 	buf_cpy[bytes] = '\0';
1056 	tmp = buf_cpy;
1057 	while ((sub_str = strsep(&tmp, delimiter)) != NULL) {
1058 		if (strlen(sub_str)) {
1059 			ret = kstrtoul(sub_str, 0, &level);
1060 			if (ret || level > 31)
1061 				return -EINVAL;
1062 			*mask |= 1 << level;
1063 		} else
1064 			break;
1065 	}
1066 
1067 	return 0;
1068 }
1069 
1070 static ssize_t amdgpu_set_pp_dpm_clock(struct device *dev,
1071 		enum pp_clock_type type,
1072 		const char *buf,
1073 		size_t count)
1074 {
1075 	struct drm_device *ddev = dev_get_drvdata(dev);
1076 	struct amdgpu_device *adev = drm_to_adev(ddev);
1077 	int ret;
1078 	uint32_t mask = 0;
1079 
1080 	if (amdgpu_in_reset(adev))
1081 		return -EPERM;
1082 	if (adev->in_suspend && !adev->in_runpm)
1083 		return -EPERM;
1084 
1085 	ret = amdgpu_read_mask(buf, count, &mask);
1086 	if (ret)
1087 		return ret;
1088 
1089 	ret = pm_runtime_get_sync(ddev->dev);
1090 	if (ret < 0) {
1091 		pm_runtime_put_autosuspend(ddev->dev);
1092 		return ret;
1093 	}
1094 
1095 	ret = amdgpu_dpm_force_clock_level(adev, type, mask);
1096 
1097 	pm_runtime_mark_last_busy(ddev->dev);
1098 	pm_runtime_put_autosuspend(ddev->dev);
1099 
1100 	if (ret)
1101 		return -EINVAL;
1102 
1103 	return count;
1104 }
1105 
1106 static ssize_t amdgpu_get_pp_dpm_sclk(struct device *dev,
1107 		struct device_attribute *attr,
1108 		char *buf)
1109 {
1110 	return amdgpu_get_pp_dpm_clock(dev, PP_SCLK, buf);
1111 }
1112 
1113 static ssize_t amdgpu_set_pp_dpm_sclk(struct device *dev,
1114 		struct device_attribute *attr,
1115 		const char *buf,
1116 		size_t count)
1117 {
1118 	return amdgpu_set_pp_dpm_clock(dev, PP_SCLK, buf, count);
1119 }
1120 
1121 static ssize_t amdgpu_get_pp_dpm_mclk(struct device *dev,
1122 		struct device_attribute *attr,
1123 		char *buf)
1124 {
1125 	return amdgpu_get_pp_dpm_clock(dev, PP_MCLK, buf);
1126 }
1127 
1128 static ssize_t amdgpu_set_pp_dpm_mclk(struct device *dev,
1129 		struct device_attribute *attr,
1130 		const char *buf,
1131 		size_t count)
1132 {
1133 	return amdgpu_set_pp_dpm_clock(dev, PP_MCLK, buf, count);
1134 }
1135 
1136 static ssize_t amdgpu_get_pp_dpm_socclk(struct device *dev,
1137 		struct device_attribute *attr,
1138 		char *buf)
1139 {
1140 	return amdgpu_get_pp_dpm_clock(dev, PP_SOCCLK, buf);
1141 }
1142 
1143 static ssize_t amdgpu_set_pp_dpm_socclk(struct device *dev,
1144 		struct device_attribute *attr,
1145 		const char *buf,
1146 		size_t count)
1147 {
1148 	return amdgpu_set_pp_dpm_clock(dev, PP_SOCCLK, buf, count);
1149 }
1150 
1151 static ssize_t amdgpu_get_pp_dpm_fclk(struct device *dev,
1152 		struct device_attribute *attr,
1153 		char *buf)
1154 {
1155 	return amdgpu_get_pp_dpm_clock(dev, PP_FCLK, buf);
1156 }
1157 
1158 static ssize_t amdgpu_set_pp_dpm_fclk(struct device *dev,
1159 		struct device_attribute *attr,
1160 		const char *buf,
1161 		size_t count)
1162 {
1163 	return amdgpu_set_pp_dpm_clock(dev, PP_FCLK, buf, count);
1164 }
1165 
1166 static ssize_t amdgpu_get_pp_dpm_vclk(struct device *dev,
1167 		struct device_attribute *attr,
1168 		char *buf)
1169 {
1170 	return amdgpu_get_pp_dpm_clock(dev, PP_VCLK, buf);
1171 }
1172 
1173 static ssize_t amdgpu_set_pp_dpm_vclk(struct device *dev,
1174 		struct device_attribute *attr,
1175 		const char *buf,
1176 		size_t count)
1177 {
1178 	return amdgpu_set_pp_dpm_clock(dev, PP_VCLK, buf, count);
1179 }
1180 
1181 static ssize_t amdgpu_get_pp_dpm_dclk(struct device *dev,
1182 		struct device_attribute *attr,
1183 		char *buf)
1184 {
1185 	return amdgpu_get_pp_dpm_clock(dev, PP_DCLK, buf);
1186 }
1187 
1188 static ssize_t amdgpu_set_pp_dpm_dclk(struct device *dev,
1189 		struct device_attribute *attr,
1190 		const char *buf,
1191 		size_t count)
1192 {
1193 	return amdgpu_set_pp_dpm_clock(dev, PP_DCLK, buf, count);
1194 }
1195 
1196 static ssize_t amdgpu_get_pp_dpm_dcefclk(struct device *dev,
1197 		struct device_attribute *attr,
1198 		char *buf)
1199 {
1200 	return amdgpu_get_pp_dpm_clock(dev, PP_DCEFCLK, buf);
1201 }
1202 
1203 static ssize_t amdgpu_set_pp_dpm_dcefclk(struct device *dev,
1204 		struct device_attribute *attr,
1205 		const char *buf,
1206 		size_t count)
1207 {
1208 	return amdgpu_set_pp_dpm_clock(dev, PP_DCEFCLK, buf, count);
1209 }
1210 
1211 static ssize_t amdgpu_get_pp_dpm_pcie(struct device *dev,
1212 		struct device_attribute *attr,
1213 		char *buf)
1214 {
1215 	return amdgpu_get_pp_dpm_clock(dev, PP_PCIE, buf);
1216 }
1217 
1218 static ssize_t amdgpu_set_pp_dpm_pcie(struct device *dev,
1219 		struct device_attribute *attr,
1220 		const char *buf,
1221 		size_t count)
1222 {
1223 	return amdgpu_set_pp_dpm_clock(dev, PP_PCIE, buf, count);
1224 }
1225 
1226 static ssize_t amdgpu_get_pp_sclk_od(struct device *dev,
1227 		struct device_attribute *attr,
1228 		char *buf)
1229 {
1230 	struct drm_device *ddev = dev_get_drvdata(dev);
1231 	struct amdgpu_device *adev = drm_to_adev(ddev);
1232 	uint32_t value = 0;
1233 	int ret;
1234 
1235 	if (amdgpu_in_reset(adev))
1236 		return -EPERM;
1237 	if (adev->in_suspend && !adev->in_runpm)
1238 		return -EPERM;
1239 
1240 	ret = pm_runtime_get_sync(ddev->dev);
1241 	if (ret < 0) {
1242 		pm_runtime_put_autosuspend(ddev->dev);
1243 		return ret;
1244 	}
1245 
1246 	value = amdgpu_dpm_get_sclk_od(adev);
1247 
1248 	pm_runtime_mark_last_busy(ddev->dev);
1249 	pm_runtime_put_autosuspend(ddev->dev);
1250 
1251 	return sysfs_emit(buf, "%d\n", value);
1252 }
1253 
1254 static ssize_t amdgpu_set_pp_sclk_od(struct device *dev,
1255 		struct device_attribute *attr,
1256 		const char *buf,
1257 		size_t count)
1258 {
1259 	struct drm_device *ddev = dev_get_drvdata(dev);
1260 	struct amdgpu_device *adev = drm_to_adev(ddev);
1261 	int ret;
1262 	long int value;
1263 
1264 	if (amdgpu_in_reset(adev))
1265 		return -EPERM;
1266 	if (adev->in_suspend && !adev->in_runpm)
1267 		return -EPERM;
1268 
1269 	ret = kstrtol(buf, 0, &value);
1270 
1271 	if (ret)
1272 		return -EINVAL;
1273 
1274 	ret = pm_runtime_get_sync(ddev->dev);
1275 	if (ret < 0) {
1276 		pm_runtime_put_autosuspend(ddev->dev);
1277 		return ret;
1278 	}
1279 
1280 	amdgpu_dpm_set_sclk_od(adev, (uint32_t)value);
1281 
1282 	pm_runtime_mark_last_busy(ddev->dev);
1283 	pm_runtime_put_autosuspend(ddev->dev);
1284 
1285 	return count;
1286 }
1287 
1288 static ssize_t amdgpu_get_pp_mclk_od(struct device *dev,
1289 		struct device_attribute *attr,
1290 		char *buf)
1291 {
1292 	struct drm_device *ddev = dev_get_drvdata(dev);
1293 	struct amdgpu_device *adev = drm_to_adev(ddev);
1294 	uint32_t value = 0;
1295 	int ret;
1296 
1297 	if (amdgpu_in_reset(adev))
1298 		return -EPERM;
1299 	if (adev->in_suspend && !adev->in_runpm)
1300 		return -EPERM;
1301 
1302 	ret = pm_runtime_get_sync(ddev->dev);
1303 	if (ret < 0) {
1304 		pm_runtime_put_autosuspend(ddev->dev);
1305 		return ret;
1306 	}
1307 
1308 	value = amdgpu_dpm_get_mclk_od(adev);
1309 
1310 	pm_runtime_mark_last_busy(ddev->dev);
1311 	pm_runtime_put_autosuspend(ddev->dev);
1312 
1313 	return sysfs_emit(buf, "%d\n", value);
1314 }
1315 
1316 static ssize_t amdgpu_set_pp_mclk_od(struct device *dev,
1317 		struct device_attribute *attr,
1318 		const char *buf,
1319 		size_t count)
1320 {
1321 	struct drm_device *ddev = dev_get_drvdata(dev);
1322 	struct amdgpu_device *adev = drm_to_adev(ddev);
1323 	int ret;
1324 	long int value;
1325 
1326 	if (amdgpu_in_reset(adev))
1327 		return -EPERM;
1328 	if (adev->in_suspend && !adev->in_runpm)
1329 		return -EPERM;
1330 
1331 	ret = kstrtol(buf, 0, &value);
1332 
1333 	if (ret)
1334 		return -EINVAL;
1335 
1336 	ret = pm_runtime_get_sync(ddev->dev);
1337 	if (ret < 0) {
1338 		pm_runtime_put_autosuspend(ddev->dev);
1339 		return ret;
1340 	}
1341 
1342 	amdgpu_dpm_set_mclk_od(adev, (uint32_t)value);
1343 
1344 	pm_runtime_mark_last_busy(ddev->dev);
1345 	pm_runtime_put_autosuspend(ddev->dev);
1346 
1347 	return count;
1348 }
1349 
1350 /**
1351  * DOC: pp_power_profile_mode
1352  *
1353  * The amdgpu driver provides a sysfs API for adjusting the heuristics
1354  * related to switching between power levels in a power state.  The file
1355  * pp_power_profile_mode is used for this.
1356  *
1357  * Reading this file outputs a list of all of the predefined power profiles
1358  * and the relevant heuristics settings for that profile.
1359  *
1360  * To select a profile or create a custom profile, first select manual using
1361  * power_dpm_force_performance_level.  Writing the number of a predefined
1362  * profile to pp_power_profile_mode will enable those heuristics.  To
1363  * create a custom set of heuristics, write a string of numbers to the file
1364  * starting with the number of the custom profile along with a setting
1365  * for each heuristic parameter.  Due to differences across asic families
1366  * the heuristic parameters vary from family to family.
1367  *
1368  */
1369 
1370 static ssize_t amdgpu_get_pp_power_profile_mode(struct device *dev,
1371 		struct device_attribute *attr,
1372 		char *buf)
1373 {
1374 	struct drm_device *ddev = dev_get_drvdata(dev);
1375 	struct amdgpu_device *adev = drm_to_adev(ddev);
1376 	ssize_t size;
1377 	int ret;
1378 
1379 	if (amdgpu_in_reset(adev))
1380 		return -EPERM;
1381 	if (adev->in_suspend && !adev->in_runpm)
1382 		return -EPERM;
1383 
1384 	ret = pm_runtime_get_sync(ddev->dev);
1385 	if (ret < 0) {
1386 		pm_runtime_put_autosuspend(ddev->dev);
1387 		return ret;
1388 	}
1389 
1390 	size = amdgpu_dpm_get_power_profile_mode(adev, buf);
1391 	if (size <= 0)
1392 		size = sysfs_emit(buf, "\n");
1393 
1394 	pm_runtime_mark_last_busy(ddev->dev);
1395 	pm_runtime_put_autosuspend(ddev->dev);
1396 
1397 	return size;
1398 }
1399 
1400 
1401 static ssize_t amdgpu_set_pp_power_profile_mode(struct device *dev,
1402 		struct device_attribute *attr,
1403 		const char *buf,
1404 		size_t count)
1405 {
1406 	int ret;
1407 	struct drm_device *ddev = dev_get_drvdata(dev);
1408 	struct amdgpu_device *adev = drm_to_adev(ddev);
1409 	uint32_t parameter_size = 0;
1410 	long parameter[64];
1411 	char *sub_str, buf_cpy[128];
1412 	char *tmp_str;
1413 	uint32_t i = 0;
1414 	char tmp[2];
1415 	long int profile_mode = 0;
1416 	const char delimiter[3] = {' ', '\n', '\0'};
1417 
1418 	if (amdgpu_in_reset(adev))
1419 		return -EPERM;
1420 	if (adev->in_suspend && !adev->in_runpm)
1421 		return -EPERM;
1422 
1423 	tmp[0] = *(buf);
1424 	tmp[1] = '\0';
1425 	ret = kstrtol(tmp, 0, &profile_mode);
1426 	if (ret)
1427 		return -EINVAL;
1428 
1429 	if (profile_mode == PP_SMC_POWER_PROFILE_CUSTOM) {
1430 		if (count < 2 || count > 127)
1431 			return -EINVAL;
1432 		while (isspace(*++buf))
1433 			i++;
1434 		memcpy(buf_cpy, buf, count-i);
1435 		tmp_str = buf_cpy;
1436 		while ((sub_str = strsep(&tmp_str, delimiter)) != NULL) {
1437 			if (strlen(sub_str) == 0)
1438 				continue;
1439 			ret = kstrtol(sub_str, 0, &parameter[parameter_size]);
1440 			if (ret)
1441 				return -EINVAL;
1442 			parameter_size++;
1443 			while (isspace(*tmp_str))
1444 				tmp_str++;
1445 		}
1446 	}
1447 	parameter[parameter_size] = profile_mode;
1448 
1449 	ret = pm_runtime_get_sync(ddev->dev);
1450 	if (ret < 0) {
1451 		pm_runtime_put_autosuspend(ddev->dev);
1452 		return ret;
1453 	}
1454 
1455 	ret = amdgpu_dpm_set_power_profile_mode(adev, parameter, parameter_size);
1456 
1457 	pm_runtime_mark_last_busy(ddev->dev);
1458 	pm_runtime_put_autosuspend(ddev->dev);
1459 
1460 	if (!ret)
1461 		return count;
1462 
1463 	return -EINVAL;
1464 }
1465 
1466 /**
1467  * DOC: gpu_busy_percent
1468  *
1469  * The amdgpu driver provides a sysfs API for reading how busy the GPU
1470  * is as a percentage.  The file gpu_busy_percent is used for this.
1471  * The SMU firmware computes a percentage of load based on the
1472  * aggregate activity level in the IP cores.
1473  */
1474 static ssize_t amdgpu_get_gpu_busy_percent(struct device *dev,
1475 					   struct device_attribute *attr,
1476 					   char *buf)
1477 {
1478 	struct drm_device *ddev = dev_get_drvdata(dev);
1479 	struct amdgpu_device *adev = drm_to_adev(ddev);
1480 	int r, value, size = sizeof(value);
1481 
1482 	if (amdgpu_in_reset(adev))
1483 		return -EPERM;
1484 	if (adev->in_suspend && !adev->in_runpm)
1485 		return -EPERM;
1486 
1487 	r = pm_runtime_get_sync(ddev->dev);
1488 	if (r < 0) {
1489 		pm_runtime_put_autosuspend(ddev->dev);
1490 		return r;
1491 	}
1492 
1493 	/* read the IP busy sensor */
1494 	r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_LOAD,
1495 				   (void *)&value, &size);
1496 
1497 	pm_runtime_mark_last_busy(ddev->dev);
1498 	pm_runtime_put_autosuspend(ddev->dev);
1499 
1500 	if (r)
1501 		return r;
1502 
1503 	return sysfs_emit(buf, "%d\n", value);
1504 }
1505 
1506 /**
1507  * DOC: mem_busy_percent
1508  *
1509  * The amdgpu driver provides a sysfs API for reading how busy the VRAM
1510  * is as a percentage.  The file mem_busy_percent is used for this.
1511  * The SMU firmware computes a percentage of load based on the
1512  * aggregate activity level in the IP cores.
1513  */
1514 static ssize_t amdgpu_get_mem_busy_percent(struct device *dev,
1515 					   struct device_attribute *attr,
1516 					   char *buf)
1517 {
1518 	struct drm_device *ddev = dev_get_drvdata(dev);
1519 	struct amdgpu_device *adev = drm_to_adev(ddev);
1520 	int r, value, size = sizeof(value);
1521 
1522 	if (amdgpu_in_reset(adev))
1523 		return -EPERM;
1524 	if (adev->in_suspend && !adev->in_runpm)
1525 		return -EPERM;
1526 
1527 	r = pm_runtime_get_sync(ddev->dev);
1528 	if (r < 0) {
1529 		pm_runtime_put_autosuspend(ddev->dev);
1530 		return r;
1531 	}
1532 
1533 	/* read the IP busy sensor */
1534 	r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_MEM_LOAD,
1535 				   (void *)&value, &size);
1536 
1537 	pm_runtime_mark_last_busy(ddev->dev);
1538 	pm_runtime_put_autosuspend(ddev->dev);
1539 
1540 	if (r)
1541 		return r;
1542 
1543 	return sysfs_emit(buf, "%d\n", value);
1544 }
1545 
1546 /**
1547  * DOC: pcie_bw
1548  *
1549  * The amdgpu driver provides a sysfs API for estimating how much data
1550  * has been received and sent by the GPU in the last second through PCIe.
1551  * The file pcie_bw is used for this.
1552  * The Perf counters count the number of received and sent messages and return
1553  * those values, as well as the maximum payload size of a PCIe packet (mps).
1554  * Note that it is not possible to easily and quickly obtain the size of each
1555  * packet transmitted, so we output the max payload size (mps) to allow for
1556  * quick estimation of the PCIe bandwidth usage
1557  */
1558 static ssize_t amdgpu_get_pcie_bw(struct device *dev,
1559 		struct device_attribute *attr,
1560 		char *buf)
1561 {
1562 	struct drm_device *ddev = dev_get_drvdata(dev);
1563 	struct amdgpu_device *adev = drm_to_adev(ddev);
1564 	uint64_t count0 = 0, count1 = 0;
1565 	int ret;
1566 
1567 	if (amdgpu_in_reset(adev))
1568 		return -EPERM;
1569 	if (adev->in_suspend && !adev->in_runpm)
1570 		return -EPERM;
1571 
1572 	if (adev->flags & AMD_IS_APU)
1573 		return -ENODATA;
1574 
1575 	if (!adev->asic_funcs->get_pcie_usage)
1576 		return -ENODATA;
1577 
1578 	ret = pm_runtime_get_sync(ddev->dev);
1579 	if (ret < 0) {
1580 		pm_runtime_put_autosuspend(ddev->dev);
1581 		return ret;
1582 	}
1583 
1584 	amdgpu_asic_get_pcie_usage(adev, &count0, &count1);
1585 
1586 	pm_runtime_mark_last_busy(ddev->dev);
1587 	pm_runtime_put_autosuspend(ddev->dev);
1588 
1589 	return sysfs_emit(buf, "%llu %llu %i\n",
1590 			  count0, count1, pcie_get_mps(adev->pdev));
1591 }
1592 
1593 /**
1594  * DOC: unique_id
1595  *
1596  * The amdgpu driver provides a sysfs API for providing a unique ID for the GPU
1597  * The file unique_id is used for this.
1598  * This will provide a Unique ID that will persist from machine to machine
1599  *
1600  * NOTE: This will only work for GFX9 and newer. This file will be absent
1601  * on unsupported ASICs (GFX8 and older)
1602  */
1603 static ssize_t amdgpu_get_unique_id(struct device *dev,
1604 		struct device_attribute *attr,
1605 		char *buf)
1606 {
1607 	struct drm_device *ddev = dev_get_drvdata(dev);
1608 	struct amdgpu_device *adev = drm_to_adev(ddev);
1609 
1610 	if (amdgpu_in_reset(adev))
1611 		return -EPERM;
1612 	if (adev->in_suspend && !adev->in_runpm)
1613 		return -EPERM;
1614 
1615 	if (adev->unique_id)
1616 		return sysfs_emit(buf, "%016llx\n", adev->unique_id);
1617 
1618 	return 0;
1619 }
1620 
1621 /**
1622  * DOC: thermal_throttling_logging
1623  *
1624  * Thermal throttling pulls down the clock frequency and thus the performance.
1625  * It's an useful mechanism to protect the chip from overheating. Since it
1626  * impacts performance, the user controls whether it is enabled and if so,
1627  * the log frequency.
1628  *
1629  * Reading back the file shows you the status(enabled or disabled) and
1630  * the interval(in seconds) between each thermal logging.
1631  *
1632  * Writing an integer to the file, sets a new logging interval, in seconds.
1633  * The value should be between 1 and 3600. If the value is less than 1,
1634  * thermal logging is disabled. Values greater than 3600 are ignored.
1635  */
1636 static ssize_t amdgpu_get_thermal_throttling_logging(struct device *dev,
1637 						     struct device_attribute *attr,
1638 						     char *buf)
1639 {
1640 	struct drm_device *ddev = dev_get_drvdata(dev);
1641 	struct amdgpu_device *adev = drm_to_adev(ddev);
1642 
1643 	return sysfs_emit(buf, "%s: thermal throttling logging %s, with interval %d seconds\n",
1644 			  adev_to_drm(adev)->unique,
1645 			  atomic_read(&adev->throttling_logging_enabled) ? "enabled" : "disabled",
1646 			  adev->throttling_logging_rs.interval / HZ + 1);
1647 }
1648 
1649 static ssize_t amdgpu_set_thermal_throttling_logging(struct device *dev,
1650 						     struct device_attribute *attr,
1651 						     const char *buf,
1652 						     size_t count)
1653 {
1654 	struct drm_device *ddev = dev_get_drvdata(dev);
1655 	struct amdgpu_device *adev = drm_to_adev(ddev);
1656 	long throttling_logging_interval;
1657 	unsigned long flags;
1658 	int ret = 0;
1659 
1660 	ret = kstrtol(buf, 0, &throttling_logging_interval);
1661 	if (ret)
1662 		return ret;
1663 
1664 	if (throttling_logging_interval > 3600)
1665 		return -EINVAL;
1666 
1667 	if (throttling_logging_interval > 0) {
1668 		raw_spin_lock_irqsave(&adev->throttling_logging_rs.lock, flags);
1669 		/*
1670 		 * Reset the ratelimit timer internals.
1671 		 * This can effectively restart the timer.
1672 		 */
1673 		adev->throttling_logging_rs.interval =
1674 			(throttling_logging_interval - 1) * HZ;
1675 		adev->throttling_logging_rs.begin = 0;
1676 		adev->throttling_logging_rs.printed = 0;
1677 		adev->throttling_logging_rs.missed = 0;
1678 		raw_spin_unlock_irqrestore(&adev->throttling_logging_rs.lock, flags);
1679 
1680 		atomic_set(&adev->throttling_logging_enabled, 1);
1681 	} else {
1682 		atomic_set(&adev->throttling_logging_enabled, 0);
1683 	}
1684 
1685 	return count;
1686 }
1687 
1688 /**
1689  * DOC: gpu_metrics
1690  *
1691  * The amdgpu driver provides a sysfs API for retrieving current gpu
1692  * metrics data. The file gpu_metrics is used for this. Reading the
1693  * file will dump all the current gpu metrics data.
1694  *
1695  * These data include temperature, frequency, engines utilization,
1696  * power consume, throttler status, fan speed and cpu core statistics(
1697  * available for APU only). That's it will give a snapshot of all sensors
1698  * at the same time.
1699  */
1700 static ssize_t amdgpu_get_gpu_metrics(struct device *dev,
1701 				      struct device_attribute *attr,
1702 				      char *buf)
1703 {
1704 	struct drm_device *ddev = dev_get_drvdata(dev);
1705 	struct amdgpu_device *adev = drm_to_adev(ddev);
1706 	void *gpu_metrics;
1707 	ssize_t size = 0;
1708 	int ret;
1709 
1710 	if (amdgpu_in_reset(adev))
1711 		return -EPERM;
1712 	if (adev->in_suspend && !adev->in_runpm)
1713 		return -EPERM;
1714 
1715 	ret = pm_runtime_get_sync(ddev->dev);
1716 	if (ret < 0) {
1717 		pm_runtime_put_autosuspend(ddev->dev);
1718 		return ret;
1719 	}
1720 
1721 	size = amdgpu_dpm_get_gpu_metrics(adev, &gpu_metrics);
1722 	if (size <= 0)
1723 		goto out;
1724 
1725 	if (size >= PAGE_SIZE)
1726 		size = PAGE_SIZE - 1;
1727 
1728 	memcpy(buf, gpu_metrics, size);
1729 
1730 out:
1731 	pm_runtime_mark_last_busy(ddev->dev);
1732 	pm_runtime_put_autosuspend(ddev->dev);
1733 
1734 	return size;
1735 }
1736 
1737 static int amdgpu_device_read_powershift(struct amdgpu_device *adev,
1738 						uint32_t *ss_power, bool dgpu_share)
1739 {
1740 	struct drm_device *ddev = adev_to_drm(adev);
1741 	uint32_t size;
1742 	int r = 0;
1743 
1744 	if (amdgpu_in_reset(adev))
1745 		return -EPERM;
1746 	if (adev->in_suspend && !adev->in_runpm)
1747 		return -EPERM;
1748 
1749 	r = pm_runtime_get_sync(ddev->dev);
1750 	if (r < 0) {
1751 		pm_runtime_put_autosuspend(ddev->dev);
1752 		return r;
1753 	}
1754 
1755 	if (dgpu_share)
1756 		r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_SS_DGPU_SHARE,
1757 				   (void *)ss_power, &size);
1758 	else
1759 		r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_SS_APU_SHARE,
1760 				   (void *)ss_power, &size);
1761 
1762 	pm_runtime_mark_last_busy(ddev->dev);
1763 	pm_runtime_put_autosuspend(ddev->dev);
1764 	return r;
1765 }
1766 
1767 static int amdgpu_show_powershift_percent(struct device *dev,
1768 					char *buf, bool dgpu_share)
1769 {
1770 	struct drm_device *ddev = dev_get_drvdata(dev);
1771 	struct amdgpu_device *adev = drm_to_adev(ddev);
1772 	uint32_t ss_power;
1773 	int r = 0, i;
1774 
1775 	r = amdgpu_device_read_powershift(adev, &ss_power, dgpu_share);
1776 	if (r == -EOPNOTSUPP) {
1777 		/* sensor not available on dGPU, try to read from APU */
1778 		adev = NULL;
1779 		mutex_lock(&mgpu_info.mutex);
1780 		for (i = 0; i < mgpu_info.num_gpu; i++) {
1781 			if (mgpu_info.gpu_ins[i].adev->flags & AMD_IS_APU) {
1782 				adev = mgpu_info.gpu_ins[i].adev;
1783 				break;
1784 			}
1785 		}
1786 		mutex_unlock(&mgpu_info.mutex);
1787 		if (adev)
1788 			r = amdgpu_device_read_powershift(adev, &ss_power, dgpu_share);
1789 	}
1790 
1791 	if (!r)
1792 		r = sysfs_emit(buf, "%u%%\n", ss_power);
1793 
1794 	return r;
1795 }
1796 /**
1797  * DOC: smartshift_apu_power
1798  *
1799  * The amdgpu driver provides a sysfs API for reporting APU power
1800  * shift in percentage if platform supports smartshift. Value 0 means that
1801  * there is no powershift and values between [1-100] means that the power
1802  * is shifted to APU, the percentage of boost is with respect to APU power
1803  * limit on the platform.
1804  */
1805 
1806 static ssize_t amdgpu_get_smartshift_apu_power(struct device *dev, struct device_attribute *attr,
1807 					       char *buf)
1808 {
1809 	return amdgpu_show_powershift_percent(dev, buf, false);
1810 }
1811 
1812 /**
1813  * DOC: smartshift_dgpu_power
1814  *
1815  * The amdgpu driver provides a sysfs API for reporting dGPU power
1816  * shift in percentage if platform supports smartshift. Value 0 means that
1817  * there is no powershift and values between [1-100] means that the power is
1818  * shifted to dGPU, the percentage of boost is with respect to dGPU power
1819  * limit on the platform.
1820  */
1821 
1822 static ssize_t amdgpu_get_smartshift_dgpu_power(struct device *dev, struct device_attribute *attr,
1823 						char *buf)
1824 {
1825 	return amdgpu_show_powershift_percent(dev, buf, true);
1826 }
1827 
1828 /**
1829  * DOC: smartshift_bias
1830  *
1831  * The amdgpu driver provides a sysfs API for reporting the
1832  * smartshift(SS2.0) bias level. The value ranges from -100 to 100
1833  * and the default is 0. -100 sets maximum preference to APU
1834  * and 100 sets max perference to dGPU.
1835  */
1836 
1837 static ssize_t amdgpu_get_smartshift_bias(struct device *dev,
1838 					  struct device_attribute *attr,
1839 					  char *buf)
1840 {
1841 	int r = 0;
1842 
1843 	r = sysfs_emit(buf, "%d\n", amdgpu_smartshift_bias);
1844 
1845 	return r;
1846 }
1847 
1848 static ssize_t amdgpu_set_smartshift_bias(struct device *dev,
1849 					  struct device_attribute *attr,
1850 					  const char *buf, size_t count)
1851 {
1852 	struct drm_device *ddev = dev_get_drvdata(dev);
1853 	struct amdgpu_device *adev = drm_to_adev(ddev);
1854 	int r = 0;
1855 	int bias = 0;
1856 
1857 	if (amdgpu_in_reset(adev))
1858 		return -EPERM;
1859 	if (adev->in_suspend && !adev->in_runpm)
1860 		return -EPERM;
1861 
1862 	r = pm_runtime_get_sync(ddev->dev);
1863 	if (r < 0) {
1864 		pm_runtime_put_autosuspend(ddev->dev);
1865 		return r;
1866 	}
1867 
1868 	r = kstrtoint(buf, 10, &bias);
1869 	if (r)
1870 		goto out;
1871 
1872 	if (bias > AMDGPU_SMARTSHIFT_MAX_BIAS)
1873 		bias = AMDGPU_SMARTSHIFT_MAX_BIAS;
1874 	else if (bias < AMDGPU_SMARTSHIFT_MIN_BIAS)
1875 		bias = AMDGPU_SMARTSHIFT_MIN_BIAS;
1876 
1877 	amdgpu_smartshift_bias = bias;
1878 	r = count;
1879 
1880 	/* TODO: update bias level with SMU message */
1881 
1882 out:
1883 	pm_runtime_mark_last_busy(ddev->dev);
1884 	pm_runtime_put_autosuspend(ddev->dev);
1885 	return r;
1886 }
1887 
1888 
1889 static int ss_power_attr_update(struct amdgpu_device *adev, struct amdgpu_device_attr *attr,
1890 				uint32_t mask, enum amdgpu_device_attr_states *states)
1891 {
1892 	if (!amdgpu_device_supports_smart_shift(adev_to_drm(adev)))
1893 		*states = ATTR_STATE_UNSUPPORTED;
1894 
1895 	return 0;
1896 }
1897 
1898 static int ss_bias_attr_update(struct amdgpu_device *adev, struct amdgpu_device_attr *attr,
1899 			       uint32_t mask, enum amdgpu_device_attr_states *states)
1900 {
1901 	uint32_t ss_power, size;
1902 
1903 	if (!amdgpu_device_supports_smart_shift(adev_to_drm(adev)))
1904 		*states = ATTR_STATE_UNSUPPORTED;
1905 	else if (amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_SS_APU_SHARE,
1906 		 (void *)&ss_power, &size))
1907 		*states = ATTR_STATE_UNSUPPORTED;
1908 	else if (amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_SS_DGPU_SHARE,
1909 		 (void *)&ss_power, &size))
1910 		*states = ATTR_STATE_UNSUPPORTED;
1911 
1912 	return 0;
1913 }
1914 
1915 static struct amdgpu_device_attr amdgpu_device_attrs[] = {
1916 	AMDGPU_DEVICE_ATTR_RW(power_dpm_state,				ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF),
1917 	AMDGPU_DEVICE_ATTR_RW(power_dpm_force_performance_level,	ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF),
1918 	AMDGPU_DEVICE_ATTR_RO(pp_num_states,				ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF),
1919 	AMDGPU_DEVICE_ATTR_RO(pp_cur_state,				ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF),
1920 	AMDGPU_DEVICE_ATTR_RW(pp_force_state,				ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF),
1921 	AMDGPU_DEVICE_ATTR_RW(pp_table,					ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF),
1922 	AMDGPU_DEVICE_ATTR_RW(pp_dpm_sclk,				ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF),
1923 	AMDGPU_DEVICE_ATTR_RW(pp_dpm_mclk,				ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF),
1924 	AMDGPU_DEVICE_ATTR_RW(pp_dpm_socclk,				ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF),
1925 	AMDGPU_DEVICE_ATTR_RW(pp_dpm_fclk,				ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF),
1926 	AMDGPU_DEVICE_ATTR_RW(pp_dpm_vclk,				ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF),
1927 	AMDGPU_DEVICE_ATTR_RW(pp_dpm_dclk,				ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF),
1928 	AMDGPU_DEVICE_ATTR_RW(pp_dpm_dcefclk,				ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF),
1929 	AMDGPU_DEVICE_ATTR_RW(pp_dpm_pcie,				ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF),
1930 	AMDGPU_DEVICE_ATTR_RW(pp_sclk_od,				ATTR_FLAG_BASIC),
1931 	AMDGPU_DEVICE_ATTR_RW(pp_mclk_od,				ATTR_FLAG_BASIC),
1932 	AMDGPU_DEVICE_ATTR_RW(pp_power_profile_mode,			ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF),
1933 	AMDGPU_DEVICE_ATTR_RW(pp_od_clk_voltage,			ATTR_FLAG_BASIC),
1934 	AMDGPU_DEVICE_ATTR_RO(gpu_busy_percent,				ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF),
1935 	AMDGPU_DEVICE_ATTR_RO(mem_busy_percent,				ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF),
1936 	AMDGPU_DEVICE_ATTR_RO(pcie_bw,					ATTR_FLAG_BASIC),
1937 	AMDGPU_DEVICE_ATTR_RW(pp_features,				ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF),
1938 	AMDGPU_DEVICE_ATTR_RO(unique_id,				ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF),
1939 	AMDGPU_DEVICE_ATTR_RW(thermal_throttling_logging,		ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF),
1940 	AMDGPU_DEVICE_ATTR_RO(gpu_metrics,				ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF),
1941 	AMDGPU_DEVICE_ATTR_RO(smartshift_apu_power,			ATTR_FLAG_BASIC,
1942 			      .attr_update = ss_power_attr_update),
1943 	AMDGPU_DEVICE_ATTR_RO(smartshift_dgpu_power,			ATTR_FLAG_BASIC,
1944 			      .attr_update = ss_power_attr_update),
1945 	AMDGPU_DEVICE_ATTR_RW(smartshift_bias,				ATTR_FLAG_BASIC,
1946 			      .attr_update = ss_bias_attr_update),
1947 };
1948 
1949 static int default_attr_update(struct amdgpu_device *adev, struct amdgpu_device_attr *attr,
1950 			       uint32_t mask, enum amdgpu_device_attr_states *states)
1951 {
1952 	struct device_attribute *dev_attr = &attr->dev_attr;
1953 	uint32_t mp1_ver = adev->ip_versions[MP1_HWIP][0];
1954 	uint32_t gc_ver = adev->ip_versions[GC_HWIP][0];
1955 	const char *attr_name = dev_attr->attr.name;
1956 
1957 	if (!(attr->flags & mask)) {
1958 		*states = ATTR_STATE_UNSUPPORTED;
1959 		return 0;
1960 	}
1961 
1962 #define DEVICE_ATTR_IS(_name)	(!strcmp(attr_name, #_name))
1963 
1964 	if (DEVICE_ATTR_IS(pp_dpm_socclk)) {
1965 		if (gc_ver < IP_VERSION(9, 0, 0))
1966 			*states = ATTR_STATE_UNSUPPORTED;
1967 	} else if (DEVICE_ATTR_IS(pp_dpm_dcefclk)) {
1968 		if (gc_ver < IP_VERSION(9, 0, 0) ||
1969 		    gc_ver == IP_VERSION(9, 4, 1) ||
1970 		    gc_ver == IP_VERSION(9, 4, 2))
1971 			*states = ATTR_STATE_UNSUPPORTED;
1972 	} else if (DEVICE_ATTR_IS(pp_dpm_fclk)) {
1973 		if (mp1_ver < IP_VERSION(10, 0, 0))
1974 			*states = ATTR_STATE_UNSUPPORTED;
1975 	} else if (DEVICE_ATTR_IS(pp_od_clk_voltage)) {
1976 		*states = ATTR_STATE_UNSUPPORTED;
1977 		if (amdgpu_dpm_is_overdrive_supported(adev))
1978 			*states = ATTR_STATE_SUPPORTED;
1979 	} else if (DEVICE_ATTR_IS(mem_busy_percent)) {
1980 		if (adev->flags & AMD_IS_APU || gc_ver == IP_VERSION(9, 0, 1))
1981 			*states = ATTR_STATE_UNSUPPORTED;
1982 	} else if (DEVICE_ATTR_IS(pcie_bw)) {
1983 		/* PCIe Perf counters won't work on APU nodes */
1984 		if (adev->flags & AMD_IS_APU)
1985 			*states = ATTR_STATE_UNSUPPORTED;
1986 	} else if (DEVICE_ATTR_IS(unique_id)) {
1987 		switch (gc_ver) {
1988 		case IP_VERSION(9, 0, 1):
1989 		case IP_VERSION(9, 4, 0):
1990 		case IP_VERSION(9, 4, 1):
1991 		case IP_VERSION(9, 4, 2):
1992 		case IP_VERSION(10, 3, 0):
1993 		case IP_VERSION(11, 0, 0):
1994 		case IP_VERSION(11, 0, 1):
1995 		case IP_VERSION(11, 0, 2):
1996 		case IP_VERSION(11, 0, 3):
1997 			*states = ATTR_STATE_SUPPORTED;
1998 			break;
1999 		default:
2000 			*states = ATTR_STATE_UNSUPPORTED;
2001 		}
2002 	} else if (DEVICE_ATTR_IS(pp_features)) {
2003 		if (adev->flags & AMD_IS_APU || gc_ver < IP_VERSION(9, 0, 0))
2004 			*states = ATTR_STATE_UNSUPPORTED;
2005 	} else if (DEVICE_ATTR_IS(gpu_metrics)) {
2006 		if (gc_ver < IP_VERSION(9, 1, 0))
2007 			*states = ATTR_STATE_UNSUPPORTED;
2008 	} else if (DEVICE_ATTR_IS(pp_dpm_vclk)) {
2009 		if (!(gc_ver == IP_VERSION(10, 3, 1) ||
2010 		      gc_ver == IP_VERSION(10, 3, 0) ||
2011 		      gc_ver == IP_VERSION(10, 1, 2) ||
2012 		      gc_ver == IP_VERSION(11, 0, 0) ||
2013 		      gc_ver == IP_VERSION(11, 0, 2) ||
2014 		      gc_ver == IP_VERSION(11, 0, 3)))
2015 			*states = ATTR_STATE_UNSUPPORTED;
2016 	} else if (DEVICE_ATTR_IS(pp_dpm_dclk)) {
2017 		if (!(gc_ver == IP_VERSION(10, 3, 1) ||
2018 		      gc_ver == IP_VERSION(10, 3, 0) ||
2019 		      gc_ver == IP_VERSION(10, 1, 2) ||
2020 		      gc_ver == IP_VERSION(11, 0, 0) ||
2021 		      gc_ver == IP_VERSION(11, 0, 2) ||
2022 		      gc_ver == IP_VERSION(11, 0, 3)))
2023 			*states = ATTR_STATE_UNSUPPORTED;
2024 	} else if (DEVICE_ATTR_IS(pp_power_profile_mode)) {
2025 		if (amdgpu_dpm_get_power_profile_mode(adev, NULL) == -EOPNOTSUPP)
2026 			*states = ATTR_STATE_UNSUPPORTED;
2027 		else if (gc_ver == IP_VERSION(10, 3, 0) && amdgpu_sriov_vf(adev))
2028 			*states = ATTR_STATE_UNSUPPORTED;
2029 	}
2030 
2031 	switch (gc_ver) {
2032 	case IP_VERSION(9, 4, 1):
2033 	case IP_VERSION(9, 4, 2):
2034 		/* the Mi series card does not support standalone mclk/socclk/fclk level setting */
2035 		if (DEVICE_ATTR_IS(pp_dpm_mclk) ||
2036 		    DEVICE_ATTR_IS(pp_dpm_socclk) ||
2037 		    DEVICE_ATTR_IS(pp_dpm_fclk)) {
2038 			dev_attr->attr.mode &= ~S_IWUGO;
2039 			dev_attr->store = NULL;
2040 		}
2041 		break;
2042 	case IP_VERSION(10, 3, 0):
2043 		if (DEVICE_ATTR_IS(power_dpm_force_performance_level) &&
2044 		    amdgpu_sriov_vf(adev)) {
2045 			dev_attr->attr.mode &= ~0222;
2046 			dev_attr->store = NULL;
2047 		}
2048 		break;
2049 	default:
2050 		break;
2051 	}
2052 
2053 	if (DEVICE_ATTR_IS(pp_dpm_dcefclk)) {
2054 		/* SMU MP1 does not support dcefclk level setting */
2055 		if (gc_ver >= IP_VERSION(10, 0, 0)) {
2056 			dev_attr->attr.mode &= ~S_IWUGO;
2057 			dev_attr->store = NULL;
2058 		}
2059 	}
2060 
2061 	/* setting should not be allowed from VF if not in one VF mode */
2062 	if (amdgpu_sriov_vf(adev) && !amdgpu_sriov_is_pp_one_vf(adev)) {
2063 		dev_attr->attr.mode &= ~S_IWUGO;
2064 		dev_attr->store = NULL;
2065 	}
2066 
2067 #undef DEVICE_ATTR_IS
2068 
2069 	return 0;
2070 }
2071 
2072 
2073 static int amdgpu_device_attr_create(struct amdgpu_device *adev,
2074 				     struct amdgpu_device_attr *attr,
2075 				     uint32_t mask, struct list_head *attr_list)
2076 {
2077 	int ret = 0;
2078 	enum amdgpu_device_attr_states attr_states = ATTR_STATE_SUPPORTED;
2079 	struct amdgpu_device_attr_entry *attr_entry;
2080 	struct device_attribute *dev_attr;
2081 	const char *name;
2082 
2083 	int (*attr_update)(struct amdgpu_device *adev, struct amdgpu_device_attr *attr,
2084 			   uint32_t mask, enum amdgpu_device_attr_states *states) = default_attr_update;
2085 
2086 	if (!attr)
2087 		return -EINVAL;
2088 
2089 	dev_attr = &attr->dev_attr;
2090 	name = dev_attr->attr.name;
2091 
2092 	attr_update = attr->attr_update ? attr->attr_update : default_attr_update;
2093 
2094 	ret = attr_update(adev, attr, mask, &attr_states);
2095 	if (ret) {
2096 		dev_err(adev->dev, "failed to update device file %s, ret = %d\n",
2097 			name, ret);
2098 		return ret;
2099 	}
2100 
2101 	if (attr_states == ATTR_STATE_UNSUPPORTED)
2102 		return 0;
2103 
2104 	ret = device_create_file(adev->dev, dev_attr);
2105 	if (ret) {
2106 		dev_err(adev->dev, "failed to create device file %s, ret = %d\n",
2107 			name, ret);
2108 	}
2109 
2110 	attr_entry = kmalloc(sizeof(*attr_entry), GFP_KERNEL);
2111 	if (!attr_entry)
2112 		return -ENOMEM;
2113 
2114 	attr_entry->attr = attr;
2115 	INIT_LIST_HEAD(&attr_entry->entry);
2116 
2117 	list_add_tail(&attr_entry->entry, attr_list);
2118 
2119 	return ret;
2120 }
2121 
2122 static void amdgpu_device_attr_remove(struct amdgpu_device *adev, struct amdgpu_device_attr *attr)
2123 {
2124 	struct device_attribute *dev_attr = &attr->dev_attr;
2125 
2126 	device_remove_file(adev->dev, dev_attr);
2127 }
2128 
2129 static void amdgpu_device_attr_remove_groups(struct amdgpu_device *adev,
2130 					     struct list_head *attr_list);
2131 
2132 static int amdgpu_device_attr_create_groups(struct amdgpu_device *adev,
2133 					    struct amdgpu_device_attr *attrs,
2134 					    uint32_t counts,
2135 					    uint32_t mask,
2136 					    struct list_head *attr_list)
2137 {
2138 	int ret = 0;
2139 	uint32_t i = 0;
2140 
2141 	for (i = 0; i < counts; i++) {
2142 		ret = amdgpu_device_attr_create(adev, &attrs[i], mask, attr_list);
2143 		if (ret)
2144 			goto failed;
2145 	}
2146 
2147 	return 0;
2148 
2149 failed:
2150 	amdgpu_device_attr_remove_groups(adev, attr_list);
2151 
2152 	return ret;
2153 }
2154 
2155 static void amdgpu_device_attr_remove_groups(struct amdgpu_device *adev,
2156 					     struct list_head *attr_list)
2157 {
2158 	struct amdgpu_device_attr_entry *entry, *entry_tmp;
2159 
2160 	if (list_empty(attr_list))
2161 		return ;
2162 
2163 	list_for_each_entry_safe(entry, entry_tmp, attr_list, entry) {
2164 		amdgpu_device_attr_remove(adev, entry->attr);
2165 		list_del(&entry->entry);
2166 		kfree(entry);
2167 	}
2168 }
2169 
2170 static ssize_t amdgpu_hwmon_show_temp(struct device *dev,
2171 				      struct device_attribute *attr,
2172 				      char *buf)
2173 {
2174 	struct amdgpu_device *adev = dev_get_drvdata(dev);
2175 	int channel = to_sensor_dev_attr(attr)->index;
2176 	int r, temp = 0, size = sizeof(temp);
2177 
2178 	if (amdgpu_in_reset(adev))
2179 		return -EPERM;
2180 	if (adev->in_suspend && !adev->in_runpm)
2181 		return -EPERM;
2182 
2183 	if (channel >= PP_TEMP_MAX)
2184 		return -EINVAL;
2185 
2186 	r = pm_runtime_get_sync(adev_to_drm(adev)->dev);
2187 	if (r < 0) {
2188 		pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2189 		return r;
2190 	}
2191 
2192 	switch (channel) {
2193 	case PP_TEMP_JUNCTION:
2194 		/* get current junction temperature */
2195 		r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_HOTSPOT_TEMP,
2196 					   (void *)&temp, &size);
2197 		break;
2198 	case PP_TEMP_EDGE:
2199 		/* get current edge temperature */
2200 		r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_EDGE_TEMP,
2201 					   (void *)&temp, &size);
2202 		break;
2203 	case PP_TEMP_MEM:
2204 		/* get current memory temperature */
2205 		r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_MEM_TEMP,
2206 					   (void *)&temp, &size);
2207 		break;
2208 	default:
2209 		r = -EINVAL;
2210 		break;
2211 	}
2212 
2213 	pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
2214 	pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2215 
2216 	if (r)
2217 		return r;
2218 
2219 	return sysfs_emit(buf, "%d\n", temp);
2220 }
2221 
2222 static ssize_t amdgpu_hwmon_show_temp_thresh(struct device *dev,
2223 					     struct device_attribute *attr,
2224 					     char *buf)
2225 {
2226 	struct amdgpu_device *adev = dev_get_drvdata(dev);
2227 	int hyst = to_sensor_dev_attr(attr)->index;
2228 	int temp;
2229 
2230 	if (hyst)
2231 		temp = adev->pm.dpm.thermal.min_temp;
2232 	else
2233 		temp = adev->pm.dpm.thermal.max_temp;
2234 
2235 	return sysfs_emit(buf, "%d\n", temp);
2236 }
2237 
2238 static ssize_t amdgpu_hwmon_show_hotspot_temp_thresh(struct device *dev,
2239 					     struct device_attribute *attr,
2240 					     char *buf)
2241 {
2242 	struct amdgpu_device *adev = dev_get_drvdata(dev);
2243 	int hyst = to_sensor_dev_attr(attr)->index;
2244 	int temp;
2245 
2246 	if (hyst)
2247 		temp = adev->pm.dpm.thermal.min_hotspot_temp;
2248 	else
2249 		temp = adev->pm.dpm.thermal.max_hotspot_crit_temp;
2250 
2251 	return sysfs_emit(buf, "%d\n", temp);
2252 }
2253 
2254 static ssize_t amdgpu_hwmon_show_mem_temp_thresh(struct device *dev,
2255 					     struct device_attribute *attr,
2256 					     char *buf)
2257 {
2258 	struct amdgpu_device *adev = dev_get_drvdata(dev);
2259 	int hyst = to_sensor_dev_attr(attr)->index;
2260 	int temp;
2261 
2262 	if (hyst)
2263 		temp = adev->pm.dpm.thermal.min_mem_temp;
2264 	else
2265 		temp = adev->pm.dpm.thermal.max_mem_crit_temp;
2266 
2267 	return sysfs_emit(buf, "%d\n", temp);
2268 }
2269 
2270 static ssize_t amdgpu_hwmon_show_temp_label(struct device *dev,
2271 					     struct device_attribute *attr,
2272 					     char *buf)
2273 {
2274 	int channel = to_sensor_dev_attr(attr)->index;
2275 
2276 	if (channel >= PP_TEMP_MAX)
2277 		return -EINVAL;
2278 
2279 	return sysfs_emit(buf, "%s\n", temp_label[channel].label);
2280 }
2281 
2282 static ssize_t amdgpu_hwmon_show_temp_emergency(struct device *dev,
2283 					     struct device_attribute *attr,
2284 					     char *buf)
2285 {
2286 	struct amdgpu_device *adev = dev_get_drvdata(dev);
2287 	int channel = to_sensor_dev_attr(attr)->index;
2288 	int temp = 0;
2289 
2290 	if (channel >= PP_TEMP_MAX)
2291 		return -EINVAL;
2292 
2293 	switch (channel) {
2294 	case PP_TEMP_JUNCTION:
2295 		temp = adev->pm.dpm.thermal.max_hotspot_emergency_temp;
2296 		break;
2297 	case PP_TEMP_EDGE:
2298 		temp = adev->pm.dpm.thermal.max_edge_emergency_temp;
2299 		break;
2300 	case PP_TEMP_MEM:
2301 		temp = adev->pm.dpm.thermal.max_mem_emergency_temp;
2302 		break;
2303 	}
2304 
2305 	return sysfs_emit(buf, "%d\n", temp);
2306 }
2307 
2308 static ssize_t amdgpu_hwmon_get_pwm1_enable(struct device *dev,
2309 					    struct device_attribute *attr,
2310 					    char *buf)
2311 {
2312 	struct amdgpu_device *adev = dev_get_drvdata(dev);
2313 	u32 pwm_mode = 0;
2314 	int ret;
2315 
2316 	if (amdgpu_in_reset(adev))
2317 		return -EPERM;
2318 	if (adev->in_suspend && !adev->in_runpm)
2319 		return -EPERM;
2320 
2321 	ret = pm_runtime_get_sync(adev_to_drm(adev)->dev);
2322 	if (ret < 0) {
2323 		pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2324 		return ret;
2325 	}
2326 
2327 	ret = amdgpu_dpm_get_fan_control_mode(adev, &pwm_mode);
2328 
2329 	pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
2330 	pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2331 
2332 	if (ret)
2333 		return -EINVAL;
2334 
2335 	return sysfs_emit(buf, "%u\n", pwm_mode);
2336 }
2337 
2338 static ssize_t amdgpu_hwmon_set_pwm1_enable(struct device *dev,
2339 					    struct device_attribute *attr,
2340 					    const char *buf,
2341 					    size_t count)
2342 {
2343 	struct amdgpu_device *adev = dev_get_drvdata(dev);
2344 	int err, ret;
2345 	int value;
2346 
2347 	if (amdgpu_in_reset(adev))
2348 		return -EPERM;
2349 	if (adev->in_suspend && !adev->in_runpm)
2350 		return -EPERM;
2351 
2352 	err = kstrtoint(buf, 10, &value);
2353 	if (err)
2354 		return err;
2355 
2356 	ret = pm_runtime_get_sync(adev_to_drm(adev)->dev);
2357 	if (ret < 0) {
2358 		pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2359 		return ret;
2360 	}
2361 
2362 	ret = amdgpu_dpm_set_fan_control_mode(adev, value);
2363 
2364 	pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
2365 	pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2366 
2367 	if (ret)
2368 		return -EINVAL;
2369 
2370 	return count;
2371 }
2372 
2373 static ssize_t amdgpu_hwmon_get_pwm1_min(struct device *dev,
2374 					 struct device_attribute *attr,
2375 					 char *buf)
2376 {
2377 	return sysfs_emit(buf, "%i\n", 0);
2378 }
2379 
2380 static ssize_t amdgpu_hwmon_get_pwm1_max(struct device *dev,
2381 					 struct device_attribute *attr,
2382 					 char *buf)
2383 {
2384 	return sysfs_emit(buf, "%i\n", 255);
2385 }
2386 
2387 static ssize_t amdgpu_hwmon_set_pwm1(struct device *dev,
2388 				     struct device_attribute *attr,
2389 				     const char *buf, size_t count)
2390 {
2391 	struct amdgpu_device *adev = dev_get_drvdata(dev);
2392 	int err;
2393 	u32 value;
2394 	u32 pwm_mode;
2395 
2396 	if (amdgpu_in_reset(adev))
2397 		return -EPERM;
2398 	if (adev->in_suspend && !adev->in_runpm)
2399 		return -EPERM;
2400 
2401 	err = kstrtou32(buf, 10, &value);
2402 	if (err)
2403 		return err;
2404 
2405 	err = pm_runtime_get_sync(adev_to_drm(adev)->dev);
2406 	if (err < 0) {
2407 		pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2408 		return err;
2409 	}
2410 
2411 	err = amdgpu_dpm_get_fan_control_mode(adev, &pwm_mode);
2412 	if (err)
2413 		goto out;
2414 
2415 	if (pwm_mode != AMD_FAN_CTRL_MANUAL) {
2416 		pr_info("manual fan speed control should be enabled first\n");
2417 		err = -EINVAL;
2418 		goto out;
2419 	}
2420 
2421 	err = amdgpu_dpm_set_fan_speed_pwm(adev, value);
2422 
2423 out:
2424 	pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
2425 	pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2426 
2427 	if (err)
2428 		return err;
2429 
2430 	return count;
2431 }
2432 
2433 static ssize_t amdgpu_hwmon_get_pwm1(struct device *dev,
2434 				     struct device_attribute *attr,
2435 				     char *buf)
2436 {
2437 	struct amdgpu_device *adev = dev_get_drvdata(dev);
2438 	int err;
2439 	u32 speed = 0;
2440 
2441 	if (amdgpu_in_reset(adev))
2442 		return -EPERM;
2443 	if (adev->in_suspend && !adev->in_runpm)
2444 		return -EPERM;
2445 
2446 	err = pm_runtime_get_sync(adev_to_drm(adev)->dev);
2447 	if (err < 0) {
2448 		pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2449 		return err;
2450 	}
2451 
2452 	err = amdgpu_dpm_get_fan_speed_pwm(adev, &speed);
2453 
2454 	pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
2455 	pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2456 
2457 	if (err)
2458 		return err;
2459 
2460 	return sysfs_emit(buf, "%i\n", speed);
2461 }
2462 
2463 static ssize_t amdgpu_hwmon_get_fan1_input(struct device *dev,
2464 					   struct device_attribute *attr,
2465 					   char *buf)
2466 {
2467 	struct amdgpu_device *adev = dev_get_drvdata(dev);
2468 	int err;
2469 	u32 speed = 0;
2470 
2471 	if (amdgpu_in_reset(adev))
2472 		return -EPERM;
2473 	if (adev->in_suspend && !adev->in_runpm)
2474 		return -EPERM;
2475 
2476 	err = pm_runtime_get_sync(adev_to_drm(adev)->dev);
2477 	if (err < 0) {
2478 		pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2479 		return err;
2480 	}
2481 
2482 	err = amdgpu_dpm_get_fan_speed_rpm(adev, &speed);
2483 
2484 	pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
2485 	pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2486 
2487 	if (err)
2488 		return err;
2489 
2490 	return sysfs_emit(buf, "%i\n", speed);
2491 }
2492 
2493 static ssize_t amdgpu_hwmon_get_fan1_min(struct device *dev,
2494 					 struct device_attribute *attr,
2495 					 char *buf)
2496 {
2497 	struct amdgpu_device *adev = dev_get_drvdata(dev);
2498 	u32 min_rpm = 0;
2499 	u32 size = sizeof(min_rpm);
2500 	int r;
2501 
2502 	if (amdgpu_in_reset(adev))
2503 		return -EPERM;
2504 	if (adev->in_suspend && !adev->in_runpm)
2505 		return -EPERM;
2506 
2507 	r = pm_runtime_get_sync(adev_to_drm(adev)->dev);
2508 	if (r < 0) {
2509 		pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2510 		return r;
2511 	}
2512 
2513 	r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_MIN_FAN_RPM,
2514 				   (void *)&min_rpm, &size);
2515 
2516 	pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
2517 	pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2518 
2519 	if (r)
2520 		return r;
2521 
2522 	return sysfs_emit(buf, "%d\n", min_rpm);
2523 }
2524 
2525 static ssize_t amdgpu_hwmon_get_fan1_max(struct device *dev,
2526 					 struct device_attribute *attr,
2527 					 char *buf)
2528 {
2529 	struct amdgpu_device *adev = dev_get_drvdata(dev);
2530 	u32 max_rpm = 0;
2531 	u32 size = sizeof(max_rpm);
2532 	int r;
2533 
2534 	if (amdgpu_in_reset(adev))
2535 		return -EPERM;
2536 	if (adev->in_suspend && !adev->in_runpm)
2537 		return -EPERM;
2538 
2539 	r = pm_runtime_get_sync(adev_to_drm(adev)->dev);
2540 	if (r < 0) {
2541 		pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2542 		return r;
2543 	}
2544 
2545 	r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_MAX_FAN_RPM,
2546 				   (void *)&max_rpm, &size);
2547 
2548 	pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
2549 	pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2550 
2551 	if (r)
2552 		return r;
2553 
2554 	return sysfs_emit(buf, "%d\n", max_rpm);
2555 }
2556 
2557 static ssize_t amdgpu_hwmon_get_fan1_target(struct device *dev,
2558 					   struct device_attribute *attr,
2559 					   char *buf)
2560 {
2561 	struct amdgpu_device *adev = dev_get_drvdata(dev);
2562 	int err;
2563 	u32 rpm = 0;
2564 
2565 	if (amdgpu_in_reset(adev))
2566 		return -EPERM;
2567 	if (adev->in_suspend && !adev->in_runpm)
2568 		return -EPERM;
2569 
2570 	err = pm_runtime_get_sync(adev_to_drm(adev)->dev);
2571 	if (err < 0) {
2572 		pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2573 		return err;
2574 	}
2575 
2576 	err = amdgpu_dpm_get_fan_speed_rpm(adev, &rpm);
2577 
2578 	pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
2579 	pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2580 
2581 	if (err)
2582 		return err;
2583 
2584 	return sysfs_emit(buf, "%i\n", rpm);
2585 }
2586 
2587 static ssize_t amdgpu_hwmon_set_fan1_target(struct device *dev,
2588 				     struct device_attribute *attr,
2589 				     const char *buf, size_t count)
2590 {
2591 	struct amdgpu_device *adev = dev_get_drvdata(dev);
2592 	int err;
2593 	u32 value;
2594 	u32 pwm_mode;
2595 
2596 	if (amdgpu_in_reset(adev))
2597 		return -EPERM;
2598 	if (adev->in_suspend && !adev->in_runpm)
2599 		return -EPERM;
2600 
2601 	err = kstrtou32(buf, 10, &value);
2602 	if (err)
2603 		return err;
2604 
2605 	err = pm_runtime_get_sync(adev_to_drm(adev)->dev);
2606 	if (err < 0) {
2607 		pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2608 		return err;
2609 	}
2610 
2611 	err = amdgpu_dpm_get_fan_control_mode(adev, &pwm_mode);
2612 	if (err)
2613 		goto out;
2614 
2615 	if (pwm_mode != AMD_FAN_CTRL_MANUAL) {
2616 		err = -ENODATA;
2617 		goto out;
2618 	}
2619 
2620 	err = amdgpu_dpm_set_fan_speed_rpm(adev, value);
2621 
2622 out:
2623 	pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
2624 	pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2625 
2626 	if (err)
2627 		return err;
2628 
2629 	return count;
2630 }
2631 
2632 static ssize_t amdgpu_hwmon_get_fan1_enable(struct device *dev,
2633 					    struct device_attribute *attr,
2634 					    char *buf)
2635 {
2636 	struct amdgpu_device *adev = dev_get_drvdata(dev);
2637 	u32 pwm_mode = 0;
2638 	int ret;
2639 
2640 	if (amdgpu_in_reset(adev))
2641 		return -EPERM;
2642 	if (adev->in_suspend && !adev->in_runpm)
2643 		return -EPERM;
2644 
2645 	ret = pm_runtime_get_sync(adev_to_drm(adev)->dev);
2646 	if (ret < 0) {
2647 		pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2648 		return ret;
2649 	}
2650 
2651 	ret = amdgpu_dpm_get_fan_control_mode(adev, &pwm_mode);
2652 
2653 	pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
2654 	pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2655 
2656 	if (ret)
2657 		return -EINVAL;
2658 
2659 	return sysfs_emit(buf, "%i\n", pwm_mode == AMD_FAN_CTRL_AUTO ? 0 : 1);
2660 }
2661 
2662 static ssize_t amdgpu_hwmon_set_fan1_enable(struct device *dev,
2663 					    struct device_attribute *attr,
2664 					    const char *buf,
2665 					    size_t count)
2666 {
2667 	struct amdgpu_device *adev = dev_get_drvdata(dev);
2668 	int err;
2669 	int value;
2670 	u32 pwm_mode;
2671 
2672 	if (amdgpu_in_reset(adev))
2673 		return -EPERM;
2674 	if (adev->in_suspend && !adev->in_runpm)
2675 		return -EPERM;
2676 
2677 	err = kstrtoint(buf, 10, &value);
2678 	if (err)
2679 		return err;
2680 
2681 	if (value == 0)
2682 		pwm_mode = AMD_FAN_CTRL_AUTO;
2683 	else if (value == 1)
2684 		pwm_mode = AMD_FAN_CTRL_MANUAL;
2685 	else
2686 		return -EINVAL;
2687 
2688 	err = pm_runtime_get_sync(adev_to_drm(adev)->dev);
2689 	if (err < 0) {
2690 		pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2691 		return err;
2692 	}
2693 
2694 	err = amdgpu_dpm_set_fan_control_mode(adev, pwm_mode);
2695 
2696 	pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
2697 	pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2698 
2699 	if (err)
2700 		return -EINVAL;
2701 
2702 	return count;
2703 }
2704 
2705 static ssize_t amdgpu_hwmon_show_vddgfx(struct device *dev,
2706 					struct device_attribute *attr,
2707 					char *buf)
2708 {
2709 	struct amdgpu_device *adev = dev_get_drvdata(dev);
2710 	u32 vddgfx;
2711 	int r, size = sizeof(vddgfx);
2712 
2713 	if (amdgpu_in_reset(adev))
2714 		return -EPERM;
2715 	if (adev->in_suspend && !adev->in_runpm)
2716 		return -EPERM;
2717 
2718 	r = pm_runtime_get_sync(adev_to_drm(adev)->dev);
2719 	if (r < 0) {
2720 		pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2721 		return r;
2722 	}
2723 
2724 	/* get the voltage */
2725 	r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VDDGFX,
2726 				   (void *)&vddgfx, &size);
2727 
2728 	pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
2729 	pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2730 
2731 	if (r)
2732 		return r;
2733 
2734 	return sysfs_emit(buf, "%d\n", vddgfx);
2735 }
2736 
2737 static ssize_t amdgpu_hwmon_show_vddgfx_label(struct device *dev,
2738 					      struct device_attribute *attr,
2739 					      char *buf)
2740 {
2741 	return sysfs_emit(buf, "vddgfx\n");
2742 }
2743 
2744 static ssize_t amdgpu_hwmon_show_vddnb(struct device *dev,
2745 				       struct device_attribute *attr,
2746 				       char *buf)
2747 {
2748 	struct amdgpu_device *adev = dev_get_drvdata(dev);
2749 	u32 vddnb;
2750 	int r, size = sizeof(vddnb);
2751 
2752 	if (amdgpu_in_reset(adev))
2753 		return -EPERM;
2754 	if (adev->in_suspend && !adev->in_runpm)
2755 		return -EPERM;
2756 
2757 	/* only APUs have vddnb */
2758 	if  (!(adev->flags & AMD_IS_APU))
2759 		return -EINVAL;
2760 
2761 	r = pm_runtime_get_sync(adev_to_drm(adev)->dev);
2762 	if (r < 0) {
2763 		pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2764 		return r;
2765 	}
2766 
2767 	/* get the voltage */
2768 	r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VDDNB,
2769 				   (void *)&vddnb, &size);
2770 
2771 	pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
2772 	pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2773 
2774 	if (r)
2775 		return r;
2776 
2777 	return sysfs_emit(buf, "%d\n", vddnb);
2778 }
2779 
2780 static ssize_t amdgpu_hwmon_show_vddnb_label(struct device *dev,
2781 					      struct device_attribute *attr,
2782 					      char *buf)
2783 {
2784 	return sysfs_emit(buf, "vddnb\n");
2785 }
2786 
2787 static ssize_t amdgpu_hwmon_show_power_avg(struct device *dev,
2788 					   struct device_attribute *attr,
2789 					   char *buf)
2790 {
2791 	struct amdgpu_device *adev = dev_get_drvdata(dev);
2792 	u32 query = 0;
2793 	int r, size = sizeof(u32);
2794 	unsigned uw;
2795 
2796 	if (amdgpu_in_reset(adev))
2797 		return -EPERM;
2798 	if (adev->in_suspend && !adev->in_runpm)
2799 		return -EPERM;
2800 
2801 	r = pm_runtime_get_sync(adev_to_drm(adev)->dev);
2802 	if (r < 0) {
2803 		pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2804 		return r;
2805 	}
2806 
2807 	/* get the voltage */
2808 	r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_POWER,
2809 				   (void *)&query, &size);
2810 
2811 	pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
2812 	pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2813 
2814 	if (r)
2815 		return r;
2816 
2817 	/* convert to microwatts */
2818 	uw = (query >> 8) * 1000000 + (query & 0xff) * 1000;
2819 
2820 	return sysfs_emit(buf, "%u\n", uw);
2821 }
2822 
2823 static ssize_t amdgpu_hwmon_show_power_cap_min(struct device *dev,
2824 					 struct device_attribute *attr,
2825 					 char *buf)
2826 {
2827 	return sysfs_emit(buf, "%i\n", 0);
2828 }
2829 
2830 
2831 static ssize_t amdgpu_hwmon_show_power_cap_generic(struct device *dev,
2832 					struct device_attribute *attr,
2833 					char *buf,
2834 					enum pp_power_limit_level pp_limit_level)
2835 {
2836 	struct amdgpu_device *adev = dev_get_drvdata(dev);
2837 	enum pp_power_type power_type = to_sensor_dev_attr(attr)->index;
2838 	uint32_t limit;
2839 	ssize_t size;
2840 	int r;
2841 
2842 	if (amdgpu_in_reset(adev))
2843 		return -EPERM;
2844 	if (adev->in_suspend && !adev->in_runpm)
2845 		return -EPERM;
2846 
2847 	r = pm_runtime_get_sync(adev_to_drm(adev)->dev);
2848 	if (r < 0) {
2849 		pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2850 		return r;
2851 	}
2852 
2853 	r = amdgpu_dpm_get_power_limit(adev, &limit,
2854 				      pp_limit_level, power_type);
2855 
2856 	if (!r)
2857 		size = sysfs_emit(buf, "%u\n", limit * 1000000);
2858 	else
2859 		size = sysfs_emit(buf, "\n");
2860 
2861 	pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
2862 	pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2863 
2864 	return size;
2865 }
2866 
2867 
2868 static ssize_t amdgpu_hwmon_show_power_cap_max(struct device *dev,
2869 					 struct device_attribute *attr,
2870 					 char *buf)
2871 {
2872 	return amdgpu_hwmon_show_power_cap_generic(dev, attr, buf, PP_PWR_LIMIT_MAX);
2873 
2874 }
2875 
2876 static ssize_t amdgpu_hwmon_show_power_cap(struct device *dev,
2877 					 struct device_attribute *attr,
2878 					 char *buf)
2879 {
2880 	return amdgpu_hwmon_show_power_cap_generic(dev, attr, buf, PP_PWR_LIMIT_CURRENT);
2881 
2882 }
2883 
2884 static ssize_t amdgpu_hwmon_show_power_cap_default(struct device *dev,
2885 					 struct device_attribute *attr,
2886 					 char *buf)
2887 {
2888 	return amdgpu_hwmon_show_power_cap_generic(dev, attr, buf, PP_PWR_LIMIT_DEFAULT);
2889 
2890 }
2891 
2892 static ssize_t amdgpu_hwmon_show_power_label(struct device *dev,
2893 					 struct device_attribute *attr,
2894 					 char *buf)
2895 {
2896 	struct amdgpu_device *adev = dev_get_drvdata(dev);
2897 	uint32_t gc_ver = adev->ip_versions[GC_HWIP][0];
2898 
2899 	if (gc_ver == IP_VERSION(10, 3, 1))
2900 		return sysfs_emit(buf, "%s\n",
2901 				  to_sensor_dev_attr(attr)->index == PP_PWR_TYPE_FAST ?
2902 				  "fastPPT" : "slowPPT");
2903 	else
2904 		return sysfs_emit(buf, "PPT\n");
2905 }
2906 
2907 static ssize_t amdgpu_hwmon_set_power_cap(struct device *dev,
2908 		struct device_attribute *attr,
2909 		const char *buf,
2910 		size_t count)
2911 {
2912 	struct amdgpu_device *adev = dev_get_drvdata(dev);
2913 	int limit_type = to_sensor_dev_attr(attr)->index;
2914 	int err;
2915 	u32 value;
2916 
2917 	if (amdgpu_in_reset(adev))
2918 		return -EPERM;
2919 	if (adev->in_suspend && !adev->in_runpm)
2920 		return -EPERM;
2921 
2922 	if (amdgpu_sriov_vf(adev))
2923 		return -EINVAL;
2924 
2925 	err = kstrtou32(buf, 10, &value);
2926 	if (err)
2927 		return err;
2928 
2929 	value = value / 1000000; /* convert to Watt */
2930 	value |= limit_type << 24;
2931 
2932 	err = pm_runtime_get_sync(adev_to_drm(adev)->dev);
2933 	if (err < 0) {
2934 		pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2935 		return err;
2936 	}
2937 
2938 	err = amdgpu_dpm_set_power_limit(adev, value);
2939 
2940 	pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
2941 	pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2942 
2943 	if (err)
2944 		return err;
2945 
2946 	return count;
2947 }
2948 
2949 static ssize_t amdgpu_hwmon_show_sclk(struct device *dev,
2950 				      struct device_attribute *attr,
2951 				      char *buf)
2952 {
2953 	struct amdgpu_device *adev = dev_get_drvdata(dev);
2954 	uint32_t sclk;
2955 	int r, size = sizeof(sclk);
2956 
2957 	if (amdgpu_in_reset(adev))
2958 		return -EPERM;
2959 	if (adev->in_suspend && !adev->in_runpm)
2960 		return -EPERM;
2961 
2962 	r = pm_runtime_get_sync(adev_to_drm(adev)->dev);
2963 	if (r < 0) {
2964 		pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2965 		return r;
2966 	}
2967 
2968 	/* get the sclk */
2969 	r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GFX_SCLK,
2970 				   (void *)&sclk, &size);
2971 
2972 	pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
2973 	pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2974 
2975 	if (r)
2976 		return r;
2977 
2978 	return sysfs_emit(buf, "%u\n", sclk * 10 * 1000);
2979 }
2980 
2981 static ssize_t amdgpu_hwmon_show_sclk_label(struct device *dev,
2982 					    struct device_attribute *attr,
2983 					    char *buf)
2984 {
2985 	return sysfs_emit(buf, "sclk\n");
2986 }
2987 
2988 static ssize_t amdgpu_hwmon_show_mclk(struct device *dev,
2989 				      struct device_attribute *attr,
2990 				      char *buf)
2991 {
2992 	struct amdgpu_device *adev = dev_get_drvdata(dev);
2993 	uint32_t mclk;
2994 	int r, size = sizeof(mclk);
2995 
2996 	if (amdgpu_in_reset(adev))
2997 		return -EPERM;
2998 	if (adev->in_suspend && !adev->in_runpm)
2999 		return -EPERM;
3000 
3001 	r = pm_runtime_get_sync(adev_to_drm(adev)->dev);
3002 	if (r < 0) {
3003 		pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
3004 		return r;
3005 	}
3006 
3007 	/* get the sclk */
3008 	r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GFX_MCLK,
3009 				   (void *)&mclk, &size);
3010 
3011 	pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
3012 	pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
3013 
3014 	if (r)
3015 		return r;
3016 
3017 	return sysfs_emit(buf, "%u\n", mclk * 10 * 1000);
3018 }
3019 
3020 static ssize_t amdgpu_hwmon_show_mclk_label(struct device *dev,
3021 					    struct device_attribute *attr,
3022 					    char *buf)
3023 {
3024 	return sysfs_emit(buf, "mclk\n");
3025 }
3026 
3027 /**
3028  * DOC: hwmon
3029  *
3030  * The amdgpu driver exposes the following sensor interfaces:
3031  *
3032  * - GPU temperature (via the on-die sensor)
3033  *
3034  * - GPU voltage
3035  *
3036  * - Northbridge voltage (APUs only)
3037  *
3038  * - GPU power
3039  *
3040  * - GPU fan
3041  *
3042  * - GPU gfx/compute engine clock
3043  *
3044  * - GPU memory clock (dGPU only)
3045  *
3046  * hwmon interfaces for GPU temperature:
3047  *
3048  * - temp[1-3]_input: the on die GPU temperature in millidegrees Celsius
3049  *   - temp2_input and temp3_input are supported on SOC15 dGPUs only
3050  *
3051  * - temp[1-3]_label: temperature channel label
3052  *   - temp2_label and temp3_label are supported on SOC15 dGPUs only
3053  *
3054  * - temp[1-3]_crit: temperature critical max value in millidegrees Celsius
3055  *   - temp2_crit and temp3_crit are supported on SOC15 dGPUs only
3056  *
3057  * - temp[1-3]_crit_hyst: temperature hysteresis for critical limit in millidegrees Celsius
3058  *   - temp2_crit_hyst and temp3_crit_hyst are supported on SOC15 dGPUs only
3059  *
3060  * - temp[1-3]_emergency: temperature emergency max value(asic shutdown) in millidegrees Celsius
3061  *   - these are supported on SOC15 dGPUs only
3062  *
3063  * hwmon interfaces for GPU voltage:
3064  *
3065  * - in0_input: the voltage on the GPU in millivolts
3066  *
3067  * - in1_input: the voltage on the Northbridge in millivolts
3068  *
3069  * hwmon interfaces for GPU power:
3070  *
3071  * - power1_average: average power used by the GPU in microWatts
3072  *
3073  * - power1_cap_min: minimum cap supported in microWatts
3074  *
3075  * - power1_cap_max: maximum cap supported in microWatts
3076  *
3077  * - power1_cap: selected power cap in microWatts
3078  *
3079  * hwmon interfaces for GPU fan:
3080  *
3081  * - pwm1: pulse width modulation fan level (0-255)
3082  *
3083  * - pwm1_enable: pulse width modulation fan control method (0: no fan speed control, 1: manual fan speed control using pwm interface, 2: automatic fan speed control)
3084  *
3085  * - pwm1_min: pulse width modulation fan control minimum level (0)
3086  *
3087  * - pwm1_max: pulse width modulation fan control maximum level (255)
3088  *
3089  * - fan1_min: a minimum value Unit: revolution/min (RPM)
3090  *
3091  * - fan1_max: a maximum value Unit: revolution/max (RPM)
3092  *
3093  * - fan1_input: fan speed in RPM
3094  *
3095  * - fan[1-\*]_target: Desired fan speed Unit: revolution/min (RPM)
3096  *
3097  * - fan[1-\*]_enable: Enable or disable the sensors.1: Enable 0: Disable
3098  *
3099  * NOTE: DO NOT set the fan speed via "pwm1" and "fan[1-\*]_target" interfaces at the same time.
3100  *       That will get the former one overridden.
3101  *
3102  * hwmon interfaces for GPU clocks:
3103  *
3104  * - freq1_input: the gfx/compute clock in hertz
3105  *
3106  * - freq2_input: the memory clock in hertz
3107  *
3108  * You can use hwmon tools like sensors to view this information on your system.
3109  *
3110  */
3111 
3112 static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, amdgpu_hwmon_show_temp, NULL, PP_TEMP_EDGE);
3113 static SENSOR_DEVICE_ATTR(temp1_crit, S_IRUGO, amdgpu_hwmon_show_temp_thresh, NULL, 0);
3114 static SENSOR_DEVICE_ATTR(temp1_crit_hyst, S_IRUGO, amdgpu_hwmon_show_temp_thresh, NULL, 1);
3115 static SENSOR_DEVICE_ATTR(temp1_emergency, S_IRUGO, amdgpu_hwmon_show_temp_emergency, NULL, PP_TEMP_EDGE);
3116 static SENSOR_DEVICE_ATTR(temp2_input, S_IRUGO, amdgpu_hwmon_show_temp, NULL, PP_TEMP_JUNCTION);
3117 static SENSOR_DEVICE_ATTR(temp2_crit, S_IRUGO, amdgpu_hwmon_show_hotspot_temp_thresh, NULL, 0);
3118 static SENSOR_DEVICE_ATTR(temp2_crit_hyst, S_IRUGO, amdgpu_hwmon_show_hotspot_temp_thresh, NULL, 1);
3119 static SENSOR_DEVICE_ATTR(temp2_emergency, S_IRUGO, amdgpu_hwmon_show_temp_emergency, NULL, PP_TEMP_JUNCTION);
3120 static SENSOR_DEVICE_ATTR(temp3_input, S_IRUGO, amdgpu_hwmon_show_temp, NULL, PP_TEMP_MEM);
3121 static SENSOR_DEVICE_ATTR(temp3_crit, S_IRUGO, amdgpu_hwmon_show_mem_temp_thresh, NULL, 0);
3122 static SENSOR_DEVICE_ATTR(temp3_crit_hyst, S_IRUGO, amdgpu_hwmon_show_mem_temp_thresh, NULL, 1);
3123 static SENSOR_DEVICE_ATTR(temp3_emergency, S_IRUGO, amdgpu_hwmon_show_temp_emergency, NULL, PP_TEMP_MEM);
3124 static SENSOR_DEVICE_ATTR(temp1_label, S_IRUGO, amdgpu_hwmon_show_temp_label, NULL, PP_TEMP_EDGE);
3125 static SENSOR_DEVICE_ATTR(temp2_label, S_IRUGO, amdgpu_hwmon_show_temp_label, NULL, PP_TEMP_JUNCTION);
3126 static SENSOR_DEVICE_ATTR(temp3_label, S_IRUGO, amdgpu_hwmon_show_temp_label, NULL, PP_TEMP_MEM);
3127 static SENSOR_DEVICE_ATTR(pwm1, S_IRUGO | S_IWUSR, amdgpu_hwmon_get_pwm1, amdgpu_hwmon_set_pwm1, 0);
3128 static SENSOR_DEVICE_ATTR(pwm1_enable, S_IRUGO | S_IWUSR, amdgpu_hwmon_get_pwm1_enable, amdgpu_hwmon_set_pwm1_enable, 0);
3129 static SENSOR_DEVICE_ATTR(pwm1_min, S_IRUGO, amdgpu_hwmon_get_pwm1_min, NULL, 0);
3130 static SENSOR_DEVICE_ATTR(pwm1_max, S_IRUGO, amdgpu_hwmon_get_pwm1_max, NULL, 0);
3131 static SENSOR_DEVICE_ATTR(fan1_input, S_IRUGO, amdgpu_hwmon_get_fan1_input, NULL, 0);
3132 static SENSOR_DEVICE_ATTR(fan1_min, S_IRUGO, amdgpu_hwmon_get_fan1_min, NULL, 0);
3133 static SENSOR_DEVICE_ATTR(fan1_max, S_IRUGO, amdgpu_hwmon_get_fan1_max, NULL, 0);
3134 static SENSOR_DEVICE_ATTR(fan1_target, S_IRUGO | S_IWUSR, amdgpu_hwmon_get_fan1_target, amdgpu_hwmon_set_fan1_target, 0);
3135 static SENSOR_DEVICE_ATTR(fan1_enable, S_IRUGO | S_IWUSR, amdgpu_hwmon_get_fan1_enable, amdgpu_hwmon_set_fan1_enable, 0);
3136 static SENSOR_DEVICE_ATTR(in0_input, S_IRUGO, amdgpu_hwmon_show_vddgfx, NULL, 0);
3137 static SENSOR_DEVICE_ATTR(in0_label, S_IRUGO, amdgpu_hwmon_show_vddgfx_label, NULL, 0);
3138 static SENSOR_DEVICE_ATTR(in1_input, S_IRUGO, amdgpu_hwmon_show_vddnb, NULL, 0);
3139 static SENSOR_DEVICE_ATTR(in1_label, S_IRUGO, amdgpu_hwmon_show_vddnb_label, NULL, 0);
3140 static SENSOR_DEVICE_ATTR(power1_average, S_IRUGO, amdgpu_hwmon_show_power_avg, NULL, 0);
3141 static SENSOR_DEVICE_ATTR(power1_cap_max, S_IRUGO, amdgpu_hwmon_show_power_cap_max, NULL, 0);
3142 static SENSOR_DEVICE_ATTR(power1_cap_min, S_IRUGO, amdgpu_hwmon_show_power_cap_min, NULL, 0);
3143 static SENSOR_DEVICE_ATTR(power1_cap, S_IRUGO | S_IWUSR, amdgpu_hwmon_show_power_cap, amdgpu_hwmon_set_power_cap, 0);
3144 static SENSOR_DEVICE_ATTR(power1_cap_default, S_IRUGO, amdgpu_hwmon_show_power_cap_default, NULL, 0);
3145 static SENSOR_DEVICE_ATTR(power1_label, S_IRUGO, amdgpu_hwmon_show_power_label, NULL, 0);
3146 static SENSOR_DEVICE_ATTR(power2_average, S_IRUGO, amdgpu_hwmon_show_power_avg, NULL, 1);
3147 static SENSOR_DEVICE_ATTR(power2_cap_max, S_IRUGO, amdgpu_hwmon_show_power_cap_max, NULL, 1);
3148 static SENSOR_DEVICE_ATTR(power2_cap_min, S_IRUGO, amdgpu_hwmon_show_power_cap_min, NULL, 1);
3149 static SENSOR_DEVICE_ATTR(power2_cap, S_IRUGO | S_IWUSR, amdgpu_hwmon_show_power_cap, amdgpu_hwmon_set_power_cap, 1);
3150 static SENSOR_DEVICE_ATTR(power2_cap_default, S_IRUGO, amdgpu_hwmon_show_power_cap_default, NULL, 1);
3151 static SENSOR_DEVICE_ATTR(power2_label, S_IRUGO, amdgpu_hwmon_show_power_label, NULL, 1);
3152 static SENSOR_DEVICE_ATTR(freq1_input, S_IRUGO, amdgpu_hwmon_show_sclk, NULL, 0);
3153 static SENSOR_DEVICE_ATTR(freq1_label, S_IRUGO, amdgpu_hwmon_show_sclk_label, NULL, 0);
3154 static SENSOR_DEVICE_ATTR(freq2_input, S_IRUGO, amdgpu_hwmon_show_mclk, NULL, 0);
3155 static SENSOR_DEVICE_ATTR(freq2_label, S_IRUGO, amdgpu_hwmon_show_mclk_label, NULL, 0);
3156 
3157 static struct attribute *hwmon_attributes[] = {
3158 	&sensor_dev_attr_temp1_input.dev_attr.attr,
3159 	&sensor_dev_attr_temp1_crit.dev_attr.attr,
3160 	&sensor_dev_attr_temp1_crit_hyst.dev_attr.attr,
3161 	&sensor_dev_attr_temp2_input.dev_attr.attr,
3162 	&sensor_dev_attr_temp2_crit.dev_attr.attr,
3163 	&sensor_dev_attr_temp2_crit_hyst.dev_attr.attr,
3164 	&sensor_dev_attr_temp3_input.dev_attr.attr,
3165 	&sensor_dev_attr_temp3_crit.dev_attr.attr,
3166 	&sensor_dev_attr_temp3_crit_hyst.dev_attr.attr,
3167 	&sensor_dev_attr_temp1_emergency.dev_attr.attr,
3168 	&sensor_dev_attr_temp2_emergency.dev_attr.attr,
3169 	&sensor_dev_attr_temp3_emergency.dev_attr.attr,
3170 	&sensor_dev_attr_temp1_label.dev_attr.attr,
3171 	&sensor_dev_attr_temp2_label.dev_attr.attr,
3172 	&sensor_dev_attr_temp3_label.dev_attr.attr,
3173 	&sensor_dev_attr_pwm1.dev_attr.attr,
3174 	&sensor_dev_attr_pwm1_enable.dev_attr.attr,
3175 	&sensor_dev_attr_pwm1_min.dev_attr.attr,
3176 	&sensor_dev_attr_pwm1_max.dev_attr.attr,
3177 	&sensor_dev_attr_fan1_input.dev_attr.attr,
3178 	&sensor_dev_attr_fan1_min.dev_attr.attr,
3179 	&sensor_dev_attr_fan1_max.dev_attr.attr,
3180 	&sensor_dev_attr_fan1_target.dev_attr.attr,
3181 	&sensor_dev_attr_fan1_enable.dev_attr.attr,
3182 	&sensor_dev_attr_in0_input.dev_attr.attr,
3183 	&sensor_dev_attr_in0_label.dev_attr.attr,
3184 	&sensor_dev_attr_in1_input.dev_attr.attr,
3185 	&sensor_dev_attr_in1_label.dev_attr.attr,
3186 	&sensor_dev_attr_power1_average.dev_attr.attr,
3187 	&sensor_dev_attr_power1_cap_max.dev_attr.attr,
3188 	&sensor_dev_attr_power1_cap_min.dev_attr.attr,
3189 	&sensor_dev_attr_power1_cap.dev_attr.attr,
3190 	&sensor_dev_attr_power1_cap_default.dev_attr.attr,
3191 	&sensor_dev_attr_power1_label.dev_attr.attr,
3192 	&sensor_dev_attr_power2_average.dev_attr.attr,
3193 	&sensor_dev_attr_power2_cap_max.dev_attr.attr,
3194 	&sensor_dev_attr_power2_cap_min.dev_attr.attr,
3195 	&sensor_dev_attr_power2_cap.dev_attr.attr,
3196 	&sensor_dev_attr_power2_cap_default.dev_attr.attr,
3197 	&sensor_dev_attr_power2_label.dev_attr.attr,
3198 	&sensor_dev_attr_freq1_input.dev_attr.attr,
3199 	&sensor_dev_attr_freq1_label.dev_attr.attr,
3200 	&sensor_dev_attr_freq2_input.dev_attr.attr,
3201 	&sensor_dev_attr_freq2_label.dev_attr.attr,
3202 	NULL
3203 };
3204 
3205 static umode_t hwmon_attributes_visible(struct kobject *kobj,
3206 					struct attribute *attr, int index)
3207 {
3208 	struct device *dev = kobj_to_dev(kobj);
3209 	struct amdgpu_device *adev = dev_get_drvdata(dev);
3210 	umode_t effective_mode = attr->mode;
3211 	uint32_t gc_ver = adev->ip_versions[GC_HWIP][0];
3212 
3213 	/* under multi-vf mode, the hwmon attributes are all not supported */
3214 	if (amdgpu_sriov_vf(adev) && !amdgpu_sriov_is_pp_one_vf(adev))
3215 		return 0;
3216 
3217 	/* under pp one vf mode manage of hwmon attributes is not supported */
3218 	if (amdgpu_sriov_is_pp_one_vf(adev))
3219 		effective_mode &= ~S_IWUSR;
3220 
3221 	/* Skip fan attributes if fan is not present */
3222 	if (adev->pm.no_fan && (attr == &sensor_dev_attr_pwm1.dev_attr.attr ||
3223 	    attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr ||
3224 	    attr == &sensor_dev_attr_pwm1_max.dev_attr.attr ||
3225 	    attr == &sensor_dev_attr_pwm1_min.dev_attr.attr ||
3226 	    attr == &sensor_dev_attr_fan1_input.dev_attr.attr ||
3227 	    attr == &sensor_dev_attr_fan1_min.dev_attr.attr ||
3228 	    attr == &sensor_dev_attr_fan1_max.dev_attr.attr ||
3229 	    attr == &sensor_dev_attr_fan1_target.dev_attr.attr ||
3230 	    attr == &sensor_dev_attr_fan1_enable.dev_attr.attr))
3231 		return 0;
3232 
3233 	/* Skip fan attributes on APU */
3234 	if ((adev->flags & AMD_IS_APU) &&
3235 	    (attr == &sensor_dev_attr_pwm1.dev_attr.attr ||
3236 	     attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr ||
3237 	     attr == &sensor_dev_attr_pwm1_max.dev_attr.attr ||
3238 	     attr == &sensor_dev_attr_pwm1_min.dev_attr.attr ||
3239 	     attr == &sensor_dev_attr_fan1_input.dev_attr.attr ||
3240 	     attr == &sensor_dev_attr_fan1_min.dev_attr.attr ||
3241 	     attr == &sensor_dev_attr_fan1_max.dev_attr.attr ||
3242 	     attr == &sensor_dev_attr_fan1_target.dev_attr.attr ||
3243 	     attr == &sensor_dev_attr_fan1_enable.dev_attr.attr))
3244 		return 0;
3245 
3246 	/* Skip crit temp on APU */
3247 	if ((adev->flags & AMD_IS_APU) && (adev->family >= AMDGPU_FAMILY_CZ) &&
3248 	    (attr == &sensor_dev_attr_temp1_crit.dev_attr.attr ||
3249 	     attr == &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr))
3250 		return 0;
3251 
3252 	/* Skip limit attributes if DPM is not enabled */
3253 	if (!adev->pm.dpm_enabled &&
3254 	    (attr == &sensor_dev_attr_temp1_crit.dev_attr.attr ||
3255 	     attr == &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr ||
3256 	     attr == &sensor_dev_attr_pwm1.dev_attr.attr ||
3257 	     attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr ||
3258 	     attr == &sensor_dev_attr_pwm1_max.dev_attr.attr ||
3259 	     attr == &sensor_dev_attr_pwm1_min.dev_attr.attr ||
3260 	     attr == &sensor_dev_attr_fan1_input.dev_attr.attr ||
3261 	     attr == &sensor_dev_attr_fan1_min.dev_attr.attr ||
3262 	     attr == &sensor_dev_attr_fan1_max.dev_attr.attr ||
3263 	     attr == &sensor_dev_attr_fan1_target.dev_attr.attr ||
3264 	     attr == &sensor_dev_attr_fan1_enable.dev_attr.attr))
3265 		return 0;
3266 
3267 	/* mask fan attributes if we have no bindings for this asic to expose */
3268 	if (((amdgpu_dpm_get_fan_speed_pwm(adev, NULL) == -EOPNOTSUPP) &&
3269 	      attr == &sensor_dev_attr_pwm1.dev_attr.attr) || /* can't query fan */
3270 	    ((amdgpu_dpm_get_fan_control_mode(adev, NULL) == -EOPNOTSUPP) &&
3271 	     attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr)) /* can't query state */
3272 		effective_mode &= ~S_IRUGO;
3273 
3274 	if (((amdgpu_dpm_set_fan_speed_pwm(adev, U32_MAX) == -EOPNOTSUPP) &&
3275 	      attr == &sensor_dev_attr_pwm1.dev_attr.attr) || /* can't manage fan */
3276 	      ((amdgpu_dpm_set_fan_control_mode(adev, U32_MAX) == -EOPNOTSUPP) &&
3277 	      attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr)) /* can't manage state */
3278 		effective_mode &= ~S_IWUSR;
3279 
3280 	/* not implemented yet for GC 10.3.1 APUs */
3281 	if (((adev->family == AMDGPU_FAMILY_SI) ||
3282 	     ((adev->flags & AMD_IS_APU) && (gc_ver != IP_VERSION(10, 3, 1)))) &&
3283 	    (attr == &sensor_dev_attr_power1_cap_max.dev_attr.attr ||
3284 	     attr == &sensor_dev_attr_power1_cap_min.dev_attr.attr ||
3285 	     attr == &sensor_dev_attr_power1_cap.dev_attr.attr ||
3286 	     attr == &sensor_dev_attr_power1_cap_default.dev_attr.attr))
3287 		return 0;
3288 
3289 	/* not implemented yet for APUs having <= GC 9.3.0 */
3290 	if (((adev->family == AMDGPU_FAMILY_SI) ||
3291 	     ((adev->flags & AMD_IS_APU) && (gc_ver < IP_VERSION(9, 3, 0)))) &&
3292 	    (attr == &sensor_dev_attr_power1_average.dev_attr.attr))
3293 		return 0;
3294 
3295 	/* hide max/min values if we can't both query and manage the fan */
3296 	if (((amdgpu_dpm_set_fan_speed_pwm(adev, U32_MAX) == -EOPNOTSUPP) &&
3297 	      (amdgpu_dpm_get_fan_speed_pwm(adev, NULL) == -EOPNOTSUPP) &&
3298 	      (amdgpu_dpm_set_fan_speed_rpm(adev, U32_MAX) == -EOPNOTSUPP) &&
3299 	      (amdgpu_dpm_get_fan_speed_rpm(adev, NULL) == -EOPNOTSUPP)) &&
3300 	    (attr == &sensor_dev_attr_pwm1_max.dev_attr.attr ||
3301 	     attr == &sensor_dev_attr_pwm1_min.dev_attr.attr))
3302 		return 0;
3303 
3304 	if ((amdgpu_dpm_set_fan_speed_rpm(adev, U32_MAX) == -EOPNOTSUPP) &&
3305 	     (amdgpu_dpm_get_fan_speed_rpm(adev, NULL) == -EOPNOTSUPP) &&
3306 	     (attr == &sensor_dev_attr_fan1_max.dev_attr.attr ||
3307 	     attr == &sensor_dev_attr_fan1_min.dev_attr.attr))
3308 		return 0;
3309 
3310 	if ((adev->family == AMDGPU_FAMILY_SI ||	/* not implemented yet */
3311 	     adev->family == AMDGPU_FAMILY_KV) &&	/* not implemented yet */
3312 	    (attr == &sensor_dev_attr_in0_input.dev_attr.attr ||
3313 	     attr == &sensor_dev_attr_in0_label.dev_attr.attr))
3314 		return 0;
3315 
3316 	/* only APUs have vddnb */
3317 	if (!(adev->flags & AMD_IS_APU) &&
3318 	    (attr == &sensor_dev_attr_in1_input.dev_attr.attr ||
3319 	     attr == &sensor_dev_attr_in1_label.dev_attr.attr))
3320 		return 0;
3321 
3322 	/* no mclk on APUs */
3323 	if ((adev->flags & AMD_IS_APU) &&
3324 	    (attr == &sensor_dev_attr_freq2_input.dev_attr.attr ||
3325 	     attr == &sensor_dev_attr_freq2_label.dev_attr.attr))
3326 		return 0;
3327 
3328 	/* only SOC15 dGPUs support hotspot and mem temperatures */
3329 	if (((adev->flags & AMD_IS_APU) || gc_ver < IP_VERSION(9, 0, 0)) &&
3330 	    (attr == &sensor_dev_attr_temp2_crit.dev_attr.attr ||
3331 	     attr == &sensor_dev_attr_temp2_crit_hyst.dev_attr.attr ||
3332 	     attr == &sensor_dev_attr_temp3_crit.dev_attr.attr ||
3333 	     attr == &sensor_dev_attr_temp3_crit_hyst.dev_attr.attr ||
3334 	     attr == &sensor_dev_attr_temp1_emergency.dev_attr.attr ||
3335 	     attr == &sensor_dev_attr_temp2_emergency.dev_attr.attr ||
3336 	     attr == &sensor_dev_attr_temp3_emergency.dev_attr.attr ||
3337 	     attr == &sensor_dev_attr_temp2_input.dev_attr.attr ||
3338 	     attr == &sensor_dev_attr_temp3_input.dev_attr.attr ||
3339 	     attr == &sensor_dev_attr_temp2_label.dev_attr.attr ||
3340 	     attr == &sensor_dev_attr_temp3_label.dev_attr.attr))
3341 		return 0;
3342 
3343 	/* only Vangogh has fast PPT limit and power labels */
3344 	if (!(gc_ver == IP_VERSION(10, 3, 1)) &&
3345 	    (attr == &sensor_dev_attr_power2_average.dev_attr.attr ||
3346 	     attr == &sensor_dev_attr_power2_cap_max.dev_attr.attr ||
3347 	     attr == &sensor_dev_attr_power2_cap_min.dev_attr.attr ||
3348 	     attr == &sensor_dev_attr_power2_cap.dev_attr.attr ||
3349 	     attr == &sensor_dev_attr_power2_cap_default.dev_attr.attr ||
3350 	     attr == &sensor_dev_attr_power2_label.dev_attr.attr))
3351 		return 0;
3352 
3353 	return effective_mode;
3354 }
3355 
3356 static const struct attribute_group hwmon_attrgroup = {
3357 	.attrs = hwmon_attributes,
3358 	.is_visible = hwmon_attributes_visible,
3359 };
3360 
3361 static const struct attribute_group *hwmon_groups[] = {
3362 	&hwmon_attrgroup,
3363 	NULL
3364 };
3365 
3366 #endif /* __linux__ */
3367 
3368 int amdgpu_pm_sysfs_init(struct amdgpu_device *adev)
3369 {
3370 	return 0;
3371 #ifdef __linux__
3372 	int ret;
3373 	uint32_t mask = 0;
3374 
3375 	if (adev->pm.sysfs_initialized)
3376 		return 0;
3377 
3378 	INIT_LIST_HEAD(&adev->pm.pm_attr_list);
3379 
3380 	if (adev->pm.dpm_enabled == 0)
3381 		return 0;
3382 
3383 	adev->pm.int_hwmon_dev = hwmon_device_register_with_groups(adev->dev,
3384 								   DRIVER_NAME, adev,
3385 								   hwmon_groups);
3386 	if (IS_ERR(adev->pm.int_hwmon_dev)) {
3387 		ret = PTR_ERR(adev->pm.int_hwmon_dev);
3388 		dev_err(adev->dev,
3389 			"Unable to register hwmon device: %d\n", ret);
3390 		return ret;
3391 	}
3392 
3393 	switch (amdgpu_virt_get_sriov_vf_mode(adev)) {
3394 	case SRIOV_VF_MODE_ONE_VF:
3395 		mask = ATTR_FLAG_ONEVF;
3396 		break;
3397 	case SRIOV_VF_MODE_MULTI_VF:
3398 		mask = 0;
3399 		break;
3400 	case SRIOV_VF_MODE_BARE_METAL:
3401 	default:
3402 		mask = ATTR_FLAG_MASK_ALL;
3403 		break;
3404 	}
3405 
3406 	ret = amdgpu_device_attr_create_groups(adev,
3407 					       amdgpu_device_attrs,
3408 					       ARRAY_SIZE(amdgpu_device_attrs),
3409 					       mask,
3410 					       &adev->pm.pm_attr_list);
3411 	if (ret)
3412 		return ret;
3413 
3414 	adev->pm.sysfs_initialized = true;
3415 
3416 	return 0;
3417 #endif
3418 }
3419 
3420 void amdgpu_pm_sysfs_fini(struct amdgpu_device *adev)
3421 {
3422 #ifdef __linux__
3423 	if (adev->pm.int_hwmon_dev)
3424 		hwmon_device_unregister(adev->pm.int_hwmon_dev);
3425 
3426 	amdgpu_device_attr_remove_groups(adev, &adev->pm.pm_attr_list);
3427 #endif
3428 }
3429 
3430 /*
3431  * Debugfs info
3432  */
3433 #if defined(CONFIG_DEBUG_FS)
3434 
3435 static void amdgpu_debugfs_prints_cpu_info(struct seq_file *m,
3436 					   struct amdgpu_device *adev) {
3437 	uint16_t *p_val;
3438 	uint32_t size;
3439 	int i;
3440 	uint32_t num_cpu_cores = amdgpu_dpm_get_num_cpu_cores(adev);
3441 
3442 	if (amdgpu_dpm_is_cclk_dpm_supported(adev)) {
3443 		p_val = kcalloc(num_cpu_cores, sizeof(uint16_t),
3444 				GFP_KERNEL);
3445 
3446 		if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_CPU_CLK,
3447 					    (void *)p_val, &size)) {
3448 			for (i = 0; i < num_cpu_cores; i++)
3449 				seq_printf(m, "\t%u MHz (CPU%d)\n",
3450 					   *(p_val + i), i);
3451 		}
3452 
3453 		kfree(p_val);
3454 	}
3455 }
3456 
3457 static int amdgpu_debugfs_pm_info_pp(struct seq_file *m, struct amdgpu_device *adev)
3458 {
3459 	uint32_t mp1_ver = adev->ip_versions[MP1_HWIP][0];
3460 	uint32_t gc_ver = adev->ip_versions[GC_HWIP][0];
3461 	uint32_t value;
3462 	uint64_t value64 = 0;
3463 	uint32_t query = 0;
3464 	int size;
3465 
3466 	/* GPU Clocks */
3467 	size = sizeof(value);
3468 	seq_printf(m, "GFX Clocks and Power:\n");
3469 
3470 	amdgpu_debugfs_prints_cpu_info(m, adev);
3471 
3472 	if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GFX_MCLK, (void *)&value, &size))
3473 		seq_printf(m, "\t%u MHz (MCLK)\n", value/100);
3474 	if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GFX_SCLK, (void *)&value, &size))
3475 		seq_printf(m, "\t%u MHz (SCLK)\n", value/100);
3476 	if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_STABLE_PSTATE_SCLK, (void *)&value, &size))
3477 		seq_printf(m, "\t%u MHz (PSTATE_SCLK)\n", value/100);
3478 	if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_STABLE_PSTATE_MCLK, (void *)&value, &size))
3479 		seq_printf(m, "\t%u MHz (PSTATE_MCLK)\n", value/100);
3480 	if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VDDGFX, (void *)&value, &size))
3481 		seq_printf(m, "\t%u mV (VDDGFX)\n", value);
3482 	if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VDDNB, (void *)&value, &size))
3483 		seq_printf(m, "\t%u mV (VDDNB)\n", value);
3484 	size = sizeof(uint32_t);
3485 	if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_POWER, (void *)&query, &size))
3486 		seq_printf(m, "\t%u.%u W (average GPU)\n", query >> 8, query & 0xff);
3487 	size = sizeof(value);
3488 	seq_printf(m, "\n");
3489 
3490 	/* GPU Temp */
3491 	if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_TEMP, (void *)&value, &size))
3492 		seq_printf(m, "GPU Temperature: %u C\n", value/1000);
3493 
3494 	/* GPU Load */
3495 	if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_LOAD, (void *)&value, &size))
3496 		seq_printf(m, "GPU Load: %u %%\n", value);
3497 	/* MEM Load */
3498 	if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_MEM_LOAD, (void *)&value, &size))
3499 		seq_printf(m, "MEM Load: %u %%\n", value);
3500 
3501 	seq_printf(m, "\n");
3502 
3503 	/* SMC feature mask */
3504 	if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_ENABLED_SMC_FEATURES_MASK, (void *)&value64, &size))
3505 		seq_printf(m, "SMC Feature Mask: 0x%016llx\n", value64);
3506 
3507 	/* ASICs greater than CHIP_VEGA20 supports these sensors */
3508 	if (gc_ver != IP_VERSION(9, 4, 0) && mp1_ver > IP_VERSION(9, 0, 0)) {
3509 		/* VCN clocks */
3510 		if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VCN_POWER_STATE, (void *)&value, &size)) {
3511 			if (!value) {
3512 				seq_printf(m, "VCN: Disabled\n");
3513 			} else {
3514 				seq_printf(m, "VCN: Enabled\n");
3515 				if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_UVD_DCLK, (void *)&value, &size))
3516 					seq_printf(m, "\t%u MHz (DCLK)\n", value/100);
3517 				if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_UVD_VCLK, (void *)&value, &size))
3518 					seq_printf(m, "\t%u MHz (VCLK)\n", value/100);
3519 			}
3520 		}
3521 		seq_printf(m, "\n");
3522 	} else {
3523 		/* UVD clocks */
3524 		if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_UVD_POWER, (void *)&value, &size)) {
3525 			if (!value) {
3526 				seq_printf(m, "UVD: Disabled\n");
3527 			} else {
3528 				seq_printf(m, "UVD: Enabled\n");
3529 				if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_UVD_DCLK, (void *)&value, &size))
3530 					seq_printf(m, "\t%u MHz (DCLK)\n", value/100);
3531 				if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_UVD_VCLK, (void *)&value, &size))
3532 					seq_printf(m, "\t%u MHz (VCLK)\n", value/100);
3533 			}
3534 		}
3535 		seq_printf(m, "\n");
3536 
3537 		/* VCE clocks */
3538 		if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VCE_POWER, (void *)&value, &size)) {
3539 			if (!value) {
3540 				seq_printf(m, "VCE: Disabled\n");
3541 			} else {
3542 				seq_printf(m, "VCE: Enabled\n");
3543 				if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VCE_ECCLK, (void *)&value, &size))
3544 					seq_printf(m, "\t%u MHz (ECCLK)\n", value/100);
3545 			}
3546 		}
3547 	}
3548 
3549 	return 0;
3550 }
3551 
3552 static void amdgpu_parse_cg_state(struct seq_file *m, u64 flags)
3553 {
3554 	int i;
3555 
3556 	for (i = 0; clocks[i].flag; i++)
3557 		seq_printf(m, "\t%s: %s\n", clocks[i].name,
3558 			   (flags & clocks[i].flag) ? "On" : "Off");
3559 }
3560 
3561 static int amdgpu_debugfs_pm_info_show(struct seq_file *m, void *unused)
3562 {
3563 	struct amdgpu_device *adev = (struct amdgpu_device *)m->private;
3564 	struct drm_device *dev = adev_to_drm(adev);
3565 	u64 flags = 0;
3566 	int r;
3567 
3568 	if (amdgpu_in_reset(adev))
3569 		return -EPERM;
3570 	if (adev->in_suspend && !adev->in_runpm)
3571 		return -EPERM;
3572 
3573 	r = pm_runtime_get_sync(dev->dev);
3574 	if (r < 0) {
3575 		pm_runtime_put_autosuspend(dev->dev);
3576 		return r;
3577 	}
3578 
3579 	if (amdgpu_dpm_debugfs_print_current_performance_level(adev, m)) {
3580 		r = amdgpu_debugfs_pm_info_pp(m, adev);
3581 		if (r)
3582 			goto out;
3583 	}
3584 
3585 	amdgpu_device_ip_get_clockgating_state(adev, &flags);
3586 
3587 	seq_printf(m, "Clock Gating Flags Mask: 0x%llx\n", flags);
3588 	amdgpu_parse_cg_state(m, flags);
3589 	seq_printf(m, "\n");
3590 
3591 out:
3592 	pm_runtime_mark_last_busy(dev->dev);
3593 	pm_runtime_put_autosuspend(dev->dev);
3594 
3595 	return r;
3596 }
3597 
3598 DEFINE_SHOW_ATTRIBUTE(amdgpu_debugfs_pm_info);
3599 
3600 /*
3601  * amdgpu_pm_priv_buffer_read - Read memory region allocated to FW
3602  *
3603  * Reads debug memory region allocated to PMFW
3604  */
3605 static ssize_t amdgpu_pm_prv_buffer_read(struct file *f, char __user *buf,
3606 					 size_t size, loff_t *pos)
3607 {
3608 	struct amdgpu_device *adev = file_inode(f)->i_private;
3609 	size_t smu_prv_buf_size;
3610 	void *smu_prv_buf;
3611 	int ret = 0;
3612 
3613 	if (amdgpu_in_reset(adev))
3614 		return -EPERM;
3615 	if (adev->in_suspend && !adev->in_runpm)
3616 		return -EPERM;
3617 
3618 	ret = amdgpu_dpm_get_smu_prv_buf_details(adev, &smu_prv_buf, &smu_prv_buf_size);
3619 	if (ret)
3620 		return ret;
3621 
3622 	if (!smu_prv_buf || !smu_prv_buf_size)
3623 		return -EINVAL;
3624 
3625 	return simple_read_from_buffer(buf, size, pos, smu_prv_buf,
3626 				       smu_prv_buf_size);
3627 }
3628 
3629 static const struct file_operations amdgpu_debugfs_pm_prv_buffer_fops = {
3630 	.owner = THIS_MODULE,
3631 	.open = simple_open,
3632 	.read = amdgpu_pm_prv_buffer_read,
3633 	.llseek = default_llseek,
3634 };
3635 
3636 #endif
3637 
3638 void amdgpu_debugfs_pm_init(struct amdgpu_device *adev)
3639 {
3640 #if defined(CONFIG_DEBUG_FS)
3641 	struct drm_minor *minor = adev_to_drm(adev)->primary;
3642 	struct dentry *root = minor->debugfs_root;
3643 
3644 	if (!adev->pm.dpm_enabled)
3645 		return;
3646 
3647 	debugfs_create_file("amdgpu_pm_info", 0444, root, adev,
3648 			    &amdgpu_debugfs_pm_info_fops);
3649 
3650 	if (adev->pm.smu_prv_buffer_size > 0)
3651 		debugfs_create_file_size("amdgpu_pm_prv_buffer", 0444, root,
3652 					 adev,
3653 					 &amdgpu_debugfs_pm_prv_buffer_fops,
3654 					 adev->pm.smu_prv_buffer_size);
3655 
3656 	amdgpu_dpm_stb_debug_fs_init(adev);
3657 #endif
3658 }
3659