1*c349dbc7Sjsg /* 2*c349dbc7Sjsg * Copyright(c) 2011-2016 Intel Corporation. All rights reserved. 3*c349dbc7Sjsg * 4*c349dbc7Sjsg * Permission is hereby granted, free of charge, to any person obtaining a 5*c349dbc7Sjsg * copy of this software and associated documentation files (the "Software"), 6*c349dbc7Sjsg * to deal in the Software without restriction, including without limitation 7*c349dbc7Sjsg * the rights to use, copy, modify, merge, publish, distribute, sublicense, 8*c349dbc7Sjsg * and/or sell copies of the Software, and to permit persons to whom the 9*c349dbc7Sjsg * Software is furnished to do so, subject to the following conditions: 10*c349dbc7Sjsg * 11*c349dbc7Sjsg * The above copyright notice and this permission notice (including the next 12*c349dbc7Sjsg * paragraph) shall be included in all copies or substantial portions of the 13*c349dbc7Sjsg * Software. 14*c349dbc7Sjsg * 15*c349dbc7Sjsg * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 16*c349dbc7Sjsg * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 17*c349dbc7Sjsg * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 18*c349dbc7Sjsg * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 19*c349dbc7Sjsg * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 20*c349dbc7Sjsg * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE 21*c349dbc7Sjsg * SOFTWARE. 22*c349dbc7Sjsg * 23*c349dbc7Sjsg * Authors: 24*c349dbc7Sjsg * Zhiyuan Lv <zhiyuan.lv@intel.com> 25*c349dbc7Sjsg * Zhi Wang <zhi.a.wang@intel.com> 26*c349dbc7Sjsg * 27*c349dbc7Sjsg * Contributors: 28*c349dbc7Sjsg * Min He <min.he@intel.com> 29*c349dbc7Sjsg * Bing Niu <bing.niu@intel.com> 30*c349dbc7Sjsg * Ping Gao <ping.a.gao@intel.com> 31*c349dbc7Sjsg * Tina Zhang <tina.zhang@intel.com> 32*c349dbc7Sjsg * 33*c349dbc7Sjsg */ 34*c349dbc7Sjsg 35*c349dbc7Sjsg #ifndef _GVT_EXECLIST_H_ 36*c349dbc7Sjsg #define _GVT_EXECLIST_H_ 37*c349dbc7Sjsg 38*c349dbc7Sjsg #include <linux/types.h> 39*c349dbc7Sjsg 40*c349dbc7Sjsg struct execlist_ctx_descriptor_format { 41*c349dbc7Sjsg union { 42*c349dbc7Sjsg u32 ldw; 43*c349dbc7Sjsg struct { 44*c349dbc7Sjsg u32 valid : 1; 45*c349dbc7Sjsg u32 force_pd_restore : 1; 46*c349dbc7Sjsg u32 force_restore : 1; 47*c349dbc7Sjsg u32 addressing_mode : 2; 48*c349dbc7Sjsg u32 llc_coherency : 1; 49*c349dbc7Sjsg u32 fault_handling : 2; 50*c349dbc7Sjsg u32 privilege_access : 1; 51*c349dbc7Sjsg u32 reserved : 3; 52*c349dbc7Sjsg u32 lrca : 20; 53*c349dbc7Sjsg }; 54*c349dbc7Sjsg }; 55*c349dbc7Sjsg union { 56*c349dbc7Sjsg u32 udw; 57*c349dbc7Sjsg u32 context_id; 58*c349dbc7Sjsg }; 59*c349dbc7Sjsg }; 60*c349dbc7Sjsg 61*c349dbc7Sjsg struct execlist_status_format { 62*c349dbc7Sjsg union { 63*c349dbc7Sjsg u32 ldw; 64*c349dbc7Sjsg struct { 65*c349dbc7Sjsg u32 current_execlist_pointer :1; 66*c349dbc7Sjsg u32 execlist_write_pointer :1; 67*c349dbc7Sjsg u32 execlist_queue_full :1; 68*c349dbc7Sjsg u32 execlist_1_valid :1; 69*c349dbc7Sjsg u32 execlist_0_valid :1; 70*c349dbc7Sjsg u32 last_ctx_switch_reason :9; 71*c349dbc7Sjsg u32 current_active_elm_status :2; 72*c349dbc7Sjsg u32 arbitration_enable :1; 73*c349dbc7Sjsg u32 execlist_1_active :1; 74*c349dbc7Sjsg u32 execlist_0_active :1; 75*c349dbc7Sjsg u32 reserved :13; 76*c349dbc7Sjsg }; 77*c349dbc7Sjsg }; 78*c349dbc7Sjsg union { 79*c349dbc7Sjsg u32 udw; 80*c349dbc7Sjsg u32 context_id; 81*c349dbc7Sjsg }; 82*c349dbc7Sjsg }; 83*c349dbc7Sjsg 84*c349dbc7Sjsg struct execlist_context_status_pointer_format { 85*c349dbc7Sjsg union { 86*c349dbc7Sjsg u32 dw; 87*c349dbc7Sjsg struct { 88*c349dbc7Sjsg u32 write_ptr :3; 89*c349dbc7Sjsg u32 reserved :5; 90*c349dbc7Sjsg u32 read_ptr :3; 91*c349dbc7Sjsg u32 reserved2 :5; 92*c349dbc7Sjsg u32 mask :16; 93*c349dbc7Sjsg }; 94*c349dbc7Sjsg }; 95*c349dbc7Sjsg }; 96*c349dbc7Sjsg 97*c349dbc7Sjsg struct execlist_context_status_format { 98*c349dbc7Sjsg union { 99*c349dbc7Sjsg u32 ldw; 100*c349dbc7Sjsg struct { 101*c349dbc7Sjsg u32 idle_to_active :1; 102*c349dbc7Sjsg u32 preempted :1; 103*c349dbc7Sjsg u32 element_switch :1; 104*c349dbc7Sjsg u32 active_to_idle :1; 105*c349dbc7Sjsg u32 context_complete :1; 106*c349dbc7Sjsg u32 wait_on_sync_flip :1; 107*c349dbc7Sjsg u32 wait_on_vblank :1; 108*c349dbc7Sjsg u32 wait_on_semaphore :1; 109*c349dbc7Sjsg u32 wait_on_scanline :1; 110*c349dbc7Sjsg u32 reserved :2; 111*c349dbc7Sjsg u32 semaphore_wait_mode :1; 112*c349dbc7Sjsg u32 display_plane :3; 113*c349dbc7Sjsg u32 lite_restore :1; 114*c349dbc7Sjsg u32 reserved_2 :16; 115*c349dbc7Sjsg }; 116*c349dbc7Sjsg }; 117*c349dbc7Sjsg union { 118*c349dbc7Sjsg u32 udw; 119*c349dbc7Sjsg u32 context_id; 120*c349dbc7Sjsg }; 121*c349dbc7Sjsg }; 122*c349dbc7Sjsg 123*c349dbc7Sjsg struct execlist_mmio_pair { 124*c349dbc7Sjsg u32 addr; 125*c349dbc7Sjsg u32 val; 126*c349dbc7Sjsg }; 127*c349dbc7Sjsg 128*c349dbc7Sjsg /* The first 52 dwords in register state context */ 129*c349dbc7Sjsg struct execlist_ring_context { 130*c349dbc7Sjsg u32 nop1; 131*c349dbc7Sjsg u32 lri_cmd_1; 132*c349dbc7Sjsg struct execlist_mmio_pair ctx_ctrl; 133*c349dbc7Sjsg struct execlist_mmio_pair ring_header; 134*c349dbc7Sjsg struct execlist_mmio_pair ring_tail; 135*c349dbc7Sjsg struct execlist_mmio_pair rb_start; 136*c349dbc7Sjsg struct execlist_mmio_pair rb_ctrl; 137*c349dbc7Sjsg struct execlist_mmio_pair bb_cur_head_UDW; 138*c349dbc7Sjsg struct execlist_mmio_pair bb_cur_head_LDW; 139*c349dbc7Sjsg struct execlist_mmio_pair bb_state; 140*c349dbc7Sjsg struct execlist_mmio_pair second_bb_addr_UDW; 141*c349dbc7Sjsg struct execlist_mmio_pair second_bb_addr_LDW; 142*c349dbc7Sjsg struct execlist_mmio_pair second_bb_state; 143*c349dbc7Sjsg struct execlist_mmio_pair bb_per_ctx_ptr; 144*c349dbc7Sjsg struct execlist_mmio_pair rcs_indirect_ctx; 145*c349dbc7Sjsg struct execlist_mmio_pair rcs_indirect_ctx_offset; 146*c349dbc7Sjsg u32 nop2; 147*c349dbc7Sjsg u32 nop3; 148*c349dbc7Sjsg u32 nop4; 149*c349dbc7Sjsg u32 lri_cmd_2; 150*c349dbc7Sjsg struct execlist_mmio_pair ctx_timestamp; 151*c349dbc7Sjsg /* 152*c349dbc7Sjsg * pdps[8]={ pdp3_UDW, pdp3_LDW, pdp2_UDW, pdp2_LDW, 153*c349dbc7Sjsg * pdp1_UDW, pdp1_LDW, pdp0_UDW, pdp0_LDW} 154*c349dbc7Sjsg */ 155*c349dbc7Sjsg struct execlist_mmio_pair pdps[8]; 156*c349dbc7Sjsg }; 157*c349dbc7Sjsg 158*c349dbc7Sjsg struct intel_vgpu_elsp_dwords { 159*c349dbc7Sjsg u32 data[4]; 160*c349dbc7Sjsg u32 index; 161*c349dbc7Sjsg }; 162*c349dbc7Sjsg 163*c349dbc7Sjsg struct intel_vgpu_execlist_slot { 164*c349dbc7Sjsg struct execlist_ctx_descriptor_format ctx[2]; 165*c349dbc7Sjsg u32 index; 166*c349dbc7Sjsg }; 167*c349dbc7Sjsg 168*c349dbc7Sjsg struct intel_vgpu_execlist { 169*c349dbc7Sjsg struct intel_vgpu_execlist_slot slot[2]; 170*c349dbc7Sjsg struct intel_vgpu_execlist_slot *running_slot; 171*c349dbc7Sjsg struct intel_vgpu_execlist_slot *pending_slot; 172*c349dbc7Sjsg struct execlist_ctx_descriptor_format *running_context; 173*c349dbc7Sjsg struct intel_vgpu *vgpu; 174*c349dbc7Sjsg struct intel_vgpu_elsp_dwords elsp_dwords; 175*c349dbc7Sjsg const struct intel_engine_cs *engine; 176*c349dbc7Sjsg }; 177*c349dbc7Sjsg 178*c349dbc7Sjsg void intel_vgpu_clean_execlist(struct intel_vgpu *vgpu); 179*c349dbc7Sjsg 180*c349dbc7Sjsg int intel_vgpu_init_execlist(struct intel_vgpu *vgpu); 181*c349dbc7Sjsg 182*c349dbc7Sjsg int intel_vgpu_submit_execlist(struct intel_vgpu *vgpu, 183*c349dbc7Sjsg const struct intel_engine_cs *engine); 184*c349dbc7Sjsg 185*c349dbc7Sjsg #endif /*_GVT_EXECLIST_H_*/ 186