1 /* $OpenBSD: rv515d.h,v 1.1 2013/08/12 04:11:53 jsg Exp $ */ 2 /* 3 * Copyright 2008 Advanced Micro Devices, Inc. 4 * Copyright 2008 Red Hat Inc. 5 * Copyright 2009 Jerome Glisse. 6 * 7 * Permission is hereby granted, free of charge, to any person obtaining a 8 * copy of this software and associated documentation files (the "Software"), 9 * to deal in the Software without restriction, including without limitation 10 * the rights to use, copy, modify, merge, publish, distribute, sublicense, 11 * and/or sell copies of the Software, and to permit persons to whom the 12 * Software is furnished to do so, subject to the following conditions: 13 * 14 * The above copyright notice and this permission notice shall be included in 15 * all copies or substantial portions of the Software. 16 * 17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 20 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 21 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 22 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 23 * OTHER DEALINGS IN THE SOFTWARE. 24 * 25 * Authors: Dave Airlie 26 * Alex Deucher 27 * Jerome Glisse 28 */ 29 #ifndef __RV515D_H__ 30 #define __RV515D_H__ 31 32 /* 33 * RV515 registers 34 */ 35 #define PCIE_INDEX 0x0030 36 #define PCIE_DATA 0x0034 37 #define MC_IND_INDEX 0x0070 38 #define MC_IND_WR_EN (1 << 24) 39 #define MC_IND_DATA 0x0074 40 #define RBBM_SOFT_RESET 0x00F0 41 #define CONFIG_MEMSIZE 0x00F8 42 #define HDP_FB_LOCATION 0x0134 43 #define CP_CSQ_CNTL 0x0740 44 #define CP_CSQ_MODE 0x0744 45 #define CP_CSQ_ADDR 0x07F0 46 #define CP_CSQ_DATA 0x07F4 47 #define CP_CSQ_STAT 0x07F8 48 #define CP_CSQ2_STAT 0x07FC 49 #define RBBM_STATUS 0x0E40 50 #define DST_PIPE_CONFIG 0x170C 51 #define WAIT_UNTIL 0x1720 52 #define WAIT_2D_IDLE (1 << 14) 53 #define WAIT_3D_IDLE (1 << 15) 54 #define WAIT_2D_IDLECLEAN (1 << 16) 55 #define WAIT_3D_IDLECLEAN (1 << 17) 56 #define ISYNC_CNTL 0x1724 57 #define ISYNC_ANY2D_IDLE3D (1 << 0) 58 #define ISYNC_ANY3D_IDLE2D (1 << 1) 59 #define ISYNC_TRIG2D_IDLE3D (1 << 2) 60 #define ISYNC_TRIG3D_IDLE2D (1 << 3) 61 #define ISYNC_WAIT_IDLEGUI (1 << 4) 62 #define ISYNC_CPSCRATCH_IDLEGUI (1 << 5) 63 #define VAP_INDEX_OFFSET 0x208C 64 #define VAP_PVS_STATE_FLUSH_REG 0x2284 65 #define GB_ENABLE 0x4008 66 #define GB_MSPOS0 0x4010 67 #define MS_X0_SHIFT 0 68 #define MS_Y0_SHIFT 4 69 #define MS_X1_SHIFT 8 70 #define MS_Y1_SHIFT 12 71 #define MS_X2_SHIFT 16 72 #define MS_Y2_SHIFT 20 73 #define MSBD0_Y_SHIFT 24 74 #define MSBD0_X_SHIFT 28 75 #define GB_MSPOS1 0x4014 76 #define MS_X3_SHIFT 0 77 #define MS_Y3_SHIFT 4 78 #define MS_X4_SHIFT 8 79 #define MS_Y4_SHIFT 12 80 #define MS_X5_SHIFT 16 81 #define MS_Y5_SHIFT 20 82 #define MSBD1_SHIFT 24 83 #define GB_TILE_CONFIG 0x4018 84 #define ENABLE_TILING (1 << 0) 85 #define PIPE_COUNT_MASK 0x0000000E 86 #define PIPE_COUNT_SHIFT 1 87 #define TILE_SIZE_8 (0 << 4) 88 #define TILE_SIZE_16 (1 << 4) 89 #define TILE_SIZE_32 (2 << 4) 90 #define SUBPIXEL_1_12 (0 << 16) 91 #define SUBPIXEL_1_16 (1 << 16) 92 #define GB_SELECT 0x401C 93 #define GB_AA_CONFIG 0x4020 94 #define GB_PIPE_SELECT 0x402C 95 #define GA_ENHANCE 0x4274 96 #define GA_DEADLOCK_CNTL (1 << 0) 97 #define GA_FASTSYNC_CNTL (1 << 1) 98 #define GA_POLY_MODE 0x4288 99 #define FRONT_PTYPE_POINT (0 << 4) 100 #define FRONT_PTYPE_LINE (1 << 4) 101 #define FRONT_PTYPE_TRIANGE (2 << 4) 102 #define BACK_PTYPE_POINT (0 << 7) 103 #define BACK_PTYPE_LINE (1 << 7) 104 #define BACK_PTYPE_TRIANGE (2 << 7) 105 #define GA_ROUND_MODE 0x428C 106 #define GEOMETRY_ROUND_TRUNC (0 << 0) 107 #define GEOMETRY_ROUND_NEAREST (1 << 0) 108 #define COLOR_ROUND_TRUNC (0 << 2) 109 #define COLOR_ROUND_NEAREST (1 << 2) 110 #define SU_REG_DEST 0x42C8 111 #define RB3D_DSTCACHE_CTLSTAT 0x4E4C 112 #define RB3D_DC_FLUSH (2 << 0) 113 #define RB3D_DC_FREE (2 << 2) 114 #define RB3D_DC_FINISH (1 << 4) 115 #define ZB_ZCACHE_CTLSTAT 0x4F18 116 #define ZC_FLUSH (1 << 0) 117 #define ZC_FREE (1 << 1) 118 #define DC_LB_MEMORY_SPLIT 0x6520 119 #define DC_LB_MEMORY_SPLIT_MASK 0x00000003 120 #define DC_LB_MEMORY_SPLIT_SHIFT 0 121 #define DC_LB_MEMORY_SPLIT_D1HALF_D2HALF 0 122 #define DC_LB_MEMORY_SPLIT_D1_3Q_D2_1Q 1 123 #define DC_LB_MEMORY_SPLIT_D1_ONLY 2 124 #define DC_LB_MEMORY_SPLIT_D1_1Q_D2_3Q 3 125 #define DC_LB_MEMORY_SPLIT_SHIFT_MODE (1 << 2) 126 #define DC_LB_DISP1_END_ADR_SHIFT 4 127 #define DC_LB_DISP1_END_ADR_MASK 0x00007FF0 128 #define D1MODE_PRIORITY_A_CNT 0x6548 129 #define MODE_PRIORITY_MARK_MASK 0x00007FFF 130 #define MODE_PRIORITY_OFF (1 << 16) 131 #define MODE_PRIORITY_ALWAYS_ON (1 << 20) 132 #define MODE_PRIORITY_FORCE_MASK (1 << 24) 133 #define D1MODE_PRIORITY_B_CNT 0x654C 134 #define LB_MAX_REQ_OUTSTANDING 0x6D58 135 #define LB_D1_MAX_REQ_OUTSTANDING_MASK 0x0000000F 136 #define LB_D1_MAX_REQ_OUTSTANDING_SHIFT 0 137 #define LB_D2_MAX_REQ_OUTSTANDING_MASK 0x000F0000 138 #define LB_D2_MAX_REQ_OUTSTANDING_SHIFT 16 139 #define D2MODE_PRIORITY_A_CNT 0x6D48 140 #define D2MODE_PRIORITY_B_CNT 0x6D4C 141 142 /* ix[MC] registers */ 143 #define MC_FB_LOCATION 0x01 144 #define MC_FB_START_MASK 0x0000FFFF 145 #define MC_FB_START_SHIFT 0 146 #define MC_FB_TOP_MASK 0xFFFF0000 147 #define MC_FB_TOP_SHIFT 16 148 #define MC_AGP_LOCATION 0x02 149 #define MC_AGP_START_MASK 0x0000FFFF 150 #define MC_AGP_START_SHIFT 0 151 #define MC_AGP_TOP_MASK 0xFFFF0000 152 #define MC_AGP_TOP_SHIFT 16 153 #define MC_AGP_BASE 0x03 154 #define MC_AGP_BASE_2 0x04 155 #define MC_CNTL 0x5 156 #define MEM_NUM_CHANNELS_MASK 0x00000003 157 #define MC_STATUS 0x08 158 #define MC_STATUS_IDLE (1 << 4) 159 #define MC_MISC_LAT_TIMER 0x09 160 #define MC_CPR_INIT_LAT_MASK 0x0000000F 161 #define MC_VF_INIT_LAT_MASK 0x000000F0 162 #define MC_DISP0R_INIT_LAT_MASK 0x00000F00 163 #define MC_DISP0R_INIT_LAT_SHIFT 8 164 #define MC_DISP1R_INIT_LAT_MASK 0x0000F000 165 #define MC_DISP1R_INIT_LAT_SHIFT 12 166 #define MC_FIXED_INIT_LAT_MASK 0x000F0000 167 #define MC_E2R_INIT_LAT_MASK 0x00F00000 168 #define SAME_PAGE_PRIO_MASK 0x0F000000 169 #define MC_GLOBW_INIT_LAT_MASK 0xF0000000 170 171 172 /* 173 * PM4 packet 174 */ 175 #define CP_PACKET0 0x00000000 176 #define PACKET0_BASE_INDEX_SHIFT 0 177 #define PACKET0_BASE_INDEX_MASK (0x1ffff << 0) 178 #define PACKET0_COUNT_SHIFT 16 179 #define PACKET0_COUNT_MASK (0x3fff << 16) 180 #define CP_PACKET1 0x40000000 181 #define CP_PACKET2 0x80000000 182 #define PACKET2_PAD_SHIFT 0 183 #define PACKET2_PAD_MASK (0x3fffffff << 0) 184 #define CP_PACKET3 0xC0000000 185 #define PACKET3_IT_OPCODE_SHIFT 8 186 #define PACKET3_IT_OPCODE_MASK (0xff << 8) 187 #define PACKET3_COUNT_SHIFT 16 188 #define PACKET3_COUNT_MASK (0x3fff << 16) 189 /* PACKET3 op code */ 190 #define PACKET3_NOP 0x10 191 #define PACKET3_3D_DRAW_VBUF 0x28 192 #define PACKET3_3D_DRAW_IMMD 0x29 193 #define PACKET3_3D_DRAW_INDX 0x2A 194 #define PACKET3_3D_LOAD_VBPNTR 0x2F 195 #define PACKET3_INDX_BUFFER 0x33 196 #define PACKET3_3D_DRAW_VBUF_2 0x34 197 #define PACKET3_3D_DRAW_IMMD_2 0x35 198 #define PACKET3_3D_DRAW_INDX_2 0x36 199 #define PACKET3_BITBLT_MULTI 0x9B 200 201 #define PACKET0(reg, n) (CP_PACKET0 | \ 202 REG_SET(PACKET0_BASE_INDEX, (reg) >> 2) | \ 203 REG_SET(PACKET0_COUNT, (n))) 204 #define PACKET2(v) (CP_PACKET2 | REG_SET(PACKET2_PAD, (v))) 205 #define PACKET3(op, n) (CP_PACKET3 | \ 206 REG_SET(PACKET3_IT_OPCODE, (op)) | \ 207 REG_SET(PACKET3_COUNT, (n))) 208 209 #define PACKET_TYPE0 0 210 #define PACKET_TYPE1 1 211 #define PACKET_TYPE2 2 212 #define PACKET_TYPE3 3 213 214 #define CP_PACKET_GET_TYPE(h) (((h) >> 30) & 3) 215 #define CP_PACKET_GET_COUNT(h) (((h) >> 16) & 0x3FFF) 216 #define CP_PACKET0_GET_REG(h) (((h) & 0x1FFF) << 2) 217 #define CP_PACKET0_GET_ONE_REG_WR(h) (((h) >> 15) & 1) 218 #define CP_PACKET3_GET_OPCODE(h) (((h) >> 8) & 0xFF) 219 220 /* Registers */ 221 #define R_0000F0_RBBM_SOFT_RESET 0x0000F0 222 #define S_0000F0_SOFT_RESET_CP(x) (((x) & 0x1) << 0) 223 #define G_0000F0_SOFT_RESET_CP(x) (((x) >> 0) & 0x1) 224 #define C_0000F0_SOFT_RESET_CP 0xFFFFFFFE 225 #define S_0000F0_SOFT_RESET_HI(x) (((x) & 0x1) << 1) 226 #define G_0000F0_SOFT_RESET_HI(x) (((x) >> 1) & 0x1) 227 #define C_0000F0_SOFT_RESET_HI 0xFFFFFFFD 228 #define S_0000F0_SOFT_RESET_VAP(x) (((x) & 0x1) << 2) 229 #define G_0000F0_SOFT_RESET_VAP(x) (((x) >> 2) & 0x1) 230 #define C_0000F0_SOFT_RESET_VAP 0xFFFFFFFB 231 #define S_0000F0_SOFT_RESET_RE(x) (((x) & 0x1) << 3) 232 #define G_0000F0_SOFT_RESET_RE(x) (((x) >> 3) & 0x1) 233 #define C_0000F0_SOFT_RESET_RE 0xFFFFFFF7 234 #define S_0000F0_SOFT_RESET_PP(x) (((x) & 0x1) << 4) 235 #define G_0000F0_SOFT_RESET_PP(x) (((x) >> 4) & 0x1) 236 #define C_0000F0_SOFT_RESET_PP 0xFFFFFFEF 237 #define S_0000F0_SOFT_RESET_E2(x) (((x) & 0x1) << 5) 238 #define G_0000F0_SOFT_RESET_E2(x) (((x) >> 5) & 0x1) 239 #define C_0000F0_SOFT_RESET_E2 0xFFFFFFDF 240 #define S_0000F0_SOFT_RESET_RB(x) (((x) & 0x1) << 6) 241 #define G_0000F0_SOFT_RESET_RB(x) (((x) >> 6) & 0x1) 242 #define C_0000F0_SOFT_RESET_RB 0xFFFFFFBF 243 #define S_0000F0_SOFT_RESET_HDP(x) (((x) & 0x1) << 7) 244 #define G_0000F0_SOFT_RESET_HDP(x) (((x) >> 7) & 0x1) 245 #define C_0000F0_SOFT_RESET_HDP 0xFFFFFF7F 246 #define S_0000F0_SOFT_RESET_MC(x) (((x) & 0x1) << 8) 247 #define G_0000F0_SOFT_RESET_MC(x) (((x) >> 8) & 0x1) 248 #define C_0000F0_SOFT_RESET_MC 0xFFFFFEFF 249 #define S_0000F0_SOFT_RESET_AIC(x) (((x) & 0x1) << 9) 250 #define G_0000F0_SOFT_RESET_AIC(x) (((x) >> 9) & 0x1) 251 #define C_0000F0_SOFT_RESET_AIC 0xFFFFFDFF 252 #define S_0000F0_SOFT_RESET_VIP(x) (((x) & 0x1) << 10) 253 #define G_0000F0_SOFT_RESET_VIP(x) (((x) >> 10) & 0x1) 254 #define C_0000F0_SOFT_RESET_VIP 0xFFFFFBFF 255 #define S_0000F0_SOFT_RESET_DISP(x) (((x) & 0x1) << 11) 256 #define G_0000F0_SOFT_RESET_DISP(x) (((x) >> 11) & 0x1) 257 #define C_0000F0_SOFT_RESET_DISP 0xFFFFF7FF 258 #define S_0000F0_SOFT_RESET_CG(x) (((x) & 0x1) << 12) 259 #define G_0000F0_SOFT_RESET_CG(x) (((x) >> 12) & 0x1) 260 #define C_0000F0_SOFT_RESET_CG 0xFFFFEFFF 261 #define S_0000F0_SOFT_RESET_GA(x) (((x) & 0x1) << 13) 262 #define G_0000F0_SOFT_RESET_GA(x) (((x) >> 13) & 0x1) 263 #define C_0000F0_SOFT_RESET_GA 0xFFFFDFFF 264 #define S_0000F0_SOFT_RESET_IDCT(x) (((x) & 0x1) << 14) 265 #define G_0000F0_SOFT_RESET_IDCT(x) (((x) >> 14) & 0x1) 266 #define C_0000F0_SOFT_RESET_IDCT 0xFFFFBFFF 267 #define R_0000F8_CONFIG_MEMSIZE 0x0000F8 268 #define S_0000F8_CONFIG_MEMSIZE(x) (((x) & 0xFFFFFFFF) << 0) 269 #define G_0000F8_CONFIG_MEMSIZE(x) (((x) >> 0) & 0xFFFFFFFF) 270 #define C_0000F8_CONFIG_MEMSIZE 0x00000000 271 #define R_000134_HDP_FB_LOCATION 0x000134 272 #define S_000134_HDP_FB_START(x) (((x) & 0xFFFF) << 0) 273 #define G_000134_HDP_FB_START(x) (((x) >> 0) & 0xFFFF) 274 #define C_000134_HDP_FB_START 0xFFFF0000 275 #define R_000300_VGA_RENDER_CONTROL 0x000300 276 #define S_000300_VGA_BLINK_RATE(x) (((x) & 0x1F) << 0) 277 #define G_000300_VGA_BLINK_RATE(x) (((x) >> 0) & 0x1F) 278 #define C_000300_VGA_BLINK_RATE 0xFFFFFFE0 279 #define S_000300_VGA_BLINK_MODE(x) (((x) & 0x3) << 5) 280 #define G_000300_VGA_BLINK_MODE(x) (((x) >> 5) & 0x3) 281 #define C_000300_VGA_BLINK_MODE 0xFFFFFF9F 282 #define S_000300_VGA_CURSOR_BLINK_INVERT(x) (((x) & 0x1) << 7) 283 #define G_000300_VGA_CURSOR_BLINK_INVERT(x) (((x) >> 7) & 0x1) 284 #define C_000300_VGA_CURSOR_BLINK_INVERT 0xFFFFFF7F 285 #define S_000300_VGA_EXTD_ADDR_COUNT_ENABLE(x) (((x) & 0x1) << 8) 286 #define G_000300_VGA_EXTD_ADDR_COUNT_ENABLE(x) (((x) >> 8) & 0x1) 287 #define C_000300_VGA_EXTD_ADDR_COUNT_ENABLE 0xFFFFFEFF 288 #define S_000300_VGA_VSTATUS_CNTL(x) (((x) & 0x3) << 16) 289 #define G_000300_VGA_VSTATUS_CNTL(x) (((x) >> 16) & 0x3) 290 #define C_000300_VGA_VSTATUS_CNTL 0xFFFCFFFF 291 #define S_000300_VGA_LOCK_8DOT(x) (((x) & 0x1) << 24) 292 #define G_000300_VGA_LOCK_8DOT(x) (((x) >> 24) & 0x1) 293 #define C_000300_VGA_LOCK_8DOT 0xFEFFFFFF 294 #define S_000300_VGAREG_LINECMP_COMPATIBILITY_SEL(x) (((x) & 0x1) << 25) 295 #define G_000300_VGAREG_LINECMP_COMPATIBILITY_SEL(x) (((x) >> 25) & 0x1) 296 #define C_000300_VGAREG_LINECMP_COMPATIBILITY_SEL 0xFDFFFFFF 297 #define R_000310_VGA_MEMORY_BASE_ADDRESS 0x000310 298 #define S_000310_VGA_MEMORY_BASE_ADDRESS(x) (((x) & 0xFFFFFFFF) << 0) 299 #define G_000310_VGA_MEMORY_BASE_ADDRESS(x) (((x) >> 0) & 0xFFFFFFFF) 300 #define C_000310_VGA_MEMORY_BASE_ADDRESS 0x00000000 301 #define R_000328_VGA_HDP_CONTROL 0x000328 302 #define S_000328_VGA_MEM_PAGE_SELECT_EN(x) (((x) & 0x1) << 0) 303 #define G_000328_VGA_MEM_PAGE_SELECT_EN(x) (((x) >> 0) & 0x1) 304 #define C_000328_VGA_MEM_PAGE_SELECT_EN 0xFFFFFFFE 305 #define S_000328_VGA_RBBM_LOCK_DISABLE(x) (((x) & 0x1) << 8) 306 #define G_000328_VGA_RBBM_LOCK_DISABLE(x) (((x) >> 8) & 0x1) 307 #define C_000328_VGA_RBBM_LOCK_DISABLE 0xFFFFFEFF 308 #define S_000328_VGA_SOFT_RESET(x) (((x) & 0x1) << 16) 309 #define G_000328_VGA_SOFT_RESET(x) (((x) >> 16) & 0x1) 310 #define C_000328_VGA_SOFT_RESET 0xFFFEFFFF 311 #define S_000328_VGA_TEST_RESET_CONTROL(x) (((x) & 0x1) << 24) 312 #define G_000328_VGA_TEST_RESET_CONTROL(x) (((x) >> 24) & 0x1) 313 #define C_000328_VGA_TEST_RESET_CONTROL 0xFEFFFFFF 314 #define R_000330_D1VGA_CONTROL 0x000330 315 #define S_000330_D1VGA_MODE_ENABLE(x) (((x) & 0x1) << 0) 316 #define G_000330_D1VGA_MODE_ENABLE(x) (((x) >> 0) & 0x1) 317 #define C_000330_D1VGA_MODE_ENABLE 0xFFFFFFFE 318 #define S_000330_D1VGA_TIMING_SELECT(x) (((x) & 0x1) << 8) 319 #define G_000330_D1VGA_TIMING_SELECT(x) (((x) >> 8) & 0x1) 320 #define C_000330_D1VGA_TIMING_SELECT 0xFFFFFEFF 321 #define S_000330_D1VGA_SYNC_POLARITY_SELECT(x) (((x) & 0x1) << 9) 322 #define G_000330_D1VGA_SYNC_POLARITY_SELECT(x) (((x) >> 9) & 0x1) 323 #define C_000330_D1VGA_SYNC_POLARITY_SELECT 0xFFFFFDFF 324 #define S_000330_D1VGA_OVERSCAN_TIMING_SELECT(x) (((x) & 0x1) << 10) 325 #define G_000330_D1VGA_OVERSCAN_TIMING_SELECT(x) (((x) >> 10) & 0x1) 326 #define C_000330_D1VGA_OVERSCAN_TIMING_SELECT 0xFFFFFBFF 327 #define S_000330_D1VGA_OVERSCAN_COLOR_EN(x) (((x) & 0x1) << 16) 328 #define G_000330_D1VGA_OVERSCAN_COLOR_EN(x) (((x) >> 16) & 0x1) 329 #define C_000330_D1VGA_OVERSCAN_COLOR_EN 0xFFFEFFFF 330 #define S_000330_D1VGA_ROTATE(x) (((x) & 0x3) << 24) 331 #define G_000330_D1VGA_ROTATE(x) (((x) >> 24) & 0x3) 332 #define C_000330_D1VGA_ROTATE 0xFCFFFFFF 333 #define R_000338_D2VGA_CONTROL 0x000338 334 #define S_000338_D2VGA_MODE_ENABLE(x) (((x) & 0x1) << 0) 335 #define G_000338_D2VGA_MODE_ENABLE(x) (((x) >> 0) & 0x1) 336 #define C_000338_D2VGA_MODE_ENABLE 0xFFFFFFFE 337 #define S_000338_D2VGA_TIMING_SELECT(x) (((x) & 0x1) << 8) 338 #define G_000338_D2VGA_TIMING_SELECT(x) (((x) >> 8) & 0x1) 339 #define C_000338_D2VGA_TIMING_SELECT 0xFFFFFEFF 340 #define S_000338_D2VGA_SYNC_POLARITY_SELECT(x) (((x) & 0x1) << 9) 341 #define G_000338_D2VGA_SYNC_POLARITY_SELECT(x) (((x) >> 9) & 0x1) 342 #define C_000338_D2VGA_SYNC_POLARITY_SELECT 0xFFFFFDFF 343 #define S_000338_D2VGA_OVERSCAN_TIMING_SELECT(x) (((x) & 0x1) << 10) 344 #define G_000338_D2VGA_OVERSCAN_TIMING_SELECT(x) (((x) >> 10) & 0x1) 345 #define C_000338_D2VGA_OVERSCAN_TIMING_SELECT 0xFFFFFBFF 346 #define S_000338_D2VGA_OVERSCAN_COLOR_EN(x) (((x) & 0x1) << 16) 347 #define G_000338_D2VGA_OVERSCAN_COLOR_EN(x) (((x) >> 16) & 0x1) 348 #define C_000338_D2VGA_OVERSCAN_COLOR_EN 0xFFFEFFFF 349 #define S_000338_D2VGA_ROTATE(x) (((x) & 0x3) << 24) 350 #define G_000338_D2VGA_ROTATE(x) (((x) >> 24) & 0x3) 351 #define C_000338_D2VGA_ROTATE 0xFCFFFFFF 352 #define R_0007C0_CP_STAT 0x0007C0 353 #define S_0007C0_MRU_BUSY(x) (((x) & 0x1) << 0) 354 #define G_0007C0_MRU_BUSY(x) (((x) >> 0) & 0x1) 355 #define C_0007C0_MRU_BUSY 0xFFFFFFFE 356 #define S_0007C0_MWU_BUSY(x) (((x) & 0x1) << 1) 357 #define G_0007C0_MWU_BUSY(x) (((x) >> 1) & 0x1) 358 #define C_0007C0_MWU_BUSY 0xFFFFFFFD 359 #define S_0007C0_RSIU_BUSY(x) (((x) & 0x1) << 2) 360 #define G_0007C0_RSIU_BUSY(x) (((x) >> 2) & 0x1) 361 #define C_0007C0_RSIU_BUSY 0xFFFFFFFB 362 #define S_0007C0_RCIU_BUSY(x) (((x) & 0x1) << 3) 363 #define G_0007C0_RCIU_BUSY(x) (((x) >> 3) & 0x1) 364 #define C_0007C0_RCIU_BUSY 0xFFFFFFF7 365 #define S_0007C0_CSF_PRIMARY_BUSY(x) (((x) & 0x1) << 9) 366 #define G_0007C0_CSF_PRIMARY_BUSY(x) (((x) >> 9) & 0x1) 367 #define C_0007C0_CSF_PRIMARY_BUSY 0xFFFFFDFF 368 #define S_0007C0_CSF_INDIRECT_BUSY(x) (((x) & 0x1) << 10) 369 #define G_0007C0_CSF_INDIRECT_BUSY(x) (((x) >> 10) & 0x1) 370 #define C_0007C0_CSF_INDIRECT_BUSY 0xFFFFFBFF 371 #define S_0007C0_CSQ_PRIMARY_BUSY(x) (((x) & 0x1) << 11) 372 #define G_0007C0_CSQ_PRIMARY_BUSY(x) (((x) >> 11) & 0x1) 373 #define C_0007C0_CSQ_PRIMARY_BUSY 0xFFFFF7FF 374 #define S_0007C0_CSQ_INDIRECT_BUSY(x) (((x) & 0x1) << 12) 375 #define G_0007C0_CSQ_INDIRECT_BUSY(x) (((x) >> 12) & 0x1) 376 #define C_0007C0_CSQ_INDIRECT_BUSY 0xFFFFEFFF 377 #define S_0007C0_CSI_BUSY(x) (((x) & 0x1) << 13) 378 #define G_0007C0_CSI_BUSY(x) (((x) >> 13) & 0x1) 379 #define C_0007C0_CSI_BUSY 0xFFFFDFFF 380 #define S_0007C0_CSF_INDIRECT2_BUSY(x) (((x) & 0x1) << 14) 381 #define G_0007C0_CSF_INDIRECT2_BUSY(x) (((x) >> 14) & 0x1) 382 #define C_0007C0_CSF_INDIRECT2_BUSY 0xFFFFBFFF 383 #define S_0007C0_CSQ_INDIRECT2_BUSY(x) (((x) & 0x1) << 15) 384 #define G_0007C0_CSQ_INDIRECT2_BUSY(x) (((x) >> 15) & 0x1) 385 #define C_0007C0_CSQ_INDIRECT2_BUSY 0xFFFF7FFF 386 #define S_0007C0_GUIDMA_BUSY(x) (((x) & 0x1) << 28) 387 #define G_0007C0_GUIDMA_BUSY(x) (((x) >> 28) & 0x1) 388 #define C_0007C0_GUIDMA_BUSY 0xEFFFFFFF 389 #define S_0007C0_VIDDMA_BUSY(x) (((x) & 0x1) << 29) 390 #define G_0007C0_VIDDMA_BUSY(x) (((x) >> 29) & 0x1) 391 #define C_0007C0_VIDDMA_BUSY 0xDFFFFFFF 392 #define S_0007C0_CMDSTRM_BUSY(x) (((x) & 0x1) << 30) 393 #define G_0007C0_CMDSTRM_BUSY(x) (((x) >> 30) & 0x1) 394 #define C_0007C0_CMDSTRM_BUSY 0xBFFFFFFF 395 #define S_0007C0_CP_BUSY(x) (((x) & 0x1) << 31) 396 #define G_0007C0_CP_BUSY(x) (((x) >> 31) & 0x1) 397 #define C_0007C0_CP_BUSY 0x7FFFFFFF 398 #define R_000E40_RBBM_STATUS 0x000E40 399 #define S_000E40_CMDFIFO_AVAIL(x) (((x) & 0x7F) << 0) 400 #define G_000E40_CMDFIFO_AVAIL(x) (((x) >> 0) & 0x7F) 401 #define C_000E40_CMDFIFO_AVAIL 0xFFFFFF80 402 #define S_000E40_HIRQ_ON_RBB(x) (((x) & 0x1) << 8) 403 #define G_000E40_HIRQ_ON_RBB(x) (((x) >> 8) & 0x1) 404 #define C_000E40_HIRQ_ON_RBB 0xFFFFFEFF 405 #define S_000E40_CPRQ_ON_RBB(x) (((x) & 0x1) << 9) 406 #define G_000E40_CPRQ_ON_RBB(x) (((x) >> 9) & 0x1) 407 #define C_000E40_CPRQ_ON_RBB 0xFFFFFDFF 408 #define S_000E40_CFRQ_ON_RBB(x) (((x) & 0x1) << 10) 409 #define G_000E40_CFRQ_ON_RBB(x) (((x) >> 10) & 0x1) 410 #define C_000E40_CFRQ_ON_RBB 0xFFFFFBFF 411 #define S_000E40_HIRQ_IN_RTBUF(x) (((x) & 0x1) << 11) 412 #define G_000E40_HIRQ_IN_RTBUF(x) (((x) >> 11) & 0x1) 413 #define C_000E40_HIRQ_IN_RTBUF 0xFFFFF7FF 414 #define S_000E40_CPRQ_IN_RTBUF(x) (((x) & 0x1) << 12) 415 #define G_000E40_CPRQ_IN_RTBUF(x) (((x) >> 12) & 0x1) 416 #define C_000E40_CPRQ_IN_RTBUF 0xFFFFEFFF 417 #define S_000E40_CFRQ_IN_RTBUF(x) (((x) & 0x1) << 13) 418 #define G_000E40_CFRQ_IN_RTBUF(x) (((x) >> 13) & 0x1) 419 #define C_000E40_CFRQ_IN_RTBUF 0xFFFFDFFF 420 #define S_000E40_CF_PIPE_BUSY(x) (((x) & 0x1) << 14) 421 #define G_000E40_CF_PIPE_BUSY(x) (((x) >> 14) & 0x1) 422 #define C_000E40_CF_PIPE_BUSY 0xFFFFBFFF 423 #define S_000E40_ENG_EV_BUSY(x) (((x) & 0x1) << 15) 424 #define G_000E40_ENG_EV_BUSY(x) (((x) >> 15) & 0x1) 425 #define C_000E40_ENG_EV_BUSY 0xFFFF7FFF 426 #define S_000E40_CP_CMDSTRM_BUSY(x) (((x) & 0x1) << 16) 427 #define G_000E40_CP_CMDSTRM_BUSY(x) (((x) >> 16) & 0x1) 428 #define C_000E40_CP_CMDSTRM_BUSY 0xFFFEFFFF 429 #define S_000E40_E2_BUSY(x) (((x) & 0x1) << 17) 430 #define G_000E40_E2_BUSY(x) (((x) >> 17) & 0x1) 431 #define C_000E40_E2_BUSY 0xFFFDFFFF 432 #define S_000E40_RB2D_BUSY(x) (((x) & 0x1) << 18) 433 #define G_000E40_RB2D_BUSY(x) (((x) >> 18) & 0x1) 434 #define C_000E40_RB2D_BUSY 0xFFFBFFFF 435 #define S_000E40_RB3D_BUSY(x) (((x) & 0x1) << 19) 436 #define G_000E40_RB3D_BUSY(x) (((x) >> 19) & 0x1) 437 #define C_000E40_RB3D_BUSY 0xFFF7FFFF 438 #define S_000E40_VAP_BUSY(x) (((x) & 0x1) << 20) 439 #define G_000E40_VAP_BUSY(x) (((x) >> 20) & 0x1) 440 #define C_000E40_VAP_BUSY 0xFFEFFFFF 441 #define S_000E40_RE_BUSY(x) (((x) & 0x1) << 21) 442 #define G_000E40_RE_BUSY(x) (((x) >> 21) & 0x1) 443 #define C_000E40_RE_BUSY 0xFFDFFFFF 444 #define S_000E40_TAM_BUSY(x) (((x) & 0x1) << 22) 445 #define G_000E40_TAM_BUSY(x) (((x) >> 22) & 0x1) 446 #define C_000E40_TAM_BUSY 0xFFBFFFFF 447 #define S_000E40_TDM_BUSY(x) (((x) & 0x1) << 23) 448 #define G_000E40_TDM_BUSY(x) (((x) >> 23) & 0x1) 449 #define C_000E40_TDM_BUSY 0xFF7FFFFF 450 #define S_000E40_PB_BUSY(x) (((x) & 0x1) << 24) 451 #define G_000E40_PB_BUSY(x) (((x) >> 24) & 0x1) 452 #define C_000E40_PB_BUSY 0xFEFFFFFF 453 #define S_000E40_TIM_BUSY(x) (((x) & 0x1) << 25) 454 #define G_000E40_TIM_BUSY(x) (((x) >> 25) & 0x1) 455 #define C_000E40_TIM_BUSY 0xFDFFFFFF 456 #define S_000E40_GA_BUSY(x) (((x) & 0x1) << 26) 457 #define G_000E40_GA_BUSY(x) (((x) >> 26) & 0x1) 458 #define C_000E40_GA_BUSY 0xFBFFFFFF 459 #define S_000E40_CBA2D_BUSY(x) (((x) & 0x1) << 27) 460 #define G_000E40_CBA2D_BUSY(x) (((x) >> 27) & 0x1) 461 #define C_000E40_CBA2D_BUSY 0xF7FFFFFF 462 #define S_000E40_RBBM_HIBUSY(x) (((x) & 0x1) << 28) 463 #define G_000E40_RBBM_HIBUSY(x) (((x) >> 28) & 0x1) 464 #define C_000E40_RBBM_HIBUSY 0xEFFFFFFF 465 #define S_000E40_SKID_CFBUSY(x) (((x) & 0x1) << 29) 466 #define G_000E40_SKID_CFBUSY(x) (((x) >> 29) & 0x1) 467 #define C_000E40_SKID_CFBUSY 0xDFFFFFFF 468 #define S_000E40_VAP_VF_BUSY(x) (((x) & 0x1) << 30) 469 #define G_000E40_VAP_VF_BUSY(x) (((x) >> 30) & 0x1) 470 #define C_000E40_VAP_VF_BUSY 0xBFFFFFFF 471 #define S_000E40_GUI_ACTIVE(x) (((x) & 0x1) << 31) 472 #define G_000E40_GUI_ACTIVE(x) (((x) >> 31) & 0x1) 473 #define C_000E40_GUI_ACTIVE 0x7FFFFFFF 474 #define R_006080_D1CRTC_CONTROL 0x006080 475 #define S_006080_D1CRTC_MASTER_EN(x) (((x) & 0x1) << 0) 476 #define G_006080_D1CRTC_MASTER_EN(x) (((x) >> 0) & 0x1) 477 #define C_006080_D1CRTC_MASTER_EN 0xFFFFFFFE 478 #define S_006080_D1CRTC_SYNC_RESET_SEL(x) (((x) & 0x1) << 4) 479 #define G_006080_D1CRTC_SYNC_RESET_SEL(x) (((x) >> 4) & 0x1) 480 #define C_006080_D1CRTC_SYNC_RESET_SEL 0xFFFFFFEF 481 #define S_006080_D1CRTC_DISABLE_POINT_CNTL(x) (((x) & 0x3) << 8) 482 #define G_006080_D1CRTC_DISABLE_POINT_CNTL(x) (((x) >> 8) & 0x3) 483 #define C_006080_D1CRTC_DISABLE_POINT_CNTL 0xFFFFFCFF 484 #define S_006080_D1CRTC_CURRENT_MASTER_EN_STATE(x) (((x) & 0x1) << 16) 485 #define G_006080_D1CRTC_CURRENT_MASTER_EN_STATE(x) (((x) >> 16) & 0x1) 486 #define C_006080_D1CRTC_CURRENT_MASTER_EN_STATE 0xFFFEFFFF 487 #define S_006080_D1CRTC_DISP_READ_REQUEST_DISABLE(x) (((x) & 0x1) << 24) 488 #define G_006080_D1CRTC_DISP_READ_REQUEST_DISABLE(x) (((x) >> 24) & 0x1) 489 #define C_006080_D1CRTC_DISP_READ_REQUEST_DISABLE 0xFEFFFFFF 490 #define R_0060E8_D1CRTC_UPDATE_LOCK 0x0060E8 491 #define S_0060E8_D1CRTC_UPDATE_LOCK(x) (((x) & 0x1) << 0) 492 #define G_0060E8_D1CRTC_UPDATE_LOCK(x) (((x) >> 0) & 0x1) 493 #define C_0060E8_D1CRTC_UPDATE_LOCK 0xFFFFFFFE 494 #define R_006110_D1GRPH_PRIMARY_SURFACE_ADDRESS 0x006110 495 #define S_006110_D1GRPH_PRIMARY_SURFACE_ADDRESS(x) (((x) & 0xFFFFFFFF) << 0) 496 #define G_006110_D1GRPH_PRIMARY_SURFACE_ADDRESS(x) (((x) >> 0) & 0xFFFFFFFF) 497 #define C_006110_D1GRPH_PRIMARY_SURFACE_ADDRESS 0x00000000 498 #define R_006118_D1GRPH_SECONDARY_SURFACE_ADDRESS 0x006118 499 #define S_006118_D1GRPH_SECONDARY_SURFACE_ADDRESS(x) (((x) & 0xFFFFFFFF) << 0) 500 #define G_006118_D1GRPH_SECONDARY_SURFACE_ADDRESS(x) (((x) >> 0) & 0xFFFFFFFF) 501 #define C_006118_D1GRPH_SECONDARY_SURFACE_ADDRESS 0x00000000 502 #define R_006880_D2CRTC_CONTROL 0x006880 503 #define S_006880_D2CRTC_MASTER_EN(x) (((x) & 0x1) << 0) 504 #define G_006880_D2CRTC_MASTER_EN(x) (((x) >> 0) & 0x1) 505 #define C_006880_D2CRTC_MASTER_EN 0xFFFFFFFE 506 #define S_006880_D2CRTC_SYNC_RESET_SEL(x) (((x) & 0x1) << 4) 507 #define G_006880_D2CRTC_SYNC_RESET_SEL(x) (((x) >> 4) & 0x1) 508 #define C_006880_D2CRTC_SYNC_RESET_SEL 0xFFFFFFEF 509 #define S_006880_D2CRTC_DISABLE_POINT_CNTL(x) (((x) & 0x3) << 8) 510 #define G_006880_D2CRTC_DISABLE_POINT_CNTL(x) (((x) >> 8) & 0x3) 511 #define C_006880_D2CRTC_DISABLE_POINT_CNTL 0xFFFFFCFF 512 #define S_006880_D2CRTC_CURRENT_MASTER_EN_STATE(x) (((x) & 0x1) << 16) 513 #define G_006880_D2CRTC_CURRENT_MASTER_EN_STATE(x) (((x) >> 16) & 0x1) 514 #define C_006880_D2CRTC_CURRENT_MASTER_EN_STATE 0xFFFEFFFF 515 #define S_006880_D2CRTC_DISP_READ_REQUEST_DISABLE(x) (((x) & 0x1) << 24) 516 #define G_006880_D2CRTC_DISP_READ_REQUEST_DISABLE(x) (((x) >> 24) & 0x1) 517 #define C_006880_D2CRTC_DISP_READ_REQUEST_DISABLE 0xFEFFFFFF 518 #define R_0068E8_D2CRTC_UPDATE_LOCK 0x0068E8 519 #define S_0068E8_D2CRTC_UPDATE_LOCK(x) (((x) & 0x1) << 0) 520 #define G_0068E8_D2CRTC_UPDATE_LOCK(x) (((x) >> 0) & 0x1) 521 #define C_0068E8_D2CRTC_UPDATE_LOCK 0xFFFFFFFE 522 #define R_006910_D2GRPH_PRIMARY_SURFACE_ADDRESS 0x006910 523 #define S_006910_D2GRPH_PRIMARY_SURFACE_ADDRESS(x) (((x) & 0xFFFFFFFF) << 0) 524 #define G_006910_D2GRPH_PRIMARY_SURFACE_ADDRESS(x) (((x) >> 0) & 0xFFFFFFFF) 525 #define C_006910_D2GRPH_PRIMARY_SURFACE_ADDRESS 0x00000000 526 #define R_006918_D2GRPH_SECONDARY_SURFACE_ADDRESS 0x006918 527 #define S_006918_D2GRPH_SECONDARY_SURFACE_ADDRESS(x) (((x) & 0xFFFFFFFF) << 0) 528 #define G_006918_D2GRPH_SECONDARY_SURFACE_ADDRESS(x) (((x) >> 0) & 0xFFFFFFFF) 529 #define C_006918_D2GRPH_SECONDARY_SURFACE_ADDRESS 0x00000000 530 531 532 #define R_000001_MC_FB_LOCATION 0x000001 533 #define S_000001_MC_FB_START(x) (((x) & 0xFFFF) << 0) 534 #define G_000001_MC_FB_START(x) (((x) >> 0) & 0xFFFF) 535 #define C_000001_MC_FB_START 0xFFFF0000 536 #define S_000001_MC_FB_TOP(x) (((x) & 0xFFFF) << 16) 537 #define G_000001_MC_FB_TOP(x) (((x) >> 16) & 0xFFFF) 538 #define C_000001_MC_FB_TOP 0x0000FFFF 539 #define R_000002_MC_AGP_LOCATION 0x000002 540 #define S_000002_MC_AGP_START(x) (((x) & 0xFFFF) << 0) 541 #define G_000002_MC_AGP_START(x) (((x) >> 0) & 0xFFFF) 542 #define C_000002_MC_AGP_START 0xFFFF0000 543 #define S_000002_MC_AGP_TOP(x) (((x) & 0xFFFF) << 16) 544 #define G_000002_MC_AGP_TOP(x) (((x) >> 16) & 0xFFFF) 545 #define C_000002_MC_AGP_TOP 0x0000FFFF 546 #define R_000003_MC_AGP_BASE 0x000003 547 #define S_000003_AGP_BASE_ADDR(x) (((x) & 0xFFFFFFFF) << 0) 548 #define G_000003_AGP_BASE_ADDR(x) (((x) >> 0) & 0xFFFFFFFF) 549 #define C_000003_AGP_BASE_ADDR 0x00000000 550 #define R_000004_MC_AGP_BASE_2 0x000004 551 #define S_000004_AGP_BASE_ADDR_2(x) (((x) & 0xF) << 0) 552 #define G_000004_AGP_BASE_ADDR_2(x) (((x) >> 0) & 0xF) 553 #define C_000004_AGP_BASE_ADDR_2 0xFFFFFFF0 554 555 556 #define R_00000F_CP_DYN_CNTL 0x00000F 557 #define S_00000F_CP_FORCEON(x) (((x) & 0x1) << 0) 558 #define G_00000F_CP_FORCEON(x) (((x) >> 0) & 0x1) 559 #define C_00000F_CP_FORCEON 0xFFFFFFFE 560 #define S_00000F_CP_MAX_DYN_STOP_LAT(x) (((x) & 0x1) << 1) 561 #define G_00000F_CP_MAX_DYN_STOP_LAT(x) (((x) >> 1) & 0x1) 562 #define C_00000F_CP_MAX_DYN_STOP_LAT 0xFFFFFFFD 563 #define S_00000F_CP_CLOCK_STATUS(x) (((x) & 0x1) << 2) 564 #define G_00000F_CP_CLOCK_STATUS(x) (((x) >> 2) & 0x1) 565 #define C_00000F_CP_CLOCK_STATUS 0xFFFFFFFB 566 #define S_00000F_CP_PROG_SHUTOFF(x) (((x) & 0x1) << 3) 567 #define G_00000F_CP_PROG_SHUTOFF(x) (((x) >> 3) & 0x1) 568 #define C_00000F_CP_PROG_SHUTOFF 0xFFFFFFF7 569 #define S_00000F_CP_PROG_DELAY_VALUE(x) (((x) & 0xFF) << 4) 570 #define G_00000F_CP_PROG_DELAY_VALUE(x) (((x) >> 4) & 0xFF) 571 #define C_00000F_CP_PROG_DELAY_VALUE 0xFFFFF00F 572 #define S_00000F_CP_LOWER_POWER_IDLE(x) (((x) & 0xFF) << 12) 573 #define G_00000F_CP_LOWER_POWER_IDLE(x) (((x) >> 12) & 0xFF) 574 #define C_00000F_CP_LOWER_POWER_IDLE 0xFFF00FFF 575 #define S_00000F_CP_LOWER_POWER_IGNORE(x) (((x) & 0x1) << 20) 576 #define G_00000F_CP_LOWER_POWER_IGNORE(x) (((x) >> 20) & 0x1) 577 #define C_00000F_CP_LOWER_POWER_IGNORE 0xFFEFFFFF 578 #define S_00000F_CP_NORMAL_POWER_IGNORE(x) (((x) & 0x1) << 21) 579 #define G_00000F_CP_NORMAL_POWER_IGNORE(x) (((x) >> 21) & 0x1) 580 #define C_00000F_CP_NORMAL_POWER_IGNORE 0xFFDFFFFF 581 #define S_00000F_SPARE(x) (((x) & 0x3) << 22) 582 #define G_00000F_SPARE(x) (((x) >> 22) & 0x3) 583 #define C_00000F_SPARE 0xFF3FFFFF 584 #define S_00000F_CP_NORMAL_POWER_BUSY(x) (((x) & 0xFF) << 24) 585 #define G_00000F_CP_NORMAL_POWER_BUSY(x) (((x) >> 24) & 0xFF) 586 #define C_00000F_CP_NORMAL_POWER_BUSY 0x00FFFFFF 587 #define R_000011_E2_DYN_CNTL 0x000011 588 #define S_000011_E2_FORCEON(x) (((x) & 0x1) << 0) 589 #define G_000011_E2_FORCEON(x) (((x) >> 0) & 0x1) 590 #define C_000011_E2_FORCEON 0xFFFFFFFE 591 #define S_000011_E2_MAX_DYN_STOP_LAT(x) (((x) & 0x1) << 1) 592 #define G_000011_E2_MAX_DYN_STOP_LAT(x) (((x) >> 1) & 0x1) 593 #define C_000011_E2_MAX_DYN_STOP_LAT 0xFFFFFFFD 594 #define S_000011_E2_CLOCK_STATUS(x) (((x) & 0x1) << 2) 595 #define G_000011_E2_CLOCK_STATUS(x) (((x) >> 2) & 0x1) 596 #define C_000011_E2_CLOCK_STATUS 0xFFFFFFFB 597 #define S_000011_E2_PROG_SHUTOFF(x) (((x) & 0x1) << 3) 598 #define G_000011_E2_PROG_SHUTOFF(x) (((x) >> 3) & 0x1) 599 #define C_000011_E2_PROG_SHUTOFF 0xFFFFFFF7 600 #define S_000011_E2_PROG_DELAY_VALUE(x) (((x) & 0xFF) << 4) 601 #define G_000011_E2_PROG_DELAY_VALUE(x) (((x) >> 4) & 0xFF) 602 #define C_000011_E2_PROG_DELAY_VALUE 0xFFFFF00F 603 #define S_000011_E2_LOWER_POWER_IDLE(x) (((x) & 0xFF) << 12) 604 #define G_000011_E2_LOWER_POWER_IDLE(x) (((x) >> 12) & 0xFF) 605 #define C_000011_E2_LOWER_POWER_IDLE 0xFFF00FFF 606 #define S_000011_E2_LOWER_POWER_IGNORE(x) (((x) & 0x1) << 20) 607 #define G_000011_E2_LOWER_POWER_IGNORE(x) (((x) >> 20) & 0x1) 608 #define C_000011_E2_LOWER_POWER_IGNORE 0xFFEFFFFF 609 #define S_000011_E2_NORMAL_POWER_IGNORE(x) (((x) & 0x1) << 21) 610 #define G_000011_E2_NORMAL_POWER_IGNORE(x) (((x) >> 21) & 0x1) 611 #define C_000011_E2_NORMAL_POWER_IGNORE 0xFFDFFFFF 612 #define S_000011_SPARE(x) (((x) & 0x3) << 22) 613 #define G_000011_SPARE(x) (((x) >> 22) & 0x3) 614 #define C_000011_SPARE 0xFF3FFFFF 615 #define S_000011_E2_NORMAL_POWER_BUSY(x) (((x) & 0xFF) << 24) 616 #define G_000011_E2_NORMAL_POWER_BUSY(x) (((x) >> 24) & 0xFF) 617 #define C_000011_E2_NORMAL_POWER_BUSY 0x00FFFFFF 618 #define R_000013_IDCT_DYN_CNTL 0x000013 619 #define S_000013_IDCT_FORCEON(x) (((x) & 0x1) << 0) 620 #define G_000013_IDCT_FORCEON(x) (((x) >> 0) & 0x1) 621 #define C_000013_IDCT_FORCEON 0xFFFFFFFE 622 #define S_000013_IDCT_MAX_DYN_STOP_LAT(x) (((x) & 0x1) << 1) 623 #define G_000013_IDCT_MAX_DYN_STOP_LAT(x) (((x) >> 1) & 0x1) 624 #define C_000013_IDCT_MAX_DYN_STOP_LAT 0xFFFFFFFD 625 #define S_000013_IDCT_CLOCK_STATUS(x) (((x) & 0x1) << 2) 626 #define G_000013_IDCT_CLOCK_STATUS(x) (((x) >> 2) & 0x1) 627 #define C_000013_IDCT_CLOCK_STATUS 0xFFFFFFFB 628 #define S_000013_IDCT_PROG_SHUTOFF(x) (((x) & 0x1) << 3) 629 #define G_000013_IDCT_PROG_SHUTOFF(x) (((x) >> 3) & 0x1) 630 #define C_000013_IDCT_PROG_SHUTOFF 0xFFFFFFF7 631 #define S_000013_IDCT_PROG_DELAY_VALUE(x) (((x) & 0xFF) << 4) 632 #define G_000013_IDCT_PROG_DELAY_VALUE(x) (((x) >> 4) & 0xFF) 633 #define C_000013_IDCT_PROG_DELAY_VALUE 0xFFFFF00F 634 #define S_000013_IDCT_LOWER_POWER_IDLE(x) (((x) & 0xFF) << 12) 635 #define G_000013_IDCT_LOWER_POWER_IDLE(x) (((x) >> 12) & 0xFF) 636 #define C_000013_IDCT_LOWER_POWER_IDLE 0xFFF00FFF 637 #define S_000013_IDCT_LOWER_POWER_IGNORE(x) (((x) & 0x1) << 20) 638 #define G_000013_IDCT_LOWER_POWER_IGNORE(x) (((x) >> 20) & 0x1) 639 #define C_000013_IDCT_LOWER_POWER_IGNORE 0xFFEFFFFF 640 #define S_000013_IDCT_NORMAL_POWER_IGNORE(x) (((x) & 0x1) << 21) 641 #define G_000013_IDCT_NORMAL_POWER_IGNORE(x) (((x) >> 21) & 0x1) 642 #define C_000013_IDCT_NORMAL_POWER_IGNORE 0xFFDFFFFF 643 #define S_000013_SPARE(x) (((x) & 0x3) << 22) 644 #define G_000013_SPARE(x) (((x) >> 22) & 0x3) 645 #define C_000013_SPARE 0xFF3FFFFF 646 #define S_000013_IDCT_NORMAL_POWER_BUSY(x) (((x) & 0xFF) << 24) 647 #define G_000013_IDCT_NORMAL_POWER_BUSY(x) (((x) >> 24) & 0xFF) 648 #define C_000013_IDCT_NORMAL_POWER_BUSY 0x00FFFFFF 649 650 #endif 651