1 /* $OpenBSD: sid.h,v 1.4 2014/02/10 01:05:07 jsg Exp $ */ 2 /* 3 * Copyright 2011 Advanced Micro Devices, Inc. 4 * 5 * Permission is hereby granted, free of charge, to any person obtaining a 6 * copy of this software and associated documentation files (the "Software"), 7 * to deal in the Software without restriction, including without limitation 8 * the rights to use, copy, modify, merge, publish, distribute, sublicense, 9 * and/or sell copies of the Software, and to permit persons to whom the 10 * Software is furnished to do so, subject to the following conditions: 11 * 12 * The above copyright notice and this permission notice shall be included in 13 * all copies or substantial portions of the Software. 14 * 15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 18 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 19 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 20 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 21 * OTHER DEALINGS IN THE SOFTWARE. 22 * 23 * Authors: Alex Deucher 24 */ 25 #ifndef SI_H 26 #define SI_H 27 28 #define TAHITI_RB_BITMAP_WIDTH_PER_SH 2 29 30 #define TAHITI_GB_ADDR_CONFIG_GOLDEN 0x12011003 31 #define VERDE_GB_ADDR_CONFIG_GOLDEN 0x12010002 32 33 #define CG_MULT_THERMAL_STATUS 0x714 34 #define ASIC_MAX_TEMP(x) ((x) << 0) 35 #define ASIC_MAX_TEMP_MASK 0x000001ff 36 #define ASIC_MAX_TEMP_SHIFT 0 37 #define CTF_TEMP(x) ((x) << 9) 38 #define CTF_TEMP_MASK 0x0003fe00 39 #define CTF_TEMP_SHIFT 9 40 41 #define SI_MAX_SH_GPRS 256 42 #define SI_MAX_TEMP_GPRS 16 43 #define SI_MAX_SH_THREADS 256 44 #define SI_MAX_SH_STACK_ENTRIES 4096 45 #define SI_MAX_FRC_EOV_CNT 16384 46 #define SI_MAX_BACKENDS 8 47 #define SI_MAX_BACKENDS_MASK 0xFF 48 #define SI_MAX_BACKENDS_PER_SE_MASK 0x0F 49 #define SI_MAX_SIMDS 12 50 #define SI_MAX_SIMDS_MASK 0x0FFF 51 #define SI_MAX_SIMDS_PER_SE_MASK 0x00FF 52 #define SI_MAX_PIPES 8 53 #define SI_MAX_PIPES_MASK 0xFF 54 #define SI_MAX_PIPES_PER_SIMD_MASK 0x3F 55 #define SI_MAX_LDS_NUM 0xFFFF 56 #define SI_MAX_TCC 16 57 #define SI_MAX_TCC_MASK 0xFFFF 58 59 #define VGA_HDP_CONTROL 0x328 60 #define VGA_MEMORY_DISABLE (1 << 4) 61 62 #define DMIF_ADDR_CONFIG 0xBD4 63 64 #define DMIF_ADDR_CALC 0xC00 65 66 #define PIPE0_DMIF_BUFFER_CONTROL 0x0ca0 67 # define DMIF_BUFFERS_ALLOCATED(x) ((x) << 0) 68 # define DMIF_BUFFERS_ALLOCATED_COMPLETED (1 << 4) 69 70 #define SRBM_STATUS 0xE50 71 72 #define SRBM_SOFT_RESET 0x0E60 73 #define SOFT_RESET_BIF (1 << 1) 74 #define SOFT_RESET_DC (1 << 5) 75 #define SOFT_RESET_DMA1 (1 << 6) 76 #define SOFT_RESET_GRBM (1 << 8) 77 #define SOFT_RESET_HDP (1 << 9) 78 #define SOFT_RESET_IH (1 << 10) 79 #define SOFT_RESET_MC (1 << 11) 80 #define SOFT_RESET_ROM (1 << 14) 81 #define SOFT_RESET_SEM (1 << 15) 82 #define SOFT_RESET_VMC (1 << 17) 83 #define SOFT_RESET_DMA (1 << 20) 84 #define SOFT_RESET_TST (1 << 21) 85 #define SOFT_RESET_REGBB (1 << 22) 86 #define SOFT_RESET_ORB (1 << 23) 87 88 #define CC_SYS_RB_BACKEND_DISABLE 0xe80 89 #define GC_USER_SYS_RB_BACKEND_DISABLE 0xe84 90 91 #define VM_L2_CNTL 0x1400 92 #define ENABLE_L2_CACHE (1 << 0) 93 #define ENABLE_L2_FRAGMENT_PROCESSING (1 << 1) 94 #define L2_CACHE_PTE_ENDIAN_SWAP_MODE(x) ((x) << 2) 95 #define L2_CACHE_PDE_ENDIAN_SWAP_MODE(x) ((x) << 4) 96 #define ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE (1 << 9) 97 #define ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE (1 << 10) 98 #define EFFECTIVE_L2_QUEUE_SIZE(x) (((x) & 7) << 15) 99 #define CONTEXT1_IDENTITY_ACCESS_MODE(x) (((x) & 3) << 19) 100 #define VM_L2_CNTL2 0x1404 101 #define INVALIDATE_ALL_L1_TLBS (1 << 0) 102 #define INVALIDATE_L2_CACHE (1 << 1) 103 #define INVALIDATE_CACHE_MODE(x) ((x) << 26) 104 #define INVALIDATE_PTE_AND_PDE_CACHES 0 105 #define INVALIDATE_ONLY_PTE_CACHES 1 106 #define INVALIDATE_ONLY_PDE_CACHES 2 107 #define VM_L2_CNTL3 0x1408 108 #define BANK_SELECT(x) ((x) << 0) 109 #define L2_CACHE_UPDATE_MODE(x) ((x) << 6) 110 #define L2_CACHE_BIGK_FRAGMENT_SIZE(x) ((x) << 15) 111 #define L2_CACHE_BIGK_ASSOCIATIVITY (1 << 20) 112 #define VM_L2_STATUS 0x140C 113 #define L2_BUSY (1 << 0) 114 #define VM_CONTEXT0_CNTL 0x1410 115 #define ENABLE_CONTEXT (1 << 0) 116 #define PAGE_TABLE_DEPTH(x) (((x) & 3) << 1) 117 #define RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 3) 118 #define RANGE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 4) 119 #define DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 6) 120 #define DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 7) 121 #define PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 9) 122 #define PDE0_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 10) 123 #define VALID_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 12) 124 #define VALID_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 13) 125 #define READ_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 15) 126 #define READ_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 16) 127 #define WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 18) 128 #define WRITE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 19) 129 #define VM_CONTEXT1_CNTL 0x1414 130 #define VM_CONTEXT0_CNTL2 0x1430 131 #define VM_CONTEXT1_CNTL2 0x1434 132 #define VM_CONTEXT8_PAGE_TABLE_BASE_ADDR 0x1438 133 #define VM_CONTEXT9_PAGE_TABLE_BASE_ADDR 0x143c 134 #define VM_CONTEXT10_PAGE_TABLE_BASE_ADDR 0x1440 135 #define VM_CONTEXT11_PAGE_TABLE_BASE_ADDR 0x1444 136 #define VM_CONTEXT12_PAGE_TABLE_BASE_ADDR 0x1448 137 #define VM_CONTEXT13_PAGE_TABLE_BASE_ADDR 0x144c 138 #define VM_CONTEXT14_PAGE_TABLE_BASE_ADDR 0x1450 139 #define VM_CONTEXT15_PAGE_TABLE_BASE_ADDR 0x1454 140 141 #define VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x14FC 142 #define VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x14DC 143 144 #define VM_INVALIDATE_REQUEST 0x1478 145 #define VM_INVALIDATE_RESPONSE 0x147c 146 147 #define VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR 0x1518 148 #define VM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR 0x151c 149 150 #define VM_CONTEXT0_PAGE_TABLE_BASE_ADDR 0x153c 151 #define VM_CONTEXT1_PAGE_TABLE_BASE_ADDR 0x1540 152 #define VM_CONTEXT2_PAGE_TABLE_BASE_ADDR 0x1544 153 #define VM_CONTEXT3_PAGE_TABLE_BASE_ADDR 0x1548 154 #define VM_CONTEXT4_PAGE_TABLE_BASE_ADDR 0x154c 155 #define VM_CONTEXT5_PAGE_TABLE_BASE_ADDR 0x1550 156 #define VM_CONTEXT6_PAGE_TABLE_BASE_ADDR 0x1554 157 #define VM_CONTEXT7_PAGE_TABLE_BASE_ADDR 0x1558 158 #define VM_CONTEXT0_PAGE_TABLE_START_ADDR 0x155c 159 #define VM_CONTEXT1_PAGE_TABLE_START_ADDR 0x1560 160 161 #define VM_CONTEXT0_PAGE_TABLE_END_ADDR 0x157C 162 #define VM_CONTEXT1_PAGE_TABLE_END_ADDR 0x1580 163 164 #define MC_SHARED_CHMAP 0x2004 165 #define NOOFCHAN_SHIFT 12 166 #define NOOFCHAN_MASK 0x0000f000 167 #define MC_SHARED_CHREMAP 0x2008 168 169 #define MC_VM_FB_LOCATION 0x2024 170 #define MC_VM_AGP_TOP 0x2028 171 #define MC_VM_AGP_BOT 0x202C 172 #define MC_VM_AGP_BASE 0x2030 173 #define MC_VM_SYSTEM_APERTURE_LOW_ADDR 0x2034 174 #define MC_VM_SYSTEM_APERTURE_HIGH_ADDR 0x2038 175 #define MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR 0x203C 176 177 #define MC_VM_MX_L1_TLB_CNTL 0x2064 178 #define ENABLE_L1_TLB (1 << 0) 179 #define ENABLE_L1_FRAGMENT_PROCESSING (1 << 1) 180 #define SYSTEM_ACCESS_MODE_PA_ONLY (0 << 3) 181 #define SYSTEM_ACCESS_MODE_USE_SYS_MAP (1 << 3) 182 #define SYSTEM_ACCESS_MODE_IN_SYS (2 << 3) 183 #define SYSTEM_ACCESS_MODE_NOT_IN_SYS (3 << 3) 184 #define SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU (0 << 5) 185 #define ENABLE_ADVANCED_DRIVER_MODEL (1 << 6) 186 187 #define MC_SHARED_BLACKOUT_CNTL 0x20ac 188 189 #define MC_ARB_RAMCFG 0x2760 190 #define NOOFBANK_SHIFT 0 191 #define NOOFBANK_MASK 0x00000003 192 #define NOOFRANK_SHIFT 2 193 #define NOOFRANK_MASK 0x00000004 194 #define NOOFROWS_SHIFT 3 195 #define NOOFROWS_MASK 0x00000038 196 #define NOOFCOLS_SHIFT 6 197 #define NOOFCOLS_MASK 0x000000C0 198 #define CHANSIZE_SHIFT 8 199 #define CHANSIZE_MASK 0x00000100 200 #define CHANSIZE_OVERRIDE (1 << 11) 201 #define NOOFGROUPS_SHIFT 12 202 #define NOOFGROUPS_MASK 0x00001000 203 204 #define MC_SEQ_TRAIN_WAKEUP_CNTL 0x28e8 205 #define TRAIN_DONE_D0 (1 << 30) 206 #define TRAIN_DONE_D1 (1 << 31) 207 208 #define MC_SEQ_SUP_CNTL 0x28c8 209 #define RUN_MASK (1 << 0) 210 #define MC_SEQ_SUP_PGM 0x28cc 211 212 #define MC_IO_PAD_CNTL_D0 0x29d0 213 #define MEM_FALL_OUT_CMD (1 << 8) 214 215 #define MC_SEQ_IO_DEBUG_INDEX 0x2a44 216 #define MC_SEQ_IO_DEBUG_DATA 0x2a48 217 218 #define HDP_HOST_PATH_CNTL 0x2C00 219 #define HDP_NONSURFACE_BASE 0x2C04 220 #define HDP_NONSURFACE_INFO 0x2C08 221 #define HDP_NONSURFACE_SIZE 0x2C0C 222 223 #define HDP_ADDR_CONFIG 0x2F48 224 #define HDP_MISC_CNTL 0x2F4C 225 #define HDP_FLUSH_INVALIDATE_CACHE (1 << 0) 226 227 #define IH_RB_CNTL 0x3e00 228 # define IH_RB_ENABLE (1 << 0) 229 # define IH_IB_SIZE(x) ((x) << 1) /* log2 */ 230 # define IH_RB_FULL_DRAIN_ENABLE (1 << 6) 231 # define IH_WPTR_WRITEBACK_ENABLE (1 << 8) 232 # define IH_WPTR_WRITEBACK_TIMER(x) ((x) << 9) /* log2 */ 233 # define IH_WPTR_OVERFLOW_ENABLE (1 << 16) 234 # define IH_WPTR_OVERFLOW_CLEAR (1 << 31) 235 #define IH_RB_BASE 0x3e04 236 #define IH_RB_RPTR 0x3e08 237 #define IH_RB_WPTR 0x3e0c 238 # define RB_OVERFLOW (1 << 0) 239 # define WPTR_OFFSET_MASK 0x3fffc 240 #define IH_RB_WPTR_ADDR_HI 0x3e10 241 #define IH_RB_WPTR_ADDR_LO 0x3e14 242 #define IH_CNTL 0x3e18 243 # define ENABLE_INTR (1 << 0) 244 # define IH_MC_SWAP(x) ((x) << 1) 245 # define IH_MC_SWAP_NONE 0 246 # define IH_MC_SWAP_16BIT 1 247 # define IH_MC_SWAP_32BIT 2 248 # define IH_MC_SWAP_64BIT 3 249 # define RPTR_REARM (1 << 4) 250 # define MC_WRREQ_CREDIT(x) ((x) << 15) 251 # define MC_WR_CLEAN_CNT(x) ((x) << 20) 252 # define MC_VMID(x) ((x) << 25) 253 254 #define CONFIG_MEMSIZE 0x5428 255 256 #define INTERRUPT_CNTL 0x5468 257 # define IH_DUMMY_RD_OVERRIDE (1 << 0) 258 # define IH_DUMMY_RD_EN (1 << 1) 259 # define IH_REQ_NONSNOOP_EN (1 << 3) 260 # define GEN_IH_INT_EN (1 << 8) 261 #define INTERRUPT_CNTL2 0x546c 262 263 #define HDP_MEM_COHERENCY_FLUSH_CNTL 0x5480 264 265 #define BIF_FB_EN 0x5490 266 #define FB_READ_EN (1 << 0) 267 #define FB_WRITE_EN (1 << 1) 268 269 #define HDP_REG_COHERENCY_FLUSH_CNTL 0x54A0 270 271 #define DC_LB_MEMORY_SPLIT 0x6b0c 272 #define DC_LB_MEMORY_CONFIG(x) ((x) << 20) 273 274 #define PRIORITY_A_CNT 0x6b18 275 #define PRIORITY_MARK_MASK 0x7fff 276 #define PRIORITY_OFF (1 << 16) 277 #define PRIORITY_ALWAYS_ON (1 << 20) 278 #define PRIORITY_B_CNT 0x6b1c 279 280 #define DPG_PIPE_ARBITRATION_CONTROL3 0x6cc8 281 # define LATENCY_WATERMARK_MASK(x) ((x) << 16) 282 #define DPG_PIPE_LATENCY_CONTROL 0x6ccc 283 # define LATENCY_LOW_WATERMARK(x) ((x) << 0) 284 # define LATENCY_HIGH_WATERMARK(x) ((x) << 16) 285 286 /* 0x6bb8, 0x77b8, 0x103b8, 0x10fb8, 0x11bb8, 0x127b8 */ 287 #define VLINE_STATUS 0x6bb8 288 # define VLINE_OCCURRED (1 << 0) 289 # define VLINE_ACK (1 << 4) 290 # define VLINE_STAT (1 << 12) 291 # define VLINE_INTERRUPT (1 << 16) 292 # define VLINE_INTERRUPT_TYPE (1 << 17) 293 /* 0x6bbc, 0x77bc, 0x103bc, 0x10fbc, 0x11bbc, 0x127bc */ 294 #define VBLANK_STATUS 0x6bbc 295 # define VBLANK_OCCURRED (1 << 0) 296 # define VBLANK_ACK (1 << 4) 297 # define VBLANK_STAT (1 << 12) 298 # define VBLANK_INTERRUPT (1 << 16) 299 # define VBLANK_INTERRUPT_TYPE (1 << 17) 300 301 /* 0x6b40, 0x7740, 0x10340, 0x10f40, 0x11b40, 0x12740 */ 302 #define INT_MASK 0x6b40 303 # define VBLANK_INT_MASK (1 << 0) 304 # define VLINE_INT_MASK (1 << 4) 305 306 #define DISP_INTERRUPT_STATUS 0x60f4 307 # define LB_D1_VLINE_INTERRUPT (1 << 2) 308 # define LB_D1_VBLANK_INTERRUPT (1 << 3) 309 # define DC_HPD1_INTERRUPT (1 << 17) 310 # define DC_HPD1_RX_INTERRUPT (1 << 18) 311 # define DACA_AUTODETECT_INTERRUPT (1 << 22) 312 # define DACB_AUTODETECT_INTERRUPT (1 << 23) 313 # define DC_I2C_SW_DONE_INTERRUPT (1 << 24) 314 # define DC_I2C_HW_DONE_INTERRUPT (1 << 25) 315 #define DISP_INTERRUPT_STATUS_CONTINUE 0x60f8 316 # define LB_D2_VLINE_INTERRUPT (1 << 2) 317 # define LB_D2_VBLANK_INTERRUPT (1 << 3) 318 # define DC_HPD2_INTERRUPT (1 << 17) 319 # define DC_HPD2_RX_INTERRUPT (1 << 18) 320 # define DISP_TIMER_INTERRUPT (1 << 24) 321 #define DISP_INTERRUPT_STATUS_CONTINUE2 0x60fc 322 # define LB_D3_VLINE_INTERRUPT (1 << 2) 323 # define LB_D3_VBLANK_INTERRUPT (1 << 3) 324 # define DC_HPD3_INTERRUPT (1 << 17) 325 # define DC_HPD3_RX_INTERRUPT (1 << 18) 326 #define DISP_INTERRUPT_STATUS_CONTINUE3 0x6100 327 # define LB_D4_VLINE_INTERRUPT (1 << 2) 328 # define LB_D4_VBLANK_INTERRUPT (1 << 3) 329 # define DC_HPD4_INTERRUPT (1 << 17) 330 # define DC_HPD4_RX_INTERRUPT (1 << 18) 331 #define DISP_INTERRUPT_STATUS_CONTINUE4 0x614c 332 # define LB_D5_VLINE_INTERRUPT (1 << 2) 333 # define LB_D5_VBLANK_INTERRUPT (1 << 3) 334 # define DC_HPD5_INTERRUPT (1 << 17) 335 # define DC_HPD5_RX_INTERRUPT (1 << 18) 336 #define DISP_INTERRUPT_STATUS_CONTINUE5 0x6150 337 # define LB_D6_VLINE_INTERRUPT (1 << 2) 338 # define LB_D6_VBLANK_INTERRUPT (1 << 3) 339 # define DC_HPD6_INTERRUPT (1 << 17) 340 # define DC_HPD6_RX_INTERRUPT (1 << 18) 341 342 /* 0x6858, 0x7458, 0x10058, 0x10c58, 0x11858, 0x12458 */ 343 #define GRPH_INT_STATUS 0x6858 344 # define GRPH_PFLIP_INT_OCCURRED (1 << 0) 345 # define GRPH_PFLIP_INT_CLEAR (1 << 8) 346 /* 0x685c, 0x745c, 0x1005c, 0x10c5c, 0x1185c, 0x1245c */ 347 #define GRPH_INT_CONTROL 0x685c 348 # define GRPH_PFLIP_INT_MASK (1 << 0) 349 # define GRPH_PFLIP_INT_TYPE (1 << 8) 350 351 #define DACA_AUTODETECT_INT_CONTROL 0x66c8 352 353 #define DC_HPD1_INT_STATUS 0x601c 354 #define DC_HPD2_INT_STATUS 0x6028 355 #define DC_HPD3_INT_STATUS 0x6034 356 #define DC_HPD4_INT_STATUS 0x6040 357 #define DC_HPD5_INT_STATUS 0x604c 358 #define DC_HPD6_INT_STATUS 0x6058 359 # define DC_HPDx_INT_STATUS (1 << 0) 360 # define DC_HPDx_SENSE (1 << 1) 361 # define DC_HPDx_RX_INT_STATUS (1 << 8) 362 363 #define DC_HPD1_INT_CONTROL 0x6020 364 #define DC_HPD2_INT_CONTROL 0x602c 365 #define DC_HPD3_INT_CONTROL 0x6038 366 #define DC_HPD4_INT_CONTROL 0x6044 367 #define DC_HPD5_INT_CONTROL 0x6050 368 #define DC_HPD6_INT_CONTROL 0x605c 369 # define DC_HPDx_INT_ACK (1 << 0) 370 # define DC_HPDx_INT_POLARITY (1 << 8) 371 # define DC_HPDx_INT_EN (1 << 16) 372 # define DC_HPDx_RX_INT_ACK (1 << 20) 373 # define DC_HPDx_RX_INT_EN (1 << 24) 374 375 #define DC_HPD1_CONTROL 0x6024 376 #define DC_HPD2_CONTROL 0x6030 377 #define DC_HPD3_CONTROL 0x603c 378 #define DC_HPD4_CONTROL 0x6048 379 #define DC_HPD5_CONTROL 0x6054 380 #define DC_HPD6_CONTROL 0x6060 381 # define DC_HPDx_CONNECTION_TIMER(x) ((x) << 0) 382 # define DC_HPDx_RX_INT_TIMER(x) ((x) << 16) 383 # define DC_HPDx_EN (1 << 28) 384 385 /* 0x6e98, 0x7a98, 0x10698, 0x11298, 0x11e98, 0x12a98 */ 386 #define CRTC_STATUS_FRAME_COUNT 0x6e98 387 388 #define GRBM_CNTL 0x8000 389 #define GRBM_READ_TIMEOUT(x) ((x) << 0) 390 391 #define GRBM_STATUS2 0x8008 392 #define RLC_RQ_PENDING (1 << 0) 393 #define RLC_BUSY (1 << 8) 394 #define TC_BUSY (1 << 9) 395 396 #define GRBM_STATUS 0x8010 397 #define CMDFIFO_AVAIL_MASK 0x0000000F 398 #define RING2_RQ_PENDING (1 << 4) 399 #define SRBM_RQ_PENDING (1 << 5) 400 #define RING1_RQ_PENDING (1 << 6) 401 #define CF_RQ_PENDING (1 << 7) 402 #define PF_RQ_PENDING (1 << 8) 403 #define GDS_DMA_RQ_PENDING (1 << 9) 404 #define GRBM_EE_BUSY (1 << 10) 405 #define DB_CLEAN (1 << 12) 406 #define CB_CLEAN (1 << 13) 407 #define TA_BUSY (1 << 14) 408 #define GDS_BUSY (1 << 15) 409 #define VGT_BUSY (1 << 17) 410 #define IA_BUSY_NO_DMA (1 << 18) 411 #define IA_BUSY (1 << 19) 412 #define SX_BUSY (1 << 20) 413 #define SPI_BUSY (1 << 22) 414 #define BCI_BUSY (1 << 23) 415 #define SC_BUSY (1 << 24) 416 #define PA_BUSY (1 << 25) 417 #define DB_BUSY (1 << 26) 418 #define CP_COHERENCY_BUSY (1 << 28) 419 #define CP_BUSY (1 << 29) 420 #define CB_BUSY (1 << 30) 421 #define GUI_ACTIVE (1 << 31) 422 #define GRBM_STATUS_SE0 0x8014 423 #define GRBM_STATUS_SE1 0x8018 424 #define SE_DB_CLEAN (1 << 1) 425 #define SE_CB_CLEAN (1 << 2) 426 #define SE_BCI_BUSY (1 << 22) 427 #define SE_VGT_BUSY (1 << 23) 428 #define SE_PA_BUSY (1 << 24) 429 #define SE_TA_BUSY (1 << 25) 430 #define SE_SX_BUSY (1 << 26) 431 #define SE_SPI_BUSY (1 << 27) 432 #define SE_SC_BUSY (1 << 29) 433 #define SE_DB_BUSY (1 << 30) 434 #define SE_CB_BUSY (1 << 31) 435 436 #define GRBM_SOFT_RESET 0x8020 437 #define SOFT_RESET_CP (1 << 0) 438 #define SOFT_RESET_CB (1 << 1) 439 #define SOFT_RESET_RLC (1 << 2) 440 #define SOFT_RESET_DB (1 << 3) 441 #define SOFT_RESET_GDS (1 << 4) 442 #define SOFT_RESET_PA (1 << 5) 443 #define SOFT_RESET_SC (1 << 6) 444 #define SOFT_RESET_BCI (1 << 7) 445 #define SOFT_RESET_SPI (1 << 8) 446 #define SOFT_RESET_SX (1 << 10) 447 #define SOFT_RESET_TC (1 << 11) 448 #define SOFT_RESET_TA (1 << 12) 449 #define SOFT_RESET_VGT (1 << 14) 450 #define SOFT_RESET_IA (1 << 15) 451 452 #define GRBM_GFX_INDEX 0x802C 453 #define INSTANCE_INDEX(x) ((x) << 0) 454 #define SH_INDEX(x) ((x) << 8) 455 #define SE_INDEX(x) ((x) << 16) 456 #define SH_BROADCAST_WRITES (1 << 29) 457 #define INSTANCE_BROADCAST_WRITES (1 << 30) 458 #define SE_BROADCAST_WRITES (1 << 31) 459 460 #define GRBM_INT_CNTL 0x8060 461 # define RDERR_INT_ENABLE (1 << 0) 462 # define GUI_IDLE_INT_ENABLE (1 << 19) 463 464 #define CP_STRMOUT_CNTL 0x84FC 465 #define SCRATCH_REG0 0x8500 466 #define SCRATCH_REG1 0x8504 467 #define SCRATCH_REG2 0x8508 468 #define SCRATCH_REG3 0x850C 469 #define SCRATCH_REG4 0x8510 470 #define SCRATCH_REG5 0x8514 471 #define SCRATCH_REG6 0x8518 472 #define SCRATCH_REG7 0x851C 473 474 #define SCRATCH_UMSK 0x8540 475 #define SCRATCH_ADDR 0x8544 476 477 #define CP_SEM_WAIT_TIMER 0x85BC 478 479 #define CP_SEM_INCOMPLETE_TIMER_CNTL 0x85C8 480 481 #define CP_ME_CNTL 0x86D8 482 #define CP_CE_HALT (1 << 24) 483 #define CP_PFP_HALT (1 << 26) 484 #define CP_ME_HALT (1 << 28) 485 486 #define CP_COHER_CNTL2 0x85E8 487 488 #define CP_RB2_RPTR 0x86f8 489 #define CP_RB1_RPTR 0x86fc 490 #define CP_RB0_RPTR 0x8700 491 #define CP_RB_WPTR_DELAY 0x8704 492 493 #define CP_QUEUE_THRESHOLDS 0x8760 494 #define ROQ_IB1_START(x) ((x) << 0) 495 #define ROQ_IB2_START(x) ((x) << 8) 496 #define CP_MEQ_THRESHOLDS 0x8764 497 #define MEQ1_START(x) ((x) << 0) 498 #define MEQ2_START(x) ((x) << 8) 499 500 #define CP_PERFMON_CNTL 0x87FC 501 502 #define VGT_VTX_VECT_EJECT_REG 0x88B0 503 504 #define VGT_CACHE_INVALIDATION 0x88C4 505 #define CACHE_INVALIDATION(x) ((x) << 0) 506 #define VC_ONLY 0 507 #define TC_ONLY 1 508 #define VC_AND_TC 2 509 #define AUTO_INVLD_EN(x) ((x) << 6) 510 #define NO_AUTO 0 511 #define ES_AUTO 1 512 #define GS_AUTO 2 513 #define ES_AND_GS_AUTO 3 514 #define VGT_ESGS_RING_SIZE 0x88C8 515 #define VGT_GSVS_RING_SIZE 0x88CC 516 517 #define VGT_GS_VERTEX_REUSE 0x88D4 518 519 #define VGT_PRIMITIVE_TYPE 0x8958 520 #define VGT_INDEX_TYPE 0x895C 521 522 #define VGT_NUM_INDICES 0x8970 523 #define VGT_NUM_INSTANCES 0x8974 524 525 #define VGT_TF_RING_SIZE 0x8988 526 527 #define VGT_HS_OFFCHIP_PARAM 0x89B0 528 529 #define VGT_TF_MEMORY_BASE 0x89B8 530 531 #define CC_GC_SHADER_ARRAY_CONFIG 0x89bc 532 #define INACTIVE_CUS_MASK 0xFFFF0000 533 #define INACTIVE_CUS_SHIFT 16 534 #define GC_USER_SHADER_ARRAY_CONFIG 0x89c0 535 536 #define PA_CL_ENHANCE 0x8A14 537 #define CLIP_VTX_REORDER_ENA (1 << 0) 538 #define NUM_CLIP_SEQ(x) ((x) << 1) 539 540 #define PA_SU_LINE_STIPPLE_VALUE 0x8A60 541 542 #define PA_SC_LINE_STIPPLE_STATE 0x8B10 543 544 #define PA_SC_FORCE_EOV_MAX_CNTS 0x8B24 545 #define FORCE_EOV_MAX_CLK_CNT(x) ((x) << 0) 546 #define FORCE_EOV_MAX_REZ_CNT(x) ((x) << 16) 547 548 #define PA_SC_FIFO_SIZE 0x8BCC 549 #define SC_FRONTEND_PRIM_FIFO_SIZE(x) ((x) << 0) 550 #define SC_BACKEND_PRIM_FIFO_SIZE(x) ((x) << 6) 551 #define SC_HIZ_TILE_FIFO_SIZE(x) ((x) << 15) 552 #define SC_EARLYZ_TILE_FIFO_SIZE(x) ((x) << 23) 553 554 #define PA_SC_ENHANCE 0x8BF0 555 556 #define SQ_CONFIG 0x8C00 557 558 #define SQC_CACHES 0x8C08 559 560 #define SX_DEBUG_1 0x9060 561 562 #define SPI_STATIC_THREAD_MGMT_1 0x90E0 563 #define SPI_STATIC_THREAD_MGMT_2 0x90E4 564 #define SPI_STATIC_THREAD_MGMT_3 0x90E8 565 #define SPI_PS_MAX_WAVE_ID 0x90EC 566 567 #define SPI_CONFIG_CNTL 0x9100 568 569 #define SPI_CONFIG_CNTL_1 0x913C 570 #define VTX_DONE_DELAY(x) ((x) << 0) 571 #define INTERP_ONE_PRIM_PER_ROW (1 << 4) 572 573 #define CGTS_TCC_DISABLE 0x9148 574 #define CGTS_USER_TCC_DISABLE 0x914C 575 #define TCC_DISABLE_MASK 0xFFFF0000 576 #define TCC_DISABLE_SHIFT 16 577 578 #define TA_CNTL_AUX 0x9508 579 580 #define CC_RB_BACKEND_DISABLE 0x98F4 581 #define BACKEND_DISABLE(x) ((x) << 16) 582 #define GB_ADDR_CONFIG 0x98F8 583 #define NUM_PIPES(x) ((x) << 0) 584 #define NUM_PIPES_MASK 0x00000007 585 #define NUM_PIPES_SHIFT 0 586 #define PIPE_INTERLEAVE_SIZE(x) ((x) << 4) 587 #define PIPE_INTERLEAVE_SIZE_MASK 0x00000070 588 #define PIPE_INTERLEAVE_SIZE_SHIFT 4 589 #define NUM_SHADER_ENGINES(x) ((x) << 12) 590 #define NUM_SHADER_ENGINES_MASK 0x00003000 591 #define NUM_SHADER_ENGINES_SHIFT 12 592 #define SHADER_ENGINE_TILE_SIZE(x) ((x) << 16) 593 #define SHADER_ENGINE_TILE_SIZE_MASK 0x00070000 594 #define SHADER_ENGINE_TILE_SIZE_SHIFT 16 595 #define NUM_GPUS(x) ((x) << 20) 596 #define NUM_GPUS_MASK 0x00700000 597 #define NUM_GPUS_SHIFT 20 598 #define MULTI_GPU_TILE_SIZE(x) ((x) << 24) 599 #define MULTI_GPU_TILE_SIZE_MASK 0x03000000 600 #define MULTI_GPU_TILE_SIZE_SHIFT 24 601 #define ROW_SIZE(x) ((x) << 28) 602 #define ROW_SIZE_MASK 0x30000000 603 #define ROW_SIZE_SHIFT 28 604 605 #define GB_TILE_MODE0 0x9910 606 # define MICRO_TILE_MODE(x) ((x) << 0) 607 # define ADDR_SURF_DISPLAY_MICRO_TILING 0 608 # define ADDR_SURF_THIN_MICRO_TILING 1 609 # define ADDR_SURF_DEPTH_MICRO_TILING 2 610 # define ARRAY_MODE(x) ((x) << 2) 611 # define ARRAY_LINEAR_GENERAL 0 612 # define ARRAY_LINEAR_ALIGNED 1 613 # define ARRAY_1D_TILED_THIN1 2 614 # define ARRAY_2D_TILED_THIN1 4 615 # define PIPE_CONFIG(x) ((x) << 6) 616 # define ADDR_SURF_P2 0 617 # define ADDR_SURF_P4_8x16 4 618 # define ADDR_SURF_P4_16x16 5 619 # define ADDR_SURF_P4_16x32 6 620 # define ADDR_SURF_P4_32x32 7 621 # define ADDR_SURF_P8_16x16_8x16 8 622 # define ADDR_SURF_P8_16x32_8x16 9 623 # define ADDR_SURF_P8_32x32_8x16 10 624 # define ADDR_SURF_P8_16x32_16x16 11 625 # define ADDR_SURF_P8_32x32_16x16 12 626 # define ADDR_SURF_P8_32x32_16x32 13 627 # define ADDR_SURF_P8_32x64_32x32 14 628 # define TILE_SPLIT(x) ((x) << 11) 629 # define ADDR_SURF_TILE_SPLIT_64B 0 630 # define ADDR_SURF_TILE_SPLIT_128B 1 631 # define ADDR_SURF_TILE_SPLIT_256B 2 632 # define ADDR_SURF_TILE_SPLIT_512B 3 633 # define ADDR_SURF_TILE_SPLIT_1KB 4 634 # define ADDR_SURF_TILE_SPLIT_2KB 5 635 # define ADDR_SURF_TILE_SPLIT_4KB 6 636 # define BANK_WIDTH(x) ((x) << 14) 637 # define ADDR_SURF_BANK_WIDTH_1 0 638 # define ADDR_SURF_BANK_WIDTH_2 1 639 # define ADDR_SURF_BANK_WIDTH_4 2 640 # define ADDR_SURF_BANK_WIDTH_8 3 641 # define BANK_HEIGHT(x) ((x) << 16) 642 # define ADDR_SURF_BANK_HEIGHT_1 0 643 # define ADDR_SURF_BANK_HEIGHT_2 1 644 # define ADDR_SURF_BANK_HEIGHT_4 2 645 # define ADDR_SURF_BANK_HEIGHT_8 3 646 # define MACRO_TILE_ASPECT(x) ((x) << 18) 647 # define ADDR_SURF_MACRO_ASPECT_1 0 648 # define ADDR_SURF_MACRO_ASPECT_2 1 649 # define ADDR_SURF_MACRO_ASPECT_4 2 650 # define ADDR_SURF_MACRO_ASPECT_8 3 651 # define NUM_BANKS(x) ((x) << 20) 652 # define ADDR_SURF_2_BANK 0 653 # define ADDR_SURF_4_BANK 1 654 # define ADDR_SURF_8_BANK 2 655 # define ADDR_SURF_16_BANK 3 656 657 #define CB_PERFCOUNTER0_SELECT0 0x9a20 658 #define CB_PERFCOUNTER0_SELECT1 0x9a24 659 #define CB_PERFCOUNTER1_SELECT0 0x9a28 660 #define CB_PERFCOUNTER1_SELECT1 0x9a2c 661 #define CB_PERFCOUNTER2_SELECT0 0x9a30 662 #define CB_PERFCOUNTER2_SELECT1 0x9a34 663 #define CB_PERFCOUNTER3_SELECT0 0x9a38 664 #define CB_PERFCOUNTER3_SELECT1 0x9a3c 665 666 #define GC_USER_RB_BACKEND_DISABLE 0x9B7C 667 #define BACKEND_DISABLE_MASK 0x00FF0000 668 #define BACKEND_DISABLE_SHIFT 16 669 670 #define TCP_CHAN_STEER_LO 0xac0c 671 #define TCP_CHAN_STEER_HI 0xac10 672 673 #define CP_RB0_BASE 0xC100 674 #define CP_RB0_CNTL 0xC104 675 #define RB_BUFSZ(x) ((x) << 0) 676 #define RB_BLKSZ(x) ((x) << 8) 677 #define BUF_SWAP_32BIT (2 << 16) 678 #define RB_NO_UPDATE (1 << 27) 679 #define RB_RPTR_WR_ENA (1 << 31) 680 681 #define CP_RB0_RPTR_ADDR 0xC10C 682 #define CP_RB0_RPTR_ADDR_HI 0xC110 683 #define CP_RB0_WPTR 0xC114 684 685 #define CP_PFP_UCODE_ADDR 0xC150 686 #define CP_PFP_UCODE_DATA 0xC154 687 #define CP_ME_RAM_RADDR 0xC158 688 #define CP_ME_RAM_WADDR 0xC15C 689 #define CP_ME_RAM_DATA 0xC160 690 691 #define CP_CE_UCODE_ADDR 0xC168 692 #define CP_CE_UCODE_DATA 0xC16C 693 694 #define CP_RB1_BASE 0xC180 695 #define CP_RB1_CNTL 0xC184 696 #define CP_RB1_RPTR_ADDR 0xC188 697 #define CP_RB1_RPTR_ADDR_HI 0xC18C 698 #define CP_RB1_WPTR 0xC190 699 #define CP_RB2_BASE 0xC194 700 #define CP_RB2_CNTL 0xC198 701 #define CP_RB2_RPTR_ADDR 0xC19C 702 #define CP_RB2_RPTR_ADDR_HI 0xC1A0 703 #define CP_RB2_WPTR 0xC1A4 704 #define CP_INT_CNTL_RING0 0xC1A8 705 #define CP_INT_CNTL_RING1 0xC1AC 706 #define CP_INT_CNTL_RING2 0xC1B0 707 # define CNTX_BUSY_INT_ENABLE (1 << 19) 708 # define CNTX_EMPTY_INT_ENABLE (1 << 20) 709 # define WAIT_MEM_SEM_INT_ENABLE (1 << 21) 710 # define TIME_STAMP_INT_ENABLE (1 << 26) 711 # define CP_RINGID2_INT_ENABLE (1 << 29) 712 # define CP_RINGID1_INT_ENABLE (1 << 30) 713 # define CP_RINGID0_INT_ENABLE (1 << 31) 714 #define CP_INT_STATUS_RING0 0xC1B4 715 #define CP_INT_STATUS_RING1 0xC1B8 716 #define CP_INT_STATUS_RING2 0xC1BC 717 # define WAIT_MEM_SEM_INT_STAT (1 << 21) 718 # define TIME_STAMP_INT_STAT (1 << 26) 719 # define CP_RINGID2_INT_STAT (1 << 29) 720 # define CP_RINGID1_INT_STAT (1 << 30) 721 # define CP_RINGID0_INT_STAT (1 << 31) 722 723 #define CP_DEBUG 0xC1FC 724 725 #define RLC_CNTL 0xC300 726 # define RLC_ENABLE (1 << 0) 727 #define RLC_RL_BASE 0xC304 728 #define RLC_RL_SIZE 0xC308 729 #define RLC_LB_CNTL 0xC30C 730 #define RLC_SAVE_AND_RESTORE_BASE 0xC310 731 #define RLC_LB_CNTR_MAX 0xC314 732 #define RLC_LB_CNTR_INIT 0xC318 733 734 #define RLC_CLEAR_STATE_RESTORE_BASE 0xC320 735 736 #define RLC_UCODE_ADDR 0xC32C 737 #define RLC_UCODE_DATA 0xC330 738 739 #define RLC_GPU_CLOCK_COUNT_LSB 0xC338 740 #define RLC_GPU_CLOCK_COUNT_MSB 0xC33C 741 #define RLC_CAPTURE_GPU_CLOCK_COUNT 0xC340 742 #define RLC_MC_CNTL 0xC344 743 #define RLC_UCODE_CNTL 0xC348 744 745 #define PA_SC_RASTER_CONFIG 0x28350 746 # define RASTER_CONFIG_RB_MAP_0 0 747 # define RASTER_CONFIG_RB_MAP_1 1 748 # define RASTER_CONFIG_RB_MAP_2 2 749 # define RASTER_CONFIG_RB_MAP_3 3 750 751 #define VGT_EVENT_INITIATOR 0x28a90 752 # define SAMPLE_STREAMOUTSTATS1 (1 << 0) 753 # define SAMPLE_STREAMOUTSTATS2 (2 << 0) 754 # define SAMPLE_STREAMOUTSTATS3 (3 << 0) 755 # define CACHE_FLUSH_TS (4 << 0) 756 # define CACHE_FLUSH (6 << 0) 757 # define CS_PARTIAL_FLUSH (7 << 0) 758 # define VGT_STREAMOUT_RESET (10 << 0) 759 # define END_OF_PIPE_INCR_DE (11 << 0) 760 # define END_OF_PIPE_IB_END (12 << 0) 761 # define RST_PIX_CNT (13 << 0) 762 # define VS_PARTIAL_FLUSH (15 << 0) 763 # define PS_PARTIAL_FLUSH (16 << 0) 764 # define CACHE_FLUSH_AND_INV_TS_EVENT (20 << 0) 765 # define ZPASS_DONE (21 << 0) 766 # define CACHE_FLUSH_AND_INV_EVENT (22 << 0) 767 # define PERFCOUNTER_START (23 << 0) 768 # define PERFCOUNTER_STOP (24 << 0) 769 # define PIPELINESTAT_START (25 << 0) 770 # define PIPELINESTAT_STOP (26 << 0) 771 # define PERFCOUNTER_SAMPLE (27 << 0) 772 # define SAMPLE_PIPELINESTAT (30 << 0) 773 # define SAMPLE_STREAMOUTSTATS (32 << 0) 774 # define RESET_VTX_CNT (33 << 0) 775 # define VGT_FLUSH (36 << 0) 776 # define BOTTOM_OF_PIPE_TS (40 << 0) 777 # define DB_CACHE_FLUSH_AND_INV (42 << 0) 778 # define FLUSH_AND_INV_DB_DATA_TS (43 << 0) 779 # define FLUSH_AND_INV_DB_META (44 << 0) 780 # define FLUSH_AND_INV_CB_DATA_TS (45 << 0) 781 # define FLUSH_AND_INV_CB_META (46 << 0) 782 # define CS_DONE (47 << 0) 783 # define PS_DONE (48 << 0) 784 # define FLUSH_AND_INV_CB_PIXEL_DATA (49 << 0) 785 # define THREAD_TRACE_START (51 << 0) 786 # define THREAD_TRACE_STOP (52 << 0) 787 # define THREAD_TRACE_FLUSH (54 << 0) 788 # define THREAD_TRACE_FINISH (55 << 0) 789 790 /* 791 * PM4 792 */ 793 #define PACKET_TYPE0 0 794 #define PACKET_TYPE1 1 795 #define PACKET_TYPE2 2 796 #define PACKET_TYPE3 3 797 798 #define CP_PACKET_GET_TYPE(h) (((h) >> 30) & 3) 799 #define CP_PACKET_GET_COUNT(h) (((h) >> 16) & 0x3FFF) 800 #define CP_PACKET0_GET_REG(h) (((h) & 0xFFFF) << 2) 801 #define CP_PACKET3_GET_OPCODE(h) (((h) >> 8) & 0xFF) 802 #define PACKET0(reg, n) ((PACKET_TYPE0 << 30) | \ 803 (((reg) >> 2) & 0xFFFF) | \ 804 ((n) & 0x3FFF) << 16) 805 #define CP_PACKET2 0x80000000 806 #define PACKET2_PAD_SHIFT 0 807 #define PACKET2_PAD_MASK (0x3fffffff << 0) 808 809 #define PACKET2(v) (CP_PACKET2 | REG_SET(PACKET2_PAD, (v))) 810 811 #define PACKET3(op, n) ((PACKET_TYPE3 << 30) | \ 812 (((op) & 0xFF) << 8) | \ 813 ((n) & 0x3FFF) << 16) 814 815 #define PACKET3_COMPUTE(op, n) (PACKET3(op, n) | 1 << 1) 816 817 /* Packet 3 types */ 818 #define PACKET3_NOP 0x10 819 #define PACKET3_SET_BASE 0x11 820 #define PACKET3_BASE_INDEX(x) ((x) << 0) 821 #define GDS_PARTITION_BASE 2 822 #define CE_PARTITION_BASE 3 823 #define PACKET3_CLEAR_STATE 0x12 824 #define PACKET3_INDEX_BUFFER_SIZE 0x13 825 #define PACKET3_DISPATCH_DIRECT 0x15 826 #define PACKET3_DISPATCH_INDIRECT 0x16 827 #define PACKET3_ALLOC_GDS 0x1B 828 #define PACKET3_WRITE_GDS_RAM 0x1C 829 #define PACKET3_ATOMIC_GDS 0x1D 830 #define PACKET3_ATOMIC 0x1E 831 #define PACKET3_OCCLUSION_QUERY 0x1F 832 #define PACKET3_SET_PREDICATION 0x20 833 #define PACKET3_REG_RMW 0x21 834 #define PACKET3_COND_EXEC 0x22 835 #define PACKET3_PRED_EXEC 0x23 836 #define PACKET3_DRAW_INDIRECT 0x24 837 #define PACKET3_DRAW_INDEX_INDIRECT 0x25 838 #define PACKET3_INDEX_BASE 0x26 839 #define PACKET3_DRAW_INDEX_2 0x27 840 #define PACKET3_CONTEXT_CONTROL 0x28 841 #define PACKET3_INDEX_TYPE 0x2A 842 #define PACKET3_DRAW_INDIRECT_MULTI 0x2C 843 #define PACKET3_DRAW_INDEX_AUTO 0x2D 844 #define PACKET3_DRAW_INDEX_IMMD 0x2E 845 #define PACKET3_NUM_INSTANCES 0x2F 846 #define PACKET3_DRAW_INDEX_MULTI_AUTO 0x30 847 #define PACKET3_INDIRECT_BUFFER_CONST 0x31 848 #define PACKET3_INDIRECT_BUFFER 0x32 849 #define PACKET3_STRMOUT_BUFFER_UPDATE 0x34 850 #define PACKET3_DRAW_INDEX_OFFSET_2 0x35 851 #define PACKET3_DRAW_INDEX_MULTI_ELEMENT 0x36 852 #define PACKET3_WRITE_DATA 0x37 853 #define WRITE_DATA_DST_SEL(x) ((x) << 8) 854 /* 0 - register 855 * 1 - memory (sync - via GRBM) 856 * 2 - tc/l2 857 * 3 - gds 858 * 4 - reserved 859 * 5 - memory (async - direct) 860 */ 861 #define WR_ONE_ADDR (1 << 16) 862 #define WR_CONFIRM (1 << 20) 863 #define WRITE_DATA_ENGINE_SEL(x) ((x) << 30) 864 /* 0 - me 865 * 1 - pfp 866 * 2 - ce 867 */ 868 #define PACKET3_DRAW_INDEX_INDIRECT_MULTI 0x38 869 #define PACKET3_MEM_SEMAPHORE 0x39 870 #define PACKET3_MPEG_INDEX 0x3A 871 #define PACKET3_COPY_DW 0x3B 872 #define PACKET3_WAIT_REG_MEM 0x3C 873 #define PACKET3_MEM_WRITE 0x3D 874 #define PACKET3_COPY_DATA 0x40 875 #define PACKET3_CP_DMA 0x41 876 /* 1. header 877 * 2. SRC_ADDR_LO or DATA [31:0] 878 * 3. CP_SYNC [31] | SRC_SEL [30:29] | ENGINE [27] | DST_SEL [21:20] | 879 * SRC_ADDR_HI [7:0] 880 * 4. DST_ADDR_LO [31:0] 881 * 5. DST_ADDR_HI [7:0] 882 * 6. COMMAND [30:21] | BYTE_COUNT [20:0] 883 */ 884 # define PACKET3_CP_DMA_DST_SEL(x) ((x) << 20) 885 /* 0 - DST_ADDR 886 * 1 - GDS 887 */ 888 # define PACKET3_CP_DMA_ENGINE(x) ((x) << 27) 889 /* 0 - ME 890 * 1 - PFP 891 */ 892 # define PACKET3_CP_DMA_SRC_SEL(x) ((x) << 29) 893 /* 0 - SRC_ADDR 894 * 1 - GDS 895 * 2 - DATA 896 */ 897 # define PACKET3_CP_DMA_CP_SYNC (1 << 31) 898 /* COMMAND */ 899 # define PACKET3_CP_DMA_DIS_WC (1 << 21) 900 # define PACKET3_CP_DMA_CMD_SRC_SWAP(x) ((x) << 22) 901 /* 0 - none 902 * 1 - 8 in 16 903 * 2 - 8 in 32 904 * 3 - 8 in 64 905 */ 906 # define PACKET3_CP_DMA_CMD_DST_SWAP(x) ((x) << 24) 907 /* 0 - none 908 * 1 - 8 in 16 909 * 2 - 8 in 32 910 * 3 - 8 in 64 911 */ 912 # define PACKET3_CP_DMA_CMD_SAS (1 << 26) 913 /* 0 - memory 914 * 1 - register 915 */ 916 # define PACKET3_CP_DMA_CMD_DAS (1 << 27) 917 /* 0 - memory 918 * 1 - register 919 */ 920 # define PACKET3_CP_DMA_CMD_SAIC (1 << 28) 921 # define PACKET3_CP_DMA_CMD_DAIC (1 << 29) 922 # define PACKET3_CP_DMA_CMD_RAW_WAIT (1 << 30) 923 #define PACKET3_PFP_SYNC_ME 0x42 924 #define PACKET3_SURFACE_SYNC 0x43 925 # define PACKET3_DEST_BASE_0_ENA (1 << 0) 926 # define PACKET3_DEST_BASE_1_ENA (1 << 1) 927 # define PACKET3_CB0_DEST_BASE_ENA (1 << 6) 928 # define PACKET3_CB1_DEST_BASE_ENA (1 << 7) 929 # define PACKET3_CB2_DEST_BASE_ENA (1 << 8) 930 # define PACKET3_CB3_DEST_BASE_ENA (1 << 9) 931 # define PACKET3_CB4_DEST_BASE_ENA (1 << 10) 932 # define PACKET3_CB5_DEST_BASE_ENA (1 << 11) 933 # define PACKET3_CB6_DEST_BASE_ENA (1 << 12) 934 # define PACKET3_CB7_DEST_BASE_ENA (1 << 13) 935 # define PACKET3_DB_DEST_BASE_ENA (1 << 14) 936 # define PACKET3_DEST_BASE_2_ENA (1 << 19) 937 # define PACKET3_DEST_BASE_3_ENA (1 << 21) 938 # define PACKET3_TCL1_ACTION_ENA (1 << 22) 939 # define PACKET3_TC_ACTION_ENA (1 << 23) 940 # define PACKET3_CB_ACTION_ENA (1 << 25) 941 # define PACKET3_DB_ACTION_ENA (1 << 26) 942 # define PACKET3_SH_KCACHE_ACTION_ENA (1 << 27) 943 # define PACKET3_SH_ICACHE_ACTION_ENA (1 << 29) 944 #define PACKET3_ME_INITIALIZE 0x44 945 #define PACKET3_ME_INITIALIZE_DEVICE_ID(x) ((x) << 16) 946 #define PACKET3_COND_WRITE 0x45 947 #define PACKET3_EVENT_WRITE 0x46 948 #define EVENT_TYPE(x) ((x) << 0) 949 #define EVENT_INDEX(x) ((x) << 8) 950 /* 0 - any non-TS event 951 * 1 - ZPASS_DONE 952 * 2 - SAMPLE_PIPELINESTAT 953 * 3 - SAMPLE_STREAMOUTSTAT* 954 * 4 - *S_PARTIAL_FLUSH 955 * 5 - EOP events 956 * 6 - EOS events 957 * 7 - CACHE_FLUSH, CACHE_FLUSH_AND_INV_EVENT 958 */ 959 #define INV_L2 (1 << 20) 960 /* INV TC L2 cache when EVENT_INDEX = 7 */ 961 #define PACKET3_EVENT_WRITE_EOP 0x47 962 #define DATA_SEL(x) ((x) << 29) 963 /* 0 - discard 964 * 1 - send low 32bit data 965 * 2 - send 64bit data 966 * 3 - send 64bit counter value 967 */ 968 #define INT_SEL(x) ((x) << 24) 969 /* 0 - none 970 * 1 - interrupt only (DATA_SEL = 0) 971 * 2 - interrupt when data write is confirmed 972 */ 973 #define PACKET3_EVENT_WRITE_EOS 0x48 974 #define PACKET3_PREAMBLE_CNTL 0x4A 975 # define PACKET3_PREAMBLE_BEGIN_CLEAR_STATE (2 << 28) 976 # define PACKET3_PREAMBLE_END_CLEAR_STATE (3 << 28) 977 #define PACKET3_ONE_REG_WRITE 0x57 978 #define PACKET3_LOAD_CONFIG_REG 0x5F 979 #define PACKET3_LOAD_CONTEXT_REG 0x60 980 #define PACKET3_LOAD_SH_REG 0x61 981 #define PACKET3_SET_CONFIG_REG 0x68 982 #define PACKET3_SET_CONFIG_REG_START 0x00008000 983 #define PACKET3_SET_CONFIG_REG_END 0x0000b000 984 #define PACKET3_SET_CONTEXT_REG 0x69 985 #define PACKET3_SET_CONTEXT_REG_START 0x00028000 986 #define PACKET3_SET_CONTEXT_REG_END 0x00029000 987 #define PACKET3_SET_CONTEXT_REG_INDIRECT 0x73 988 #define PACKET3_SET_RESOURCE_INDIRECT 0x74 989 #define PACKET3_SET_SH_REG 0x76 990 #define PACKET3_SET_SH_REG_START 0x0000b000 991 #define PACKET3_SET_SH_REG_END 0x0000c000 992 #define PACKET3_SET_SH_REG_OFFSET 0x77 993 #define PACKET3_ME_WRITE 0x7A 994 #define PACKET3_SCRATCH_RAM_WRITE 0x7D 995 #define PACKET3_SCRATCH_RAM_READ 0x7E 996 #define PACKET3_CE_WRITE 0x7F 997 #define PACKET3_LOAD_CONST_RAM 0x80 998 #define PACKET3_WRITE_CONST_RAM 0x81 999 #define PACKET3_WRITE_CONST_RAM_OFFSET 0x82 1000 #define PACKET3_DUMP_CONST_RAM 0x83 1001 #define PACKET3_INCREMENT_CE_COUNTER 0x84 1002 #define PACKET3_INCREMENT_DE_COUNTER 0x85 1003 #define PACKET3_WAIT_ON_CE_COUNTER 0x86 1004 #define PACKET3_WAIT_ON_DE_COUNTER 0x87 1005 #define PACKET3_WAIT_ON_DE_COUNTER_DIFF 0x88 1006 #define PACKET3_SET_CE_DE_COUNTERS 0x89 1007 #define PACKET3_WAIT_ON_AVAIL_BUFFER 0x8A 1008 #define PACKET3_SWITCH_BUFFER 0x8B 1009 1010 /* ASYNC DMA - first instance at 0xd000, second at 0xd800 */ 1011 #define DMA0_REGISTER_OFFSET 0x0 /* not a register */ 1012 #define DMA1_REGISTER_OFFSET 0x800 /* not a register */ 1013 1014 #define DMA_RB_CNTL 0xd000 1015 # define DMA_RB_ENABLE (1 << 0) 1016 # define DMA_RB_SIZE(x) ((x) << 1) /* log2 */ 1017 # define DMA_RB_SWAP_ENABLE (1 << 9) /* 8IN32 */ 1018 # define DMA_RPTR_WRITEBACK_ENABLE (1 << 12) 1019 # define DMA_RPTR_WRITEBACK_SWAP_ENABLE (1 << 13) /* 8IN32 */ 1020 # define DMA_RPTR_WRITEBACK_TIMER(x) ((x) << 16) /* log2 */ 1021 #define DMA_RB_BASE 0xd004 1022 #define DMA_RB_RPTR 0xd008 1023 #define DMA_RB_WPTR 0xd00c 1024 1025 #define DMA_RB_RPTR_ADDR_HI 0xd01c 1026 #define DMA_RB_RPTR_ADDR_LO 0xd020 1027 1028 #define DMA_IB_CNTL 0xd024 1029 # define DMA_IB_ENABLE (1 << 0) 1030 # define DMA_IB_SWAP_ENABLE (1 << 4) 1031 #define DMA_IB_RPTR 0xd028 1032 #define DMA_CNTL 0xd02c 1033 # define TRAP_ENABLE (1 << 0) 1034 # define SEM_INCOMPLETE_INT_ENABLE (1 << 1) 1035 # define SEM_WAIT_INT_ENABLE (1 << 2) 1036 # define DATA_SWAP_ENABLE (1 << 3) 1037 # define FENCE_SWAP_ENABLE (1 << 4) 1038 # define CTXEMPTY_INT_ENABLE (1 << 28) 1039 #define DMA_STATUS_REG 0xd034 1040 # define DMA_IDLE (1 << 0) 1041 #define DMA_TILING_CONFIG 0xd0b8 1042 1043 #define DMA_PACKET(cmd, b, t, s, n) ((((cmd) & 0xF) << 28) | \ 1044 (((b) & 0x1) << 26) | \ 1045 (((t) & 0x1) << 23) | \ 1046 (((s) & 0x1) << 22) | \ 1047 (((n) & 0xFFFFF) << 0)) 1048 1049 #define DMA_IB_PACKET(cmd, vmid, n) ((((cmd) & 0xF) << 28) | \ 1050 (((vmid) & 0xF) << 20) | \ 1051 (((n) & 0xFFFFF) << 0)) 1052 1053 #define DMA_PTE_PDE_PACKET(n) ((2 << 28) | \ 1054 (1 << 26) | \ 1055 (1 << 21) | \ 1056 (((n) & 0xFFFFF) << 0)) 1057 1058 /* async DMA Packet types */ 1059 #define DMA_PACKET_WRITE 0x2 1060 #define DMA_PACKET_COPY 0x3 1061 #define DMA_PACKET_INDIRECT_BUFFER 0x4 1062 #define DMA_PACKET_SEMAPHORE 0x5 1063 #define DMA_PACKET_FENCE 0x6 1064 #define DMA_PACKET_TRAP 0x7 1065 #define DMA_PACKET_SRBM_WRITE 0x9 1066 #define DMA_PACKET_CONSTANT_FILL 0xd 1067 #define DMA_PACKET_NOP 0xf 1068 1069 #endif 1070