xref: /openbsd/sys/dev/usb/if_axenreg.h (revision 842d3fbe)
1*842d3fbeSbluhm /*	$OpenBSD: if_axenreg.h,v 1.3 2014/01/08 22:24:35 bluhm Exp $	*/
2b5ab0bc5Syuo 
3b5ab0bc5Syuo /*
4b5ab0bc5Syuo  * Copyright (c) 2013 Yojiro UO <yuo@openbsd.org>. All right reserved.
5b5ab0bc5Syuo  *
6b5ab0bc5Syuo  */
7b5ab0bc5Syuo 
8b5ab0bc5Syuo /*
9b5ab0bc5Syuo  * Definitions for the ASIX Electronics AX88179 to ethernet controller.
10b5ab0bc5Syuo  */
11b5ab0bc5Syuo 
12b5ab0bc5Syuo #define AXEN_PHY_ID		0x0003
13b5ab0bc5Syuo #define AXEN_MCAST_FILTER_SIZE	8
14b5ab0bc5Syuo /* unit: KB */
15b5ab0bc5Syuo #define AXEN_BUFSZ_LS		8
16b5ab0bc5Syuo #define AXEN_BUFSZ_HS		16
17b5ab0bc5Syuo #define AXEN_BUFSZ_SS		24
18b5ab0bc5Syuo 
19b5ab0bc5Syuo #define AXEN_REV_UA1		0
20b5ab0bc5Syuo #define AXEN_REV_UA2		1
21b5ab0bc5Syuo 
22b5ab0bc5Syuo 
23*842d3fbeSbluhm /* receive header */
24b5ab0bc5Syuo /*
25b5ab0bc5Syuo  *                     +-multicast/broadcast
26b5ab0bc5Syuo  *                     |    +-rx_ok
27b5ab0bc5Syuo  *                     |    |     ++-----L3_type (1:ipv4, 0/2:ipv6)
28b5ab0bc5Syuo  *        pkt_len(13)  |    |     ||+ ++-L4_type(0: icmp, 1: UDP, 4: TCP)
29b5ab0bc5Syuo  * |765|43210 76543210|7654 3210 7654 3210|
30b5ab0bc5Syuo  *  |+-Drop_err               |+-L4_err |+-L4_CSUM_ERR
31b5ab0bc5Syuo  *  +--crc_err                +--L3_err +--L3_CSUM_ERR
32b5ab0bc5Syuo  *
33b5ab0bc5Syuo  * ex) pkt_hdr 0x00680820
34b5ab0bc5Syuo  *      drop_err, crc_err: none
35b5ab0bc5Syuo  *      pkt_length = 104 byte
36b5ab0bc5Syuo  *      0x0820 = 0000 1000 0010 0000  => ipv4 icmp
37b5ab0bc5Syuo  *
38b5ab0bc5Syuo  * ex) pkt_hdr 0x004c8800
39b5ab0bc5Syuo  *      drop_err, crc_err: none
40b5ab0bc5Syuo  *      pkt_length = 76 byte
41b5ab0bc5Syuo  *      0x8800 = 1000 1000 0000 0000 => ipv6 mcast icmp
42b5ab0bc5Syuo  *
43b5ab0bc5Syuo  *  [memo]
44b5ab0bc5Syuo  *  0x0820: ipv4 icmp			0000 1000 0010 0000
45b5ab0bc5Syuo  *  0x8820: ipv4 icmp (broadcast)	1000 1000 0010 0000
46b5ab0bc5Syuo  *  0x0824: ipv4 udp (nping)		0000 1000 0010 0100
47b5ab0bc5Syuo  *  0x0830: ipv4 tcp (ssh)		0000 1000 0011 0000
48b5ab0bc5Syuo  *
49b5ab0bc5Syuo  *  0x0800: ipv6 icmp			0000 1000 0000 0000
50b5ab0bc5Syuo  *  0x8800: ipv6 icmp (multicast)	1000 1000 0000 0000
51b5ab0bc5Syuo  *  0x8844: ipv6 UDP/MDNS mcast		1000 1000 0100 0100
52b5ab0bc5Syuo  *  0x0850: ipv6 tcp (ssh)		0000 1000 0101 0000
53b5ab0bc5Syuo  */
54b5ab0bc5Syuo 
5561e87b28Sderaadt #define	AXEN_RXHDR_CRC_ERR	(1U << 31)
5661e87b28Sderaadt #define	AXEN_RXHDR_DROP_ERR	(1U << 30)
5761e87b28Sderaadt #define AXEN_RXHDR_MCAST	(1U << 15)
5861e87b28Sderaadt #define AXEN_RXHDR_RX_OK	(1U << 11)
5961e87b28Sderaadt #define	AXEN_RXHDR_L3_ERR	(1U << 9)
6061e87b28Sderaadt #define	AXEN_RXHDR_L4_ERR	(1U << 8)
6161e87b28Sderaadt #define AXEN_RXHDR_L3CSUM_ERR 	(1U << 1)
6261e87b28Sderaadt #define AXEN_RXHDR_L4CSUM_ERR	(1U << 0)
63b5ab0bc5Syuo 
64b5ab0bc5Syuo /* L4 packet type (3bit) */
65b5ab0bc5Syuo #define AXEN_RXHDR_L4_TYPE_MASK	0x0000001c
66b5ab0bc5Syuo #define AXEN_RXHDR_L4_TYPE_OFFSET	2
67b5ab0bc5Syuo #define   AXEN_RXHDR_L4_TYPE_ICMP	0x0
68b5ab0bc5Syuo #define   AXEN_RXHDR_L4_TYPE_UDP	0x1
69b5ab0bc5Syuo #define   AXEN_RXHDR_L4_TYPE_TCP	0x4
70b5ab0bc5Syuo 
71b5ab0bc5Syuo /* L3 packet type (2bit) */
72b5ab0bc5Syuo #define AXEN_RXHDR_L3_TYPE_MASK	0x00000600
73b5ab0bc5Syuo #define AXEN_RXHDR_L3_TYPE_OFFSET	5
74b5ab0bc5Syuo #define   AXEN_RXHDR_L3_TYPE_UNDEF	0x0
75b5ab0bc5Syuo #define   AXEN_RXHDR_L3_TYPE_IPV4	0x1
76b5ab0bc5Syuo #define   AXEN_RXHDR_L3_TYPE_IPV6	0x2
77b5ab0bc5Syuo 
78b5ab0bc5Syuo /*
79b5ab0bc5Syuo  * commands
80b5ab0bc5Syuo  */
81b5ab0bc5Syuo #define AXEN_CMD_LEN(x)	(((x) & 0xF000) >> 12)
82b5ab0bc5Syuo #define AXEN_CMD_DIR(x)	(((x) & 0x0F00) >> 8)
83b5ab0bc5Syuo #define AXEN_CMD_CMD(x)	 ((x) & 0x00FF)
84b5ab0bc5Syuo 
85b5ab0bc5Syuo /* ---MAC--- */
86b5ab0bc5Syuo /*   1byte cmd   */
87b5ab0bc5Syuo #define AXEN_CMD_MAC_READ			0x1001
88b5ab0bc5Syuo #define AXEN_CMD_MAC_WRITE			0x1101
89b5ab0bc5Syuo 
90b5ab0bc5Syuo #define   AXEN_USB_UPLINK			0x02
91b5ab0bc5Syuo #define     AXEN_USB_FS				  0x01
92b5ab0bc5Syuo #define     AXEN_USB_HS				  0x02
93b5ab0bc5Syuo #define     AXEN_USB_SS				  0x04
94b5ab0bc5Syuo #define   AXEN_GENERAL_STATUS			0x03
95b5ab0bc5Syuo #define     AXEN_GENERAL_STATUS_MASK		  0x4
96b5ab0bc5Syuo #define     AXEN_REV0				  0x0
97b5ab0bc5Syuo #define     AXEN_REV1				  0x4
98b5ab0bc5Syuo #define   AXEN_UNK_05				0x05
99b5ab0bc5Syuo #define   AXEN_MAC_EEPROM_ADDR			0x07
100b5ab0bc5Syuo #define   AXEN_MAC_EEPROM_READ			0x08
101b5ab0bc5Syuo #define   AXEN_MAC_EEPROM_CMD			0x0a
102b5ab0bc5Syuo #define     AXEN_EEPROM_READ			  0x04
103b5ab0bc5Syuo #define     AXEN_EEPROM_WRITE			  0x08
104b5ab0bc5Syuo #define     AXEN_EEPROM_BUSY			  0x10
105b5ab0bc5Syuo #define   AXEN_MONITOR_MODE			0x24
106b5ab0bc5Syuo #define     AXEN_MONITOR_NONE			  0x00
107b5ab0bc5Syuo #define     AXEN_MONITOR_RWLC			  0x02
108b5ab0bc5Syuo #define     AXEN_MONITOR_RWMP			  0x04
109b5ab0bc5Syuo #define     AXEN_MONITOR_RWWF			  0x08
110b5ab0bc5Syuo #define     AXEN_MONITOR_RW_FLAG		  0x10
111b5ab0bc5Syuo #define     AXEN_MONITOR_PMEPOL			  0x20
112b5ab0bc5Syuo #define     AXEN_MONITOR_PMETYPE		  0x40
113b5ab0bc5Syuo #define   AXEN_UNK_28				0x28
114b5ab0bc5Syuo #define   AXEN_PHYCLK				0x33
115b5ab0bc5Syuo #define     AXEN_PHYCLK_BCS			  0x01
116b5ab0bc5Syuo #define     AXEN_PHYCLK_ACS			  0x02
117b5ab0bc5Syuo #define     AXEN_PHYCLK_ULR			  0x08
118b5ab0bc5Syuo #define     AXEN_PHYCLK_ACSREQ			  0x10
119b5ab0bc5Syuo #define   AXEN_RX_COE				0x34
120b5ab0bc5Syuo #define	    AXEN_RXCOE_OFF			  0x00
121b5ab0bc5Syuo #define	    AXEN_RXCOE_IPv4			  0x01
122b5ab0bc5Syuo #define	    AXEN_RXCOE_TCPv4			  0x02
123b5ab0bc5Syuo #define	    AXEN_RXCOE_UDPv4			  0x04
124b5ab0bc5Syuo #define	    AXEN_RXCOE_ICMP			  0x08
125b5ab0bc5Syuo #define	    AXEN_RXCOE_IGMP			  0x10
126b5ab0bc5Syuo #define	    AXEN_RXCOE_TCPv6			  0x20
127b5ab0bc5Syuo #define	    AXEN_RXCOE_UDPv6			  0x40
128b5ab0bc5Syuo #define	    AXEN_RXCOE_ICMPv6			  0x80
129b5ab0bc5Syuo #define   AXEN_TX_COE				0x35
130b5ab0bc5Syuo #define	    AXEN_TXCOE_OFF			  0x00
131b5ab0bc5Syuo #define	    AXEN_TXCOE_IPv4			  0x01
132b5ab0bc5Syuo #define	    AXEN_TXCOE_TCPv4			  0x02
133b5ab0bc5Syuo #define	    AXEN_TXCOE_UDPv4			  0x04
134b5ab0bc5Syuo #define	    AXEN_TXCOE_ICMP			  0x08
135b5ab0bc5Syuo #define	    AXEN_TXCOE_IGMP			  0x10
136b5ab0bc5Syuo #define	    AXEN_TXCOE_TCPv6			  0x20
137b5ab0bc5Syuo #define	    AXEN_TXCOE_UDPv6			  0x40
138b5ab0bc5Syuo #define	    AXEN_TXCOE_ICMPv6			  0x80
139b5ab0bc5Syuo #define   AXEN_PAUSE_HIGH_WATERMARK		0x54
140b5ab0bc5Syuo #define   AXEN_PAUSE_LOW_WATERMARK		0x55
141b5ab0bc5Syuo 
142b5ab0bc5Syuo 
143b5ab0bc5Syuo /*   2byte cmd   */
144b5ab0bc5Syuo #define AXEN_CMD_MAC_READ2			0x2001
145b5ab0bc5Syuo #define AXEN_CMD_MAC_WRITE2			0x2101
146b5ab0bc5Syuo 
147b5ab0bc5Syuo #define   AXEN_MAC_RXCTL			0x0b
148b5ab0bc5Syuo #define     AXEN_RXCTL_STOP			  0x0000
149b5ab0bc5Syuo #define     AXEN_RXCTL_PROMISC			  0x0001
150b5ab0bc5Syuo #define     AXEN_RXCTL_ACPT_ALL_MCAST		  0x0002
151b5ab0bc5Syuo #define     AXEN_RXCTL_HA8B			  0x0004
152b5ab0bc5Syuo #define     AXEN_RXCTL_AUTOB			  0x0008
153b5ab0bc5Syuo #define     AXEN_RXCTL_ACPT_BCAST		  0x0010
154b5ab0bc5Syuo #define     AXEN_RXCTL_ACPT_PHY_MCAST		  0x0020
155b5ab0bc5Syuo #define     AXEN_RXCTL_START			  0x0080
156b5ab0bc5Syuo #define     AXEN_RXCTL_DROPCRCERR		  0x0100
157b5ab0bc5Syuo #define     AXEN_RXCTL_IPE			  0x0200
158b5ab0bc5Syuo #define     AXEN_RXCTL_TXPADCRC			  0x0400
159b5ab0bc5Syuo #define   AXEN_MEDIUM_STATUS			0x22
160b5ab0bc5Syuo #define	    AXEN_MEDIUM_NONE			  0x0000
161b5ab0bc5Syuo #define	    AXEN_MEDIUM_GIGA			  0x0001
162b5ab0bc5Syuo #define	    AXEN_MEDIUM_FDX			  0x0002
163b5ab0bc5Syuo #define	    AXEN_MEDIUM_ALWAYS_ONE		  0x0004
164b5ab0bc5Syuo #define	    AXEN_MEDIUM_EN_125MHZ		  0x0008
165b5ab0bc5Syuo #define	    AXEN_MEDIUM_RXFLOW_CTRL_EN		  0x0010
166b5ab0bc5Syuo #define	    AXEN_MEDIUM_TXFLOW_CTRL_EN		  0x0020
167b5ab0bc5Syuo #define	    AXEN_MEDIUM_RECV_EN			  0x0100
168b5ab0bc5Syuo #define	    AXEN_MEDIUM_PS			  0x0200
169b5ab0bc5Syuo #define	    AXEN_MEDIUM_JUMBO_EN		  0x8040
170b5ab0bc5Syuo #define   AXEN_PHYPWR_RSTCTL			0x26
171b5ab0bc5Syuo #define     AXEN_PHYPWR_RSTCTL_BZ		  0x0010
172b5ab0bc5Syuo #define     AXEN_PHYPWR_RSTCTL_IPRL		  0x0020
173b5ab0bc5Syuo #define     AXEN_PHYPWR_RSTCTL_AUTODETACH	  0x1000
174b5ab0bc5Syuo 
175b5ab0bc5Syuo #define AXEN_CMD_EEPROM_READ			0x2004
176b5ab0bc5Syuo #define	    AXEN_EEPROM_STAT			  0x43
177b5ab0bc5Syuo 
178b5ab0bc5Syuo /*   5byte cmd   */
179b5ab0bc5Syuo #define AXEN_CMD_MAC_SET_RXSR			0x5101
180b5ab0bc5Syuo #define   AXEN_RX_BULKIN_QCTRL			  0x2e
181b5ab0bc5Syuo 
182b5ab0bc5Syuo /*   6byte cmd   */
183b5ab0bc5Syuo #define AXEN_CMD_MAC_READ_ETHER			0x6001
184b5ab0bc5Syuo #define   AXEN_CMD_MAC_NODE_ID			  0x10
185b5ab0bc5Syuo 
186b5ab0bc5Syuo /*   8byte cmd   */
187b5ab0bc5Syuo #define AXEN_CMD_MAC_READ_FILTER		0x8001
188b5ab0bc5Syuo #define AXEN_CMD_MAC_WRITE_FILTER		0x8101
189b5ab0bc5Syuo #define   AXEN_FILTER_MULTI		 	  0x16
190b5ab0bc5Syuo 
191b5ab0bc5Syuo /* ---PHY--- */
192b5ab0bc5Syuo /*   2byte cmd   */
193b5ab0bc5Syuo #define AXEN_CMD_MII_READ_REG			0x2002
194b5ab0bc5Syuo #define AXEN_CMD_MII_WRITE_REG			0x2102
195b5ab0bc5Syuo 
196b5ab0bc5Syuo 
197b5ab0bc5Syuo 
198b5ab0bc5Syuo /* ========= */
199b5ab0bc5Syuo #define AXEN_GPIO0_EN		0x01
200b5ab0bc5Syuo #define AXEN_GPIO0		0x02
201b5ab0bc5Syuo #define AXEN_GPIO1_EN		0x04
202b5ab0bc5Syuo #define AXEN_GPIO1		0x08
203b5ab0bc5Syuo #define AXEN_GPIO2_EN		0x10
204b5ab0bc5Syuo #define AXEN_GPIO2		0x20
205b5ab0bc5Syuo #define AXEN_GPIO_RELOAD_EEPROM	0x80
206b5ab0bc5Syuo 
207b5ab0bc5Syuo 
208b5ab0bc5Syuo #define AXEN_TIMEOUT		1000
209b5ab0bc5Syuo 
210b5ab0bc5Syuo #define AXEN_RX_LIST_CNT		1
211b5ab0bc5Syuo #define AXEN_TX_LIST_CNT		1
212b5ab0bc5Syuo 
213b5ab0bc5Syuo 
214b5ab0bc5Syuo #define AXEN_CONFIG_NO		1
215b5ab0bc5Syuo #define AXEN_IFACE_IDX		0
216b5ab0bc5Syuo 
217b5ab0bc5Syuo /*
218b5ab0bc5Syuo  * The interrupt endpoint is currently unused
219b5ab0bc5Syuo  * by the ASIX part.
220b5ab0bc5Syuo  */
221b5ab0bc5Syuo #define AXEN_ENDPT_RX		0x0
222b5ab0bc5Syuo #define AXEN_ENDPT_TX		0x1
223b5ab0bc5Syuo #define AXEN_ENDPT_INTR		0x2
224b5ab0bc5Syuo #define AXEN_ENDPT_MAX		0x3
225b5ab0bc5Syuo 
226b5ab0bc5Syuo struct axen_type {
227b5ab0bc5Syuo 	struct usb_devno	axen_dev;
228b5ab0bc5Syuo 	u_int16_t		axen_flags;
229b5ab0bc5Syuo #define AX178A	0x0001		/* AX88178a */
230b5ab0bc5Syuo #define AX179	0x0002		/* AX88179 */
231b5ab0bc5Syuo };
232b5ab0bc5Syuo 
233b5ab0bc5Syuo struct axen_softc;
234b5ab0bc5Syuo 
235b5ab0bc5Syuo struct axen_chain {
236b5ab0bc5Syuo 	struct axen_softc	*axen_sc;
237b5ab0bc5Syuo 	struct usbd_xfer	*axen_xfer;
238b5ab0bc5Syuo 	char			*axen_buf;
239b5ab0bc5Syuo 	struct mbuf		*axen_mbuf;
240b5ab0bc5Syuo 	int			axen_accum;
241b5ab0bc5Syuo 	int			axen_idx;
242b5ab0bc5Syuo };
243b5ab0bc5Syuo 
244b5ab0bc5Syuo struct axen_cdata {
245b5ab0bc5Syuo 	struct axen_chain	axen_tx_chain[AXEN_TX_LIST_CNT];
246b5ab0bc5Syuo 	struct axen_chain	axen_rx_chain[AXEN_RX_LIST_CNT];
247b5ab0bc5Syuo 	int			axen_tx_prod;
248b5ab0bc5Syuo 	int			axen_tx_cons;
249b5ab0bc5Syuo 	int			axen_tx_cnt;
250b5ab0bc5Syuo 	int			axen_rx_prod;
251b5ab0bc5Syuo };
252b5ab0bc5Syuo 
253b5ab0bc5Syuo struct axen_qctrl {
254b5ab0bc5Syuo 	u_int8_t		ctrl;
255b5ab0bc5Syuo 	u_int8_t		timer_low;
256b5ab0bc5Syuo 	u_int8_t		timer_high;
257b5ab0bc5Syuo 	u_int8_t		bufsize;
258b5ab0bc5Syuo 	u_int8_t		ifg;
259b5ab0bc5Syuo } __packed;
260b5ab0bc5Syuo 
261b5ab0bc5Syuo struct axen_sframe_hdr {
262b5ab0bc5Syuo 	u_int32_t		plen; /* packet length */
263b5ab0bc5Syuo 	u_int32_t		gso;
264b5ab0bc5Syuo } __packed;
265b5ab0bc5Syuo 
266b5ab0bc5Syuo struct axen_softc {
267b5ab0bc5Syuo 	struct device		axen_dev;
268b5ab0bc5Syuo #define GET_MII(sc) (&(sc)->axen_mii)
269b5ab0bc5Syuo 	struct arpcom		arpcom;
270b5ab0bc5Syuo #define GET_IFP(sc) (&(sc)->arpcom.ac_if)
271b5ab0bc5Syuo 	struct mii_data		axen_mii;
272b5ab0bc5Syuo 	struct usbd_device	*axen_udev;
273b5ab0bc5Syuo 	struct usbd_interface	*axen_iface;
274b5ab0bc5Syuo 
275b5ab0bc5Syuo 	u_int16_t		axen_vendor;
276b5ab0bc5Syuo 	u_int16_t		axen_product;
277b5ab0bc5Syuo 
278b5ab0bc5Syuo 	u_int16_t		axen_flags;
279b5ab0bc5Syuo 
280b5ab0bc5Syuo 	int			axen_ed[AXEN_ENDPT_MAX];
281b5ab0bc5Syuo 	struct usbd_pipe	*axen_ep[AXEN_ENDPT_MAX];
282b5ab0bc5Syuo 	int			axen_unit;
283b5ab0bc5Syuo 	struct axen_cdata	axen_cdata;
284b5ab0bc5Syuo 	struct timeout		axen_stat_ch;
285b5ab0bc5Syuo 
286b5ab0bc5Syuo 	int			axen_refcnt;
287b5ab0bc5Syuo 
288b5ab0bc5Syuo 	struct usb_task		axen_tick_task;
289b5ab0bc5Syuo 	struct usb_task		axen_stop_task;
290b5ab0bc5Syuo 
291b5ab0bc5Syuo 	struct rwlock		axen_mii_lock;
292b5ab0bc5Syuo 
293b5ab0bc5Syuo 	int			axen_link;
294b5ab0bc5Syuo 	unsigned char		axen_ipgs[3];
295b5ab0bc5Syuo 	int			axen_phyno;
296b5ab0bc5Syuo 	struct timeval		axen_rx_notice;
297b5ab0bc5Syuo 	u_int			axen_bufsz;
298b5ab0bc5Syuo 	int			axen_rev;
299b5ab0bc5Syuo };
300