xref: /qemu/hw/arm/xilinx_zynq.c (revision 4ab25d1a)
153018216SPaolo Bonzini /*
253018216SPaolo Bonzini  * Xilinx Zynq Baseboard System emulation.
353018216SPaolo Bonzini  *
453018216SPaolo Bonzini  * Copyright (c) 2010 Xilinx.
553018216SPaolo Bonzini  * Copyright (c) 2012 Peter A.G. Crosthwaite (peter.croshtwaite@petalogix.com)
653018216SPaolo Bonzini  * Copyright (c) 2012 Petalogix Pty Ltd.
753018216SPaolo Bonzini  * Written by Haibing Ma
853018216SPaolo Bonzini  *
953018216SPaolo Bonzini  * This program is free software; you can redistribute it and/or
1053018216SPaolo Bonzini  * modify it under the terms of the GNU General Public License
1153018216SPaolo Bonzini  * as published by the Free Software Foundation; either version
1253018216SPaolo Bonzini  * 2 of the License, or (at your option) any later version.
1353018216SPaolo Bonzini  *
1453018216SPaolo Bonzini  * You should have received a copy of the GNU General Public License along
1553018216SPaolo Bonzini  * with this program; if not, see <http://www.gnu.org/licenses/>.
1653018216SPaolo Bonzini  */
1753018216SPaolo Bonzini 
1812b16722SPeter Maydell #include "qemu/osdep.h"
1977a7cc61SPhilippe Mathieu-Daudé #include "qemu/units.h"
20da34e65cSMarkus Armbruster #include "qapi/error.h"
2153018216SPaolo Bonzini #include "hw/sysbus.h"
2212ec8bd5SPeter Maydell #include "hw/arm/boot.h"
2353018216SPaolo Bonzini #include "net/net.h"
2453018216SPaolo Bonzini #include "sysemu/sysemu.h"
2553018216SPaolo Bonzini #include "hw/boards.h"
260d09e41aSPaolo Bonzini #include "hw/block/flash.h"
2753018216SPaolo Bonzini #include "hw/loader.h"
28246f530cSCorey Minyard #include "hw/adc/zynq-xadc.h"
298fd06719SAlistair Francis #include "hw/ssi/ssi.h"
30616ec12dSGuenter Roeck #include "hw/usb/chipidea.h"
31d8bbdcf8SPeter Crosthwaite #include "qemu/error-report.h"
32c2de81e2SPhilippe Mathieu-Daudé #include "hw/sd/sdhci.h"
334be12ea0Sxiaoqiang zhao #include "hw/char/cadence_uart.h"
34c2de81e2SPhilippe Mathieu-Daudé #include "hw/net/cadence_gem.h"
35c2de81e2SPhilippe Mathieu-Daudé #include "hw/cpu/a9mpcore.h"
365b49a34cSDamien Hedde #include "hw/qdev-clock.h"
375b49a34cSDamien Hedde #include "sysemu/reset.h"
38db1015e9SEduardo Habkost #include "qom/object.h"
39c143edaaSPhilippe Mathieu-Daudé #include "exec/tswap.h"
40d780d056SPhilippe Mathieu-Daudé #include "target/arm/cpu-qom.h"
41*7df3747cSSai Pavan Boddu #include "qapi/visitor.h"
425b49a34cSDamien Hedde 
435b49a34cSDamien Hedde #define TYPE_ZYNQ_MACHINE MACHINE_TYPE_NAME("xilinx-zynq-a9")
448063396bSEduardo Habkost OBJECT_DECLARE_SIMPLE_TYPE(ZynqMachineState, ZYNQ_MACHINE)
455b49a34cSDamien Hedde 
465b49a34cSDamien Hedde /* board base frequency: 33.333333 MHz */
475b49a34cSDamien Hedde #define PS_CLK_FREQUENCY (100 * 1000 * 1000 / 3)
4853018216SPaolo Bonzini 
4953018216SPaolo Bonzini #define NUM_SPI_FLASHES 4
5053018216SPaolo Bonzini #define NUM_QSPI_FLASHES 2
5153018216SPaolo Bonzini #define NUM_QSPI_BUSSES 2
5253018216SPaolo Bonzini 
5353018216SPaolo Bonzini #define FLASH_SIZE (64 * 1024 * 1024)
5453018216SPaolo Bonzini #define FLASH_SECTOR_SIZE (128 * 1024)
5553018216SPaolo Bonzini 
5653018216SPaolo Bonzini #define IRQ_OFFSET 32 /* pic interrupts start from index 32 */
5753018216SPaolo Bonzini 
58c2577128SPeter Crosthwaite #define MPCORE_PERIPHBASE 0xF8F00000
59b48adc0dSAlistair Francis #define ZYNQ_BOARD_MIDR 0x413FC090
60c2577128SPeter Crosthwaite 
617451afb6SPeter Crosthwaite static const int dma_irqs[8] = {
627451afb6SPeter Crosthwaite     46, 47, 48, 49, 72, 73, 74, 75
637451afb6SPeter Crosthwaite };
647451afb6SPeter Crosthwaite 
65c3a9a689SPeter Crosthwaite #define BOARD_SETUP_ADDR        0x100
66c3a9a689SPeter Crosthwaite 
67c3a9a689SPeter Crosthwaite #define SLCR_LOCK_OFFSET        0x004
68c3a9a689SPeter Crosthwaite #define SLCR_UNLOCK_OFFSET      0x008
69c3a9a689SPeter Crosthwaite #define SLCR_ARM_PLL_OFFSET     0x100
70c3a9a689SPeter Crosthwaite 
71c3a9a689SPeter Crosthwaite #define SLCR_XILINX_UNLOCK_KEY  0xdf0d
72c3a9a689SPeter Crosthwaite #define SLCR_XILINX_LOCK_KEY    0x767b
73c3a9a689SPeter Crosthwaite 
7427a49d3bSPhilippe Mathieu-Daudé #define ZYNQ_SDHCI_CAPABILITIES 0x69ec0080  /* Datasheet: UG585 (v1.12.1) */
7527a49d3bSPhilippe Mathieu-Daudé 
76c3a9a689SPeter Crosthwaite #define ARMV7_IMM16(x) (extract32((x),  0, 12) | \
77c3a9a689SPeter Crosthwaite                         extract32((x), 12,  4) << 16)
78c3a9a689SPeter Crosthwaite 
79c3a9a689SPeter Crosthwaite /* Write immediate val to address r0 + addr. r0 should contain base offset
80c3a9a689SPeter Crosthwaite  * of the SLCR block. Clobbers r1.
81c3a9a689SPeter Crosthwaite  */
82c3a9a689SPeter Crosthwaite 
83c3a9a689SPeter Crosthwaite #define SLCR_WRITE(addr, val) \
84c3a9a689SPeter Crosthwaite     0xe3001000 + ARMV7_IMM16(extract32((val),  0, 16)), /* movw r1 ... */ \
85c3a9a689SPeter Crosthwaite     0xe3401000 + ARMV7_IMM16(extract32((val), 16, 16)), /* movt r1 ... */ \
86c3a9a689SPeter Crosthwaite     0xe5801000 + (addr)
87c3a9a689SPeter Crosthwaite 
88ddcf58e0SSebastian Huber #define ZYNQ_MAX_CPUS 2
89ddcf58e0SSebastian Huber 
90db1015e9SEduardo Habkost struct ZynqMachineState {
915b49a34cSDamien Hedde     MachineState parent;
925b49a34cSDamien Hedde     Clock *ps_clk;
93ddcf58e0SSebastian Huber     ARMCPU *cpu[ZYNQ_MAX_CPUS];
94*7df3747cSSai Pavan Boddu     uint8_t boot_mode;
95db1015e9SEduardo Habkost };
965b49a34cSDamien Hedde 
zynq_write_board_setup(ARMCPU * cpu,const struct arm_boot_info * info)97c3a9a689SPeter Crosthwaite static void zynq_write_board_setup(ARMCPU *cpu,
98c3a9a689SPeter Crosthwaite                                    const struct arm_boot_info *info)
99c3a9a689SPeter Crosthwaite {
100c3a9a689SPeter Crosthwaite     int n;
101c3a9a689SPeter Crosthwaite     uint32_t board_setup_blob[] = {
102c3a9a689SPeter Crosthwaite         0xe3a004f8, /* mov r0, #0xf8000000 */
103c3a9a689SPeter Crosthwaite         SLCR_WRITE(SLCR_UNLOCK_OFFSET, SLCR_XILINX_UNLOCK_KEY),
104c3a9a689SPeter Crosthwaite         SLCR_WRITE(SLCR_ARM_PLL_OFFSET, 0x00014008),
105c3a9a689SPeter Crosthwaite         SLCR_WRITE(SLCR_LOCK_OFFSET, SLCR_XILINX_LOCK_KEY),
106c3a9a689SPeter Crosthwaite         0xe12fff1e, /* bx lr */
107c3a9a689SPeter Crosthwaite     };
108c3a9a689SPeter Crosthwaite     for (n = 0; n < ARRAY_SIZE(board_setup_blob); n++) {
109c3a9a689SPeter Crosthwaite         board_setup_blob[n] = tswap32(board_setup_blob[n]);
110c3a9a689SPeter Crosthwaite     }
111c3a9a689SPeter Crosthwaite     rom_add_blob_fixed("board-setup", board_setup_blob,
112c3a9a689SPeter Crosthwaite                        sizeof(board_setup_blob), BOARD_SETUP_ADDR);
113c3a9a689SPeter Crosthwaite }
114c3a9a689SPeter Crosthwaite 
11553018216SPaolo Bonzini static struct arm_boot_info zynq_binfo = {};
11653018216SPaolo Bonzini 
gem_init(uint32_t base,qemu_irq irq)117e8c003c4SDavid Woodhouse static void gem_init(uint32_t base, qemu_irq irq)
11853018216SPaolo Bonzini {
11953018216SPaolo Bonzini     DeviceState *dev;
12053018216SPaolo Bonzini     SysBusDevice *s;
12153018216SPaolo Bonzini 
1223e80f690SMarkus Armbruster     dev = qdev_new(TYPE_CADENCE_GEM);
123e8c003c4SDavid Woodhouse     qemu_configure_nic_device(dev, true, NULL);
124c3080fbdSGuenter Roeck     object_property_set_int(OBJECT(dev), "phy-addr", 7, &error_abort);
12553018216SPaolo Bonzini     s = SYS_BUS_DEVICE(dev);
1263c6ef471SMarkus Armbruster     sysbus_realize_and_unref(s, &error_fatal);
12753018216SPaolo Bonzini     sysbus_mmio_map(s, 0, base);
12853018216SPaolo Bonzini     sysbus_connect_irq(s, 0, irq);
12953018216SPaolo Bonzini }
13053018216SPaolo Bonzini 
zynq_init_spi_flashes(uint32_t base_addr,qemu_irq irq,bool is_qspi,int unit0)13194d4bb4fSMarkus Armbruster static inline int zynq_init_spi_flashes(uint32_t base_addr, qemu_irq irq,
13294d4bb4fSMarkus Armbruster                                         bool is_qspi, int unit0)
13353018216SPaolo Bonzini {
13494d4bb4fSMarkus Armbruster     int unit = unit0;
13553018216SPaolo Bonzini     DeviceState *dev;
13653018216SPaolo Bonzini     SysBusDevice *busdev;
13753018216SPaolo Bonzini     SSIBus *spi;
13853018216SPaolo Bonzini     DeviceState *flash_dev;
13953018216SPaolo Bonzini     int i, j;
14053018216SPaolo Bonzini     int num_busses =  is_qspi ? NUM_QSPI_BUSSES : 1;
14153018216SPaolo Bonzini     int num_ss = is_qspi ? NUM_QSPI_FLASHES : NUM_SPI_FLASHES;
14253018216SPaolo Bonzini 
1433e80f690SMarkus Armbruster     dev = qdev_new(is_qspi ? "xlnx.ps7-qspi" : "xlnx.ps7-spi");
14453018216SPaolo Bonzini     qdev_prop_set_uint8(dev, "num-txrx-bytes", is_qspi ? 4 : 1);
14553018216SPaolo Bonzini     qdev_prop_set_uint8(dev, "num-ss-bits", num_ss);
14653018216SPaolo Bonzini     qdev_prop_set_uint8(dev, "num-busses", num_busses);
14753018216SPaolo Bonzini     busdev = SYS_BUS_DEVICE(dev);
1483c6ef471SMarkus Armbruster     sysbus_realize_and_unref(busdev, &error_fatal);
14953018216SPaolo Bonzini     sysbus_mmio_map(busdev, 0, base_addr);
15053018216SPaolo Bonzini     if (is_qspi) {
15153018216SPaolo Bonzini         sysbus_mmio_map(busdev, 1, 0xFC000000);
15253018216SPaolo Bonzini     }
15353018216SPaolo Bonzini     sysbus_connect_irq(busdev, 0, irq);
15453018216SPaolo Bonzini 
15553018216SPaolo Bonzini     for (i = 0; i < num_busses; ++i) {
15653018216SPaolo Bonzini         char bus_name[16];
15753018216SPaolo Bonzini         qemu_irq cs_line;
15853018216SPaolo Bonzini 
15953018216SPaolo Bonzini         snprintf(bus_name, 16, "spi%d", i);
16053018216SPaolo Bonzini         spi = (SSIBus *)qdev_get_child_bus(dev, bus_name);
16153018216SPaolo Bonzini 
16253018216SPaolo Bonzini         for (j = 0; j < num_ss; ++j) {
16394d4bb4fSMarkus Armbruster             DriveInfo *dinfo = drive_get(IF_MTD, 0, unit++);
16457d479c9SMarkus Armbruster             flash_dev = qdev_new("n25q128");
16573bce518SPaolo Bonzini             if (dinfo) {
166934df912SMarkus Armbruster                 qdev_prop_set_drive_err(flash_dev, "drive",
167934df912SMarkus Armbruster                                         blk_by_legacy_dinfo(dinfo),
168934df912SMarkus Armbruster                                         &error_fatal);
16973bce518SPaolo Bonzini             }
170a617e65fSCédric Le Goater             qdev_prop_set_uint8(flash_dev, "cs", j);
17157d479c9SMarkus Armbruster             qdev_realize_and_unref(flash_dev, BUS(spi), &error_fatal);
17253018216SPaolo Bonzini 
173de77914eSPeter Crosthwaite             cs_line = qdev_get_gpio_in_named(flash_dev, SSI_GPIO_CS, 0);
17453018216SPaolo Bonzini             sysbus_connect_irq(busdev, i * num_ss + j + 1, cs_line);
17553018216SPaolo Bonzini         }
17653018216SPaolo Bonzini     }
17753018216SPaolo Bonzini 
17894d4bb4fSMarkus Armbruster     return unit;
17953018216SPaolo Bonzini }
18053018216SPaolo Bonzini 
zynq_set_boot_mode(Object * obj,const char * str,Error ** errp)181*7df3747cSSai Pavan Boddu static void zynq_set_boot_mode(Object *obj, const char *str,
182*7df3747cSSai Pavan Boddu                                                Error **errp)
183*7df3747cSSai Pavan Boddu {
184*7df3747cSSai Pavan Boddu     ZynqMachineState *m = ZYNQ_MACHINE(obj);
185*7df3747cSSai Pavan Boddu     uint8_t mode = 0;
186*7df3747cSSai Pavan Boddu 
187*7df3747cSSai Pavan Boddu     if (!strncasecmp(str, "qspi", 4)) {
188*7df3747cSSai Pavan Boddu         mode = 1;
189*7df3747cSSai Pavan Boddu     } else if (!strncasecmp(str, "sd", 2)) {
190*7df3747cSSai Pavan Boddu         mode = 5;
191*7df3747cSSai Pavan Boddu     } else if (!strncasecmp(str, "nor", 3)) {
192*7df3747cSSai Pavan Boddu         mode = 2;
193*7df3747cSSai Pavan Boddu     } else if (!strncasecmp(str, "jtag", 4)) {
194*7df3747cSSai Pavan Boddu         mode = 0;
195*7df3747cSSai Pavan Boddu     } else {
196*7df3747cSSai Pavan Boddu         error_setg(errp, "%s boot mode not supported", str);
197*7df3747cSSai Pavan Boddu         return;
198*7df3747cSSai Pavan Boddu     }
199*7df3747cSSai Pavan Boddu     m->boot_mode = mode;
200*7df3747cSSai Pavan Boddu }
201*7df3747cSSai Pavan Boddu 
zynq_init(MachineState * machine)2023ef96221SMarcel Apfelbaum static void zynq_init(MachineState *machine)
20353018216SPaolo Bonzini {
2045b49a34cSDamien Hedde     ZynqMachineState *zynq_machine = ZYNQ_MACHINE(machine);
20553018216SPaolo Bonzini     MemoryRegion *address_space_mem = get_system_memory();
20653018216SPaolo Bonzini     MemoryRegion *ocm_ram = g_new(MemoryRegion, 1);
2075b49a34cSDamien Hedde     DeviceState *dev, *slcr;
20853018216SPaolo Bonzini     SysBusDevice *busdev;
20953018216SPaolo Bonzini     qemu_irq pic[64];
21053018216SPaolo Bonzini     int n;
211ddcf58e0SSebastian Huber     unsigned int smp_cpus = machine->smp.cpus;
21253018216SPaolo Bonzini 
213c9800965SIgor Mammedov     /* max 2GB ram */
214c9800965SIgor Mammedov     if (machine->ram_size > 2 * GiB) {
215c9800965SIgor Mammedov         error_report("RAM size more than 2 GiB is not supported");
216c9800965SIgor Mammedov         exit(EXIT_FAILURE);
217c9800965SIgor Mammedov     }
218c9800965SIgor Mammedov 
219ddcf58e0SSebastian Huber     for (n = 0; n < smp_cpus; n++) {
220ddcf58e0SSebastian Huber         Object *cpuobj = object_new(machine->cpu_type);
221d8bbdcf8SPeter Crosthwaite 
222ddcf58e0SSebastian Huber         object_property_set_int(cpuobj, "midr", ZYNQ_BOARD_MIDR,
223007b0657SMarkus Armbruster                                 &error_fatal);
224ddcf58e0SSebastian Huber         object_property_set_int(cpuobj, "reset-cbar", MPCORE_PERIPHBASE,
225007b0657SMarkus Armbruster                                 &error_fatal);
226ddcf58e0SSebastian Huber 
227ddcf58e0SSebastian Huber         qdev_realize(DEVICE(cpuobj), NULL, &error_fatal);
228ddcf58e0SSebastian Huber 
229ddcf58e0SSebastian Huber         zynq_machine->cpu[n] = ARM_CPU(cpuobj);
230ddcf58e0SSebastian Huber     }
23153018216SPaolo Bonzini 
23253018216SPaolo Bonzini     /* DDR remapped to address zero.  */
2338182d3d1SIgor Mammedov     memory_region_add_subregion(address_space_mem, 0, machine->ram);
23453018216SPaolo Bonzini 
23553018216SPaolo Bonzini     /* 256K of on-chip memory */
23677a7cc61SPhilippe Mathieu-Daudé     memory_region_init_ram(ocm_ram, NULL, "zynq.ocm_ram", 256 * KiB,
237f8ed85acSMarkus Armbruster                            &error_fatal);
23853018216SPaolo Bonzini     memory_region_add_subregion(address_space_mem, 0xFFFC0000, ocm_ram);
23953018216SPaolo Bonzini 
24053018216SPaolo Bonzini     DriveInfo *dinfo = drive_get(IF_PFLASH, 0, 0);
24153018216SPaolo Bonzini 
24253018216SPaolo Bonzini     /* AMD */
243940d5b13SMarkus Armbruster     pflash_cfi02_register(0xe2000000, "zynq.pflash", FLASH_SIZE,
2444be74634SMarkus Armbruster                           dinfo ? blk_by_legacy_dinfo(dinfo) : NULL,
245ce14710fSMarkus Armbruster                           FLASH_SECTOR_SIZE, 1,
24653018216SPaolo Bonzini                           1, 0x0066, 0x0022, 0x0000, 0x0000, 0x0555, 0x2aa,
24753018216SPaolo Bonzini                           0);
24853018216SPaolo Bonzini 
2495b49a34cSDamien Hedde     /* Create the main clock source, and feed slcr with it */
2505b49a34cSDamien Hedde     zynq_machine->ps_clk = CLOCK(object_new(TYPE_CLOCK));
2515b49a34cSDamien Hedde     object_property_add_child(OBJECT(zynq_machine), "ps_clk",
252d2623129SMarkus Armbruster                               OBJECT(zynq_machine->ps_clk));
2535b49a34cSDamien Hedde     object_unref(OBJECT(zynq_machine->ps_clk));
2545b49a34cSDamien Hedde     clock_set_hz(zynq_machine->ps_clk, PS_CLK_FREQUENCY);
2553ab92878SPhilippe Mathieu-Daudé 
2563ab92878SPhilippe Mathieu-Daudé     /* Create slcr, keep a pointer to connect clocks */
257e178113fSMarkus Armbruster     slcr = qdev_new("xilinx-zynq_slcr");
2585b49a34cSDamien Hedde     qdev_connect_clock_in(slcr, "ps_clk", zynq_machine->ps_clk);
259*7df3747cSSai Pavan Boddu     qdev_prop_set_uint8(slcr, "boot-mode", zynq_machine->boot_mode);
2603ab92878SPhilippe Mathieu-Daudé     sysbus_realize_and_unref(SYS_BUS_DEVICE(slcr), &error_fatal);
2613ab92878SPhilippe Mathieu-Daudé     sysbus_mmio_map(SYS_BUS_DEVICE(slcr), 0, 0xF8000000);
26253018216SPaolo Bonzini 
2633e80f690SMarkus Armbruster     dev = qdev_new(TYPE_A9MPCORE_PRIV);
264ddcf58e0SSebastian Huber     qdev_prop_set_uint32(dev, "num-cpu", smp_cpus);
26553018216SPaolo Bonzini     busdev = SYS_BUS_DEVICE(dev);
2663c6ef471SMarkus Armbruster     sysbus_realize_and_unref(busdev, &error_fatal);
267c2577128SPeter Crosthwaite     sysbus_mmio_map(busdev, 0, MPCORE_PERIPHBASE);
268ddcf58e0SSebastian Huber     zynq_binfo.gic_cpu_if_addr = MPCORE_PERIPHBASE + 0x100;
269f2718773SSebastian Huber     sysbus_create_varargs("l2x0", MPCORE_PERIPHBASE + 0x2000, NULL);
270ddcf58e0SSebastian Huber     for (n = 0; n < smp_cpus; n++) {
2719b113a09SSebastian Huber         /* See "hw/intc/arm_gic.h" for the IRQ line association */
272ddcf58e0SSebastian Huber         DeviceState *cpudev = DEVICE(zynq_machine->cpu[n]);
2739b113a09SSebastian Huber         sysbus_connect_irq(busdev, n,
274ddcf58e0SSebastian Huber                            qdev_get_gpio_in(cpudev, ARM_CPU_IRQ));
2759b113a09SSebastian Huber         sysbus_connect_irq(busdev, smp_cpus + n,
276ddcf58e0SSebastian Huber                            qdev_get_gpio_in(cpudev, ARM_CPU_FIQ));
277ddcf58e0SSebastian Huber     }
27853018216SPaolo Bonzini 
27953018216SPaolo Bonzini     for (n = 0; n < 64; n++) {
28053018216SPaolo Bonzini         pic[n] = qdev_get_gpio_in(dev, n);
28153018216SPaolo Bonzini     }
28253018216SPaolo Bonzini 
28394d4bb4fSMarkus Armbruster     n = zynq_init_spi_flashes(0xE0006000, pic[58 - IRQ_OFFSET], false, 0);
28494d4bb4fSMarkus Armbruster     n = zynq_init_spi_flashes(0xE0007000, pic[81 - IRQ_OFFSET], false, n);
28594d4bb4fSMarkus Armbruster     n = zynq_init_spi_flashes(0xE000D000, pic[51 - IRQ_OFFSET], true, n);
28653018216SPaolo Bonzini 
287616ec12dSGuenter Roeck     sysbus_create_simple(TYPE_CHIPIDEA, 0xE0002000, pic[53 - IRQ_OFFSET]);
288616ec12dSGuenter Roeck     sysbus_create_simple(TYPE_CHIPIDEA, 0xE0003000, pic[76 - IRQ_OFFSET]);
28953018216SPaolo Bonzini 
29031a171ccSPhilippe Mathieu-Daudé     dev = qdev_new(TYPE_CADENCE_UART);
29131a171ccSPhilippe Mathieu-Daudé     busdev = SYS_BUS_DEVICE(dev);
29231a171ccSPhilippe Mathieu-Daudé     qdev_prop_set_chr(dev, "chardev", serial_hd(0));
2933ab92878SPhilippe Mathieu-Daudé     qdev_connect_clock_in(dev, "refclk",
2943ab92878SPhilippe Mathieu-Daudé                           qdev_get_clock_out(slcr, "uart0_ref_clk"));
29531a171ccSPhilippe Mathieu-Daudé     sysbus_realize_and_unref(busdev, &error_fatal);
29631a171ccSPhilippe Mathieu-Daudé     sysbus_mmio_map(busdev, 0, 0xE0000000);
29731a171ccSPhilippe Mathieu-Daudé     sysbus_connect_irq(busdev, 0, pic[59 - IRQ_OFFSET]);
29831a171ccSPhilippe Mathieu-Daudé     dev = qdev_new(TYPE_CADENCE_UART);
29931a171ccSPhilippe Mathieu-Daudé     busdev = SYS_BUS_DEVICE(dev);
30031a171ccSPhilippe Mathieu-Daudé     qdev_prop_set_chr(dev, "chardev", serial_hd(1));
3013ab92878SPhilippe Mathieu-Daudé     qdev_connect_clock_in(dev, "refclk",
3023ab92878SPhilippe Mathieu-Daudé                           qdev_get_clock_out(slcr, "uart1_ref_clk"));
30331a171ccSPhilippe Mathieu-Daudé     sysbus_realize_and_unref(busdev, &error_fatal);
30431a171ccSPhilippe Mathieu-Daudé     sysbus_mmio_map(busdev, 0, 0xE0001000);
30531a171ccSPhilippe Mathieu-Daudé     sysbus_connect_irq(busdev, 0, pic[82 - IRQ_OFFSET]);
30653018216SPaolo Bonzini 
30753018216SPaolo Bonzini     sysbus_create_varargs("cadence_ttc", 0xF8001000,
30853018216SPaolo Bonzini             pic[42-IRQ_OFFSET], pic[43-IRQ_OFFSET], pic[44-IRQ_OFFSET], NULL);
30953018216SPaolo Bonzini     sysbus_create_varargs("cadence_ttc", 0xF8002000,
31053018216SPaolo Bonzini             pic[69-IRQ_OFFSET], pic[70-IRQ_OFFSET], pic[71-IRQ_OFFSET], NULL);
31153018216SPaolo Bonzini 
312e8c003c4SDavid Woodhouse     gem_init(0xE000B000, pic[54 - IRQ_OFFSET]);
313e8c003c4SDavid Woodhouse     gem_init(0xE000C000, pic[77 - IRQ_OFFSET]);
31453018216SPaolo Bonzini 
31527a49d3bSPhilippe Mathieu-Daudé     for (n = 0; n < 2; n++) {
31627a49d3bSPhilippe Mathieu-Daudé         int hci_irq = n ? 79 : 56;
31727a49d3bSPhilippe Mathieu-Daudé         hwaddr hci_addr = n ? 0xE0101000 : 0xE0100000;
31827a49d3bSPhilippe Mathieu-Daudé         DriveInfo *di;
31927a49d3bSPhilippe Mathieu-Daudé         BlockBackend *blk;
32027a49d3bSPhilippe Mathieu-Daudé         DeviceState *carddev;
32127a49d3bSPhilippe Mathieu-Daudé 
32227a49d3bSPhilippe Mathieu-Daudé         /* Compatible with:
32327a49d3bSPhilippe Mathieu-Daudé          * - SD Host Controller Specification Version 2.0 Part A2
32427a49d3bSPhilippe Mathieu-Daudé          * - SDIO Specification Version 2.0
32527a49d3bSPhilippe Mathieu-Daudé          * - MMC Specification Version 3.31
32627a49d3bSPhilippe Mathieu-Daudé          */
3273e80f690SMarkus Armbruster         dev = qdev_new(TYPE_SYSBUS_SDHCI);
32827a49d3bSPhilippe Mathieu-Daudé         qdev_prop_set_uint8(dev, "sd-spec-version", 2);
32927a49d3bSPhilippe Mathieu-Daudé         qdev_prop_set_uint64(dev, "capareg", ZYNQ_SDHCI_CAPABILITIES);
3303c6ef471SMarkus Armbruster         sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
33127a49d3bSPhilippe Mathieu-Daudé         sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, hci_addr);
33227a49d3bSPhilippe Mathieu-Daudé         sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, pic[hci_irq - IRQ_OFFSET]);
33353018216SPaolo Bonzini 
33494d4bb4fSMarkus Armbruster         di = drive_get(IF_SD, 0, n);
335eb4f566bSPeter Maydell         blk = di ? blk_by_legacy_dinfo(di) : NULL;
3363e80f690SMarkus Armbruster         carddev = qdev_new(TYPE_SD_CARD);
337934df912SMarkus Armbruster         qdev_prop_set_drive_err(carddev, "drive", blk, &error_fatal);
3383e80f690SMarkus Armbruster         qdev_realize_and_unref(carddev, qdev_get_child_bus(dev, "sd-bus"),
33927a49d3bSPhilippe Mathieu-Daudé                                &error_fatal);
34027a49d3bSPhilippe Mathieu-Daudé     }
341eb4f566bSPeter Maydell 
3423e80f690SMarkus Armbruster     dev = qdev_new(TYPE_ZYNQ_XADC);
3433c6ef471SMarkus Armbruster     sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
34474fcbd22SGuenter Roeck     sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, 0xF8007100);
34574fcbd22SGuenter Roeck     sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, pic[39-IRQ_OFFSET]);
34674fcbd22SGuenter Roeck 
3473e80f690SMarkus Armbruster     dev = qdev_new("pl330");
34877844cc5SWen, Jianxian     object_property_set_link(OBJECT(dev), "memory",
34977844cc5SWen, Jianxian                              OBJECT(address_space_mem),
35077844cc5SWen, Jianxian                              &error_fatal);
3517451afb6SPeter Crosthwaite     qdev_prop_set_uint8(dev, "num_chnls",  8);
3527451afb6SPeter Crosthwaite     qdev_prop_set_uint8(dev, "num_periph_req",  4);
3537451afb6SPeter Crosthwaite     qdev_prop_set_uint8(dev, "num_events",  16);
3547451afb6SPeter Crosthwaite 
3557451afb6SPeter Crosthwaite     qdev_prop_set_uint8(dev, "data_width",  64);
3567451afb6SPeter Crosthwaite     qdev_prop_set_uint8(dev, "wr_cap",  8);
3577451afb6SPeter Crosthwaite     qdev_prop_set_uint8(dev, "wr_q_dep",  16);
3587451afb6SPeter Crosthwaite     qdev_prop_set_uint8(dev, "rd_cap",  8);
3597451afb6SPeter Crosthwaite     qdev_prop_set_uint8(dev, "rd_q_dep",  16);
3607451afb6SPeter Crosthwaite     qdev_prop_set_uint16(dev, "data_buffer_dep",  256);
3617451afb6SPeter Crosthwaite 
3627451afb6SPeter Crosthwaite     busdev = SYS_BUS_DEVICE(dev);
3633c6ef471SMarkus Armbruster     sysbus_realize_and_unref(busdev, &error_fatal);
3647451afb6SPeter Crosthwaite     sysbus_mmio_map(busdev, 0, 0xF8003000);
3657451afb6SPeter Crosthwaite     sysbus_connect_irq(busdev, 0, pic[45-IRQ_OFFSET]); /* abort irq line */
3665e9fcbd7SPhilippe Mathieu-Daudé     for (n = 0; n < ARRAY_SIZE(dma_irqs); ++n) { /* event irqs */
3677451afb6SPeter Crosthwaite         sysbus_connect_irq(busdev, n + 1, pic[dma_irqs[n] - IRQ_OFFSET]);
3687451afb6SPeter Crosthwaite     }
3697451afb6SPeter Crosthwaite 
3703e80f690SMarkus Armbruster     dev = qdev_new("xlnx.ps7-dev-cfg");
371f4b99537SPeter Crosthwaite     busdev = SYS_BUS_DEVICE(dev);
3723c6ef471SMarkus Armbruster     sysbus_realize_and_unref(busdev, &error_fatal);
373f4b99537SPeter Crosthwaite     sysbus_connect_irq(busdev, 0, pic[40 - IRQ_OFFSET]);
374f4b99537SPeter Crosthwaite     sysbus_mmio_map(busdev, 0, 0xF8007000);
375f4b99537SPeter Crosthwaite 
376c9800965SIgor Mammedov     zynq_binfo.ram_size = machine->ram_size;
37753018216SPaolo Bonzini     zynq_binfo.board_id = 0xd32;
37853018216SPaolo Bonzini     zynq_binfo.loader_start = 0;
379c3a9a689SPeter Crosthwaite     zynq_binfo.board_setup_addr = BOARD_SETUP_ADDR;
380c3a9a689SPeter Crosthwaite     zynq_binfo.write_board_setup = zynq_write_board_setup;
381c3a9a689SPeter Crosthwaite 
382ddcf58e0SSebastian Huber     arm_load_kernel(zynq_machine->cpu[0], machine, &zynq_binfo);
38353018216SPaolo Bonzini }
38453018216SPaolo Bonzini 
zynq_machine_class_init(ObjectClass * oc,void * data)3855b49a34cSDamien Hedde static void zynq_machine_class_init(ObjectClass *oc, void *data)
38653018216SPaolo Bonzini {
38712af201aSPhilippe Mathieu-Daudé     static const char * const valid_cpu_types[] = {
38812af201aSPhilippe Mathieu-Daudé         ARM_CPU_TYPE_NAME("cortex-a9"),
38912af201aSPhilippe Mathieu-Daudé         NULL
39012af201aSPhilippe Mathieu-Daudé     };
3915b49a34cSDamien Hedde     MachineClass *mc = MACHINE_CLASS(oc);
392*7df3747cSSai Pavan Boddu     ObjectProperty *prop;
393e264d29dSEduardo Habkost     mc->desc = "Xilinx Zynq Platform Baseboard for Cortex-A9";
394e264d29dSEduardo Habkost     mc->init = zynq_init;
395ddcf58e0SSebastian Huber     mc->max_cpus = ZYNQ_MAX_CPUS;
396e264d29dSEduardo Habkost     mc->no_sdcard = 1;
3974672cbd7SPeter Maydell     mc->ignore_memory_transaction_failures = true;
39812af201aSPhilippe Mathieu-Daudé     mc->valid_cpu_types = valid_cpu_types;
3998182d3d1SIgor Mammedov     mc->default_ram_id = "zynq.ext_ram";
400*7df3747cSSai Pavan Boddu     prop = object_class_property_add_str(oc, "boot-mode", NULL,
401*7df3747cSSai Pavan Boddu                                          zynq_set_boot_mode);
402*7df3747cSSai Pavan Boddu     object_class_property_set_description(oc, "boot-mode",
403*7df3747cSSai Pavan Boddu                                           "Supported boot modes:"
404*7df3747cSSai Pavan Boddu                                           " jtag qspi sd nor");
405*7df3747cSSai Pavan Boddu     object_property_set_default_str(prop, "qspi");
40653018216SPaolo Bonzini }
40753018216SPaolo Bonzini 
4085b49a34cSDamien Hedde static const TypeInfo zynq_machine_type = {
4095b49a34cSDamien Hedde     .name = TYPE_ZYNQ_MACHINE,
4105b49a34cSDamien Hedde     .parent = TYPE_MACHINE,
4115b49a34cSDamien Hedde     .class_init = zynq_machine_class_init,
4125b49a34cSDamien Hedde     .instance_size = sizeof(ZynqMachineState),
4135b49a34cSDamien Hedde };
4145b49a34cSDamien Hedde 
zynq_machine_register_types(void)4155b49a34cSDamien Hedde static void zynq_machine_register_types(void)
4165b49a34cSDamien Hedde {
4175b49a34cSDamien Hedde     type_register_static(&zynq_machine_type);
4185b49a34cSDamien Hedde }
4195b49a34cSDamien Hedde 
4205b49a34cSDamien Hedde type_init(zynq_machine_register_types)
421