xref: /qemu/hw/net/imx_fec.c (revision ca4af17c)
1fcbd8018SJean-Christophe Dubois /*
2fcbd8018SJean-Christophe Dubois  * i.MX Fast Ethernet Controller emulation.
3fcbd8018SJean-Christophe Dubois  *
4fcbd8018SJean-Christophe Dubois  * Copyright (c) 2013 Jean-Christophe Dubois. <jcd@tribudubois.net>
5fcbd8018SJean-Christophe Dubois  *
6fcbd8018SJean-Christophe Dubois  * Based on Coldfire Fast Ethernet Controller emulation.
7fcbd8018SJean-Christophe Dubois  *
8fcbd8018SJean-Christophe Dubois  * Copyright (c) 2007 CodeSourcery.
9fcbd8018SJean-Christophe Dubois  *
10fcbd8018SJean-Christophe Dubois  *  This program is free software; you can redistribute it and/or modify it
11fcbd8018SJean-Christophe Dubois  *  under the terms of the GNU General Public License as published by the
12fcbd8018SJean-Christophe Dubois  *  Free Software Foundation; either version 2 of the License, or
13fcbd8018SJean-Christophe Dubois  *  (at your option) any later version.
14fcbd8018SJean-Christophe Dubois  *
15fcbd8018SJean-Christophe Dubois  *  This program is distributed in the hope that it will be useful, but WITHOUT
16fcbd8018SJean-Christophe Dubois  *  ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
17fcbd8018SJean-Christophe Dubois  *  FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
18fcbd8018SJean-Christophe Dubois  *  for more details.
19fcbd8018SJean-Christophe Dubois  *
20fcbd8018SJean-Christophe Dubois  *  You should have received a copy of the GNU General Public License along
21fcbd8018SJean-Christophe Dubois  *  with this program; if not, see <http://www.gnu.org/licenses/>.
22fcbd8018SJean-Christophe Dubois  */
23fcbd8018SJean-Christophe Dubois 
248ef94f0bSPeter Maydell #include "qemu/osdep.h"
2564552b6bSMarkus Armbruster #include "hw/irq.h"
26fcbd8018SJean-Christophe Dubois #include "hw/net/imx_fec.h"
27a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h"
28d6454270SMarkus Armbruster #include "migration/vmstate.h"
29fcbd8018SJean-Christophe Dubois #include "sysemu/dma.h"
3003dd024fSPaolo Bonzini #include "qemu/log.h"
310b8fa32fSMarkus Armbruster #include "qemu/module.h"
32a699b410SJean-Christophe Dubois #include "net/checksum.h"
33a699b410SJean-Christophe Dubois #include "net/eth.h"
348095508aSJean-Christophe Dubois #include "trace.h"
35fcbd8018SJean-Christophe Dubois 
36fcbd8018SJean-Christophe Dubois /* For crc32 */
37fcbd8018SJean-Christophe Dubois #include <zlib.h>
38fcbd8018SJean-Christophe Dubois 
3981f17e0dSPrasad J Pandit #define IMX_MAX_DESC    1024
4081f17e0dSPrasad J Pandit 
imx_default_reg_name(IMXFECState * s,uint32_t index)41a699b410SJean-Christophe Dubois static const char *imx_default_reg_name(IMXFECState *s, uint32_t index)
42db0de352SJean-Christophe Dubois {
43db0de352SJean-Christophe Dubois     static char tmp[20];
44ca4af17cSPhilippe Mathieu-Daudé     snprintf(tmp, sizeof(tmp), "index %d", index);
45a699b410SJean-Christophe Dubois     return tmp;
46a699b410SJean-Christophe Dubois }
47db0de352SJean-Christophe Dubois 
imx_fec_reg_name(IMXFECState * s,uint32_t index)48a699b410SJean-Christophe Dubois static const char *imx_fec_reg_name(IMXFECState *s, uint32_t index)
49a699b410SJean-Christophe Dubois {
50a699b410SJean-Christophe Dubois     switch (index) {
51a699b410SJean-Christophe Dubois     case ENET_FRBR:
52a699b410SJean-Christophe Dubois         return "FRBR";
53a699b410SJean-Christophe Dubois     case ENET_FRSR:
54a699b410SJean-Christophe Dubois         return "FRSR";
55a699b410SJean-Christophe Dubois     case ENET_MIIGSK_CFGR:
56a699b410SJean-Christophe Dubois         return "MIIGSK_CFGR";
57a699b410SJean-Christophe Dubois     case ENET_MIIGSK_ENR:
58a699b410SJean-Christophe Dubois         return "MIIGSK_ENR";
59a699b410SJean-Christophe Dubois     default:
60a699b410SJean-Christophe Dubois         return imx_default_reg_name(s, index);
61a699b410SJean-Christophe Dubois     }
62a699b410SJean-Christophe Dubois }
63a699b410SJean-Christophe Dubois 
imx_enet_reg_name(IMXFECState * s,uint32_t index)64a699b410SJean-Christophe Dubois static const char *imx_enet_reg_name(IMXFECState *s, uint32_t index)
65a699b410SJean-Christophe Dubois {
66a699b410SJean-Christophe Dubois     switch (index) {
67a699b410SJean-Christophe Dubois     case ENET_RSFL:
68a699b410SJean-Christophe Dubois         return "RSFL";
69a699b410SJean-Christophe Dubois     case ENET_RSEM:
70a699b410SJean-Christophe Dubois         return "RSEM";
71a699b410SJean-Christophe Dubois     case ENET_RAEM:
72a699b410SJean-Christophe Dubois         return "RAEM";
73a699b410SJean-Christophe Dubois     case ENET_RAFL:
74a699b410SJean-Christophe Dubois         return "RAFL";
75a699b410SJean-Christophe Dubois     case ENET_TSEM:
76a699b410SJean-Christophe Dubois         return "TSEM";
77a699b410SJean-Christophe Dubois     case ENET_TAEM:
78a699b410SJean-Christophe Dubois         return "TAEM";
79a699b410SJean-Christophe Dubois     case ENET_TAFL:
80a699b410SJean-Christophe Dubois         return "TAFL";
81a699b410SJean-Christophe Dubois     case ENET_TIPG:
82a699b410SJean-Christophe Dubois         return "TIPG";
83a699b410SJean-Christophe Dubois     case ENET_FTRL:
84a699b410SJean-Christophe Dubois         return "FTRL";
85a699b410SJean-Christophe Dubois     case ENET_TACC:
86a699b410SJean-Christophe Dubois         return "TACC";
87a699b410SJean-Christophe Dubois     case ENET_RACC:
88a699b410SJean-Christophe Dubois         return "RACC";
89a699b410SJean-Christophe Dubois     case ENET_ATCR:
90a699b410SJean-Christophe Dubois         return "ATCR";
91a699b410SJean-Christophe Dubois     case ENET_ATVR:
92a699b410SJean-Christophe Dubois         return "ATVR";
93a699b410SJean-Christophe Dubois     case ENET_ATOFF:
94a699b410SJean-Christophe Dubois         return "ATOFF";
95a699b410SJean-Christophe Dubois     case ENET_ATPER:
96a699b410SJean-Christophe Dubois         return "ATPER";
97a699b410SJean-Christophe Dubois     case ENET_ATCOR:
98a699b410SJean-Christophe Dubois         return "ATCOR";
99a699b410SJean-Christophe Dubois     case ENET_ATINC:
100a699b410SJean-Christophe Dubois         return "ATINC";
101a699b410SJean-Christophe Dubois     case ENET_ATSTMP:
102a699b410SJean-Christophe Dubois         return "ATSTMP";
103a699b410SJean-Christophe Dubois     case ENET_TGSR:
104a699b410SJean-Christophe Dubois         return "TGSR";
105a699b410SJean-Christophe Dubois     case ENET_TCSR0:
106a699b410SJean-Christophe Dubois         return "TCSR0";
107a699b410SJean-Christophe Dubois     case ENET_TCCR0:
108a699b410SJean-Christophe Dubois         return "TCCR0";
109a699b410SJean-Christophe Dubois     case ENET_TCSR1:
110a699b410SJean-Christophe Dubois         return "TCSR1";
111a699b410SJean-Christophe Dubois     case ENET_TCCR1:
112a699b410SJean-Christophe Dubois         return "TCCR1";
113a699b410SJean-Christophe Dubois     case ENET_TCSR2:
114a699b410SJean-Christophe Dubois         return "TCSR2";
115a699b410SJean-Christophe Dubois     case ENET_TCCR2:
116a699b410SJean-Christophe Dubois         return "TCCR2";
117a699b410SJean-Christophe Dubois     case ENET_TCSR3:
118a699b410SJean-Christophe Dubois         return "TCSR3";
119a699b410SJean-Christophe Dubois     case ENET_TCCR3:
120a699b410SJean-Christophe Dubois         return "TCCR3";
121a699b410SJean-Christophe Dubois     default:
122a699b410SJean-Christophe Dubois         return imx_default_reg_name(s, index);
123a699b410SJean-Christophe Dubois     }
124a699b410SJean-Christophe Dubois }
125a699b410SJean-Christophe Dubois 
imx_eth_reg_name(IMXFECState * s,uint32_t index)126a699b410SJean-Christophe Dubois static const char *imx_eth_reg_name(IMXFECState *s, uint32_t index)
127a699b410SJean-Christophe Dubois {
128db0de352SJean-Christophe Dubois     switch (index) {
129db0de352SJean-Christophe Dubois     case ENET_EIR:
130db0de352SJean-Christophe Dubois         return "EIR";
131db0de352SJean-Christophe Dubois     case ENET_EIMR:
132db0de352SJean-Christophe Dubois         return "EIMR";
133db0de352SJean-Christophe Dubois     case ENET_RDAR:
134db0de352SJean-Christophe Dubois         return "RDAR";
135db0de352SJean-Christophe Dubois     case ENET_TDAR:
136db0de352SJean-Christophe Dubois         return "TDAR";
137db0de352SJean-Christophe Dubois     case ENET_ECR:
138db0de352SJean-Christophe Dubois         return "ECR";
139db0de352SJean-Christophe Dubois     case ENET_MMFR:
140db0de352SJean-Christophe Dubois         return "MMFR";
141db0de352SJean-Christophe Dubois     case ENET_MSCR:
142db0de352SJean-Christophe Dubois         return "MSCR";
143db0de352SJean-Christophe Dubois     case ENET_MIBC:
144db0de352SJean-Christophe Dubois         return "MIBC";
145db0de352SJean-Christophe Dubois     case ENET_RCR:
146db0de352SJean-Christophe Dubois         return "RCR";
147db0de352SJean-Christophe Dubois     case ENET_TCR:
148db0de352SJean-Christophe Dubois         return "TCR";
149db0de352SJean-Christophe Dubois     case ENET_PALR:
150db0de352SJean-Christophe Dubois         return "PALR";
151db0de352SJean-Christophe Dubois     case ENET_PAUR:
152db0de352SJean-Christophe Dubois         return "PAUR";
153db0de352SJean-Christophe Dubois     case ENET_OPD:
154db0de352SJean-Christophe Dubois         return "OPD";
155db0de352SJean-Christophe Dubois     case ENET_IAUR:
156db0de352SJean-Christophe Dubois         return "IAUR";
157db0de352SJean-Christophe Dubois     case ENET_IALR:
158db0de352SJean-Christophe Dubois         return "IALR";
159db0de352SJean-Christophe Dubois     case ENET_GAUR:
160db0de352SJean-Christophe Dubois         return "GAUR";
161db0de352SJean-Christophe Dubois     case ENET_GALR:
162db0de352SJean-Christophe Dubois         return "GALR";
163db0de352SJean-Christophe Dubois     case ENET_TFWR:
164db0de352SJean-Christophe Dubois         return "TFWR";
165db0de352SJean-Christophe Dubois     case ENET_RDSR:
166db0de352SJean-Christophe Dubois         return "RDSR";
167db0de352SJean-Christophe Dubois     case ENET_TDSR:
168db0de352SJean-Christophe Dubois         return "TDSR";
169db0de352SJean-Christophe Dubois     case ENET_MRBR:
170db0de352SJean-Christophe Dubois         return "MRBR";
171db0de352SJean-Christophe Dubois     default:
172a699b410SJean-Christophe Dubois         if (s->is_fec) {
173a699b410SJean-Christophe Dubois             return imx_fec_reg_name(s, index);
174a699b410SJean-Christophe Dubois         } else {
175a699b410SJean-Christophe Dubois             return imx_enet_reg_name(s, index);
176a699b410SJean-Christophe Dubois         }
177db0de352SJean-Christophe Dubois     }
178db0de352SJean-Christophe Dubois }
179db0de352SJean-Christophe Dubois 
180f93f961cSAndrey Smirnov /*
181f93f961cSAndrey Smirnov  * Versions of this device with more than one TX descriptor save the
182f93f961cSAndrey Smirnov  * 2nd and 3rd descriptors in a subsection, to maintain migration
183f93f961cSAndrey Smirnov  * compatibility with previous versions of the device that only
184f93f961cSAndrey Smirnov  * supported a single descriptor.
185f93f961cSAndrey Smirnov  */
imx_eth_is_multi_tx_ring(void * opaque)186f93f961cSAndrey Smirnov static bool imx_eth_is_multi_tx_ring(void *opaque)
187f93f961cSAndrey Smirnov {
188f93f961cSAndrey Smirnov     IMXFECState *s = IMX_FEC(opaque);
189f93f961cSAndrey Smirnov 
190f93f961cSAndrey Smirnov     return s->tx_ring_num > 1;
191f93f961cSAndrey Smirnov }
192f93f961cSAndrey Smirnov 
193f93f961cSAndrey Smirnov static const VMStateDescription vmstate_imx_eth_txdescs = {
194f93f961cSAndrey Smirnov     .name = "imx.fec/txdescs",
195f93f961cSAndrey Smirnov     .version_id = 1,
196f93f961cSAndrey Smirnov     .minimum_version_id = 1,
197f93f961cSAndrey Smirnov     .needed = imx_eth_is_multi_tx_ring,
1981de81b42SRichard Henderson     .fields = (const VMStateField[]) {
199f93f961cSAndrey Smirnov          VMSTATE_UINT32(tx_descriptor[1], IMXFECState),
200f93f961cSAndrey Smirnov          VMSTATE_UINT32(tx_descriptor[2], IMXFECState),
201f93f961cSAndrey Smirnov          VMSTATE_END_OF_LIST()
202f93f961cSAndrey Smirnov     }
203f93f961cSAndrey Smirnov };
204f93f961cSAndrey Smirnov 
205a699b410SJean-Christophe Dubois static const VMStateDescription vmstate_imx_eth = {
206fcbd8018SJean-Christophe Dubois     .name = TYPE_IMX_FEC,
207db0de352SJean-Christophe Dubois     .version_id = 2,
208db0de352SJean-Christophe Dubois     .minimum_version_id = 2,
2091de81b42SRichard Henderson     .fields = (const VMStateField[]) {
210db0de352SJean-Christophe Dubois         VMSTATE_UINT32_ARRAY(regs, IMXFECState, ENET_MAX),
211fcbd8018SJean-Christophe Dubois         VMSTATE_UINT32(rx_descriptor, IMXFECState),
212f93f961cSAndrey Smirnov         VMSTATE_UINT32(tx_descriptor[0], IMXFECState),
213fcbd8018SJean-Christophe Dubois         VMSTATE_UINT32(phy_status, IMXFECState),
214fcbd8018SJean-Christophe Dubois         VMSTATE_UINT32(phy_control, IMXFECState),
215fcbd8018SJean-Christophe Dubois         VMSTATE_UINT32(phy_advertise, IMXFECState),
216fcbd8018SJean-Christophe Dubois         VMSTATE_UINT32(phy_int, IMXFECState),
217fcbd8018SJean-Christophe Dubois         VMSTATE_UINT32(phy_int_mask, IMXFECState),
218fcbd8018SJean-Christophe Dubois         VMSTATE_END_OF_LIST()
219f93f961cSAndrey Smirnov     },
2201de81b42SRichard Henderson     .subsections = (const VMStateDescription * const []) {
221f93f961cSAndrey Smirnov         &vmstate_imx_eth_txdescs,
222f93f961cSAndrey Smirnov         NULL
223f93f961cSAndrey Smirnov     },
224fcbd8018SJean-Christophe Dubois };
225fcbd8018SJean-Christophe Dubois 
226fcbd8018SJean-Christophe Dubois #define PHY_INT_ENERGYON            (1 << 7)
227fcbd8018SJean-Christophe Dubois #define PHY_INT_AUTONEG_COMPLETE    (1 << 6)
228fcbd8018SJean-Christophe Dubois #define PHY_INT_FAULT               (1 << 5)
229fcbd8018SJean-Christophe Dubois #define PHY_INT_DOWN                (1 << 4)
230fcbd8018SJean-Christophe Dubois #define PHY_INT_AUTONEG_LP          (1 << 3)
231fcbd8018SJean-Christophe Dubois #define PHY_INT_PARFAULT            (1 << 2)
232fcbd8018SJean-Christophe Dubois #define PHY_INT_AUTONEG_PAGE        (1 << 1)
233fcbd8018SJean-Christophe Dubois 
234a699b410SJean-Christophe Dubois static void imx_eth_update(IMXFECState *s);
235fcbd8018SJean-Christophe Dubois 
236fcbd8018SJean-Christophe Dubois /*
237fcbd8018SJean-Christophe Dubois  * The MII phy could raise a GPIO to the processor which in turn
238fcbd8018SJean-Christophe Dubois  * could be handled as an interrpt by the OS.
239fcbd8018SJean-Christophe Dubois  * For now we don't handle any GPIO/interrupt line, so the OS will
240fcbd8018SJean-Christophe Dubois  * have to poll for the PHY status.
241fcbd8018SJean-Christophe Dubois  */
imx_phy_update_irq(IMXFECState * s)2428095508aSJean-Christophe Dubois static void imx_phy_update_irq(IMXFECState *s)
243fcbd8018SJean-Christophe Dubois {
244a699b410SJean-Christophe Dubois     imx_eth_update(s);
245fcbd8018SJean-Christophe Dubois }
246fcbd8018SJean-Christophe Dubois 
imx_phy_update_link(IMXFECState * s)2478095508aSJean-Christophe Dubois static void imx_phy_update_link(IMXFECState *s)
248fcbd8018SJean-Christophe Dubois {
249fcbd8018SJean-Christophe Dubois     /* Autonegotiation status mirrors link status.  */
250fcbd8018SJean-Christophe Dubois     if (qemu_get_queue(s->nic)->link_down) {
2518095508aSJean-Christophe Dubois         trace_imx_phy_update_link("down");
252fcbd8018SJean-Christophe Dubois         s->phy_status &= ~0x0024;
253fcbd8018SJean-Christophe Dubois         s->phy_int |= PHY_INT_DOWN;
254fcbd8018SJean-Christophe Dubois     } else {
2558095508aSJean-Christophe Dubois         trace_imx_phy_update_link("up");
256fcbd8018SJean-Christophe Dubois         s->phy_status |= 0x0024;
257fcbd8018SJean-Christophe Dubois         s->phy_int |= PHY_INT_ENERGYON;
258fcbd8018SJean-Christophe Dubois         s->phy_int |= PHY_INT_AUTONEG_COMPLETE;
259fcbd8018SJean-Christophe Dubois     }
2608095508aSJean-Christophe Dubois     imx_phy_update_irq(s);
261fcbd8018SJean-Christophe Dubois }
262fcbd8018SJean-Christophe Dubois 
imx_eth_set_link(NetClientState * nc)263a699b410SJean-Christophe Dubois static void imx_eth_set_link(NetClientState *nc)
264fcbd8018SJean-Christophe Dubois {
2658095508aSJean-Christophe Dubois     imx_phy_update_link(IMX_FEC(qemu_get_nic_opaque(nc)));
266fcbd8018SJean-Christophe Dubois }
267fcbd8018SJean-Christophe Dubois 
imx_phy_reset(IMXFECState * s)2688095508aSJean-Christophe Dubois static void imx_phy_reset(IMXFECState *s)
269fcbd8018SJean-Christophe Dubois {
2708095508aSJean-Christophe Dubois     trace_imx_phy_reset();
2718095508aSJean-Christophe Dubois 
272fcbd8018SJean-Christophe Dubois     s->phy_status = 0x7809;
273fcbd8018SJean-Christophe Dubois     s->phy_control = 0x3000;
274fcbd8018SJean-Christophe Dubois     s->phy_advertise = 0x01e1;
275fcbd8018SJean-Christophe Dubois     s->phy_int_mask = 0;
276fcbd8018SJean-Christophe Dubois     s->phy_int = 0;
2778095508aSJean-Christophe Dubois     imx_phy_update_link(s);
278fcbd8018SJean-Christophe Dubois }
279fcbd8018SJean-Christophe Dubois 
imx_phy_read(IMXFECState * s,int reg)2808095508aSJean-Christophe Dubois static uint32_t imx_phy_read(IMXFECState *s, int reg)
281fcbd8018SJean-Christophe Dubois {
282fcbd8018SJean-Christophe Dubois     uint32_t val;
283461c51adSJean-Christophe Dubois     uint32_t phy = reg / 32;
284fcbd8018SJean-Christophe Dubois 
285df3f5efeSGuenter Roeck     if (!s->phy_connected) {
286df3f5efeSGuenter Roeck         return 0xffff;
287df3f5efeSGuenter Roeck     }
288df3f5efeSGuenter Roeck 
289461c51adSJean-Christophe Dubois     if (phy != s->phy_num) {
290df3f5efeSGuenter Roeck         if (s->phy_consumer && phy == s->phy_consumer->phy_num) {
291df3f5efeSGuenter Roeck             s = s->phy_consumer;
292df3f5efeSGuenter Roeck         } else {
293f607dce2SGuenter Roeck             trace_imx_phy_read_num(phy, s->phy_num);
294f607dce2SGuenter Roeck             return 0xffff;
295fcbd8018SJean-Christophe Dubois         }
296df3f5efeSGuenter Roeck     }
297fcbd8018SJean-Christophe Dubois 
298461c51adSJean-Christophe Dubois     reg %= 32;
299461c51adSJean-Christophe Dubois 
300fcbd8018SJean-Christophe Dubois     switch (reg) {
301fcbd8018SJean-Christophe Dubois     case 0:     /* Basic Control */
302fcbd8018SJean-Christophe Dubois         val = s->phy_control;
303fcbd8018SJean-Christophe Dubois         break;
304fcbd8018SJean-Christophe Dubois     case 1:     /* Basic Status */
305fcbd8018SJean-Christophe Dubois         val = s->phy_status;
306fcbd8018SJean-Christophe Dubois         break;
307fcbd8018SJean-Christophe Dubois     case 2:     /* ID1 */
308fcbd8018SJean-Christophe Dubois         val = 0x0007;
309fcbd8018SJean-Christophe Dubois         break;
310fcbd8018SJean-Christophe Dubois     case 3:     /* ID2 */
311fcbd8018SJean-Christophe Dubois         val = 0xc0d1;
312fcbd8018SJean-Christophe Dubois         break;
313fcbd8018SJean-Christophe Dubois     case 4:     /* Auto-neg advertisement */
314fcbd8018SJean-Christophe Dubois         val = s->phy_advertise;
315fcbd8018SJean-Christophe Dubois         break;
316fcbd8018SJean-Christophe Dubois     case 5:     /* Auto-neg Link Partner Ability */
317fcbd8018SJean-Christophe Dubois         val = 0x0f71;
318fcbd8018SJean-Christophe Dubois         break;
319fcbd8018SJean-Christophe Dubois     case 6:     /* Auto-neg Expansion */
320fcbd8018SJean-Christophe Dubois         val = 1;
321fcbd8018SJean-Christophe Dubois         break;
322fcbd8018SJean-Christophe Dubois     case 29:    /* Interrupt source.  */
323fcbd8018SJean-Christophe Dubois         val = s->phy_int;
324fcbd8018SJean-Christophe Dubois         s->phy_int = 0;
3258095508aSJean-Christophe Dubois         imx_phy_update_irq(s);
326fcbd8018SJean-Christophe Dubois         break;
327fcbd8018SJean-Christophe Dubois     case 30:    /* Interrupt mask */
328fcbd8018SJean-Christophe Dubois         val = s->phy_int_mask;
329fcbd8018SJean-Christophe Dubois         break;
330fcbd8018SJean-Christophe Dubois     case 17:
331fcbd8018SJean-Christophe Dubois     case 18:
332fcbd8018SJean-Christophe Dubois     case 27:
333fcbd8018SJean-Christophe Dubois     case 31:
334b72d8d25SJean-Christophe Dubois         qemu_log_mask(LOG_UNIMP, "[%s.phy]%s: reg %d not implemented\n",
335fcbd8018SJean-Christophe Dubois                       TYPE_IMX_FEC, __func__, reg);
336fcbd8018SJean-Christophe Dubois         val = 0;
337fcbd8018SJean-Christophe Dubois         break;
338fcbd8018SJean-Christophe Dubois     default:
339b72d8d25SJean-Christophe Dubois         qemu_log_mask(LOG_GUEST_ERROR, "[%s.phy]%s: Bad address at offset %d\n",
340fcbd8018SJean-Christophe Dubois                       TYPE_IMX_FEC, __func__, reg);
341fcbd8018SJean-Christophe Dubois         val = 0;
342fcbd8018SJean-Christophe Dubois         break;
343fcbd8018SJean-Christophe Dubois     }
344fcbd8018SJean-Christophe Dubois 
345461c51adSJean-Christophe Dubois     trace_imx_phy_read(val, phy, reg);
346fcbd8018SJean-Christophe Dubois 
347fcbd8018SJean-Christophe Dubois     return val;
348fcbd8018SJean-Christophe Dubois }
349fcbd8018SJean-Christophe Dubois 
imx_phy_write(IMXFECState * s,int reg,uint32_t val)3508095508aSJean-Christophe Dubois static void imx_phy_write(IMXFECState *s, int reg, uint32_t val)
351fcbd8018SJean-Christophe Dubois {
352461c51adSJean-Christophe Dubois     uint32_t phy = reg / 32;
353fcbd8018SJean-Christophe Dubois 
354df3f5efeSGuenter Roeck     if (!s->phy_connected) {
355df3f5efeSGuenter Roeck         return;
356df3f5efeSGuenter Roeck     }
357df3f5efeSGuenter Roeck 
358461c51adSJean-Christophe Dubois     if (phy != s->phy_num) {
359df3f5efeSGuenter Roeck         if (s->phy_consumer && phy == s->phy_consumer->phy_num) {
360df3f5efeSGuenter Roeck             s = s->phy_consumer;
361df3f5efeSGuenter Roeck         } else {
362f607dce2SGuenter Roeck             trace_imx_phy_write_num(phy, s->phy_num);
363fcbd8018SJean-Christophe Dubois             return;
364fcbd8018SJean-Christophe Dubois         }
365df3f5efeSGuenter Roeck     }
366fcbd8018SJean-Christophe Dubois 
367461c51adSJean-Christophe Dubois     reg %= 32;
368461c51adSJean-Christophe Dubois 
369461c51adSJean-Christophe Dubois     trace_imx_phy_write(val, phy, reg);
370461c51adSJean-Christophe Dubois 
371fcbd8018SJean-Christophe Dubois     switch (reg) {
372fcbd8018SJean-Christophe Dubois     case 0:     /* Basic Control */
373fcbd8018SJean-Christophe Dubois         if (val & 0x8000) {
3748095508aSJean-Christophe Dubois             imx_phy_reset(s);
375fcbd8018SJean-Christophe Dubois         } else {
376fcbd8018SJean-Christophe Dubois             s->phy_control = val & 0x7980;
377fcbd8018SJean-Christophe Dubois             /* Complete autonegotiation immediately.  */
378fcbd8018SJean-Christophe Dubois             if (val & 0x1000) {
379fcbd8018SJean-Christophe Dubois                 s->phy_status |= 0x0020;
380fcbd8018SJean-Christophe Dubois             }
381fcbd8018SJean-Christophe Dubois         }
382fcbd8018SJean-Christophe Dubois         break;
383fcbd8018SJean-Christophe Dubois     case 4:     /* Auto-neg advertisement */
384fcbd8018SJean-Christophe Dubois         s->phy_advertise = (val & 0x2d7f) | 0x80;
385fcbd8018SJean-Christophe Dubois         break;
386fcbd8018SJean-Christophe Dubois     case 30:    /* Interrupt mask */
387fcbd8018SJean-Christophe Dubois         s->phy_int_mask = val & 0xff;
3888095508aSJean-Christophe Dubois         imx_phy_update_irq(s);
389fcbd8018SJean-Christophe Dubois         break;
390fcbd8018SJean-Christophe Dubois     case 17:
391fcbd8018SJean-Christophe Dubois     case 18:
392fcbd8018SJean-Christophe Dubois     case 27:
393fcbd8018SJean-Christophe Dubois     case 31:
394b72d8d25SJean-Christophe Dubois         qemu_log_mask(LOG_UNIMP, "[%s.phy)%s: reg %d not implemented\n",
395fcbd8018SJean-Christophe Dubois                       TYPE_IMX_FEC, __func__, reg);
396fcbd8018SJean-Christophe Dubois         break;
397fcbd8018SJean-Christophe Dubois     default:
398b72d8d25SJean-Christophe Dubois         qemu_log_mask(LOG_GUEST_ERROR, "[%s.phy]%s: Bad address at offset %d\n",
399fcbd8018SJean-Christophe Dubois                       TYPE_IMX_FEC, __func__, reg);
400fcbd8018SJean-Christophe Dubois         break;
401fcbd8018SJean-Christophe Dubois     }
402fcbd8018SJean-Christophe Dubois }
403fcbd8018SJean-Christophe Dubois 
imx_fec_read_bd(IMXFECBufDesc * bd,dma_addr_t addr)404fcbd8018SJean-Christophe Dubois static void imx_fec_read_bd(IMXFECBufDesc *bd, dma_addr_t addr)
405fcbd8018SJean-Christophe Dubois {
406ba06fe8aSPhilippe Mathieu-Daudé     dma_memory_read(&address_space_memory, addr, bd, sizeof(*bd),
407ba06fe8aSPhilippe Mathieu-Daudé                     MEMTXATTRS_UNSPECIFIED);
4088095508aSJean-Christophe Dubois 
4098095508aSJean-Christophe Dubois     trace_imx_fec_read_bd(addr, bd->flags, bd->length, bd->data);
410fcbd8018SJean-Christophe Dubois }
411fcbd8018SJean-Christophe Dubois 
imx_fec_write_bd(IMXFECBufDesc * bd,dma_addr_t addr)412fcbd8018SJean-Christophe Dubois static void imx_fec_write_bd(IMXFECBufDesc *bd, dma_addr_t addr)
413fcbd8018SJean-Christophe Dubois {
414ba06fe8aSPhilippe Mathieu-Daudé     dma_memory_write(&address_space_memory, addr, bd, sizeof(*bd),
415ba06fe8aSPhilippe Mathieu-Daudé                      MEMTXATTRS_UNSPECIFIED);
416fcbd8018SJean-Christophe Dubois }
417fcbd8018SJean-Christophe Dubois 
imx_enet_read_bd(IMXENETBufDesc * bd,dma_addr_t addr)418a699b410SJean-Christophe Dubois static void imx_enet_read_bd(IMXENETBufDesc *bd, dma_addr_t addr)
419fcbd8018SJean-Christophe Dubois {
420ba06fe8aSPhilippe Mathieu-Daudé     dma_memory_read(&address_space_memory, addr, bd, sizeof(*bd),
421ba06fe8aSPhilippe Mathieu-Daudé                     MEMTXATTRS_UNSPECIFIED);
4228095508aSJean-Christophe Dubois 
4238095508aSJean-Christophe Dubois     trace_imx_enet_read_bd(addr, bd->flags, bd->length, bd->data,
4248095508aSJean-Christophe Dubois                    bd->option, bd->status);
425a699b410SJean-Christophe Dubois }
426a699b410SJean-Christophe Dubois 
imx_enet_write_bd(IMXENETBufDesc * bd,dma_addr_t addr)427a699b410SJean-Christophe Dubois static void imx_enet_write_bd(IMXENETBufDesc *bd, dma_addr_t addr)
428a699b410SJean-Christophe Dubois {
429ba06fe8aSPhilippe Mathieu-Daudé     dma_memory_write(&address_space_memory, addr, bd, sizeof(*bd),
430ba06fe8aSPhilippe Mathieu-Daudé                      MEMTXATTRS_UNSPECIFIED);
431a699b410SJean-Christophe Dubois }
432a699b410SJean-Christophe Dubois 
imx_eth_update(IMXFECState * s)433a699b410SJean-Christophe Dubois static void imx_eth_update(IMXFECState *s)
434a699b410SJean-Christophe Dubois {
4356461d7e2SGuenter Roeck     /*
4366461d7e2SGuenter Roeck      * Previous versions of qemu had the ENET_INT_MAC and ENET_INT_TS_TIMER
4376461d7e2SGuenter Roeck      * interrupts swapped. This worked with older versions of Linux (4.14
4386461d7e2SGuenter Roeck      * and older) since Linux associated both interrupt lines with Ethernet
4396461d7e2SGuenter Roeck      * MAC interrupts. Specifically,
4406461d7e2SGuenter Roeck      * - Linux 4.15 and later have separate interrupt handlers for the MAC and
4416461d7e2SGuenter Roeck      *   timer interrupts. Those versions of Linux fail with versions of QEMU
4426461d7e2SGuenter Roeck      *   with swapped interrupt assignments.
4436461d7e2SGuenter Roeck      * - In linux 4.14, both interrupt lines were registered with the Ethernet
4446461d7e2SGuenter Roeck      *   MAC interrupt handler. As a result, all versions of qemu happen to
4456461d7e2SGuenter Roeck      *   work, though that is accidental.
4466461d7e2SGuenter Roeck      * - In Linux 4.9 and older, the timer interrupt was registered directly
4476461d7e2SGuenter Roeck      *   with the Ethernet MAC interrupt handler. The MAC interrupt was
4486461d7e2SGuenter Roeck      *   redirected to a GPIO interrupt to work around erratum ERR006687.
4496461d7e2SGuenter Roeck      *   This was implemented using the SOC's IOMUX block. In qemu, this GPIO
4506461d7e2SGuenter Roeck      *   interrupt never fired since IOMUX is currently not supported in qemu.
4516461d7e2SGuenter Roeck      *   Linux instead received MAC interrupts on the timer interrupt.
4526461d7e2SGuenter Roeck      *   As a result, qemu versions with the swapped interrupt assignment work,
4536461d7e2SGuenter Roeck      *   albeit accidentally, but qemu versions with the correct interrupt
4546461d7e2SGuenter Roeck      *   assignment fail.
4556461d7e2SGuenter Roeck      *
4566461d7e2SGuenter Roeck      * To ensure that all versions of Linux work, generate ENET_INT_MAC
457118d4ed0SDr. David Alan Gilbert      * interrupts on both interrupt lines. This should be changed if and when
4586461d7e2SGuenter Roeck      * qemu supports IOMUX.
4596461d7e2SGuenter Roeck      */
4606461d7e2SGuenter Roeck     if (s->regs[ENET_EIR] & s->regs[ENET_EIMR] &
4616461d7e2SGuenter Roeck         (ENET_INT_MAC | ENET_INT_TS_TIMER)) {
462a699b410SJean-Christophe Dubois         qemu_set_irq(s->irq[1], 1);
463db0de352SJean-Christophe Dubois     } else {
464a699b410SJean-Christophe Dubois         qemu_set_irq(s->irq[1], 0);
465a699b410SJean-Christophe Dubois     }
466a699b410SJean-Christophe Dubois 
467a699b410SJean-Christophe Dubois     if (s->regs[ENET_EIR] & s->regs[ENET_EIMR] & ENET_INT_MAC) {
468a699b410SJean-Christophe Dubois         qemu_set_irq(s->irq[0], 1);
469a699b410SJean-Christophe Dubois     } else {
470a699b410SJean-Christophe Dubois         qemu_set_irq(s->irq[0], 0);
471fcbd8018SJean-Christophe Dubois     }
472fcbd8018SJean-Christophe Dubois }
473fcbd8018SJean-Christophe Dubois 
imx_fec_do_tx(IMXFECState * s)474fcbd8018SJean-Christophe Dubois static void imx_fec_do_tx(IMXFECState *s)
475fcbd8018SJean-Christophe Dubois {
47681f17e0dSPrasad J Pandit     int frame_size = 0, descnt = 0;
4777bac20dcSAndrey Smirnov     uint8_t *ptr = s->frame;
478f93f961cSAndrey Smirnov     uint32_t addr = s->tx_descriptor[0];
479fcbd8018SJean-Christophe Dubois 
48081f17e0dSPrasad J Pandit     while (descnt++ < IMX_MAX_DESC) {
481fcbd8018SJean-Christophe Dubois         IMXFECBufDesc bd;
482fcbd8018SJean-Christophe Dubois         int len;
483fcbd8018SJean-Christophe Dubois 
484fcbd8018SJean-Christophe Dubois         imx_fec_read_bd(&bd, addr);
4851bb3c371SJean-Christophe Dubois         if ((bd.flags & ENET_BD_R) == 0) {
4868095508aSJean-Christophe Dubois 
487fcbd8018SJean-Christophe Dubois             /* Run out of descriptors to transmit.  */
4888095508aSJean-Christophe Dubois             trace_imx_eth_tx_bd_busy();
4898095508aSJean-Christophe Dubois 
490fcbd8018SJean-Christophe Dubois             break;
491fcbd8018SJean-Christophe Dubois         }
492fcbd8018SJean-Christophe Dubois         len = bd.length;
4931bb3c371SJean-Christophe Dubois         if (frame_size + len > ENET_MAX_FRAME_SIZE) {
4941bb3c371SJean-Christophe Dubois             len = ENET_MAX_FRAME_SIZE - frame_size;
495db0de352SJean-Christophe Dubois             s->regs[ENET_EIR] |= ENET_INT_BABT;
496fcbd8018SJean-Christophe Dubois         }
497ba06fe8aSPhilippe Mathieu-Daudé         dma_memory_read(&address_space_memory, bd.data, ptr, len,
498ba06fe8aSPhilippe Mathieu-Daudé                         MEMTXATTRS_UNSPECIFIED);
499fcbd8018SJean-Christophe Dubois         ptr += len;
500fcbd8018SJean-Christophe Dubois         frame_size += len;
5011bb3c371SJean-Christophe Dubois         if (bd.flags & ENET_BD_L) {
502fcbd8018SJean-Christophe Dubois             /* Last buffer in frame.  */
5037bac20dcSAndrey Smirnov             qemu_send_packet(qemu_get_queue(s->nic), s->frame, frame_size);
5047bac20dcSAndrey Smirnov             ptr = s->frame;
505fcbd8018SJean-Christophe Dubois             frame_size = 0;
506db0de352SJean-Christophe Dubois             s->regs[ENET_EIR] |= ENET_INT_TXF;
507fcbd8018SJean-Christophe Dubois         }
508db0de352SJean-Christophe Dubois         s->regs[ENET_EIR] |= ENET_INT_TXB;
5091bb3c371SJean-Christophe Dubois         bd.flags &= ~ENET_BD_R;
510fcbd8018SJean-Christophe Dubois         /* Write back the modified descriptor.  */
511fcbd8018SJean-Christophe Dubois         imx_fec_write_bd(&bd, addr);
512fcbd8018SJean-Christophe Dubois         /* Advance to the next descriptor.  */
5131bb3c371SJean-Christophe Dubois         if ((bd.flags & ENET_BD_W) != 0) {
514db0de352SJean-Christophe Dubois             addr = s->regs[ENET_TDSR];
515fcbd8018SJean-Christophe Dubois         } else {
516db0de352SJean-Christophe Dubois             addr += sizeof(bd);
517fcbd8018SJean-Christophe Dubois         }
518fcbd8018SJean-Christophe Dubois     }
519fcbd8018SJean-Christophe Dubois 
520f93f961cSAndrey Smirnov     s->tx_descriptor[0] = addr;
521fcbd8018SJean-Christophe Dubois 
522a699b410SJean-Christophe Dubois     imx_eth_update(s);
523fcbd8018SJean-Christophe Dubois }
524fcbd8018SJean-Christophe Dubois 
imx_enet_do_tx(IMXFECState * s,uint32_t index)525f93f961cSAndrey Smirnov static void imx_enet_do_tx(IMXFECState *s, uint32_t index)
526a699b410SJean-Christophe Dubois {
52781f17e0dSPrasad J Pandit     int frame_size = 0, descnt = 0;
528f93f961cSAndrey Smirnov 
5297bac20dcSAndrey Smirnov     uint8_t *ptr = s->frame;
530f93f961cSAndrey Smirnov     uint32_t addr, int_txb, int_txf, tdsr;
531f93f961cSAndrey Smirnov     size_t ring;
532f93f961cSAndrey Smirnov 
533f93f961cSAndrey Smirnov     switch (index) {
534f93f961cSAndrey Smirnov     case ENET_TDAR:
535f93f961cSAndrey Smirnov         ring    = 0;
536f93f961cSAndrey Smirnov         int_txb = ENET_INT_TXB;
537f93f961cSAndrey Smirnov         int_txf = ENET_INT_TXF;
538f93f961cSAndrey Smirnov         tdsr    = ENET_TDSR;
539f93f961cSAndrey Smirnov         break;
540f93f961cSAndrey Smirnov     case ENET_TDAR1:
541f93f961cSAndrey Smirnov         ring    = 1;
542f93f961cSAndrey Smirnov         int_txb = ENET_INT_TXB1;
543f93f961cSAndrey Smirnov         int_txf = ENET_INT_TXF1;
544f93f961cSAndrey Smirnov         tdsr    = ENET_TDSR1;
545f93f961cSAndrey Smirnov         break;
546f93f961cSAndrey Smirnov     case ENET_TDAR2:
547f93f961cSAndrey Smirnov         ring    = 2;
548f93f961cSAndrey Smirnov         int_txb = ENET_INT_TXB2;
549f93f961cSAndrey Smirnov         int_txf = ENET_INT_TXF2;
550f93f961cSAndrey Smirnov         tdsr    = ENET_TDSR2;
551f93f961cSAndrey Smirnov         break;
552f93f961cSAndrey Smirnov     default:
553f93f961cSAndrey Smirnov         qemu_log_mask(LOG_GUEST_ERROR,
554f93f961cSAndrey Smirnov                       "%s: bogus value for index %x\n",
555f93f961cSAndrey Smirnov                       __func__, index);
556f93f961cSAndrey Smirnov         abort();
557f93f961cSAndrey Smirnov         break;
558f93f961cSAndrey Smirnov     }
559f93f961cSAndrey Smirnov 
560f93f961cSAndrey Smirnov     addr = s->tx_descriptor[ring];
561a699b410SJean-Christophe Dubois 
56281f17e0dSPrasad J Pandit     while (descnt++ < IMX_MAX_DESC) {
563a699b410SJean-Christophe Dubois         IMXENETBufDesc bd;
564a699b410SJean-Christophe Dubois         int len;
565a699b410SJean-Christophe Dubois 
566a699b410SJean-Christophe Dubois         imx_enet_read_bd(&bd, addr);
567a699b410SJean-Christophe Dubois         if ((bd.flags & ENET_BD_R) == 0) {
568a699b410SJean-Christophe Dubois             /* Run out of descriptors to transmit.  */
5698095508aSJean-Christophe Dubois 
5708095508aSJean-Christophe Dubois             trace_imx_eth_tx_bd_busy();
5718095508aSJean-Christophe Dubois 
572a699b410SJean-Christophe Dubois             break;
573a699b410SJean-Christophe Dubois         }
574a699b410SJean-Christophe Dubois         len = bd.length;
575a699b410SJean-Christophe Dubois         if (frame_size + len > ENET_MAX_FRAME_SIZE) {
576a699b410SJean-Christophe Dubois             len = ENET_MAX_FRAME_SIZE - frame_size;
577a699b410SJean-Christophe Dubois             s->regs[ENET_EIR] |= ENET_INT_BABT;
578a699b410SJean-Christophe Dubois         }
579ba06fe8aSPhilippe Mathieu-Daudé         dma_memory_read(&address_space_memory, bd.data, ptr, len,
580ba06fe8aSPhilippe Mathieu-Daudé                         MEMTXATTRS_UNSPECIFIED);
581a699b410SJean-Christophe Dubois         ptr += len;
582a699b410SJean-Christophe Dubois         frame_size += len;
583a699b410SJean-Christophe Dubois         if (bd.flags & ENET_BD_L) {
584f5746335SBin Meng             int csum = 0;
585f5746335SBin Meng 
586a699b410SJean-Christophe Dubois             if (bd.option & ENET_BD_PINS) {
587f5746335SBin Meng                 csum |= (CSUM_TCP | CSUM_UDP);
588a699b410SJean-Christophe Dubois             }
589a699b410SJean-Christophe Dubois             if (bd.option & ENET_BD_IINS) {
590f5746335SBin Meng                 csum |= CSUM_IP;
591a699b410SJean-Christophe Dubois             }
592f5746335SBin Meng             if (csum) {
593f5746335SBin Meng                 net_checksum_calculate(s->frame, frame_size, csum);
594a699b410SJean-Christophe Dubois             }
595f5746335SBin Meng 
596a699b410SJean-Christophe Dubois             /* Last buffer in frame.  */
5977bac20dcSAndrey Smirnov 
59852cfd584SAndrey Smirnov             qemu_send_packet(qemu_get_queue(s->nic), s->frame, frame_size);
5997bac20dcSAndrey Smirnov             ptr = s->frame;
6007bac20dcSAndrey Smirnov 
601a699b410SJean-Christophe Dubois             frame_size = 0;
602a699b410SJean-Christophe Dubois             if (bd.option & ENET_BD_TX_INT) {
603f93f961cSAndrey Smirnov                 s->regs[ENET_EIR] |= int_txf;
604a699b410SJean-Christophe Dubois             }
60588e1b59eSAaron Hill             /* Indicate that we've updated the last buffer descriptor. */
60688e1b59eSAaron Hill             bd.last_buffer = ENET_BD_BDU;
607a699b410SJean-Christophe Dubois         }
608a699b410SJean-Christophe Dubois         if (bd.option & ENET_BD_TX_INT) {
609f93f961cSAndrey Smirnov             s->regs[ENET_EIR] |= int_txb;
610a699b410SJean-Christophe Dubois         }
611a699b410SJean-Christophe Dubois         bd.flags &= ~ENET_BD_R;
612a699b410SJean-Christophe Dubois         /* Write back the modified descriptor.  */
613a699b410SJean-Christophe Dubois         imx_enet_write_bd(&bd, addr);
614a699b410SJean-Christophe Dubois         /* Advance to the next descriptor.  */
615a699b410SJean-Christophe Dubois         if ((bd.flags & ENET_BD_W) != 0) {
616f93f961cSAndrey Smirnov             addr = s->regs[tdsr];
617a699b410SJean-Christophe Dubois         } else {
618a699b410SJean-Christophe Dubois             addr += sizeof(bd);
619a699b410SJean-Christophe Dubois         }
620a699b410SJean-Christophe Dubois     }
621a699b410SJean-Christophe Dubois 
622f93f961cSAndrey Smirnov     s->tx_descriptor[ring] = addr;
623a699b410SJean-Christophe Dubois 
624a699b410SJean-Christophe Dubois     imx_eth_update(s);
625a699b410SJean-Christophe Dubois }
626a699b410SJean-Christophe Dubois 
imx_eth_do_tx(IMXFECState * s,uint32_t index)627f93f961cSAndrey Smirnov static void imx_eth_do_tx(IMXFECState *s, uint32_t index)
628a699b410SJean-Christophe Dubois {
629a699b410SJean-Christophe Dubois     if (!s->is_fec && (s->regs[ENET_ECR] & ENET_ECR_EN1588)) {
630f93f961cSAndrey Smirnov         imx_enet_do_tx(s, index);
631a699b410SJean-Christophe Dubois     } else {
632a699b410SJean-Christophe Dubois         imx_fec_do_tx(s);
633a699b410SJean-Christophe Dubois     }
634a699b410SJean-Christophe Dubois }
635a699b410SJean-Christophe Dubois 
imx_eth_enable_rx(IMXFECState * s,bool flush)636b2b012afSAndrey Smirnov static void imx_eth_enable_rx(IMXFECState *s, bool flush)
637fcbd8018SJean-Christophe Dubois {
638fcbd8018SJean-Christophe Dubois     IMXFECBufDesc bd;
639fcbd8018SJean-Christophe Dubois 
640fcbd8018SJean-Christophe Dubois     imx_fec_read_bd(&bd, s->rx_descriptor);
641fcbd8018SJean-Christophe Dubois 
6421b58d58fSJean-Christophe Dubois     s->regs[ENET_RDAR] = (bd.flags & ENET_BD_E) ? ENET_RDAR_RDAR : 0;
643fcbd8018SJean-Christophe Dubois 
6441b58d58fSJean-Christophe Dubois     if (!s->regs[ENET_RDAR]) {
6458095508aSJean-Christophe Dubois         trace_imx_eth_rx_bd_full();
646b2b012afSAndrey Smirnov     } else if (flush) {
647fcbd8018SJean-Christophe Dubois         qemu_flush_queued_packets(qemu_get_queue(s->nic));
648fcbd8018SJean-Christophe Dubois     }
649fcbd8018SJean-Christophe Dubois }
650fcbd8018SJean-Christophe Dubois 
imx_eth_reset(DeviceState * d)651a699b410SJean-Christophe Dubois static void imx_eth_reset(DeviceState *d)
652fcbd8018SJean-Christophe Dubois {
653fcbd8018SJean-Christophe Dubois     IMXFECState *s = IMX_FEC(d);
654fcbd8018SJean-Christophe Dubois 
655a699b410SJean-Christophe Dubois     /* Reset the Device */
656db0de352SJean-Christophe Dubois     memset(s->regs, 0, sizeof(s->regs));
657db0de352SJean-Christophe Dubois     s->regs[ENET_ECR]   = 0xf0000000;
658db0de352SJean-Christophe Dubois     s->regs[ENET_MIBC]  = 0xc0000000;
659db0de352SJean-Christophe Dubois     s->regs[ENET_RCR]   = 0x05ee0001;
660db0de352SJean-Christophe Dubois     s->regs[ENET_OPD]   = 0x00010000;
661db0de352SJean-Christophe Dubois 
662db0de352SJean-Christophe Dubois     s->regs[ENET_PALR]  = (s->conf.macaddr.a[0] << 24)
663db0de352SJean-Christophe Dubois                           | (s->conf.macaddr.a[1] << 16)
664db0de352SJean-Christophe Dubois                           | (s->conf.macaddr.a[2] << 8)
665db0de352SJean-Christophe Dubois                           | s->conf.macaddr.a[3];
666db0de352SJean-Christophe Dubois     s->regs[ENET_PAUR]  = (s->conf.macaddr.a[4] << 24)
667db0de352SJean-Christophe Dubois                           | (s->conf.macaddr.a[5] << 16)
668db0de352SJean-Christophe Dubois                           | 0x8808;
669db0de352SJean-Christophe Dubois 
670a699b410SJean-Christophe Dubois     if (s->is_fec) {
671db0de352SJean-Christophe Dubois         s->regs[ENET_FRBR]  = 0x00000600;
672db0de352SJean-Christophe Dubois         s->regs[ENET_FRSR]  = 0x00000500;
673db0de352SJean-Christophe Dubois         s->regs[ENET_MIIGSK_ENR]  = 0x00000006;
674a699b410SJean-Christophe Dubois     } else {
675a699b410SJean-Christophe Dubois         s->regs[ENET_RAEM]  = 0x00000004;
676a699b410SJean-Christophe Dubois         s->regs[ENET_RAFL]  = 0x00000004;
677a699b410SJean-Christophe Dubois         s->regs[ENET_TAEM]  = 0x00000004;
678a699b410SJean-Christophe Dubois         s->regs[ENET_TAFL]  = 0x00000008;
679a699b410SJean-Christophe Dubois         s->regs[ENET_TIPG]  = 0x0000000c;
680a699b410SJean-Christophe Dubois         s->regs[ENET_FTRL]  = 0x000007ff;
681a699b410SJean-Christophe Dubois         s->regs[ENET_ATPER] = 0x3b9aca00;
682a699b410SJean-Christophe Dubois     }
683db0de352SJean-Christophe Dubois 
684db0de352SJean-Christophe Dubois     s->rx_descriptor = 0;
685f93f961cSAndrey Smirnov     memset(s->tx_descriptor, 0, sizeof(s->tx_descriptor));
686fcbd8018SJean-Christophe Dubois 
687fcbd8018SJean-Christophe Dubois     /* We also reset the PHY */
6888095508aSJean-Christophe Dubois     imx_phy_reset(s);
689fcbd8018SJean-Christophe Dubois }
690fcbd8018SJean-Christophe Dubois 
imx_default_read(IMXFECState * s,uint32_t index)691a699b410SJean-Christophe Dubois static uint32_t imx_default_read(IMXFECState *s, uint32_t index)
692a699b410SJean-Christophe Dubois {
693a699b410SJean-Christophe Dubois     qemu_log_mask(LOG_GUEST_ERROR, "[%s]%s: Bad register at offset 0x%"
694a699b410SJean-Christophe Dubois                   PRIx32 "\n", TYPE_IMX_FEC, __func__, index * 4);
695a699b410SJean-Christophe Dubois     return 0;
696a699b410SJean-Christophe Dubois }
697a699b410SJean-Christophe Dubois 
imx_fec_read(IMXFECState * s,uint32_t index)698a699b410SJean-Christophe Dubois static uint32_t imx_fec_read(IMXFECState *s, uint32_t index)
699a699b410SJean-Christophe Dubois {
700a699b410SJean-Christophe Dubois     switch (index) {
701a699b410SJean-Christophe Dubois     case ENET_FRBR:
702a699b410SJean-Christophe Dubois     case ENET_FRSR:
703a699b410SJean-Christophe Dubois     case ENET_MIIGSK_CFGR:
704a699b410SJean-Christophe Dubois     case ENET_MIIGSK_ENR:
705a699b410SJean-Christophe Dubois         return s->regs[index];
706a699b410SJean-Christophe Dubois     default:
707a699b410SJean-Christophe Dubois         return imx_default_read(s, index);
708a699b410SJean-Christophe Dubois     }
709a699b410SJean-Christophe Dubois }
710a699b410SJean-Christophe Dubois 
imx_enet_read(IMXFECState * s,uint32_t index)711a699b410SJean-Christophe Dubois static uint32_t imx_enet_read(IMXFECState *s, uint32_t index)
712a699b410SJean-Christophe Dubois {
713a699b410SJean-Christophe Dubois     switch (index) {
714a699b410SJean-Christophe Dubois     case ENET_RSFL:
715a699b410SJean-Christophe Dubois     case ENET_RSEM:
716a699b410SJean-Christophe Dubois     case ENET_RAEM:
717a699b410SJean-Christophe Dubois     case ENET_RAFL:
718a699b410SJean-Christophe Dubois     case ENET_TSEM:
719a699b410SJean-Christophe Dubois     case ENET_TAEM:
720a699b410SJean-Christophe Dubois     case ENET_TAFL:
721a699b410SJean-Christophe Dubois     case ENET_TIPG:
722a699b410SJean-Christophe Dubois     case ENET_FTRL:
723a699b410SJean-Christophe Dubois     case ENET_TACC:
724a699b410SJean-Christophe Dubois     case ENET_RACC:
725a699b410SJean-Christophe Dubois     case ENET_ATCR:
726a699b410SJean-Christophe Dubois     case ENET_ATVR:
727a699b410SJean-Christophe Dubois     case ENET_ATOFF:
728a699b410SJean-Christophe Dubois     case ENET_ATPER:
729a699b410SJean-Christophe Dubois     case ENET_ATCOR:
730a699b410SJean-Christophe Dubois     case ENET_ATINC:
731a699b410SJean-Christophe Dubois     case ENET_ATSTMP:
732a699b410SJean-Christophe Dubois     case ENET_TGSR:
733a699b410SJean-Christophe Dubois     case ENET_TCSR0:
734a699b410SJean-Christophe Dubois     case ENET_TCCR0:
735a699b410SJean-Christophe Dubois     case ENET_TCSR1:
736a699b410SJean-Christophe Dubois     case ENET_TCCR1:
737a699b410SJean-Christophe Dubois     case ENET_TCSR2:
738a699b410SJean-Christophe Dubois     case ENET_TCCR2:
739a699b410SJean-Christophe Dubois     case ENET_TCSR3:
740a699b410SJean-Christophe Dubois     case ENET_TCCR3:
741a699b410SJean-Christophe Dubois         return s->regs[index];
742a699b410SJean-Christophe Dubois     default:
743a699b410SJean-Christophe Dubois         return imx_default_read(s, index);
744a699b410SJean-Christophe Dubois     }
745a699b410SJean-Christophe Dubois }
746a699b410SJean-Christophe Dubois 
imx_eth_read(void * opaque,hwaddr offset,unsigned size)747a699b410SJean-Christophe Dubois static uint64_t imx_eth_read(void *opaque, hwaddr offset, unsigned size)
748fcbd8018SJean-Christophe Dubois {
749db0de352SJean-Christophe Dubois     uint32_t value = 0;
750fcbd8018SJean-Christophe Dubois     IMXFECState *s = IMX_FEC(opaque);
751a699b410SJean-Christophe Dubois     uint32_t index = offset >> 2;
752fcbd8018SJean-Christophe Dubois 
753db0de352SJean-Christophe Dubois     switch (index) {
754db0de352SJean-Christophe Dubois     case ENET_EIR:
755db0de352SJean-Christophe Dubois     case ENET_EIMR:
756db0de352SJean-Christophe Dubois     case ENET_RDAR:
757db0de352SJean-Christophe Dubois     case ENET_TDAR:
758db0de352SJean-Christophe Dubois     case ENET_ECR:
759db0de352SJean-Christophe Dubois     case ENET_MMFR:
760db0de352SJean-Christophe Dubois     case ENET_MSCR:
761db0de352SJean-Christophe Dubois     case ENET_MIBC:
762db0de352SJean-Christophe Dubois     case ENET_RCR:
763db0de352SJean-Christophe Dubois     case ENET_TCR:
764db0de352SJean-Christophe Dubois     case ENET_PALR:
765db0de352SJean-Christophe Dubois     case ENET_PAUR:
766db0de352SJean-Christophe Dubois     case ENET_OPD:
767db0de352SJean-Christophe Dubois     case ENET_IAUR:
768db0de352SJean-Christophe Dubois     case ENET_IALR:
769db0de352SJean-Christophe Dubois     case ENET_GAUR:
770db0de352SJean-Christophe Dubois     case ENET_GALR:
771db0de352SJean-Christophe Dubois     case ENET_TFWR:
772db0de352SJean-Christophe Dubois     case ENET_RDSR:
773db0de352SJean-Christophe Dubois     case ENET_TDSR:
774db0de352SJean-Christophe Dubois     case ENET_MRBR:
775db0de352SJean-Christophe Dubois         value = s->regs[index];
776fcbd8018SJean-Christophe Dubois         break;
777fcbd8018SJean-Christophe Dubois     default:
778a699b410SJean-Christophe Dubois         if (s->is_fec) {
779a699b410SJean-Christophe Dubois             value = imx_fec_read(s, index);
780a699b410SJean-Christophe Dubois         } else {
781a699b410SJean-Christophe Dubois             value = imx_enet_read(s, index);
782a699b410SJean-Christophe Dubois         }
783db0de352SJean-Christophe Dubois         break;
784fcbd8018SJean-Christophe Dubois     }
785db0de352SJean-Christophe Dubois 
7868095508aSJean-Christophe Dubois     trace_imx_eth_read(index, imx_eth_reg_name(s, index), value);
787db0de352SJean-Christophe Dubois 
788db0de352SJean-Christophe Dubois     return value;
789fcbd8018SJean-Christophe Dubois }
790fcbd8018SJean-Christophe Dubois 
imx_default_write(IMXFECState * s,uint32_t index,uint32_t value)791a699b410SJean-Christophe Dubois static void imx_default_write(IMXFECState *s, uint32_t index, uint32_t value)
792a699b410SJean-Christophe Dubois {
793a699b410SJean-Christophe Dubois     qemu_log_mask(LOG_GUEST_ERROR, "[%s]%s: Bad address at offset 0x%"
794a699b410SJean-Christophe Dubois                   PRIx32 "\n", TYPE_IMX_FEC, __func__, index * 4);
795a699b410SJean-Christophe Dubois     return;
796a699b410SJean-Christophe Dubois }
797a699b410SJean-Christophe Dubois 
imx_fec_write(IMXFECState * s,uint32_t index,uint32_t value)798a699b410SJean-Christophe Dubois static void imx_fec_write(IMXFECState *s, uint32_t index, uint32_t value)
799a699b410SJean-Christophe Dubois {
800a699b410SJean-Christophe Dubois     switch (index) {
801a699b410SJean-Christophe Dubois     case ENET_FRBR:
802a699b410SJean-Christophe Dubois         /* FRBR is read only */
803a699b410SJean-Christophe Dubois         qemu_log_mask(LOG_GUEST_ERROR, "[%s]%s: Register FRBR is read only\n",
804a699b410SJean-Christophe Dubois                       TYPE_IMX_FEC, __func__);
805a699b410SJean-Christophe Dubois         break;
806a699b410SJean-Christophe Dubois     case ENET_FRSR:
807a699b410SJean-Christophe Dubois         s->regs[index] = (value & 0x000003fc) | 0x00000400;
808a699b410SJean-Christophe Dubois         break;
809a699b410SJean-Christophe Dubois     case ENET_MIIGSK_CFGR:
810a699b410SJean-Christophe Dubois         s->regs[index] = value & 0x00000053;
811a699b410SJean-Christophe Dubois         break;
812a699b410SJean-Christophe Dubois     case ENET_MIIGSK_ENR:
813a699b410SJean-Christophe Dubois         s->regs[index] = (value & 0x00000002) ? 0x00000006 : 0;
814a699b410SJean-Christophe Dubois         break;
815a699b410SJean-Christophe Dubois     default:
816a699b410SJean-Christophe Dubois         imx_default_write(s, index, value);
817a699b410SJean-Christophe Dubois         break;
818a699b410SJean-Christophe Dubois     }
819a699b410SJean-Christophe Dubois }
820a699b410SJean-Christophe Dubois 
imx_enet_write(IMXFECState * s,uint32_t index,uint32_t value)821a699b410SJean-Christophe Dubois static void imx_enet_write(IMXFECState *s, uint32_t index, uint32_t value)
822a699b410SJean-Christophe Dubois {
823a699b410SJean-Christophe Dubois     switch (index) {
824a699b410SJean-Christophe Dubois     case ENET_RSFL:
825a699b410SJean-Christophe Dubois     case ENET_RSEM:
826a699b410SJean-Christophe Dubois     case ENET_RAEM:
827a699b410SJean-Christophe Dubois     case ENET_RAFL:
828a699b410SJean-Christophe Dubois     case ENET_TSEM:
829a699b410SJean-Christophe Dubois     case ENET_TAEM:
830a699b410SJean-Christophe Dubois     case ENET_TAFL:
831a699b410SJean-Christophe Dubois         s->regs[index] = value & 0x000001ff;
832a699b410SJean-Christophe Dubois         break;
833a699b410SJean-Christophe Dubois     case ENET_TIPG:
834a699b410SJean-Christophe Dubois         s->regs[index] = value & 0x0000001f;
835a699b410SJean-Christophe Dubois         break;
836a699b410SJean-Christophe Dubois     case ENET_FTRL:
837a699b410SJean-Christophe Dubois         s->regs[index] = value & 0x00003fff;
838a699b410SJean-Christophe Dubois         break;
839a699b410SJean-Christophe Dubois     case ENET_TACC:
840a699b410SJean-Christophe Dubois         s->regs[index] = value & 0x00000019;
841a699b410SJean-Christophe Dubois         break;
842a699b410SJean-Christophe Dubois     case ENET_RACC:
843a699b410SJean-Christophe Dubois         s->regs[index] = value & 0x000000C7;
844a699b410SJean-Christophe Dubois         break;
845a699b410SJean-Christophe Dubois     case ENET_ATCR:
846a699b410SJean-Christophe Dubois         s->regs[index] = value & 0x00002a9d;
847a699b410SJean-Christophe Dubois         break;
848a699b410SJean-Christophe Dubois     case ENET_ATVR:
849a699b410SJean-Christophe Dubois     case ENET_ATOFF:
850a699b410SJean-Christophe Dubois     case ENET_ATPER:
851a699b410SJean-Christophe Dubois         s->regs[index] = value;
852a699b410SJean-Christophe Dubois         break;
853a699b410SJean-Christophe Dubois     case ENET_ATSTMP:
854a699b410SJean-Christophe Dubois         /* ATSTMP is read only */
855a699b410SJean-Christophe Dubois         qemu_log_mask(LOG_GUEST_ERROR, "[%s]%s: Register ATSTMP is read only\n",
856a699b410SJean-Christophe Dubois                       TYPE_IMX_FEC, __func__);
857a699b410SJean-Christophe Dubois         break;
858a699b410SJean-Christophe Dubois     case ENET_ATCOR:
859a699b410SJean-Christophe Dubois         s->regs[index] = value & 0x7fffffff;
860a699b410SJean-Christophe Dubois         break;
861a699b410SJean-Christophe Dubois     case ENET_ATINC:
862a699b410SJean-Christophe Dubois         s->regs[index] = value & 0x00007f7f;
863a699b410SJean-Christophe Dubois         break;
864a699b410SJean-Christophe Dubois     case ENET_TGSR:
865a699b410SJean-Christophe Dubois         /* implement clear timer flag */
866a510d0c1SChen Qun         s->regs[index] &= ~(value & 0x0000000f); /* all bits W1C */
867a699b410SJean-Christophe Dubois         break;
868a699b410SJean-Christophe Dubois     case ENET_TCSR0:
869a699b410SJean-Christophe Dubois     case ENET_TCSR1:
870a699b410SJean-Christophe Dubois     case ENET_TCSR2:
871a699b410SJean-Christophe Dubois     case ENET_TCSR3:
872a510d0c1SChen Qun         s->regs[index] &= ~(value & 0x00000080); /* W1C bits */
873a510d0c1SChen Qun         s->regs[index] &= ~0x0000007d; /* writable fields */
874a510d0c1SChen Qun         s->regs[index] |= (value & 0x0000007d);
875a699b410SJean-Christophe Dubois         break;
876a699b410SJean-Christophe Dubois     case ENET_TCCR0:
877a699b410SJean-Christophe Dubois     case ENET_TCCR1:
878a699b410SJean-Christophe Dubois     case ENET_TCCR2:
879a699b410SJean-Christophe Dubois     case ENET_TCCR3:
880a699b410SJean-Christophe Dubois         s->regs[index] = value;
881a699b410SJean-Christophe Dubois         break;
882a699b410SJean-Christophe Dubois     default:
883a699b410SJean-Christophe Dubois         imx_default_write(s, index, value);
884a699b410SJean-Christophe Dubois         break;
885a699b410SJean-Christophe Dubois     }
886a699b410SJean-Christophe Dubois }
887a699b410SJean-Christophe Dubois 
imx_eth_write(void * opaque,hwaddr offset,uint64_t value,unsigned size)888a699b410SJean-Christophe Dubois static void imx_eth_write(void *opaque, hwaddr offset, uint64_t value,
889a699b410SJean-Christophe Dubois                            unsigned size)
890fcbd8018SJean-Christophe Dubois {
891fcbd8018SJean-Christophe Dubois     IMXFECState *s = IMX_FEC(opaque);
892f93f961cSAndrey Smirnov     const bool single_tx_ring = !imx_eth_is_multi_tx_ring(s);
893a699b410SJean-Christophe Dubois     uint32_t index = offset >> 2;
894fcbd8018SJean-Christophe Dubois 
8958095508aSJean-Christophe Dubois     trace_imx_eth_write(index, imx_eth_reg_name(s, index), value);
896fcbd8018SJean-Christophe Dubois 
897db0de352SJean-Christophe Dubois     switch (index) {
898db0de352SJean-Christophe Dubois     case ENET_EIR:
899db0de352SJean-Christophe Dubois         s->regs[index] &= ~value;
900fcbd8018SJean-Christophe Dubois         break;
901db0de352SJean-Christophe Dubois     case ENET_EIMR:
902db0de352SJean-Christophe Dubois         s->regs[index] = value;
903fcbd8018SJean-Christophe Dubois         break;
904db0de352SJean-Christophe Dubois     case ENET_RDAR:
905db0de352SJean-Christophe Dubois         if (s->regs[ENET_ECR] & ENET_ECR_ETHEREN) {
906db0de352SJean-Christophe Dubois             if (!s->regs[index]) {
907b2b012afSAndrey Smirnov                 imx_eth_enable_rx(s, true);
908fcbd8018SJean-Christophe Dubois             }
909db0de352SJean-Christophe Dubois         } else {
910db0de352SJean-Christophe Dubois             s->regs[index] = 0;
911db0de352SJean-Christophe Dubois         }
912fcbd8018SJean-Christophe Dubois         break;
9137c45c1d3SPhilippe Mathieu-Daudé     case ENET_TDAR1:
9147c45c1d3SPhilippe Mathieu-Daudé     case ENET_TDAR2:
915f93f961cSAndrey Smirnov         if (unlikely(single_tx_ring)) {
916f93f961cSAndrey Smirnov             qemu_log_mask(LOG_GUEST_ERROR,
917f93f961cSAndrey Smirnov                           "[%s]%s: trying to access TDAR2 or TDAR1\n",
918f93f961cSAndrey Smirnov                           TYPE_IMX_FEC, __func__);
919f93f961cSAndrey Smirnov             return;
920f93f961cSAndrey Smirnov         }
921174c556cSPhilippe Mathieu-Daudé         /* fall through */
922174c556cSPhilippe Mathieu-Daudé     case ENET_TDAR:
923db0de352SJean-Christophe Dubois         if (s->regs[ENET_ECR] & ENET_ECR_ETHEREN) {
924db0de352SJean-Christophe Dubois             s->regs[index] = ENET_TDAR_TDAR;
925f93f961cSAndrey Smirnov             imx_eth_do_tx(s, index);
926fcbd8018SJean-Christophe Dubois         }
927db0de352SJean-Christophe Dubois         s->regs[index] = 0;
928fcbd8018SJean-Christophe Dubois         break;
929db0de352SJean-Christophe Dubois     case ENET_ECR:
9301bb3c371SJean-Christophe Dubois         if (value & ENET_ECR_RESET) {
931a699b410SJean-Christophe Dubois             return imx_eth_reset(DEVICE(s));
932fcbd8018SJean-Christophe Dubois         }
933db0de352SJean-Christophe Dubois         s->regs[index] = value;
934db0de352SJean-Christophe Dubois         if ((s->regs[index] & ENET_ECR_ETHEREN) == 0) {
935db0de352SJean-Christophe Dubois             s->regs[ENET_RDAR] = 0;
936db0de352SJean-Christophe Dubois             s->rx_descriptor = s->regs[ENET_RDSR];
937db0de352SJean-Christophe Dubois             s->regs[ENET_TDAR]  = 0;
938f93f961cSAndrey Smirnov             s->regs[ENET_TDAR1] = 0;
939f93f961cSAndrey Smirnov             s->regs[ENET_TDAR2] = 0;
940f93f961cSAndrey Smirnov             s->tx_descriptor[0] = s->regs[ENET_TDSR];
941f93f961cSAndrey Smirnov             s->tx_descriptor[1] = s->regs[ENET_TDSR1];
942f93f961cSAndrey Smirnov             s->tx_descriptor[2] = s->regs[ENET_TDSR2];
943fcbd8018SJean-Christophe Dubois         }
944fcbd8018SJean-Christophe Dubois         break;
945db0de352SJean-Christophe Dubois     case ENET_MMFR:
946db0de352SJean-Christophe Dubois         s->regs[index] = value;
9474816dc16SJean-Christophe Dubois         if (extract32(value, 29, 1)) {
948db0de352SJean-Christophe Dubois             /* This is a read operation */
949db0de352SJean-Christophe Dubois             s->regs[ENET_MMFR] = deposit32(s->regs[ENET_MMFR], 0, 16,
9508095508aSJean-Christophe Dubois                                            imx_phy_read(s,
951db0de352SJean-Christophe Dubois                                                        extract32(value,
952db0de352SJean-Christophe Dubois                                                                  18, 10)));
9534816dc16SJean-Christophe Dubois         } else {
954461c51adSJean-Christophe Dubois             /* This is a write operation */
9558095508aSJean-Christophe Dubois             imx_phy_write(s, extract32(value, 18, 10), extract32(value, 0, 16));
956fcbd8018SJean-Christophe Dubois         }
957fcbd8018SJean-Christophe Dubois         /* raise the interrupt as the PHY operation is done */
958db0de352SJean-Christophe Dubois         s->regs[ENET_EIR] |= ENET_INT_MII;
959fcbd8018SJean-Christophe Dubois         break;
960db0de352SJean-Christophe Dubois     case ENET_MSCR:
961db0de352SJean-Christophe Dubois         s->regs[index] = value & 0xfe;
962fcbd8018SJean-Christophe Dubois         break;
963db0de352SJean-Christophe Dubois     case ENET_MIBC:
964fcbd8018SJean-Christophe Dubois         /* TODO: Implement MIB.  */
965db0de352SJean-Christophe Dubois         s->regs[index] = (value & 0x80000000) ? 0xc0000000 : 0;
966fcbd8018SJean-Christophe Dubois         break;
967db0de352SJean-Christophe Dubois     case ENET_RCR:
968db0de352SJean-Christophe Dubois         s->regs[index] = value & 0x07ff003f;
969fcbd8018SJean-Christophe Dubois         /* TODO: Implement LOOP mode.  */
970fcbd8018SJean-Christophe Dubois         break;
971db0de352SJean-Christophe Dubois     case ENET_TCR:
972fcbd8018SJean-Christophe Dubois         /* We transmit immediately, so raise GRA immediately.  */
973db0de352SJean-Christophe Dubois         s->regs[index] = value;
974fcbd8018SJean-Christophe Dubois         if (value & 1) {
975db0de352SJean-Christophe Dubois             s->regs[ENET_EIR] |= ENET_INT_GRA;
976fcbd8018SJean-Christophe Dubois         }
977fcbd8018SJean-Christophe Dubois         break;
978db0de352SJean-Christophe Dubois     case ENET_PALR:
979db0de352SJean-Christophe Dubois         s->regs[index] = value;
980fcbd8018SJean-Christophe Dubois         s->conf.macaddr.a[0] = value >> 24;
981fcbd8018SJean-Christophe Dubois         s->conf.macaddr.a[1] = value >> 16;
982fcbd8018SJean-Christophe Dubois         s->conf.macaddr.a[2] = value >> 8;
983fcbd8018SJean-Christophe Dubois         s->conf.macaddr.a[3] = value;
984fcbd8018SJean-Christophe Dubois         break;
985db0de352SJean-Christophe Dubois     case ENET_PAUR:
986db0de352SJean-Christophe Dubois         s->regs[index] = (value | 0x0000ffff) & 0xffff8808;
987fcbd8018SJean-Christophe Dubois         s->conf.macaddr.a[4] = value >> 24;
988fcbd8018SJean-Christophe Dubois         s->conf.macaddr.a[5] = value >> 16;
989fcbd8018SJean-Christophe Dubois         break;
990db0de352SJean-Christophe Dubois     case ENET_OPD:
991db0de352SJean-Christophe Dubois         s->regs[index] = (value & 0x0000ffff) | 0x00010000;
992fcbd8018SJean-Christophe Dubois         break;
993db0de352SJean-Christophe Dubois     case ENET_IAUR:
994db0de352SJean-Christophe Dubois     case ENET_IALR:
995db0de352SJean-Christophe Dubois     case ENET_GAUR:
996db0de352SJean-Christophe Dubois     case ENET_GALR:
997fcbd8018SJean-Christophe Dubois         /* TODO: implement MAC hash filtering.  */
998fcbd8018SJean-Christophe Dubois         break;
999db0de352SJean-Christophe Dubois     case ENET_TFWR:
1000a699b410SJean-Christophe Dubois         if (s->is_fec) {
1001a699b410SJean-Christophe Dubois             s->regs[index] = value & 0x3;
1002a699b410SJean-Christophe Dubois         } else {
1003a699b410SJean-Christophe Dubois             s->regs[index] = value & 0x13f;
1004a699b410SJean-Christophe Dubois         }
1005fcbd8018SJean-Christophe Dubois         break;
1006db0de352SJean-Christophe Dubois     case ENET_RDSR:
1007a699b410SJean-Christophe Dubois         if (s->is_fec) {
1008db0de352SJean-Christophe Dubois             s->regs[index] = value & ~3;
1009a699b410SJean-Christophe Dubois         } else {
1010a699b410SJean-Christophe Dubois             s->regs[index] = value & ~7;
1011a699b410SJean-Christophe Dubois         }
1012db0de352SJean-Christophe Dubois         s->rx_descriptor = s->regs[index];
1013fcbd8018SJean-Christophe Dubois         break;
1014db0de352SJean-Christophe Dubois     case ENET_TDSR:
1015a699b410SJean-Christophe Dubois         if (s->is_fec) {
1016db0de352SJean-Christophe Dubois             s->regs[index] = value & ~3;
1017a699b410SJean-Christophe Dubois         } else {
1018a699b410SJean-Christophe Dubois             s->regs[index] = value & ~7;
1019a699b410SJean-Christophe Dubois         }
1020f93f961cSAndrey Smirnov         s->tx_descriptor[0] = s->regs[index];
1021f93f961cSAndrey Smirnov         break;
1022f93f961cSAndrey Smirnov     case ENET_TDSR1:
1023f93f961cSAndrey Smirnov         if (unlikely(single_tx_ring)) {
1024f93f961cSAndrey Smirnov             qemu_log_mask(LOG_GUEST_ERROR,
1025f93f961cSAndrey Smirnov                           "[%s]%s: trying to access TDSR1\n",
1026f93f961cSAndrey Smirnov                           TYPE_IMX_FEC, __func__);
1027f93f961cSAndrey Smirnov             return;
1028f93f961cSAndrey Smirnov         }
1029f93f961cSAndrey Smirnov 
1030f93f961cSAndrey Smirnov         s->regs[index] = value & ~7;
1031f93f961cSAndrey Smirnov         s->tx_descriptor[1] = s->regs[index];
1032f93f961cSAndrey Smirnov         break;
1033f93f961cSAndrey Smirnov     case ENET_TDSR2:
1034f93f961cSAndrey Smirnov         if (unlikely(single_tx_ring)) {
1035f93f961cSAndrey Smirnov             qemu_log_mask(LOG_GUEST_ERROR,
1036f93f961cSAndrey Smirnov                           "[%s]%s: trying to access TDSR2\n",
1037f93f961cSAndrey Smirnov                           TYPE_IMX_FEC, __func__);
1038f93f961cSAndrey Smirnov             return;
1039f93f961cSAndrey Smirnov         }
1040f93f961cSAndrey Smirnov 
1041f93f961cSAndrey Smirnov         s->regs[index] = value & ~7;
1042f93f961cSAndrey Smirnov         s->tx_descriptor[2] = s->regs[index];
1043fcbd8018SJean-Christophe Dubois         break;
1044db0de352SJean-Christophe Dubois     case ENET_MRBR:
1045a699b410SJean-Christophe Dubois         s->regs[index] = value & 0x00003ff0;
1046fcbd8018SJean-Christophe Dubois         break;
1047fcbd8018SJean-Christophe Dubois     default:
1048a699b410SJean-Christophe Dubois         if (s->is_fec) {
1049a699b410SJean-Christophe Dubois             imx_fec_write(s, index, value);
1050a699b410SJean-Christophe Dubois         } else {
1051a699b410SJean-Christophe Dubois             imx_enet_write(s, index, value);
1052a699b410SJean-Christophe Dubois         }
1053a699b410SJean-Christophe Dubois         return;
1054fcbd8018SJean-Christophe Dubois     }
1055fcbd8018SJean-Christophe Dubois 
1056a699b410SJean-Christophe Dubois     imx_eth_update(s);
1057fcbd8018SJean-Christophe Dubois }
1058fcbd8018SJean-Christophe Dubois 
imx_eth_can_receive(NetClientState * nc)1059b8c4b67eSPhilippe Mathieu-Daudé static bool imx_eth_can_receive(NetClientState *nc)
1060fcbd8018SJean-Christophe Dubois {
1061fcbd8018SJean-Christophe Dubois     IMXFECState *s = IMX_FEC(qemu_get_nic_opaque(nc));
1062fcbd8018SJean-Christophe Dubois 
1063b2b012afSAndrey Smirnov     return !!s->regs[ENET_RDAR];
1064fcbd8018SJean-Christophe Dubois }
1065fcbd8018SJean-Christophe Dubois 
imx_fec_receive(NetClientState * nc,const uint8_t * buf,size_t len)1066fcbd8018SJean-Christophe Dubois static ssize_t imx_fec_receive(NetClientState *nc, const uint8_t *buf,
1067fcbd8018SJean-Christophe Dubois                                size_t len)
1068fcbd8018SJean-Christophe Dubois {
1069fcbd8018SJean-Christophe Dubois     IMXFECState *s = IMX_FEC(qemu_get_nic_opaque(nc));
1070fcbd8018SJean-Christophe Dubois     IMXFECBufDesc bd;
1071fcbd8018SJean-Christophe Dubois     uint32_t flags = 0;
1072fcbd8018SJean-Christophe Dubois     uint32_t addr;
1073fcbd8018SJean-Christophe Dubois     uint32_t crc;
1074fcbd8018SJean-Christophe Dubois     uint32_t buf_addr;
1075fcbd8018SJean-Christophe Dubois     uint8_t *crc_ptr;
1076fcbd8018SJean-Christophe Dubois     unsigned int buf_len;
1077fcbd8018SJean-Christophe Dubois     size_t size = len;
1078fcbd8018SJean-Christophe Dubois 
10798095508aSJean-Christophe Dubois     trace_imx_fec_receive(size);
1080fcbd8018SJean-Christophe Dubois 
1081db0de352SJean-Christophe Dubois     if (!s->regs[ENET_RDAR]) {
1082b72d8d25SJean-Christophe Dubois         qemu_log_mask(LOG_GUEST_ERROR, "[%s]%s: Unexpected packet\n",
1083fcbd8018SJean-Christophe Dubois                       TYPE_IMX_FEC, __func__);
1084fcbd8018SJean-Christophe Dubois         return 0;
1085fcbd8018SJean-Christophe Dubois     }
1086fcbd8018SJean-Christophe Dubois 
1087fcbd8018SJean-Christophe Dubois     crc = cpu_to_be32(crc32(~0, buf, size));
108893c9678dSStephen Longfield     /* Increase size by 4, loop below reads the last 4 bytes from crc_ptr. */
108993c9678dSStephen Longfield     size += 4;
1090fcbd8018SJean-Christophe Dubois     crc_ptr = (uint8_t *) &crc;
1091fcbd8018SJean-Christophe Dubois 
1092a699b410SJean-Christophe Dubois     /* Huge frames are truncated.  */
10931bb3c371SJean-Christophe Dubois     if (size > ENET_MAX_FRAME_SIZE) {
10941bb3c371SJean-Christophe Dubois         size = ENET_MAX_FRAME_SIZE;
10951bb3c371SJean-Christophe Dubois         flags |= ENET_BD_TR | ENET_BD_LG;
1096fcbd8018SJean-Christophe Dubois     }
1097fcbd8018SJean-Christophe Dubois 
1098fcbd8018SJean-Christophe Dubois     /* Frames larger than the user limit just set error flags.  */
1099db0de352SJean-Christophe Dubois     if (size > (s->regs[ENET_RCR] >> 16)) {
11001bb3c371SJean-Christophe Dubois         flags |= ENET_BD_LG;
1101fcbd8018SJean-Christophe Dubois     }
1102fcbd8018SJean-Christophe Dubois 
1103fcbd8018SJean-Christophe Dubois     addr = s->rx_descriptor;
1104fcbd8018SJean-Christophe Dubois     while (size > 0) {
1105fcbd8018SJean-Christophe Dubois         imx_fec_read_bd(&bd, addr);
11061bb3c371SJean-Christophe Dubois         if ((bd.flags & ENET_BD_E) == 0) {
1107fcbd8018SJean-Christophe Dubois             /* No descriptors available.  Bail out.  */
1108fcbd8018SJean-Christophe Dubois             /*
1109fcbd8018SJean-Christophe Dubois              * FIXME: This is wrong. We should probably either
1110fcbd8018SJean-Christophe Dubois              * save the remainder for when more RX buffers are
1111fcbd8018SJean-Christophe Dubois              * available, or flag an error.
1112fcbd8018SJean-Christophe Dubois              */
1113b72d8d25SJean-Christophe Dubois             qemu_log_mask(LOG_GUEST_ERROR, "[%s]%s: Lost end of frame\n",
1114fcbd8018SJean-Christophe Dubois                           TYPE_IMX_FEC, __func__);
1115fcbd8018SJean-Christophe Dubois             break;
1116fcbd8018SJean-Christophe Dubois         }
1117db0de352SJean-Christophe Dubois         buf_len = (size <= s->regs[ENET_MRBR]) ? size : s->regs[ENET_MRBR];
1118fcbd8018SJean-Christophe Dubois         bd.length = buf_len;
1119fcbd8018SJean-Christophe Dubois         size -= buf_len;
1120b72d8d25SJean-Christophe Dubois 
11218095508aSJean-Christophe Dubois         trace_imx_fec_receive_len(addr, bd.length);
1122b72d8d25SJean-Christophe Dubois 
1123fcbd8018SJean-Christophe Dubois         /* The last 4 bytes are the CRC.  */
1124fcbd8018SJean-Christophe Dubois         if (size < 4) {
1125fcbd8018SJean-Christophe Dubois             buf_len += size - 4;
1126fcbd8018SJean-Christophe Dubois         }
1127fcbd8018SJean-Christophe Dubois         buf_addr = bd.data;
1128ba06fe8aSPhilippe Mathieu-Daudé         dma_memory_write(&address_space_memory, buf_addr, buf, buf_len,
1129ba06fe8aSPhilippe Mathieu-Daudé                          MEMTXATTRS_UNSPECIFIED);
1130fcbd8018SJean-Christophe Dubois         buf += buf_len;
1131fcbd8018SJean-Christophe Dubois         if (size < 4) {
1132fcbd8018SJean-Christophe Dubois             dma_memory_write(&address_space_memory, buf_addr + buf_len,
1133ba06fe8aSPhilippe Mathieu-Daudé                              crc_ptr, 4 - size, MEMTXATTRS_UNSPECIFIED);
1134fcbd8018SJean-Christophe Dubois             crc_ptr += 4 - size;
1135fcbd8018SJean-Christophe Dubois         }
11361bb3c371SJean-Christophe Dubois         bd.flags &= ~ENET_BD_E;
1137fcbd8018SJean-Christophe Dubois         if (size == 0) {
1138fcbd8018SJean-Christophe Dubois             /* Last buffer in frame.  */
11391bb3c371SJean-Christophe Dubois             bd.flags |= flags | ENET_BD_L;
11408095508aSJean-Christophe Dubois 
11418095508aSJean-Christophe Dubois             trace_imx_fec_receive_last(bd.flags);
11428095508aSJean-Christophe Dubois 
1143db0de352SJean-Christophe Dubois             s->regs[ENET_EIR] |= ENET_INT_RXF;
1144fcbd8018SJean-Christophe Dubois         } else {
1145db0de352SJean-Christophe Dubois             s->regs[ENET_EIR] |= ENET_INT_RXB;
1146fcbd8018SJean-Christophe Dubois         }
1147fcbd8018SJean-Christophe Dubois         imx_fec_write_bd(&bd, addr);
1148fcbd8018SJean-Christophe Dubois         /* Advance to the next descriptor.  */
11491bb3c371SJean-Christophe Dubois         if ((bd.flags & ENET_BD_W) != 0) {
1150db0de352SJean-Christophe Dubois             addr = s->regs[ENET_RDSR];
1151fcbd8018SJean-Christophe Dubois         } else {
1152db0de352SJean-Christophe Dubois             addr += sizeof(bd);
1153fcbd8018SJean-Christophe Dubois         }
1154fcbd8018SJean-Christophe Dubois     }
1155fcbd8018SJean-Christophe Dubois     s->rx_descriptor = addr;
1156b2b012afSAndrey Smirnov     imx_eth_enable_rx(s, false);
1157a699b410SJean-Christophe Dubois     imx_eth_update(s);
1158fcbd8018SJean-Christophe Dubois     return len;
1159fcbd8018SJean-Christophe Dubois }
1160fcbd8018SJean-Christophe Dubois 
imx_enet_receive(NetClientState * nc,const uint8_t * buf,size_t len)1161a699b410SJean-Christophe Dubois static ssize_t imx_enet_receive(NetClientState *nc, const uint8_t *buf,
1162a699b410SJean-Christophe Dubois                                 size_t len)
1163a699b410SJean-Christophe Dubois {
1164a699b410SJean-Christophe Dubois     IMXFECState *s = IMX_FEC(qemu_get_nic_opaque(nc));
1165a699b410SJean-Christophe Dubois     IMXENETBufDesc bd;
1166a699b410SJean-Christophe Dubois     uint32_t flags = 0;
1167a699b410SJean-Christophe Dubois     uint32_t addr;
1168a699b410SJean-Christophe Dubois     uint32_t crc;
1169a699b410SJean-Christophe Dubois     uint32_t buf_addr;
1170a699b410SJean-Christophe Dubois     uint8_t *crc_ptr;
1171a699b410SJean-Christophe Dubois     unsigned int buf_len;
1172a699b410SJean-Christophe Dubois     size_t size = len;
1173ebdd8cddSAndrey Smirnov     bool shift16 = s->regs[ENET_RACC] & ENET_RACC_SHIFT16;
1174a699b410SJean-Christophe Dubois 
11758095508aSJean-Christophe Dubois     trace_imx_enet_receive(size);
1176a699b410SJean-Christophe Dubois 
1177a699b410SJean-Christophe Dubois     if (!s->regs[ENET_RDAR]) {
1178a699b410SJean-Christophe Dubois         qemu_log_mask(LOG_GUEST_ERROR, "[%s]%s: Unexpected packet\n",
1179a699b410SJean-Christophe Dubois                       TYPE_IMX_FEC, __func__);
1180a699b410SJean-Christophe Dubois         return 0;
1181a699b410SJean-Christophe Dubois     }
1182a699b410SJean-Christophe Dubois 
1183a699b410SJean-Christophe Dubois     crc = cpu_to_be32(crc32(~0, buf, size));
118493c9678dSStephen Longfield     /* Increase size by 4, loop below reads the last 4 bytes from crc_ptr. */
118593c9678dSStephen Longfield     size += 4;
1186a699b410SJean-Christophe Dubois     crc_ptr = (uint8_t *) &crc;
1187a699b410SJean-Christophe Dubois 
1188ebdd8cddSAndrey Smirnov     if (shift16) {
1189ebdd8cddSAndrey Smirnov         size += 2;
1190ebdd8cddSAndrey Smirnov     }
1191ebdd8cddSAndrey Smirnov 
1192894d74ccSAndrey Smirnov     /* Huge frames are truncated. */
1193ff9a7feeSAndrey Smirnov     if (size > s->regs[ENET_FTRL]) {
1194ff9a7feeSAndrey Smirnov         size = s->regs[ENET_FTRL];
1195a699b410SJean-Christophe Dubois         flags |= ENET_BD_TR | ENET_BD_LG;
1196a699b410SJean-Christophe Dubois     }
1197a699b410SJean-Christophe Dubois 
1198a699b410SJean-Christophe Dubois     /* Frames larger than the user limit just set error flags.  */
1199a699b410SJean-Christophe Dubois     if (size > (s->regs[ENET_RCR] >> 16)) {
1200a699b410SJean-Christophe Dubois         flags |= ENET_BD_LG;
1201a699b410SJean-Christophe Dubois     }
1202a699b410SJean-Christophe Dubois 
1203a699b410SJean-Christophe Dubois     addr = s->rx_descriptor;
1204a699b410SJean-Christophe Dubois     while (size > 0) {
1205a699b410SJean-Christophe Dubois         imx_enet_read_bd(&bd, addr);
1206a699b410SJean-Christophe Dubois         if ((bd.flags & ENET_BD_E) == 0) {
1207a699b410SJean-Christophe Dubois             /* No descriptors available.  Bail out.  */
1208a699b410SJean-Christophe Dubois             /*
1209a699b410SJean-Christophe Dubois              * FIXME: This is wrong. We should probably either
1210a699b410SJean-Christophe Dubois              * save the remainder for when more RX buffers are
1211a699b410SJean-Christophe Dubois              * available, or flag an error.
1212a699b410SJean-Christophe Dubois              */
1213a699b410SJean-Christophe Dubois             qemu_log_mask(LOG_GUEST_ERROR, "[%s]%s: Lost end of frame\n",
1214a699b410SJean-Christophe Dubois                           TYPE_IMX_FEC, __func__);
1215a699b410SJean-Christophe Dubois             break;
1216a699b410SJean-Christophe Dubois         }
12174c5e7a6cSAndrey Smirnov         buf_len = MIN(size, s->regs[ENET_MRBR]);
1218a699b410SJean-Christophe Dubois         bd.length = buf_len;
1219a699b410SJean-Christophe Dubois         size -= buf_len;
1220a699b410SJean-Christophe Dubois 
12218095508aSJean-Christophe Dubois         trace_imx_enet_receive_len(addr, bd.length);
1222a699b410SJean-Christophe Dubois 
1223a699b410SJean-Christophe Dubois         /* The last 4 bytes are the CRC.  */
1224a699b410SJean-Christophe Dubois         if (size < 4) {
1225a699b410SJean-Christophe Dubois             buf_len += size - 4;
1226a699b410SJean-Christophe Dubois         }
1227a699b410SJean-Christophe Dubois         buf_addr = bd.data;
1228ebdd8cddSAndrey Smirnov 
1229ebdd8cddSAndrey Smirnov         if (shift16) {
1230ebdd8cddSAndrey Smirnov             /*
1231ebdd8cddSAndrey Smirnov              * If SHIFT16 bit of ENETx_RACC register is set we need to
1232ebdd8cddSAndrey Smirnov              * align the payload to 4-byte boundary.
1233ebdd8cddSAndrey Smirnov              */
1234ebdd8cddSAndrey Smirnov             const uint8_t zeros[2] = { 0 };
1235ebdd8cddSAndrey Smirnov 
1236ba06fe8aSPhilippe Mathieu-Daudé             dma_memory_write(&address_space_memory, buf_addr, zeros,
1237ba06fe8aSPhilippe Mathieu-Daudé                              sizeof(zeros), MEMTXATTRS_UNSPECIFIED);
1238ebdd8cddSAndrey Smirnov 
1239ebdd8cddSAndrey Smirnov             buf_addr += sizeof(zeros);
1240ebdd8cddSAndrey Smirnov             buf_len  -= sizeof(zeros);
1241ebdd8cddSAndrey Smirnov 
1242ebdd8cddSAndrey Smirnov             /* We only do this once per Ethernet frame */
1243ebdd8cddSAndrey Smirnov             shift16 = false;
1244ebdd8cddSAndrey Smirnov         }
1245ebdd8cddSAndrey Smirnov 
1246ba06fe8aSPhilippe Mathieu-Daudé         dma_memory_write(&address_space_memory, buf_addr, buf, buf_len,
1247ba06fe8aSPhilippe Mathieu-Daudé                          MEMTXATTRS_UNSPECIFIED);
1248a699b410SJean-Christophe Dubois         buf += buf_len;
1249a699b410SJean-Christophe Dubois         if (size < 4) {
1250a699b410SJean-Christophe Dubois             dma_memory_write(&address_space_memory, buf_addr + buf_len,
1251ba06fe8aSPhilippe Mathieu-Daudé                              crc_ptr, 4 - size, MEMTXATTRS_UNSPECIFIED);
1252a699b410SJean-Christophe Dubois             crc_ptr += 4 - size;
1253a699b410SJean-Christophe Dubois         }
1254a699b410SJean-Christophe Dubois         bd.flags &= ~ENET_BD_E;
1255a699b410SJean-Christophe Dubois         if (size == 0) {
1256a699b410SJean-Christophe Dubois             /* Last buffer in frame.  */
1257a699b410SJean-Christophe Dubois             bd.flags |= flags | ENET_BD_L;
12588095508aSJean-Christophe Dubois 
12598095508aSJean-Christophe Dubois             trace_imx_enet_receive_last(bd.flags);
12608095508aSJean-Christophe Dubois 
126188e1b59eSAaron Hill             /* Indicate that we've updated the last buffer descriptor. */
126288e1b59eSAaron Hill             bd.last_buffer = ENET_BD_BDU;
1263a699b410SJean-Christophe Dubois             if (bd.option & ENET_BD_RX_INT) {
1264a699b410SJean-Christophe Dubois                 s->regs[ENET_EIR] |= ENET_INT_RXF;
1265a699b410SJean-Christophe Dubois             }
1266a699b410SJean-Christophe Dubois         } else {
1267a699b410SJean-Christophe Dubois             if (bd.option & ENET_BD_RX_INT) {
1268a699b410SJean-Christophe Dubois                 s->regs[ENET_EIR] |= ENET_INT_RXB;
1269a699b410SJean-Christophe Dubois             }
1270a699b410SJean-Christophe Dubois         }
1271a699b410SJean-Christophe Dubois         imx_enet_write_bd(&bd, addr);
1272a699b410SJean-Christophe Dubois         /* Advance to the next descriptor.  */
1273a699b410SJean-Christophe Dubois         if ((bd.flags & ENET_BD_W) != 0) {
1274a699b410SJean-Christophe Dubois             addr = s->regs[ENET_RDSR];
1275a699b410SJean-Christophe Dubois         } else {
1276a699b410SJean-Christophe Dubois             addr += sizeof(bd);
1277a699b410SJean-Christophe Dubois         }
1278a699b410SJean-Christophe Dubois     }
1279a699b410SJean-Christophe Dubois     s->rx_descriptor = addr;
1280b2b012afSAndrey Smirnov     imx_eth_enable_rx(s, false);
1281a699b410SJean-Christophe Dubois     imx_eth_update(s);
1282a699b410SJean-Christophe Dubois     return len;
1283a699b410SJean-Christophe Dubois }
1284a699b410SJean-Christophe Dubois 
imx_eth_receive(NetClientState * nc,const uint8_t * buf,size_t len)1285a699b410SJean-Christophe Dubois static ssize_t imx_eth_receive(NetClientState *nc, const uint8_t *buf,
1286a699b410SJean-Christophe Dubois                                 size_t len)
1287a699b410SJean-Christophe Dubois {
1288a699b410SJean-Christophe Dubois     IMXFECState *s = IMX_FEC(qemu_get_nic_opaque(nc));
1289a699b410SJean-Christophe Dubois 
1290a699b410SJean-Christophe Dubois     if (!s->is_fec && (s->regs[ENET_ECR] & ENET_ECR_EN1588)) {
1291a699b410SJean-Christophe Dubois         return imx_enet_receive(nc, buf, len);
1292a699b410SJean-Christophe Dubois     } else {
1293a699b410SJean-Christophe Dubois         return imx_fec_receive(nc, buf, len);
1294a699b410SJean-Christophe Dubois     }
1295a699b410SJean-Christophe Dubois }
1296a699b410SJean-Christophe Dubois 
1297a699b410SJean-Christophe Dubois static const MemoryRegionOps imx_eth_ops = {
1298a699b410SJean-Christophe Dubois     .read                  = imx_eth_read,
1299a699b410SJean-Christophe Dubois     .write                 = imx_eth_write,
1300fcbd8018SJean-Christophe Dubois     .valid.min_access_size = 4,
1301fcbd8018SJean-Christophe Dubois     .valid.max_access_size = 4,
1302fcbd8018SJean-Christophe Dubois     .endianness            = DEVICE_NATIVE_ENDIAN,
1303fcbd8018SJean-Christophe Dubois };
1304fcbd8018SJean-Christophe Dubois 
imx_eth_cleanup(NetClientState * nc)1305a699b410SJean-Christophe Dubois static void imx_eth_cleanup(NetClientState *nc)
1306fcbd8018SJean-Christophe Dubois {
1307fcbd8018SJean-Christophe Dubois     IMXFECState *s = IMX_FEC(qemu_get_nic_opaque(nc));
1308fcbd8018SJean-Christophe Dubois 
1309fcbd8018SJean-Christophe Dubois     s->nic = NULL;
1310fcbd8018SJean-Christophe Dubois }
1311fcbd8018SJean-Christophe Dubois 
1312a699b410SJean-Christophe Dubois static NetClientInfo imx_eth_net_info = {
1313f394b2e2SEric Blake     .type                = NET_CLIENT_DRIVER_NIC,
1314fcbd8018SJean-Christophe Dubois     .size                = sizeof(NICState),
1315a699b410SJean-Christophe Dubois     .can_receive         = imx_eth_can_receive,
1316a699b410SJean-Christophe Dubois     .receive             = imx_eth_receive,
1317a699b410SJean-Christophe Dubois     .cleanup             = imx_eth_cleanup,
1318a699b410SJean-Christophe Dubois     .link_status_changed = imx_eth_set_link,
1319fcbd8018SJean-Christophe Dubois };
1320fcbd8018SJean-Christophe Dubois 
1321fcbd8018SJean-Christophe Dubois 
imx_eth_realize(DeviceState * dev,Error ** errp)1322a699b410SJean-Christophe Dubois static void imx_eth_realize(DeviceState *dev, Error **errp)
1323fcbd8018SJean-Christophe Dubois {
1324fcbd8018SJean-Christophe Dubois     IMXFECState *s = IMX_FEC(dev);
1325fcbd8018SJean-Christophe Dubois     SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
1326fcbd8018SJean-Christophe Dubois 
1327a699b410SJean-Christophe Dubois     memory_region_init_io(&s->iomem, OBJECT(dev), &imx_eth_ops, s,
1328831858adSAndrey Smirnov                           TYPE_IMX_FEC, FSL_IMX25_FEC_SIZE);
1329fcbd8018SJean-Christophe Dubois     sysbus_init_mmio(sbd, &s->iomem);
1330a699b410SJean-Christophe Dubois     sysbus_init_irq(sbd, &s->irq[0]);
1331a699b410SJean-Christophe Dubois     sysbus_init_irq(sbd, &s->irq[1]);
1332a699b410SJean-Christophe Dubois 
1333fcbd8018SJean-Christophe Dubois     qemu_macaddr_default_if_unset(&s->conf.macaddr);
1334fcbd8018SJean-Christophe Dubois 
1335a699b410SJean-Christophe Dubois     s->nic = qemu_new_nic(&imx_eth_net_info, &s->conf,
1336a699b410SJean-Christophe Dubois                           object_get_typename(OBJECT(dev)),
13377d0fefdfSAkihiko Odaki                           dev->id, &dev->mem_reentrancy_guard, s);
1338a699b410SJean-Christophe Dubois 
1339fcbd8018SJean-Christophe Dubois     qemu_format_nic_info_str(qemu_get_queue(s->nic), s->conf.macaddr.a);
1340fcbd8018SJean-Christophe Dubois }
1341fcbd8018SJean-Christophe Dubois 
1342a699b410SJean-Christophe Dubois static Property imx_eth_properties[] = {
1343fcbd8018SJean-Christophe Dubois     DEFINE_NIC_PROPERTIES(IMXFECState, conf),
1344f93f961cSAndrey Smirnov     DEFINE_PROP_UINT32("tx-ring-num", IMXFECState, tx_ring_num, 1),
1345461c51adSJean-Christophe Dubois     DEFINE_PROP_UINT32("phy-num", IMXFECState, phy_num, 0),
1346df3f5efeSGuenter Roeck     DEFINE_PROP_BOOL("phy-connected", IMXFECState, phy_connected, true),
1347df3f5efeSGuenter Roeck     DEFINE_PROP_LINK("phy-consumer", IMXFECState, phy_consumer, TYPE_IMX_FEC,
1348df3f5efeSGuenter Roeck                      IMXFECState *),
1349fcbd8018SJean-Christophe Dubois     DEFINE_PROP_END_OF_LIST(),
1350fcbd8018SJean-Christophe Dubois };
1351fcbd8018SJean-Christophe Dubois 
imx_eth_class_init(ObjectClass * klass,void * data)1352a699b410SJean-Christophe Dubois static void imx_eth_class_init(ObjectClass *klass, void *data)
1353fcbd8018SJean-Christophe Dubois {
1354fcbd8018SJean-Christophe Dubois     DeviceClass *dc = DEVICE_CLASS(klass);
1355fcbd8018SJean-Christophe Dubois 
1356a699b410SJean-Christophe Dubois     dc->vmsd    = &vmstate_imx_eth;
1357a699b410SJean-Christophe Dubois     dc->reset   = imx_eth_reset;
13584f67d30bSMarc-André Lureau     device_class_set_props(dc, imx_eth_properties);
1359a699b410SJean-Christophe Dubois     dc->realize = imx_eth_realize;
1360a699b410SJean-Christophe Dubois     dc->desc    = "i.MX FEC/ENET Ethernet Controller";
1361a699b410SJean-Christophe Dubois }
1362a699b410SJean-Christophe Dubois 
imx_fec_init(Object * obj)1363a699b410SJean-Christophe Dubois static void imx_fec_init(Object *obj)
1364a699b410SJean-Christophe Dubois {
1365a699b410SJean-Christophe Dubois     IMXFECState *s = IMX_FEC(obj);
1366a699b410SJean-Christophe Dubois 
1367a699b410SJean-Christophe Dubois     s->is_fec = true;
1368a699b410SJean-Christophe Dubois }
1369a699b410SJean-Christophe Dubois 
imx_enet_init(Object * obj)1370a699b410SJean-Christophe Dubois static void imx_enet_init(Object *obj)
1371a699b410SJean-Christophe Dubois {
1372a699b410SJean-Christophe Dubois     IMXFECState *s = IMX_FEC(obj);
1373a699b410SJean-Christophe Dubois 
1374a699b410SJean-Christophe Dubois     s->is_fec = false;
1375fcbd8018SJean-Christophe Dubois }
1376fcbd8018SJean-Christophe Dubois 
1377fcbd8018SJean-Christophe Dubois static const TypeInfo imx_fec_info = {
1378fcbd8018SJean-Christophe Dubois     .name          = TYPE_IMX_FEC,
1379fcbd8018SJean-Christophe Dubois     .parent        = TYPE_SYS_BUS_DEVICE,
1380fcbd8018SJean-Christophe Dubois     .instance_size = sizeof(IMXFECState),
1381a699b410SJean-Christophe Dubois     .instance_init = imx_fec_init,
1382a699b410SJean-Christophe Dubois     .class_init    = imx_eth_class_init,
1383fcbd8018SJean-Christophe Dubois };
1384fcbd8018SJean-Christophe Dubois 
1385a699b410SJean-Christophe Dubois static const TypeInfo imx_enet_info = {
1386a699b410SJean-Christophe Dubois     .name          = TYPE_IMX_ENET,
1387a699b410SJean-Christophe Dubois     .parent        = TYPE_IMX_FEC,
1388a699b410SJean-Christophe Dubois     .instance_init = imx_enet_init,
1389a699b410SJean-Christophe Dubois };
1390a699b410SJean-Christophe Dubois 
imx_eth_register_types(void)1391a699b410SJean-Christophe Dubois static void imx_eth_register_types(void)
1392fcbd8018SJean-Christophe Dubois {
1393fcbd8018SJean-Christophe Dubois     type_register_static(&imx_fec_info);
1394a699b410SJean-Christophe Dubois     type_register_static(&imx_enet_info);
1395fcbd8018SJean-Christophe Dubois }
1396fcbd8018SJean-Christophe Dubois 
1397a699b410SJean-Christophe Dubois type_init(imx_eth_register_types)
1398