xref: /qemu/target/arm/tcg/hflags.c (revision 7b19a355)
1671efad1SFabiano Rosas /*
2671efad1SFabiano Rosas  * ARM hflags
3671efad1SFabiano Rosas  *
4671efad1SFabiano Rosas  * This code is licensed under the GNU GPL v2 or later.
5671efad1SFabiano Rosas  *
6671efad1SFabiano Rosas  * SPDX-License-Identifier: GPL-2.0-or-later
7671efad1SFabiano Rosas  */
8671efad1SFabiano Rosas #include "qemu/osdep.h"
9671efad1SFabiano Rosas #include "cpu.h"
10671efad1SFabiano Rosas #include "internals.h"
115a534314SPeter Maydell #include "cpu-features.h"
12671efad1SFabiano Rosas #include "exec/helper-proto.h"
13671efad1SFabiano Rosas #include "cpregs.h"
14671efad1SFabiano Rosas 
fgt_svc(CPUARMState * env,int el)15671efad1SFabiano Rosas static inline bool fgt_svc(CPUARMState *env, int el)
16671efad1SFabiano Rosas {
17671efad1SFabiano Rosas     /*
18671efad1SFabiano Rosas      * Assuming fine-grained-traps are active, return true if we
19671efad1SFabiano Rosas      * should be trapping on SVC instructions. Only AArch64 can
20671efad1SFabiano Rosas      * trap on an SVC at EL1, but we don't need to special-case this
21671efad1SFabiano Rosas      * because if this is AArch32 EL1 then arm_fgt_active() is false.
22671efad1SFabiano Rosas      * We also know el is 0 or 1.
23671efad1SFabiano Rosas      */
24671efad1SFabiano Rosas     return el == 0 ?
25671efad1SFabiano Rosas         FIELD_EX64(env->cp15.fgt_exec[FGTREG_HFGITR], HFGITR_EL2, SVC_EL0) :
26671efad1SFabiano Rosas         FIELD_EX64(env->cp15.fgt_exec[FGTREG_HFGITR], HFGITR_EL2, SVC_EL1);
27671efad1SFabiano Rosas }
28671efad1SFabiano Rosas 
2959754f85SRichard Henderson /* Return true if memory alignment should be enforced. */
aprofile_require_alignment(CPUARMState * env,int el,uint64_t sctlr)3059754f85SRichard Henderson static bool aprofile_require_alignment(CPUARMState *env, int el, uint64_t sctlr)
3159754f85SRichard Henderson {
3259754f85SRichard Henderson #ifdef CONFIG_USER_ONLY
3359754f85SRichard Henderson     return false;
3459754f85SRichard Henderson #else
3559754f85SRichard Henderson     /* Check the alignment enable bit. */
3659754f85SRichard Henderson     if (sctlr & SCTLR_A) {
3759754f85SRichard Henderson         return true;
3859754f85SRichard Henderson     }
3959754f85SRichard Henderson 
4059754f85SRichard Henderson     /*
417b19a355SRichard Henderson      * With PMSA, when the MPU is disabled, all memory types in the
427b19a355SRichard Henderson      * default map are Normal, so don't need aligment enforcing.
437b19a355SRichard Henderson      */
447b19a355SRichard Henderson     if (arm_feature(env, ARM_FEATURE_PMSA)) {
457b19a355SRichard Henderson         return false;
467b19a355SRichard Henderson     }
477b19a355SRichard Henderson 
487b19a355SRichard Henderson     /*
497b19a355SRichard Henderson      * With VMSA, if translation is disabled, then the default memory type
507b19a355SRichard Henderson      * is Device(-nGnRnE) instead of Normal, which requires that alignment
5159754f85SRichard Henderson      * be enforced.  Since this affects all ram, it is most efficient
5259754f85SRichard Henderson      * to handle this during translation.
5359754f85SRichard Henderson      */
5459754f85SRichard Henderson     if (sctlr & SCTLR_M) {
5559754f85SRichard Henderson         /* Translation enabled: memory type in PTE via MAIR_ELx. */
5659754f85SRichard Henderson         return false;
5759754f85SRichard Henderson     }
5859754f85SRichard Henderson     if (el < 2 && (arm_hcr_el2_eff(env) & (HCR_DC | HCR_VM))) {
5959754f85SRichard Henderson         /* Stage 2 translation enabled: memory type in PTE. */
6059754f85SRichard Henderson         return false;
6159754f85SRichard Henderson     }
6259754f85SRichard Henderson     return true;
6359754f85SRichard Henderson #endif
6459754f85SRichard Henderson }
6559754f85SRichard Henderson 
rebuild_hflags_common(CPUARMState * env,int fp_el,ARMMMUIdx mmu_idx,CPUARMTBFlags flags)66671efad1SFabiano Rosas static CPUARMTBFlags rebuild_hflags_common(CPUARMState *env, int fp_el,
67671efad1SFabiano Rosas                                            ARMMMUIdx mmu_idx,
68671efad1SFabiano Rosas                                            CPUARMTBFlags flags)
69671efad1SFabiano Rosas {
70671efad1SFabiano Rosas     DP_TBFLAG_ANY(flags, FPEXC_EL, fp_el);
71671efad1SFabiano Rosas     DP_TBFLAG_ANY(flags, MMUIDX, arm_to_core_mmu_idx(mmu_idx));
72671efad1SFabiano Rosas 
73671efad1SFabiano Rosas     if (arm_singlestep_active(env)) {
74671efad1SFabiano Rosas         DP_TBFLAG_ANY(flags, SS_ACTIVE, 1);
75671efad1SFabiano Rosas     }
76671efad1SFabiano Rosas 
77671efad1SFabiano Rosas     return flags;
78671efad1SFabiano Rosas }
79671efad1SFabiano Rosas 
rebuild_hflags_common_32(CPUARMState * env,int fp_el,ARMMMUIdx mmu_idx,CPUARMTBFlags flags)80671efad1SFabiano Rosas static CPUARMTBFlags rebuild_hflags_common_32(CPUARMState *env, int fp_el,
81671efad1SFabiano Rosas                                               ARMMMUIdx mmu_idx,
82671efad1SFabiano Rosas                                               CPUARMTBFlags flags)
83671efad1SFabiano Rosas {
84671efad1SFabiano Rosas     bool sctlr_b = arm_sctlr_b(env);
85671efad1SFabiano Rosas 
86671efad1SFabiano Rosas     if (sctlr_b) {
87671efad1SFabiano Rosas         DP_TBFLAG_A32(flags, SCTLR__B, 1);
88671efad1SFabiano Rosas     }
89671efad1SFabiano Rosas     if (arm_cpu_data_is_big_endian_a32(env, sctlr_b)) {
90671efad1SFabiano Rosas         DP_TBFLAG_ANY(flags, BE_DATA, 1);
91671efad1SFabiano Rosas     }
92671efad1SFabiano Rosas     DP_TBFLAG_A32(flags, NS, !access_secure_reg(env));
93671efad1SFabiano Rosas 
94671efad1SFabiano Rosas     return rebuild_hflags_common(env, fp_el, mmu_idx, flags);
95671efad1SFabiano Rosas }
96671efad1SFabiano Rosas 
rebuild_hflags_m32(CPUARMState * env,int fp_el,ARMMMUIdx mmu_idx)97671efad1SFabiano Rosas static CPUARMTBFlags rebuild_hflags_m32(CPUARMState *env, int fp_el,
98671efad1SFabiano Rosas                                         ARMMMUIdx mmu_idx)
99671efad1SFabiano Rosas {
100671efad1SFabiano Rosas     CPUARMTBFlags flags = {};
101671efad1SFabiano Rosas     uint32_t ccr = env->v7m.ccr[env->v7m.secure];
102671efad1SFabiano Rosas 
103671efad1SFabiano Rosas     /* Without HaveMainExt, CCR.UNALIGN_TRP is RES1. */
104671efad1SFabiano Rosas     if (ccr & R_V7M_CCR_UNALIGN_TRP_MASK) {
105671efad1SFabiano Rosas         DP_TBFLAG_ANY(flags, ALIGN_MEM, 1);
106671efad1SFabiano Rosas     }
107671efad1SFabiano Rosas 
108671efad1SFabiano Rosas     if (arm_v7m_is_handler_mode(env)) {
109671efad1SFabiano Rosas         DP_TBFLAG_M32(flags, HANDLER, 1);
110671efad1SFabiano Rosas     }
111671efad1SFabiano Rosas 
112671efad1SFabiano Rosas     /*
113671efad1SFabiano Rosas      * v8M always applies stack limit checks unless CCR.STKOFHFNMIGN
114671efad1SFabiano Rosas      * is suppressing them because the requested execution priority
115671efad1SFabiano Rosas      * is less than 0.
116671efad1SFabiano Rosas      */
117671efad1SFabiano Rosas     if (arm_feature(env, ARM_FEATURE_V8) &&
118671efad1SFabiano Rosas         !((mmu_idx & ARM_MMU_IDX_M_NEGPRI) &&
119671efad1SFabiano Rosas           (ccr & R_V7M_CCR_STKOFHFNMIGN_MASK))) {
120671efad1SFabiano Rosas         DP_TBFLAG_M32(flags, STACKCHECK, 1);
121671efad1SFabiano Rosas     }
122671efad1SFabiano Rosas 
123671efad1SFabiano Rosas     if (arm_feature(env, ARM_FEATURE_M_SECURITY) && env->v7m.secure) {
124671efad1SFabiano Rosas         DP_TBFLAG_M32(flags, SECURE, 1);
125671efad1SFabiano Rosas     }
126671efad1SFabiano Rosas 
127671efad1SFabiano Rosas     return rebuild_hflags_common_32(env, fp_el, mmu_idx, flags);
128671efad1SFabiano Rosas }
129671efad1SFabiano Rosas 
130671efad1SFabiano Rosas /* This corresponds to the ARM pseudocode function IsFullA64Enabled(). */
sme_fa64(CPUARMState * env,int el)131671efad1SFabiano Rosas static bool sme_fa64(CPUARMState *env, int el)
132671efad1SFabiano Rosas {
133671efad1SFabiano Rosas     if (!cpu_isar_feature(aa64_sme_fa64, env_archcpu(env))) {
134671efad1SFabiano Rosas         return false;
135671efad1SFabiano Rosas     }
136671efad1SFabiano Rosas 
137671efad1SFabiano Rosas     if (el <= 1 && !el_is_in_host(env, el)) {
138671efad1SFabiano Rosas         if (!FIELD_EX64(env->vfp.smcr_el[1], SMCR, FA64)) {
139671efad1SFabiano Rosas             return false;
140671efad1SFabiano Rosas         }
141671efad1SFabiano Rosas     }
142671efad1SFabiano Rosas     if (el <= 2 && arm_is_el2_enabled(env)) {
143671efad1SFabiano Rosas         if (!FIELD_EX64(env->vfp.smcr_el[2], SMCR, FA64)) {
144671efad1SFabiano Rosas             return false;
145671efad1SFabiano Rosas         }
146671efad1SFabiano Rosas     }
147671efad1SFabiano Rosas     if (arm_feature(env, ARM_FEATURE_EL3)) {
148671efad1SFabiano Rosas         if (!FIELD_EX64(env->vfp.smcr_el[3], SMCR, FA64)) {
149671efad1SFabiano Rosas             return false;
150671efad1SFabiano Rosas         }
151671efad1SFabiano Rosas     }
152671efad1SFabiano Rosas 
153671efad1SFabiano Rosas     return true;
154671efad1SFabiano Rosas }
155671efad1SFabiano Rosas 
rebuild_hflags_a32(CPUARMState * env,int fp_el,ARMMMUIdx mmu_idx)156671efad1SFabiano Rosas static CPUARMTBFlags rebuild_hflags_a32(CPUARMState *env, int fp_el,
157671efad1SFabiano Rosas                                         ARMMMUIdx mmu_idx)
158671efad1SFabiano Rosas {
159671efad1SFabiano Rosas     CPUARMTBFlags flags = {};
160671efad1SFabiano Rosas     int el = arm_current_el(env);
16159754f85SRichard Henderson     uint64_t sctlr = arm_sctlr(env, el);
162671efad1SFabiano Rosas 
16359754f85SRichard Henderson     if (aprofile_require_alignment(env, el, sctlr)) {
164671efad1SFabiano Rosas         DP_TBFLAG_ANY(flags, ALIGN_MEM, 1);
165671efad1SFabiano Rosas     }
166671efad1SFabiano Rosas 
167671efad1SFabiano Rosas     if (arm_el_is_aa64(env, 1)) {
168671efad1SFabiano Rosas         DP_TBFLAG_A32(flags, VFPEN, 1);
169671efad1SFabiano Rosas     }
170671efad1SFabiano Rosas 
171671efad1SFabiano Rosas     if (el < 2 && env->cp15.hstr_el2 && arm_is_el2_enabled(env) &&
172671efad1SFabiano Rosas         (arm_hcr_el2_eff(env) & (HCR_E2H | HCR_TGE)) != (HCR_E2H | HCR_TGE)) {
173671efad1SFabiano Rosas         DP_TBFLAG_A32(flags, HSTR_ACTIVE, 1);
174671efad1SFabiano Rosas     }
175671efad1SFabiano Rosas 
176671efad1SFabiano Rosas     if (arm_fgt_active(env, el)) {
177671efad1SFabiano Rosas         DP_TBFLAG_ANY(flags, FGT_ACTIVE, 1);
178671efad1SFabiano Rosas         if (fgt_svc(env, el)) {
179671efad1SFabiano Rosas             DP_TBFLAG_ANY(flags, FGT_SVC, 1);
180671efad1SFabiano Rosas         }
181671efad1SFabiano Rosas     }
182671efad1SFabiano Rosas 
183671efad1SFabiano Rosas     if (env->uncached_cpsr & CPSR_IL) {
184671efad1SFabiano Rosas         DP_TBFLAG_ANY(flags, PSTATE__IL, 1);
185671efad1SFabiano Rosas     }
186671efad1SFabiano Rosas 
187671efad1SFabiano Rosas     /*
188671efad1SFabiano Rosas      * The SME exception we are testing for is raised via
189671efad1SFabiano Rosas      * AArch64.CheckFPAdvSIMDEnabled(), as called from
190671efad1SFabiano Rosas      * AArch32.CheckAdvSIMDOrFPEnabled().
191671efad1SFabiano Rosas      */
192671efad1SFabiano Rosas     if (el == 0
193671efad1SFabiano Rosas         && FIELD_EX64(env->svcr, SVCR, SM)
194671efad1SFabiano Rosas         && (!arm_is_el2_enabled(env)
195671efad1SFabiano Rosas             || (arm_el_is_aa64(env, 2) && !(env->cp15.hcr_el2 & HCR_TGE)))
196671efad1SFabiano Rosas         && arm_el_is_aa64(env, 1)
197671efad1SFabiano Rosas         && !sme_fa64(env, el)) {
198671efad1SFabiano Rosas         DP_TBFLAG_A32(flags, SME_TRAP_NONSTREAMING, 1);
199671efad1SFabiano Rosas     }
200671efad1SFabiano Rosas 
201671efad1SFabiano Rosas     return rebuild_hflags_common_32(env, fp_el, mmu_idx, flags);
202671efad1SFabiano Rosas }
203671efad1SFabiano Rosas 
rebuild_hflags_a64(CPUARMState * env,int el,int fp_el,ARMMMUIdx mmu_idx)204671efad1SFabiano Rosas static CPUARMTBFlags rebuild_hflags_a64(CPUARMState *env, int el, int fp_el,
205671efad1SFabiano Rosas                                         ARMMMUIdx mmu_idx)
206671efad1SFabiano Rosas {
207671efad1SFabiano Rosas     CPUARMTBFlags flags = {};
208671efad1SFabiano Rosas     ARMMMUIdx stage1 = stage_1_mmu_idx(mmu_idx);
209671efad1SFabiano Rosas     uint64_t tcr = regime_tcr(env, mmu_idx);
210e37e98b7SPeter Maydell     uint64_t hcr = arm_hcr_el2_eff(env);
211671efad1SFabiano Rosas     uint64_t sctlr;
212671efad1SFabiano Rosas     int tbii, tbid;
213671efad1SFabiano Rosas 
214671efad1SFabiano Rosas     DP_TBFLAG_ANY(flags, AARCH64_STATE, 1);
215671efad1SFabiano Rosas 
216671efad1SFabiano Rosas     /* Get control bits for tagged addresses.  */
217671efad1SFabiano Rosas     tbid = aa64_va_parameter_tbi(tcr, mmu_idx);
218671efad1SFabiano Rosas     tbii = tbid & ~aa64_va_parameter_tbid(tcr, mmu_idx);
219671efad1SFabiano Rosas 
220671efad1SFabiano Rosas     DP_TBFLAG_A64(flags, TBII, tbii);
221671efad1SFabiano Rosas     DP_TBFLAG_A64(flags, TBID, tbid);
222671efad1SFabiano Rosas 
223671efad1SFabiano Rosas     if (cpu_isar_feature(aa64_sve, env_archcpu(env))) {
224671efad1SFabiano Rosas         int sve_el = sve_exception_el(env, el);
225671efad1SFabiano Rosas 
226671efad1SFabiano Rosas         /*
227671efad1SFabiano Rosas          * If either FP or SVE are disabled, translator does not need len.
228671efad1SFabiano Rosas          * If SVE EL > FP EL, FP exception has precedence, and translator
229671efad1SFabiano Rosas          * does not need SVE EL.  Save potential re-translations by forcing
230671efad1SFabiano Rosas          * the unneeded data to zero.
231671efad1SFabiano Rosas          */
232671efad1SFabiano Rosas         if (fp_el != 0) {
233671efad1SFabiano Rosas             if (sve_el > fp_el) {
234671efad1SFabiano Rosas                 sve_el = 0;
235671efad1SFabiano Rosas             }
236671efad1SFabiano Rosas         } else if (sve_el == 0) {
237671efad1SFabiano Rosas             DP_TBFLAG_A64(flags, VL, sve_vqm1_for_el(env, el));
238671efad1SFabiano Rosas         }
239671efad1SFabiano Rosas         DP_TBFLAG_A64(flags, SVEEXC_EL, sve_el);
240671efad1SFabiano Rosas     }
241671efad1SFabiano Rosas     if (cpu_isar_feature(aa64_sme, env_archcpu(env))) {
242671efad1SFabiano Rosas         int sme_el = sme_exception_el(env, el);
243671efad1SFabiano Rosas         bool sm = FIELD_EX64(env->svcr, SVCR, SM);
244671efad1SFabiano Rosas 
245671efad1SFabiano Rosas         DP_TBFLAG_A64(flags, SMEEXC_EL, sme_el);
246671efad1SFabiano Rosas         if (sme_el == 0) {
247671efad1SFabiano Rosas             /* Similarly, do not compute SVL if SME is disabled. */
248671efad1SFabiano Rosas             int svl = sve_vqm1_for_el_sm(env, el, true);
249671efad1SFabiano Rosas             DP_TBFLAG_A64(flags, SVL, svl);
250671efad1SFabiano Rosas             if (sm) {
251671efad1SFabiano Rosas                 /* If SVE is disabled, we will not have set VL above. */
252671efad1SFabiano Rosas                 DP_TBFLAG_A64(flags, VL, svl);
253671efad1SFabiano Rosas             }
254671efad1SFabiano Rosas         }
255671efad1SFabiano Rosas         if (sm) {
256671efad1SFabiano Rosas             DP_TBFLAG_A64(flags, PSTATE_SM, 1);
257671efad1SFabiano Rosas             DP_TBFLAG_A64(flags, SME_TRAP_NONSTREAMING, !sme_fa64(env, el));
258671efad1SFabiano Rosas         }
259671efad1SFabiano Rosas         DP_TBFLAG_A64(flags, PSTATE_ZA, FIELD_EX64(env->svcr, SVCR, ZA));
260671efad1SFabiano Rosas     }
261671efad1SFabiano Rosas 
262671efad1SFabiano Rosas     sctlr = regime_sctlr(env, stage1);
263671efad1SFabiano Rosas 
26459754f85SRichard Henderson     if (aprofile_require_alignment(env, el, sctlr)) {
265671efad1SFabiano Rosas         DP_TBFLAG_ANY(flags, ALIGN_MEM, 1);
266671efad1SFabiano Rosas     }
267671efad1SFabiano Rosas 
268671efad1SFabiano Rosas     if (arm_cpu_data_is_big_endian_a64(el, sctlr)) {
269671efad1SFabiano Rosas         DP_TBFLAG_ANY(flags, BE_DATA, 1);
270671efad1SFabiano Rosas     }
271671efad1SFabiano Rosas 
272671efad1SFabiano Rosas     if (cpu_isar_feature(aa64_pauth, env_archcpu(env))) {
273671efad1SFabiano Rosas         /*
274671efad1SFabiano Rosas          * In order to save space in flags, we record only whether
275671efad1SFabiano Rosas          * pauth is "inactive", meaning all insns are implemented as
276671efad1SFabiano Rosas          * a nop, or "active" when some action must be performed.
277671efad1SFabiano Rosas          * The decision of which action to take is left to a helper.
278671efad1SFabiano Rosas          */
279671efad1SFabiano Rosas         if (sctlr & (SCTLR_EnIA | SCTLR_EnIB | SCTLR_EnDA | SCTLR_EnDB)) {
280671efad1SFabiano Rosas             DP_TBFLAG_A64(flags, PAUTH_ACTIVE, 1);
281671efad1SFabiano Rosas         }
282671efad1SFabiano Rosas     }
283671efad1SFabiano Rosas 
284671efad1SFabiano Rosas     if (cpu_isar_feature(aa64_bti, env_archcpu(env))) {
285671efad1SFabiano Rosas         /* Note that SCTLR_EL[23].BT == SCTLR_BT1.  */
286671efad1SFabiano Rosas         if (sctlr & (el == 0 ? SCTLR_BT0 : SCTLR_BT1)) {
287671efad1SFabiano Rosas             DP_TBFLAG_A64(flags, BT, 1);
288671efad1SFabiano Rosas         }
289671efad1SFabiano Rosas     }
290671efad1SFabiano Rosas 
29183f624d9SRichard Henderson     if (cpu_isar_feature(aa64_lse2, env_archcpu(env))) {
29283f624d9SRichard Henderson         if (sctlr & SCTLR_nAA) {
29383f624d9SRichard Henderson             DP_TBFLAG_A64(flags, NAA, 1);
29483f624d9SRichard Henderson         }
29583f624d9SRichard Henderson     }
29683f624d9SRichard Henderson 
297671efad1SFabiano Rosas     /* Compute the condition for using AccType_UNPRIV for LDTR et al. */
298671efad1SFabiano Rosas     if (!(env->pstate & PSTATE_UAO)) {
299671efad1SFabiano Rosas         switch (mmu_idx) {
300671efad1SFabiano Rosas         case ARMMMUIdx_E10_1:
301671efad1SFabiano Rosas         case ARMMMUIdx_E10_1_PAN:
3022e9b1e50SPeter Maydell             /* FEAT_NV: NV,NV1 == 1,1 means we don't do UNPRIV accesses */
3032e9b1e50SPeter Maydell             if ((hcr & (HCR_NV | HCR_NV1)) != (HCR_NV | HCR_NV1)) {
304671efad1SFabiano Rosas                 DP_TBFLAG_A64(flags, UNPRIV, 1);
3052e9b1e50SPeter Maydell             }
306671efad1SFabiano Rosas             break;
307671efad1SFabiano Rosas         case ARMMMUIdx_E20_2:
308671efad1SFabiano Rosas         case ARMMMUIdx_E20_2_PAN:
309671efad1SFabiano Rosas             /*
310671efad1SFabiano Rosas              * Note that EL20_2 is gated by HCR_EL2.E2H == 1, but EL20_0 is
311671efad1SFabiano Rosas              * gated by HCR_EL2.<E2H,TGE> == '11', and so is LDTR.
312671efad1SFabiano Rosas              */
313671efad1SFabiano Rosas             if (env->cp15.hcr_el2 & HCR_TGE) {
314671efad1SFabiano Rosas                 DP_TBFLAG_A64(flags, UNPRIV, 1);
315671efad1SFabiano Rosas             }
316671efad1SFabiano Rosas             break;
317671efad1SFabiano Rosas         default:
318671efad1SFabiano Rosas             break;
319671efad1SFabiano Rosas         }
320671efad1SFabiano Rosas     }
321671efad1SFabiano Rosas 
322671efad1SFabiano Rosas     if (env->pstate & PSTATE_IL) {
323671efad1SFabiano Rosas         DP_TBFLAG_ANY(flags, PSTATE__IL, 1);
324671efad1SFabiano Rosas     }
325671efad1SFabiano Rosas 
326671efad1SFabiano Rosas     if (arm_fgt_active(env, el)) {
327671efad1SFabiano Rosas         DP_TBFLAG_ANY(flags, FGT_ACTIVE, 1);
328671efad1SFabiano Rosas         if (FIELD_EX64(env->cp15.fgt_exec[FGTREG_HFGITR], HFGITR_EL2, ERET)) {
329e37e98b7SPeter Maydell             DP_TBFLAG_A64(flags, TRAP_ERET, 1);
330671efad1SFabiano Rosas         }
331671efad1SFabiano Rosas         if (fgt_svc(env, el)) {
332671efad1SFabiano Rosas             DP_TBFLAG_ANY(flags, FGT_SVC, 1);
333671efad1SFabiano Rosas         }
334671efad1SFabiano Rosas     }
335671efad1SFabiano Rosas 
336e37e98b7SPeter Maydell     /*
337e37e98b7SPeter Maydell      * ERET can also be trapped for FEAT_NV. arm_hcr_el2_eff() takes care
338e37e98b7SPeter Maydell      * of "is EL2 enabled" and the NV bit can only be set if FEAT_NV is present.
339e37e98b7SPeter Maydell      */
340e37e98b7SPeter Maydell     if (el == 1 && (hcr & HCR_NV)) {
341e37e98b7SPeter Maydell         DP_TBFLAG_A64(flags, TRAP_ERET, 1);
34267d10fc4SPeter Maydell         DP_TBFLAG_A64(flags, NV, 1);
343c35da11dSPeter Maydell         if (hcr & HCR_NV1) {
344c35da11dSPeter Maydell             DP_TBFLAG_A64(flags, NV1, 1);
345c35da11dSPeter Maydell         }
346c35da11dSPeter Maydell         if (hcr & HCR_NV2) {
347c35da11dSPeter Maydell             DP_TBFLAG_A64(flags, NV2, 1);
348daf9b4a0SPeter Maydell             if (hcr & HCR_E2H) {
349daf9b4a0SPeter Maydell                 DP_TBFLAG_A64(flags, NV2_MEM_E20, 1);
350daf9b4a0SPeter Maydell             }
351daf9b4a0SPeter Maydell             if (env->cp15.sctlr_el[2] & SCTLR_EE) {
352daf9b4a0SPeter Maydell                 DP_TBFLAG_A64(flags, NV2_MEM_BE, 1);
353daf9b4a0SPeter Maydell             }
354c35da11dSPeter Maydell         }
355e37e98b7SPeter Maydell     }
356e37e98b7SPeter Maydell 
357671efad1SFabiano Rosas     if (cpu_isar_feature(aa64_mte, env_archcpu(env))) {
358671efad1SFabiano Rosas         /*
359671efad1SFabiano Rosas          * Set MTE_ACTIVE if any access may be Checked, and leave clear
360671efad1SFabiano Rosas          * if all accesses must be Unchecked:
361671efad1SFabiano Rosas          * 1) If no TBI, then there are no tags in the address to check,
362671efad1SFabiano Rosas          * 2) If Tag Check Override, then all accesses are Unchecked,
363671efad1SFabiano Rosas          * 3) If Tag Check Fail == 0, then Checked access have no effect,
364671efad1SFabiano Rosas          * 4) If no Allocation Tag Access, then all accesses are Unchecked.
365671efad1SFabiano Rosas          */
366671efad1SFabiano Rosas         if (allocation_tag_access_enabled(env, el, sctlr)) {
367671efad1SFabiano Rosas             DP_TBFLAG_A64(flags, ATA, 1);
368671efad1SFabiano Rosas             if (tbid
369671efad1SFabiano Rosas                 && !(env->pstate & PSTATE_TCO)
370671efad1SFabiano Rosas                 && (sctlr & (el == 0 ? SCTLR_TCF0 : SCTLR_TCF))) {
371671efad1SFabiano Rosas                 DP_TBFLAG_A64(flags, MTE_ACTIVE, 1);
372903dbefcSPeter Maydell                 if (!EX_TBFLAG_A64(flags, UNPRIV)) {
373903dbefcSPeter Maydell                     /*
374903dbefcSPeter Maydell                      * In non-unpriv contexts (eg EL0), unpriv load/stores
375903dbefcSPeter Maydell                      * act like normal ones; duplicate the MTE info to
376903dbefcSPeter Maydell                      * avoid translate-a64.c having to check UNPRIV to see
377903dbefcSPeter Maydell                      * whether it is OK to index into MTE_ACTIVE[].
378903dbefcSPeter Maydell                      */
379903dbefcSPeter Maydell                     DP_TBFLAG_A64(flags, MTE0_ACTIVE, 1);
380903dbefcSPeter Maydell                 }
381671efad1SFabiano Rosas             }
382671efad1SFabiano Rosas         }
383671efad1SFabiano Rosas         /* And again for unprivileged accesses, if required.  */
384671efad1SFabiano Rosas         if (EX_TBFLAG_A64(flags, UNPRIV)
385671efad1SFabiano Rosas             && tbid
386671efad1SFabiano Rosas             && !(env->pstate & PSTATE_TCO)
387671efad1SFabiano Rosas             && (sctlr & SCTLR_TCF0)
388671efad1SFabiano Rosas             && allocation_tag_access_enabled(env, 0, sctlr)) {
389671efad1SFabiano Rosas             DP_TBFLAG_A64(flags, MTE0_ACTIVE, 1);
390671efad1SFabiano Rosas         }
391179e9a3bSPeter Maydell         /*
39251464c56SMichael Tokarev          * For unpriv tag-setting accesses we also need ATA0. Again, in
393179e9a3bSPeter Maydell          * contexts where unpriv and normal insns are the same we
394179e9a3bSPeter Maydell          * duplicate the ATA bit to save effort for translate-a64.c.
395179e9a3bSPeter Maydell          */
396179e9a3bSPeter Maydell         if (EX_TBFLAG_A64(flags, UNPRIV)) {
397179e9a3bSPeter Maydell             if (allocation_tag_access_enabled(env, 0, sctlr)) {
398179e9a3bSPeter Maydell                 DP_TBFLAG_A64(flags, ATA0, 1);
399179e9a3bSPeter Maydell             }
400179e9a3bSPeter Maydell         } else {
401179e9a3bSPeter Maydell             DP_TBFLAG_A64(flags, ATA0, EX_TBFLAG_A64(flags, ATA));
402179e9a3bSPeter Maydell         }
403671efad1SFabiano Rosas         /* Cache TCMA as well as TBI. */
404671efad1SFabiano Rosas         DP_TBFLAG_A64(flags, TCMA, aa64_va_parameter_tcma(tcr, mmu_idx));
405671efad1SFabiano Rosas     }
406671efad1SFabiano Rosas 
407671efad1SFabiano Rosas     return rebuild_hflags_common(env, fp_el, mmu_idx, flags);
408671efad1SFabiano Rosas }
409671efad1SFabiano Rosas 
rebuild_hflags_internal(CPUARMState * env)410671efad1SFabiano Rosas static CPUARMTBFlags rebuild_hflags_internal(CPUARMState *env)
411671efad1SFabiano Rosas {
412671efad1SFabiano Rosas     int el = arm_current_el(env);
413671efad1SFabiano Rosas     int fp_el = fp_exception_el(env, el);
414671efad1SFabiano Rosas     ARMMMUIdx mmu_idx = arm_mmu_idx_el(env, el);
415671efad1SFabiano Rosas 
416671efad1SFabiano Rosas     if (is_a64(env)) {
417671efad1SFabiano Rosas         return rebuild_hflags_a64(env, el, fp_el, mmu_idx);
418671efad1SFabiano Rosas     } else if (arm_feature(env, ARM_FEATURE_M)) {
419671efad1SFabiano Rosas         return rebuild_hflags_m32(env, fp_el, mmu_idx);
420671efad1SFabiano Rosas     } else {
421671efad1SFabiano Rosas         return rebuild_hflags_a32(env, fp_el, mmu_idx);
422671efad1SFabiano Rosas     }
423671efad1SFabiano Rosas }
424671efad1SFabiano Rosas 
arm_rebuild_hflags(CPUARMState * env)425671efad1SFabiano Rosas void arm_rebuild_hflags(CPUARMState *env)
426671efad1SFabiano Rosas {
427671efad1SFabiano Rosas     env->hflags = rebuild_hflags_internal(env);
428671efad1SFabiano Rosas }
429671efad1SFabiano Rosas 
430671efad1SFabiano Rosas /*
431671efad1SFabiano Rosas  * If we have triggered a EL state change we can't rely on the
432671efad1SFabiano Rosas  * translator having passed it to us, we need to recompute.
433671efad1SFabiano Rosas  */
HELPER(rebuild_hflags_m32_newel)434671efad1SFabiano Rosas void HELPER(rebuild_hflags_m32_newel)(CPUARMState *env)
435671efad1SFabiano Rosas {
436671efad1SFabiano Rosas     int el = arm_current_el(env);
437671efad1SFabiano Rosas     int fp_el = fp_exception_el(env, el);
438671efad1SFabiano Rosas     ARMMMUIdx mmu_idx = arm_mmu_idx_el(env, el);
439671efad1SFabiano Rosas 
440671efad1SFabiano Rosas     env->hflags = rebuild_hflags_m32(env, fp_el, mmu_idx);
441671efad1SFabiano Rosas }
442671efad1SFabiano Rosas 
HELPER(rebuild_hflags_m32)443671efad1SFabiano Rosas void HELPER(rebuild_hflags_m32)(CPUARMState *env, int el)
444671efad1SFabiano Rosas {
445671efad1SFabiano Rosas     int fp_el = fp_exception_el(env, el);
446671efad1SFabiano Rosas     ARMMMUIdx mmu_idx = arm_mmu_idx_el(env, el);
447671efad1SFabiano Rosas 
448671efad1SFabiano Rosas     env->hflags = rebuild_hflags_m32(env, fp_el, mmu_idx);
449671efad1SFabiano Rosas }
450671efad1SFabiano Rosas 
451671efad1SFabiano Rosas /*
452671efad1SFabiano Rosas  * If we have triggered a EL state change we can't rely on the
453671efad1SFabiano Rosas  * translator having passed it to us, we need to recompute.
454671efad1SFabiano Rosas  */
HELPER(rebuild_hflags_a32_newel)455671efad1SFabiano Rosas void HELPER(rebuild_hflags_a32_newel)(CPUARMState *env)
456671efad1SFabiano Rosas {
457671efad1SFabiano Rosas     int el = arm_current_el(env);
458671efad1SFabiano Rosas     int fp_el = fp_exception_el(env, el);
459671efad1SFabiano Rosas     ARMMMUIdx mmu_idx = arm_mmu_idx_el(env, el);
460671efad1SFabiano Rosas     env->hflags = rebuild_hflags_a32(env, fp_el, mmu_idx);
461671efad1SFabiano Rosas }
462671efad1SFabiano Rosas 
HELPER(rebuild_hflags_a32)463671efad1SFabiano Rosas void HELPER(rebuild_hflags_a32)(CPUARMState *env, int el)
464671efad1SFabiano Rosas {
465671efad1SFabiano Rosas     int fp_el = fp_exception_el(env, el);
466671efad1SFabiano Rosas     ARMMMUIdx mmu_idx = arm_mmu_idx_el(env, el);
467671efad1SFabiano Rosas 
468671efad1SFabiano Rosas     env->hflags = rebuild_hflags_a32(env, fp_el, mmu_idx);
469671efad1SFabiano Rosas }
470671efad1SFabiano Rosas 
HELPER(rebuild_hflags_a64)471671efad1SFabiano Rosas void HELPER(rebuild_hflags_a64)(CPUARMState *env, int el)
472671efad1SFabiano Rosas {
473671efad1SFabiano Rosas     int fp_el = fp_exception_el(env, el);
474671efad1SFabiano Rosas     ARMMMUIdx mmu_idx = arm_mmu_idx_el(env, el);
475671efad1SFabiano Rosas 
476671efad1SFabiano Rosas     env->hflags = rebuild_hflags_a64(env, el, fp_el, mmu_idx);
477671efad1SFabiano Rosas }
478671efad1SFabiano Rosas 
assert_hflags_rebuild_correctly(CPUARMState * env)479671efad1SFabiano Rosas void assert_hflags_rebuild_correctly(CPUARMState *env)
480671efad1SFabiano Rosas {
481671efad1SFabiano Rosas #ifdef CONFIG_DEBUG_TCG
482671efad1SFabiano Rosas     CPUARMTBFlags c = env->hflags;
483671efad1SFabiano Rosas     CPUARMTBFlags r = rebuild_hflags_internal(env);
484671efad1SFabiano Rosas 
485671efad1SFabiano Rosas     if (unlikely(c.flags != r.flags || c.flags2 != r.flags2)) {
486671efad1SFabiano Rosas         fprintf(stderr, "TCG hflags mismatch "
487671efad1SFabiano Rosas                         "(current:(0x%08x,0x" TARGET_FMT_lx ")"
488671efad1SFabiano Rosas                         " rebuilt:(0x%08x,0x" TARGET_FMT_lx ")\n",
489671efad1SFabiano Rosas                 c.flags, c.flags2, r.flags, r.flags2);
490671efad1SFabiano Rosas         abort();
491671efad1SFabiano Rosas     }
492671efad1SFabiano Rosas #endif
493671efad1SFabiano Rosas }
494