xref: /qemu/target/hppa/translate.c (revision 6dd9b145)
161766fe9SRichard Henderson /*
261766fe9SRichard Henderson  * HPPA emulation cpu translation for qemu.
361766fe9SRichard Henderson  *
461766fe9SRichard Henderson  * Copyright (c) 2016 Richard Henderson <rth@twiddle.net>
561766fe9SRichard Henderson  *
661766fe9SRichard Henderson  * This library is free software; you can redistribute it and/or
761766fe9SRichard Henderson  * modify it under the terms of the GNU Lesser General Public
861766fe9SRichard Henderson  * License as published by the Free Software Foundation; either
9d6ea4236SChetan Pant  * version 2.1 of the License, or (at your option) any later version.
1061766fe9SRichard Henderson  *
1161766fe9SRichard Henderson  * This library is distributed in the hope that it will be useful,
1261766fe9SRichard Henderson  * but WITHOUT ANY WARRANTY; without even the implied warranty of
1361766fe9SRichard Henderson  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
1461766fe9SRichard Henderson  * Lesser General Public License for more details.
1561766fe9SRichard Henderson  *
1661766fe9SRichard Henderson  * You should have received a copy of the GNU Lesser General Public
1761766fe9SRichard Henderson  * License along with this library; if not, see <http://www.gnu.org/licenses/>.
1861766fe9SRichard Henderson  */
1961766fe9SRichard Henderson 
2061766fe9SRichard Henderson #include "qemu/osdep.h"
2161766fe9SRichard Henderson #include "cpu.h"
2261766fe9SRichard Henderson #include "qemu/host-utils.h"
2361766fe9SRichard Henderson #include "exec/exec-all.h"
2461766fe9SRichard Henderson #include "exec/page-protection.h"
2574781c08SPhilippe Mathieu-Daudé #include "tcg/tcg-op.h"
26dcb32f1dSPhilippe Mathieu-Daudé #include "tcg/tcg-op-gvec.h"
270843563fSRichard Henderson #include "exec/helper-proto.h"
2861766fe9SRichard Henderson #include "exec/helper-gen.h"
2961766fe9SRichard Henderson #include "exec/translator.h"
30869051eaSRichard Henderson #include "exec/log.h"
3161766fe9SRichard Henderson 
3261766fe9SRichard Henderson #define HELPER_H "helper.h"
33d53106c9SRichard Henderson #include "exec/helper-info.c.inc"
34d53106c9SRichard Henderson #undef  HELPER_H
35d53106c9SRichard Henderson 
36d53106c9SRichard Henderson /* Choose to use explicit sizes within this file. */
37aac0f603SRichard Henderson #undef tcg_temp_new
38aac0f603SRichard Henderson 
39d53106c9SRichard Henderson typedef struct DisasCond {
4061766fe9SRichard Henderson     TCGCond c;
4161766fe9SRichard Henderson     TCGv_i64 a0, a1;
426fd0c7bcSRichard Henderson } DisasCond;
4361766fe9SRichard Henderson 
4461766fe9SRichard Henderson typedef struct DisasIAQE {
45bc921866SRichard Henderson     /* IASQ; may be null for no change from TB. */
46bc921866SRichard Henderson     TCGv_i64 space;
47bc921866SRichard Henderson     /* IAOQ base; may be null for relative address. */
480d89cb7cSRichard Henderson     TCGv_i64 base;
49bc921866SRichard Henderson     /* IAOQ addend; if base is null, relative to cpu_iaoq_f. */
50*6dd9b145SRichard Henderson     int64_t disp;
51bc921866SRichard Henderson } DisasIAQE;
52bc921866SRichard Henderson 
53bc921866SRichard Henderson typedef struct DisasDelayException {
5480603007SRichard Henderson     struct DisasDelayException *next;
5580603007SRichard Henderson     TCGLabel *lab;
5680603007SRichard Henderson     uint32_t insn;
5780603007SRichard Henderson     bool set_iir;
5880603007SRichard Henderson     int8_t set_n;
5980603007SRichard Henderson     uint8_t excp;
6080603007SRichard Henderson     /* Saved state at parent insn. */
6180603007SRichard Henderson     DisasIAQE iaq_f, iaq_b;
6280603007SRichard Henderson } DisasDelayException;
6380603007SRichard Henderson 
6480603007SRichard Henderson typedef struct DisasContext {
6561766fe9SRichard Henderson     DisasContextBase base;
66d01a3625SRichard Henderson     CPUState *cs;
6761766fe9SRichard Henderson 
6861766fe9SRichard Henderson     /* IAQ_Front, IAQ_Back. */
69bc921866SRichard Henderson     DisasIAQE iaq_f, iaq_b;
70bc921866SRichard Henderson     /* IAQ_Next, for jumps, otherwise null for simple advance. */
71bc921866SRichard Henderson     DisasIAQE iaq_j, *iaq_n;
72bc921866SRichard Henderson 
7361766fe9SRichard Henderson     /* IAOQ_Front at entry to TB. */
740d89cb7cSRichard Henderson     uint64_t iaoq_first;
750d89cb7cSRichard Henderson 
760d89cb7cSRichard Henderson     DisasCond null_cond;
7761766fe9SRichard Henderson     TCGLabel *null_lab;
7861766fe9SRichard Henderson 
7961766fe9SRichard Henderson     DisasDelayException *delay_excp_list;
8080603007SRichard Henderson     TCGv_i64 zero;
81a4db4a78SRichard Henderson 
82a4db4a78SRichard Henderson     uint32_t insn;
831a19da0dSRichard Henderson     uint32_t tb_flags;
84494737b7SRichard Henderson     int mmu_idx;
853d68ee7bSRichard Henderson     int privilege;
863d68ee7bSRichard Henderson     uint32_t psw_xb;
87d27fe7c3SRichard Henderson     bool psw_n_nonzero;
8861766fe9SRichard Henderson     bool psw_b_next;
89d27fe7c3SRichard Henderson     bool is_pa20;
90bd6243a3SRichard Henderson     bool insn_start_updated;
9124638bd1SRichard Henderson 
92217d1a5eSRichard Henderson #ifdef CONFIG_USER_ONLY
93217d1a5eSRichard Henderson     MemOp unalign;
94217d1a5eSRichard Henderson #endif
95217d1a5eSRichard Henderson } DisasContext;
9661766fe9SRichard Henderson 
9761766fe9SRichard Henderson #ifdef CONFIG_USER_ONLY
98217d1a5eSRichard Henderson #define UNALIGN(C)       (C)->unalign
99217d1a5eSRichard Henderson #define MMU_DISABLED(C)  false
10017fe594cSRichard Henderson #else
101217d1a5eSRichard Henderson #define UNALIGN(C)       MO_ALIGN
1022d4afb03SRichard Henderson #define MMU_DISABLED(C)  MMU_IDX_MMU_DISABLED((C)->mmu_idx)
10317fe594cSRichard Henderson #endif
104217d1a5eSRichard Henderson 
105217d1a5eSRichard Henderson /* Note that ssm/rsm instructions number PSW_W and PSW_E differently.  */
expand_sm_imm(DisasContext * ctx,int val)106e36f27efSRichard Henderson static int expand_sm_imm(DisasContext *ctx, int val)
107451e4ffdSRichard Henderson {
108e36f27efSRichard Henderson     /* Keep unimplemented bits disabled -- see cpu_hppa_put_psw. */
109881d1073SHelge Deller     if (ctx->is_pa20) {
110881d1073SHelge Deller         if (val & PSW_SM_W) {
111e36f27efSRichard Henderson             val |= PSW_W;
112881d1073SHelge Deller         }
113881d1073SHelge Deller         val &= ~(PSW_SM_W | PSW_SM_E | PSW_G);
114881d1073SHelge Deller     } else {
115881d1073SHelge Deller         val &= ~(PSW_SM_W | PSW_SM_E | PSW_O);
116881d1073SHelge Deller     }
117e36f27efSRichard Henderson     return val;
118e36f27efSRichard Henderson }
119e36f27efSRichard Henderson 
120e36f27efSRichard Henderson /* Inverted space register indicates 0 means sr0 not inferred from base.  */
expand_sr3x(DisasContext * ctx,int val)121deee69a1SRichard Henderson static int expand_sr3x(DisasContext *ctx, int val)
122451e4ffdSRichard Henderson {
123deee69a1SRichard Henderson     return ~val;
124deee69a1SRichard Henderson }
125deee69a1SRichard Henderson 
126deee69a1SRichard Henderson /* Convert the M:A bits within a memory insn to the tri-state value
1271cd012a5SRichard Henderson    we use for the final M.  */
ma_to_m(DisasContext * ctx,int val)1281cd012a5SRichard Henderson static int ma_to_m(DisasContext *ctx, int val)
129451e4ffdSRichard Henderson {
1301cd012a5SRichard Henderson     return val & 2 ? (val & 1 ? -1 : 1) : 0;
1311cd012a5SRichard Henderson }
1321cd012a5SRichard Henderson 
1331cd012a5SRichard Henderson /* Convert the sign of the displacement to a pre or post-modify.  */
pos_to_m(DisasContext * ctx,int val)134740038d7SRichard Henderson static int pos_to_m(DisasContext *ctx, int val)
135451e4ffdSRichard Henderson {
136740038d7SRichard Henderson     return val ? 1 : -1;
137740038d7SRichard Henderson }
138740038d7SRichard Henderson 
neg_to_m(DisasContext * ctx,int val)139740038d7SRichard Henderson static int neg_to_m(DisasContext *ctx, int val)
140451e4ffdSRichard Henderson {
141740038d7SRichard Henderson     return val ? -1 : 1;
142740038d7SRichard Henderson }
143740038d7SRichard Henderson 
144740038d7SRichard Henderson /* Used for branch targets and fp memory ops.  */
expand_shl2(DisasContext * ctx,int val)145740038d7SRichard Henderson static int expand_shl2(DisasContext *ctx, int val)
146451e4ffdSRichard Henderson {
14701afb7beSRichard Henderson     return val << 2;
14801afb7beSRichard Henderson }
14901afb7beSRichard Henderson 
15001afb7beSRichard Henderson /* Used for assemble_21.  */
expand_shl11(DisasContext * ctx,int val)1510588e061SRichard Henderson static int expand_shl11(DisasContext *ctx, int val)
152451e4ffdSRichard Henderson {
1530588e061SRichard Henderson     return val << 11;
1540588e061SRichard Henderson }
1550588e061SRichard Henderson 
assemble_6(DisasContext * ctx,int val)1560588e061SRichard Henderson static int assemble_6(DisasContext *ctx, int val)
15772ae4f2bSRichard Henderson {
15872ae4f2bSRichard Henderson     /*
15972ae4f2bSRichard Henderson      * Officially, 32 * x + 32 - y.
16072ae4f2bSRichard Henderson      * Here, x is already in bit 5, and y is [4:0].
16172ae4f2bSRichard Henderson      * Since -y = ~y + 1, in 5 bits 32 - y => y ^ 31 + 1,
16272ae4f2bSRichard Henderson      * with the overflow from bit 4 summing with x.
16372ae4f2bSRichard Henderson      */
16472ae4f2bSRichard Henderson     return (val ^ 31) + 1;
16572ae4f2bSRichard Henderson }
16672ae4f2bSRichard Henderson 
16772ae4f2bSRichard Henderson /* Expander for assemble_16a(s,cat(im10a,0),i). */
expand_11a(DisasContext * ctx,int val)1684768c28eSRichard Henderson static int expand_11a(DisasContext *ctx, int val)
1694768c28eSRichard Henderson {
1704768c28eSRichard Henderson     /*
1714768c28eSRichard Henderson      * @val is bit 0 and bits [4:15].
1724768c28eSRichard Henderson      * Swizzle thing around depending on PSW.W.
1734768c28eSRichard Henderson      */
1744768c28eSRichard Henderson     int im10a = extract32(val, 1, 10);
1754768c28eSRichard Henderson     int s = extract32(val, 11, 2);
1764768c28eSRichard Henderson     int i = (-(val & 1) << 13) | (im10a << 3);
1774768c28eSRichard Henderson 
1784768c28eSRichard Henderson     if (ctx->tb_flags & PSW_W) {
1794768c28eSRichard Henderson         i ^= s << 13;
1804768c28eSRichard Henderson     }
1814768c28eSRichard Henderson     return i;
1824768c28eSRichard Henderson }
1834768c28eSRichard Henderson 
1844768c28eSRichard Henderson /* Expander for assemble_16a(s,im11a,i). */
expand_12a(DisasContext * ctx,int val)18546174e14SRichard Henderson static int expand_12a(DisasContext *ctx, int val)
18646174e14SRichard Henderson {
18746174e14SRichard Henderson     /*
18846174e14SRichard Henderson      * @val is bit 0 and bits [3:15].
18946174e14SRichard Henderson      * Swizzle thing around depending on PSW.W.
19046174e14SRichard Henderson      */
19146174e14SRichard Henderson     int im11a = extract32(val, 1, 11);
19246174e14SRichard Henderson     int s = extract32(val, 12, 2);
19346174e14SRichard Henderson     int i = (-(val & 1) << 13) | (im11a << 2);
19446174e14SRichard Henderson 
19546174e14SRichard Henderson     if (ctx->tb_flags & PSW_W) {
19646174e14SRichard Henderson         i ^= s << 13;
19746174e14SRichard Henderson     }
19846174e14SRichard Henderson     return i;
19946174e14SRichard Henderson }
20046174e14SRichard Henderson 
20146174e14SRichard Henderson /* Expander for assemble_16(s,im14). */
expand_16(DisasContext * ctx,int val)20272bace2dSRichard Henderson static int expand_16(DisasContext *ctx, int val)
20372bace2dSRichard Henderson {
20472bace2dSRichard Henderson     /*
20572bace2dSRichard Henderson      * @val is bits [0:15], containing both im14 and s.
20672bace2dSRichard Henderson      * Swizzle thing around depending on PSW.W.
20772bace2dSRichard Henderson      */
20872bace2dSRichard Henderson     int s = extract32(val, 14, 2);
20972bace2dSRichard Henderson     int i = (-(val & 1) << 13) | extract32(val, 1, 13);
21072bace2dSRichard Henderson 
21172bace2dSRichard Henderson     if (ctx->tb_flags & PSW_W) {
21272bace2dSRichard Henderson         i ^= s << 13;
21372bace2dSRichard Henderson     }
21472bace2dSRichard Henderson     return i;
21572bace2dSRichard Henderson }
21672bace2dSRichard Henderson 
21772bace2dSRichard Henderson /* The sp field is only present with !PSW_W. */
sp0_if_wide(DisasContext * ctx,int sp)21872bace2dSRichard Henderson static int sp0_if_wide(DisasContext *ctx, int sp)
21972bace2dSRichard Henderson {
22072bace2dSRichard Henderson     return ctx->tb_flags & PSW_W ? 0 : sp;
22172bace2dSRichard Henderson }
22272bace2dSRichard Henderson 
22372bace2dSRichard Henderson /* Translate CMPI doubleword conditions to standard. */
cmpbid_c(DisasContext * ctx,int val)224c65c3ee1SRichard Henderson static int cmpbid_c(DisasContext *ctx, int val)
225c65c3ee1SRichard Henderson {
226c65c3ee1SRichard Henderson     return val ? val : 4; /* 0 == "*<<" */
227c65c3ee1SRichard Henderson }
228c65c3ee1SRichard Henderson 
229c65c3ee1SRichard Henderson /*
23082d0c831SRichard Henderson  * In many places pa1.x did not decode the bit that later became
23182d0c831SRichard Henderson  * the pa2.0 D bit.  Suppress D unless the cpu is pa2.0.
23282d0c831SRichard Henderson  */
pa20_d(DisasContext * ctx,int val)23382d0c831SRichard Henderson static int pa20_d(DisasContext *ctx, int val)
23482d0c831SRichard Henderson {
23582d0c831SRichard Henderson     return ctx->is_pa20 & val;
23682d0c831SRichard Henderson }
23782d0c831SRichard Henderson 
23801afb7beSRichard Henderson /* Include the auto-generated decoder.  */
23940f9f908SRichard Henderson #include "decode-insns.c.inc"
240abff1abfSPaolo Bonzini 
24140f9f908SRichard Henderson /* We are not using a goto_tb (for whatever reason), but have updated
24261766fe9SRichard Henderson    the iaq (for whatever reason), so don't do it again on exit.  */
24361766fe9SRichard Henderson #define DISAS_IAQ_N_UPDATED  DISAS_TARGET_0
244869051eaSRichard Henderson 
24561766fe9SRichard Henderson /* We are exiting the TB, but have neither emitted a goto_tb, nor
24661766fe9SRichard Henderson    updated the iaq for the next instruction to be executed.  */
24761766fe9SRichard Henderson #define DISAS_IAQ_N_STALE    DISAS_TARGET_1
248869051eaSRichard Henderson 
24961766fe9SRichard Henderson /* Similarly, but we want to return to the main loop immediately
250e1b5a5edSRichard Henderson    to recognize unmasked interrupts.  */
251e1b5a5edSRichard Henderson #define DISAS_IAQ_N_STALE_EXIT      DISAS_TARGET_2
252e1b5a5edSRichard Henderson #define DISAS_EXIT                  DISAS_TARGET_3
253c5d0aec2SRichard Henderson 
254e1b5a5edSRichard Henderson /* global register indexes */
25561766fe9SRichard Henderson static TCGv_i64 cpu_gr[32];
2566fd0c7bcSRichard Henderson static TCGv_i64 cpu_sr[4];
25733423472SRichard Henderson static TCGv_i64 cpu_srH;
258494737b7SRichard Henderson static TCGv_i64 cpu_iaoq_f;
2596fd0c7bcSRichard Henderson static TCGv_i64 cpu_iaoq_b;
2606fd0c7bcSRichard Henderson static TCGv_i64 cpu_iasq_f;
261c301f34eSRichard Henderson static TCGv_i64 cpu_iasq_b;
262c301f34eSRichard Henderson static TCGv_i64 cpu_sar;
2636fd0c7bcSRichard Henderson static TCGv_i64 cpu_psw_n;
2646fd0c7bcSRichard Henderson static TCGv_i64 cpu_psw_v;
2656fd0c7bcSRichard Henderson static TCGv_i64 cpu_psw_cb;
2666fd0c7bcSRichard Henderson static TCGv_i64 cpu_psw_cb_msb;
2676fd0c7bcSRichard Henderson static TCGv_i32 cpu_psw_xb;
268d27fe7c3SRichard Henderson 
hppa_translate_init(void)26961766fe9SRichard Henderson void hppa_translate_init(void)
27061766fe9SRichard Henderson {
27161766fe9SRichard Henderson #define DEF_VAR(V)  { &cpu_##V, #V, offsetof(CPUHPPAState, V) }
27261766fe9SRichard Henderson 
27361766fe9SRichard Henderson     typedef struct { TCGv_i64 *var; const char *name; int ofs; } GlobalVar;
2746fd0c7bcSRichard Henderson     static const GlobalVar vars[] = {
27561766fe9SRichard Henderson         { &cpu_sar, "sar", offsetof(CPUHPPAState, cr[CR_SAR]) },
27635136a77SRichard Henderson         DEF_VAR(psw_n),
27761766fe9SRichard Henderson         DEF_VAR(psw_v),
27861766fe9SRichard Henderson         DEF_VAR(psw_cb),
27961766fe9SRichard Henderson         DEF_VAR(psw_cb_msb),
28061766fe9SRichard Henderson         DEF_VAR(iaoq_f),
28161766fe9SRichard Henderson         DEF_VAR(iaoq_b),
28261766fe9SRichard Henderson     };
28361766fe9SRichard Henderson 
28461766fe9SRichard Henderson #undef DEF_VAR
28561766fe9SRichard Henderson 
28661766fe9SRichard Henderson     /* Use the symbolic register names that match the disassembler.  */
28761766fe9SRichard Henderson     static const char gr_names[32][4] = {
28861766fe9SRichard Henderson         "r0",  "r1",  "r2",  "r3",  "r4",  "r5",  "r6",  "r7",
28961766fe9SRichard Henderson         "r8",  "r9",  "r10", "r11", "r12", "r13", "r14", "r15",
29061766fe9SRichard Henderson         "r16", "r17", "r18", "r19", "r20", "r21", "r22", "r23",
29161766fe9SRichard Henderson         "r24", "r25", "r26", "r27", "r28", "r29", "r30", "r31"
29261766fe9SRichard Henderson     };
29361766fe9SRichard Henderson     /* SR[4-7] are not global registers so that we can index them.  */
29433423472SRichard Henderson     static const char sr_names[5][4] = {
295494737b7SRichard Henderson         "sr0", "sr1", "sr2", "sr3", "srH"
296494737b7SRichard Henderson     };
29733423472SRichard Henderson 
29861766fe9SRichard Henderson     int i;
29961766fe9SRichard Henderson 
30061766fe9SRichard Henderson     cpu_gr[0] = NULL;
301f764718dSRichard Henderson     for (i = 1; i < 32; i++) {
30261766fe9SRichard Henderson         cpu_gr[i] = tcg_global_mem_new(tcg_env,
303ad75a51eSRichard Henderson                                        offsetof(CPUHPPAState, gr[i]),
30461766fe9SRichard Henderson                                        gr_names[i]);
30561766fe9SRichard Henderson     }
30661766fe9SRichard Henderson     for (i = 0; i < 4; i++) {
30733423472SRichard Henderson         cpu_sr[i] = tcg_global_mem_new_i64(tcg_env,
308ad75a51eSRichard Henderson                                            offsetof(CPUHPPAState, sr[i]),
30933423472SRichard Henderson                                            sr_names[i]);
31033423472SRichard Henderson     }
31133423472SRichard Henderson     cpu_srH = tcg_global_mem_new_i64(tcg_env,
312ad75a51eSRichard Henderson                                      offsetof(CPUHPPAState, sr[4]),
313494737b7SRichard Henderson                                      sr_names[4]);
314494737b7SRichard Henderson 
31561766fe9SRichard Henderson     for (i = 0; i < ARRAY_SIZE(vars); ++i) {
31661766fe9SRichard Henderson         const GlobalVar *v = &vars[i];
31761766fe9SRichard Henderson         *v->var = tcg_global_mem_new(tcg_env, v->ofs, v->name);
318ad75a51eSRichard Henderson     }
31961766fe9SRichard Henderson 
320c301f34eSRichard Henderson     cpu_psw_xb = tcg_global_mem_new_i32(tcg_env,
321d27fe7c3SRichard Henderson                                         offsetof(CPUHPPAState, psw_xb),
322d27fe7c3SRichard Henderson                                         "psw_xb");
323d27fe7c3SRichard Henderson     cpu_iasq_f = tcg_global_mem_new_i64(tcg_env,
324ad75a51eSRichard Henderson                                         offsetof(CPUHPPAState, iasq_f),
325c301f34eSRichard Henderson                                         "iasq_f");
326c301f34eSRichard Henderson     cpu_iasq_b = tcg_global_mem_new_i64(tcg_env,
327ad75a51eSRichard Henderson                                         offsetof(CPUHPPAState, iasq_b),
328c301f34eSRichard Henderson                                         "iasq_b");
329c301f34eSRichard Henderson }
33061766fe9SRichard Henderson 
set_insn_breg(DisasContext * ctx,int breg)33161766fe9SRichard Henderson static void set_insn_breg(DisasContext *ctx, int breg)
332f5b5c857SRichard Henderson {
333f5b5c857SRichard Henderson     assert(!ctx->insn_start_updated);
33424638bd1SRichard Henderson     ctx->insn_start_updated = true;
33524638bd1SRichard Henderson     tcg_set_insn_start_param(ctx->base.insn_start, 2, breg);
33624638bd1SRichard Henderson }
337f5b5c857SRichard Henderson 
cond_make_f(void)338f5b5c857SRichard Henderson static DisasCond cond_make_f(void)
339129e9cc3SRichard Henderson {
340129e9cc3SRichard Henderson     return (DisasCond){
341f764718dSRichard Henderson         .c = TCG_COND_NEVER,
342f764718dSRichard Henderson         .a0 = NULL,
343f764718dSRichard Henderson         .a1 = NULL,
344f764718dSRichard Henderson     };
345f764718dSRichard Henderson }
346129e9cc3SRichard Henderson 
cond_make_t(void)347129e9cc3SRichard Henderson static DisasCond cond_make_t(void)
348df0232feSRichard Henderson {
349df0232feSRichard Henderson     return (DisasCond){
350df0232feSRichard Henderson         .c = TCG_COND_ALWAYS,
351df0232feSRichard Henderson         .a0 = NULL,
352df0232feSRichard Henderson         .a1 = NULL,
353df0232feSRichard Henderson     };
354df0232feSRichard Henderson }
355df0232feSRichard Henderson 
cond_make_n(void)356df0232feSRichard Henderson static DisasCond cond_make_n(void)
357129e9cc3SRichard Henderson {
358129e9cc3SRichard Henderson     return (DisasCond){
359f764718dSRichard Henderson         .c = TCG_COND_NE,
360f764718dSRichard Henderson         .a0 = cpu_psw_n,
361f764718dSRichard Henderson         .a1 = tcg_constant_i64(0)
3626fd0c7bcSRichard Henderson     };
363f764718dSRichard Henderson }
364129e9cc3SRichard Henderson 
cond_make_tt(TCGCond c,TCGv_i64 a0,TCGv_i64 a1)365129e9cc3SRichard Henderson static DisasCond cond_make_tt(TCGCond c, TCGv_i64 a0, TCGv_i64 a1)
3664c42fd0dSRichard Henderson {
367b47a4a02SSven Schnelle     assert (c != TCG_COND_NEVER && c != TCG_COND_ALWAYS);
368b47a4a02SSven Schnelle     return (DisasCond){ .c = c, .a0 = a0, .a1 = a1 };
3694fe9533aSRichard Henderson }
3704fe9533aSRichard Henderson 
cond_make_ti(TCGCond c,TCGv_i64 a0,uint64_t imm)3714fe9533aSRichard Henderson static DisasCond cond_make_ti(TCGCond c, TCGv_i64 a0, uint64_t imm)
3724c42fd0dSRichard Henderson {
3734fe9533aSRichard Henderson     return cond_make_tt(c, a0, tcg_constant_i64(imm));
3744c42fd0dSRichard Henderson }
375b47a4a02SSven Schnelle 
cond_make_vi(TCGCond c,TCGv_i64 a0,uint64_t imm)376b47a4a02SSven Schnelle static DisasCond cond_make_vi(TCGCond c, TCGv_i64 a0, uint64_t imm)
3774c42fd0dSRichard Henderson {
378129e9cc3SRichard Henderson     TCGv_i64 tmp = tcg_temp_new_i64();
379aac0f603SRichard Henderson     tcg_gen_mov_i64(tmp, a0);
3806fd0c7bcSRichard Henderson     return cond_make_ti(c, tmp, imm);
3814c42fd0dSRichard Henderson }
382129e9cc3SRichard Henderson 
cond_make_vv(TCGCond c,TCGv_i64 a0,TCGv_i64 a1)383129e9cc3SRichard Henderson static DisasCond cond_make_vv(TCGCond c, TCGv_i64 a0, TCGv_i64 a1)
3844c42fd0dSRichard Henderson {
385129e9cc3SRichard Henderson     TCGv_i64 t0 = tcg_temp_new_i64();
386aac0f603SRichard Henderson     TCGv_i64 t1 = tcg_temp_new_i64();
387aac0f603SRichard Henderson 
388129e9cc3SRichard Henderson     tcg_gen_mov_i64(t0, a0);
3896fd0c7bcSRichard Henderson     tcg_gen_mov_i64(t1, a1);
3906fd0c7bcSRichard Henderson     return cond_make_tt(c, t0, t1);
3914c42fd0dSRichard Henderson }
392129e9cc3SRichard Henderson 
load_gpr(DisasContext * ctx,unsigned reg)393129e9cc3SRichard Henderson static TCGv_i64 load_gpr(DisasContext *ctx, unsigned reg)
3946fd0c7bcSRichard Henderson {
39561766fe9SRichard Henderson     if (reg == 0) {
39661766fe9SRichard Henderson         return ctx->zero;
397bc3da3cfSRichard Henderson     } else {
39861766fe9SRichard Henderson         return cpu_gr[reg];
39961766fe9SRichard Henderson     }
40061766fe9SRichard Henderson }
40161766fe9SRichard Henderson 
dest_gpr(DisasContext * ctx,unsigned reg)40261766fe9SRichard Henderson static TCGv_i64 dest_gpr(DisasContext *ctx, unsigned reg)
4036fd0c7bcSRichard Henderson {
40461766fe9SRichard Henderson     if (reg == 0 || ctx->null_cond.c != TCG_COND_NEVER) {
405129e9cc3SRichard Henderson         return tcg_temp_new_i64();
406aac0f603SRichard Henderson     } else {
40761766fe9SRichard Henderson         return cpu_gr[reg];
40861766fe9SRichard Henderson     }
40961766fe9SRichard Henderson }
41061766fe9SRichard Henderson 
save_or_nullify(DisasContext * ctx,TCGv_i64 dest,TCGv_i64 t)41161766fe9SRichard Henderson static void save_or_nullify(DisasContext *ctx, TCGv_i64 dest, TCGv_i64 t)
4126fd0c7bcSRichard Henderson {
413129e9cc3SRichard Henderson     if (ctx->null_cond.c != TCG_COND_NEVER) {
414129e9cc3SRichard Henderson         tcg_gen_movcond_i64(ctx->null_cond.c, dest, ctx->null_cond.a0,
4156fd0c7bcSRichard Henderson                             ctx->null_cond.a1, dest, t);
416129e9cc3SRichard Henderson     } else {
417129e9cc3SRichard Henderson         tcg_gen_mov_i64(dest, t);
4186fd0c7bcSRichard Henderson     }
419129e9cc3SRichard Henderson }
420129e9cc3SRichard Henderson 
save_gpr(DisasContext * ctx,unsigned reg,TCGv_i64 t)421129e9cc3SRichard Henderson static void save_gpr(DisasContext *ctx, unsigned reg, TCGv_i64 t)
4226fd0c7bcSRichard Henderson {
423129e9cc3SRichard Henderson     if (reg != 0) {
424129e9cc3SRichard Henderson         save_or_nullify(ctx, cpu_gr[reg], t);
425129e9cc3SRichard Henderson     }
426129e9cc3SRichard Henderson }
427129e9cc3SRichard Henderson 
428129e9cc3SRichard Henderson #if HOST_BIG_ENDIAN
429e03b5686SMarc-André Lureau # define HI_OFS  0
43096d6407fSRichard Henderson # define LO_OFS  4
43196d6407fSRichard Henderson #else
43296d6407fSRichard Henderson # define HI_OFS  4
43396d6407fSRichard Henderson # define LO_OFS  0
43496d6407fSRichard Henderson #endif
43596d6407fSRichard Henderson 
load_frw_i32(unsigned rt)43696d6407fSRichard Henderson static TCGv_i32 load_frw_i32(unsigned rt)
43796d6407fSRichard Henderson {
43896d6407fSRichard Henderson     TCGv_i32 ret = tcg_temp_new_i32();
43996d6407fSRichard Henderson     tcg_gen_ld_i32(ret, tcg_env,
440ad75a51eSRichard Henderson                    offsetof(CPUHPPAState, fr[rt & 31])
44196d6407fSRichard Henderson                    + (rt & 32 ? LO_OFS : HI_OFS));
44296d6407fSRichard Henderson     return ret;
44396d6407fSRichard Henderson }
44496d6407fSRichard Henderson 
load_frw0_i32(unsigned rt)44596d6407fSRichard Henderson static TCGv_i32 load_frw0_i32(unsigned rt)
446ebe9383cSRichard Henderson {
447ebe9383cSRichard Henderson     if (rt == 0) {
448ebe9383cSRichard Henderson         TCGv_i32 ret = tcg_temp_new_i32();
4490992a930SRichard Henderson         tcg_gen_movi_i32(ret, 0);
4500992a930SRichard Henderson         return ret;
4510992a930SRichard Henderson     } else {
452ebe9383cSRichard Henderson         return load_frw_i32(rt);
453ebe9383cSRichard Henderson     }
454ebe9383cSRichard Henderson }
455ebe9383cSRichard Henderson 
load_frw0_i64(unsigned rt)456ebe9383cSRichard Henderson static TCGv_i64 load_frw0_i64(unsigned rt)
457ebe9383cSRichard Henderson {
458ebe9383cSRichard Henderson     TCGv_i64 ret = tcg_temp_new_i64();
459ebe9383cSRichard Henderson     if (rt == 0) {
4600992a930SRichard Henderson         tcg_gen_movi_i64(ret, 0);
4610992a930SRichard Henderson     } else {
4620992a930SRichard Henderson         tcg_gen_ld32u_i64(ret, tcg_env,
463ad75a51eSRichard Henderson                           offsetof(CPUHPPAState, fr[rt & 31])
464ebe9383cSRichard Henderson                           + (rt & 32 ? LO_OFS : HI_OFS));
465ebe9383cSRichard Henderson     }
466ebe9383cSRichard Henderson     return ret;
4670992a930SRichard Henderson }
468ebe9383cSRichard Henderson 
save_frw_i32(unsigned rt,TCGv_i32 val)469ebe9383cSRichard Henderson static void save_frw_i32(unsigned rt, TCGv_i32 val)
47096d6407fSRichard Henderson {
47196d6407fSRichard Henderson     tcg_gen_st_i32(val, tcg_env,
472ad75a51eSRichard Henderson                    offsetof(CPUHPPAState, fr[rt & 31])
47396d6407fSRichard Henderson                    + (rt & 32 ? LO_OFS : HI_OFS));
47496d6407fSRichard Henderson }
47596d6407fSRichard Henderson 
47696d6407fSRichard Henderson #undef HI_OFS
47796d6407fSRichard Henderson #undef LO_OFS
47896d6407fSRichard Henderson 
load_frd(unsigned rt)47996d6407fSRichard Henderson static TCGv_i64 load_frd(unsigned rt)
48096d6407fSRichard Henderson {
48196d6407fSRichard Henderson     TCGv_i64 ret = tcg_temp_new_i64();
48296d6407fSRichard Henderson     tcg_gen_ld_i64(ret, tcg_env, offsetof(CPUHPPAState, fr[rt]));
483ad75a51eSRichard Henderson     return ret;
48496d6407fSRichard Henderson }
48596d6407fSRichard Henderson 
load_frd0(unsigned rt)48696d6407fSRichard Henderson static TCGv_i64 load_frd0(unsigned rt)
487ebe9383cSRichard Henderson {
488ebe9383cSRichard Henderson     if (rt == 0) {
489ebe9383cSRichard Henderson         TCGv_i64 ret = tcg_temp_new_i64();
4900992a930SRichard Henderson         tcg_gen_movi_i64(ret, 0);
4910992a930SRichard Henderson         return ret;
4920992a930SRichard Henderson     } else {
493ebe9383cSRichard Henderson         return load_frd(rt);
494ebe9383cSRichard Henderson     }
495ebe9383cSRichard Henderson }
496ebe9383cSRichard Henderson 
save_frd(unsigned rt,TCGv_i64 val)497ebe9383cSRichard Henderson static void save_frd(unsigned rt, TCGv_i64 val)
49896d6407fSRichard Henderson {
49996d6407fSRichard Henderson     tcg_gen_st_i64(val, tcg_env, offsetof(CPUHPPAState, fr[rt]));
500ad75a51eSRichard Henderson }
50196d6407fSRichard Henderson 
load_spr(DisasContext * ctx,TCGv_i64 dest,unsigned reg)50296d6407fSRichard Henderson static void load_spr(DisasContext *ctx, TCGv_i64 dest, unsigned reg)
50333423472SRichard Henderson {
50433423472SRichard Henderson #ifdef CONFIG_USER_ONLY
50533423472SRichard Henderson     tcg_gen_movi_i64(dest, 0);
50633423472SRichard Henderson #else
50733423472SRichard Henderson     if (reg < 4) {
50833423472SRichard Henderson         tcg_gen_mov_i64(dest, cpu_sr[reg]);
50933423472SRichard Henderson     } else if (ctx->tb_flags & TB_FLAG_SR_SAME) {
510494737b7SRichard Henderson         tcg_gen_mov_i64(dest, cpu_srH);
511494737b7SRichard Henderson     } else {
51233423472SRichard Henderson         tcg_gen_ld_i64(dest, tcg_env, offsetof(CPUHPPAState, sr[reg]));
513ad75a51eSRichard Henderson     }
51433423472SRichard Henderson #endif
51533423472SRichard Henderson }
51633423472SRichard Henderson 
51733423472SRichard Henderson /*
518d27fe7c3SRichard Henderson  * Write a value to psw_xb, bearing in mind the known value.
519d27fe7c3SRichard Henderson  * To be used just before exiting the TB, so do not update the known value.
520d27fe7c3SRichard Henderson  */
store_psw_xb(DisasContext * ctx,uint32_t xb)521d27fe7c3SRichard Henderson static void store_psw_xb(DisasContext *ctx, uint32_t xb)
522d27fe7c3SRichard Henderson {
523d27fe7c3SRichard Henderson     tcg_debug_assert(xb == 0 || xb == PSW_B);
524d27fe7c3SRichard Henderson     if (ctx->psw_xb != xb) {
525d27fe7c3SRichard Henderson         tcg_gen_movi_i32(cpu_psw_xb, xb);
526d27fe7c3SRichard Henderson     }
527d27fe7c3SRichard Henderson }
528d27fe7c3SRichard Henderson 
529d27fe7c3SRichard Henderson /* Write a value to psw_xb, and update the known value. */
set_psw_xb(DisasContext * ctx,uint32_t xb)530d27fe7c3SRichard Henderson static void set_psw_xb(DisasContext *ctx, uint32_t xb)
531d27fe7c3SRichard Henderson {
532d27fe7c3SRichard Henderson     store_psw_xb(ctx, xb);
533d27fe7c3SRichard Henderson     ctx->psw_xb = xb;
534d27fe7c3SRichard Henderson }
535d27fe7c3SRichard Henderson 
536d27fe7c3SRichard Henderson /* Skip over the implementation of an insn that has been nullified.
537129e9cc3SRichard Henderson    Use this when the insn is too complex for a conditional move.  */
nullify_over(DisasContext * ctx)538129e9cc3SRichard Henderson static void nullify_over(DisasContext *ctx)
539129e9cc3SRichard Henderson {
540129e9cc3SRichard Henderson     if (ctx->null_cond.c != TCG_COND_NEVER) {
541129e9cc3SRichard Henderson         /* The always condition should have been handled in the main loop.  */
542129e9cc3SRichard Henderson         assert(ctx->null_cond.c != TCG_COND_ALWAYS);
543129e9cc3SRichard Henderson 
544129e9cc3SRichard Henderson         ctx->null_lab = gen_new_label();
545129e9cc3SRichard Henderson 
546129e9cc3SRichard Henderson         /* If we're using PSW[N], copy it to a temp because... */
547129e9cc3SRichard Henderson         if (ctx->null_cond.a0 == cpu_psw_n) {
5486e94937aSRichard Henderson             ctx->null_cond.a0 = tcg_temp_new_i64();
549aac0f603SRichard Henderson             tcg_gen_mov_i64(ctx->null_cond.a0, cpu_psw_n);
5506fd0c7bcSRichard Henderson         }
551129e9cc3SRichard Henderson         /* ... we clear it before branching over the implementation,
552129e9cc3SRichard Henderson            so that (1) it's clear after nullifying this insn and
553129e9cc3SRichard Henderson            (2) if this insn nullifies the next, PSW[N] is valid.  */
554129e9cc3SRichard Henderson         if (ctx->psw_n_nonzero) {
555129e9cc3SRichard Henderson             ctx->psw_n_nonzero = false;
556129e9cc3SRichard Henderson             tcg_gen_movi_i64(cpu_psw_n, 0);
5576fd0c7bcSRichard Henderson         }
558129e9cc3SRichard Henderson 
559129e9cc3SRichard Henderson         tcg_gen_brcond_i64(ctx->null_cond.c, ctx->null_cond.a0,
5606fd0c7bcSRichard Henderson                            ctx->null_cond.a1, ctx->null_lab);
561129e9cc3SRichard Henderson         ctx->null_cond = cond_make_f();
562e0137378SRichard Henderson     }
563129e9cc3SRichard Henderson }
564129e9cc3SRichard Henderson 
565129e9cc3SRichard Henderson /* Save the current nullification state to PSW[N].  */
nullify_save(DisasContext * ctx)566129e9cc3SRichard Henderson static void nullify_save(DisasContext *ctx)
567129e9cc3SRichard Henderson {
568129e9cc3SRichard Henderson     if (ctx->null_cond.c == TCG_COND_NEVER) {
569129e9cc3SRichard Henderson         if (ctx->psw_n_nonzero) {
570129e9cc3SRichard Henderson             tcg_gen_movi_i64(cpu_psw_n, 0);
5716fd0c7bcSRichard Henderson         }
572129e9cc3SRichard Henderson         return;
573129e9cc3SRichard Henderson     }
574129e9cc3SRichard Henderson     if (ctx->null_cond.a0 != cpu_psw_n) {
5756e94937aSRichard Henderson         tcg_gen_setcond_i64(ctx->null_cond.c, cpu_psw_n,
5766fd0c7bcSRichard Henderson                             ctx->null_cond.a0, ctx->null_cond.a1);
577129e9cc3SRichard Henderson         ctx->psw_n_nonzero = true;
578129e9cc3SRichard Henderson     }
579129e9cc3SRichard Henderson     ctx->null_cond = cond_make_f();
580e0137378SRichard Henderson }
581129e9cc3SRichard Henderson 
582129e9cc3SRichard Henderson /* Set a PSW[N] to X.  The intention is that this is used immediately
583129e9cc3SRichard Henderson    before a goto_tb/exit_tb, so that there is no fallthru path to other
584129e9cc3SRichard Henderson    code within the TB.  Therefore we do not update psw_n_nonzero.  */
nullify_set(DisasContext * ctx,bool x)585129e9cc3SRichard Henderson static void nullify_set(DisasContext *ctx, bool x)
586129e9cc3SRichard Henderson {
587129e9cc3SRichard Henderson     if (ctx->psw_n_nonzero || x) {
588129e9cc3SRichard Henderson         tcg_gen_movi_i64(cpu_psw_n, x);
5896fd0c7bcSRichard Henderson     }
590129e9cc3SRichard Henderson }
591129e9cc3SRichard Henderson 
592129e9cc3SRichard Henderson /* Mark the end of an instruction that may have been nullified.
593129e9cc3SRichard Henderson    This is the pair to nullify_over.  Always returns true so that
59440f9f908SRichard Henderson    it may be tail-called from a translate function.  */
nullify_end(DisasContext * ctx)59540f9f908SRichard Henderson static bool nullify_end(DisasContext *ctx)
59631234768SRichard Henderson {
597129e9cc3SRichard Henderson     TCGLabel *null_lab = ctx->null_lab;
598129e9cc3SRichard Henderson     DisasJumpType status = ctx->base.is_jmp;
59931234768SRichard Henderson 
600129e9cc3SRichard Henderson     /* For NEXT, NORETURN, STALE, we can easily continue (or exit).
601f49b3537SRichard Henderson        For UPDATED, we cannot update on the nullified path.  */
602f49b3537SRichard Henderson     assert(status != DISAS_IAQ_N_UPDATED);
603f49b3537SRichard Henderson     /* Taken branches are handled manually. */
604d27fe7c3SRichard Henderson     assert(!ctx->psw_b_next);
605d27fe7c3SRichard Henderson 
606f49b3537SRichard Henderson     if (likely(null_lab == NULL)) {
607129e9cc3SRichard Henderson         /* The current insn wasn't conditional or handled the condition
608129e9cc3SRichard Henderson            applied to it without a branch, so the (new) setting of
609129e9cc3SRichard Henderson            NULL_COND can be applied directly to the next insn.  */
610129e9cc3SRichard Henderson         return true;
61131234768SRichard Henderson     }
612129e9cc3SRichard Henderson     ctx->null_lab = NULL;
613129e9cc3SRichard Henderson 
614129e9cc3SRichard Henderson     if (likely(ctx->null_cond.c == TCG_COND_NEVER)) {
615129e9cc3SRichard Henderson         /* The next instruction will be unconditional,
616129e9cc3SRichard Henderson            and NULL_COND already reflects that.  */
617129e9cc3SRichard Henderson         gen_set_label(null_lab);
618129e9cc3SRichard Henderson     } else {
619129e9cc3SRichard Henderson         /* The insn that we just executed is itself nullifying the next
620129e9cc3SRichard Henderson            instruction.  Store the condition in the PSW[N] global.
621129e9cc3SRichard Henderson            We asserted PSW[N] = 0 in nullify_over, so that after the
622129e9cc3SRichard Henderson            label we have the proper value in place.  */
623129e9cc3SRichard Henderson         nullify_save(ctx);
624129e9cc3SRichard Henderson         gen_set_label(null_lab);
625129e9cc3SRichard Henderson         ctx->null_cond = cond_make_n();
626129e9cc3SRichard Henderson     }
627129e9cc3SRichard Henderson     if (status == DISAS_NORETURN) {
628869051eaSRichard Henderson         ctx->base.is_jmp = DISAS_NEXT;
62931234768SRichard Henderson     }
630129e9cc3SRichard Henderson     return true;
63131234768SRichard Henderson }
632129e9cc3SRichard Henderson 
iaqe_variable(const DisasIAQE * e)633129e9cc3SRichard Henderson static bool iaqe_variable(const DisasIAQE *e)
634bc921866SRichard Henderson {
635bc921866SRichard Henderson     return e->base || e->space;
636bc921866SRichard Henderson }
637bc921866SRichard Henderson 
iaqe_incr(const DisasIAQE * e,int64_t disp)638bc921866SRichard Henderson static DisasIAQE iaqe_incr(const DisasIAQE *e, int64_t disp)
639bc921866SRichard Henderson {
640bc921866SRichard Henderson     return (DisasIAQE){
641bc921866SRichard Henderson         .space = e->space,
642bc921866SRichard Henderson         .base = e->base,
643bc921866SRichard Henderson         .disp = e->disp + disp,
644bc921866SRichard Henderson     };
645bc921866SRichard Henderson }
646bc921866SRichard Henderson 
iaqe_branchi(DisasContext * ctx,int64_t disp)647bc921866SRichard Henderson static DisasIAQE iaqe_branchi(DisasContext *ctx, int64_t disp)
648bc921866SRichard Henderson {
649bc921866SRichard Henderson     return (DisasIAQE){
650bc921866SRichard Henderson         .space = ctx->iaq_b.space,
651bc921866SRichard Henderson         .disp = ctx->iaq_f.disp + 8 + disp,
652bc921866SRichard Henderson     };
653bc921866SRichard Henderson }
654bc921866SRichard Henderson 
iaqe_next_absv(DisasContext * ctx,TCGv_i64 var)655bc921866SRichard Henderson static DisasIAQE iaqe_next_absv(DisasContext *ctx, TCGv_i64 var)
656bc921866SRichard Henderson {
657bc921866SRichard Henderson     return (DisasIAQE){
658bc921866SRichard Henderson         .space = ctx->iaq_b.space,
659bc921866SRichard Henderson         .base = var,
660bc921866SRichard Henderson     };
661bc921866SRichard Henderson }
662bc921866SRichard Henderson 
copy_iaoq_entry(DisasContext * ctx,TCGv_i64 dest,const DisasIAQE * src)663bc921866SRichard Henderson static void copy_iaoq_entry(DisasContext *ctx, TCGv_i64 dest,
6646fd0c7bcSRichard Henderson                             const DisasIAQE *src)
665bc921866SRichard Henderson {
66661766fe9SRichard Henderson     tcg_gen_addi_i64(dest, src->base ? : cpu_iaoq_f, src->disp);
667*6dd9b145SRichard Henderson }
66861766fe9SRichard Henderson 
install_iaq_entries(DisasContext * ctx,const DisasIAQE * f,const DisasIAQE * b)66961766fe9SRichard Henderson static void install_iaq_entries(DisasContext *ctx, const DisasIAQE *f,
670bc921866SRichard Henderson                                 const DisasIAQE *b)
671bc921866SRichard Henderson {
67285e6cda0SRichard Henderson     DisasIAQE b_next;
673bc921866SRichard Henderson 
67485e6cda0SRichard Henderson     if (b == NULL) {
675bc921866SRichard Henderson         b_next = iaqe_incr(f, 4);
676bc921866SRichard Henderson         b = &b_next;
677bc921866SRichard Henderson     }
67885e6cda0SRichard Henderson 
679*6dd9b145SRichard Henderson     /*
680*6dd9b145SRichard Henderson      * There is an edge case
681*6dd9b145SRichard Henderson      *    bv   r0(rN)
682*6dd9b145SRichard Henderson      *    b,l  disp,r0
683*6dd9b145SRichard Henderson      * for which F will use cpu_iaoq_b (from the indirect branch),
684*6dd9b145SRichard Henderson      * and B will use cpu_iaoq_f (from the direct branch).
685*6dd9b145SRichard Henderson      * In this case we need an extra temporary.
686*6dd9b145SRichard Henderson      */
687*6dd9b145SRichard Henderson     if (f->base != cpu_iaoq_b) {
688*6dd9b145SRichard Henderson         copy_iaoq_entry(ctx, cpu_iaoq_b, b);
689bc921866SRichard Henderson         copy_iaoq_entry(ctx, cpu_iaoq_f, f);
690*6dd9b145SRichard Henderson     } else if (f->base == b->base) {
691*6dd9b145SRichard Henderson         copy_iaoq_entry(ctx, cpu_iaoq_f, f);
692*6dd9b145SRichard Henderson         tcg_gen_addi_i64(cpu_iaoq_b, cpu_iaoq_f, b->disp - f->disp);
693*6dd9b145SRichard Henderson     } else {
694*6dd9b145SRichard Henderson         TCGv_i64 tmp = tcg_temp_new_i64();
695*6dd9b145SRichard Henderson         copy_iaoq_entry(ctx, tmp, b);
696*6dd9b145SRichard Henderson         copy_iaoq_entry(ctx, cpu_iaoq_f, f);
697*6dd9b145SRichard Henderson         tcg_gen_mov_i64(cpu_iaoq_b, tmp);
698*6dd9b145SRichard Henderson     }
699*6dd9b145SRichard Henderson 
700*6dd9b145SRichard Henderson     if (f->space) {
701bc921866SRichard Henderson         tcg_gen_mov_i64(cpu_iasq_f, f->space);
702bc921866SRichard Henderson     }
703588deedaSRichard Henderson     if (b->space || f->space) {
704bc921866SRichard Henderson         tcg_gen_mov_i64(cpu_iasq_b, b->space ? : f->space);
705bc921866SRichard Henderson     }
706588deedaSRichard Henderson }
70785e6cda0SRichard Henderson 
install_link(DisasContext * ctx,unsigned link,bool with_sr0)70885e6cda0SRichard Henderson static void install_link(DisasContext *ctx, unsigned link, bool with_sr0)
70943541db0SRichard Henderson {
71043541db0SRichard Henderson     tcg_debug_assert(ctx->null_cond.c == TCG_COND_NEVER);
71143541db0SRichard Henderson     if (!link) {
71243541db0SRichard Henderson         return;
71343541db0SRichard Henderson     }
71443541db0SRichard Henderson     DisasIAQE next = iaqe_incr(&ctx->iaq_b, 4);
7150d89cb7cSRichard Henderson     copy_iaoq_entry(ctx, cpu_gr[link], &next);
7160d89cb7cSRichard Henderson #ifndef CONFIG_USER_ONLY
71743541db0SRichard Henderson     if (with_sr0) {
71843541db0SRichard Henderson         tcg_gen_mov_i64(cpu_sr[0], cpu_iasq_b);
71943541db0SRichard Henderson     }
72043541db0SRichard Henderson #endif
72143541db0SRichard Henderson }
72243541db0SRichard Henderson 
gen_excp_1(int exception)72343541db0SRichard Henderson static void gen_excp_1(int exception)
72461766fe9SRichard Henderson {
72561766fe9SRichard Henderson     gen_helper_excp(tcg_env, tcg_constant_i32(exception));
726ad75a51eSRichard Henderson }
72761766fe9SRichard Henderson 
gen_excp(DisasContext * ctx,int exception)72861766fe9SRichard Henderson static void gen_excp(DisasContext *ctx, int exception)
72931234768SRichard Henderson {
73061766fe9SRichard Henderson     install_iaq_entries(ctx, &ctx->iaq_f, &ctx->iaq_b);
731bc921866SRichard Henderson     nullify_save(ctx);
732129e9cc3SRichard Henderson     gen_excp_1(exception);
73361766fe9SRichard Henderson     ctx->base.is_jmp = DISAS_NORETURN;
73431234768SRichard Henderson }
73561766fe9SRichard Henderson 
delay_excp(DisasContext * ctx,uint8_t excp)73661766fe9SRichard Henderson static DisasDelayException *delay_excp(DisasContext *ctx, uint8_t excp)
73780603007SRichard Henderson {
73880603007SRichard Henderson     DisasDelayException *e = tcg_malloc(sizeof(DisasDelayException));
73980603007SRichard Henderson 
74080603007SRichard Henderson     memset(e, 0, sizeof(*e));
74180603007SRichard Henderson     e->next = ctx->delay_excp_list;
74280603007SRichard Henderson     ctx->delay_excp_list = e;
74380603007SRichard Henderson 
74480603007SRichard Henderson     e->lab = gen_new_label();
74580603007SRichard Henderson     e->insn = ctx->insn;
74680603007SRichard Henderson     e->set_iir = true;
74780603007SRichard Henderson     e->set_n = ctx->psw_n_nonzero ? 0 : -1;
74880603007SRichard Henderson     e->excp = excp;
74980603007SRichard Henderson     e->iaq_f = ctx->iaq_f;
75080603007SRichard Henderson     e->iaq_b = ctx->iaq_b;
75180603007SRichard Henderson 
75280603007SRichard Henderson     return e;
75380603007SRichard Henderson }
75480603007SRichard Henderson 
gen_excp_iir(DisasContext * ctx,int exc)75580603007SRichard Henderson static bool gen_excp_iir(DisasContext *ctx, int exc)
75631234768SRichard Henderson {
7571a19da0dSRichard Henderson     if (ctx->null_cond.c == TCG_COND_NEVER) {
75880603007SRichard Henderson         tcg_gen_st_i64(tcg_constant_i64(ctx->insn),
7596fd0c7bcSRichard Henderson                        tcg_env, offsetof(CPUHPPAState, cr[CR_IIR]));
760ad75a51eSRichard Henderson         gen_excp(ctx, exc);
76131234768SRichard Henderson     } else {
76280603007SRichard Henderson         DisasDelayException *e = delay_excp(ctx, exc);
76380603007SRichard Henderson         tcg_gen_brcond_i64(tcg_invert_cond(ctx->null_cond.c),
76480603007SRichard Henderson                            ctx->null_cond.a0, ctx->null_cond.a1, e->lab);
76580603007SRichard Henderson         ctx->null_cond = cond_make_f();
76680603007SRichard Henderson     }
76780603007SRichard Henderson     return true;
76880603007SRichard Henderson }
7691a19da0dSRichard Henderson 
gen_illegal(DisasContext * ctx)7701a19da0dSRichard Henderson static bool gen_illegal(DisasContext *ctx)
77131234768SRichard Henderson {
77261766fe9SRichard Henderson     return gen_excp_iir(ctx, EXCP_ILL);
77331234768SRichard Henderson }
77461766fe9SRichard Henderson 
77561766fe9SRichard Henderson #ifdef CONFIG_USER_ONLY
77640f9f908SRichard Henderson #define CHECK_MOST_PRIVILEGED(EXCP) \
77740f9f908SRichard Henderson     return gen_excp_iir(ctx, EXCP)
77840f9f908SRichard Henderson #else
77940f9f908SRichard Henderson #define CHECK_MOST_PRIVILEGED(EXCP) \
780e1b5a5edSRichard Henderson     do {                                     \
781e1b5a5edSRichard Henderson         if (ctx->privilege != 0) {           \
782e1b5a5edSRichard Henderson             return gen_excp_iir(ctx, EXCP);  \
78331234768SRichard Henderson         }                                    \
784e1b5a5edSRichard Henderson     } while (0)
785e1b5a5edSRichard Henderson #endif
78640f9f908SRichard Henderson 
use_goto_tb(DisasContext * ctx,const DisasIAQE * f,const DisasIAQE * b)787e1b5a5edSRichard Henderson static bool use_goto_tb(DisasContext *ctx, const DisasIAQE *f,
788bc921866SRichard Henderson                         const DisasIAQE *b)
789bc921866SRichard Henderson {
79061766fe9SRichard Henderson     return (!iaqe_variable(f) &&
791bc921866SRichard Henderson             (b == NULL || !iaqe_variable(b)) &&
792bc921866SRichard Henderson             translator_use_goto_tb(&ctx->base, ctx->iaoq_first + f->disp));
7930d89cb7cSRichard Henderson }
79461766fe9SRichard Henderson 
79561766fe9SRichard Henderson /* If the next insn is to be nullified, and it's on the same page,
796129e9cc3SRichard Henderson    and we're not attempting to set a breakpoint on it, then we can
797129e9cc3SRichard Henderson    totally skip the nullified insn.  This avoids creating and
798129e9cc3SRichard Henderson    executing a TB that merely branches to the next TB.  */
use_nullify_skip(DisasContext * ctx)799129e9cc3SRichard Henderson static bool use_nullify_skip(DisasContext *ctx)
800129e9cc3SRichard Henderson {
801129e9cc3SRichard Henderson     return (!(tb_cflags(ctx->base.tb) & CF_BP_PAGE)
802f9b11bc2SRichard Henderson             && !iaqe_variable(&ctx->iaq_b)
803bc921866SRichard Henderson             && (((ctx->iaoq_first + ctx->iaq_b.disp) ^ ctx->iaoq_first)
8040d89cb7cSRichard Henderson                 & TARGET_PAGE_MASK) == 0);
8050d89cb7cSRichard Henderson }
806129e9cc3SRichard Henderson 
gen_goto_tb(DisasContext * ctx,int which,const DisasIAQE * f,const DisasIAQE * b)807129e9cc3SRichard Henderson static void gen_goto_tb(DisasContext *ctx, int which,
80861766fe9SRichard Henderson                         const DisasIAQE *f, const DisasIAQE *b)
809bc921866SRichard Henderson {
81061766fe9SRichard Henderson     install_iaq_entries(ctx, f, b);
8119dfcd243SRichard Henderson     if (use_goto_tb(ctx, f, b)) {
812bc921866SRichard Henderson         tcg_gen_goto_tb(which);
81361766fe9SRichard Henderson         tcg_gen_exit_tb(ctx->base.tb, which);
81407ea28b4SRichard Henderson     } else {
81561766fe9SRichard Henderson         tcg_gen_lookup_and_goto_ptr();
8167f11636dSEmilio G. Cota     }
81761766fe9SRichard Henderson }
81861766fe9SRichard Henderson 
cond_need_sv(int c)81961766fe9SRichard Henderson static bool cond_need_sv(int c)
820b47a4a02SSven Schnelle {
821b47a4a02SSven Schnelle     return c == 2 || c == 3 || c == 6;
822b47a4a02SSven Schnelle }
823b47a4a02SSven Schnelle 
cond_need_cb(int c)824b47a4a02SSven Schnelle static bool cond_need_cb(int c)
825b47a4a02SSven Schnelle {
826b47a4a02SSven Schnelle     return c == 4 || c == 5;
827b47a4a02SSven Schnelle }
828b47a4a02SSven Schnelle 
829b47a4a02SSven Schnelle /*
830b47a4a02SSven Schnelle  * Compute conditional for arithmetic.  See Page 5-3, Table 5-1, of
831b47a4a02SSven Schnelle  * the Parisc 1.1 Architecture Reference Manual for details.
832b47a4a02SSven Schnelle  */
833b47a4a02SSven Schnelle 
do_cond(DisasContext * ctx,unsigned cf,bool d,TCGv_i64 res,TCGv_i64 uv,TCGv_i64 sv)834b2167459SRichard Henderson static DisasCond do_cond(DisasContext *ctx, unsigned cf, bool d,
835a751eb31SRichard Henderson                          TCGv_i64 res, TCGv_i64 uv, TCGv_i64 sv)
836fe2d066aSRichard Henderson {
837b2167459SRichard Henderson     TCGCond sign_cond, zero_cond;
838d6d46be1SRichard Henderson     uint64_t sign_imm, zero_imm;
839d6d46be1SRichard Henderson     DisasCond cond;
840b2167459SRichard Henderson     TCGv_i64 tmp;
8416fd0c7bcSRichard Henderson 
842b2167459SRichard Henderson     if (d) {
843d6d46be1SRichard Henderson         /* 64-bit condition. */
844d6d46be1SRichard Henderson         sign_imm = 0;
845d6d46be1SRichard Henderson         sign_cond = TCG_COND_LT;
846d6d46be1SRichard Henderson         zero_imm = 0;
847d6d46be1SRichard Henderson         zero_cond = TCG_COND_EQ;
848d6d46be1SRichard Henderson     } else {
849d6d46be1SRichard Henderson         /* 32-bit condition. */
850d6d46be1SRichard Henderson         sign_imm = 1ull << 31;
851d6d46be1SRichard Henderson         sign_cond = TCG_COND_TSTNE;
852d6d46be1SRichard Henderson         zero_imm = UINT32_MAX;
853d6d46be1SRichard Henderson         zero_cond = TCG_COND_TSTEQ;
854d6d46be1SRichard Henderson     }
855d6d46be1SRichard Henderson 
856d6d46be1SRichard Henderson     switch (cf >> 1) {
857b2167459SRichard Henderson     case 0: /* Never / TR    (0 / 1) */
858b47a4a02SSven Schnelle         cond = cond_make_f();
859b2167459SRichard Henderson         break;
860b2167459SRichard Henderson     case 1: /* = / <>        (Z / !Z) */
861b2167459SRichard Henderson         cond = cond_make_vi(zero_cond, res, zero_imm);
862d6d46be1SRichard Henderson         break;
863b2167459SRichard Henderson     case 2: /* < / >=        (N ^ V / !(N ^ V) */
864b47a4a02SSven Schnelle         tmp = tcg_temp_new_i64();
865aac0f603SRichard Henderson         tcg_gen_xor_i64(tmp, res, sv);
8666fd0c7bcSRichard Henderson         cond = cond_make_ti(sign_cond, tmp, sign_imm);
867d6d46be1SRichard Henderson         break;
868b2167459SRichard Henderson     case 3: /* <= / >        (N ^ V) | Z / !((N ^ V) | Z) */
869b47a4a02SSven Schnelle         /*
870b47a4a02SSven Schnelle          * Simplify:
871b47a4a02SSven Schnelle          *   (N ^ V) | Z
872b47a4a02SSven Schnelle          *   ((res < 0) ^ (sv < 0)) | !res
873b47a4a02SSven Schnelle          *   ((res ^ sv) < 0) | !res
874b47a4a02SSven Schnelle          *   ((res ^ sv) < 0 ? 1 : !res)
875d6d46be1SRichard Henderson          *   !((res ^ sv) < 0 ? 0 : res)
876d6d46be1SRichard Henderson          */
877b47a4a02SSven Schnelle         tmp = tcg_temp_new_i64();
878aac0f603SRichard Henderson         tcg_gen_xor_i64(tmp, res, sv);
879d6d46be1SRichard Henderson         tcg_gen_movcond_i64(sign_cond, tmp,
880d6d46be1SRichard Henderson                             tmp, tcg_constant_i64(sign_imm),
881d6d46be1SRichard Henderson                             ctx->zero, res);
882d6d46be1SRichard Henderson         cond = cond_make_ti(zero_cond, tmp, zero_imm);
883d6d46be1SRichard Henderson         break;
884b2167459SRichard Henderson     case 4: /* NUV / UV      (!UV / UV) */
885fe2d066aSRichard Henderson         cond = cond_make_vi(TCG_COND_EQ, uv, 0);
8864c42fd0dSRichard Henderson         break;
887b2167459SRichard Henderson     case 5: /* ZNV / VNZ     (!UV | Z / UV & !Z) */
888fe2d066aSRichard Henderson         tmp = tcg_temp_new_i64();
889aac0f603SRichard Henderson         tcg_gen_movcond_i64(TCG_COND_EQ, tmp, uv, ctx->zero, ctx->zero, res);
890fe2d066aSRichard Henderson         cond = cond_make_ti(zero_cond, tmp, zero_imm);
891d6d46be1SRichard Henderson         break;
892b2167459SRichard Henderson     case 6: /* SV / NSV      (V / !V) */
893b2167459SRichard Henderson         cond = cond_make_vi(sign_cond, sv, sign_imm);
894d6d46be1SRichard Henderson         break;
895b2167459SRichard Henderson     case 7: /* OD / EV */
896b2167459SRichard Henderson         cond = cond_make_vi(TCG_COND_TSTNE, res, 1);
897d6d46be1SRichard Henderson         break;
898b2167459SRichard Henderson     default:
899b2167459SRichard Henderson         g_assert_not_reached();
900b2167459SRichard Henderson     }
901b2167459SRichard Henderson     if (cf & 1) {
902b2167459SRichard Henderson         cond.c = tcg_invert_cond(cond.c);
903b2167459SRichard Henderson     }
904b2167459SRichard Henderson 
905b2167459SRichard Henderson     return cond;
906b2167459SRichard Henderson }
907b2167459SRichard Henderson 
908b2167459SRichard Henderson /* Similar, but for the special case of subtraction without borrow, we
909b2167459SRichard Henderson    can use the inputs directly.  This can allow other computation to be
910b2167459SRichard Henderson    deleted as unused.  */
911b2167459SRichard Henderson 
do_sub_cond(DisasContext * ctx,unsigned cf,bool d,TCGv_i64 res,TCGv_i64 in1,TCGv_i64 in2,TCGv_i64 sv)912b2167459SRichard Henderson static DisasCond do_sub_cond(DisasContext *ctx, unsigned cf, bool d,
9134fe9533aSRichard Henderson                              TCGv_i64 res, TCGv_i64 in1,
9146fd0c7bcSRichard Henderson                              TCGv_i64 in2, TCGv_i64 sv)
9156fd0c7bcSRichard Henderson {
916b2167459SRichard Henderson     TCGCond tc;
9174fe9533aSRichard Henderson     bool ext_uns;
9184fe9533aSRichard Henderson 
919b2167459SRichard Henderson     switch (cf >> 1) {
920b2167459SRichard Henderson     case 1: /* = / <> */
921b2167459SRichard Henderson         tc = TCG_COND_EQ;
9224fe9533aSRichard Henderson         ext_uns = true;
9234fe9533aSRichard Henderson         break;
924b2167459SRichard Henderson     case 2: /* < / >= */
925b2167459SRichard Henderson         tc = TCG_COND_LT;
9264fe9533aSRichard Henderson         ext_uns = false;
9274fe9533aSRichard Henderson         break;
928b2167459SRichard Henderson     case 3: /* <= / > */
929b2167459SRichard Henderson         tc = TCG_COND_LE;
9304fe9533aSRichard Henderson         ext_uns = false;
9314fe9533aSRichard Henderson         break;
932b2167459SRichard Henderson     case 4: /* << / >>= */
933b2167459SRichard Henderson         tc = TCG_COND_LTU;
9344fe9533aSRichard Henderson         ext_uns = true;
9354fe9533aSRichard Henderson         break;
936b2167459SRichard Henderson     case 5: /* <<= / >> */
937b2167459SRichard Henderson         tc = TCG_COND_LEU;
9384fe9533aSRichard Henderson         ext_uns = true;
9394fe9533aSRichard Henderson         break;
940b2167459SRichard Henderson     default:
941b2167459SRichard Henderson         return do_cond(ctx, cf, d, res, NULL, sv);
942a751eb31SRichard Henderson     }
943b2167459SRichard Henderson 
944b2167459SRichard Henderson     if (cf & 1) {
9454fe9533aSRichard Henderson         tc = tcg_invert_cond(tc);
9464fe9533aSRichard Henderson     }
9474fe9533aSRichard Henderson     if (!d) {
94882d0c831SRichard Henderson         TCGv_i64 t1 = tcg_temp_new_i64();
949aac0f603SRichard Henderson         TCGv_i64 t2 = tcg_temp_new_i64();
950aac0f603SRichard Henderson 
9514fe9533aSRichard Henderson         if (ext_uns) {
9524fe9533aSRichard Henderson             tcg_gen_ext32u_i64(t1, in1);
9536fd0c7bcSRichard Henderson             tcg_gen_ext32u_i64(t2, in2);
9546fd0c7bcSRichard Henderson         } else {
9554fe9533aSRichard Henderson             tcg_gen_ext32s_i64(t1, in1);
9566fd0c7bcSRichard Henderson             tcg_gen_ext32s_i64(t2, in2);
9576fd0c7bcSRichard Henderson         }
9584fe9533aSRichard Henderson         return cond_make_tt(tc, t1, t2);
9594c42fd0dSRichard Henderson     }
9604fe9533aSRichard Henderson     return cond_make_vv(tc, in1, in2);
9614c42fd0dSRichard Henderson }
962b2167459SRichard Henderson 
963b2167459SRichard Henderson /*
964df0232feSRichard Henderson  * Similar, but for logicals, where the carry and overflow bits are not
965df0232feSRichard Henderson  * computed, and use of them is undefined.
966df0232feSRichard Henderson  *
967df0232feSRichard Henderson  * Undefined or not, hardware does not trap.  It seems reasonable to
968df0232feSRichard Henderson  * assume hardware treats cases c={4,5,6} as if C=0 & V=0, since that's
969df0232feSRichard Henderson  * how cases c={2,3} are treated.
970df0232feSRichard Henderson  */
971df0232feSRichard Henderson 
do_log_cond(DisasContext * ctx,unsigned cf,bool d,TCGv_i64 res)972b2167459SRichard Henderson static DisasCond do_log_cond(DisasContext *ctx, unsigned cf, bool d,
973b5af8423SRichard Henderson                              TCGv_i64 res)
9746fd0c7bcSRichard Henderson {
975b2167459SRichard Henderson     TCGCond tc;
976b5af8423SRichard Henderson     uint64_t imm;
977fbe65c64SRichard Henderson 
978a751eb31SRichard Henderson     switch (cf >> 1) {
979fbe65c64SRichard Henderson     case 0:  /* never / always */
980fbe65c64SRichard Henderson     case 4:  /* undef, C */
981fbe65c64SRichard Henderson     case 5:  /* undef, C & !Z */
982fbe65c64SRichard Henderson     case 6:  /* undef, V */
983fbe65c64SRichard Henderson         return cf & 1 ? cond_make_t() : cond_make_f();
984fbe65c64SRichard Henderson     case 1:  /* == / <> */
985fbe65c64SRichard Henderson         tc = d ? TCG_COND_EQ : TCG_COND_TSTEQ;
986fbe65c64SRichard Henderson         imm = d ? 0 : UINT32_MAX;
987fbe65c64SRichard Henderson         break;
988b5af8423SRichard Henderson     case 2:  /* < / >= */
989fbe65c64SRichard Henderson         tc = d ? TCG_COND_LT : TCG_COND_TSTNE;
990fbe65c64SRichard Henderson         imm = d ? 0 : 1ull << 31;
991fbe65c64SRichard Henderson         break;
992b5af8423SRichard Henderson     case 3:  /* <= / > */
993fbe65c64SRichard Henderson         tc = cf & 1 ? TCG_COND_GT : TCG_COND_LE;
994fbe65c64SRichard Henderson         if (!d) {
99582d0c831SRichard Henderson             TCGv_i64 tmp = tcg_temp_new_i64();
996aac0f603SRichard Henderson             tcg_gen_ext32s_i64(tmp, res);
9976fd0c7bcSRichard Henderson             return cond_make_ti(tc, tmp, 0);
9984c42fd0dSRichard Henderson         }
999b5af8423SRichard Henderson         return cond_make_vi(tc, res, 0);
10004c42fd0dSRichard Henderson     case 7: /* OD / EV */
1001fbe65c64SRichard Henderson         tc = TCG_COND_TSTNE;
1002fbe65c64SRichard Henderson         imm = 1;
1003fbe65c64SRichard Henderson         break;
1004fbe65c64SRichard Henderson     default:
1005fbe65c64SRichard Henderson         g_assert_not_reached();
1006fbe65c64SRichard Henderson     }
1007fbe65c64SRichard Henderson     if (cf & 1) {
1008fbe65c64SRichard Henderson         tc = tcg_invert_cond(tc);
1009fbe65c64SRichard Henderson     }
1010fbe65c64SRichard Henderson     return cond_make_vi(tc, res, imm);
1011fbe65c64SRichard Henderson }
1012b2167459SRichard Henderson 
1013b2167459SRichard Henderson /* Similar, but for shift/extract/deposit conditions.  */
101498cd9ca7SRichard Henderson 
do_sed_cond(DisasContext * ctx,unsigned orig,bool d,TCGv_i64 res)101598cd9ca7SRichard Henderson static DisasCond do_sed_cond(DisasContext *ctx, unsigned orig, bool d,
10164fa52edfSRichard Henderson                              TCGv_i64 res)
10176fd0c7bcSRichard Henderson {
101898cd9ca7SRichard Henderson     unsigned c, f;
101998cd9ca7SRichard Henderson 
102098cd9ca7SRichard Henderson     /* Convert the compressed condition codes to standard.
102198cd9ca7SRichard Henderson        0-2 are the same as logicals (nv,<,<=), while 3 is OD.
102298cd9ca7SRichard Henderson        4-7 are the reverse of 0-3.  */
102398cd9ca7SRichard Henderson     c = orig & 3;
102498cd9ca7SRichard Henderson     if (c == 3) {
102598cd9ca7SRichard Henderson         c = 7;
102698cd9ca7SRichard Henderson     }
102798cd9ca7SRichard Henderson     f = (orig & 4) / 4;
102898cd9ca7SRichard Henderson 
102998cd9ca7SRichard Henderson     return do_log_cond(ctx, c * 2 + f, d, res);
1030b5af8423SRichard Henderson }
103198cd9ca7SRichard Henderson 
103298cd9ca7SRichard Henderson /* Similar, but for unit zero conditions.  */
do_unit_zero_cond(unsigned cf,bool d,TCGv_i64 res)103346bb3d46SRichard Henderson static DisasCond do_unit_zero_cond(unsigned cf, bool d, TCGv_i64 res)
103446bb3d46SRichard Henderson {
1035b2167459SRichard Henderson     TCGv_i64 tmp;
103646bb3d46SRichard Henderson     uint64_t d_repl = d ? 0x0000000100000001ull : 1;
1037c53e401eSRichard Henderson     uint64_t ones = 0, sgns = 0;
103846bb3d46SRichard Henderson 
1039b2167459SRichard Henderson     switch (cf >> 1) {
1040b2167459SRichard Henderson     case 1: /* SBW / NBW */
1041578b8132SSven Schnelle         if (d) {
1042578b8132SSven Schnelle             ones = d_repl;
104346bb3d46SRichard Henderson             sgns = d_repl << 31;
104446bb3d46SRichard Henderson         }
1045578b8132SSven Schnelle         break;
1046578b8132SSven Schnelle     case 2: /* SBZ / NBZ */
1047b2167459SRichard Henderson         ones = d_repl * 0x01010101u;
104846bb3d46SRichard Henderson         sgns = ones << 7;
104946bb3d46SRichard Henderson         break;
105046bb3d46SRichard Henderson     case 3: /* SHZ / NHZ */
105146bb3d46SRichard Henderson         ones = d_repl * 0x00010001u;
105246bb3d46SRichard Henderson         sgns = ones << 15;
105346bb3d46SRichard Henderson         break;
105446bb3d46SRichard Henderson     }
105546bb3d46SRichard Henderson     if (ones == 0) {
105646bb3d46SRichard Henderson         /* Undefined, or 0/1 (never/always). */
105746bb3d46SRichard Henderson         return cf & 1 ? cond_make_t() : cond_make_f();
105846bb3d46SRichard Henderson     }
105946bb3d46SRichard Henderson 
106046bb3d46SRichard Henderson     /*
106146bb3d46SRichard Henderson      * See hasless(v,1) from
106246bb3d46SRichard Henderson      * https://graphics.stanford.edu/~seander/bithacks.html#ZeroInWord
1063b2167459SRichard Henderson      */
1064b2167459SRichard Henderson     tmp = tcg_temp_new_i64();
1065aac0f603SRichard Henderson     tcg_gen_subi_i64(tmp, res, ones);
106646bb3d46SRichard Henderson     tcg_gen_andc_i64(tmp, tmp, res);
10676fd0c7bcSRichard Henderson 
1068b2167459SRichard Henderson     return cond_make_ti(cf & 1 ? TCG_COND_TSTEQ : TCG_COND_TSTNE, tmp, sgns);
106925f97be7SRichard Henderson }
1070b2167459SRichard Henderson 
get_carry(DisasContext * ctx,bool d,TCGv_i64 cb,TCGv_i64 cb_msb)1071b2167459SRichard Henderson static TCGv_i64 get_carry(DisasContext *ctx, bool d,
10726fd0c7bcSRichard Henderson                           TCGv_i64 cb, TCGv_i64 cb_msb)
10736fd0c7bcSRichard Henderson {
107472ca8753SRichard Henderson     if (!d) {
107582d0c831SRichard Henderson         TCGv_i64 t = tcg_temp_new_i64();
1076aac0f603SRichard Henderson         tcg_gen_extract_i64(t, cb, 32, 1);
10776fd0c7bcSRichard Henderson         return t;
107872ca8753SRichard Henderson     }
107972ca8753SRichard Henderson     return cb_msb;
108072ca8753SRichard Henderson }
108172ca8753SRichard Henderson 
get_psw_carry(DisasContext * ctx,bool d)108272ca8753SRichard Henderson static TCGv_i64 get_psw_carry(DisasContext *ctx, bool d)
10836fd0c7bcSRichard Henderson {
108472ca8753SRichard Henderson     return get_carry(ctx, d, cpu_psw_cb, cpu_psw_cb_msb);
108572ca8753SRichard Henderson }
108672ca8753SRichard Henderson 
108772ca8753SRichard Henderson /* Compute signed overflow for addition.  */
do_add_sv(DisasContext * ctx,TCGv_i64 res,TCGv_i64 in1,TCGv_i64 in2,TCGv_i64 orig_in1,int shift,bool d)1088b2167459SRichard Henderson static TCGv_i64 do_add_sv(DisasContext *ctx, TCGv_i64 res,
10896fd0c7bcSRichard Henderson                           TCGv_i64 in1, TCGv_i64 in2,
1090f8f5986eSRichard Henderson                           TCGv_i64 orig_in1, int shift, bool d)
1091f8f5986eSRichard Henderson {
1092b2167459SRichard Henderson     TCGv_i64 sv = tcg_temp_new_i64();
1093aac0f603SRichard Henderson     TCGv_i64 tmp = tcg_temp_new_i64();
1094aac0f603SRichard Henderson 
1095b2167459SRichard Henderson     tcg_gen_xor_i64(sv, res, in1);
10966fd0c7bcSRichard Henderson     tcg_gen_xor_i64(tmp, in1, in2);
10976fd0c7bcSRichard Henderson     tcg_gen_andc_i64(sv, sv, tmp);
10986fd0c7bcSRichard Henderson 
1099b2167459SRichard Henderson     switch (shift) {
1100f8f5986eSRichard Henderson     case 0:
1101f8f5986eSRichard Henderson         break;
1102f8f5986eSRichard Henderson     case 1:
1103f8f5986eSRichard Henderson         /* Shift left by one and compare the sign. */
1104f8f5986eSRichard Henderson         tcg_gen_add_i64(tmp, orig_in1, orig_in1);
1105f8f5986eSRichard Henderson         tcg_gen_xor_i64(tmp, tmp, orig_in1);
1106f8f5986eSRichard Henderson         /* Incorporate into the overflow. */
1107f8f5986eSRichard Henderson         tcg_gen_or_i64(sv, sv, tmp);
1108f8f5986eSRichard Henderson         break;
1109f8f5986eSRichard Henderson     default:
1110f8f5986eSRichard Henderson         {
1111f8f5986eSRichard Henderson             int sign_bit = d ? 63 : 31;
1112f8f5986eSRichard Henderson 
1113f8f5986eSRichard Henderson             /* Compare the sign against all lower bits. */
1114f8f5986eSRichard Henderson             tcg_gen_sextract_i64(tmp, orig_in1, sign_bit, 1);
1115f8f5986eSRichard Henderson             tcg_gen_xor_i64(tmp, tmp, orig_in1);
1116f8f5986eSRichard Henderson             /*
1117f8f5986eSRichard Henderson              * If one of the bits shifting into or through the sign
1118f8f5986eSRichard Henderson              * differs, then we have overflow.
1119f8f5986eSRichard Henderson              */
1120f8f5986eSRichard Henderson             tcg_gen_extract_i64(tmp, tmp, sign_bit - shift, shift);
1121f8f5986eSRichard Henderson             tcg_gen_movcond_i64(TCG_COND_NE, sv, tmp, ctx->zero,
1122f8f5986eSRichard Henderson                                 tcg_constant_i64(-1), sv);
1123f8f5986eSRichard Henderson         }
1124f8f5986eSRichard Henderson     }
1125f8f5986eSRichard Henderson     return sv;
1126b2167459SRichard Henderson }
1127b2167459SRichard Henderson 
1128b2167459SRichard Henderson /* Compute unsigned overflow for addition.  */
do_add_uv(DisasContext * ctx,TCGv_i64 cb,TCGv_i64 cb_msb,TCGv_i64 in1,int shift,bool d)1129f8f5986eSRichard Henderson static TCGv_i64 do_add_uv(DisasContext *ctx, TCGv_i64 cb, TCGv_i64 cb_msb,
1130f8f5986eSRichard Henderson                           TCGv_i64 in1, int shift, bool d)
1131f8f5986eSRichard Henderson {
1132f8f5986eSRichard Henderson     if (shift == 0) {
1133f8f5986eSRichard Henderson         return get_carry(ctx, d, cb, cb_msb);
1134f8f5986eSRichard Henderson     } else {
1135f8f5986eSRichard Henderson         TCGv_i64 tmp = tcg_temp_new_i64();
1136f8f5986eSRichard Henderson         tcg_gen_extract_i64(tmp, in1, (d ? 63 : 31) - shift, shift);
1137f8f5986eSRichard Henderson         tcg_gen_or_i64(tmp, tmp, get_carry(ctx, d, cb, cb_msb));
1138f8f5986eSRichard Henderson         return tmp;
1139f8f5986eSRichard Henderson     }
1140f8f5986eSRichard Henderson }
1141f8f5986eSRichard Henderson 
1142f8f5986eSRichard Henderson /* Compute signed overflow for subtraction.  */
do_sub_sv(DisasContext * ctx,TCGv_i64 res,TCGv_i64 in1,TCGv_i64 in2)1143b2167459SRichard Henderson static TCGv_i64 do_sub_sv(DisasContext *ctx, TCGv_i64 res,
11446fd0c7bcSRichard Henderson                           TCGv_i64 in1, TCGv_i64 in2)
11456fd0c7bcSRichard Henderson {
1146b2167459SRichard Henderson     TCGv_i64 sv = tcg_temp_new_i64();
1147aac0f603SRichard Henderson     TCGv_i64 tmp = tcg_temp_new_i64();
1148aac0f603SRichard Henderson 
1149b2167459SRichard Henderson     tcg_gen_xor_i64(sv, res, in1);
11506fd0c7bcSRichard Henderson     tcg_gen_xor_i64(tmp, in1, in2);
11516fd0c7bcSRichard Henderson     tcg_gen_and_i64(sv, sv, tmp);
11526fd0c7bcSRichard Henderson 
1153b2167459SRichard Henderson     return sv;
1154b2167459SRichard Henderson }
1155b2167459SRichard Henderson 
gen_tc(DisasContext * ctx,DisasCond * cond)1156b2167459SRichard Henderson static void gen_tc(DisasContext *ctx, DisasCond *cond)
1157269ca0a9SRichard Henderson {
1158269ca0a9SRichard Henderson     DisasDelayException *e;
1159269ca0a9SRichard Henderson 
1160269ca0a9SRichard Henderson     switch (cond->c) {
1161269ca0a9SRichard Henderson     case TCG_COND_NEVER:
1162269ca0a9SRichard Henderson         break;
1163269ca0a9SRichard Henderson     case TCG_COND_ALWAYS:
1164269ca0a9SRichard Henderson         gen_excp_iir(ctx, EXCP_COND);
1165269ca0a9SRichard Henderson         break;
1166269ca0a9SRichard Henderson     default:
1167269ca0a9SRichard Henderson         e = delay_excp(ctx, EXCP_COND);
1168269ca0a9SRichard Henderson         tcg_gen_brcond_i64(cond->c, cond->a0, cond->a1, e->lab);
1169269ca0a9SRichard Henderson         /* In the non-trap path, the condition is known false. */
1170269ca0a9SRichard Henderson         *cond = cond_make_f();
1171269ca0a9SRichard Henderson         break;
1172269ca0a9SRichard Henderson     }
1173269ca0a9SRichard Henderson }
1174269ca0a9SRichard Henderson 
gen_tsv(DisasContext * ctx,TCGv_i64 * sv,bool d)1175269ca0a9SRichard Henderson static void gen_tsv(DisasContext *ctx, TCGv_i64 *sv, bool d)
1176a0ea4becSRichard Henderson {
1177a0ea4becSRichard Henderson     DisasCond cond = do_cond(ctx, /* SV */ 12, d, NULL, NULL, *sv);
1178a0ea4becSRichard Henderson     DisasDelayException *e = delay_excp(ctx, EXCP_OVERFLOW);
1179a0ea4becSRichard Henderson 
1180a0ea4becSRichard Henderson     tcg_gen_brcond_i64(cond.c, cond.a0, cond.a1, e->lab);
1181a0ea4becSRichard Henderson 
1182a0ea4becSRichard Henderson     /* In the non-trap path, V is known zero. */
1183a0ea4becSRichard Henderson     *sv = tcg_constant_i64(0);
1184a0ea4becSRichard Henderson }
1185a0ea4becSRichard Henderson 
do_add(DisasContext * ctx,unsigned rt,TCGv_i64 orig_in1,TCGv_i64 in2,unsigned shift,bool is_l,bool is_tsv,bool is_tc,bool is_c,unsigned cf,bool d)1186a0ea4becSRichard Henderson static void do_add(DisasContext *ctx, unsigned rt, TCGv_i64 orig_in1,
1187f8f5986eSRichard Henderson                    TCGv_i64 in2, unsigned shift, bool is_l,
11886fd0c7bcSRichard Henderson                    bool is_tsv, bool is_tc, bool is_c, unsigned cf, bool d)
1189faf97ba1SRichard Henderson {
1190b2167459SRichard Henderson     TCGv_i64 dest, cb, cb_msb, in1, uv, sv, tmp;
1191f8f5986eSRichard Henderson     unsigned c = cf >> 1;
1192b2167459SRichard Henderson     DisasCond cond;
1193b2167459SRichard Henderson 
1194b2167459SRichard Henderson     dest = tcg_temp_new_i64();
1195aac0f603SRichard Henderson     cb = NULL;
1196f764718dSRichard Henderson     cb_msb = NULL;
1197f764718dSRichard Henderson 
1198b2167459SRichard Henderson     in1 = orig_in1;
1199f8f5986eSRichard Henderson     if (shift) {
1200b2167459SRichard Henderson         tmp = tcg_temp_new_i64();
1201aac0f603SRichard Henderson         tcg_gen_shli_i64(tmp, in1, shift);
12026fd0c7bcSRichard Henderson         in1 = tmp;
1203b2167459SRichard Henderson     }
1204b2167459SRichard Henderson 
1205b2167459SRichard Henderson     if (!is_l || cond_need_cb(c)) {
1206b47a4a02SSven Schnelle         cb_msb = tcg_temp_new_i64();
1207aac0f603SRichard Henderson         cb = tcg_temp_new_i64();
1208aac0f603SRichard Henderson 
1209bdcccc17SRichard Henderson         tcg_gen_add2_i64(dest, cb_msb, in1, ctx->zero, in2, ctx->zero);
1210a4db4a78SRichard Henderson         if (is_c) {
1211b2167459SRichard Henderson             tcg_gen_add2_i64(dest, cb_msb, dest, cb_msb,
12126fd0c7bcSRichard Henderson                              get_psw_carry(ctx, d), ctx->zero);
1213a4db4a78SRichard Henderson         }
1214b2167459SRichard Henderson         tcg_gen_xor_i64(cb, in1, in2);
12156fd0c7bcSRichard Henderson         tcg_gen_xor_i64(cb, cb, dest);
12166fd0c7bcSRichard Henderson     } else {
1217b2167459SRichard Henderson         tcg_gen_add_i64(dest, in1, in2);
12186fd0c7bcSRichard Henderson         if (is_c) {
1219b2167459SRichard Henderson             tcg_gen_add_i64(dest, dest, get_psw_carry(ctx, d));
12206fd0c7bcSRichard Henderson         }
1221b2167459SRichard Henderson     }
1222b2167459SRichard Henderson 
1223b2167459SRichard Henderson     /* Compute signed overflow if required.  */
1224b2167459SRichard Henderson     sv = NULL;
1225f764718dSRichard Henderson     if (is_tsv || cond_need_sv(c)) {
1226b47a4a02SSven Schnelle         sv = do_add_sv(ctx, dest, in1, in2, orig_in1, shift, d);
1227f8f5986eSRichard Henderson         if (is_tsv) {
1228b2167459SRichard Henderson             gen_tsv(ctx, &sv, d);
1229a0ea4becSRichard Henderson         }
1230b2167459SRichard Henderson     }
1231b2167459SRichard Henderson 
1232b2167459SRichard Henderson     /* Compute unsigned overflow if required.  */
1233f8f5986eSRichard Henderson     uv = NULL;
1234f8f5986eSRichard Henderson     if (cond_need_cb(c)) {
1235f8f5986eSRichard Henderson         uv = do_add_uv(ctx, cb, cb_msb, orig_in1, shift, d);
1236f8f5986eSRichard Henderson     }
1237f8f5986eSRichard Henderson 
1238f8f5986eSRichard Henderson     /* Emit any conditional trap before any writeback.  */
1239b2167459SRichard Henderson     cond = do_cond(ctx, cf, d, dest, uv, sv);
1240f8f5986eSRichard Henderson     if (is_tc) {
1241b2167459SRichard Henderson         gen_tc(ctx, &cond);
1242269ca0a9SRichard Henderson     }
1243b2167459SRichard Henderson 
1244b2167459SRichard Henderson     /* Write back the result.  */
1245b2167459SRichard Henderson     if (!is_l) {
1246b2167459SRichard Henderson         save_or_nullify(ctx, cpu_psw_cb, cb);
1247b2167459SRichard Henderson         save_or_nullify(ctx, cpu_psw_cb_msb, cb_msb);
1248b2167459SRichard Henderson     }
1249b2167459SRichard Henderson     save_gpr(ctx, rt, dest);
1250b2167459SRichard Henderson 
1251b2167459SRichard Henderson     /* Install the new nullification.  */
1252b2167459SRichard Henderson     ctx->null_cond = cond;
1253b2167459SRichard Henderson }
1254b2167459SRichard Henderson 
do_add_reg(DisasContext * ctx,arg_rrr_cf_d_sh * a,bool is_l,bool is_tsv,bool is_tc,bool is_c)1255b2167459SRichard Henderson static bool do_add_reg(DisasContext *ctx, arg_rrr_cf_d_sh *a,
1256faf97ba1SRichard Henderson                        bool is_l, bool is_tsv, bool is_tc, bool is_c)
12570c982a28SRichard Henderson {
12580c982a28SRichard Henderson     TCGv_i64 tcg_r1, tcg_r2;
12596fd0c7bcSRichard Henderson 
12600c982a28SRichard Henderson     if (unlikely(is_tc && a->cf == 1)) {
1261269ca0a9SRichard Henderson         /* Unconditional trap on condition. */
1262269ca0a9SRichard Henderson         return gen_excp_iir(ctx, EXCP_COND);
1263269ca0a9SRichard Henderson     }
1264269ca0a9SRichard Henderson     if (a->cf) {
12650c982a28SRichard Henderson         nullify_over(ctx);
12660c982a28SRichard Henderson     }
12670c982a28SRichard Henderson     tcg_r1 = load_gpr(ctx, a->r1);
12680c982a28SRichard Henderson     tcg_r2 = load_gpr(ctx, a->r2);
12690c982a28SRichard Henderson     do_add(ctx, a->t, tcg_r1, tcg_r2, a->sh, is_l,
1270faf97ba1SRichard Henderson            is_tsv, is_tc, is_c, a->cf, a->d);
1271faf97ba1SRichard Henderson     return nullify_end(ctx);
12720c982a28SRichard Henderson }
12730c982a28SRichard Henderson 
do_add_imm(DisasContext * ctx,arg_rri_cf * a,bool is_tsv,bool is_tc)12740c982a28SRichard Henderson static bool do_add_imm(DisasContext *ctx, arg_rri_cf *a,
12750588e061SRichard Henderson                        bool is_tsv, bool is_tc)
12760588e061SRichard Henderson {
12770588e061SRichard Henderson     TCGv_i64 tcg_im, tcg_r2;
12786fd0c7bcSRichard Henderson 
12790588e061SRichard Henderson     if (unlikely(is_tc && a->cf == 1)) {
1280269ca0a9SRichard Henderson         /* Unconditional trap on condition. */
1281269ca0a9SRichard Henderson         return gen_excp_iir(ctx, EXCP_COND);
1282269ca0a9SRichard Henderson     }
1283269ca0a9SRichard Henderson     if (a->cf) {
12840588e061SRichard Henderson         nullify_over(ctx);
12850588e061SRichard Henderson     }
12860588e061SRichard Henderson     tcg_im = tcg_constant_i64(a->i);
12876fd0c7bcSRichard Henderson     tcg_r2 = load_gpr(ctx, a->r);
12880588e061SRichard Henderson     /* All ADDI conditions are 32-bit. */
1289faf97ba1SRichard Henderson     do_add(ctx, a->t, tcg_im, tcg_r2, 0, 0, is_tsv, is_tc, 0, a->cf, false);
1290faf97ba1SRichard Henderson     return nullify_end(ctx);
12910588e061SRichard Henderson }
12920588e061SRichard Henderson 
do_sub(DisasContext * ctx,unsigned rt,TCGv_i64 in1,TCGv_i64 in2,bool is_tsv,bool is_b,bool is_tc,unsigned cf,bool d)12930588e061SRichard Henderson static void do_sub(DisasContext *ctx, unsigned rt, TCGv_i64 in1,
12946fd0c7bcSRichard Henderson                    TCGv_i64 in2, bool is_tsv, bool is_b,
12956fd0c7bcSRichard Henderson                    bool is_tc, unsigned cf, bool d)
129663c427c6SRichard Henderson {
1297b2167459SRichard Henderson     TCGv_i64 dest, sv, cb, cb_msb;
1298269ca0a9SRichard Henderson     unsigned c = cf >> 1;
1299b2167459SRichard Henderson     DisasCond cond;
1300b2167459SRichard Henderson 
1301b2167459SRichard Henderson     dest = tcg_temp_new_i64();
1302aac0f603SRichard Henderson     cb = tcg_temp_new_i64();
1303aac0f603SRichard Henderson     cb_msb = tcg_temp_new_i64();
1304aac0f603SRichard Henderson 
1305b2167459SRichard Henderson     if (is_b) {
1306b2167459SRichard Henderson         /* DEST,C = IN1 + ~IN2 + C.  */
1307b2167459SRichard Henderson         tcg_gen_not_i64(cb, in2);
13086fd0c7bcSRichard Henderson         tcg_gen_add2_i64(dest, cb_msb, in1, ctx->zero,
1309a4db4a78SRichard Henderson                          get_psw_carry(ctx, d), ctx->zero);
1310a4db4a78SRichard Henderson         tcg_gen_add2_i64(dest, cb_msb, dest, cb_msb, cb, ctx->zero);
1311a4db4a78SRichard Henderson         tcg_gen_xor_i64(cb, cb, in1);
13126fd0c7bcSRichard Henderson         tcg_gen_xor_i64(cb, cb, dest);
13136fd0c7bcSRichard Henderson     } else {
1314b2167459SRichard Henderson         /*
1315bdcccc17SRichard Henderson          * DEST,C = IN1 + ~IN2 + 1.  We can produce the same result in fewer
1316bdcccc17SRichard Henderson          * operations by seeding the high word with 1 and subtracting.
1317bdcccc17SRichard Henderson          */
1318bdcccc17SRichard Henderson         TCGv_i64 one = tcg_constant_i64(1);
13196fd0c7bcSRichard Henderson         tcg_gen_sub2_i64(dest, cb_msb, in1, one, in2, ctx->zero);
1320a4db4a78SRichard Henderson         tcg_gen_eqv_i64(cb, in1, in2);
13216fd0c7bcSRichard Henderson         tcg_gen_xor_i64(cb, cb, dest);
13226fd0c7bcSRichard Henderson     }
1323b2167459SRichard Henderson 
1324b2167459SRichard Henderson     /* Compute signed overflow if required.  */
1325b2167459SRichard Henderson     sv = NULL;
1326f764718dSRichard Henderson     if (is_tsv || cond_need_sv(c)) {
1327b47a4a02SSven Schnelle         sv = do_sub_sv(ctx, dest, in1, in2);
1328b2167459SRichard Henderson         if (is_tsv) {
1329b2167459SRichard Henderson             gen_tsv(ctx, &sv, d);
1330a0ea4becSRichard Henderson         }
1331b2167459SRichard Henderson     }
1332b2167459SRichard Henderson 
1333b2167459SRichard Henderson     /* Compute the condition.  We cannot use the special case for borrow.  */
1334b2167459SRichard Henderson     if (!is_b) {
1335b2167459SRichard Henderson         cond = do_sub_cond(ctx, cf, d, dest, in1, in2, sv);
13364fe9533aSRichard Henderson     } else {
1337b2167459SRichard Henderson         cond = do_cond(ctx, cf, d, dest, get_carry(ctx, d, cb, cb_msb), sv);
1338a751eb31SRichard Henderson     }
1339b2167459SRichard Henderson 
1340b2167459SRichard Henderson     /* Emit any conditional trap before any writeback.  */
1341b2167459SRichard Henderson     if (is_tc) {
1342b2167459SRichard Henderson         gen_tc(ctx, &cond);
1343269ca0a9SRichard Henderson     }
1344b2167459SRichard Henderson 
1345b2167459SRichard Henderson     /* Write back the result.  */
1346b2167459SRichard Henderson     save_or_nullify(ctx, cpu_psw_cb, cb);
1347b2167459SRichard Henderson     save_or_nullify(ctx, cpu_psw_cb_msb, cb_msb);
1348b2167459SRichard Henderson     save_gpr(ctx, rt, dest);
1349b2167459SRichard Henderson 
1350b2167459SRichard Henderson     /* Install the new nullification.  */
1351b2167459SRichard Henderson     ctx->null_cond = cond;
1352b2167459SRichard Henderson }
1353b2167459SRichard Henderson 
do_sub_reg(DisasContext * ctx,arg_rrr_cf_d * a,bool is_tsv,bool is_b,bool is_tc)1354b2167459SRichard Henderson static bool do_sub_reg(DisasContext *ctx, arg_rrr_cf_d *a,
135563c427c6SRichard Henderson                        bool is_tsv, bool is_b, bool is_tc)
13560c982a28SRichard Henderson {
13570c982a28SRichard Henderson     TCGv_i64 tcg_r1, tcg_r2;
13586fd0c7bcSRichard Henderson 
13590c982a28SRichard Henderson     if (a->cf) {
13600c982a28SRichard Henderson         nullify_over(ctx);
13610c982a28SRichard Henderson     }
13620c982a28SRichard Henderson     tcg_r1 = load_gpr(ctx, a->r1);
13630c982a28SRichard Henderson     tcg_r2 = load_gpr(ctx, a->r2);
13640c982a28SRichard Henderson     do_sub(ctx, a->t, tcg_r1, tcg_r2, is_tsv, is_b, is_tc, a->cf, a->d);
136563c427c6SRichard Henderson     return nullify_end(ctx);
13660c982a28SRichard Henderson }
13670c982a28SRichard Henderson 
do_sub_imm(DisasContext * ctx,arg_rri_cf * a,bool is_tsv)13680c982a28SRichard Henderson static bool do_sub_imm(DisasContext *ctx, arg_rri_cf *a, bool is_tsv)
13690588e061SRichard Henderson {
13700588e061SRichard Henderson     TCGv_i64 tcg_im, tcg_r2;
13716fd0c7bcSRichard Henderson 
13720588e061SRichard Henderson     if (a->cf) {
13730588e061SRichard Henderson         nullify_over(ctx);
13740588e061SRichard Henderson     }
13750588e061SRichard Henderson     tcg_im = tcg_constant_i64(a->i);
13766fd0c7bcSRichard Henderson     tcg_r2 = load_gpr(ctx, a->r);
13770588e061SRichard Henderson     /* All SUBI conditions are 32-bit. */
137863c427c6SRichard Henderson     do_sub(ctx, a->t, tcg_im, tcg_r2, is_tsv, 0, 0, a->cf, false);
137963c427c6SRichard Henderson     return nullify_end(ctx);
13800588e061SRichard Henderson }
13810588e061SRichard Henderson 
do_cmpclr(DisasContext * ctx,unsigned rt,TCGv_i64 in1,TCGv_i64 in2,unsigned cf,bool d)13820588e061SRichard Henderson static void do_cmpclr(DisasContext *ctx, unsigned rt, TCGv_i64 in1,
13836fd0c7bcSRichard Henderson                       TCGv_i64 in2, unsigned cf, bool d)
13846fd0c7bcSRichard Henderson {
1385b2167459SRichard Henderson     TCGv_i64 dest, sv;
13866fd0c7bcSRichard Henderson     DisasCond cond;
1387b2167459SRichard Henderson 
1388b2167459SRichard Henderson     dest = tcg_temp_new_i64();
1389aac0f603SRichard Henderson     tcg_gen_sub_i64(dest, in1, in2);
13906fd0c7bcSRichard Henderson 
1391b2167459SRichard Henderson     /* Compute signed overflow if required.  */
1392b2167459SRichard Henderson     sv = NULL;
1393f764718dSRichard Henderson     if (cond_need_sv(cf >> 1)) {
1394b47a4a02SSven Schnelle         sv = do_sub_sv(ctx, dest, in1, in2);
1395b2167459SRichard Henderson     }
1396b2167459SRichard Henderson 
1397b2167459SRichard Henderson     /* Form the condition for the compare.  */
1398b2167459SRichard Henderson     cond = do_sub_cond(ctx, cf, d, dest, in1, in2, sv);
13994fe9533aSRichard Henderson 
1400b2167459SRichard Henderson     /* Clear.  */
1401b2167459SRichard Henderson     tcg_gen_movi_i64(dest, 0);
14026fd0c7bcSRichard Henderson     save_gpr(ctx, rt, dest);
1403b2167459SRichard Henderson 
1404b2167459SRichard Henderson     /* Install the new nullification.  */
1405b2167459SRichard Henderson     ctx->null_cond = cond;
1406b2167459SRichard Henderson }
1407b2167459SRichard Henderson 
do_log(DisasContext * ctx,unsigned rt,TCGv_i64 in1,TCGv_i64 in2,unsigned cf,bool d,void (* fn)(TCGv_i64,TCGv_i64,TCGv_i64))1408b2167459SRichard Henderson static void do_log(DisasContext *ctx, unsigned rt, TCGv_i64 in1,
14096fd0c7bcSRichard Henderson                    TCGv_i64 in2, unsigned cf, bool d,
14106fd0c7bcSRichard Henderson                    void (*fn)(TCGv_i64, TCGv_i64, TCGv_i64))
14116fd0c7bcSRichard Henderson {
1412b2167459SRichard Henderson     TCGv_i64 dest = dest_gpr(ctx, rt);
14136fd0c7bcSRichard Henderson 
1414b2167459SRichard Henderson     /* Perform the operation, and writeback.  */
1415b2167459SRichard Henderson     fn(dest, in1, in2);
1416b2167459SRichard Henderson     save_gpr(ctx, rt, dest);
1417b2167459SRichard Henderson 
1418b2167459SRichard Henderson     /* Install the new nullification.  */
1419b2167459SRichard Henderson     ctx->null_cond = do_log_cond(ctx, cf, d, dest);
1420b5af8423SRichard Henderson }
1421b2167459SRichard Henderson 
do_log_reg(DisasContext * ctx,arg_rrr_cf_d * a,void (* fn)(TCGv_i64,TCGv_i64,TCGv_i64))1422b2167459SRichard Henderson static bool do_log_reg(DisasContext *ctx, arg_rrr_cf_d *a,
1423fa8e3bedSRichard Henderson                        void (*fn)(TCGv_i64, TCGv_i64, TCGv_i64))
14246fd0c7bcSRichard Henderson {
14250c982a28SRichard Henderson     TCGv_i64 tcg_r1, tcg_r2;
14266fd0c7bcSRichard Henderson 
14270c982a28SRichard Henderson     if (a->cf) {
14280c982a28SRichard Henderson         nullify_over(ctx);
14290c982a28SRichard Henderson     }
14300c982a28SRichard Henderson     tcg_r1 = load_gpr(ctx, a->r1);
14310c982a28SRichard Henderson     tcg_r2 = load_gpr(ctx, a->r2);
14320c982a28SRichard Henderson     do_log(ctx, a->t, tcg_r1, tcg_r2, a->cf, a->d, fn);
1433fa8e3bedSRichard Henderson     return nullify_end(ctx);
14340c982a28SRichard Henderson }
14350c982a28SRichard Henderson 
do_unit_addsub(DisasContext * ctx,unsigned rt,TCGv_i64 in1,TCGv_i64 in2,unsigned cf,bool d,bool is_tc,bool is_add)14360c982a28SRichard Henderson static void do_unit_addsub(DisasContext *ctx, unsigned rt, TCGv_i64 in1,
143746bb3d46SRichard Henderson                            TCGv_i64 in2, unsigned cf, bool d,
143846bb3d46SRichard Henderson                            bool is_tc, bool is_add)
143946bb3d46SRichard Henderson {
1440b2167459SRichard Henderson     TCGv_i64 dest = tcg_temp_new_i64();
144146bb3d46SRichard Henderson     uint64_t test_cb = 0;
144246bb3d46SRichard Henderson     DisasCond cond;
1443b2167459SRichard Henderson 
1444b2167459SRichard Henderson     /* Select which carry-out bits to test. */
144546bb3d46SRichard Henderson     switch (cf >> 1) {
144646bb3d46SRichard Henderson     case 4: /* NDC / SDC -- 4-bit carries */
144746bb3d46SRichard Henderson         test_cb = dup_const(MO_8, 0x88);
144846bb3d46SRichard Henderson         break;
144946bb3d46SRichard Henderson     case 5: /* NWC / SWC -- 32-bit carries */
145046bb3d46SRichard Henderson         if (d) {
145146bb3d46SRichard Henderson             test_cb = dup_const(MO_32, INT32_MIN);
145246bb3d46SRichard Henderson         } else {
1453b2167459SRichard Henderson             cf &= 1; /* undefined -- map to never/always */
145446bb3d46SRichard Henderson         }
145546bb3d46SRichard Henderson         break;
145646bb3d46SRichard Henderson     case 6: /* NBC / SBC -- 8-bit carries */
145746bb3d46SRichard Henderson         test_cb = dup_const(MO_8, INT8_MIN);
145846bb3d46SRichard Henderson         break;
145946bb3d46SRichard Henderson     case 7: /* NHC / SHC -- 16-bit carries */
146046bb3d46SRichard Henderson         test_cb = dup_const(MO_16, INT16_MIN);
146146bb3d46SRichard Henderson         break;
146246bb3d46SRichard Henderson     }
146346bb3d46SRichard Henderson     if (!d) {
146446bb3d46SRichard Henderson         test_cb = (uint32_t)test_cb;
146546bb3d46SRichard Henderson     }
146646bb3d46SRichard Henderson 
1467b2167459SRichard Henderson     if (!test_cb) {
146846bb3d46SRichard Henderson         /* No need to compute carries if we don't need to test them. */
146946bb3d46SRichard Henderson         if (is_add) {
147046bb3d46SRichard Henderson             tcg_gen_add_i64(dest, in1, in2);
147146bb3d46SRichard Henderson         } else {
147246bb3d46SRichard Henderson             tcg_gen_sub_i64(dest, in1, in2);
147346bb3d46SRichard Henderson         }
147446bb3d46SRichard Henderson         cond = do_unit_zero_cond(cf, d, dest);
147546bb3d46SRichard Henderson     } else {
147646bb3d46SRichard Henderson         TCGv_i64 cb = tcg_temp_new_i64();
147746bb3d46SRichard Henderson 
147846bb3d46SRichard Henderson         if (d) {
147946bb3d46SRichard Henderson             TCGv_i64 cb_msb = tcg_temp_new_i64();
148046bb3d46SRichard Henderson             if (is_add) {
148146bb3d46SRichard Henderson                 tcg_gen_add2_i64(dest, cb_msb, in1, ctx->zero, in2, ctx->zero);
148246bb3d46SRichard Henderson                 tcg_gen_xor_i64(cb, in1, in2);
148346bb3d46SRichard Henderson             } else {
148446bb3d46SRichard Henderson                 /* See do_sub, !is_b. */
148546bb3d46SRichard Henderson                 TCGv_i64 one = tcg_constant_i64(1);
148646bb3d46SRichard Henderson                 tcg_gen_sub2_i64(dest, cb_msb, in1, one, in2, ctx->zero);
148746bb3d46SRichard Henderson                 tcg_gen_eqv_i64(cb, in1, in2);
148846bb3d46SRichard Henderson             }
148946bb3d46SRichard Henderson             tcg_gen_xor_i64(cb, cb, dest);
149046bb3d46SRichard Henderson             tcg_gen_extract2_i64(cb, cb, cb_msb, 1);
149146bb3d46SRichard Henderson         } else {
149246bb3d46SRichard Henderson             if (is_add) {
149346bb3d46SRichard Henderson                 tcg_gen_add_i64(dest, in1, in2);
149446bb3d46SRichard Henderson                 tcg_gen_xor_i64(cb, in1, in2);
149546bb3d46SRichard Henderson             } else {
149646bb3d46SRichard Henderson                 tcg_gen_sub_i64(dest, in1, in2);
149746bb3d46SRichard Henderson                 tcg_gen_eqv_i64(cb, in1, in2);
149846bb3d46SRichard Henderson             }
149946bb3d46SRichard Henderson             tcg_gen_xor_i64(cb, cb, dest);
150046bb3d46SRichard Henderson             tcg_gen_shri_i64(cb, cb, 1);
150146bb3d46SRichard Henderson         }
150246bb3d46SRichard Henderson 
150346bb3d46SRichard Henderson         cond = cond_make_ti(cf & 1 ? TCG_COND_TSTEQ : TCG_COND_TSTNE,
15043289ea0eSRichard Henderson                             cb, test_cb);
15053289ea0eSRichard Henderson     }
150646bb3d46SRichard Henderson 
1507b2167459SRichard Henderson     if (is_tc) {
1508b2167459SRichard Henderson         gen_tc(ctx, &cond);
1509269ca0a9SRichard Henderson     }
1510b2167459SRichard Henderson     save_gpr(ctx, rt, dest);
1511b2167459SRichard Henderson 
1512b2167459SRichard Henderson     ctx->null_cond = cond;
1513b2167459SRichard Henderson }
1514b2167459SRichard Henderson 
1515b2167459SRichard Henderson #ifndef CONFIG_USER_ONLY
151686f8d05fSRichard Henderson /* The "normal" usage is SP >= 0, wherein SP == 0 selects the space
15178d6ae7fbSRichard Henderson    from the top 2 bits of the base register.  There are a few system
15188d6ae7fbSRichard Henderson    instructions that have a 3-bit space specifier, for which SR0 is
15198d6ae7fbSRichard Henderson    not special.  To handle this, pass ~SP.  */
space_select(DisasContext * ctx,int sp,TCGv_i64 base)15208d6ae7fbSRichard Henderson static TCGv_i64 space_select(DisasContext *ctx, int sp, TCGv_i64 base)
15216fd0c7bcSRichard Henderson {
152286f8d05fSRichard Henderson     TCGv_ptr ptr;
152386f8d05fSRichard Henderson     TCGv_i64 tmp;
15246fd0c7bcSRichard Henderson     TCGv_i64 spc;
152586f8d05fSRichard Henderson 
152686f8d05fSRichard Henderson     if (sp != 0) {
152786f8d05fSRichard Henderson         if (sp < 0) {
15288d6ae7fbSRichard Henderson             sp = ~sp;
15298d6ae7fbSRichard Henderson         }
15308d6ae7fbSRichard Henderson         spc = tcg_temp_new_i64();
15316fd0c7bcSRichard Henderson         load_spr(ctx, spc, sp);
15328d6ae7fbSRichard Henderson         return spc;
15338d6ae7fbSRichard Henderson     }
153486f8d05fSRichard Henderson     if (ctx->tb_flags & TB_FLAG_SR_SAME) {
1535494737b7SRichard Henderson         return cpu_srH;
1536494737b7SRichard Henderson     }
1537494737b7SRichard Henderson 
153886f8d05fSRichard Henderson     ptr = tcg_temp_new_ptr();
153986f8d05fSRichard Henderson     tmp = tcg_temp_new_i64();
1540aac0f603SRichard Henderson     spc = tcg_temp_new_i64();
15416fd0c7bcSRichard Henderson 
154286f8d05fSRichard Henderson     /* Extract top 2 bits of the address, shift left 3 for uint64_t index. */
1543698240d1SRichard Henderson     tcg_gen_shri_i64(tmp, base, (ctx->tb_flags & PSW_W ? 64 : 32) - 5);
15446fd0c7bcSRichard Henderson     tcg_gen_andi_i64(tmp, tmp, 030);
15456fd0c7bcSRichard Henderson     tcg_gen_trunc_i64_ptr(ptr, tmp);
15466fd0c7bcSRichard Henderson 
154786f8d05fSRichard Henderson     tcg_gen_add_ptr(ptr, ptr, tcg_env);
1548ad75a51eSRichard Henderson     tcg_gen_ld_i64(spc, ptr, offsetof(CPUHPPAState, sr[4]));
154986f8d05fSRichard Henderson 
155086f8d05fSRichard Henderson     return spc;
155186f8d05fSRichard Henderson }
155286f8d05fSRichard Henderson #endif
155386f8d05fSRichard Henderson 
form_gva(DisasContext * ctx,TCGv_i64 * pgva,TCGv_i64 * pofs,unsigned rb,unsigned rx,int scale,int64_t disp,unsigned sp,int modify,bool is_phys)155486f8d05fSRichard Henderson static void form_gva(DisasContext *ctx, TCGv_i64 *pgva, TCGv_i64 *pofs,
15556fd0c7bcSRichard Henderson                      unsigned rb, unsigned rx, int scale, int64_t disp,
1556c53e401eSRichard Henderson                      unsigned sp, int modify, bool is_phys)
155786f8d05fSRichard Henderson {
155886f8d05fSRichard Henderson     TCGv_i64 base = load_gpr(ctx, rb);
15596fd0c7bcSRichard Henderson     TCGv_i64 ofs;
15606fd0c7bcSRichard Henderson     TCGv_i64 addr;
15616fd0c7bcSRichard Henderson 
156286f8d05fSRichard Henderson     set_insn_breg(ctx, rb);
1563f5b5c857SRichard Henderson 
1564f5b5c857SRichard Henderson     /* Note that RX is mutually exclusive with DISP.  */
156586f8d05fSRichard Henderson     if (rx) {
156686f8d05fSRichard Henderson         ofs = tcg_temp_new_i64();
1567aac0f603SRichard Henderson         tcg_gen_shli_i64(ofs, cpu_gr[rx], scale);
15686fd0c7bcSRichard Henderson         tcg_gen_add_i64(ofs, ofs, base);
15696fd0c7bcSRichard Henderson     } else if (disp || modify) {
157086f8d05fSRichard Henderson         ofs = tcg_temp_new_i64();
1571aac0f603SRichard Henderson         tcg_gen_addi_i64(ofs, base, disp);
15726fd0c7bcSRichard Henderson     } else {
157386f8d05fSRichard Henderson         ofs = base;
157486f8d05fSRichard Henderson     }
157586f8d05fSRichard Henderson 
157686f8d05fSRichard Henderson     *pofs = ofs;
157786f8d05fSRichard Henderson     *pgva = addr = tcg_temp_new_i64();
15786fd0c7bcSRichard Henderson     tcg_gen_andi_i64(addr, modify <= 0 ? ofs : base,
15797d50b696SSven Schnelle                      gva_offset_mask(ctx->tb_flags));
15807d50b696SSven Schnelle #ifndef CONFIG_USER_ONLY
1581698240d1SRichard Henderson     if (!is_phys) {
158286f8d05fSRichard Henderson         tcg_gen_or_i64(addr, addr, space_select(ctx, sp, base));
1583d265360fSRichard Henderson     }
158486f8d05fSRichard Henderson #endif
158586f8d05fSRichard Henderson }
158686f8d05fSRichard Henderson 
158786f8d05fSRichard Henderson /* Emit a memory load.  The modify parameter should be
158896d6407fSRichard Henderson  * < 0 for pre-modify,
158996d6407fSRichard Henderson  * > 0 for post-modify,
159096d6407fSRichard Henderson  * = 0 for no base register update.
159196d6407fSRichard Henderson  */
do_load_32(DisasContext * ctx,TCGv_i32 dest,unsigned rb,unsigned rx,int scale,int64_t disp,unsigned sp,int modify,MemOp mop)159296d6407fSRichard Henderson static void do_load_32(DisasContext *ctx, TCGv_i32 dest, unsigned rb,
159396d6407fSRichard Henderson                        unsigned rx, int scale, int64_t disp,
1594c53e401eSRichard Henderson                        unsigned sp, int modify, MemOp mop)
159514776ab5STony Nguyen {
159696d6407fSRichard Henderson     TCGv_i64 ofs;
15976fd0c7bcSRichard Henderson     TCGv_i64 addr;
15986fd0c7bcSRichard Henderson 
159996d6407fSRichard Henderson     /* Caller uses nullify_over/nullify_end.  */
160096d6407fSRichard Henderson     assert(ctx->null_cond.c == TCG_COND_NEVER);
160196d6407fSRichard Henderson 
160296d6407fSRichard Henderson     form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify,
160386f8d05fSRichard Henderson              MMU_DISABLED(ctx));
160417fe594cSRichard Henderson     tcg_gen_qemu_ld_i32(dest, addr, ctx->mmu_idx, mop | UNALIGN(ctx));
1605c1f55d97SRichard Henderson     if (modify) {
160686f8d05fSRichard Henderson         save_gpr(ctx, rb, ofs);
160786f8d05fSRichard Henderson     }
160896d6407fSRichard Henderson }
160996d6407fSRichard Henderson 
do_load_64(DisasContext * ctx,TCGv_i64 dest,unsigned rb,unsigned rx,int scale,int64_t disp,unsigned sp,int modify,MemOp mop)161096d6407fSRichard Henderson static void do_load_64(DisasContext *ctx, TCGv_i64 dest, unsigned rb,
161196d6407fSRichard Henderson                        unsigned rx, int scale, int64_t disp,
1612c53e401eSRichard Henderson                        unsigned sp, int modify, MemOp mop)
161314776ab5STony Nguyen {
161496d6407fSRichard Henderson     TCGv_i64 ofs;
16156fd0c7bcSRichard Henderson     TCGv_i64 addr;
16166fd0c7bcSRichard Henderson 
161796d6407fSRichard Henderson     /* Caller uses nullify_over/nullify_end.  */
161896d6407fSRichard Henderson     assert(ctx->null_cond.c == TCG_COND_NEVER);
161996d6407fSRichard Henderson 
162096d6407fSRichard Henderson     form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify,
162186f8d05fSRichard Henderson              MMU_DISABLED(ctx));
162217fe594cSRichard Henderson     tcg_gen_qemu_ld_i64(dest, addr, ctx->mmu_idx, mop | UNALIGN(ctx));
1623217d1a5eSRichard Henderson     if (modify) {
162486f8d05fSRichard Henderson         save_gpr(ctx, rb, ofs);
162586f8d05fSRichard Henderson     }
162696d6407fSRichard Henderson }
162796d6407fSRichard Henderson 
do_store_32(DisasContext * ctx,TCGv_i32 src,unsigned rb,unsigned rx,int scale,int64_t disp,unsigned sp,int modify,MemOp mop)162896d6407fSRichard Henderson static void do_store_32(DisasContext *ctx, TCGv_i32 src, unsigned rb,
162996d6407fSRichard Henderson                         unsigned rx, int scale, int64_t disp,
1630c53e401eSRichard Henderson                         unsigned sp, int modify, MemOp mop)
163114776ab5STony Nguyen {
163296d6407fSRichard Henderson     TCGv_i64 ofs;
16336fd0c7bcSRichard Henderson     TCGv_i64 addr;
16346fd0c7bcSRichard Henderson 
163596d6407fSRichard Henderson     /* Caller uses nullify_over/nullify_end.  */
163696d6407fSRichard Henderson     assert(ctx->null_cond.c == TCG_COND_NEVER);
163796d6407fSRichard Henderson 
163896d6407fSRichard Henderson     form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify,
163986f8d05fSRichard Henderson              MMU_DISABLED(ctx));
164017fe594cSRichard Henderson     tcg_gen_qemu_st_i32(src, addr, ctx->mmu_idx, mop | UNALIGN(ctx));
1641217d1a5eSRichard Henderson     if (modify) {
164286f8d05fSRichard Henderson         save_gpr(ctx, rb, ofs);
164386f8d05fSRichard Henderson     }
164496d6407fSRichard Henderson }
164596d6407fSRichard Henderson 
do_store_64(DisasContext * ctx,TCGv_i64 src,unsigned rb,unsigned rx,int scale,int64_t disp,unsigned sp,int modify,MemOp mop)164696d6407fSRichard Henderson static void do_store_64(DisasContext *ctx, TCGv_i64 src, unsigned rb,
164796d6407fSRichard Henderson                         unsigned rx, int scale, int64_t disp,
1648c53e401eSRichard Henderson                         unsigned sp, int modify, MemOp mop)
164914776ab5STony Nguyen {
165096d6407fSRichard Henderson     TCGv_i64 ofs;
16516fd0c7bcSRichard Henderson     TCGv_i64 addr;
16526fd0c7bcSRichard Henderson 
165396d6407fSRichard Henderson     /* Caller uses nullify_over/nullify_end.  */
165496d6407fSRichard Henderson     assert(ctx->null_cond.c == TCG_COND_NEVER);
165596d6407fSRichard Henderson 
165696d6407fSRichard Henderson     form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify,
165786f8d05fSRichard Henderson              MMU_DISABLED(ctx));
165817fe594cSRichard Henderson     tcg_gen_qemu_st_i64(src, addr, ctx->mmu_idx, mop | UNALIGN(ctx));
1659217d1a5eSRichard Henderson     if (modify) {
166086f8d05fSRichard Henderson         save_gpr(ctx, rb, ofs);
166186f8d05fSRichard Henderson     }
166296d6407fSRichard Henderson }
166396d6407fSRichard Henderson 
do_load(DisasContext * ctx,unsigned rt,unsigned rb,unsigned rx,int scale,int64_t disp,unsigned sp,int modify,MemOp mop)166496d6407fSRichard Henderson static bool do_load(DisasContext *ctx, unsigned rt, unsigned rb,
16651cd012a5SRichard Henderson                     unsigned rx, int scale, int64_t disp,
1666c53e401eSRichard Henderson                     unsigned sp, int modify, MemOp mop)
166714776ab5STony Nguyen {
166896d6407fSRichard Henderson     TCGv_i64 dest;
16696fd0c7bcSRichard Henderson 
167096d6407fSRichard Henderson     nullify_over(ctx);
167196d6407fSRichard Henderson 
167296d6407fSRichard Henderson     if (modify == 0) {
167396d6407fSRichard Henderson         /* No base register update.  */
167496d6407fSRichard Henderson         dest = dest_gpr(ctx, rt);
167596d6407fSRichard Henderson     } else {
167696d6407fSRichard Henderson         /* Make sure if RT == RB, we see the result of the load.  */
167796d6407fSRichard Henderson         dest = tcg_temp_new_i64();
1678aac0f603SRichard Henderson     }
167996d6407fSRichard Henderson     do_load_64(ctx, dest, rb, rx, scale, disp, sp, modify, mop);
16806fd0c7bcSRichard Henderson     save_gpr(ctx, rt, dest);
168196d6407fSRichard Henderson 
168296d6407fSRichard Henderson     return nullify_end(ctx);
16831cd012a5SRichard Henderson }
168496d6407fSRichard Henderson 
do_floadw(DisasContext * ctx,unsigned rt,unsigned rb,unsigned rx,int scale,int64_t disp,unsigned sp,int modify)168596d6407fSRichard Henderson static bool do_floadw(DisasContext *ctx, unsigned rt, unsigned rb,
1686740038d7SRichard Henderson                       unsigned rx, int scale, int64_t disp,
1687c53e401eSRichard Henderson                       unsigned sp, int modify)
168886f8d05fSRichard Henderson {
168996d6407fSRichard Henderson     TCGv_i32 tmp;
169096d6407fSRichard Henderson 
169196d6407fSRichard Henderson     nullify_over(ctx);
169296d6407fSRichard Henderson 
169396d6407fSRichard Henderson     tmp = tcg_temp_new_i32();
169496d6407fSRichard Henderson     do_load_32(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUL);
169586f8d05fSRichard Henderson     save_frw_i32(rt, tmp);
169696d6407fSRichard Henderson 
169796d6407fSRichard Henderson     if (rt == 0) {
169896d6407fSRichard Henderson         gen_helper_loaded_fr0(tcg_env);
1699ad75a51eSRichard Henderson     }
170096d6407fSRichard Henderson 
170196d6407fSRichard Henderson     return nullify_end(ctx);
1702740038d7SRichard Henderson }
170396d6407fSRichard Henderson 
trans_fldw(DisasContext * ctx,arg_ldst * a)170496d6407fSRichard Henderson static bool trans_fldw(DisasContext *ctx, arg_ldst *a)
1705740038d7SRichard Henderson {
1706740038d7SRichard Henderson     return do_floadw(ctx, a->t, a->b, a->x, a->scale ? 2 : 0,
1707740038d7SRichard Henderson                      a->disp, a->sp, a->m);
1708740038d7SRichard Henderson }
1709740038d7SRichard Henderson 
do_floadd(DisasContext * ctx,unsigned rt,unsigned rb,unsigned rx,int scale,int64_t disp,unsigned sp,int modify)1710740038d7SRichard Henderson static bool do_floadd(DisasContext *ctx, unsigned rt, unsigned rb,
1711740038d7SRichard Henderson                       unsigned rx, int scale, int64_t disp,
1712c53e401eSRichard Henderson                       unsigned sp, int modify)
171386f8d05fSRichard Henderson {
171496d6407fSRichard Henderson     TCGv_i64 tmp;
171596d6407fSRichard Henderson 
171696d6407fSRichard Henderson     nullify_over(ctx);
171796d6407fSRichard Henderson 
171896d6407fSRichard Henderson     tmp = tcg_temp_new_i64();
171996d6407fSRichard Henderson     do_load_64(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUQ);
1720fc313c64SFrédéric Pétrot     save_frd(rt, tmp);
172196d6407fSRichard Henderson 
172296d6407fSRichard Henderson     if (rt == 0) {
172396d6407fSRichard Henderson         gen_helper_loaded_fr0(tcg_env);
1724ad75a51eSRichard Henderson     }
172596d6407fSRichard Henderson 
172696d6407fSRichard Henderson     return nullify_end(ctx);
1727740038d7SRichard Henderson }
1728740038d7SRichard Henderson 
trans_fldd(DisasContext * ctx,arg_ldst * a)1729740038d7SRichard Henderson static bool trans_fldd(DisasContext *ctx, arg_ldst *a)
1730740038d7SRichard Henderson {
1731740038d7SRichard Henderson     return do_floadd(ctx, a->t, a->b, a->x, a->scale ? 3 : 0,
1732740038d7SRichard Henderson                      a->disp, a->sp, a->m);
1733740038d7SRichard Henderson }
173496d6407fSRichard Henderson 
do_store(DisasContext * ctx,unsigned rt,unsigned rb,int64_t disp,unsigned sp,int modify,MemOp mop)173596d6407fSRichard Henderson static bool do_store(DisasContext *ctx, unsigned rt, unsigned rb,
17361cd012a5SRichard Henderson                      int64_t disp, unsigned sp,
1737c53e401eSRichard Henderson                      int modify, MemOp mop)
173814776ab5STony Nguyen {
173996d6407fSRichard Henderson     nullify_over(ctx);
174096d6407fSRichard Henderson     do_store_64(ctx, load_gpr(ctx, rt), rb, 0, 0, disp, sp, modify, mop);
17416fd0c7bcSRichard Henderson     return nullify_end(ctx);
17421cd012a5SRichard Henderson }
174396d6407fSRichard Henderson 
do_fstorew(DisasContext * ctx,unsigned rt,unsigned rb,unsigned rx,int scale,int64_t disp,unsigned sp,int modify)174496d6407fSRichard Henderson static bool do_fstorew(DisasContext *ctx, unsigned rt, unsigned rb,
1745740038d7SRichard Henderson                        unsigned rx, int scale, int64_t disp,
1746c53e401eSRichard Henderson                        unsigned sp, int modify)
174786f8d05fSRichard Henderson {
174896d6407fSRichard Henderson     TCGv_i32 tmp;
174996d6407fSRichard Henderson 
175096d6407fSRichard Henderson     nullify_over(ctx);
175196d6407fSRichard Henderson 
175296d6407fSRichard Henderson     tmp = load_frw_i32(rt);
175396d6407fSRichard Henderson     do_store_32(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUL);
175486f8d05fSRichard Henderson 
175596d6407fSRichard Henderson     return nullify_end(ctx);
1756740038d7SRichard Henderson }
175796d6407fSRichard Henderson 
trans_fstw(DisasContext * ctx,arg_ldst * a)175896d6407fSRichard Henderson static bool trans_fstw(DisasContext *ctx, arg_ldst *a)
1759740038d7SRichard Henderson {
1760740038d7SRichard Henderson     return do_fstorew(ctx, a->t, a->b, a->x, a->scale ? 2 : 0,
1761740038d7SRichard Henderson                       a->disp, a->sp, a->m);
1762740038d7SRichard Henderson }
1763740038d7SRichard Henderson 
do_fstored(DisasContext * ctx,unsigned rt,unsigned rb,unsigned rx,int scale,int64_t disp,unsigned sp,int modify)1764740038d7SRichard Henderson static bool do_fstored(DisasContext *ctx, unsigned rt, unsigned rb,
1765740038d7SRichard Henderson                        unsigned rx, int scale, int64_t disp,
1766c53e401eSRichard Henderson                        unsigned sp, int modify)
176786f8d05fSRichard Henderson {
176896d6407fSRichard Henderson     TCGv_i64 tmp;
176996d6407fSRichard Henderson 
177096d6407fSRichard Henderson     nullify_over(ctx);
177196d6407fSRichard Henderson 
177296d6407fSRichard Henderson     tmp = load_frd(rt);
177396d6407fSRichard Henderson     do_store_64(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUQ);
1774fc313c64SFrédéric Pétrot 
177596d6407fSRichard Henderson     return nullify_end(ctx);
1776740038d7SRichard Henderson }
1777740038d7SRichard Henderson 
trans_fstd(DisasContext * ctx,arg_ldst * a)1778740038d7SRichard Henderson static bool trans_fstd(DisasContext *ctx, arg_ldst *a)
1779740038d7SRichard Henderson {
1780740038d7SRichard Henderson     return do_fstored(ctx, a->t, a->b, a->x, a->scale ? 3 : 0,
1781740038d7SRichard Henderson                       a->disp, a->sp, a->m);
1782740038d7SRichard Henderson }
178396d6407fSRichard Henderson 
do_fop_wew(DisasContext * ctx,unsigned rt,unsigned ra,void (* func)(TCGv_i32,TCGv_env,TCGv_i32))178496d6407fSRichard Henderson static bool do_fop_wew(DisasContext *ctx, unsigned rt, unsigned ra,
17851ca74648SRichard Henderson                        void (*func)(TCGv_i32, TCGv_env, TCGv_i32))
1786ebe9383cSRichard Henderson {
1787ebe9383cSRichard Henderson     TCGv_i32 tmp;
1788ebe9383cSRichard Henderson 
1789ebe9383cSRichard Henderson     nullify_over(ctx);
1790ebe9383cSRichard Henderson     tmp = load_frw0_i32(ra);
1791ebe9383cSRichard Henderson 
1792ebe9383cSRichard Henderson     func(tmp, tcg_env, tmp);
1793ad75a51eSRichard Henderson 
1794ebe9383cSRichard Henderson     save_frw_i32(rt, tmp);
1795ebe9383cSRichard Henderson     return nullify_end(ctx);
17961ca74648SRichard Henderson }
1797ebe9383cSRichard Henderson 
do_fop_wed(DisasContext * ctx,unsigned rt,unsigned ra,void (* func)(TCGv_i32,TCGv_env,TCGv_i64))1798ebe9383cSRichard Henderson static bool do_fop_wed(DisasContext *ctx, unsigned rt, unsigned ra,
17991ca74648SRichard Henderson                        void (*func)(TCGv_i32, TCGv_env, TCGv_i64))
1800ebe9383cSRichard Henderson {
1801ebe9383cSRichard Henderson     TCGv_i32 dst;
1802ebe9383cSRichard Henderson     TCGv_i64 src;
1803ebe9383cSRichard Henderson 
1804ebe9383cSRichard Henderson     nullify_over(ctx);
1805ebe9383cSRichard Henderson     src = load_frd(ra);
1806ebe9383cSRichard Henderson     dst = tcg_temp_new_i32();
1807ebe9383cSRichard Henderson 
1808ebe9383cSRichard Henderson     func(dst, tcg_env, src);
1809ad75a51eSRichard Henderson 
1810ebe9383cSRichard Henderson     save_frw_i32(rt, dst);
1811ebe9383cSRichard Henderson     return nullify_end(ctx);
18121ca74648SRichard Henderson }
1813ebe9383cSRichard Henderson 
do_fop_ded(DisasContext * ctx,unsigned rt,unsigned ra,void (* func)(TCGv_i64,TCGv_env,TCGv_i64))1814ebe9383cSRichard Henderson static bool do_fop_ded(DisasContext *ctx, unsigned rt, unsigned ra,
18151ca74648SRichard Henderson                        void (*func)(TCGv_i64, TCGv_env, TCGv_i64))
1816ebe9383cSRichard Henderson {
1817ebe9383cSRichard Henderson     TCGv_i64 tmp;
1818ebe9383cSRichard Henderson 
1819ebe9383cSRichard Henderson     nullify_over(ctx);
1820ebe9383cSRichard Henderson     tmp = load_frd0(ra);
1821ebe9383cSRichard Henderson 
1822ebe9383cSRichard Henderson     func(tmp, tcg_env, tmp);
1823ad75a51eSRichard Henderson 
1824ebe9383cSRichard Henderson     save_frd(rt, tmp);
1825ebe9383cSRichard Henderson     return nullify_end(ctx);
18261ca74648SRichard Henderson }
1827ebe9383cSRichard Henderson 
do_fop_dew(DisasContext * ctx,unsigned rt,unsigned ra,void (* func)(TCGv_i64,TCGv_env,TCGv_i32))1828ebe9383cSRichard Henderson static bool do_fop_dew(DisasContext *ctx, unsigned rt, unsigned ra,
18291ca74648SRichard Henderson                        void (*func)(TCGv_i64, TCGv_env, TCGv_i32))
1830ebe9383cSRichard Henderson {
1831ebe9383cSRichard Henderson     TCGv_i32 src;
1832ebe9383cSRichard Henderson     TCGv_i64 dst;
1833ebe9383cSRichard Henderson 
1834ebe9383cSRichard Henderson     nullify_over(ctx);
1835ebe9383cSRichard Henderson     src = load_frw0_i32(ra);
1836ebe9383cSRichard Henderson     dst = tcg_temp_new_i64();
1837ebe9383cSRichard Henderson 
1838ebe9383cSRichard Henderson     func(dst, tcg_env, src);
1839ad75a51eSRichard Henderson 
1840ebe9383cSRichard Henderson     save_frd(rt, dst);
1841ebe9383cSRichard Henderson     return nullify_end(ctx);
18421ca74648SRichard Henderson }
1843ebe9383cSRichard Henderson 
do_fop_weww(DisasContext * ctx,unsigned rt,unsigned ra,unsigned rb,void (* func)(TCGv_i32,TCGv_env,TCGv_i32,TCGv_i32))1844ebe9383cSRichard Henderson static bool do_fop_weww(DisasContext *ctx, unsigned rt,
18451ca74648SRichard Henderson                         unsigned ra, unsigned rb,
1846ebe9383cSRichard Henderson                         void (*func)(TCGv_i32, TCGv_env, TCGv_i32, TCGv_i32))
184731234768SRichard Henderson {
1848ebe9383cSRichard Henderson     TCGv_i32 a, b;
1849ebe9383cSRichard Henderson 
1850ebe9383cSRichard Henderson     nullify_over(ctx);
1851ebe9383cSRichard Henderson     a = load_frw0_i32(ra);
1852ebe9383cSRichard Henderson     b = load_frw0_i32(rb);
1853ebe9383cSRichard Henderson 
1854ebe9383cSRichard Henderson     func(a, tcg_env, a, b);
1855ad75a51eSRichard Henderson 
1856ebe9383cSRichard Henderson     save_frw_i32(rt, a);
1857ebe9383cSRichard Henderson     return nullify_end(ctx);
18581ca74648SRichard Henderson }
1859ebe9383cSRichard Henderson 
do_fop_dedd(DisasContext * ctx,unsigned rt,unsigned ra,unsigned rb,void (* func)(TCGv_i64,TCGv_env,TCGv_i64,TCGv_i64))1860ebe9383cSRichard Henderson static bool do_fop_dedd(DisasContext *ctx, unsigned rt,
18611ca74648SRichard Henderson                         unsigned ra, unsigned rb,
1862ebe9383cSRichard Henderson                         void (*func)(TCGv_i64, TCGv_env, TCGv_i64, TCGv_i64))
186331234768SRichard Henderson {
1864ebe9383cSRichard Henderson     TCGv_i64 a, b;
1865ebe9383cSRichard Henderson 
1866ebe9383cSRichard Henderson     nullify_over(ctx);
1867ebe9383cSRichard Henderson     a = load_frd0(ra);
1868ebe9383cSRichard Henderson     b = load_frd0(rb);
1869ebe9383cSRichard Henderson 
1870ebe9383cSRichard Henderson     func(a, tcg_env, a, b);
1871ad75a51eSRichard Henderson 
1872ebe9383cSRichard Henderson     save_frd(rt, a);
1873ebe9383cSRichard Henderson     return nullify_end(ctx);
18741ca74648SRichard Henderson }
1875ebe9383cSRichard Henderson 
1876ebe9383cSRichard Henderson /* Emit an unconditional branch to a direct target, which may or may not
187798cd9ca7SRichard Henderson    have already had nullification handled.  */
do_dbranch(DisasContext * ctx,int64_t disp,unsigned link,bool is_n)187898cd9ca7SRichard Henderson static bool do_dbranch(DisasContext *ctx, int64_t disp,
18792644f80bSRichard Henderson                        unsigned link, bool is_n)
188098cd9ca7SRichard Henderson {
188198cd9ca7SRichard Henderson     ctx->iaq_j = iaqe_branchi(ctx, disp);
1882bc921866SRichard Henderson 
18832644f80bSRichard Henderson     if (ctx->null_cond.c == TCG_COND_NEVER && ctx->null_lab == NULL) {
188498cd9ca7SRichard Henderson         install_link(ctx, link, false);
188543541db0SRichard Henderson         if (is_n) {
188698cd9ca7SRichard Henderson             if (use_nullify_skip(ctx)) {
1887d08ad0e0SRichard Henderson                 nullify_set(ctx, 0);
1888d08ad0e0SRichard Henderson                 store_psw_xb(ctx, 0);
1889d27fe7c3SRichard Henderson                 gen_goto_tb(ctx, 0, &ctx->iaq_j, NULL);
1890bc921866SRichard Henderson                 ctx->base.is_jmp = DISAS_NORETURN;
1891d08ad0e0SRichard Henderson                 return true;
1892d08ad0e0SRichard Henderson             }
1893d08ad0e0SRichard Henderson             ctx->null_cond.c = TCG_COND_ALWAYS;
189498cd9ca7SRichard Henderson         }
189598cd9ca7SRichard Henderson         ctx->iaq_n = &ctx->iaq_j;
1896bc921866SRichard Henderson         ctx->psw_b_next = true;
1897d27fe7c3SRichard Henderson     } else {
189898cd9ca7SRichard Henderson         nullify_over(ctx);
189998cd9ca7SRichard Henderson 
190098cd9ca7SRichard Henderson         install_link(ctx, link, false);
190143541db0SRichard Henderson         if (is_n && use_nullify_skip(ctx)) {
190298cd9ca7SRichard Henderson             nullify_set(ctx, 0);
190398cd9ca7SRichard Henderson             store_psw_xb(ctx, 0);
1904d27fe7c3SRichard Henderson             gen_goto_tb(ctx, 0, &ctx->iaq_j, NULL);
1905bc921866SRichard Henderson         } else {
190698cd9ca7SRichard Henderson             nullify_set(ctx, is_n);
190798cd9ca7SRichard Henderson             store_psw_xb(ctx, PSW_B);
1908d27fe7c3SRichard Henderson             gen_goto_tb(ctx, 0, &ctx->iaq_b, &ctx->iaq_j);
1909bc921866SRichard Henderson         }
191098cd9ca7SRichard Henderson         nullify_end(ctx);
191131234768SRichard Henderson 
191298cd9ca7SRichard Henderson         nullify_set(ctx, 0);
191398cd9ca7SRichard Henderson         store_psw_xb(ctx, 0);
1914d27fe7c3SRichard Henderson         gen_goto_tb(ctx, 1, &ctx->iaq_b, NULL);
1915bc921866SRichard Henderson         ctx->base.is_jmp = DISAS_NORETURN;
191631234768SRichard Henderson     }
191798cd9ca7SRichard Henderson     return true;
191801afb7beSRichard Henderson }
191998cd9ca7SRichard Henderson 
192098cd9ca7SRichard Henderson /* Emit a conditional branch to a direct target.  If the branch itself
192198cd9ca7SRichard Henderson    is nullified, we should have already used nullify_over.  */
do_cbranch(DisasContext * ctx,int64_t disp,bool is_n,DisasCond * cond)192298cd9ca7SRichard Henderson static bool do_cbranch(DisasContext *ctx, int64_t disp, bool is_n,
1923c53e401eSRichard Henderson                        DisasCond *cond)
192498cd9ca7SRichard Henderson {
192598cd9ca7SRichard Henderson     DisasIAQE next;
1926bc921866SRichard Henderson     TCGLabel *taken = NULL;
192798cd9ca7SRichard Henderson     TCGCond c = cond->c;
192898cd9ca7SRichard Henderson     bool n;
192998cd9ca7SRichard Henderson 
193098cd9ca7SRichard Henderson     assert(ctx->null_cond.c == TCG_COND_NEVER);
193198cd9ca7SRichard Henderson 
193298cd9ca7SRichard Henderson     /* Handle TRUE and NEVER as direct branches.  */
193398cd9ca7SRichard Henderson     if (c == TCG_COND_ALWAYS) {
193498cd9ca7SRichard Henderson         return do_dbranch(ctx, disp, 0, is_n && disp >= 0);
19352644f80bSRichard Henderson     }
193698cd9ca7SRichard Henderson 
193798cd9ca7SRichard Henderson     taken = gen_new_label();
193898cd9ca7SRichard Henderson     tcg_gen_brcond_i64(c, cond->a0, cond->a1, taken);
19396fd0c7bcSRichard Henderson 
194098cd9ca7SRichard Henderson     /* Not taken: Condition not satisfied; nullify on backward branches. */
194198cd9ca7SRichard Henderson     n = is_n && disp < 0;
194298cd9ca7SRichard Henderson     if (n && use_nullify_skip(ctx)) {
194398cd9ca7SRichard Henderson         nullify_set(ctx, 0);
194498cd9ca7SRichard Henderson         store_psw_xb(ctx, 0);
1945d27fe7c3SRichard Henderson         next = iaqe_incr(&ctx->iaq_b, 4);
1946bc921866SRichard Henderson         gen_goto_tb(ctx, 0, &next, NULL);
1947bc921866SRichard Henderson     } else {
194898cd9ca7SRichard Henderson         if (!n && ctx->null_lab) {
194998cd9ca7SRichard Henderson             gen_set_label(ctx->null_lab);
195098cd9ca7SRichard Henderson             ctx->null_lab = NULL;
195198cd9ca7SRichard Henderson         }
195298cd9ca7SRichard Henderson         nullify_set(ctx, n);
195398cd9ca7SRichard Henderson         store_psw_xb(ctx, 0);
1954d27fe7c3SRichard Henderson         gen_goto_tb(ctx, 0, &ctx->iaq_b, NULL);
1955bc921866SRichard Henderson     }
195698cd9ca7SRichard Henderson 
195798cd9ca7SRichard Henderson     gen_set_label(taken);
195898cd9ca7SRichard Henderson 
195998cd9ca7SRichard Henderson     /* Taken: Condition satisfied; nullify on forward branches.  */
196098cd9ca7SRichard Henderson     n = is_n && disp >= 0;
196198cd9ca7SRichard Henderson 
1962bc921866SRichard Henderson     next = iaqe_branchi(ctx, disp);
1963bc921866SRichard Henderson     if (n && use_nullify_skip(ctx)) {
196498cd9ca7SRichard Henderson         nullify_set(ctx, 0);
196598cd9ca7SRichard Henderson         store_psw_xb(ctx, 0);
1966d27fe7c3SRichard Henderson         gen_goto_tb(ctx, 1, &next, NULL);
1967bc921866SRichard Henderson     } else {
196898cd9ca7SRichard Henderson         nullify_set(ctx, n);
196998cd9ca7SRichard Henderson         store_psw_xb(ctx, PSW_B);
1970d27fe7c3SRichard Henderson         gen_goto_tb(ctx, 1, &ctx->iaq_b, &next);
1971bc921866SRichard Henderson     }
197298cd9ca7SRichard Henderson 
197398cd9ca7SRichard Henderson     /* Not taken: the branch itself was nullified.  */
197498cd9ca7SRichard Henderson     if (ctx->null_lab) {
197598cd9ca7SRichard Henderson         gen_set_label(ctx->null_lab);
197698cd9ca7SRichard Henderson         ctx->null_lab = NULL;
197798cd9ca7SRichard Henderson         ctx->base.is_jmp = DISAS_IAQ_N_STALE;
197831234768SRichard Henderson     } else {
197998cd9ca7SRichard Henderson         ctx->base.is_jmp = DISAS_NORETURN;
198031234768SRichard Henderson     }
198198cd9ca7SRichard Henderson     return true;
198201afb7beSRichard Henderson }
198398cd9ca7SRichard Henderson 
198498cd9ca7SRichard Henderson /*
1985bc921866SRichard Henderson  * Emit an unconditional branch to an indirect target, in ctx->iaq_j.
1986bc921866SRichard Henderson  * This handles nullification of the branch itself.
1987bc921866SRichard Henderson  */
do_ibranch(DisasContext * ctx,unsigned link,bool with_sr0,bool is_n)1988bc921866SRichard Henderson static bool do_ibranch(DisasContext *ctx, unsigned link,
1989bc921866SRichard Henderson                        bool with_sr0, bool is_n)
1990bc921866SRichard Henderson {
199198cd9ca7SRichard Henderson     if (ctx->null_cond.c == TCG_COND_NEVER && ctx->null_lab == NULL) {
1992d582c1faSRichard Henderson         install_link(ctx, link, with_sr0);
1993019f4159SRichard Henderson         if (is_n) {
199498cd9ca7SRichard Henderson             if (use_nullify_skip(ctx)) {
1995c301f34eSRichard Henderson                 install_iaq_entries(ctx, &ctx->iaq_j, NULL);
1996bc921866SRichard Henderson                 nullify_set(ctx, 0);
1997c301f34eSRichard Henderson                 ctx->base.is_jmp = DISAS_IAQ_N_UPDATED;
199831234768SRichard Henderson                 return true;
199901afb7beSRichard Henderson             }
2000c301f34eSRichard Henderson             ctx->null_cond.c = TCG_COND_ALWAYS;
200198cd9ca7SRichard Henderson         }
200298cd9ca7SRichard Henderson         ctx->iaq_n = &ctx->iaq_j;
2003bc921866SRichard Henderson         ctx->psw_b_next = true;
2004d27fe7c3SRichard Henderson         return true;
2005d582c1faSRichard Henderson     }
2006d582c1faSRichard Henderson 
200798cd9ca7SRichard Henderson     nullify_over(ctx);
2008d582c1faSRichard Henderson 
2009d582c1faSRichard Henderson     install_link(ctx, link, with_sr0);
2010019f4159SRichard Henderson     if (is_n && use_nullify_skip(ctx)) {
2011d582c1faSRichard Henderson         install_iaq_entries(ctx, &ctx->iaq_j, NULL);
2012bc921866SRichard Henderson         nullify_set(ctx, 0);
2013d582c1faSRichard Henderson         store_psw_xb(ctx, 0);
2014d27fe7c3SRichard Henderson     } else {
2015d582c1faSRichard Henderson         install_iaq_entries(ctx, &ctx->iaq_b, &ctx->iaq_j);
2016bc921866SRichard Henderson         nullify_set(ctx, is_n);
2017d582c1faSRichard Henderson         store_psw_xb(ctx, PSW_B);
2018d27fe7c3SRichard Henderson     }
2019d582c1faSRichard Henderson 
2020d582c1faSRichard Henderson     tcg_gen_lookup_and_goto_ptr();
20217f11636dSEmilio G. Cota     ctx->base.is_jmp = DISAS_NORETURN;
2022d582c1faSRichard Henderson     return nullify_end(ctx);
202301afb7beSRichard Henderson }
202498cd9ca7SRichard Henderson 
202598cd9ca7SRichard Henderson /* Implement
2026660eefe1SRichard Henderson  *    if (IAOQ_Front{30..31} < GR[b]{30..31})
2027660eefe1SRichard Henderson  *      IAOQ_Next{30..31} ← GR[b]{30..31};
2028660eefe1SRichard Henderson  *    else
2029660eefe1SRichard Henderson  *      IAOQ_Next{30..31} ← IAOQ_Front{30..31};
2030660eefe1SRichard Henderson  * which keeps the privilege level from being increased.
2031660eefe1SRichard Henderson  */
do_ibranch_priv(DisasContext * ctx,TCGv_i64 offset)2032660eefe1SRichard Henderson static TCGv_i64 do_ibranch_priv(DisasContext *ctx, TCGv_i64 offset)
20336fd0c7bcSRichard Henderson {
2034660eefe1SRichard Henderson     TCGv_i64 dest = tcg_temp_new_i64();
20351874e6c2SRichard Henderson     switch (ctx->privilege) {
2036660eefe1SRichard Henderson     case 0:
2037660eefe1SRichard Henderson         /* Privilege 0 is maximum and is allowed to decrease.  */
2038660eefe1SRichard Henderson         tcg_gen_mov_i64(dest, offset);
20391874e6c2SRichard Henderson         break;
20401874e6c2SRichard Henderson     case 3:
2041660eefe1SRichard Henderson         /* Privilege 3 is minimum and is never allowed to increase.  */
2042993119feSRichard Henderson         tcg_gen_ori_i64(dest, offset, 3);
20436fd0c7bcSRichard Henderson         break;
2044660eefe1SRichard Henderson     default:
2045660eefe1SRichard Henderson         tcg_gen_andi_i64(dest, offset, -4);
20466fd0c7bcSRichard Henderson         tcg_gen_ori_i64(dest, dest, ctx->privilege);
20476fd0c7bcSRichard Henderson         tcg_gen_umax_i64(dest, dest, offset);
20480bb02029SRichard Henderson         break;
2049660eefe1SRichard Henderson     }
2050660eefe1SRichard Henderson     return dest;
2051660eefe1SRichard Henderson }
2052660eefe1SRichard Henderson 
2053660eefe1SRichard Henderson #ifdef CONFIG_USER_ONLY
2054ba1d0b44SRichard Henderson /* On Linux, page zero is normally marked execute only + gateway.
20557ad439dfSRichard Henderson    Therefore normal read or write is supposed to fail, but specific
20567ad439dfSRichard Henderson    offsets have kernel code mapped to raise permissions to implement
20577ad439dfSRichard Henderson    system calls.  Handling this via an explicit check here, rather
20587ad439dfSRichard Henderson    in than the "be disp(sr2,r0)" instruction that probably sent us
20597ad439dfSRichard Henderson    here, is the easiest way to handle the branch delay slot on the
20607ad439dfSRichard Henderson    aforementioned BE.  */
do_page_zero(DisasContext * ctx)20617ad439dfSRichard Henderson static void do_page_zero(DisasContext *ctx)
206231234768SRichard Henderson {
20637ad439dfSRichard Henderson     assert(ctx->iaq_f.disp == 0);
20640d89cb7cSRichard Henderson 
20650d89cb7cSRichard Henderson     /* If by some means we get here with PSW[N]=1, that implies that
20667ad439dfSRichard Henderson        the B,GATE instruction would be skipped, and we'd fault on the
20677ad439dfSRichard Henderson        next insn within the privileged page.  */
20688b81968cSMichael Tokarev     switch (ctx->null_cond.c) {
20697ad439dfSRichard Henderson     case TCG_COND_NEVER:
20707ad439dfSRichard Henderson         break;
20717ad439dfSRichard Henderson     case TCG_COND_ALWAYS:
20727ad439dfSRichard Henderson         tcg_gen_movi_i64(cpu_psw_n, 0);
20736fd0c7bcSRichard Henderson         goto do_sigill;
20747ad439dfSRichard Henderson     default:
20757ad439dfSRichard Henderson         /* Since this is always the first (and only) insn within the
20767ad439dfSRichard Henderson            TB, we should know the state of PSW[N] from TB->FLAGS.  */
20777ad439dfSRichard Henderson         g_assert_not_reached();
20787ad439dfSRichard Henderson     }
20797ad439dfSRichard Henderson 
20807ad439dfSRichard Henderson     /* If PSW[B] is set, the B,GATE insn would trap. */
20815ae8adbbSRichard Henderson     if (ctx->psw_xb & PSW_B) {
20825ae8adbbSRichard Henderson         goto do_sigill;
20837ad439dfSRichard Henderson     }
20847ad439dfSRichard Henderson 
20857ad439dfSRichard Henderson     switch (ctx->base.pc_first) {
20860d89cb7cSRichard Henderson     case 0x00: /* Null pointer call */
20877ad439dfSRichard Henderson         gen_excp_1(EXCP_IMP);
20882986721dSRichard Henderson         ctx->base.is_jmp = DISAS_NORETURN;
208931234768SRichard Henderson         break;
209031234768SRichard Henderson 
20917ad439dfSRichard Henderson     case 0xb0: /* LWS */
20927ad439dfSRichard Henderson         gen_excp_1(EXCP_SYSCALL_LWS);
20937ad439dfSRichard Henderson         ctx->base.is_jmp = DISAS_NORETURN;
209431234768SRichard Henderson         break;
209531234768SRichard Henderson 
20967ad439dfSRichard Henderson     case 0xe0: /* SET_THREAD_POINTER */
20977ad439dfSRichard Henderson         {
2098bc921866SRichard Henderson             DisasIAQE next = { .base = tcg_temp_new_i64() };
2099bc921866SRichard Henderson 
2100bc921866SRichard Henderson             tcg_gen_st_i64(cpu_gr[26], tcg_env,
2101bc921866SRichard Henderson                            offsetof(CPUHPPAState, cr[27]));
2102bc921866SRichard Henderson             tcg_gen_ori_i64(next.base, cpu_gr[31], PRIV_USER);
21033c13b0ffSRichard Henderson             install_iaq_entries(ctx, &next, NULL);
2104bc921866SRichard Henderson             ctx->base.is_jmp = DISAS_IAQ_N_UPDATED;
210531234768SRichard Henderson         }
2106bc921866SRichard Henderson         break;
210731234768SRichard Henderson 
21087ad439dfSRichard Henderson     case 0x100: /* SYSCALL */
21097ad439dfSRichard Henderson         gen_excp_1(EXCP_SYSCALL);
21107ad439dfSRichard Henderson         ctx->base.is_jmp = DISAS_NORETURN;
211131234768SRichard Henderson         break;
211231234768SRichard Henderson 
21137ad439dfSRichard Henderson     default:
21147ad439dfSRichard Henderson     do_sigill:
21157ad439dfSRichard Henderson         gen_excp_1(EXCP_ILL);
21162986721dSRichard Henderson         ctx->base.is_jmp = DISAS_NORETURN;
211731234768SRichard Henderson         break;
211831234768SRichard Henderson     }
21197ad439dfSRichard Henderson }
21207ad439dfSRichard Henderson #endif
2121ba1d0b44SRichard Henderson 
trans_nop(DisasContext * ctx,arg_nop * a)21227ad439dfSRichard Henderson static bool trans_nop(DisasContext *ctx, arg_nop *a)
2123deee69a1SRichard Henderson {
2124b2167459SRichard Henderson     ctx->null_cond = cond_make_f();
2125e0137378SRichard Henderson     return true;
212631234768SRichard Henderson }
2127b2167459SRichard Henderson 
trans_break(DisasContext * ctx,arg_break * a)2128b2167459SRichard Henderson static bool trans_break(DisasContext *ctx, arg_break *a)
212940f9f908SRichard Henderson {
213098a9cb79SRichard Henderson     return gen_excp_iir(ctx, EXCP_BREAK);
213131234768SRichard Henderson }
213298a9cb79SRichard Henderson 
trans_sync(DisasContext * ctx,arg_sync * a)213398a9cb79SRichard Henderson static bool trans_sync(DisasContext *ctx, arg_sync *a)
2134e36f27efSRichard Henderson {
213598a9cb79SRichard Henderson     /* No point in nullifying the memory barrier.  */
213698a9cb79SRichard Henderson     tcg_gen_mb(TCG_BAR_SC | TCG_MO_ALL);
213798a9cb79SRichard Henderson 
213898a9cb79SRichard Henderson     ctx->null_cond = cond_make_f();
2139e0137378SRichard Henderson     return true;
214031234768SRichard Henderson }
214198a9cb79SRichard Henderson 
trans_mfia(DisasContext * ctx,arg_mfia * a)214298a9cb79SRichard Henderson static bool trans_mfia(DisasContext *ctx, arg_mfia *a)
2143c603e14aSRichard Henderson {
214498a9cb79SRichard Henderson     TCGv_i64 dest = dest_gpr(ctx, a->t);
2145bc921866SRichard Henderson 
214698a9cb79SRichard Henderson     copy_iaoq_entry(ctx, dest, &ctx->iaq_f);
2147bc921866SRichard Henderson     tcg_gen_andi_i64(dest, dest, -4);
2148bc921866SRichard Henderson 
2149bc921866SRichard Henderson     save_gpr(ctx, a->t, dest);
2150bc921866SRichard Henderson     ctx->null_cond = cond_make_f();
2151e0137378SRichard Henderson     return true;
215231234768SRichard Henderson }
215398a9cb79SRichard Henderson 
trans_mfsp(DisasContext * ctx,arg_mfsp * a)215498a9cb79SRichard Henderson static bool trans_mfsp(DisasContext *ctx, arg_mfsp *a)
2155c603e14aSRichard Henderson {
215698a9cb79SRichard Henderson     unsigned rt = a->t;
2157c603e14aSRichard Henderson     unsigned rs = a->sp;
2158c603e14aSRichard Henderson     TCGv_i64 t0 = tcg_temp_new_i64();
215933423472SRichard Henderson 
216098a9cb79SRichard Henderson     load_spr(ctx, t0, rs);
216133423472SRichard Henderson     tcg_gen_shri_i64(t0, t0, 32);
216233423472SRichard Henderson 
216333423472SRichard Henderson     save_gpr(ctx, rt, t0);
2164967662cdSRichard Henderson 
216598a9cb79SRichard Henderson     ctx->null_cond = cond_make_f();
2166e0137378SRichard Henderson     return true;
216731234768SRichard Henderson }
216898a9cb79SRichard Henderson 
trans_mfctl(DisasContext * ctx,arg_mfctl * a)216998a9cb79SRichard Henderson static bool trans_mfctl(DisasContext *ctx, arg_mfctl *a)
2170c603e14aSRichard Henderson {
217198a9cb79SRichard Henderson     unsigned rt = a->t;
2172c603e14aSRichard Henderson     unsigned ctl = a->r;
2173c603e14aSRichard Henderson     TCGv_i64 tmp;
21746fd0c7bcSRichard Henderson 
217598a9cb79SRichard Henderson     switch (ctl) {
217698a9cb79SRichard Henderson     case CR_SAR:
217735136a77SRichard Henderson         if (a->e == 0) {
2178c603e14aSRichard Henderson             /* MFSAR without ,W masks low 5 bits.  */
217998a9cb79SRichard Henderson             tmp = dest_gpr(ctx, rt);
218098a9cb79SRichard Henderson             tcg_gen_andi_i64(tmp, cpu_sar, 31);
21816fd0c7bcSRichard Henderson             save_gpr(ctx, rt, tmp);
218298a9cb79SRichard Henderson             goto done;
218335136a77SRichard Henderson         }
218498a9cb79SRichard Henderson         save_gpr(ctx, rt, cpu_sar);
218598a9cb79SRichard Henderson         goto done;
218635136a77SRichard Henderson     case CR_IT: /* Interval Timer */
218735136a77SRichard Henderson         /* FIXME: Respect PSW_S bit.  */
218835136a77SRichard Henderson         nullify_over(ctx);
218935136a77SRichard Henderson         tmp = dest_gpr(ctx, rt);
219098a9cb79SRichard Henderson         if (translator_io_start(&ctx->base)) {
2191dfd1b812SRichard Henderson             ctx->base.is_jmp = DISAS_IAQ_N_STALE;
219231234768SRichard Henderson         }
219349c29d6cSRichard Henderson         gen_helper_read_interval_timer(tmp);
21940c58c1bcSRichard Henderson         save_gpr(ctx, rt, tmp);
219598a9cb79SRichard Henderson         return nullify_end(ctx);
219631234768SRichard Henderson     case 26:
219798a9cb79SRichard Henderson     case 27:
219898a9cb79SRichard Henderson         break;
219998a9cb79SRichard Henderson     default:
220098a9cb79SRichard Henderson         /* All other control registers are privileged.  */
220198a9cb79SRichard Henderson         CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG);
220235136a77SRichard Henderson         break;
220335136a77SRichard Henderson     }
220498a9cb79SRichard Henderson 
220598a9cb79SRichard Henderson     tmp = tcg_temp_new_i64();
2206aac0f603SRichard Henderson     tcg_gen_ld_i64(tmp, tcg_env, offsetof(CPUHPPAState, cr[ctl]));
22076fd0c7bcSRichard Henderson     save_gpr(ctx, rt, tmp);
220835136a77SRichard Henderson 
220935136a77SRichard Henderson  done:
221035136a77SRichard Henderson     ctx->null_cond = cond_make_f();
2211e0137378SRichard Henderson     return true;
221231234768SRichard Henderson }
221398a9cb79SRichard Henderson 
trans_mtsp(DisasContext * ctx,arg_mtsp * a)221498a9cb79SRichard Henderson static bool trans_mtsp(DisasContext *ctx, arg_mtsp *a)
2215c603e14aSRichard Henderson {
221633423472SRichard Henderson     unsigned rr = a->r;
2217c603e14aSRichard Henderson     unsigned rs = a->sp;
2218c603e14aSRichard Henderson     TCGv_i64 tmp;
2219967662cdSRichard Henderson 
222033423472SRichard Henderson     if (rs >= 5) {
222133423472SRichard Henderson         CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG);
222233423472SRichard Henderson     }
222333423472SRichard Henderson     nullify_over(ctx);
222433423472SRichard Henderson 
222533423472SRichard Henderson     tmp = tcg_temp_new_i64();
2226967662cdSRichard Henderson     tcg_gen_shli_i64(tmp, load_gpr(ctx, rr), 32);
2227967662cdSRichard Henderson 
222833423472SRichard Henderson     if (rs >= 4) {
222933423472SRichard Henderson         tcg_gen_st_i64(tmp, tcg_env, offsetof(CPUHPPAState, sr[rs]));
2230967662cdSRichard Henderson         ctx->tb_flags &= ~TB_FLAG_SR_SAME;
2231494737b7SRichard Henderson     } else {
223233423472SRichard Henderson         tcg_gen_mov_i64(cpu_sr[rs], tmp);
2233967662cdSRichard Henderson     }
223433423472SRichard Henderson 
223533423472SRichard Henderson     return nullify_end(ctx);
223631234768SRichard Henderson }
223733423472SRichard Henderson 
trans_mtctl(DisasContext * ctx,arg_mtctl * a)223833423472SRichard Henderson static bool trans_mtctl(DisasContext *ctx, arg_mtctl *a)
2239c603e14aSRichard Henderson {
224098a9cb79SRichard Henderson     unsigned ctl = a->t;
2241c603e14aSRichard Henderson     TCGv_i64 reg;
22426fd0c7bcSRichard Henderson     TCGv_i64 tmp;
22436fd0c7bcSRichard Henderson 
224498a9cb79SRichard Henderson     if (ctl == CR_SAR) {
224535136a77SRichard Henderson         reg = load_gpr(ctx, a->r);
22464845f015SSven Schnelle         tmp = tcg_temp_new_i64();
2247aac0f603SRichard Henderson         tcg_gen_andi_i64(tmp, reg, ctx->is_pa20 ? 63 : 31);
22486fd0c7bcSRichard Henderson         save_or_nullify(ctx, cpu_sar, tmp);
224998a9cb79SRichard Henderson 
225098a9cb79SRichard Henderson         ctx->null_cond = cond_make_f();
2251e0137378SRichard Henderson         return true;
225231234768SRichard Henderson     }
225398a9cb79SRichard Henderson 
225498a9cb79SRichard Henderson     /* All other control registers are privileged or read-only.  */
225535136a77SRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG);
225635136a77SRichard Henderson 
225735136a77SRichard Henderson #ifndef CONFIG_USER_ONLY
2258c603e14aSRichard Henderson     nullify_over(ctx);
225935136a77SRichard Henderson 
22604c34bab0SHelge Deller     if (ctx->is_pa20) {
22614c34bab0SHelge Deller         reg = load_gpr(ctx, a->r);
22624845f015SSven Schnelle     } else {
22634c34bab0SHelge Deller         reg = tcg_temp_new_i64();
22644c34bab0SHelge Deller         tcg_gen_ext32u_i64(reg, load_gpr(ctx, a->r));
22654c34bab0SHelge Deller     }
22664c34bab0SHelge Deller 
22674845f015SSven Schnelle     switch (ctl) {
226835136a77SRichard Henderson     case CR_IT:
226935136a77SRichard Henderson         if (translator_io_start(&ctx->base)) {
2270104281c1SRichard Henderson             ctx->base.is_jmp = DISAS_IAQ_N_STALE;
2271104281c1SRichard Henderson         }
2272104281c1SRichard Henderson         gen_helper_write_interval_timer(tcg_env, reg);
2273ad75a51eSRichard Henderson         break;
227435136a77SRichard Henderson     case CR_EIRR:
22754f5f2548SRichard Henderson         /* Helper modifies interrupt lines and is therefore IO. */
22766ebebea7SRichard Henderson         translator_io_start(&ctx->base);
22776ebebea7SRichard Henderson         gen_helper_write_eirr(tcg_env, reg);
2278ad75a51eSRichard Henderson         /* Exit to re-evaluate interrupts in the main loop. */
22796ebebea7SRichard Henderson         ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT;
228031234768SRichard Henderson         break;
22814f5f2548SRichard Henderson 
22824f5f2548SRichard Henderson     case CR_IIASQ:
228335136a77SRichard Henderson     case CR_IIAOQ:
228435136a77SRichard Henderson         /* FIXME: Respect PSW_Q bit */
228535136a77SRichard Henderson         /* The write advances the queue and stores to the back element.  */
228635136a77SRichard Henderson         tmp = tcg_temp_new_i64();
2287aac0f603SRichard Henderson         tcg_gen_ld_i64(tmp, tcg_env,
22886fd0c7bcSRichard Henderson                        offsetof(CPUHPPAState, cr_back[ctl - CR_IIASQ]));
228935136a77SRichard Henderson         tcg_gen_st_i64(tmp, tcg_env, offsetof(CPUHPPAState, cr[ctl]));
22906fd0c7bcSRichard Henderson         tcg_gen_st_i64(reg, tcg_env,
22916fd0c7bcSRichard Henderson                        offsetof(CPUHPPAState, cr_back[ctl - CR_IIASQ]));
229235136a77SRichard Henderson         break;
229335136a77SRichard Henderson 
229435136a77SRichard Henderson     case CR_PID1:
2295d5de20bdSSven Schnelle     case CR_PID2:
2296d5de20bdSSven Schnelle     case CR_PID3:
2297d5de20bdSSven Schnelle     case CR_PID4:
2298d5de20bdSSven Schnelle         tcg_gen_st_i64(reg, tcg_env, offsetof(CPUHPPAState, cr[ctl]));
22996fd0c7bcSRichard Henderson #ifndef CONFIG_USER_ONLY
2300d5de20bdSSven Schnelle         gen_helper_change_prot_id(tcg_env);
2301ad75a51eSRichard Henderson #endif
2302d5de20bdSSven Schnelle         break;
2303d5de20bdSSven Schnelle 
2304d5de20bdSSven Schnelle     case CR_EIEM:
23056ebebea7SRichard Henderson         /* Exit to re-evaluate interrupts in the main loop. */
23066ebebea7SRichard Henderson         ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT;
23076ebebea7SRichard Henderson         /* FALLTHRU */
23086ebebea7SRichard Henderson     default:
230935136a77SRichard Henderson         tcg_gen_st_i64(reg, tcg_env, offsetof(CPUHPPAState, cr[ctl]));
23106fd0c7bcSRichard Henderson         break;
231135136a77SRichard Henderson     }
231235136a77SRichard Henderson     return nullify_end(ctx);
231331234768SRichard Henderson #endif
23144f5f2548SRichard Henderson }
231535136a77SRichard Henderson 
trans_mtsarcm(DisasContext * ctx,arg_mtsarcm * a)231635136a77SRichard Henderson static bool trans_mtsarcm(DisasContext *ctx, arg_mtsarcm *a)
2317c603e14aSRichard Henderson {
231898a9cb79SRichard Henderson     TCGv_i64 tmp = tcg_temp_new_i64();
2319aac0f603SRichard Henderson 
232098a9cb79SRichard Henderson     tcg_gen_not_i64(tmp, load_gpr(ctx, a->r));
23216fd0c7bcSRichard Henderson     tcg_gen_andi_i64(tmp, tmp, ctx->is_pa20 ? 63 : 31);
23226fd0c7bcSRichard Henderson     save_or_nullify(ctx, cpu_sar, tmp);
232398a9cb79SRichard Henderson 
232498a9cb79SRichard Henderson     ctx->null_cond = cond_make_f();
2325e0137378SRichard Henderson     return true;
232631234768SRichard Henderson }
232798a9cb79SRichard Henderson 
trans_ldsid(DisasContext * ctx,arg_ldsid * a)232898a9cb79SRichard Henderson static bool trans_ldsid(DisasContext *ctx, arg_ldsid *a)
2329e36f27efSRichard Henderson {
233098a9cb79SRichard Henderson     TCGv_i64 dest = dest_gpr(ctx, a->t);
23316fd0c7bcSRichard Henderson 
233298a9cb79SRichard Henderson #ifdef CONFIG_USER_ONLY
23332330504cSHelge Deller     /* We don't implement space registers in user mode. */
23342330504cSHelge Deller     tcg_gen_movi_i64(dest, 0);
23356fd0c7bcSRichard Henderson #else
23362330504cSHelge Deller     tcg_gen_mov_i64(dest, space_select(ctx, a->sp, load_gpr(ctx, a->b)));
2337967662cdSRichard Henderson     tcg_gen_shri_i64(dest, dest, 32);
2338967662cdSRichard Henderson #endif
23392330504cSHelge Deller     save_gpr(ctx, a->t, dest);
2340e36f27efSRichard Henderson 
234198a9cb79SRichard Henderson     ctx->null_cond = cond_make_f();
2342e0137378SRichard Henderson     return true;
234331234768SRichard Henderson }
234498a9cb79SRichard Henderson 
trans_rsm(DisasContext * ctx,arg_rsm * a)234598a9cb79SRichard Henderson static bool trans_rsm(DisasContext *ctx, arg_rsm *a)
2346e36f27efSRichard Henderson {
2347e36f27efSRichard Henderson #ifdef CONFIG_USER_ONLY
23487b2d70a1SHelge Deller     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
2349e36f27efSRichard Henderson #else
23507b2d70a1SHelge Deller     TCGv_i64 tmp;
23516fd0c7bcSRichard Henderson 
2352e1b5a5edSRichard Henderson     /* HP-UX 11i and HP ODE use rsm for read-access to PSW */
23537b2d70a1SHelge Deller     if (a->i) {
23547b2d70a1SHelge Deller         CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
23557b2d70a1SHelge Deller     }
23567b2d70a1SHelge Deller 
23577b2d70a1SHelge Deller     nullify_over(ctx);
2358e1b5a5edSRichard Henderson 
2359e1b5a5edSRichard Henderson     tmp = tcg_temp_new_i64();
2360aac0f603SRichard Henderson     tcg_gen_ld_i64(tmp, tcg_env, offsetof(CPUHPPAState, psw));
23616fd0c7bcSRichard Henderson     tcg_gen_andi_i64(tmp, tmp, ~a->i);
23626fd0c7bcSRichard Henderson     gen_helper_swap_system_mask(tmp, tcg_env, tmp);
2363ad75a51eSRichard Henderson     save_gpr(ctx, a->t, tmp);
2364e36f27efSRichard Henderson 
2365e1b5a5edSRichard Henderson     /* Exit the TB to recognize new interrupts, e.g. PSW_M.  */
2366e1b5a5edSRichard Henderson     ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT;
236731234768SRichard Henderson     return nullify_end(ctx);
236831234768SRichard Henderson #endif
2369e36f27efSRichard Henderson }
2370e1b5a5edSRichard Henderson 
trans_ssm(DisasContext * ctx,arg_ssm * a)2371e1b5a5edSRichard Henderson static bool trans_ssm(DisasContext *ctx, arg_ssm *a)
2372e36f27efSRichard Henderson {
2373e1b5a5edSRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
2374e36f27efSRichard Henderson #ifndef CONFIG_USER_ONLY
2375e36f27efSRichard Henderson     TCGv_i64 tmp;
23766fd0c7bcSRichard Henderson 
2377e1b5a5edSRichard Henderson     nullify_over(ctx);
2378e1b5a5edSRichard Henderson 
2379e1b5a5edSRichard Henderson     tmp = tcg_temp_new_i64();
2380aac0f603SRichard Henderson     tcg_gen_ld_i64(tmp, tcg_env, offsetof(CPUHPPAState, psw));
23816fd0c7bcSRichard Henderson     tcg_gen_ori_i64(tmp, tmp, a->i);
23826fd0c7bcSRichard Henderson     gen_helper_swap_system_mask(tmp, tcg_env, tmp);
2383ad75a51eSRichard Henderson     save_gpr(ctx, a->t, tmp);
2384e36f27efSRichard Henderson 
2385e1b5a5edSRichard Henderson     /* Exit the TB to recognize new interrupts, e.g. PSW_I.  */
2386e1b5a5edSRichard Henderson     ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT;
238731234768SRichard Henderson     return nullify_end(ctx);
238831234768SRichard Henderson #endif
2389e36f27efSRichard Henderson }
2390e1b5a5edSRichard Henderson 
trans_mtsm(DisasContext * ctx,arg_mtsm * a)2391e1b5a5edSRichard Henderson static bool trans_mtsm(DisasContext *ctx, arg_mtsm *a)
2392c603e14aSRichard Henderson {
2393e1b5a5edSRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
2394e1b5a5edSRichard Henderson #ifndef CONFIG_USER_ONLY
2395c603e14aSRichard Henderson     TCGv_i64 tmp, reg;
23966fd0c7bcSRichard Henderson     nullify_over(ctx);
2397e1b5a5edSRichard Henderson 
2398e1b5a5edSRichard Henderson     reg = load_gpr(ctx, a->r);
2399c603e14aSRichard Henderson     tmp = tcg_temp_new_i64();
2400aac0f603SRichard Henderson     gen_helper_swap_system_mask(tmp, tcg_env, reg);
2401ad75a51eSRichard Henderson 
2402e1b5a5edSRichard Henderson     /* Exit the TB to recognize new interrupts.  */
2403e1b5a5edSRichard Henderson     ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT;
240431234768SRichard Henderson     return nullify_end(ctx);
240531234768SRichard Henderson #endif
2406c603e14aSRichard Henderson }
2407e1b5a5edSRichard Henderson 
do_rfi(DisasContext * ctx,bool rfi_r)2408f49b3537SRichard Henderson static bool do_rfi(DisasContext *ctx, bool rfi_r)
2409e36f27efSRichard Henderson {
2410f49b3537SRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
2411f49b3537SRichard Henderson #ifndef CONFIG_USER_ONLY
2412e36f27efSRichard Henderson     nullify_over(ctx);
2413f49b3537SRichard Henderson 
2414f49b3537SRichard Henderson     if (rfi_r) {
2415e36f27efSRichard Henderson         gen_helper_rfi_r(tcg_env);
2416ad75a51eSRichard Henderson     } else {
2417f49b3537SRichard Henderson         gen_helper_rfi(tcg_env);
2418ad75a51eSRichard Henderson     }
2419f49b3537SRichard Henderson     /* Exit the TB to recognize new interrupts.  */
242031234768SRichard Henderson     tcg_gen_exit_tb(NULL, 0);
242107ea28b4SRichard Henderson     ctx->base.is_jmp = DISAS_NORETURN;
242231234768SRichard Henderson 
2423f49b3537SRichard Henderson     return nullify_end(ctx);
242431234768SRichard Henderson #endif
2425e36f27efSRichard Henderson }
2426f49b3537SRichard Henderson 
trans_rfi(DisasContext * ctx,arg_rfi * a)24276210db05SHelge Deller static bool trans_rfi(DisasContext *ctx, arg_rfi *a)
2428e36f27efSRichard Henderson {
2429e36f27efSRichard Henderson     return do_rfi(ctx, false);
2430e36f27efSRichard Henderson }
2431e36f27efSRichard Henderson 
trans_rfi_r(DisasContext * ctx,arg_rfi_r * a)2432e36f27efSRichard Henderson static bool trans_rfi_r(DisasContext *ctx, arg_rfi_r *a)
2433e36f27efSRichard Henderson {
2434e36f27efSRichard Henderson     return do_rfi(ctx, true);
2435e36f27efSRichard Henderson }
2436e36f27efSRichard Henderson 
trans_halt(DisasContext * ctx,arg_halt * a)2437e36f27efSRichard Henderson static bool trans_halt(DisasContext *ctx, arg_halt *a)
243896927adbSRichard Henderson {
24396210db05SHelge Deller     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
24406210db05SHelge Deller #ifndef CONFIG_USER_ONLY
244196927adbSRichard Henderson     set_psw_xb(ctx, 0);
2442d27fe7c3SRichard Henderson     nullify_over(ctx);
24436210db05SHelge Deller     gen_helper_halt(tcg_env);
2444ad75a51eSRichard Henderson     ctx->base.is_jmp = DISAS_NORETURN;
244531234768SRichard Henderson     return nullify_end(ctx);
244631234768SRichard Henderson #endif
244796927adbSRichard Henderson }
24486210db05SHelge Deller 
trans_reset(DisasContext * ctx,arg_reset * a)244996927adbSRichard Henderson static bool trans_reset(DisasContext *ctx, arg_reset *a)
245096927adbSRichard Henderson {
245196927adbSRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
245296927adbSRichard Henderson #ifndef CONFIG_USER_ONLY
245396927adbSRichard Henderson     set_psw_xb(ctx, 0);
2454d27fe7c3SRichard Henderson     nullify_over(ctx);
245596927adbSRichard Henderson     gen_helper_reset(tcg_env);
2456ad75a51eSRichard Henderson     ctx->base.is_jmp = DISAS_NORETURN;
245796927adbSRichard Henderson     return nullify_end(ctx);
245896927adbSRichard Henderson #endif
245996927adbSRichard Henderson }
246096927adbSRichard Henderson 
do_getshadowregs(DisasContext * ctx)2461e1b5a5edSRichard Henderson static bool do_getshadowregs(DisasContext *ctx)
2462558c09beSRichard Henderson {
24634a4554c6SHelge Deller     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
24644a4554c6SHelge Deller     nullify_over(ctx);
24654a4554c6SHelge Deller     tcg_gen_ld_i64(cpu_gr[1], tcg_env, offsetof(CPUHPPAState, shadow[0]));
2466558c09beSRichard Henderson     tcg_gen_ld_i64(cpu_gr[8], tcg_env, offsetof(CPUHPPAState, shadow[1]));
2467558c09beSRichard Henderson     tcg_gen_ld_i64(cpu_gr[9], tcg_env, offsetof(CPUHPPAState, shadow[2]));
2468558c09beSRichard Henderson     tcg_gen_ld_i64(cpu_gr[16], tcg_env, offsetof(CPUHPPAState, shadow[3]));
2469558c09beSRichard Henderson     tcg_gen_ld_i64(cpu_gr[17], tcg_env, offsetof(CPUHPPAState, shadow[4]));
2470558c09beSRichard Henderson     tcg_gen_ld_i64(cpu_gr[24], tcg_env, offsetof(CPUHPPAState, shadow[5]));
2471558c09beSRichard Henderson     tcg_gen_ld_i64(cpu_gr[25], tcg_env, offsetof(CPUHPPAState, shadow[6]));
2472558c09beSRichard Henderson     return nullify_end(ctx);
24734a4554c6SHelge Deller }
2474558c09beSRichard Henderson 
do_putshadowregs(DisasContext * ctx)2475558c09beSRichard Henderson static bool do_putshadowregs(DisasContext *ctx)
24763bdf2081SHelge Deller {
24773bdf2081SHelge Deller     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
24783bdf2081SHelge Deller     nullify_over(ctx);
24793bdf2081SHelge Deller     tcg_gen_st_i64(cpu_gr[1], tcg_env, offsetof(CPUHPPAState, shadow[0]));
24803bdf2081SHelge Deller     tcg_gen_st_i64(cpu_gr[8], tcg_env, offsetof(CPUHPPAState, shadow[1]));
24813bdf2081SHelge Deller     tcg_gen_st_i64(cpu_gr[9], tcg_env, offsetof(CPUHPPAState, shadow[2]));
24823bdf2081SHelge Deller     tcg_gen_st_i64(cpu_gr[16], tcg_env, offsetof(CPUHPPAState, shadow[3]));
24833bdf2081SHelge Deller     tcg_gen_st_i64(cpu_gr[17], tcg_env, offsetof(CPUHPPAState, shadow[4]));
24843bdf2081SHelge Deller     tcg_gen_st_i64(cpu_gr[24], tcg_env, offsetof(CPUHPPAState, shadow[5]));
24853bdf2081SHelge Deller     tcg_gen_st_i64(cpu_gr[25], tcg_env, offsetof(CPUHPPAState, shadow[6]));
24863bdf2081SHelge Deller     return nullify_end(ctx);
24873bdf2081SHelge Deller }
24883bdf2081SHelge Deller 
trans_getshadowregs(DisasContext * ctx,arg_getshadowregs * a)24893bdf2081SHelge Deller static bool trans_getshadowregs(DisasContext *ctx, arg_getshadowregs *a)
2490558c09beSRichard Henderson {
2491558c09beSRichard Henderson     return do_getshadowregs(ctx);
2492558c09beSRichard Henderson }
24934a4554c6SHelge Deller 
trans_nop_addrx(DisasContext * ctx,arg_ldst * a)24944a4554c6SHelge Deller static bool trans_nop_addrx(DisasContext *ctx, arg_ldst *a)
2495deee69a1SRichard Henderson {
249698a9cb79SRichard Henderson     if (a->m) {
2497deee69a1SRichard Henderson         TCGv_i64 dest = dest_gpr(ctx, a->b);
24986fd0c7bcSRichard Henderson         TCGv_i64 src1 = load_gpr(ctx, a->b);
24996fd0c7bcSRichard Henderson         TCGv_i64 src2 = load_gpr(ctx, a->x);
25006fd0c7bcSRichard Henderson 
250198a9cb79SRichard Henderson         /* The only thing we need to do is the base register modification.  */
250298a9cb79SRichard Henderson         tcg_gen_add_i64(dest, src1, src2);
25036fd0c7bcSRichard Henderson         save_gpr(ctx, a->b, dest);
2504deee69a1SRichard Henderson     }
2505deee69a1SRichard Henderson     ctx->null_cond = cond_make_f();
2506e0137378SRichard Henderson     return true;
250731234768SRichard Henderson }
250898a9cb79SRichard Henderson 
trans_fic(DisasContext * ctx,arg_ldst * a)250998a9cb79SRichard Henderson static bool trans_fic(DisasContext *ctx, arg_ldst *a)
2510ad1fdacdSSven Schnelle {
2511ad1fdacdSSven Schnelle     /* End TB for flush instruction cache, so we pick up new insns. */
2512ad1fdacdSSven Schnelle     ctx->base.is_jmp = DISAS_IAQ_N_STALE;
2513ad1fdacdSSven Schnelle     return trans_nop_addrx(ctx, a);
2514ad1fdacdSSven Schnelle }
2515ad1fdacdSSven Schnelle 
trans_probe(DisasContext * ctx,arg_probe * a)2516ad1fdacdSSven Schnelle static bool trans_probe(DisasContext *ctx, arg_probe *a)
2517deee69a1SRichard Henderson {
251898a9cb79SRichard Henderson     TCGv_i64 dest, ofs;
25196fd0c7bcSRichard Henderson     TCGv_i32 level, want;
2520eed14219SRichard Henderson     TCGv_i64 addr;
25216fd0c7bcSRichard Henderson 
252298a9cb79SRichard Henderson     nullify_over(ctx);
252398a9cb79SRichard Henderson 
252498a9cb79SRichard Henderson     dest = dest_gpr(ctx, a->t);
2525deee69a1SRichard Henderson     form_gva(ctx, &addr, &ofs, a->b, 0, 0, 0, a->sp, 0, false);
2526deee69a1SRichard Henderson 
2527eed14219SRichard Henderson     if (a->imm) {
2528deee69a1SRichard Henderson         level = tcg_constant_i32(a->ri & 3);
2529e5d487c9SRichard Henderson     } else {
253098a9cb79SRichard Henderson         level = tcg_temp_new_i32();
2531eed14219SRichard Henderson         tcg_gen_extrl_i64_i32(level, load_gpr(ctx, a->ri));
25326fd0c7bcSRichard Henderson         tcg_gen_andi_i32(level, level, 3);
2533eed14219SRichard Henderson     }
253498a9cb79SRichard Henderson     want = tcg_constant_i32(a->write ? PAGE_WRITE : PAGE_READ);
253529dd6f64SRichard Henderson 
2536eed14219SRichard Henderson     gen_helper_probe(dest, tcg_env, addr, level, want);
2537ad75a51eSRichard Henderson 
2538eed14219SRichard Henderson     save_gpr(ctx, a->t, dest);
2539deee69a1SRichard Henderson     return nullify_end(ctx);
254031234768SRichard Henderson }
254198a9cb79SRichard Henderson 
trans_ixtlbx(DisasContext * ctx,arg_ixtlbx * a)254298a9cb79SRichard Henderson static bool trans_ixtlbx(DisasContext *ctx, arg_ixtlbx *a)
2543deee69a1SRichard Henderson {
25448d6ae7fbSRichard Henderson     if (ctx->is_pa20) {
25458577f354SRichard Henderson         return false;
25468577f354SRichard Henderson     }
25478577f354SRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
2548deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY
2549deee69a1SRichard Henderson     TCGv_i64 addr;
25506fd0c7bcSRichard Henderson     TCGv_i64 ofs, reg;
25516fd0c7bcSRichard Henderson 
25528d6ae7fbSRichard Henderson     nullify_over(ctx);
25538d6ae7fbSRichard Henderson 
25548d6ae7fbSRichard Henderson     form_gva(ctx, &addr, &ofs, a->b, 0, 0, 0, a->sp, 0, false);
2555deee69a1SRichard Henderson     reg = load_gpr(ctx, a->r);
2556deee69a1SRichard Henderson     if (a->addr) {
2557deee69a1SRichard Henderson         gen_helper_itlba_pa11(tcg_env, addr, reg);
25588577f354SRichard Henderson     } else {
25598d6ae7fbSRichard Henderson         gen_helper_itlbp_pa11(tcg_env, addr, reg);
25608577f354SRichard Henderson     }
25618d6ae7fbSRichard Henderson 
25628d6ae7fbSRichard Henderson     /* Exit TB for TLB change if mmu is enabled.  */
256332dc7569SSven Schnelle     if (ctx->tb_flags & PSW_C) {
256432dc7569SSven Schnelle         ctx->base.is_jmp = DISAS_IAQ_N_STALE;
256531234768SRichard Henderson     }
256631234768SRichard Henderson     return nullify_end(ctx);
256731234768SRichard Henderson #endif
2568deee69a1SRichard Henderson }
25698d6ae7fbSRichard Henderson 
do_pxtlb(DisasContext * ctx,arg_ldst * a,bool local)257063300a00SRichard Henderson static bool do_pxtlb(DisasContext *ctx, arg_ldst *a, bool local)
2571eb25d10fSHelge Deller {
257263300a00SRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
2573deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY
2574deee69a1SRichard Henderson     TCGv_i64 addr;
25756fd0c7bcSRichard Henderson     TCGv_i64 ofs;
25766fd0c7bcSRichard Henderson 
257763300a00SRichard Henderson     nullify_over(ctx);
257863300a00SRichard Henderson 
257963300a00SRichard Henderson     form_gva(ctx, &addr, &ofs, a->b, a->x, 0, 0, a->sp, a->m, false);
2580deee69a1SRichard Henderson 
2581eb25d10fSHelge Deller     /*
2582eb25d10fSHelge Deller      * Page align now, rather than later, so that we can add in the
2583eb25d10fSHelge Deller      * page_size field from pa2.0 from the low 4 bits of GR[b].
2584eb25d10fSHelge Deller      */
2585eb25d10fSHelge Deller     tcg_gen_andi_i64(addr, addr, TARGET_PAGE_MASK);
2586eb25d10fSHelge Deller     if (ctx->is_pa20) {
2587eb25d10fSHelge Deller         tcg_gen_deposit_i64(addr, addr, load_gpr(ctx, a->b), 0, 4);
2588eb25d10fSHelge Deller     }
258963300a00SRichard Henderson 
2590eb25d10fSHelge Deller     if (local) {
2591eb25d10fSHelge Deller         gen_helper_ptlb_l(tcg_env, addr);
2592eb25d10fSHelge Deller     } else {
259363300a00SRichard Henderson         gen_helper_ptlb(tcg_env, addr);
2594ad75a51eSRichard Henderson     }
259563300a00SRichard Henderson 
259663300a00SRichard Henderson     if (a->m) {
2597eb25d10fSHelge Deller         save_gpr(ctx, a->b, ofs);
2598eb25d10fSHelge Deller     }
2599eb25d10fSHelge Deller 
2600eb25d10fSHelge Deller     /* Exit TB for TLB change if mmu is enabled.  */
2601eb25d10fSHelge Deller     if (ctx->tb_flags & PSW_C) {
2602eb25d10fSHelge Deller         ctx->base.is_jmp = DISAS_IAQ_N_STALE;
2603eb25d10fSHelge Deller     }
2604eb25d10fSHelge Deller     return nullify_end(ctx);
2605eb25d10fSHelge Deller #endif
2606eb25d10fSHelge Deller }
2607eb25d10fSHelge Deller 
trans_pxtlb(DisasContext * ctx,arg_ldst * a)2608eb25d10fSHelge Deller static bool trans_pxtlb(DisasContext *ctx, arg_ldst *a)
2609eb25d10fSHelge Deller {
2610eb25d10fSHelge Deller     return do_pxtlb(ctx, a, false);
2611eb25d10fSHelge Deller }
2612eb25d10fSHelge Deller 
trans_pxtlb_l(DisasContext * ctx,arg_ldst * a)2613eb25d10fSHelge Deller static bool trans_pxtlb_l(DisasContext *ctx, arg_ldst *a)
2614eb25d10fSHelge Deller {
2615eb25d10fSHelge Deller     return ctx->is_pa20 && do_pxtlb(ctx, a, true);
2616eb25d10fSHelge Deller }
2617eb25d10fSHelge Deller 
trans_pxtlbe(DisasContext * ctx,arg_ldst * a)2618eb25d10fSHelge Deller static bool trans_pxtlbe(DisasContext *ctx, arg_ldst *a)
2619eb25d10fSHelge Deller {
2620eb25d10fSHelge Deller     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
2621eb25d10fSHelge Deller #ifndef CONFIG_USER_ONLY
2622eb25d10fSHelge Deller     nullify_over(ctx);
2623eb25d10fSHelge Deller 
2624eb25d10fSHelge Deller     trans_nop_addrx(ctx, a);
2625eb25d10fSHelge Deller     gen_helper_ptlbe(tcg_env);
2626eb25d10fSHelge Deller 
2627eb25d10fSHelge Deller     /* Exit TB for TLB change if mmu is enabled.  */
262863300a00SRichard Henderson     if (ctx->tb_flags & PSW_C) {
262932dc7569SSven Schnelle         ctx->base.is_jmp = DISAS_IAQ_N_STALE;
263031234768SRichard Henderson     }
263131234768SRichard Henderson     return nullify_end(ctx);
263231234768SRichard Henderson #endif
2633deee69a1SRichard Henderson }
263463300a00SRichard Henderson 
26352dfcca9fSRichard Henderson /*
26366797c315SNick Hudson  * Implement the pcxl and pcxl2 Fast TLB Insert instructions.
26376797c315SNick Hudson  * See
26386797c315SNick Hudson  *     https://parisc.wiki.kernel.org/images-parisc/a/a9/Pcxl2_ers.pdf
26396797c315SNick Hudson  *     page 13-9 (195/206)
26406797c315SNick Hudson  */
trans_ixtlbxf(DisasContext * ctx,arg_ixtlbxf * a)26416797c315SNick Hudson static bool trans_ixtlbxf(DisasContext *ctx, arg_ixtlbxf *a)
26426797c315SNick Hudson {
26436797c315SNick Hudson     if (ctx->is_pa20) {
26448577f354SRichard Henderson         return false;
26458577f354SRichard Henderson     }
26468577f354SRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
26476797c315SNick Hudson #ifndef CONFIG_USER_ONLY
26486797c315SNick Hudson     TCGv_i64 addr, atl, stl;
26496fd0c7bcSRichard Henderson     TCGv_i64 reg;
26506fd0c7bcSRichard Henderson 
26516797c315SNick Hudson     nullify_over(ctx);
26526797c315SNick Hudson 
26536797c315SNick Hudson     /*
26546797c315SNick Hudson      * FIXME:
26556797c315SNick Hudson      *  if (not (pcxl or pcxl2))
26566797c315SNick Hudson      *    return gen_illegal(ctx);
26576797c315SNick Hudson      */
26586797c315SNick Hudson 
26596797c315SNick Hudson     atl = tcg_temp_new_i64();
26606fd0c7bcSRichard Henderson     stl = tcg_temp_new_i64();
26616fd0c7bcSRichard Henderson     addr = tcg_temp_new_i64();
26626fd0c7bcSRichard Henderson 
26636797c315SNick Hudson     tcg_gen_ld32u_i64(stl, tcg_env,
2664ad75a51eSRichard Henderson                       a->data ? offsetof(CPUHPPAState, cr[CR_ISR])
26656797c315SNick Hudson                       : offsetof(CPUHPPAState, cr[CR_IIASQ]));
26666797c315SNick Hudson     tcg_gen_ld32u_i64(atl, tcg_env,
2667ad75a51eSRichard Henderson                       a->data ? offsetof(CPUHPPAState, cr[CR_IOR])
26686797c315SNick Hudson                       : offsetof(CPUHPPAState, cr[CR_IIAOQ]));
26696797c315SNick Hudson     tcg_gen_shli_i64(stl, stl, 32);
26706797c315SNick Hudson     tcg_gen_or_i64(addr, atl, stl);
2671d265360fSRichard Henderson 
26726797c315SNick Hudson     reg = load_gpr(ctx, a->r);
26736797c315SNick Hudson     if (a->addr) {
26746797c315SNick Hudson         gen_helper_itlba_pa11(tcg_env, addr, reg);
26758577f354SRichard Henderson     } else {
26766797c315SNick Hudson         gen_helper_itlbp_pa11(tcg_env, addr, reg);
26778577f354SRichard Henderson     }
26786797c315SNick Hudson 
26796797c315SNick Hudson     /* Exit TB for TLB change if mmu is enabled.  */
26806797c315SNick Hudson     if (ctx->tb_flags & PSW_C) {
26816797c315SNick Hudson         ctx->base.is_jmp = DISAS_IAQ_N_STALE;
26826797c315SNick Hudson     }
26836797c315SNick Hudson     return nullify_end(ctx);
26846797c315SNick Hudson #endif
26856797c315SNick Hudson }
26866797c315SNick Hudson 
trans_ixtlbt(DisasContext * ctx,arg_ixtlbt * a)26876797c315SNick Hudson static bool trans_ixtlbt(DisasContext *ctx, arg_ixtlbt *a)
26888577f354SRichard Henderson {
26898577f354SRichard Henderson     if (!ctx->is_pa20) {
26908577f354SRichard Henderson         return false;
26918577f354SRichard Henderson     }
26928577f354SRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
26938577f354SRichard Henderson #ifndef CONFIG_USER_ONLY
26948577f354SRichard Henderson     nullify_over(ctx);
26958577f354SRichard Henderson     {
26968577f354SRichard Henderson         TCGv_i64 src1 = load_gpr(ctx, a->r1);
26978577f354SRichard Henderson         TCGv_i64 src2 = load_gpr(ctx, a->r2);
26988577f354SRichard Henderson 
26998577f354SRichard Henderson         if (a->data) {
27008577f354SRichard Henderson             gen_helper_idtlbt_pa20(tcg_env, src1, src2);
27018577f354SRichard Henderson         } else {
27028577f354SRichard Henderson             gen_helper_iitlbt_pa20(tcg_env, src1, src2);
27038577f354SRichard Henderson         }
27048577f354SRichard Henderson     }
27058577f354SRichard Henderson     /* Exit TB for TLB change if mmu is enabled.  */
27068577f354SRichard Henderson     if (ctx->tb_flags & PSW_C) {
27078577f354SRichard Henderson         ctx->base.is_jmp = DISAS_IAQ_N_STALE;
27088577f354SRichard Henderson     }
27098577f354SRichard Henderson     return nullify_end(ctx);
27108577f354SRichard Henderson #endif
27118577f354SRichard Henderson }
27128577f354SRichard Henderson 
trans_lpa(DisasContext * ctx,arg_ldst * a)27138577f354SRichard Henderson static bool trans_lpa(DisasContext *ctx, arg_ldst *a)
2714deee69a1SRichard Henderson {
27152dfcca9fSRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
2716deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY
2717deee69a1SRichard Henderson     TCGv_i64 vaddr;
27186fd0c7bcSRichard Henderson     TCGv_i64 ofs, paddr;
27196fd0c7bcSRichard Henderson 
27202dfcca9fSRichard Henderson     nullify_over(ctx);
27212dfcca9fSRichard Henderson 
27222dfcca9fSRichard Henderson     form_gva(ctx, &vaddr, &ofs, a->b, a->x, 0, 0, a->sp, a->m, false);
2723deee69a1SRichard Henderson 
27242dfcca9fSRichard Henderson     paddr = tcg_temp_new_i64();
2725aac0f603SRichard Henderson     gen_helper_lpa(paddr, tcg_env, vaddr);
2726ad75a51eSRichard Henderson 
27272dfcca9fSRichard Henderson     /* Note that physical address result overrides base modification.  */
27282dfcca9fSRichard Henderson     if (a->m) {
2729deee69a1SRichard Henderson         save_gpr(ctx, a->b, ofs);
2730deee69a1SRichard Henderson     }
27312dfcca9fSRichard Henderson     save_gpr(ctx, a->t, paddr);
2732deee69a1SRichard Henderson 
27332dfcca9fSRichard Henderson     return nullify_end(ctx);
273431234768SRichard Henderson #endif
2735deee69a1SRichard Henderson }
27362dfcca9fSRichard Henderson 
trans_lci(DisasContext * ctx,arg_lci * a)273743a97b81SRichard Henderson static bool trans_lci(DisasContext *ctx, arg_lci *a)
2738deee69a1SRichard Henderson {
273943a97b81SRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
274043a97b81SRichard Henderson 
274143a97b81SRichard Henderson     /* The Coherence Index is an implementation-defined function of the
274243a97b81SRichard Henderson        physical address.  Two addresses with the same CI have a coherent
274343a97b81SRichard Henderson        view of the cache.  Our implementation is to return 0 for all,
274443a97b81SRichard Henderson        since the entire address space is coherent.  */
274543a97b81SRichard Henderson     save_gpr(ctx, a->t, ctx->zero);
2746a4db4a78SRichard Henderson 
274743a97b81SRichard Henderson     ctx->null_cond = cond_make_f();
2748e0137378SRichard Henderson     return true;
274931234768SRichard Henderson }
275043a97b81SRichard Henderson 
trans_add(DisasContext * ctx,arg_rrr_cf_d_sh * a)275198a9cb79SRichard Henderson static bool trans_add(DisasContext *ctx, arg_rrr_cf_d_sh *a)
2752faf97ba1SRichard Henderson {
2753b2167459SRichard Henderson     return do_add_reg(ctx, a, false, false, false, false);
27540c982a28SRichard Henderson }
2755b2167459SRichard Henderson 
trans_add_l(DisasContext * ctx,arg_rrr_cf_d_sh * a)2756b2167459SRichard Henderson static bool trans_add_l(DisasContext *ctx, arg_rrr_cf_d_sh *a)
2757faf97ba1SRichard Henderson {
2758b2167459SRichard Henderson     return do_add_reg(ctx, a, true, false, false, false);
27590c982a28SRichard Henderson }
2760b2167459SRichard Henderson 
trans_add_tsv(DisasContext * ctx,arg_rrr_cf_d_sh * a)2761b2167459SRichard Henderson static bool trans_add_tsv(DisasContext *ctx, arg_rrr_cf_d_sh *a)
2762faf97ba1SRichard Henderson {
2763b2167459SRichard Henderson     return do_add_reg(ctx, a, false, true, false, false);
27640c982a28SRichard Henderson }
2765b2167459SRichard Henderson 
trans_add_c(DisasContext * ctx,arg_rrr_cf_d_sh * a)2766b2167459SRichard Henderson static bool trans_add_c(DisasContext *ctx, arg_rrr_cf_d_sh *a)
2767faf97ba1SRichard Henderson {
2768b2167459SRichard Henderson     return do_add_reg(ctx, a, false, false, false, true);
27690c982a28SRichard Henderson }
27700c982a28SRichard Henderson 
trans_add_c_tsv(DisasContext * ctx,arg_rrr_cf_d_sh * a)2771b2167459SRichard Henderson static bool trans_add_c_tsv(DisasContext *ctx, arg_rrr_cf_d_sh *a)
2772faf97ba1SRichard Henderson {
27730c982a28SRichard Henderson     return do_add_reg(ctx, a, false, true, false, true);
27740c982a28SRichard Henderson }
27750c982a28SRichard Henderson 
trans_sub(DisasContext * ctx,arg_rrr_cf_d * a)27760c982a28SRichard Henderson static bool trans_sub(DisasContext *ctx, arg_rrr_cf_d *a)
277763c427c6SRichard Henderson {
27780c982a28SRichard Henderson     return do_sub_reg(ctx, a, false, false, false);
27790c982a28SRichard Henderson }
27800c982a28SRichard Henderson 
trans_sub_tsv(DisasContext * ctx,arg_rrr_cf_d * a)27810c982a28SRichard Henderson static bool trans_sub_tsv(DisasContext *ctx, arg_rrr_cf_d *a)
278263c427c6SRichard Henderson {
27830c982a28SRichard Henderson     return do_sub_reg(ctx, a, true, false, false);
27840c982a28SRichard Henderson }
27850c982a28SRichard Henderson 
trans_sub_tc(DisasContext * ctx,arg_rrr_cf_d * a)27860c982a28SRichard Henderson static bool trans_sub_tc(DisasContext *ctx, arg_rrr_cf_d *a)
278763c427c6SRichard Henderson {
27880c982a28SRichard Henderson     return do_sub_reg(ctx, a, false, false, true);
27890c982a28SRichard Henderson }
27900c982a28SRichard Henderson 
trans_sub_tsv_tc(DisasContext * ctx,arg_rrr_cf_d * a)27910c982a28SRichard Henderson static bool trans_sub_tsv_tc(DisasContext *ctx, arg_rrr_cf_d *a)
279263c427c6SRichard Henderson {
27930c982a28SRichard Henderson     return do_sub_reg(ctx, a, true, false, true);
27940c982a28SRichard Henderson }
27950c982a28SRichard Henderson 
trans_sub_b(DisasContext * ctx,arg_rrr_cf_d * a)27960c982a28SRichard Henderson static bool trans_sub_b(DisasContext *ctx, arg_rrr_cf_d *a)
279763c427c6SRichard Henderson {
27980c982a28SRichard Henderson     return do_sub_reg(ctx, a, false, true, false);
27990c982a28SRichard Henderson }
28000c982a28SRichard Henderson 
trans_sub_b_tsv(DisasContext * ctx,arg_rrr_cf_d * a)28010c982a28SRichard Henderson static bool trans_sub_b_tsv(DisasContext *ctx, arg_rrr_cf_d *a)
280263c427c6SRichard Henderson {
28030c982a28SRichard Henderson     return do_sub_reg(ctx, a, true, true, false);
28040c982a28SRichard Henderson }
28050c982a28SRichard Henderson 
trans_andcm(DisasContext * ctx,arg_rrr_cf_d * a)28060c982a28SRichard Henderson static bool trans_andcm(DisasContext *ctx, arg_rrr_cf_d *a)
2807fa8e3bedSRichard Henderson {
28080c982a28SRichard Henderson     return do_log_reg(ctx, a, tcg_gen_andc_i64);
28096fd0c7bcSRichard Henderson }
28100c982a28SRichard Henderson 
trans_and(DisasContext * ctx,arg_rrr_cf_d * a)28110c982a28SRichard Henderson static bool trans_and(DisasContext *ctx, arg_rrr_cf_d *a)
2812fa8e3bedSRichard Henderson {
28130c982a28SRichard Henderson     return do_log_reg(ctx, a, tcg_gen_and_i64);
28146fd0c7bcSRichard Henderson }
28150c982a28SRichard Henderson 
trans_or(DisasContext * ctx,arg_rrr_cf_d * a)28160c982a28SRichard Henderson static bool trans_or(DisasContext *ctx, arg_rrr_cf_d *a)
2817fa8e3bedSRichard Henderson {
28180c982a28SRichard Henderson     if (a->cf == 0) {
28190c982a28SRichard Henderson         unsigned r2 = a->r2;
28200c982a28SRichard Henderson         unsigned r1 = a->r1;
28210c982a28SRichard Henderson         unsigned rt = a->t;
28220c982a28SRichard Henderson 
28230c982a28SRichard Henderson         if (rt == 0) { /* NOP */
28247aee8189SRichard Henderson             ctx->null_cond = cond_make_f();
2825e0137378SRichard Henderson             return true;
28267aee8189SRichard Henderson         }
28277aee8189SRichard Henderson         if (r2 == 0) { /* COPY */
28287aee8189SRichard Henderson             if (r1 == 0) {
2829b2167459SRichard Henderson                 TCGv_i64 dest = dest_gpr(ctx, rt);
28306fd0c7bcSRichard Henderson                 tcg_gen_movi_i64(dest, 0);
28316fd0c7bcSRichard Henderson                 save_gpr(ctx, rt, dest);
2832b2167459SRichard Henderson             } else {
2833b2167459SRichard Henderson                 save_gpr(ctx, rt, cpu_gr[r1]);
2834b2167459SRichard Henderson             }
2835b2167459SRichard Henderson             ctx->null_cond = cond_make_f();
2836e0137378SRichard Henderson             return true;
283731234768SRichard Henderson         }
2838b2167459SRichard Henderson #ifndef CONFIG_USER_ONLY
28397aee8189SRichard Henderson         /* These are QEMU extensions and are nops in the real architecture:
28407aee8189SRichard Henderson          *
28417aee8189SRichard Henderson          * or %r10,%r10,%r10 -- idle loop; wait for interrupt
28427aee8189SRichard Henderson          * or %r31,%r31,%r31 -- death loop; offline cpu
28437aee8189SRichard Henderson          *                      currently implemented as idle.
28447aee8189SRichard Henderson          */
28457aee8189SRichard Henderson         if ((rt == 10 || rt == 31) && r1 == rt && r2 == rt) { /* PAUSE */
28467aee8189SRichard Henderson             /* No need to check for supervisor, as userland can only pause
28477aee8189SRichard Henderson                until the next timer interrupt.  */
28487aee8189SRichard Henderson 
2849d27fe7c3SRichard Henderson             set_psw_xb(ctx, 0);
2850d27fe7c3SRichard Henderson 
2851d27fe7c3SRichard Henderson             nullify_over(ctx);
28527aee8189SRichard Henderson 
28537aee8189SRichard Henderson             /* Advance the instruction queue.  */
28547aee8189SRichard Henderson             install_iaq_entries(ctx, &ctx->iaq_b, NULL);
2855bc921866SRichard Henderson             nullify_set(ctx, 0);
28567aee8189SRichard Henderson 
28577aee8189SRichard Henderson             /* Tell the qemu main loop to halt until this cpu has work.  */
28587aee8189SRichard Henderson             tcg_gen_st_i32(tcg_constant_i32(1), tcg_env,
2859ad75a51eSRichard Henderson                            offsetof(CPUState, halted) - offsetof(HPPACPU, env));
286029dd6f64SRichard Henderson             gen_excp_1(EXCP_HALTED);
28617aee8189SRichard Henderson             ctx->base.is_jmp = DISAS_NORETURN;
28627aee8189SRichard Henderson 
28637aee8189SRichard Henderson             return nullify_end(ctx);
28647aee8189SRichard Henderson         }
28657aee8189SRichard Henderson #endif
28667aee8189SRichard Henderson     }
28677aee8189SRichard Henderson     return do_log_reg(ctx, a, tcg_gen_or_i64);
28686fd0c7bcSRichard Henderson }
28697aee8189SRichard Henderson 
trans_xor(DisasContext * ctx,arg_rrr_cf_d * a)2870b2167459SRichard Henderson static bool trans_xor(DisasContext *ctx, arg_rrr_cf_d *a)
2871fa8e3bedSRichard Henderson {
2872b2167459SRichard Henderson     return do_log_reg(ctx, a, tcg_gen_xor_i64);
28736fd0c7bcSRichard Henderson }
28740c982a28SRichard Henderson 
trans_cmpclr(DisasContext * ctx,arg_rrr_cf_d * a)28750c982a28SRichard Henderson static bool trans_cmpclr(DisasContext *ctx, arg_rrr_cf_d *a)
2876345aa35fSRichard Henderson {
28770c982a28SRichard Henderson     TCGv_i64 tcg_r1, tcg_r2;
28786fd0c7bcSRichard Henderson 
2879b2167459SRichard Henderson     if (a->cf) {
28800c982a28SRichard Henderson         nullify_over(ctx);
2881b2167459SRichard Henderson     }
2882b2167459SRichard Henderson     tcg_r1 = load_gpr(ctx, a->r1);
28830c982a28SRichard Henderson     tcg_r2 = load_gpr(ctx, a->r2);
28840c982a28SRichard Henderson     do_cmpclr(ctx, a->t, tcg_r1, tcg_r2, a->cf, a->d);
2885345aa35fSRichard Henderson     return nullify_end(ctx);
288631234768SRichard Henderson }
2887b2167459SRichard Henderson 
trans_uxor(DisasContext * ctx,arg_rrr_cf_d * a)2888b2167459SRichard Henderson static bool trans_uxor(DisasContext *ctx, arg_rrr_cf_d *a)
2889af240753SRichard Henderson {
2890b2167459SRichard Henderson     TCGv_i64 tcg_r1, tcg_r2, dest;
289146bb3d46SRichard Henderson 
2892b2167459SRichard Henderson     if (a->cf) {
28930c982a28SRichard Henderson         nullify_over(ctx);
2894b2167459SRichard Henderson     }
2895b2167459SRichard Henderson 
289646bb3d46SRichard Henderson     tcg_r1 = load_gpr(ctx, a->r1);
28970c982a28SRichard Henderson     tcg_r2 = load_gpr(ctx, a->r2);
28980c982a28SRichard Henderson     dest = dest_gpr(ctx, a->t);
289946bb3d46SRichard Henderson 
290046bb3d46SRichard Henderson     tcg_gen_xor_i64(dest, tcg_r1, tcg_r2);
290146bb3d46SRichard Henderson     save_gpr(ctx, a->t, dest);
290246bb3d46SRichard Henderson 
290346bb3d46SRichard Henderson     ctx->null_cond = do_unit_zero_cond(a->cf, a->d, dest);
290446bb3d46SRichard Henderson     return nullify_end(ctx);
290531234768SRichard Henderson }
2906b2167459SRichard Henderson 
do_uaddcm(DisasContext * ctx,arg_rrr_cf_d * a,bool is_tc)2907b2167459SRichard Henderson static bool do_uaddcm(DisasContext *ctx, arg_rrr_cf_d *a, bool is_tc)
2908af240753SRichard Henderson {
2909b2167459SRichard Henderson     TCGv_i64 tcg_r1, tcg_r2, tmp;
29106fd0c7bcSRichard Henderson 
2911b2167459SRichard Henderson     if (a->cf == 0) {
2912ababac16SRichard Henderson         tcg_r2 = load_gpr(ctx, a->r2);
2913ababac16SRichard Henderson         tmp = dest_gpr(ctx, a->t);
2914ababac16SRichard Henderson 
2915ababac16SRichard Henderson         if (a->r1 == 0) {
2916ababac16SRichard Henderson             /* UADDCM r0,src,dst is the common idiom for dst = ~src. */
2917ababac16SRichard Henderson             tcg_gen_not_i64(tmp, tcg_r2);
2918ababac16SRichard Henderson         } else {
2919ababac16SRichard Henderson             /*
2920ababac16SRichard Henderson              * Recall that r1 - r2 == r1 + ~r2 + 1.
2921ababac16SRichard Henderson              * Thus r1 + ~r2 == r1 - r2 - 1,
2922ababac16SRichard Henderson              * which does not require an extra temporary.
2923ababac16SRichard Henderson              */
2924ababac16SRichard Henderson             tcg_r1 = load_gpr(ctx, a->r1);
2925ababac16SRichard Henderson             tcg_gen_sub_i64(tmp, tcg_r1, tcg_r2);
2926ababac16SRichard Henderson             tcg_gen_subi_i64(tmp, tmp, 1);
2927ababac16SRichard Henderson         }
2928b2167459SRichard Henderson         save_gpr(ctx, a->t, tmp);
2929ababac16SRichard Henderson         ctx->null_cond = cond_make_f();
2930e0137378SRichard Henderson         return true;
2931ababac16SRichard Henderson     }
2932ababac16SRichard Henderson 
2933ababac16SRichard Henderson     nullify_over(ctx);
2934ababac16SRichard Henderson     tcg_r1 = load_gpr(ctx, a->r1);
29350c982a28SRichard Henderson     tcg_r2 = load_gpr(ctx, a->r2);
29360c982a28SRichard Henderson     tmp = tcg_temp_new_i64();
2937aac0f603SRichard Henderson     tcg_gen_not_i64(tmp, tcg_r2);
29386fd0c7bcSRichard Henderson     do_unit_addsub(ctx, a->t, tcg_r1, tmp, a->cf, a->d, is_tc, true);
293946bb3d46SRichard Henderson     return nullify_end(ctx);
294031234768SRichard Henderson }
2941b2167459SRichard Henderson 
trans_uaddcm(DisasContext * ctx,arg_rrr_cf_d * a)2942b2167459SRichard Henderson static bool trans_uaddcm(DisasContext *ctx, arg_rrr_cf_d *a)
2943af240753SRichard Henderson {
2944b2167459SRichard Henderson     return do_uaddcm(ctx, a, false);
29450c982a28SRichard Henderson }
29460c982a28SRichard Henderson 
trans_uaddcm_tc(DisasContext * ctx,arg_rrr_cf_d * a)29470c982a28SRichard Henderson static bool trans_uaddcm_tc(DisasContext *ctx, arg_rrr_cf_d *a)
2948af240753SRichard Henderson {
29490c982a28SRichard Henderson     return do_uaddcm(ctx, a, true);
29500c982a28SRichard Henderson }
29510c982a28SRichard Henderson 
do_dcor(DisasContext * ctx,arg_rr_cf_d * a,bool is_i)29520c982a28SRichard Henderson static bool do_dcor(DisasContext *ctx, arg_rr_cf_d *a, bool is_i)
2953af240753SRichard Henderson {
29540c982a28SRichard Henderson     TCGv_i64 tmp;
29556fd0c7bcSRichard Henderson 
2956b2167459SRichard Henderson     nullify_over(ctx);
2957b2167459SRichard Henderson 
2958b2167459SRichard Henderson     tmp = tcg_temp_new_i64();
2959aac0f603SRichard Henderson     tcg_gen_extract2_i64(tmp, cpu_psw_cb, cpu_psw_cb_msb, 4);
2960d0ae87a2SRichard Henderson     if (!is_i) {
2961b2167459SRichard Henderson         tcg_gen_not_i64(tmp, tmp);
29626fd0c7bcSRichard Henderson     }
2963b2167459SRichard Henderson     tcg_gen_andi_i64(tmp, tmp, (uint64_t)0x1111111111111111ull);
29646fd0c7bcSRichard Henderson     tcg_gen_muli_i64(tmp, tmp, 6);
29656fd0c7bcSRichard Henderson     do_unit_addsub(ctx, a->t, load_gpr(ctx, a->r), tmp,
296646bb3d46SRichard Henderson                    a->cf, a->d, false, is_i);
296746bb3d46SRichard Henderson     return nullify_end(ctx);
296831234768SRichard Henderson }
2969b2167459SRichard Henderson 
trans_dcor(DisasContext * ctx,arg_rr_cf_d * a)2970b2167459SRichard Henderson static bool trans_dcor(DisasContext *ctx, arg_rr_cf_d *a)
2971af240753SRichard Henderson {
2972b2167459SRichard Henderson     return do_dcor(ctx, a, false);
29730c982a28SRichard Henderson }
29740c982a28SRichard Henderson 
trans_dcor_i(DisasContext * ctx,arg_rr_cf_d * a)29750c982a28SRichard Henderson static bool trans_dcor_i(DisasContext *ctx, arg_rr_cf_d *a)
2976af240753SRichard Henderson {
29770c982a28SRichard Henderson     return do_dcor(ctx, a, true);
29780c982a28SRichard Henderson }
29790c982a28SRichard Henderson 
trans_ds(DisasContext * ctx,arg_rrr_cf * a)29800c982a28SRichard Henderson static bool trans_ds(DisasContext *ctx, arg_rrr_cf *a)
29810c982a28SRichard Henderson {
29820c982a28SRichard Henderson     TCGv_i64 dest, add1, add2, addc, in1, in2;
2983a4db4a78SRichard Henderson 
2984b2167459SRichard Henderson     nullify_over(ctx);
2985b2167459SRichard Henderson 
2986b2167459SRichard Henderson     in1 = load_gpr(ctx, a->r1);
29870c982a28SRichard Henderson     in2 = load_gpr(ctx, a->r2);
29880c982a28SRichard Henderson 
2989b2167459SRichard Henderson     add1 = tcg_temp_new_i64();
2990aac0f603SRichard Henderson     add2 = tcg_temp_new_i64();
2991aac0f603SRichard Henderson     addc = tcg_temp_new_i64();
2992aac0f603SRichard Henderson     dest = tcg_temp_new_i64();
2993aac0f603SRichard Henderson 
2994b2167459SRichard Henderson     /* Form R1 << 1 | PSW[CB]{8}.  */
2995b2167459SRichard Henderson     tcg_gen_add_i64(add1, in1, in1);
29966fd0c7bcSRichard Henderson     tcg_gen_add_i64(add1, add1, get_psw_carry(ctx, false));
29976fd0c7bcSRichard Henderson 
2998b2167459SRichard Henderson     /*
299972ca8753SRichard Henderson      * Add or subtract R2, depending on PSW[V].  Proper computation of
300072ca8753SRichard Henderson      * carry requires that we subtract via + ~R2 + 1, as described in
300172ca8753SRichard Henderson      * the manual.  By extracting and masking V, we can produce the
300272ca8753SRichard Henderson      * proper inputs to the addition without movcond.
300372ca8753SRichard Henderson      */
300472ca8753SRichard Henderson     tcg_gen_sextract_i64(addc, cpu_psw_v, 31, 1);
30056fd0c7bcSRichard Henderson     tcg_gen_xor_i64(add2, in2, addc);
30066fd0c7bcSRichard Henderson     tcg_gen_andi_i64(addc, addc, 1);
30076fd0c7bcSRichard Henderson 
300872ca8753SRichard Henderson     tcg_gen_add2_i64(dest, cpu_psw_cb_msb, add1, ctx->zero, add2, ctx->zero);
3009a4db4a78SRichard Henderson     tcg_gen_add2_i64(dest, cpu_psw_cb_msb, dest, cpu_psw_cb_msb,
3010a4db4a78SRichard Henderson                      addc, ctx->zero);
3011a4db4a78SRichard Henderson 
3012b2167459SRichard Henderson     /* Write back the result register.  */
3013b2167459SRichard Henderson     save_gpr(ctx, a->t, dest);
30140c982a28SRichard Henderson 
3015b2167459SRichard Henderson     /* Write back PSW[CB].  */
3016b2167459SRichard Henderson     tcg_gen_xor_i64(cpu_psw_cb, add1, add2);
30176fd0c7bcSRichard Henderson     tcg_gen_xor_i64(cpu_psw_cb, cpu_psw_cb, dest);
30186fd0c7bcSRichard Henderson 
3019b2167459SRichard Henderson     /*
3020f8f5986eSRichard Henderson      * Write back PSW[V] for the division step.
3021f8f5986eSRichard Henderson      * Shift cb{8} from where it lives in bit 32 to bit 31,
3022f8f5986eSRichard Henderson      * so that it overlaps r2{32} in bit 31.
3023f8f5986eSRichard Henderson      */
3024f8f5986eSRichard Henderson     tcg_gen_shri_i64(cpu_psw_v, cpu_psw_cb, 1);
3025f8f5986eSRichard Henderson     tcg_gen_xor_i64(cpu_psw_v, cpu_psw_v, in2);
30266fd0c7bcSRichard Henderson 
3027b2167459SRichard Henderson     /* Install the new nullification.  */
3028b2167459SRichard Henderson     if (a->cf) {
30290c982a28SRichard Henderson         TCGv_i64 sv = NULL, uv = NULL;
3030f8f5986eSRichard Henderson         if (cond_need_sv(a->cf >> 1)) {
3031b47a4a02SSven Schnelle             sv = do_add_sv(ctx, dest, add1, add2, in1, 1, false);
3032f8f5986eSRichard Henderson         } else if (cond_need_cb(a->cf >> 1)) {
3033f8f5986eSRichard Henderson             uv = do_add_uv(ctx, cpu_psw_cb, NULL, in1, 1, false);
3034f8f5986eSRichard Henderson         }
3035b2167459SRichard Henderson         ctx->null_cond = do_cond(ctx, a->cf, false, dest, uv, sv);
3036f8f5986eSRichard Henderson     }
3037b2167459SRichard Henderson 
3038b2167459SRichard Henderson     return nullify_end(ctx);
303931234768SRichard Henderson }
3040b2167459SRichard Henderson 
trans_addi(DisasContext * ctx,arg_rri_cf * a)3041b2167459SRichard Henderson static bool trans_addi(DisasContext *ctx, arg_rri_cf *a)
30420588e061SRichard Henderson {
3043b2167459SRichard Henderson     return do_add_imm(ctx, a, false, false);
30440588e061SRichard Henderson }
30450588e061SRichard Henderson 
trans_addi_tsv(DisasContext * ctx,arg_rri_cf * a)30460588e061SRichard Henderson static bool trans_addi_tsv(DisasContext *ctx, arg_rri_cf *a)
30470588e061SRichard Henderson {
30480588e061SRichard Henderson     return do_add_imm(ctx, a, true, false);
30490588e061SRichard Henderson }
30500588e061SRichard Henderson 
trans_addi_tc(DisasContext * ctx,arg_rri_cf * a)30510588e061SRichard Henderson static bool trans_addi_tc(DisasContext *ctx, arg_rri_cf *a)
30520588e061SRichard Henderson {
30530588e061SRichard Henderson     return do_add_imm(ctx, a, false, true);
30540588e061SRichard Henderson }
30550588e061SRichard Henderson 
trans_addi_tc_tsv(DisasContext * ctx,arg_rri_cf * a)30560588e061SRichard Henderson static bool trans_addi_tc_tsv(DisasContext *ctx, arg_rri_cf *a)
30570588e061SRichard Henderson {
30580588e061SRichard Henderson     return do_add_imm(ctx, a, true, true);
30590588e061SRichard Henderson }
30600588e061SRichard Henderson 
trans_subi(DisasContext * ctx,arg_rri_cf * a)30610588e061SRichard Henderson static bool trans_subi(DisasContext *ctx, arg_rri_cf *a)
30620588e061SRichard Henderson {
30630588e061SRichard Henderson     return do_sub_imm(ctx, a, false);
30640588e061SRichard Henderson }
30650588e061SRichard Henderson 
trans_subi_tsv(DisasContext * ctx,arg_rri_cf * a)30660588e061SRichard Henderson static bool trans_subi_tsv(DisasContext *ctx, arg_rri_cf *a)
30670588e061SRichard Henderson {
30680588e061SRichard Henderson     return do_sub_imm(ctx, a, true);
30690588e061SRichard Henderson }
30700588e061SRichard Henderson 
trans_cmpiclr(DisasContext * ctx,arg_rri_cf_d * a)30710588e061SRichard Henderson static bool trans_cmpiclr(DisasContext *ctx, arg_rri_cf_d *a)
3072345aa35fSRichard Henderson {
30730588e061SRichard Henderson     TCGv_i64 tcg_im, tcg_r2;
30746fd0c7bcSRichard Henderson 
3075b2167459SRichard Henderson     if (a->cf) {
30760588e061SRichard Henderson         nullify_over(ctx);
3077b2167459SRichard Henderson     }
3078b2167459SRichard Henderson 
3079b2167459SRichard Henderson     tcg_im = tcg_constant_i64(a->i);
30806fd0c7bcSRichard Henderson     tcg_r2 = load_gpr(ctx, a->r);
30810588e061SRichard Henderson     do_cmpclr(ctx, a->t, tcg_im, tcg_r2, a->cf, a->d);
3082345aa35fSRichard Henderson 
3083b2167459SRichard Henderson     return nullify_end(ctx);
308431234768SRichard Henderson }
3085b2167459SRichard Henderson 
do_multimedia(DisasContext * ctx,arg_rrr * a,void (* fn)(TCGv_i64,TCGv_i64,TCGv_i64))3086b2167459SRichard Henderson static bool do_multimedia(DisasContext *ctx, arg_rrr *a,
30870843563fSRichard Henderson                           void (*fn)(TCGv_i64, TCGv_i64, TCGv_i64))
30880843563fSRichard Henderson {
30890843563fSRichard Henderson     TCGv_i64 r1, r2, dest;
30900843563fSRichard Henderson 
30910843563fSRichard Henderson     if (!ctx->is_pa20) {
30920843563fSRichard Henderson         return false;
30930843563fSRichard Henderson     }
30940843563fSRichard Henderson 
30950843563fSRichard Henderson     nullify_over(ctx);
30960843563fSRichard Henderson 
30970843563fSRichard Henderson     r1 = load_gpr(ctx, a->r1);
30980843563fSRichard Henderson     r2 = load_gpr(ctx, a->r2);
30990843563fSRichard Henderson     dest = dest_gpr(ctx, a->t);
31000843563fSRichard Henderson 
31010843563fSRichard Henderson     fn(dest, r1, r2);
31020843563fSRichard Henderson     save_gpr(ctx, a->t, dest);
31030843563fSRichard Henderson 
31040843563fSRichard Henderson     return nullify_end(ctx);
31050843563fSRichard Henderson }
31060843563fSRichard Henderson 
do_multimedia_sh(DisasContext * ctx,arg_rri * a,void (* fn)(TCGv_i64,TCGv_i64,int64_t))31070843563fSRichard Henderson static bool do_multimedia_sh(DisasContext *ctx, arg_rri *a,
3108151f309bSRichard Henderson                              void (*fn)(TCGv_i64, TCGv_i64, int64_t))
3109151f309bSRichard Henderson {
3110151f309bSRichard Henderson     TCGv_i64 r, dest;
3111151f309bSRichard Henderson 
3112151f309bSRichard Henderson     if (!ctx->is_pa20) {
3113151f309bSRichard Henderson         return false;
3114151f309bSRichard Henderson     }
3115151f309bSRichard Henderson 
3116151f309bSRichard Henderson     nullify_over(ctx);
3117151f309bSRichard Henderson 
3118151f309bSRichard Henderson     r = load_gpr(ctx, a->r);
3119151f309bSRichard Henderson     dest = dest_gpr(ctx, a->t);
3120151f309bSRichard Henderson 
3121151f309bSRichard Henderson     fn(dest, r, a->i);
3122151f309bSRichard Henderson     save_gpr(ctx, a->t, dest);
3123151f309bSRichard Henderson 
3124151f309bSRichard Henderson     return nullify_end(ctx);
3125151f309bSRichard Henderson }
3126151f309bSRichard Henderson 
do_multimedia_shadd(DisasContext * ctx,arg_rrr_sh * a,void (* fn)(TCGv_i64,TCGv_i64,TCGv_i64,TCGv_i32))3127151f309bSRichard Henderson static bool do_multimedia_shadd(DisasContext *ctx, arg_rrr_sh *a,
31283bbb8e48SRichard Henderson                                 void (*fn)(TCGv_i64, TCGv_i64,
31293bbb8e48SRichard Henderson                                            TCGv_i64, TCGv_i32))
31303bbb8e48SRichard Henderson {
31313bbb8e48SRichard Henderson     TCGv_i64 r1, r2, dest;
31323bbb8e48SRichard Henderson 
31333bbb8e48SRichard Henderson     if (!ctx->is_pa20) {
31343bbb8e48SRichard Henderson         return false;
31353bbb8e48SRichard Henderson     }
31363bbb8e48SRichard Henderson 
31373bbb8e48SRichard Henderson     nullify_over(ctx);
31383bbb8e48SRichard Henderson 
31393bbb8e48SRichard Henderson     r1 = load_gpr(ctx, a->r1);
31403bbb8e48SRichard Henderson     r2 = load_gpr(ctx, a->r2);
31413bbb8e48SRichard Henderson     dest = dest_gpr(ctx, a->t);
31423bbb8e48SRichard Henderson 
31433bbb8e48SRichard Henderson     fn(dest, r1, r2, tcg_constant_i32(a->sh));
31443bbb8e48SRichard Henderson     save_gpr(ctx, a->t, dest);
31453bbb8e48SRichard Henderson 
31463bbb8e48SRichard Henderson     return nullify_end(ctx);
31473bbb8e48SRichard Henderson }
31483bbb8e48SRichard Henderson 
trans_hadd(DisasContext * ctx,arg_rrr * a)31493bbb8e48SRichard Henderson static bool trans_hadd(DisasContext *ctx, arg_rrr *a)
31500843563fSRichard Henderson {
31510843563fSRichard Henderson     return do_multimedia(ctx, a, tcg_gen_vec_add16_i64);
31520843563fSRichard Henderson }
31530843563fSRichard Henderson 
trans_hadd_ss(DisasContext * ctx,arg_rrr * a)31540843563fSRichard Henderson static bool trans_hadd_ss(DisasContext *ctx, arg_rrr *a)
31550843563fSRichard Henderson {
31560843563fSRichard Henderson     return do_multimedia(ctx, a, gen_helper_hadd_ss);
31570843563fSRichard Henderson }
31580843563fSRichard Henderson 
trans_hadd_us(DisasContext * ctx,arg_rrr * a)31590843563fSRichard Henderson static bool trans_hadd_us(DisasContext *ctx, arg_rrr *a)
31600843563fSRichard Henderson {
31610843563fSRichard Henderson     return do_multimedia(ctx, a, gen_helper_hadd_us);
31620843563fSRichard Henderson }
31630843563fSRichard Henderson 
trans_havg(DisasContext * ctx,arg_rrr * a)31640843563fSRichard Henderson static bool trans_havg(DisasContext *ctx, arg_rrr *a)
31651b3cb7c8SRichard Henderson {
31661b3cb7c8SRichard Henderson     return do_multimedia(ctx, a, gen_helper_havg);
31671b3cb7c8SRichard Henderson }
31681b3cb7c8SRichard Henderson 
trans_hshl(DisasContext * ctx,arg_rri * a)31691b3cb7c8SRichard Henderson static bool trans_hshl(DisasContext *ctx, arg_rri *a)
3170151f309bSRichard Henderson {
3171151f309bSRichard Henderson     return do_multimedia_sh(ctx, a, tcg_gen_vec_shl16i_i64);
3172151f309bSRichard Henderson }
3173151f309bSRichard Henderson 
trans_hshr_s(DisasContext * ctx,arg_rri * a)3174151f309bSRichard Henderson static bool trans_hshr_s(DisasContext *ctx, arg_rri *a)
3175151f309bSRichard Henderson {
3176151f309bSRichard Henderson     return do_multimedia_sh(ctx, a, tcg_gen_vec_sar16i_i64);
3177151f309bSRichard Henderson }
3178151f309bSRichard Henderson 
trans_hshr_u(DisasContext * ctx,arg_rri * a)3179151f309bSRichard Henderson static bool trans_hshr_u(DisasContext *ctx, arg_rri *a)
3180151f309bSRichard Henderson {
3181151f309bSRichard Henderson     return do_multimedia_sh(ctx, a, tcg_gen_vec_shr16i_i64);
3182151f309bSRichard Henderson }
3183151f309bSRichard Henderson 
trans_hshladd(DisasContext * ctx,arg_rrr_sh * a)3184151f309bSRichard Henderson static bool trans_hshladd(DisasContext *ctx, arg_rrr_sh *a)
31853bbb8e48SRichard Henderson {
31863bbb8e48SRichard Henderson     return do_multimedia_shadd(ctx, a, gen_helper_hshladd);
31873bbb8e48SRichard Henderson }
31883bbb8e48SRichard Henderson 
trans_hshradd(DisasContext * ctx,arg_rrr_sh * a)31893bbb8e48SRichard Henderson static bool trans_hshradd(DisasContext *ctx, arg_rrr_sh *a)
31903bbb8e48SRichard Henderson {
31913bbb8e48SRichard Henderson     return do_multimedia_shadd(ctx, a, gen_helper_hshradd);
31923bbb8e48SRichard Henderson }
31933bbb8e48SRichard Henderson 
trans_hsub(DisasContext * ctx,arg_rrr * a)31943bbb8e48SRichard Henderson static bool trans_hsub(DisasContext *ctx, arg_rrr *a)
319510c9e58dSRichard Henderson {
319610c9e58dSRichard Henderson     return do_multimedia(ctx, a, tcg_gen_vec_sub16_i64);
319710c9e58dSRichard Henderson }
319810c9e58dSRichard Henderson 
trans_hsub_ss(DisasContext * ctx,arg_rrr * a)319910c9e58dSRichard Henderson static bool trans_hsub_ss(DisasContext *ctx, arg_rrr *a)
320010c9e58dSRichard Henderson {
320110c9e58dSRichard Henderson     return do_multimedia(ctx, a, gen_helper_hsub_ss);
320210c9e58dSRichard Henderson }
320310c9e58dSRichard Henderson 
trans_hsub_us(DisasContext * ctx,arg_rrr * a)320410c9e58dSRichard Henderson static bool trans_hsub_us(DisasContext *ctx, arg_rrr *a)
320510c9e58dSRichard Henderson {
320610c9e58dSRichard Henderson     return do_multimedia(ctx, a, gen_helper_hsub_us);
320710c9e58dSRichard Henderson }
320810c9e58dSRichard Henderson 
gen_mixh_l(TCGv_i64 dst,TCGv_i64 r1,TCGv_i64 r2)320910c9e58dSRichard Henderson static void gen_mixh_l(TCGv_i64 dst, TCGv_i64 r1, TCGv_i64 r2)
3210c2a7ee3fSRichard Henderson {
3211c2a7ee3fSRichard Henderson     uint64_t mask = 0xffff0000ffff0000ull;
3212c2a7ee3fSRichard Henderson     TCGv_i64 tmp = tcg_temp_new_i64();
3213c2a7ee3fSRichard Henderson 
3214c2a7ee3fSRichard Henderson     tcg_gen_andi_i64(tmp, r2, mask);
3215c2a7ee3fSRichard Henderson     tcg_gen_andi_i64(dst, r1, mask);
3216c2a7ee3fSRichard Henderson     tcg_gen_shri_i64(tmp, tmp, 16);
3217c2a7ee3fSRichard Henderson     tcg_gen_or_i64(dst, dst, tmp);
3218c2a7ee3fSRichard Henderson }
3219c2a7ee3fSRichard Henderson 
trans_mixh_l(DisasContext * ctx,arg_rrr * a)3220c2a7ee3fSRichard Henderson static bool trans_mixh_l(DisasContext *ctx, arg_rrr *a)
3221c2a7ee3fSRichard Henderson {
3222c2a7ee3fSRichard Henderson     return do_multimedia(ctx, a, gen_mixh_l);
3223c2a7ee3fSRichard Henderson }
3224c2a7ee3fSRichard Henderson 
gen_mixh_r(TCGv_i64 dst,TCGv_i64 r1,TCGv_i64 r2)3225c2a7ee3fSRichard Henderson static void gen_mixh_r(TCGv_i64 dst, TCGv_i64 r1, TCGv_i64 r2)
3226c2a7ee3fSRichard Henderson {
3227c2a7ee3fSRichard Henderson     uint64_t mask = 0x0000ffff0000ffffull;
3228c2a7ee3fSRichard Henderson     TCGv_i64 tmp = tcg_temp_new_i64();
3229c2a7ee3fSRichard Henderson 
3230c2a7ee3fSRichard Henderson     tcg_gen_andi_i64(tmp, r1, mask);
3231c2a7ee3fSRichard Henderson     tcg_gen_andi_i64(dst, r2, mask);
3232c2a7ee3fSRichard Henderson     tcg_gen_shli_i64(tmp, tmp, 16);
3233c2a7ee3fSRichard Henderson     tcg_gen_or_i64(dst, dst, tmp);
3234c2a7ee3fSRichard Henderson }
3235c2a7ee3fSRichard Henderson 
trans_mixh_r(DisasContext * ctx,arg_rrr * a)3236c2a7ee3fSRichard Henderson static bool trans_mixh_r(DisasContext *ctx, arg_rrr *a)
3237c2a7ee3fSRichard Henderson {
3238c2a7ee3fSRichard Henderson     return do_multimedia(ctx, a, gen_mixh_r);
3239c2a7ee3fSRichard Henderson }
3240c2a7ee3fSRichard Henderson 
gen_mixw_l(TCGv_i64 dst,TCGv_i64 r1,TCGv_i64 r2)3241c2a7ee3fSRichard Henderson static void gen_mixw_l(TCGv_i64 dst, TCGv_i64 r1, TCGv_i64 r2)
3242c2a7ee3fSRichard Henderson {
3243c2a7ee3fSRichard Henderson     TCGv_i64 tmp = tcg_temp_new_i64();
3244c2a7ee3fSRichard Henderson 
3245c2a7ee3fSRichard Henderson     tcg_gen_shri_i64(tmp, r2, 32);
3246c2a7ee3fSRichard Henderson     tcg_gen_deposit_i64(dst, r1, tmp, 0, 32);
3247c2a7ee3fSRichard Henderson }
3248c2a7ee3fSRichard Henderson 
trans_mixw_l(DisasContext * ctx,arg_rrr * a)3249c2a7ee3fSRichard Henderson static bool trans_mixw_l(DisasContext *ctx, arg_rrr *a)
3250c2a7ee3fSRichard Henderson {
3251c2a7ee3fSRichard Henderson     return do_multimedia(ctx, a, gen_mixw_l);
3252c2a7ee3fSRichard Henderson }
3253c2a7ee3fSRichard Henderson 
gen_mixw_r(TCGv_i64 dst,TCGv_i64 r1,TCGv_i64 r2)3254c2a7ee3fSRichard Henderson static void gen_mixw_r(TCGv_i64 dst, TCGv_i64 r1, TCGv_i64 r2)
3255c2a7ee3fSRichard Henderson {
3256c2a7ee3fSRichard Henderson     tcg_gen_deposit_i64(dst, r2, r1, 32, 32);
3257c2a7ee3fSRichard Henderson }
3258c2a7ee3fSRichard Henderson 
trans_mixw_r(DisasContext * ctx,arg_rrr * a)3259c2a7ee3fSRichard Henderson static bool trans_mixw_r(DisasContext *ctx, arg_rrr *a)
3260c2a7ee3fSRichard Henderson {
3261c2a7ee3fSRichard Henderson     return do_multimedia(ctx, a, gen_mixw_r);
3262c2a7ee3fSRichard Henderson }
3263c2a7ee3fSRichard Henderson 
trans_permh(DisasContext * ctx,arg_permh * a)3264c2a7ee3fSRichard Henderson static bool trans_permh(DisasContext *ctx, arg_permh *a)
32654e7abdb1SRichard Henderson {
32664e7abdb1SRichard Henderson     TCGv_i64 r, t0, t1, t2, t3;
32674e7abdb1SRichard Henderson 
32684e7abdb1SRichard Henderson     if (!ctx->is_pa20) {
32694e7abdb1SRichard Henderson         return false;
32704e7abdb1SRichard Henderson     }
32714e7abdb1SRichard Henderson 
32724e7abdb1SRichard Henderson     nullify_over(ctx);
32734e7abdb1SRichard Henderson 
32744e7abdb1SRichard Henderson     r = load_gpr(ctx, a->r1);
32754e7abdb1SRichard Henderson     t0 = tcg_temp_new_i64();
32764e7abdb1SRichard Henderson     t1 = tcg_temp_new_i64();
32774e7abdb1SRichard Henderson     t2 = tcg_temp_new_i64();
32784e7abdb1SRichard Henderson     t3 = tcg_temp_new_i64();
32794e7abdb1SRichard Henderson 
32804e7abdb1SRichard Henderson     tcg_gen_extract_i64(t0, r, (3 - a->c0) * 16, 16);
32814e7abdb1SRichard Henderson     tcg_gen_extract_i64(t1, r, (3 - a->c1) * 16, 16);
32824e7abdb1SRichard Henderson     tcg_gen_extract_i64(t2, r, (3 - a->c2) * 16, 16);
32834e7abdb1SRichard Henderson     tcg_gen_extract_i64(t3, r, (3 - a->c3) * 16, 16);
32844e7abdb1SRichard Henderson 
32854e7abdb1SRichard Henderson     tcg_gen_deposit_i64(t0, t1, t0, 16, 48);
32864e7abdb1SRichard Henderson     tcg_gen_deposit_i64(t2, t3, t2, 16, 48);
32874e7abdb1SRichard Henderson     tcg_gen_deposit_i64(t0, t2, t0, 32, 32);
32884e7abdb1SRichard Henderson 
32894e7abdb1SRichard Henderson     save_gpr(ctx, a->t, t0);
32904e7abdb1SRichard Henderson     return nullify_end(ctx);
32914e7abdb1SRichard Henderson }
32924e7abdb1SRichard Henderson 
trans_ld(DisasContext * ctx,arg_ldst * a)32934e7abdb1SRichard Henderson static bool trans_ld(DisasContext *ctx, arg_ldst *a)
32941cd012a5SRichard Henderson {
329596d6407fSRichard Henderson     if (ctx->is_pa20) {
3296b5caa17cSRichard Henderson        /*
3297b5caa17cSRichard Henderson         * With pa20, LDB, LDH, LDW, LDD to %g0 are prefetches.
3298b5caa17cSRichard Henderson         * Any base modification still occurs.
3299b5caa17cSRichard Henderson         */
3300b5caa17cSRichard Henderson         if (a->t == 0) {
3301b5caa17cSRichard Henderson             return trans_nop_addrx(ctx, a);
3302b5caa17cSRichard Henderson         }
3303b5caa17cSRichard Henderson     } else if (a->size > MO_32) {
3304b5caa17cSRichard Henderson         return gen_illegal(ctx);
33050786a3b6SHelge Deller     }
3306c53e401eSRichard Henderson     return do_load(ctx, a->t, a->b, a->x, a->scale ? a->size : 0,
33071cd012a5SRichard Henderson                    a->disp, a->sp, a->m, a->size | MO_TE);
33081cd012a5SRichard Henderson }
330996d6407fSRichard Henderson 
trans_st(DisasContext * ctx,arg_ldst * a)331096d6407fSRichard Henderson static bool trans_st(DisasContext *ctx, arg_ldst *a)
33111cd012a5SRichard Henderson {
331296d6407fSRichard Henderson     assert(a->x == 0 && a->scale == 0);
33131cd012a5SRichard Henderson     if (!ctx->is_pa20 && a->size > MO_32) {
3314c53e401eSRichard Henderson         return gen_illegal(ctx);
33150786a3b6SHelge Deller     }
331696d6407fSRichard Henderson     return do_store(ctx, a->t, a->b, a->disp, a->sp, a->m, a->size | MO_TE);
3317c53e401eSRichard Henderson }
33180786a3b6SHelge Deller 
trans_ldc(DisasContext * ctx,arg_ldst * a)331996d6407fSRichard Henderson static bool trans_ldc(DisasContext *ctx, arg_ldst *a)
33201cd012a5SRichard Henderson {
332196d6407fSRichard Henderson     MemOp mop = MO_TE | MO_ALIGN | a->size;
3322b1af755cSRichard Henderson     TCGv_i64 dest, ofs;
3323a4db4a78SRichard Henderson     TCGv_i64 addr;
33246fd0c7bcSRichard Henderson 
332596d6407fSRichard Henderson     if (!ctx->is_pa20 && a->size > MO_32) {
3326c53e401eSRichard Henderson         return gen_illegal(ctx);
332751416c4eSRichard Henderson     }
332851416c4eSRichard Henderson 
332951416c4eSRichard Henderson     nullify_over(ctx);
333096d6407fSRichard Henderson 
333196d6407fSRichard Henderson     if (a->m) {
33321cd012a5SRichard Henderson         /* Base register modification.  Make sure if RT == RB,
333386f8d05fSRichard Henderson            we see the result of the load.  */
333486f8d05fSRichard Henderson         dest = tcg_temp_new_i64();
3335aac0f603SRichard Henderson     } else {
333696d6407fSRichard Henderson         dest = dest_gpr(ctx, a->t);
33371cd012a5SRichard Henderson     }
333896d6407fSRichard Henderson 
333996d6407fSRichard Henderson     form_gva(ctx, &addr, &ofs, a->b, a->x, a->scale ? 3 : 0,
3340c3ea1996SSven Schnelle              a->disp, a->sp, a->m, MMU_DISABLED(ctx));
334117fe594cSRichard Henderson 
3342b1af755cSRichard Henderson     /*
3343b1af755cSRichard Henderson      * For hppa1.1, LDCW is undefined unless aligned mod 16.
3344b1af755cSRichard Henderson      * However actual hardware succeeds with aligned mod 4.
3345b1af755cSRichard Henderson      * Detect this case and log a GUEST_ERROR.
3346b1af755cSRichard Henderson      *
3347b1af755cSRichard Henderson      * TODO: HPPA64 relaxes the over-alignment requirement
3348b1af755cSRichard Henderson      * with the ,co completer.
3349b1af755cSRichard Henderson      */
3350b1af755cSRichard Henderson     gen_helper_ldc_check(addr);
3351b1af755cSRichard Henderson 
3352b1af755cSRichard Henderson     tcg_gen_atomic_xchg_i64(dest, addr, ctx->zero, ctx->mmu_idx, mop);
3353a4db4a78SRichard Henderson 
3354b1af755cSRichard Henderson     if (a->m) {
33551cd012a5SRichard Henderson         save_gpr(ctx, a->b, ofs);
33561cd012a5SRichard Henderson     }
335796d6407fSRichard Henderson     save_gpr(ctx, a->t, dest);
33581cd012a5SRichard Henderson 
335996d6407fSRichard Henderson     return nullify_end(ctx);
336031234768SRichard Henderson }
336196d6407fSRichard Henderson 
trans_stby(DisasContext * ctx,arg_stby * a)336296d6407fSRichard Henderson static bool trans_stby(DisasContext *ctx, arg_stby *a)
33631cd012a5SRichard Henderson {
336496d6407fSRichard Henderson     TCGv_i64 ofs, val;
33656fd0c7bcSRichard Henderson     TCGv_i64 addr;
33666fd0c7bcSRichard Henderson 
336796d6407fSRichard Henderson     nullify_over(ctx);
336896d6407fSRichard Henderson 
336996d6407fSRichard Henderson     form_gva(ctx, &addr, &ofs, a->b, 0, 0, a->disp, a->sp, a->m,
33701cd012a5SRichard Henderson              MMU_DISABLED(ctx));
337117fe594cSRichard Henderson     val = load_gpr(ctx, a->r);
33721cd012a5SRichard Henderson     if (a->a) {
33731cd012a5SRichard Henderson         if (tb_cflags(ctx->base.tb) & CF_PARALLEL) {
3374f9f46db4SEmilio G. Cota             gen_helper_stby_e_parallel(tcg_env, addr, val);
3375ad75a51eSRichard Henderson         } else {
3376f9f46db4SEmilio G. Cota             gen_helper_stby_e(tcg_env, addr, val);
3377ad75a51eSRichard Henderson         }
3378f9f46db4SEmilio G. Cota     } else {
3379f9f46db4SEmilio G. Cota         if (tb_cflags(ctx->base.tb) & CF_PARALLEL) {
3380f9f46db4SEmilio G. Cota             gen_helper_stby_b_parallel(tcg_env, addr, val);
3381ad75a51eSRichard Henderson         } else {
338296d6407fSRichard Henderson             gen_helper_stby_b(tcg_env, addr, val);
3383ad75a51eSRichard Henderson         }
338496d6407fSRichard Henderson     }
3385f9f46db4SEmilio G. Cota     if (a->m) {
33861cd012a5SRichard Henderson         tcg_gen_andi_i64(ofs, ofs, ~3);
33876fd0c7bcSRichard Henderson         save_gpr(ctx, a->b, ofs);
33881cd012a5SRichard Henderson     }
338996d6407fSRichard Henderson 
339096d6407fSRichard Henderson     return nullify_end(ctx);
339131234768SRichard Henderson }
339296d6407fSRichard Henderson 
trans_stdby(DisasContext * ctx,arg_stby * a)339396d6407fSRichard Henderson static bool trans_stdby(DisasContext *ctx, arg_stby *a)
339425460fc5SRichard Henderson {
339525460fc5SRichard Henderson     TCGv_i64 ofs, val;
33966fd0c7bcSRichard Henderson     TCGv_i64 addr;
33976fd0c7bcSRichard Henderson 
339825460fc5SRichard Henderson     if (!ctx->is_pa20) {
339925460fc5SRichard Henderson         return false;
340025460fc5SRichard Henderson     }
340125460fc5SRichard Henderson     nullify_over(ctx);
340225460fc5SRichard Henderson 
340325460fc5SRichard Henderson     form_gva(ctx, &addr, &ofs, a->b, 0, 0, a->disp, a->sp, a->m,
340425460fc5SRichard Henderson              MMU_DISABLED(ctx));
340517fe594cSRichard Henderson     val = load_gpr(ctx, a->r);
340625460fc5SRichard Henderson     if (a->a) {
340725460fc5SRichard Henderson         if (tb_cflags(ctx->base.tb) & CF_PARALLEL) {
340825460fc5SRichard Henderson             gen_helper_stdby_e_parallel(tcg_env, addr, val);
340925460fc5SRichard Henderson         } else {
341025460fc5SRichard Henderson             gen_helper_stdby_e(tcg_env, addr, val);
341125460fc5SRichard Henderson         }
341225460fc5SRichard Henderson     } else {
341325460fc5SRichard Henderson         if (tb_cflags(ctx->base.tb) & CF_PARALLEL) {
341425460fc5SRichard Henderson             gen_helper_stdby_b_parallel(tcg_env, addr, val);
341525460fc5SRichard Henderson         } else {
341625460fc5SRichard Henderson             gen_helper_stdby_b(tcg_env, addr, val);
341725460fc5SRichard Henderson         }
341825460fc5SRichard Henderson     }
341925460fc5SRichard Henderson     if (a->m) {
342025460fc5SRichard Henderson         tcg_gen_andi_i64(ofs, ofs, ~7);
34216fd0c7bcSRichard Henderson         save_gpr(ctx, a->b, ofs);
342225460fc5SRichard Henderson     }
342325460fc5SRichard Henderson 
342425460fc5SRichard Henderson     return nullify_end(ctx);
342525460fc5SRichard Henderson }
342625460fc5SRichard Henderson 
trans_lda(DisasContext * ctx,arg_ldst * a)342725460fc5SRichard Henderson static bool trans_lda(DisasContext *ctx, arg_ldst *a)
34281cd012a5SRichard Henderson {
3429d0a851ccSRichard Henderson     int hold_mmu_idx = ctx->mmu_idx;
3430d0a851ccSRichard Henderson 
3431d0a851ccSRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
3432d0a851ccSRichard Henderson     ctx->mmu_idx = ctx->tb_flags & PSW_W ? MMU_ABS_W_IDX : MMU_ABS_IDX;
3433451d993dSRichard Henderson     trans_ld(ctx, a);
34341cd012a5SRichard Henderson     ctx->mmu_idx = hold_mmu_idx;
3435d0a851ccSRichard Henderson     return true;
343631234768SRichard Henderson }
3437d0a851ccSRichard Henderson 
trans_sta(DisasContext * ctx,arg_ldst * a)3438d0a851ccSRichard Henderson static bool trans_sta(DisasContext *ctx, arg_ldst *a)
34391cd012a5SRichard Henderson {
3440d0a851ccSRichard Henderson     int hold_mmu_idx = ctx->mmu_idx;
3441d0a851ccSRichard Henderson 
3442d0a851ccSRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
3443d0a851ccSRichard Henderson     ctx->mmu_idx = ctx->tb_flags & PSW_W ? MMU_ABS_W_IDX : MMU_ABS_IDX;
3444451d993dSRichard Henderson     trans_st(ctx, a);
34451cd012a5SRichard Henderson     ctx->mmu_idx = hold_mmu_idx;
3446d0a851ccSRichard Henderson     return true;
344731234768SRichard Henderson }
3448d0a851ccSRichard Henderson 
trans_ldil(DisasContext * ctx,arg_ldil * a)344995412a61SRichard Henderson static bool trans_ldil(DisasContext *ctx, arg_ldil *a)
34500588e061SRichard Henderson {
3451b2167459SRichard Henderson     TCGv_i64 tcg_rt = dest_gpr(ctx, a->t);
34526fd0c7bcSRichard Henderson 
3453b2167459SRichard Henderson     tcg_gen_movi_i64(tcg_rt, a->i);
34546fd0c7bcSRichard Henderson     save_gpr(ctx, a->t, tcg_rt);
34550588e061SRichard Henderson     ctx->null_cond = cond_make_f();
3456e0137378SRichard Henderson     return true;
345731234768SRichard Henderson }
3458b2167459SRichard Henderson 
trans_addil(DisasContext * ctx,arg_addil * a)3459b2167459SRichard Henderson static bool trans_addil(DisasContext *ctx, arg_addil *a)
34600588e061SRichard Henderson {
3461b2167459SRichard Henderson     TCGv_i64 tcg_rt = load_gpr(ctx, a->r);
34626fd0c7bcSRichard Henderson     TCGv_i64 tcg_r1 = dest_gpr(ctx, 1);
34636fd0c7bcSRichard Henderson 
3464b2167459SRichard Henderson     tcg_gen_addi_i64(tcg_r1, tcg_rt, a->i);
34656fd0c7bcSRichard Henderson     save_gpr(ctx, 1, tcg_r1);
3466b2167459SRichard Henderson     ctx->null_cond = cond_make_f();
3467e0137378SRichard Henderson     return true;
346831234768SRichard Henderson }
3469b2167459SRichard Henderson 
trans_ldo(DisasContext * ctx,arg_ldo * a)3470b2167459SRichard Henderson static bool trans_ldo(DisasContext *ctx, arg_ldo *a)
34710588e061SRichard Henderson {
3472b2167459SRichard Henderson     TCGv_i64 tcg_rt = dest_gpr(ctx, a->t);
34736fd0c7bcSRichard Henderson 
3474b2167459SRichard Henderson     /* Special case rb == 0, for the LDI pseudo-op.
3475b2167459SRichard Henderson        The COPY pseudo-op is handled for free within tcg_gen_addi_i64.  */
3476d265360fSRichard Henderson     if (a->b == 0) {
34770588e061SRichard Henderson         tcg_gen_movi_i64(tcg_rt, a->i);
34786fd0c7bcSRichard Henderson     } else {
3479b2167459SRichard Henderson         tcg_gen_addi_i64(tcg_rt, cpu_gr[a->b], a->i);
34806fd0c7bcSRichard Henderson     }
3481b2167459SRichard Henderson     save_gpr(ctx, a->t, tcg_rt);
34820588e061SRichard Henderson     ctx->null_cond = cond_make_f();
3483e0137378SRichard Henderson     return true;
348431234768SRichard Henderson }
3485b2167459SRichard Henderson 
do_cmpb(DisasContext * ctx,unsigned r,TCGv_i64 in1,unsigned c,unsigned f,bool d,unsigned n,int disp)3486b2167459SRichard Henderson static bool do_cmpb(DisasContext *ctx, unsigned r, TCGv_i64 in1,
34876fd0c7bcSRichard Henderson                     unsigned c, unsigned f, bool d, unsigned n, int disp)
3488e9efd4bcSRichard Henderson {
348998cd9ca7SRichard Henderson     TCGv_i64 dest, in2, sv;
34906fd0c7bcSRichard Henderson     DisasCond cond;
349198cd9ca7SRichard Henderson 
349298cd9ca7SRichard Henderson     in2 = load_gpr(ctx, r);
349398cd9ca7SRichard Henderson     dest = tcg_temp_new_i64();
3494aac0f603SRichard Henderson 
349598cd9ca7SRichard Henderson     tcg_gen_sub_i64(dest, in1, in2);
34966fd0c7bcSRichard Henderson 
349798cd9ca7SRichard Henderson     sv = NULL;
3498f764718dSRichard Henderson     if (cond_need_sv(c)) {
3499b47a4a02SSven Schnelle         sv = do_sub_sv(ctx, dest, in1, in2);
350098cd9ca7SRichard Henderson     }
350198cd9ca7SRichard Henderson 
350298cd9ca7SRichard Henderson     cond = do_sub_cond(ctx, c * 2 + f, d, dest, in1, in2, sv);
35034fe9533aSRichard Henderson     return do_cbranch(ctx, disp, n, &cond);
350401afb7beSRichard Henderson }
350598cd9ca7SRichard Henderson 
trans_cmpb(DisasContext * ctx,arg_cmpb * a)350698cd9ca7SRichard Henderson static bool trans_cmpb(DisasContext *ctx, arg_cmpb *a)
350701afb7beSRichard Henderson {
350898cd9ca7SRichard Henderson     if (!ctx->is_pa20 && a->d) {
3509e9efd4bcSRichard Henderson         return false;
3510e9efd4bcSRichard Henderson     }
3511e9efd4bcSRichard Henderson     nullify_over(ctx);
351201afb7beSRichard Henderson     return do_cmpb(ctx, a->r2, load_gpr(ctx, a->r1),
3513e9efd4bcSRichard Henderson                    a->c, a->f, a->d, a->n, a->disp);
3514e9efd4bcSRichard Henderson }
351501afb7beSRichard Henderson 
trans_cmpbi(DisasContext * ctx,arg_cmpbi * a)351601afb7beSRichard Henderson static bool trans_cmpbi(DisasContext *ctx, arg_cmpbi *a)
351701afb7beSRichard Henderson {
351801afb7beSRichard Henderson     if (!ctx->is_pa20 && a->d) {
3519c65c3ee1SRichard Henderson         return false;
3520c65c3ee1SRichard Henderson     }
3521c65c3ee1SRichard Henderson     nullify_over(ctx);
352201afb7beSRichard Henderson     return do_cmpb(ctx, a->r, tcg_constant_i64(a->i),
35236fd0c7bcSRichard Henderson                    a->c, a->f, a->d, a->n, a->disp);
3524c65c3ee1SRichard Henderson }
352501afb7beSRichard Henderson 
do_addb(DisasContext * ctx,unsigned r,TCGv_i64 in1,unsigned c,unsigned f,unsigned n,int disp)352601afb7beSRichard Henderson static bool do_addb(DisasContext *ctx, unsigned r, TCGv_i64 in1,
35276fd0c7bcSRichard Henderson                     unsigned c, unsigned f, unsigned n, int disp)
352801afb7beSRichard Henderson {
352901afb7beSRichard Henderson     TCGv_i64 dest, in2, sv, cb_cond;
35306fd0c7bcSRichard Henderson     DisasCond cond;
353198cd9ca7SRichard Henderson     bool d = false;
3532bdcccc17SRichard Henderson 
353398cd9ca7SRichard Henderson     /*
3534f25d3160SRichard Henderson      * For hppa64, the ADDB conditions change with PSW.W,
3535f25d3160SRichard Henderson      * dropping ZNV, SV, OD in favor of double-word EQ, LT, LE.
3536f25d3160SRichard Henderson      */
3537f25d3160SRichard Henderson     if (ctx->tb_flags & PSW_W) {
3538f25d3160SRichard Henderson         d = c >= 5;
3539f25d3160SRichard Henderson         if (d) {
3540f25d3160SRichard Henderson             c &= 3;
3541f25d3160SRichard Henderson         }
3542f25d3160SRichard Henderson     }
3543f25d3160SRichard Henderson 
3544f25d3160SRichard Henderson     in2 = load_gpr(ctx, r);
354598cd9ca7SRichard Henderson     dest = tcg_temp_new_i64();
3546aac0f603SRichard Henderson     sv = NULL;
3547f764718dSRichard Henderson     cb_cond = NULL;
3548bdcccc17SRichard Henderson 
354998cd9ca7SRichard Henderson     if (cond_need_cb(c)) {
3550b47a4a02SSven Schnelle         TCGv_i64 cb = tcg_temp_new_i64();
3551aac0f603SRichard Henderson         TCGv_i64 cb_msb = tcg_temp_new_i64();
3552aac0f603SRichard Henderson 
3553bdcccc17SRichard Henderson         tcg_gen_movi_i64(cb_msb, 0);
35546fd0c7bcSRichard Henderson         tcg_gen_add2_i64(dest, cb_msb, in1, cb_msb, in2, cb_msb);
35556fd0c7bcSRichard Henderson         tcg_gen_xor_i64(cb, in1, in2);
35566fd0c7bcSRichard Henderson         tcg_gen_xor_i64(cb, cb, dest);
35576fd0c7bcSRichard Henderson         cb_cond = get_carry(ctx, d, cb, cb_msb);
3558bdcccc17SRichard Henderson     } else {
3559b47a4a02SSven Schnelle         tcg_gen_add_i64(dest, in1, in2);
35606fd0c7bcSRichard Henderson     }
3561b47a4a02SSven Schnelle     if (cond_need_sv(c)) {
3562b47a4a02SSven Schnelle         sv = do_add_sv(ctx, dest, in1, in2, in1, 0, d);
3563f8f5986eSRichard Henderson     }
356498cd9ca7SRichard Henderson 
356598cd9ca7SRichard Henderson     cond = do_cond(ctx, c * 2 + f, d, dest, cb_cond, sv);
3566a751eb31SRichard Henderson     save_gpr(ctx, r, dest);
356743675d20SSven Schnelle     return do_cbranch(ctx, disp, n, &cond);
356801afb7beSRichard Henderson }
356998cd9ca7SRichard Henderson 
trans_addb(DisasContext * ctx,arg_addb * a)357098cd9ca7SRichard Henderson static bool trans_addb(DisasContext *ctx, arg_addb *a)
357101afb7beSRichard Henderson {
357298cd9ca7SRichard Henderson     nullify_over(ctx);
357301afb7beSRichard Henderson     return do_addb(ctx, a->r2, load_gpr(ctx, a->r1), a->c, a->f, a->n, a->disp);
357401afb7beSRichard Henderson }
357501afb7beSRichard Henderson 
trans_addbi(DisasContext * ctx,arg_addbi * a)357601afb7beSRichard Henderson static bool trans_addbi(DisasContext *ctx, arg_addbi *a)
357701afb7beSRichard Henderson {
357801afb7beSRichard Henderson     nullify_over(ctx);
357901afb7beSRichard Henderson     return do_addb(ctx, a->r, tcg_constant_i64(a->i), a->c, a->f, a->n, a->disp);
35806fd0c7bcSRichard Henderson }
358101afb7beSRichard Henderson 
trans_bb_sar(DisasContext * ctx,arg_bb_sar * a)358201afb7beSRichard Henderson static bool trans_bb_sar(DisasContext *ctx, arg_bb_sar *a)
358301afb7beSRichard Henderson {
358401afb7beSRichard Henderson     TCGv_i64 tmp, tcg_r;
35856fd0c7bcSRichard Henderson     DisasCond cond;
358698cd9ca7SRichard Henderson 
358798cd9ca7SRichard Henderson     nullify_over(ctx);
358898cd9ca7SRichard Henderson 
358998cd9ca7SRichard Henderson     tmp = tcg_temp_new_i64();
3590aac0f603SRichard Henderson     tcg_r = load_gpr(ctx, a->r);
359101afb7beSRichard Henderson     if (a->d) {
359282d0c831SRichard Henderson         tcg_gen_shl_i64(tmp, tcg_r, cpu_sar);
359382d0c831SRichard Henderson     } else {
359482d0c831SRichard Henderson         /* Force shift into [32,63] */
35951e9ab9fbSRichard Henderson         tcg_gen_ori_i64(tmp, cpu_sar, 32);
35966fd0c7bcSRichard Henderson         tcg_gen_shl_i64(tmp, tcg_r, tmp);
35976fd0c7bcSRichard Henderson     }
35981e9ab9fbSRichard Henderson 
359998cd9ca7SRichard Henderson     cond = cond_make_ti(a->c ? TCG_COND_GE : TCG_COND_LT, tmp, 0);
36004c42fd0dSRichard Henderson     return do_cbranch(ctx, a->disp, a->n, &cond);
360101afb7beSRichard Henderson }
360298cd9ca7SRichard Henderson 
trans_bb_imm(DisasContext * ctx,arg_bb_imm * a)360398cd9ca7SRichard Henderson static bool trans_bb_imm(DisasContext *ctx, arg_bb_imm *a)
360401afb7beSRichard Henderson {
360598cd9ca7SRichard Henderson     DisasCond cond;
360601afb7beSRichard Henderson     int p = a->p | (a->d ? 0 : 32);
3607b041ec9dSRichard Henderson 
360801afb7beSRichard Henderson     nullify_over(ctx);
360901afb7beSRichard Henderson     cond = cond_make_vi(a->c ? TCG_COND_TSTEQ : TCG_COND_TSTNE,
3610b041ec9dSRichard Henderson                         load_gpr(ctx, a->r), 1ull << (63 - p));
3611b041ec9dSRichard Henderson     return do_cbranch(ctx, a->disp, a->n, &cond);
361201afb7beSRichard Henderson }
361301afb7beSRichard Henderson 
trans_movb(DisasContext * ctx,arg_movb * a)361401afb7beSRichard Henderson static bool trans_movb(DisasContext *ctx, arg_movb *a)
361501afb7beSRichard Henderson {
361601afb7beSRichard Henderson     TCGv_i64 dest;
36176fd0c7bcSRichard Henderson     DisasCond cond;
361898cd9ca7SRichard Henderson 
361998cd9ca7SRichard Henderson     nullify_over(ctx);
362098cd9ca7SRichard Henderson 
362198cd9ca7SRichard Henderson     dest = dest_gpr(ctx, a->r2);
362201afb7beSRichard Henderson     if (a->r1 == 0) {
362301afb7beSRichard Henderson         tcg_gen_movi_i64(dest, 0);
36246fd0c7bcSRichard Henderson     } else {
362598cd9ca7SRichard Henderson         tcg_gen_mov_i64(dest, cpu_gr[a->r1]);
36266fd0c7bcSRichard Henderson     }
362798cd9ca7SRichard Henderson 
362898cd9ca7SRichard Henderson     /* All MOVB conditions are 32-bit. */
36294fa52edfSRichard Henderson     cond = do_sed_cond(ctx, a->c, false, dest);
36304fa52edfSRichard Henderson     return do_cbranch(ctx, a->disp, a->n, &cond);
363101afb7beSRichard Henderson }
363201afb7beSRichard Henderson 
trans_movbi(DisasContext * ctx,arg_movbi * a)363301afb7beSRichard Henderson static bool trans_movbi(DisasContext *ctx, arg_movbi *a)
363401afb7beSRichard Henderson {
363501afb7beSRichard Henderson     TCGv_i64 dest;
36366fd0c7bcSRichard Henderson     DisasCond cond;
363701afb7beSRichard Henderson 
363801afb7beSRichard Henderson     nullify_over(ctx);
363901afb7beSRichard Henderson 
364001afb7beSRichard Henderson     dest = dest_gpr(ctx, a->r);
364101afb7beSRichard Henderson     tcg_gen_movi_i64(dest, a->i);
36426fd0c7bcSRichard Henderson 
364301afb7beSRichard Henderson     /* All MOVBI conditions are 32-bit. */
36444fa52edfSRichard Henderson     cond = do_sed_cond(ctx, a->c, false, dest);
36454fa52edfSRichard Henderson     return do_cbranch(ctx, a->disp, a->n, &cond);
364601afb7beSRichard Henderson }
364798cd9ca7SRichard Henderson 
trans_shrp_sar(DisasContext * ctx,arg_shrp_sar * a)364898cd9ca7SRichard Henderson static bool trans_shrp_sar(DisasContext *ctx, arg_shrp_sar *a)
3649f7b775a9SRichard Henderson {
36500b1347d2SRichard Henderson     TCGv_i64 dest, src2;
36516fd0c7bcSRichard Henderson 
36520b1347d2SRichard Henderson     if (!ctx->is_pa20 && a->d) {
3653f7b775a9SRichard Henderson         return false;
3654f7b775a9SRichard Henderson     }
3655f7b775a9SRichard Henderson     if (a->c) {
365630878590SRichard Henderson         nullify_over(ctx);
36570b1347d2SRichard Henderson     }
36580b1347d2SRichard Henderson 
36590b1347d2SRichard Henderson     dest = dest_gpr(ctx, a->t);
366030878590SRichard Henderson     src2 = load_gpr(ctx, a->r2);
3661f7b775a9SRichard Henderson     if (a->r1 == 0) {
366230878590SRichard Henderson         if (a->d) {
3663f7b775a9SRichard Henderson             tcg_gen_shr_i64(dest, src2, cpu_sar);
36646fd0c7bcSRichard Henderson         } else {
3665f7b775a9SRichard Henderson             TCGv_i64 tmp = tcg_temp_new_i64();
3666aac0f603SRichard Henderson 
3667f7b775a9SRichard Henderson             tcg_gen_ext32u_i64(dest, src2);
36686fd0c7bcSRichard Henderson             tcg_gen_andi_i64(tmp, cpu_sar, 31);
36696fd0c7bcSRichard Henderson             tcg_gen_shr_i64(dest, dest, tmp);
36706fd0c7bcSRichard Henderson         }
3671f7b775a9SRichard Henderson     } else if (a->r1 == a->r2) {
367230878590SRichard Henderson         if (a->d) {
3673f7b775a9SRichard Henderson             tcg_gen_rotr_i64(dest, src2, cpu_sar);
36746fd0c7bcSRichard Henderson         } else {
3675f7b775a9SRichard Henderson             TCGv_i32 t32 = tcg_temp_new_i32();
36760b1347d2SRichard Henderson             TCGv_i32 s32 = tcg_temp_new_i32();
3677e1d635e8SRichard Henderson 
3678e1d635e8SRichard Henderson             tcg_gen_extrl_i64_i32(t32, src2);
36796fd0c7bcSRichard Henderson             tcg_gen_extrl_i64_i32(s32, cpu_sar);
36806fd0c7bcSRichard Henderson             tcg_gen_andi_i32(s32, s32, 31);
3681f7b775a9SRichard Henderson             tcg_gen_rotr_i32(t32, t32, s32);
3682e1d635e8SRichard Henderson             tcg_gen_extu_i32_i64(dest, t32);
36836fd0c7bcSRichard Henderson         }
3684f7b775a9SRichard Henderson     } else {
3685f7b775a9SRichard Henderson         TCGv_i64 src1 = load_gpr(ctx, a->r1);
36866fd0c7bcSRichard Henderson 
3687f7b775a9SRichard Henderson         if (a->d) {
3688f7b775a9SRichard Henderson             TCGv_i64 t = tcg_temp_new_i64();
3689aac0f603SRichard Henderson             TCGv_i64 n = tcg_temp_new_i64();
3690aac0f603SRichard Henderson 
3691f7b775a9SRichard Henderson             tcg_gen_xori_i64(n, cpu_sar, 63);
36926fd0c7bcSRichard Henderson             tcg_gen_shl_i64(t, src1, n);
3693a01491a2SHelge Deller             tcg_gen_shli_i64(t, t, 1);
36946fd0c7bcSRichard Henderson             tcg_gen_shr_i64(dest, src2, cpu_sar);
3695a01491a2SHelge Deller             tcg_gen_or_i64(dest, dest, t);
36966fd0c7bcSRichard Henderson         } else {
36970b1347d2SRichard Henderson             TCGv_i64 t = tcg_temp_new_i64();
36980b1347d2SRichard Henderson             TCGv_i64 s = tcg_temp_new_i64();
36990b1347d2SRichard Henderson 
37000b1347d2SRichard Henderson             tcg_gen_concat32_i64(t, src2, src1);
37016fd0c7bcSRichard Henderson             tcg_gen_andi_i64(s, cpu_sar, 31);
3702967662cdSRichard Henderson             tcg_gen_shr_i64(dest, t, s);
3703967662cdSRichard Henderson         }
37040b1347d2SRichard Henderson     }
3705f7b775a9SRichard Henderson     save_gpr(ctx, a->t, dest);
370630878590SRichard Henderson 
37070b1347d2SRichard Henderson     /* Install the new nullification.  */
37080b1347d2SRichard Henderson     ctx->null_cond = do_sed_cond(ctx, a->c, a->d, dest);
3709d37fad0aSSven Schnelle     return nullify_end(ctx);
371031234768SRichard Henderson }
37110b1347d2SRichard Henderson 
trans_shrp_imm(DisasContext * ctx,arg_shrp_imm * a)37120b1347d2SRichard Henderson static bool trans_shrp_imm(DisasContext *ctx, arg_shrp_imm *a)
3713f7b775a9SRichard Henderson {
37140b1347d2SRichard Henderson     unsigned width, sa;
3715f7b775a9SRichard Henderson     TCGv_i64 dest, t2;
37166fd0c7bcSRichard Henderson 
37170b1347d2SRichard Henderson     if (!ctx->is_pa20 && a->d) {
3718f7b775a9SRichard Henderson         return false;
3719f7b775a9SRichard Henderson     }
3720f7b775a9SRichard Henderson     if (a->c) {
372130878590SRichard Henderson         nullify_over(ctx);
37220b1347d2SRichard Henderson     }
37230b1347d2SRichard Henderson 
37240b1347d2SRichard Henderson     width = a->d ? 64 : 32;
3725f7b775a9SRichard Henderson     sa = width - 1 - a->cpos;
3726f7b775a9SRichard Henderson 
3727f7b775a9SRichard Henderson     dest = dest_gpr(ctx, a->t);
372830878590SRichard Henderson     t2 = load_gpr(ctx, a->r2);
372930878590SRichard Henderson     if (a->r1 == 0) {
373005bfd4dbSRichard Henderson         tcg_gen_extract_i64(dest, t2, sa, width - sa);
37316fd0c7bcSRichard Henderson     } else if (width == TARGET_LONG_BITS) {
3732c53e401eSRichard Henderson         tcg_gen_extract2_i64(dest, t2, cpu_gr[a->r1], sa);
37336fd0c7bcSRichard Henderson     } else {
3734f7b775a9SRichard Henderson         assert(!a->d);
3735f7b775a9SRichard Henderson         if (a->r1 == a->r2) {
3736f7b775a9SRichard Henderson             TCGv_i32 t32 = tcg_temp_new_i32();
37370b1347d2SRichard Henderson             tcg_gen_extrl_i64_i32(t32, t2);
37386fd0c7bcSRichard Henderson             tcg_gen_rotri_i32(t32, t32, sa);
37390b1347d2SRichard Henderson             tcg_gen_extu_i32_i64(dest, t32);
37406fd0c7bcSRichard Henderson         } else {
37410b1347d2SRichard Henderson             tcg_gen_concat32_i64(dest, t2, cpu_gr[a->r1]);
3742967662cdSRichard Henderson             tcg_gen_extract_i64(dest, dest, sa, 32);
3743967662cdSRichard Henderson         }
37440b1347d2SRichard Henderson     }
3745f7b775a9SRichard Henderson     save_gpr(ctx, a->t, dest);
374630878590SRichard Henderson 
37470b1347d2SRichard Henderson     /* Install the new nullification.  */
37480b1347d2SRichard Henderson     ctx->null_cond = do_sed_cond(ctx, a->c, a->d, dest);
3749d37fad0aSSven Schnelle     return nullify_end(ctx);
375031234768SRichard Henderson }
37510b1347d2SRichard Henderson 
trans_extr_sar(DisasContext * ctx,arg_extr_sar * a)37520b1347d2SRichard Henderson static bool trans_extr_sar(DisasContext *ctx, arg_extr_sar *a)
3753bd792da3SRichard Henderson {
37540b1347d2SRichard Henderson     unsigned widthm1 = a->d ? 63 : 31;
3755bd792da3SRichard Henderson     TCGv_i64 dest, src, tmp;
37566fd0c7bcSRichard Henderson 
37570b1347d2SRichard Henderson     if (!ctx->is_pa20 && a->d) {
3758bd792da3SRichard Henderson         return false;
3759bd792da3SRichard Henderson     }
3760bd792da3SRichard Henderson     if (a->c) {
376130878590SRichard Henderson         nullify_over(ctx);
37620b1347d2SRichard Henderson     }
37630b1347d2SRichard Henderson 
37640b1347d2SRichard Henderson     dest = dest_gpr(ctx, a->t);
376530878590SRichard Henderson     src = load_gpr(ctx, a->r);
376630878590SRichard Henderson     tmp = tcg_temp_new_i64();
3767aac0f603SRichard Henderson 
37680b1347d2SRichard Henderson     /* Recall that SAR is using big-endian bit numbering.  */
37690b1347d2SRichard Henderson     tcg_gen_andi_i64(tmp, cpu_sar, widthm1);
37706fd0c7bcSRichard Henderson     tcg_gen_xori_i64(tmp, tmp, widthm1);
37716fd0c7bcSRichard Henderson 
3772d781cb77SRichard Henderson     if (a->se) {
377330878590SRichard Henderson         if (!a->d) {
3774bd792da3SRichard Henderson             tcg_gen_ext32s_i64(dest, src);
37756fd0c7bcSRichard Henderson             src = dest;
3776bd792da3SRichard Henderson         }
3777bd792da3SRichard Henderson         tcg_gen_sar_i64(dest, src, tmp);
37786fd0c7bcSRichard Henderson         tcg_gen_sextract_i64(dest, dest, 0, a->len);
37796fd0c7bcSRichard Henderson     } else {
37800b1347d2SRichard Henderson         if (!a->d) {
3781bd792da3SRichard Henderson             tcg_gen_ext32u_i64(dest, src);
37826fd0c7bcSRichard Henderson             src = dest;
3783bd792da3SRichard Henderson         }
3784bd792da3SRichard Henderson         tcg_gen_shr_i64(dest, src, tmp);
37856fd0c7bcSRichard Henderson         tcg_gen_extract_i64(dest, dest, 0, a->len);
37866fd0c7bcSRichard Henderson     }
37870b1347d2SRichard Henderson     save_gpr(ctx, a->t, dest);
378830878590SRichard Henderson 
37890b1347d2SRichard Henderson     /* Install the new nullification.  */
37900b1347d2SRichard Henderson     ctx->null_cond = do_sed_cond(ctx, a->c, a->d, dest);
3791bd792da3SRichard Henderson     return nullify_end(ctx);
379231234768SRichard Henderson }
37930b1347d2SRichard Henderson 
trans_extr_imm(DisasContext * ctx,arg_extr_imm * a)37940b1347d2SRichard Henderson static bool trans_extr_imm(DisasContext *ctx, arg_extr_imm *a)
3795bd792da3SRichard Henderson {
37960b1347d2SRichard Henderson     unsigned len, cpos, width;
3797bd792da3SRichard Henderson     TCGv_i64 dest, src;
37986fd0c7bcSRichard Henderson 
37990b1347d2SRichard Henderson     if (!ctx->is_pa20 && a->d) {
3800bd792da3SRichard Henderson         return false;
3801bd792da3SRichard Henderson     }
3802bd792da3SRichard Henderson     if (a->c) {
380330878590SRichard Henderson         nullify_over(ctx);
38040b1347d2SRichard Henderson     }
38050b1347d2SRichard Henderson 
38060b1347d2SRichard Henderson     len = a->len;
3807bd792da3SRichard Henderson     width = a->d ? 64 : 32;
3808bd792da3SRichard Henderson     cpos = width - 1 - a->pos;
3809bd792da3SRichard Henderson     if (cpos + len > width) {
3810bd792da3SRichard Henderson         len = width - cpos;
3811bd792da3SRichard Henderson     }
3812bd792da3SRichard Henderson 
3813bd792da3SRichard Henderson     dest = dest_gpr(ctx, a->t);
381430878590SRichard Henderson     src = load_gpr(ctx, a->r);
381530878590SRichard Henderson     if (a->se) {
381630878590SRichard Henderson         tcg_gen_sextract_i64(dest, src, cpos, len);
38176fd0c7bcSRichard Henderson     } else {
38180b1347d2SRichard Henderson         tcg_gen_extract_i64(dest, src, cpos, len);
38196fd0c7bcSRichard Henderson     }
38200b1347d2SRichard Henderson     save_gpr(ctx, a->t, dest);
382130878590SRichard Henderson 
38220b1347d2SRichard Henderson     /* Install the new nullification.  */
38230b1347d2SRichard Henderson     ctx->null_cond = do_sed_cond(ctx, a->c, a->d, dest);
3824bd792da3SRichard Henderson     return nullify_end(ctx);
382531234768SRichard Henderson }
38260b1347d2SRichard Henderson 
trans_depi_imm(DisasContext * ctx,arg_depi_imm * a)38270b1347d2SRichard Henderson static bool trans_depi_imm(DisasContext *ctx, arg_depi_imm *a)
382872ae4f2bSRichard Henderson {
38290b1347d2SRichard Henderson     unsigned len, width;
383072ae4f2bSRichard Henderson     uint64_t mask0, mask1;
3831c53e401eSRichard Henderson     TCGv_i64 dest;
38326fd0c7bcSRichard Henderson 
38330b1347d2SRichard Henderson     if (!ctx->is_pa20 && a->d) {
383472ae4f2bSRichard Henderson         return false;
383572ae4f2bSRichard Henderson     }
383672ae4f2bSRichard Henderson     if (a->c) {
383730878590SRichard Henderson         nullify_over(ctx);
38380b1347d2SRichard Henderson     }
38390b1347d2SRichard Henderson 
384072ae4f2bSRichard Henderson     len = a->len;
384172ae4f2bSRichard Henderson     width = a->d ? 64 : 32;
384272ae4f2bSRichard Henderson     if (a->cpos + len > width) {
384372ae4f2bSRichard Henderson         len = width - a->cpos;
384472ae4f2bSRichard Henderson     }
38450b1347d2SRichard Henderson 
38460b1347d2SRichard Henderson     dest = dest_gpr(ctx, a->t);
384730878590SRichard Henderson     mask0 = deposit64(0, a->cpos, len, a->i);
384830878590SRichard Henderson     mask1 = deposit64(-1, a->cpos, len, a->i);
384930878590SRichard Henderson 
38500b1347d2SRichard Henderson     if (a->nz) {
385130878590SRichard Henderson         TCGv_i64 src = load_gpr(ctx, a->t);
38526fd0c7bcSRichard Henderson         tcg_gen_andi_i64(dest, src, mask1);
38536fd0c7bcSRichard Henderson         tcg_gen_ori_i64(dest, dest, mask0);
38546fd0c7bcSRichard Henderson     } else {
38550b1347d2SRichard Henderson         tcg_gen_movi_i64(dest, mask0);
38566fd0c7bcSRichard Henderson     }
38570b1347d2SRichard Henderson     save_gpr(ctx, a->t, dest);
385830878590SRichard Henderson 
38590b1347d2SRichard Henderson     /* Install the new nullification.  */
38600b1347d2SRichard Henderson     ctx->null_cond = do_sed_cond(ctx, a->c, a->d, dest);
386172ae4f2bSRichard Henderson     return nullify_end(ctx);
386231234768SRichard Henderson }
38630b1347d2SRichard Henderson 
trans_dep_imm(DisasContext * ctx,arg_dep_imm * a)38640b1347d2SRichard Henderson static bool trans_dep_imm(DisasContext *ctx, arg_dep_imm *a)
386572ae4f2bSRichard Henderson {
38660b1347d2SRichard Henderson     unsigned rs = a->nz ? a->t : 0;
386730878590SRichard Henderson     unsigned len, width;
386872ae4f2bSRichard Henderson     TCGv_i64 dest, val;
38696fd0c7bcSRichard Henderson 
38700b1347d2SRichard Henderson     if (!ctx->is_pa20 && a->d) {
387172ae4f2bSRichard Henderson         return false;
387272ae4f2bSRichard Henderson     }
387372ae4f2bSRichard Henderson     if (a->c) {
387430878590SRichard Henderson         nullify_over(ctx);
38750b1347d2SRichard Henderson     }
38760b1347d2SRichard Henderson 
387772ae4f2bSRichard Henderson     len = a->len;
387872ae4f2bSRichard Henderson     width = a->d ? 64 : 32;
387972ae4f2bSRichard Henderson     if (a->cpos + len > width) {
388072ae4f2bSRichard Henderson         len = width - a->cpos;
388172ae4f2bSRichard Henderson     }
38820b1347d2SRichard Henderson 
38830b1347d2SRichard Henderson     dest = dest_gpr(ctx, a->t);
388430878590SRichard Henderson     val = load_gpr(ctx, a->r);
388530878590SRichard Henderson     if (rs == 0) {
38860b1347d2SRichard Henderson         tcg_gen_deposit_z_i64(dest, val, a->cpos, len);
38876fd0c7bcSRichard Henderson     } else {
38880b1347d2SRichard Henderson         tcg_gen_deposit_i64(dest, cpu_gr[rs], val, a->cpos, len);
38896fd0c7bcSRichard Henderson     }
38900b1347d2SRichard Henderson     save_gpr(ctx, a->t, dest);
389130878590SRichard Henderson 
38920b1347d2SRichard Henderson     /* Install the new nullification.  */
38930b1347d2SRichard Henderson     ctx->null_cond = do_sed_cond(ctx, a->c, a->d, dest);
389472ae4f2bSRichard Henderson     return nullify_end(ctx);
389531234768SRichard Henderson }
38960b1347d2SRichard Henderson 
do_dep_sar(DisasContext * ctx,unsigned rt,unsigned c,bool d,bool nz,unsigned len,TCGv_i64 val)38970b1347d2SRichard Henderson static bool do_dep_sar(DisasContext *ctx, unsigned rt, unsigned c,
389872ae4f2bSRichard Henderson                        bool d, bool nz, unsigned len, TCGv_i64 val)
38996fd0c7bcSRichard Henderson {
39000b1347d2SRichard Henderson     unsigned rs = nz ? rt : 0;
39010b1347d2SRichard Henderson     unsigned widthm1 = d ? 63 : 31;
390272ae4f2bSRichard Henderson     TCGv_i64 mask, tmp, shift, dest;
39036fd0c7bcSRichard Henderson     uint64_t msb = 1ULL << (len - 1);
3904c53e401eSRichard Henderson 
39050b1347d2SRichard Henderson     dest = dest_gpr(ctx, rt);
39060b1347d2SRichard Henderson     shift = tcg_temp_new_i64();
3907aac0f603SRichard Henderson     tmp = tcg_temp_new_i64();
3908aac0f603SRichard Henderson 
39090b1347d2SRichard Henderson     /* Convert big-endian bit numbering in SAR to left-shift.  */
39100b1347d2SRichard Henderson     tcg_gen_andi_i64(shift, cpu_sar, widthm1);
39116fd0c7bcSRichard Henderson     tcg_gen_xori_i64(shift, shift, widthm1);
39126fd0c7bcSRichard Henderson 
39130b1347d2SRichard Henderson     mask = tcg_temp_new_i64();
3914aac0f603SRichard Henderson     tcg_gen_movi_i64(mask, msb + (msb - 1));
39156fd0c7bcSRichard Henderson     tcg_gen_and_i64(tmp, val, mask);
39166fd0c7bcSRichard Henderson     if (rs) {
39170b1347d2SRichard Henderson         tcg_gen_shl_i64(mask, mask, shift);
39186fd0c7bcSRichard Henderson         tcg_gen_shl_i64(tmp, tmp, shift);
39196fd0c7bcSRichard Henderson         tcg_gen_andc_i64(dest, cpu_gr[rs], mask);
39206fd0c7bcSRichard Henderson         tcg_gen_or_i64(dest, dest, tmp);
39216fd0c7bcSRichard Henderson     } else {
39220b1347d2SRichard Henderson         tcg_gen_shl_i64(dest, tmp, shift);
39236fd0c7bcSRichard Henderson     }
39240b1347d2SRichard Henderson     save_gpr(ctx, rt, dest);
39250b1347d2SRichard Henderson 
39260b1347d2SRichard Henderson     /* Install the new nullification.  */
39270b1347d2SRichard Henderson     ctx->null_cond = do_sed_cond(ctx, c, d, dest);
392872ae4f2bSRichard Henderson     return nullify_end(ctx);
392931234768SRichard Henderson }
39300b1347d2SRichard Henderson 
trans_dep_sar(DisasContext * ctx,arg_dep_sar * a)39310b1347d2SRichard Henderson static bool trans_dep_sar(DisasContext *ctx, arg_dep_sar *a)
393272ae4f2bSRichard Henderson {
393330878590SRichard Henderson     if (!ctx->is_pa20 && a->d) {
393472ae4f2bSRichard Henderson         return false;
393572ae4f2bSRichard Henderson     }
393672ae4f2bSRichard Henderson     if (a->c) {
3937a6deecceSSven Schnelle         nullify_over(ctx);
3938a6deecceSSven Schnelle     }
3939a6deecceSSven Schnelle     return do_dep_sar(ctx, a->t, a->c, a->d, a->nz, a->len,
394072ae4f2bSRichard Henderson                       load_gpr(ctx, a->r));
394172ae4f2bSRichard Henderson }
394230878590SRichard Henderson 
trans_depi_sar(DisasContext * ctx,arg_depi_sar * a)394330878590SRichard Henderson static bool trans_depi_sar(DisasContext *ctx, arg_depi_sar *a)
394472ae4f2bSRichard Henderson {
394530878590SRichard Henderson     if (!ctx->is_pa20 && a->d) {
394672ae4f2bSRichard Henderson         return false;
394772ae4f2bSRichard Henderson     }
394872ae4f2bSRichard Henderson     if (a->c) {
3949a6deecceSSven Schnelle         nullify_over(ctx);
3950a6deecceSSven Schnelle     }
3951a6deecceSSven Schnelle     return do_dep_sar(ctx, a->t, a->c, a->d, a->nz, a->len,
395272ae4f2bSRichard Henderson                       tcg_constant_i64(a->i));
39536fd0c7bcSRichard Henderson }
395430878590SRichard Henderson 
trans_be(DisasContext * ctx,arg_be * a)39550b1347d2SRichard Henderson static bool trans_be(DisasContext *ctx, arg_be *a)
39568340f534SRichard Henderson {
395798cd9ca7SRichard Henderson #ifndef CONFIG_USER_ONLY
3958019f4159SRichard Henderson     ctx->iaq_j.space = tcg_temp_new_i64();
3959bc921866SRichard Henderson     load_spr(ctx, ctx->iaq_j.space, a->sp);
3960bc921866SRichard Henderson #endif
3961c301f34eSRichard Henderson 
3962019f4159SRichard Henderson     ctx->iaq_j.base = tcg_temp_new_i64();
3963bc921866SRichard Henderson     ctx->iaq_j.disp = 0;
3964bc921866SRichard Henderson 
3965bc921866SRichard Henderson     tcg_gen_addi_i64(ctx->iaq_j.base, load_gpr(ctx, a->b), a->disp);
3966bc921866SRichard Henderson     ctx->iaq_j.base = do_ibranch_priv(ctx, ctx->iaq_j.base);
3967bc921866SRichard Henderson 
3968bc921866SRichard Henderson     return do_ibranch(ctx, a->l, true, a->n);
3969bc921866SRichard Henderson }
397098cd9ca7SRichard Henderson 
trans_bl(DisasContext * ctx,arg_bl * a)397198cd9ca7SRichard Henderson static bool trans_bl(DisasContext *ctx, arg_bl *a)
39728340f534SRichard Henderson {
397398cd9ca7SRichard Henderson     return do_dbranch(ctx, a->disp, a->l, a->n);
39742644f80bSRichard Henderson }
397598cd9ca7SRichard Henderson 
trans_b_gate(DisasContext * ctx,arg_b_gate * a)397698cd9ca7SRichard Henderson static bool trans_b_gate(DisasContext *ctx, arg_b_gate *a)
39778340f534SRichard Henderson {
397843e05652SRichard Henderson     int64_t disp = a->disp;
3979bc921866SRichard Henderson     bool indirect = false;
3980804cd52dSRichard Henderson 
398143e05652SRichard Henderson     /* Trap if PSW[B] is set. */
39825ae8adbbSRichard Henderson     if (ctx->psw_xb & PSW_B) {
39835ae8adbbSRichard Henderson         return gen_illegal(ctx);
398443e05652SRichard Henderson     }
398543e05652SRichard Henderson 
398643e05652SRichard Henderson     nullify_over(ctx);
39875ae8adbbSRichard Henderson 
39885ae8adbbSRichard Henderson #ifndef CONFIG_USER_ONLY
398943e05652SRichard Henderson     if (ctx->privilege == 0) {
3990804cd52dSRichard Henderson         /* Privilege cannot decrease. */
3991804cd52dSRichard Henderson     } else if (!(ctx->tb_flags & PSW_C)) {
3992804cd52dSRichard Henderson         /* With paging disabled, priv becomes 0. */
3993804cd52dSRichard Henderson         disp -= ctx->privilege;
3994bc921866SRichard Henderson     } else {
399543e05652SRichard Henderson         /* Adjust the dest offset for the privilege change from the PTE. */
3996804cd52dSRichard Henderson         TCGv_i64 off = tcg_temp_new_i64();
3997804cd52dSRichard Henderson 
3998804cd52dSRichard Henderson         copy_iaoq_entry(ctx, off, &ctx->iaq_f);
3999*6dd9b145SRichard Henderson         gen_helper_b_gate_priv(off, tcg_env, off);
4000*6dd9b145SRichard Henderson 
4001804cd52dSRichard Henderson         ctx->iaq_j.base = off;
4002804cd52dSRichard Henderson         ctx->iaq_j.disp = disp + 8;
4003804cd52dSRichard Henderson         indirect = true;
4004804cd52dSRichard Henderson     }
400543e05652SRichard Henderson #endif
400643e05652SRichard Henderson 
400743e05652SRichard Henderson     if (a->l) {
40086e5f5300SSven Schnelle         TCGv_i64 tmp = dest_gpr(ctx, a->l);
40096fd0c7bcSRichard Henderson         if (ctx->privilege < 3) {
40106e5f5300SSven Schnelle             tcg_gen_andi_i64(tmp, tmp, -4);
40116fd0c7bcSRichard Henderson         }
40126e5f5300SSven Schnelle         tcg_gen_ori_i64(tmp, tmp, ctx->privilege);
40136fd0c7bcSRichard Henderson         save_gpr(ctx, a->l, tmp);
40146e5f5300SSven Schnelle     }
40156e5f5300SSven Schnelle 
40166e5f5300SSven Schnelle     if (indirect) {
4017804cd52dSRichard Henderson         return do_ibranch(ctx, 0, false, a->n);
4018804cd52dSRichard Henderson     }
4019804cd52dSRichard Henderson     return do_dbranch(ctx, disp, 0, a->n);
4020bc921866SRichard Henderson }
402143e05652SRichard Henderson 
trans_blr(DisasContext * ctx,arg_blr * a)402243e05652SRichard Henderson static bool trans_blr(DisasContext *ctx, arg_blr *a)
40238340f534SRichard Henderson {
402498cd9ca7SRichard Henderson     if (a->x) {
4025b35aec85SRichard Henderson         DisasIAQE next = iaqe_incr(&ctx->iaq_f, 8);
4026bc921866SRichard Henderson         TCGv_i64 t0 = tcg_temp_new_i64();
4027bc921866SRichard Henderson         TCGv_i64 t1 = tcg_temp_new_i64();
4028bc921866SRichard Henderson 
4029bc921866SRichard Henderson         /* The computation here never changes privilege level.  */
4030660eefe1SRichard Henderson         copy_iaoq_entry(ctx, t0, &next);
4031bc921866SRichard Henderson         tcg_gen_shli_i64(t1, load_gpr(ctx, a->x), 3);
4032bc921866SRichard Henderson         tcg_gen_add_i64(t0, t0, t1);
4033bc921866SRichard Henderson 
4034bc921866SRichard Henderson         ctx->iaq_j = iaqe_next_absv(ctx, t0);
4035bc921866SRichard Henderson         return do_ibranch(ctx, a->l, false, a->n);
4036bc921866SRichard Henderson     } else {
4037b35aec85SRichard Henderson         /* BLR R0,RX is a good way to load PC+8 into RX.  */
4038b35aec85SRichard Henderson         return do_dbranch(ctx, 0, a->l, a->n);
40392644f80bSRichard Henderson     }
4040b35aec85SRichard Henderson }
404198cd9ca7SRichard Henderson 
trans_bv(DisasContext * ctx,arg_bv * a)404298cd9ca7SRichard Henderson static bool trans_bv(DisasContext *ctx, arg_bv *a)
40438340f534SRichard Henderson {
404498cd9ca7SRichard Henderson     TCGv_i64 dest;
40456fd0c7bcSRichard Henderson 
404698cd9ca7SRichard Henderson     if (a->x == 0) {
40478340f534SRichard Henderson         dest = load_gpr(ctx, a->b);
40488340f534SRichard Henderson     } else {
404998cd9ca7SRichard Henderson         dest = tcg_temp_new_i64();
4050aac0f603SRichard Henderson         tcg_gen_shli_i64(dest, load_gpr(ctx, a->x), 3);
40516fd0c7bcSRichard Henderson         tcg_gen_add_i64(dest, dest, load_gpr(ctx, a->b));
40526fd0c7bcSRichard Henderson     }
405398cd9ca7SRichard Henderson     dest = do_ibranch_priv(ctx, dest);
4054660eefe1SRichard Henderson     ctx->iaq_j = iaqe_next_absv(ctx, dest);
4055bc921866SRichard Henderson 
4056bc921866SRichard Henderson     return do_ibranch(ctx, 0, false, a->n);
4057bc921866SRichard Henderson }
405898cd9ca7SRichard Henderson 
trans_bve(DisasContext * ctx,arg_bve * a)405998cd9ca7SRichard Henderson static bool trans_bve(DisasContext *ctx, arg_bve *a)
40608340f534SRichard Henderson {
406198cd9ca7SRichard Henderson     TCGv_i64 b = load_gpr(ctx, a->b);
4062019f4159SRichard Henderson 
406398cd9ca7SRichard Henderson #ifndef CONFIG_USER_ONLY
4064019f4159SRichard Henderson     ctx->iaq_j.space = space_select(ctx, 0, b);
4065bc921866SRichard Henderson #endif
4066c301f34eSRichard Henderson     ctx->iaq_j.base = do_ibranch_priv(ctx, b);
4067bc921866SRichard Henderson     ctx->iaq_j.disp = 0;
4068bc921866SRichard Henderson 
4069019f4159SRichard Henderson     return do_ibranch(ctx, a->l, false, a->n);
4070bc921866SRichard Henderson }
407198cd9ca7SRichard Henderson 
trans_nopbts(DisasContext * ctx,arg_nopbts * a)407298cd9ca7SRichard Henderson static bool trans_nopbts(DisasContext *ctx, arg_nopbts *a)
4073a8966ba7SRichard Henderson {
4074a8966ba7SRichard Henderson     /* All branch target stack instructions implement as nop. */
4075a8966ba7SRichard Henderson     return ctx->is_pa20;
4076a8966ba7SRichard Henderson }
4077a8966ba7SRichard Henderson 
4078a8966ba7SRichard Henderson /*
40791ca74648SRichard Henderson  * Float class 0
40801ca74648SRichard Henderson  */
40811ca74648SRichard Henderson 
gen_fcpy_f(TCGv_i32 dst,TCGv_env unused,TCGv_i32 src)4082ebe9383cSRichard Henderson static void gen_fcpy_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src)
40831ca74648SRichard Henderson {
4084ebe9383cSRichard Henderson     tcg_gen_mov_i32(dst, src);
4085ebe9383cSRichard Henderson }
4086ebe9383cSRichard Henderson 
trans_fid_f(DisasContext * ctx,arg_fid_f * a)4087ebe9383cSRichard Henderson static bool trans_fid_f(DisasContext *ctx, arg_fid_f *a)
408859f8c04bSHelge Deller {
408959f8c04bSHelge Deller     uint64_t ret;
4090a300dad3SRichard Henderson 
4091a300dad3SRichard Henderson     if (ctx->is_pa20) {
4092c53e401eSRichard Henderson         ret = 0x13080000000000ULL; /* PA8700 (PCX-W2) */
4093a300dad3SRichard Henderson     } else {
4094a300dad3SRichard Henderson         ret = 0x0f080000000000ULL; /* PA7300LC (PCX-L2) */
4095a300dad3SRichard Henderson     }
4096a300dad3SRichard Henderson 
4097a300dad3SRichard Henderson     nullify_over(ctx);
409859f8c04bSHelge Deller     save_frd(0, tcg_constant_i64(ret));
4099a300dad3SRichard Henderson     return nullify_end(ctx);
410059f8c04bSHelge Deller }
410159f8c04bSHelge Deller 
trans_fcpy_f(DisasContext * ctx,arg_fclass01 * a)410259f8c04bSHelge Deller static bool trans_fcpy_f(DisasContext *ctx, arg_fclass01 *a)
41031ca74648SRichard Henderson {
41041ca74648SRichard Henderson     return do_fop_wew(ctx, a->t, a->r, gen_fcpy_f);
41051ca74648SRichard Henderson }
41061ca74648SRichard Henderson 
gen_fcpy_d(TCGv_i64 dst,TCGv_env unused,TCGv_i64 src)41071ca74648SRichard Henderson static void gen_fcpy_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src)
4108ebe9383cSRichard Henderson {
4109ebe9383cSRichard Henderson     tcg_gen_mov_i64(dst, src);
4110ebe9383cSRichard Henderson }
4111ebe9383cSRichard Henderson 
trans_fcpy_d(DisasContext * ctx,arg_fclass01 * a)4112ebe9383cSRichard Henderson static bool trans_fcpy_d(DisasContext *ctx, arg_fclass01 *a)
41131ca74648SRichard Henderson {
41141ca74648SRichard Henderson     return do_fop_ded(ctx, a->t, a->r, gen_fcpy_d);
41151ca74648SRichard Henderson }
41161ca74648SRichard Henderson 
gen_fabs_f(TCGv_i32 dst,TCGv_env unused,TCGv_i32 src)41171ca74648SRichard Henderson static void gen_fabs_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src)
41181ca74648SRichard Henderson {
4119ebe9383cSRichard Henderson     tcg_gen_andi_i32(dst, src, INT32_MAX);
4120ebe9383cSRichard Henderson }
4121ebe9383cSRichard Henderson 
trans_fabs_f(DisasContext * ctx,arg_fclass01 * a)4122ebe9383cSRichard Henderson static bool trans_fabs_f(DisasContext *ctx, arg_fclass01 *a)
41231ca74648SRichard Henderson {
41241ca74648SRichard Henderson     return do_fop_wew(ctx, a->t, a->r, gen_fabs_f);
41251ca74648SRichard Henderson }
41261ca74648SRichard Henderson 
gen_fabs_d(TCGv_i64 dst,TCGv_env unused,TCGv_i64 src)41271ca74648SRichard Henderson static void gen_fabs_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src)
4128ebe9383cSRichard Henderson {
4129ebe9383cSRichard Henderson     tcg_gen_andi_i64(dst, src, INT64_MAX);
4130ebe9383cSRichard Henderson }
4131ebe9383cSRichard Henderson 
trans_fabs_d(DisasContext * ctx,arg_fclass01 * a)4132ebe9383cSRichard Henderson static bool trans_fabs_d(DisasContext *ctx, arg_fclass01 *a)
41331ca74648SRichard Henderson {
41341ca74648SRichard Henderson     return do_fop_ded(ctx, a->t, a->r, gen_fabs_d);
41351ca74648SRichard Henderson }
41361ca74648SRichard Henderson 
trans_fsqrt_f(DisasContext * ctx,arg_fclass01 * a)41371ca74648SRichard Henderson static bool trans_fsqrt_f(DisasContext *ctx, arg_fclass01 *a)
41381ca74648SRichard Henderson {
41391ca74648SRichard Henderson     return do_fop_wew(ctx, a->t, a->r, gen_helper_fsqrt_s);
41401ca74648SRichard Henderson }
41411ca74648SRichard Henderson 
trans_fsqrt_d(DisasContext * ctx,arg_fclass01 * a)41421ca74648SRichard Henderson static bool trans_fsqrt_d(DisasContext *ctx, arg_fclass01 *a)
41431ca74648SRichard Henderson {
41441ca74648SRichard Henderson     return do_fop_ded(ctx, a->t, a->r, gen_helper_fsqrt_d);
41451ca74648SRichard Henderson }
41461ca74648SRichard Henderson 
trans_frnd_f(DisasContext * ctx,arg_fclass01 * a)41471ca74648SRichard Henderson static bool trans_frnd_f(DisasContext *ctx, arg_fclass01 *a)
41481ca74648SRichard Henderson {
41491ca74648SRichard Henderson     return do_fop_wew(ctx, a->t, a->r, gen_helper_frnd_s);
41501ca74648SRichard Henderson }
41511ca74648SRichard Henderson 
trans_frnd_d(DisasContext * ctx,arg_fclass01 * a)41521ca74648SRichard Henderson static bool trans_frnd_d(DisasContext *ctx, arg_fclass01 *a)
41531ca74648SRichard Henderson {
41541ca74648SRichard Henderson     return do_fop_ded(ctx, a->t, a->r, gen_helper_frnd_d);
41551ca74648SRichard Henderson }
41561ca74648SRichard Henderson 
gen_fneg_f(TCGv_i32 dst,TCGv_env unused,TCGv_i32 src)41571ca74648SRichard Henderson static void gen_fneg_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src)
41581ca74648SRichard Henderson {
4159ebe9383cSRichard Henderson     tcg_gen_xori_i32(dst, src, INT32_MIN);
4160ebe9383cSRichard Henderson }
4161ebe9383cSRichard Henderson 
trans_fneg_f(DisasContext * ctx,arg_fclass01 * a)4162ebe9383cSRichard Henderson static bool trans_fneg_f(DisasContext *ctx, arg_fclass01 *a)
41631ca74648SRichard Henderson {
41641ca74648SRichard Henderson     return do_fop_wew(ctx, a->t, a->r, gen_fneg_f);
41651ca74648SRichard Henderson }
41661ca74648SRichard Henderson 
gen_fneg_d(TCGv_i64 dst,TCGv_env unused,TCGv_i64 src)41671ca74648SRichard Henderson static void gen_fneg_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src)
4168ebe9383cSRichard Henderson {
4169ebe9383cSRichard Henderson     tcg_gen_xori_i64(dst, src, INT64_MIN);
4170ebe9383cSRichard Henderson }
4171ebe9383cSRichard Henderson 
trans_fneg_d(DisasContext * ctx,arg_fclass01 * a)4172ebe9383cSRichard Henderson static bool trans_fneg_d(DisasContext *ctx, arg_fclass01 *a)
41731ca74648SRichard Henderson {
41741ca74648SRichard Henderson     return do_fop_ded(ctx, a->t, a->r, gen_fneg_d);
41751ca74648SRichard Henderson }
41761ca74648SRichard Henderson 
gen_fnegabs_f(TCGv_i32 dst,TCGv_env unused,TCGv_i32 src)41771ca74648SRichard Henderson static void gen_fnegabs_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src)
41781ca74648SRichard Henderson {
4179ebe9383cSRichard Henderson     tcg_gen_ori_i32(dst, src, INT32_MIN);
4180ebe9383cSRichard Henderson }
4181ebe9383cSRichard Henderson 
trans_fnegabs_f(DisasContext * ctx,arg_fclass01 * a)4182ebe9383cSRichard Henderson static bool trans_fnegabs_f(DisasContext *ctx, arg_fclass01 *a)
41831ca74648SRichard Henderson {
41841ca74648SRichard Henderson     return do_fop_wew(ctx, a->t, a->r, gen_fnegabs_f);
41851ca74648SRichard Henderson }
41861ca74648SRichard Henderson 
gen_fnegabs_d(TCGv_i64 dst,TCGv_env unused,TCGv_i64 src)41871ca74648SRichard Henderson static void gen_fnegabs_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src)
4188ebe9383cSRichard Henderson {
4189ebe9383cSRichard Henderson     tcg_gen_ori_i64(dst, src, INT64_MIN);
4190ebe9383cSRichard Henderson }
4191ebe9383cSRichard Henderson 
trans_fnegabs_d(DisasContext * ctx,arg_fclass01 * a)4192ebe9383cSRichard Henderson static bool trans_fnegabs_d(DisasContext *ctx, arg_fclass01 *a)
41931ca74648SRichard Henderson {
41941ca74648SRichard Henderson     return do_fop_ded(ctx, a->t, a->r, gen_fnegabs_d);
41951ca74648SRichard Henderson }
41961ca74648SRichard Henderson 
41971ca74648SRichard Henderson /*
41981ca74648SRichard Henderson  * Float class 1
41991ca74648SRichard Henderson  */
42001ca74648SRichard Henderson 
trans_fcnv_d_f(DisasContext * ctx,arg_fclass01 * a)42011ca74648SRichard Henderson static bool trans_fcnv_d_f(DisasContext *ctx, arg_fclass01 *a)
42021ca74648SRichard Henderson {
42031ca74648SRichard Henderson     return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_d_s);
42041ca74648SRichard Henderson }
42051ca74648SRichard Henderson 
trans_fcnv_f_d(DisasContext * ctx,arg_fclass01 * a)42061ca74648SRichard Henderson static bool trans_fcnv_f_d(DisasContext *ctx, arg_fclass01 *a)
42071ca74648SRichard Henderson {
42081ca74648SRichard Henderson     return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_s_d);
42091ca74648SRichard Henderson }
42101ca74648SRichard Henderson 
trans_fcnv_w_f(DisasContext * ctx,arg_fclass01 * a)42111ca74648SRichard Henderson static bool trans_fcnv_w_f(DisasContext *ctx, arg_fclass01 *a)
42121ca74648SRichard Henderson {
42131ca74648SRichard Henderson     return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_w_s);
42141ca74648SRichard Henderson }
42151ca74648SRichard Henderson 
trans_fcnv_q_f(DisasContext * ctx,arg_fclass01 * a)42161ca74648SRichard Henderson static bool trans_fcnv_q_f(DisasContext *ctx, arg_fclass01 *a)
42171ca74648SRichard Henderson {
42181ca74648SRichard Henderson     return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_dw_s);
42191ca74648SRichard Henderson }
42201ca74648SRichard Henderson 
trans_fcnv_w_d(DisasContext * ctx,arg_fclass01 * a)42211ca74648SRichard Henderson static bool trans_fcnv_w_d(DisasContext *ctx, arg_fclass01 *a)
42221ca74648SRichard Henderson {
42231ca74648SRichard Henderson     return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_w_d);
42241ca74648SRichard Henderson }
42251ca74648SRichard Henderson 
trans_fcnv_q_d(DisasContext * ctx,arg_fclass01 * a)42261ca74648SRichard Henderson static bool trans_fcnv_q_d(DisasContext *ctx, arg_fclass01 *a)
42271ca74648SRichard Henderson {
42281ca74648SRichard Henderson     return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_dw_d);
42291ca74648SRichard Henderson }
42301ca74648SRichard Henderson 
trans_fcnv_f_w(DisasContext * ctx,arg_fclass01 * a)42311ca74648SRichard Henderson static bool trans_fcnv_f_w(DisasContext *ctx, arg_fclass01 *a)
42321ca74648SRichard Henderson {
42331ca74648SRichard Henderson     return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_s_w);
42341ca74648SRichard Henderson }
42351ca74648SRichard Henderson 
trans_fcnv_d_w(DisasContext * ctx,arg_fclass01 * a)42361ca74648SRichard Henderson static bool trans_fcnv_d_w(DisasContext *ctx, arg_fclass01 *a)
42371ca74648SRichard Henderson {
42381ca74648SRichard Henderson     return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_d_w);
42391ca74648SRichard Henderson }
42401ca74648SRichard Henderson 
trans_fcnv_f_q(DisasContext * ctx,arg_fclass01 * a)42411ca74648SRichard Henderson static bool trans_fcnv_f_q(DisasContext *ctx, arg_fclass01 *a)
42421ca74648SRichard Henderson {
42431ca74648SRichard Henderson     return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_s_dw);
42441ca74648SRichard Henderson }
42451ca74648SRichard Henderson 
trans_fcnv_d_q(DisasContext * ctx,arg_fclass01 * a)42461ca74648SRichard Henderson static bool trans_fcnv_d_q(DisasContext *ctx, arg_fclass01 *a)
42471ca74648SRichard Henderson {
42481ca74648SRichard Henderson     return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_d_dw);
42491ca74648SRichard Henderson }
42501ca74648SRichard Henderson 
trans_fcnv_t_f_w(DisasContext * ctx,arg_fclass01 * a)42511ca74648SRichard Henderson static bool trans_fcnv_t_f_w(DisasContext *ctx, arg_fclass01 *a)
42521ca74648SRichard Henderson {
42531ca74648SRichard Henderson     return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_t_s_w);
42541ca74648SRichard Henderson }
42551ca74648SRichard Henderson 
trans_fcnv_t_d_w(DisasContext * ctx,arg_fclass01 * a)42561ca74648SRichard Henderson static bool trans_fcnv_t_d_w(DisasContext *ctx, arg_fclass01 *a)
42571ca74648SRichard Henderson {
42581ca74648SRichard Henderson     return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_t_d_w);
42591ca74648SRichard Henderson }
42601ca74648SRichard Henderson 
trans_fcnv_t_f_q(DisasContext * ctx,arg_fclass01 * a)42611ca74648SRichard Henderson static bool trans_fcnv_t_f_q(DisasContext *ctx, arg_fclass01 *a)
42621ca74648SRichard Henderson {
42631ca74648SRichard Henderson     return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_t_s_dw);
42641ca74648SRichard Henderson }
42651ca74648SRichard Henderson 
trans_fcnv_t_d_q(DisasContext * ctx,arg_fclass01 * a)42661ca74648SRichard Henderson static bool trans_fcnv_t_d_q(DisasContext *ctx, arg_fclass01 *a)
42671ca74648SRichard Henderson {
42681ca74648SRichard Henderson     return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_t_d_dw);
42691ca74648SRichard Henderson }
42701ca74648SRichard Henderson 
trans_fcnv_uw_f(DisasContext * ctx,arg_fclass01 * a)42711ca74648SRichard Henderson static bool trans_fcnv_uw_f(DisasContext *ctx, arg_fclass01 *a)
42721ca74648SRichard Henderson {
42731ca74648SRichard Henderson     return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_uw_s);
42741ca74648SRichard Henderson }
42751ca74648SRichard Henderson 
trans_fcnv_uq_f(DisasContext * ctx,arg_fclass01 * a)42761ca74648SRichard Henderson static bool trans_fcnv_uq_f(DisasContext *ctx, arg_fclass01 *a)
42771ca74648SRichard Henderson {
42781ca74648SRichard Henderson     return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_udw_s);
42791ca74648SRichard Henderson }
42801ca74648SRichard Henderson 
trans_fcnv_uw_d(DisasContext * ctx,arg_fclass01 * a)42811ca74648SRichard Henderson static bool trans_fcnv_uw_d(DisasContext *ctx, arg_fclass01 *a)
42821ca74648SRichard Henderson {
42831ca74648SRichard Henderson     return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_uw_d);
42841ca74648SRichard Henderson }
42851ca74648SRichard Henderson 
trans_fcnv_uq_d(DisasContext * ctx,arg_fclass01 * a)42861ca74648SRichard Henderson static bool trans_fcnv_uq_d(DisasContext *ctx, arg_fclass01 *a)
42871ca74648SRichard Henderson {
42881ca74648SRichard Henderson     return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_udw_d);
42891ca74648SRichard Henderson }
42901ca74648SRichard Henderson 
trans_fcnv_f_uw(DisasContext * ctx,arg_fclass01 * a)42911ca74648SRichard Henderson static bool trans_fcnv_f_uw(DisasContext *ctx, arg_fclass01 *a)
42921ca74648SRichard Henderson {
42931ca74648SRichard Henderson     return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_s_uw);
42941ca74648SRichard Henderson }
42951ca74648SRichard Henderson 
trans_fcnv_d_uw(DisasContext * ctx,arg_fclass01 * a)42961ca74648SRichard Henderson static bool trans_fcnv_d_uw(DisasContext *ctx, arg_fclass01 *a)
42971ca74648SRichard Henderson {
42981ca74648SRichard Henderson     return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_d_uw);
42991ca74648SRichard Henderson }
43001ca74648SRichard Henderson 
trans_fcnv_f_uq(DisasContext * ctx,arg_fclass01 * a)43011ca74648SRichard Henderson static bool trans_fcnv_f_uq(DisasContext *ctx, arg_fclass01 *a)
43021ca74648SRichard Henderson {
43031ca74648SRichard Henderson     return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_s_udw);
43041ca74648SRichard Henderson }
43051ca74648SRichard Henderson 
trans_fcnv_d_uq(DisasContext * ctx,arg_fclass01 * a)43061ca74648SRichard Henderson static bool trans_fcnv_d_uq(DisasContext *ctx, arg_fclass01 *a)
43071ca74648SRichard Henderson {
43081ca74648SRichard Henderson     return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_d_udw);
43091ca74648SRichard Henderson }
43101ca74648SRichard Henderson 
trans_fcnv_t_f_uw(DisasContext * ctx,arg_fclass01 * a)43111ca74648SRichard Henderson static bool trans_fcnv_t_f_uw(DisasContext *ctx, arg_fclass01 *a)
43121ca74648SRichard Henderson {
43131ca74648SRichard Henderson     return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_t_s_uw);
43141ca74648SRichard Henderson }
43151ca74648SRichard Henderson 
trans_fcnv_t_d_uw(DisasContext * ctx,arg_fclass01 * a)43161ca74648SRichard Henderson static bool trans_fcnv_t_d_uw(DisasContext *ctx, arg_fclass01 *a)
43171ca74648SRichard Henderson {
43181ca74648SRichard Henderson     return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_t_d_uw);
43191ca74648SRichard Henderson }
43201ca74648SRichard Henderson 
trans_fcnv_t_f_uq(DisasContext * ctx,arg_fclass01 * a)43211ca74648SRichard Henderson static bool trans_fcnv_t_f_uq(DisasContext *ctx, arg_fclass01 *a)
43221ca74648SRichard Henderson {
43231ca74648SRichard Henderson     return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_t_s_udw);
43241ca74648SRichard Henderson }
43251ca74648SRichard Henderson 
trans_fcnv_t_d_uq(DisasContext * ctx,arg_fclass01 * a)43261ca74648SRichard Henderson static bool trans_fcnv_t_d_uq(DisasContext *ctx, arg_fclass01 *a)
43271ca74648SRichard Henderson {
43281ca74648SRichard Henderson     return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_t_d_udw);
43291ca74648SRichard Henderson }
43301ca74648SRichard Henderson 
43311ca74648SRichard Henderson /*
43321ca74648SRichard Henderson  * Float class 2
43331ca74648SRichard Henderson  */
43341ca74648SRichard Henderson 
trans_fcmp_f(DisasContext * ctx,arg_fclass2 * a)43351ca74648SRichard Henderson static bool trans_fcmp_f(DisasContext *ctx, arg_fclass2 *a)
43361ca74648SRichard Henderson {
4337ebe9383cSRichard Henderson     TCGv_i32 ta, tb, tc, ty;
4338ebe9383cSRichard Henderson 
4339ebe9383cSRichard Henderson     nullify_over(ctx);
4340ebe9383cSRichard Henderson 
4341ebe9383cSRichard Henderson     ta = load_frw0_i32(a->r1);
43421ca74648SRichard Henderson     tb = load_frw0_i32(a->r2);
43431ca74648SRichard Henderson     ty = tcg_constant_i32(a->y);
434429dd6f64SRichard Henderson     tc = tcg_constant_i32(a->c);
434529dd6f64SRichard Henderson 
4346ebe9383cSRichard Henderson     gen_helper_fcmp_s(tcg_env, ta, tb, ty, tc);
4347ad75a51eSRichard Henderson 
4348ebe9383cSRichard Henderson     return nullify_end(ctx);
43491ca74648SRichard Henderson }
4350ebe9383cSRichard Henderson 
trans_fcmp_d(DisasContext * ctx,arg_fclass2 * a)4351ebe9383cSRichard Henderson static bool trans_fcmp_d(DisasContext *ctx, arg_fclass2 *a)
43521ca74648SRichard Henderson {
4353ebe9383cSRichard Henderson     TCGv_i64 ta, tb;
4354ebe9383cSRichard Henderson     TCGv_i32 tc, ty;
4355ebe9383cSRichard Henderson 
4356ebe9383cSRichard Henderson     nullify_over(ctx);
4357ebe9383cSRichard Henderson 
4358ebe9383cSRichard Henderson     ta = load_frd0(a->r1);
43591ca74648SRichard Henderson     tb = load_frd0(a->r2);
43601ca74648SRichard Henderson     ty = tcg_constant_i32(a->y);
436129dd6f64SRichard Henderson     tc = tcg_constant_i32(a->c);
436229dd6f64SRichard Henderson 
4363ebe9383cSRichard Henderson     gen_helper_fcmp_d(tcg_env, ta, tb, ty, tc);
4364ad75a51eSRichard Henderson 
4365ebe9383cSRichard Henderson     return nullify_end(ctx);
436631234768SRichard Henderson }
4367ebe9383cSRichard Henderson 
trans_ftest(DisasContext * ctx,arg_ftest * a)4368ebe9383cSRichard Henderson static bool trans_ftest(DisasContext *ctx, arg_ftest *a)
43691ca74648SRichard Henderson {
4370ebe9383cSRichard Henderson     TCGCond tc = TCG_COND_TSTNE;
43713692ad21SRichard Henderson     uint32_t mask;
43723692ad21SRichard Henderson     TCGv_i64 t;
43736fd0c7bcSRichard Henderson 
4374ebe9383cSRichard Henderson     nullify_over(ctx);
4375ebe9383cSRichard Henderson 
4376ebe9383cSRichard Henderson     t = tcg_temp_new_i64();
4377aac0f603SRichard Henderson     tcg_gen_ld32u_i64(t, tcg_env, offsetof(CPUHPPAState, fr0_shadow));
43786fd0c7bcSRichard Henderson 
4379ebe9383cSRichard Henderson     if (a->y == 1) {
43801ca74648SRichard Henderson         switch (a->c) {
43811ca74648SRichard Henderson         case 0: /* simple */
4382ebe9383cSRichard Henderson             mask = R_FPSR_C_MASK;
4383f33a22c1SRichard Henderson             break;
4384f33a22c1SRichard Henderson         case 2: /* rej */
4385ebe9383cSRichard Henderson             tc = TCG_COND_TSTEQ;
43863692ad21SRichard Henderson             /* fallthru */
4387ebe9383cSRichard Henderson         case 1: /* acc */
4388ebe9383cSRichard Henderson             mask = R_FPSR_C_MASK | R_FPSR_CQ_MASK;
4389f33a22c1SRichard Henderson             break;
4390ebe9383cSRichard Henderson         case 6: /* rej8 */
4391ebe9383cSRichard Henderson             tc = TCG_COND_TSTEQ;
43923692ad21SRichard Henderson             /* fallthru */
4393ebe9383cSRichard Henderson         case 5: /* acc8 */
4394ebe9383cSRichard Henderson             mask = R_FPSR_C_MASK | R_FPSR_CQ0_6_MASK;
4395f33a22c1SRichard Henderson             break;
4396ebe9383cSRichard Henderson         case 9: /* acc6 */
4397ebe9383cSRichard Henderson             mask = R_FPSR_C_MASK | R_FPSR_CQ0_4_MASK;
4398f33a22c1SRichard Henderson             break;
4399ebe9383cSRichard Henderson         case 13: /* acc4 */
4400ebe9383cSRichard Henderson             mask = R_FPSR_C_MASK | R_FPSR_CQ0_2_MASK;
4401f33a22c1SRichard Henderson             break;
4402ebe9383cSRichard Henderson         case 17: /* acc2 */
4403ebe9383cSRichard Henderson             mask = R_FPSR_C_MASK | R_FPSR_CQ0_MASK;
4404f33a22c1SRichard Henderson             break;
4405ebe9383cSRichard Henderson         default:
4406ebe9383cSRichard Henderson             gen_illegal(ctx);
44071ca74648SRichard Henderson             return true;
44081ca74648SRichard Henderson         }
4409ebe9383cSRichard Henderson     } else {
44101ca74648SRichard Henderson         unsigned cbit = (a->y ^ 1) - 1;
44111ca74648SRichard Henderson         mask = R_FPSR_CA0_MASK >> cbit;
44123692ad21SRichard Henderson     }
44131ca74648SRichard Henderson 
44141ca74648SRichard Henderson     ctx->null_cond = cond_make_ti(tc, t, mask);
44153692ad21SRichard Henderson     return nullify_end(ctx);
441631234768SRichard Henderson }
4417ebe9383cSRichard Henderson 
4418ebe9383cSRichard Henderson /*
44191ca74648SRichard Henderson  * Float class 2
44201ca74648SRichard Henderson  */
44211ca74648SRichard Henderson 
trans_fadd_f(DisasContext * ctx,arg_fclass3 * a)44221ca74648SRichard Henderson static bool trans_fadd_f(DisasContext *ctx, arg_fclass3 *a)
44231ca74648SRichard Henderson {
4424ebe9383cSRichard Henderson     return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fadd_s);
44251ca74648SRichard Henderson }
44261ca74648SRichard Henderson 
trans_fadd_d(DisasContext * ctx,arg_fclass3 * a)44271ca74648SRichard Henderson static bool trans_fadd_d(DisasContext *ctx, arg_fclass3 *a)
44281ca74648SRichard Henderson {
44291ca74648SRichard Henderson     return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fadd_d);
44301ca74648SRichard Henderson }
44311ca74648SRichard Henderson 
trans_fsub_f(DisasContext * ctx,arg_fclass3 * a)44321ca74648SRichard Henderson static bool trans_fsub_f(DisasContext *ctx, arg_fclass3 *a)
44331ca74648SRichard Henderson {
44341ca74648SRichard Henderson     return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fsub_s);
44351ca74648SRichard Henderson }
44361ca74648SRichard Henderson 
trans_fsub_d(DisasContext * ctx,arg_fclass3 * a)44371ca74648SRichard Henderson static bool trans_fsub_d(DisasContext *ctx, arg_fclass3 *a)
44381ca74648SRichard Henderson {
44391ca74648SRichard Henderson     return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fsub_d);
44401ca74648SRichard Henderson }
44411ca74648SRichard Henderson 
trans_fmpy_f(DisasContext * ctx,arg_fclass3 * a)44421ca74648SRichard Henderson static bool trans_fmpy_f(DisasContext *ctx, arg_fclass3 *a)
44431ca74648SRichard Henderson {
44441ca74648SRichard Henderson     return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fmpy_s);
44451ca74648SRichard Henderson }
44461ca74648SRichard Henderson 
trans_fmpy_d(DisasContext * ctx,arg_fclass3 * a)44471ca74648SRichard Henderson static bool trans_fmpy_d(DisasContext *ctx, arg_fclass3 *a)
44481ca74648SRichard Henderson {
44491ca74648SRichard Henderson     return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fmpy_d);
44501ca74648SRichard Henderson }
44511ca74648SRichard Henderson 
trans_fdiv_f(DisasContext * ctx,arg_fclass3 * a)44521ca74648SRichard Henderson static bool trans_fdiv_f(DisasContext *ctx, arg_fclass3 *a)
44531ca74648SRichard Henderson {
44541ca74648SRichard Henderson     return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fdiv_s);
44551ca74648SRichard Henderson }
44561ca74648SRichard Henderson 
trans_fdiv_d(DisasContext * ctx,arg_fclass3 * a)44571ca74648SRichard Henderson static bool trans_fdiv_d(DisasContext *ctx, arg_fclass3 *a)
44581ca74648SRichard Henderson {
44591ca74648SRichard Henderson     return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fdiv_d);
44601ca74648SRichard Henderson }
44611ca74648SRichard Henderson 
trans_xmpyu(DisasContext * ctx,arg_xmpyu * a)44621ca74648SRichard Henderson static bool trans_xmpyu(DisasContext *ctx, arg_xmpyu *a)
44631ca74648SRichard Henderson {
44641ca74648SRichard Henderson     TCGv_i64 x, y;
44651ca74648SRichard Henderson 
4466ebe9383cSRichard Henderson     nullify_over(ctx);
4467ebe9383cSRichard Henderson 
4468ebe9383cSRichard Henderson     x = load_frw0_i64(a->r1);
44691ca74648SRichard Henderson     y = load_frw0_i64(a->r2);
44701ca74648SRichard Henderson     tcg_gen_mul_i64(x, x, y);
44711ca74648SRichard Henderson     save_frd(a->t, x);
44721ca74648SRichard Henderson 
4473ebe9383cSRichard Henderson     return nullify_end(ctx);
447431234768SRichard Henderson }
4475ebe9383cSRichard Henderson 
4476ebe9383cSRichard Henderson /* Convert the fmpyadd single-precision register encodings to standard.  */
fmpyadd_s_reg(unsigned r)4477ebe9383cSRichard Henderson static inline int fmpyadd_s_reg(unsigned r)
4478ebe9383cSRichard Henderson {
4479ebe9383cSRichard Henderson     return (r & 16) * 2 + 16 + (r & 15);
4480ebe9383cSRichard Henderson }
4481ebe9383cSRichard Henderson 
do_fmpyadd_s(DisasContext * ctx,arg_mpyadd * a,bool is_sub)4482ebe9383cSRichard Henderson static bool do_fmpyadd_s(DisasContext *ctx, arg_mpyadd *a, bool is_sub)
4483b1e2af57SRichard Henderson {
4484ebe9383cSRichard Henderson     int tm = fmpyadd_s_reg(a->tm);
4485b1e2af57SRichard Henderson     int ra = fmpyadd_s_reg(a->ra);
4486b1e2af57SRichard Henderson     int ta = fmpyadd_s_reg(a->ta);
4487b1e2af57SRichard Henderson     int rm2 = fmpyadd_s_reg(a->rm2);
4488b1e2af57SRichard Henderson     int rm1 = fmpyadd_s_reg(a->rm1);
4489b1e2af57SRichard Henderson 
4490ebe9383cSRichard Henderson     nullify_over(ctx);
4491ebe9383cSRichard Henderson 
4492ebe9383cSRichard Henderson     do_fop_weww(ctx, tm, rm1, rm2, gen_helper_fmpy_s);
4493ebe9383cSRichard Henderson     do_fop_weww(ctx, ta, ta, ra,
4494ebe9383cSRichard Henderson                 is_sub ? gen_helper_fsub_s : gen_helper_fadd_s);
4495ebe9383cSRichard Henderson 
4496ebe9383cSRichard Henderson     return nullify_end(ctx);
449731234768SRichard Henderson }
4498ebe9383cSRichard Henderson 
trans_fmpyadd_f(DisasContext * ctx,arg_mpyadd * a)4499ebe9383cSRichard Henderson static bool trans_fmpyadd_f(DisasContext *ctx, arg_mpyadd *a)
4500b1e2af57SRichard Henderson {
4501b1e2af57SRichard Henderson     return do_fmpyadd_s(ctx, a, false);
4502b1e2af57SRichard Henderson }
4503b1e2af57SRichard Henderson 
trans_fmpysub_f(DisasContext * ctx,arg_mpyadd * a)4504b1e2af57SRichard Henderson static bool trans_fmpysub_f(DisasContext *ctx, arg_mpyadd *a)
4505b1e2af57SRichard Henderson {
4506b1e2af57SRichard Henderson     return do_fmpyadd_s(ctx, a, true);
4507b1e2af57SRichard Henderson }
4508b1e2af57SRichard Henderson 
do_fmpyadd_d(DisasContext * ctx,arg_mpyadd * a,bool is_sub)4509b1e2af57SRichard Henderson static bool do_fmpyadd_d(DisasContext *ctx, arg_mpyadd *a, bool is_sub)
4510b1e2af57SRichard Henderson {
4511b1e2af57SRichard Henderson     nullify_over(ctx);
4512b1e2af57SRichard Henderson 
4513b1e2af57SRichard Henderson     do_fop_dedd(ctx, a->tm, a->rm1, a->rm2, gen_helper_fmpy_d);
4514b1e2af57SRichard Henderson     do_fop_dedd(ctx, a->ta, a->ta, a->ra,
4515b1e2af57SRichard Henderson                 is_sub ? gen_helper_fsub_d : gen_helper_fadd_d);
4516b1e2af57SRichard Henderson 
4517b1e2af57SRichard Henderson     return nullify_end(ctx);
4518b1e2af57SRichard Henderson }
4519b1e2af57SRichard Henderson 
trans_fmpyadd_d(DisasContext * ctx,arg_mpyadd * a)4520b1e2af57SRichard Henderson static bool trans_fmpyadd_d(DisasContext *ctx, arg_mpyadd *a)
4521b1e2af57SRichard Henderson {
4522b1e2af57SRichard Henderson     return do_fmpyadd_d(ctx, a, false);
4523b1e2af57SRichard Henderson }
4524b1e2af57SRichard Henderson 
trans_fmpysub_d(DisasContext * ctx,arg_mpyadd * a)4525b1e2af57SRichard Henderson static bool trans_fmpysub_d(DisasContext *ctx, arg_mpyadd *a)
4526b1e2af57SRichard Henderson {
4527b1e2af57SRichard Henderson     return do_fmpyadd_d(ctx, a, true);
4528b1e2af57SRichard Henderson }
4529b1e2af57SRichard Henderson 
trans_fmpyfadd_f(DisasContext * ctx,arg_fmpyfadd_f * a)4530b1e2af57SRichard Henderson static bool trans_fmpyfadd_f(DisasContext *ctx, arg_fmpyfadd_f *a)
4531c3bad4f8SRichard Henderson {
4532ebe9383cSRichard Henderson     TCGv_i32 x, y, z;
4533c3bad4f8SRichard Henderson 
4534ebe9383cSRichard Henderson     nullify_over(ctx);
4535ebe9383cSRichard Henderson     x = load_frw0_i32(a->rm1);
4536c3bad4f8SRichard Henderson     y = load_frw0_i32(a->rm2);
4537c3bad4f8SRichard Henderson     z = load_frw0_i32(a->ra3);
4538c3bad4f8SRichard Henderson 
4539ebe9383cSRichard Henderson     if (a->neg) {
4540c3bad4f8SRichard Henderson         gen_helper_fmpynfadd_s(x, tcg_env, x, y, z);
4541ad75a51eSRichard Henderson     } else {
4542ebe9383cSRichard Henderson         gen_helper_fmpyfadd_s(x, tcg_env, x, y, z);
4543ad75a51eSRichard Henderson     }
4544ebe9383cSRichard Henderson 
4545ebe9383cSRichard Henderson     save_frw_i32(a->t, x);
4546c3bad4f8SRichard Henderson     return nullify_end(ctx);
454731234768SRichard Henderson }
4548ebe9383cSRichard Henderson 
trans_fmpyfadd_d(DisasContext * ctx,arg_fmpyfadd_d * a)4549ebe9383cSRichard Henderson static bool trans_fmpyfadd_d(DisasContext *ctx, arg_fmpyfadd_d *a)
4550c3bad4f8SRichard Henderson {
4551ebe9383cSRichard Henderson     TCGv_i64 x, y, z;
4552c3bad4f8SRichard Henderson 
4553ebe9383cSRichard Henderson     nullify_over(ctx);
4554ebe9383cSRichard Henderson     x = load_frd0(a->rm1);
4555c3bad4f8SRichard Henderson     y = load_frd0(a->rm2);
4556c3bad4f8SRichard Henderson     z = load_frd0(a->ra3);
4557c3bad4f8SRichard Henderson 
4558ebe9383cSRichard Henderson     if (a->neg) {
4559c3bad4f8SRichard Henderson         gen_helper_fmpynfadd_d(x, tcg_env, x, y, z);
4560ad75a51eSRichard Henderson     } else {
4561ebe9383cSRichard Henderson         gen_helper_fmpyfadd_d(x, tcg_env, x, y, z);
4562ad75a51eSRichard Henderson     }
4563ebe9383cSRichard Henderson 
4564ebe9383cSRichard Henderson     save_frd(a->t, x);
4565c3bad4f8SRichard Henderson     return nullify_end(ctx);
456631234768SRichard Henderson }
4567ebe9383cSRichard Henderson 
4568ebe9383cSRichard Henderson /* Emulate PDC BTLB, called by SeaBIOS-hppa */
trans_diag_btlb(DisasContext * ctx,arg_diag_btlb * a)456938193127SRichard Henderson static bool trans_diag_btlb(DisasContext *ctx, arg_diag_btlb *a)
457038193127SRichard Henderson {
457115da177bSSven Schnelle     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
4572cf6b28d4SHelge Deller #ifndef CONFIG_USER_ONLY
4573cf6b28d4SHelge Deller     nullify_over(ctx);
4574ad75a51eSRichard Henderson     gen_helper_diag_btlb(tcg_env);
4575ad75a51eSRichard Henderson     return nullify_end(ctx);
4576cf6b28d4SHelge Deller #endif
457738193127SRichard Henderson }
457815da177bSSven Schnelle 
457938193127SRichard Henderson /* Print char in %r26 to first serial console, used by SeaBIOS-hppa */
trans_diag_cout(DisasContext * ctx,arg_diag_cout * a)458038193127SRichard Henderson static bool trans_diag_cout(DisasContext *ctx, arg_diag_cout *a)
458138193127SRichard Henderson {
458238193127SRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
458338193127SRichard Henderson #ifndef CONFIG_USER_ONLY
458438193127SRichard Henderson     nullify_over(ctx);
4585dbca0835SHelge Deller     gen_helper_diag_console_output(tcg_env);
4586dbca0835SHelge Deller     return nullify_end(ctx);
4587dbca0835SHelge Deller #endif
4588ad75a51eSRichard Henderson }
458938193127SRichard Henderson 
trans_diag_getshadowregs_pa1(DisasContext * ctx,arg_empty * a)459038193127SRichard Henderson static bool trans_diag_getshadowregs_pa1(DisasContext *ctx, arg_empty *a)
45913bdf2081SHelge Deller {
45923bdf2081SHelge Deller     return !ctx->is_pa20 && do_getshadowregs(ctx);
45933bdf2081SHelge Deller }
45943bdf2081SHelge Deller 
trans_diag_getshadowregs_pa2(DisasContext * ctx,arg_empty * a)45953bdf2081SHelge Deller static bool trans_diag_getshadowregs_pa2(DisasContext *ctx, arg_empty *a)
45963bdf2081SHelge Deller {
45973bdf2081SHelge Deller     return ctx->is_pa20 && do_getshadowregs(ctx);
45983bdf2081SHelge Deller }
45993bdf2081SHelge Deller 
trans_diag_putshadowregs_pa1(DisasContext * ctx,arg_empty * a)46003bdf2081SHelge Deller static bool trans_diag_putshadowregs_pa1(DisasContext *ctx, arg_empty *a)
46013bdf2081SHelge Deller {
46023bdf2081SHelge Deller     return !ctx->is_pa20 && do_putshadowregs(ctx);
46033bdf2081SHelge Deller }
46043bdf2081SHelge Deller 
trans_diag_putshadowregs_pa2(DisasContext * ctx,arg_empty * a)46053bdf2081SHelge Deller static bool trans_diag_putshadowregs_pa2(DisasContext *ctx, arg_empty *a)
46063bdf2081SHelge Deller {
46073bdf2081SHelge Deller     return ctx->is_pa20 && do_putshadowregs(ctx);
46083bdf2081SHelge Deller }
46093bdf2081SHelge Deller 
trans_diag_unimp(DisasContext * ctx,arg_diag_unimp * a)46103bdf2081SHelge Deller static bool trans_diag_unimp(DisasContext *ctx, arg_diag_unimp *a)
461138193127SRichard Henderson {
461238193127SRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
461338193127SRichard Henderson     qemu_log_mask(LOG_UNIMP, "DIAG opcode 0x%04x ignored\n", a->i);
4614ad75a51eSRichard Henderson     return true;
4615ad75a51eSRichard Henderson }
4616ad75a51eSRichard Henderson 
hppa_tr_init_disas_context(DisasContextBase * dcbase,CPUState * cs)461715da177bSSven Schnelle static void hppa_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs)
4618b542683dSEmilio G. Cota {
461961766fe9SRichard Henderson     DisasContext *ctx = container_of(dcbase, DisasContext, base);
462051b061fbSRichard Henderson     uint64_t cs_base;
4621*6dd9b145SRichard Henderson     int bound;
4622f764718dSRichard Henderson 
462361766fe9SRichard Henderson     ctx->cs = cs;
462451b061fbSRichard Henderson     ctx->tb_flags = ctx->base.tb->flags;
4625494737b7SRichard Henderson     ctx->is_pa20 = hppa_is_pa20(cpu_env(cs));
4626bd6243a3SRichard Henderson     ctx->psw_xb = ctx->tb_flags & (PSW_X | PSW_B);
4627d27fe7c3SRichard Henderson 
46283d68ee7bSRichard Henderson #ifdef CONFIG_USER_ONLY
46293d68ee7bSRichard Henderson     ctx->privilege = PRIV_USER;
46303c13b0ffSRichard Henderson     ctx->mmu_idx = MMU_USER_IDX;
46313d68ee7bSRichard Henderson     ctx->unalign = (ctx->tb_flags & TB_FLAG_UNALIGN ? MO_UNALN : MO_ALIGN);
4632217d1a5eSRichard Henderson #else
4633c301f34eSRichard Henderson     ctx->privilege = (ctx->tb_flags >> TB_FLAG_PRIV_SHIFT) & 3;
4634494737b7SRichard Henderson     ctx->mmu_idx = (ctx->tb_flags & PSW_D
4635bb67ec32SRichard Henderson                     ? PRIV_P_TO_MMU_IDX(ctx->privilege, ctx->tb_flags & PSW_P)
4636bb67ec32SRichard Henderson                     : ctx->tb_flags & PSW_W ? MMU_ABS_W_IDX : MMU_ABS_IDX);
4637451d993dSRichard Henderson #endif
46389dfcd243SRichard Henderson 
46393d68ee7bSRichard Henderson     cs_base = ctx->base.tb->cs_base;
46409dfcd243SRichard Henderson     ctx->iaoq_first = ctx->base.pc_first + ctx->privilege;
4641*6dd9b145SRichard Henderson 
4642c301f34eSRichard Henderson     if (unlikely(cs_base & CS_BASE_DIFFSPACE)) {
46439dfcd243SRichard Henderson         ctx->iaq_b.space = cpu_iasq_b;
4644bc921866SRichard Henderson         ctx->iaq_b.base = cpu_iaoq_b;
46459dfcd243SRichard Henderson     } else if (unlikely(cs_base & CS_BASE_DIFFPAGE)) {
46469dfcd243SRichard Henderson         ctx->iaq_b.base = cpu_iaoq_b;
46479dfcd243SRichard Henderson     } else {
46489dfcd243SRichard Henderson         uint64_t iaoq_f_pgofs = ctx->iaoq_first & ~TARGET_PAGE_MASK;
4649*6dd9b145SRichard Henderson         uint64_t iaoq_b_pgofs = cs_base & ~TARGET_PAGE_MASK;
4650*6dd9b145SRichard Henderson         ctx->iaq_b.disp = iaoq_b_pgofs - iaoq_f_pgofs;
4651*6dd9b145SRichard Henderson     }
4652bc921866SRichard Henderson 
465361766fe9SRichard Henderson     ctx->zero = tcg_constant_i64(0);
4654a4db4a78SRichard Henderson 
4655a4db4a78SRichard Henderson     /* Bound the number of instructions by those left on the page.  */
46563d68ee7bSRichard Henderson     bound = -(ctx->base.pc_first | TARGET_PAGE_MASK) / 4;
46573d68ee7bSRichard Henderson     ctx->base.max_insns = MIN(ctx->base.max_insns, bound);
4658b542683dSEmilio G. Cota }
465961766fe9SRichard Henderson 
hppa_tr_tb_start(DisasContextBase * dcbase,CPUState * cs)466061766fe9SRichard Henderson static void hppa_tr_tb_start(DisasContextBase *dcbase, CPUState *cs)
466151b061fbSRichard Henderson {
466251b061fbSRichard Henderson     DisasContext *ctx = container_of(dcbase, DisasContext, base);
466351b061fbSRichard Henderson 
466461766fe9SRichard Henderson     /* Seed the nullification status from PSW[N], as saved in TB->FLAGS.  */
46653d68ee7bSRichard Henderson     ctx->null_cond = cond_make_f();
466651b061fbSRichard Henderson     ctx->psw_n_nonzero = false;
466751b061fbSRichard Henderson     if (ctx->tb_flags & PSW_N) {
4668494737b7SRichard Henderson         ctx->null_cond.c = TCG_COND_ALWAYS;
466951b061fbSRichard Henderson         ctx->psw_n_nonzero = true;
467051b061fbSRichard Henderson     }
4671129e9cc3SRichard Henderson     ctx->null_lab = NULL;
467251b061fbSRichard Henderson }
467361766fe9SRichard Henderson 
hppa_tr_insn_start(DisasContextBase * dcbase,CPUState * cs)467461766fe9SRichard Henderson static void hppa_tr_insn_start(DisasContextBase *dcbase, CPUState *cs)
467551b061fbSRichard Henderson {
467651b061fbSRichard Henderson     DisasContext *ctx = container_of(dcbase, DisasContext, base);
467751b061fbSRichard Henderson     uint64_t iaoq_f, iaoq_b;
4678*6dd9b145SRichard Henderson     int64_t diff;
4679*6dd9b145SRichard Henderson 
468051b061fbSRichard Henderson     tcg_debug_assert(!iaqe_variable(&ctx->iaq_f));
4681bc921866SRichard Henderson 
4682*6dd9b145SRichard Henderson     iaoq_f = ctx->iaoq_first + ctx->iaq_f.disp;
4683*6dd9b145SRichard Henderson     if (iaqe_variable(&ctx->iaq_b)) {
4684*6dd9b145SRichard Henderson         diff = INT32_MIN;
4685*6dd9b145SRichard Henderson     } else {
4686*6dd9b145SRichard Henderson         iaoq_b = ctx->iaoq_first + ctx->iaq_b.disp;
4687*6dd9b145SRichard Henderson         diff = iaoq_b - iaoq_f;
4688*6dd9b145SRichard Henderson         /* Direct branches can only produce a 24-bit displacement. */
4689*6dd9b145SRichard Henderson         tcg_debug_assert(diff == (int32_t)diff);
4690*6dd9b145SRichard Henderson         tcg_debug_assert(diff != INT32_MIN);
4691*6dd9b145SRichard Henderson     }
4692*6dd9b145SRichard Henderson 
4693*6dd9b145SRichard Henderson     tcg_gen_insn_start(iaoq_f & ~TARGET_PAGE_MASK, diff, 0);
4694*6dd9b145SRichard Henderson     ctx->insn_start_updated = false;
469524638bd1SRichard Henderson }
469651b061fbSRichard Henderson 
hppa_tr_translate_insn(DisasContextBase * dcbase,CPUState * cs)469751b061fbSRichard Henderson static void hppa_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs)
469851b061fbSRichard Henderson {
469951b061fbSRichard Henderson     DisasContext *ctx = container_of(dcbase, DisasContext, base);
470051b061fbSRichard Henderson     CPUHPPAState *env = cpu_env(cs);
4701b77af26eSRichard Henderson     DisasJumpType ret;
470251b061fbSRichard Henderson 
470351b061fbSRichard Henderson     /* Execute one insn.  */
470451b061fbSRichard Henderson #ifdef CONFIG_USER_ONLY
4705ba1d0b44SRichard Henderson     if (ctx->base.pc_next < TARGET_PAGE_SIZE) {
4706c301f34eSRichard Henderson         do_page_zero(ctx);
470731234768SRichard Henderson         ret = ctx->base.is_jmp;
470831234768SRichard Henderson         assert(ret != DISAS_NEXT);
4709869051eaSRichard Henderson     } else
4710ba1d0b44SRichard Henderson #endif
4711ba1d0b44SRichard Henderson     {
4712ba1d0b44SRichard Henderson         /* Always fetch the insn, even if nullified, so that we check
471361766fe9SRichard Henderson            the page permissions for execute.  */
471461766fe9SRichard Henderson         uint32_t insn = translator_ldl(env, &ctx->base, ctx->base.pc_next);
47154e116893SIlya Leoshkevich 
471661766fe9SRichard Henderson         /*
4717bc921866SRichard Henderson          * Set up the IA queue for the next insn.
4718bc921866SRichard Henderson          * This will be overwritten by a branch.
4719bc921866SRichard Henderson          */
4720bc921866SRichard Henderson         ctx->iaq_n = NULL;
4721bc921866SRichard Henderson         memset(&ctx->iaq_j, 0, sizeof(ctx->iaq_j));
4722bc921866SRichard Henderson         ctx->psw_b_next = false;
4723d27fe7c3SRichard Henderson 
472461766fe9SRichard Henderson         if (unlikely(ctx->null_cond.c == TCG_COND_ALWAYS)) {
472551b061fbSRichard Henderson             ctx->null_cond.c = TCG_COND_NEVER;
472651b061fbSRichard Henderson             ret = DISAS_NEXT;
4727869051eaSRichard Henderson         } else {
4728129e9cc3SRichard Henderson             ctx->insn = insn;
47291a19da0dSRichard Henderson             if (!decode(ctx, insn)) {
473031274b46SRichard Henderson                 gen_illegal(ctx);
473131274b46SRichard Henderson             }
473231274b46SRichard Henderson             ret = ctx->base.is_jmp;
473331234768SRichard Henderson             assert(ctx->null_lab == NULL);
473451b061fbSRichard Henderson         }
4735129e9cc3SRichard Henderson 
4736d27fe7c3SRichard Henderson         if (ret != DISAS_NORETURN) {
4737d27fe7c3SRichard Henderson             set_psw_xb(ctx, ctx->psw_b_next ? PSW_B : 0);
4738d27fe7c3SRichard Henderson         }
4739d27fe7c3SRichard Henderson     }
474061766fe9SRichard Henderson 
474161766fe9SRichard Henderson     /* If the TranslationBlock must end, do so. */
4742dbdccbdfSRichard Henderson     ctx->base.pc_next += 4;
4743dbdccbdfSRichard Henderson     if (ret != DISAS_NEXT) {
4744dbdccbdfSRichard Henderson         return;
4745dbdccbdfSRichard Henderson     }
474661766fe9SRichard Henderson     /* Note this also detects a priority change. */
4747dbdccbdfSRichard Henderson     if (iaqe_variable(&ctx->iaq_b)
4748bc921866SRichard Henderson         || ctx->iaq_b.disp != ctx->iaq_f.disp + 4) {
4749bc921866SRichard Henderson         ctx->base.is_jmp = DISAS_IAQ_N_STALE;
4750dbdccbdfSRichard Henderson         return;
4751dbdccbdfSRichard Henderson     }
4752129e9cc3SRichard Henderson 
4753dbdccbdfSRichard Henderson     /*
4754dbdccbdfSRichard Henderson      * Advance the insn queue.
4755dbdccbdfSRichard Henderson      * The only exit now is DISAS_TOO_MANY from the translator loop.
4756dbdccbdfSRichard Henderson      */
4757dbdccbdfSRichard Henderson     ctx->iaq_f.disp = ctx->iaq_b.disp;
4758bc921866SRichard Henderson     if (!ctx->iaq_n) {
4759bc921866SRichard Henderson         ctx->iaq_b.disp += 4;
4760bc921866SRichard Henderson         return;
4761bc921866SRichard Henderson     }
4762bc921866SRichard Henderson     /*
4763bc921866SRichard Henderson      * If IAQ_Next is variable in any way, we need to copy into the
4764bc921866SRichard Henderson      * IAQ_Back globals, in case the next insn raises an exception.
4765bc921866SRichard Henderson      */
4766bc921866SRichard Henderson     if (ctx->iaq_n->base) {
4767bc921866SRichard Henderson         copy_iaoq_entry(ctx, cpu_iaoq_b, ctx->iaq_n);
4768bc921866SRichard Henderson         ctx->iaq_b.base = cpu_iaoq_b;
4769bc921866SRichard Henderson         ctx->iaq_b.disp = 0;
4770bc921866SRichard Henderson     } else {
47710dcd6640SRichard Henderson         ctx->iaq_b.disp = ctx->iaq_n->disp;
4772bc921866SRichard Henderson     }
47730dcd6640SRichard Henderson     if (ctx->iaq_n->space) {
4774bc921866SRichard Henderson         tcg_gen_mov_i64(cpu_iasq_b, ctx->iaq_n->space);
4775bc921866SRichard Henderson         ctx->iaq_b.space = cpu_iasq_b;
4776bc921866SRichard Henderson     }
4777142faf5fSRichard Henderson }
477861766fe9SRichard Henderson 
hppa_tr_tb_stop(DisasContextBase * dcbase,CPUState * cs)477961766fe9SRichard Henderson static void hppa_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs)
478051b061fbSRichard Henderson {
478151b061fbSRichard Henderson     DisasContext *ctx = container_of(dcbase, DisasContext, base);
478251b061fbSRichard Henderson     DisasJumpType is_jmp = ctx->base.is_jmp;
4783e1b5a5edSRichard Henderson     /* Assume the insn queue has not been advanced. */
4784dbdccbdfSRichard Henderson     DisasIAQE *f = &ctx->iaq_b;
4785bc921866SRichard Henderson     DisasIAQE *b = ctx->iaq_n;
4786bc921866SRichard Henderson 
478751b061fbSRichard Henderson     switch (is_jmp) {
4788e1b5a5edSRichard Henderson     case DISAS_NORETURN:
4789869051eaSRichard Henderson         break;
479061766fe9SRichard Henderson     case DISAS_TOO_MANY:
479151b061fbSRichard Henderson         /* The insn queue has not been advanced. */
4792dbdccbdfSRichard Henderson         f = &ctx->iaq_f;
4793bc921866SRichard Henderson         b = &ctx->iaq_b;
4794bc921866SRichard Henderson         /* FALLTHRU */
479561766fe9SRichard Henderson     case DISAS_IAQ_N_STALE:
4796dbdccbdfSRichard Henderson         if (use_goto_tb(ctx, f, b)
4797bc921866SRichard Henderson             && (ctx->null_cond.c == TCG_COND_NEVER
4798dbdccbdfSRichard Henderson                 || ctx->null_cond.c == TCG_COND_ALWAYS)) {
4799dbdccbdfSRichard Henderson             nullify_set(ctx, ctx->null_cond.c == TCG_COND_ALWAYS);
4800dbdccbdfSRichard Henderson             gen_goto_tb(ctx, 0, f, b);
4801bc921866SRichard Henderson             break;
48028532a14eSRichard Henderson         }
480361766fe9SRichard Henderson         /* FALLTHRU */
4804c5d0aec2SRichard Henderson     case DISAS_IAQ_N_STALE_EXIT:
4805dbdccbdfSRichard Henderson         install_iaq_entries(ctx, f, b);
4806bc921866SRichard Henderson         nullify_save(ctx);
4807dbdccbdfSRichard Henderson         if (is_jmp == DISAS_IAQ_N_STALE_EXIT) {
4808dbdccbdfSRichard Henderson             tcg_gen_exit_tb(NULL, 0);
4809dbdccbdfSRichard Henderson             break;
4810dbdccbdfSRichard Henderson         }
4811dbdccbdfSRichard Henderson         /* FALLTHRU */
4812dbdccbdfSRichard Henderson     case DISAS_IAQ_N_UPDATED:
4813dbdccbdfSRichard Henderson         tcg_gen_lookup_and_goto_ptr();
4814dbdccbdfSRichard Henderson         break;
4815dbdccbdfSRichard Henderson     case DISAS_EXIT:
4816c5d0aec2SRichard Henderson         tcg_gen_exit_tb(NULL, 0);
4817c5d0aec2SRichard Henderson         break;
481861766fe9SRichard Henderson     default:
481961766fe9SRichard Henderson         g_assert_not_reached();
482051b061fbSRichard Henderson     }
482161766fe9SRichard Henderson 
482280603007SRichard Henderson     for (DisasDelayException *e = ctx->delay_excp_list; e ; e = e->next) {
482380603007SRichard Henderson         gen_set_label(e->lab);
482480603007SRichard Henderson         if (e->set_n >= 0) {
482580603007SRichard Henderson             tcg_gen_movi_i64(cpu_psw_n, e->set_n);
482680603007SRichard Henderson         }
482780603007SRichard Henderson         if (e->set_iir) {
482880603007SRichard Henderson             tcg_gen_st_i64(tcg_constant_i64(e->insn), tcg_env,
482980603007SRichard Henderson                            offsetof(CPUHPPAState, cr[CR_IIR]));
483080603007SRichard Henderson         }
483180603007SRichard Henderson         install_iaq_entries(ctx, &e->iaq_f, &e->iaq_b);
483280603007SRichard Henderson         gen_excp_1(e->excp);
483380603007SRichard Henderson     }
483480603007SRichard Henderson }
483551b061fbSRichard Henderson 
483661766fe9SRichard Henderson #ifdef CONFIG_USER_ONLY
hppa_tr_disas_log(const DisasContextBase * dcbase,CPUState * cs,FILE * logfile)48378eb806a7SRichard Henderson static bool hppa_tr_disas_log(const DisasContextBase *dcbase,
48388eb806a7SRichard Henderson                               CPUState *cs, FILE *logfile)
483951b061fbSRichard Henderson {
4840c301f34eSRichard Henderson     target_ulong pc = dcbase->pc_first;
484161766fe9SRichard Henderson 
4842ba1d0b44SRichard Henderson     switch (pc) {
4843ba1d0b44SRichard Henderson     case 0x00:
48447ad439dfSRichard Henderson         fprintf(logfile, "IN:\n0x00000000:  (null)\n");
48458eb806a7SRichard Henderson         return true;
4846ba1d0b44SRichard Henderson     case 0xb0:
48477ad439dfSRichard Henderson         fprintf(logfile, "IN:\n0x000000b0:  light-weight-syscall\n");
48488eb806a7SRichard Henderson         return true;
4849ba1d0b44SRichard Henderson     case 0xe0:
48507ad439dfSRichard Henderson         fprintf(logfile, "IN:\n0x000000e0:  set-thread-pointer-syscall\n");
48518eb806a7SRichard Henderson         return true;
4852ba1d0b44SRichard Henderson     case 0x100:
48537ad439dfSRichard Henderson         fprintf(logfile, "IN:\n0x00000100:  syscall\n");
48548eb806a7SRichard Henderson         return true;
4855ba1d0b44SRichard Henderson     }
48567ad439dfSRichard Henderson     return false;
4857ba1d0b44SRichard Henderson }
4858ba1d0b44SRichard Henderson #endif
48598eb806a7SRichard Henderson 
48608eb806a7SRichard Henderson static const TranslatorOps hppa_tr_ops = {
486161766fe9SRichard Henderson     .init_disas_context = hppa_tr_init_disas_context,
486251b061fbSRichard Henderson     .tb_start           = hppa_tr_tb_start,
486351b061fbSRichard Henderson     .insn_start         = hppa_tr_insn_start,
486451b061fbSRichard Henderson     .translate_insn     = hppa_tr_translate_insn,
486551b061fbSRichard Henderson     .tb_stop            = hppa_tr_tb_stop,
486651b061fbSRichard Henderson #ifdef CONFIG_USER_ONLY
486751b061fbSRichard Henderson     .disas_log          = hppa_tr_disas_log,
486851b061fbSRichard Henderson #endif
486951b061fbSRichard Henderson };
487051b061fbSRichard Henderson 
gen_intermediate_code(CPUState * cs,TranslationBlock * tb,int * max_insns,vaddr pc,void * host_pc)487151b061fbSRichard Henderson void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int *max_insns,
4872597f9b2dSRichard Henderson                            vaddr pc, void *host_pc)
487332f0c394SAnton Johansson {
487451b061fbSRichard Henderson     DisasContext ctx = { };
4875bc921866SRichard Henderson     translator_loop(cs, tb, max_insns, pc, host_pc, &hppa_tr_ops, &ctx.base);
4876306c8721SRichard Henderson }
487761766fe9SRichard Henderson