1if ARM64 2 3config ARMV8_SPL_EXCEPTION_VECTORS 4 bool "Install crash dump exception vectors" 5 depends on SPL 6 default n 7 help 8 The default exception vector table is only used for the crash 9 dump, but still takes quite a lot of space in the image size. 10 11 Say N here if you are running out of code space in the image 12 and want to save some space at the cost of less debugging info. 13 14config ARMV8_MULTIENTRY 15 bool "Enable multiple CPUs to enter into U-Boot" 16 17config ARMV8_SET_SMPEN 18 bool "Enable data coherency with other cores in cluster" 19 help 20 Say Y here if there is not any trust firmware to set 21 CPUECTLR_EL1.SMPEN bit before U-Boot. 22 23 For A53, it enables data coherency with other cores in the 24 cluster, and for A57/A72, it enables receiving of instruction 25 cache and TLB maintenance operations. 26 Cortex A53/57/72 cores require CPUECTLR_EL1.SMPEN set even 27 for single core systems. Unfortunately write access to this 28 register may be controlled by EL3/EL2 firmware. To be more 29 precise, by default (if there is EL2/EL3 firmware running) 30 this register is RO for NS EL1. 31 This switch can be used to avoid writing to CPUECTLR_EL1, 32 it can be safely enabled when EL2/EL3 initialized SMPEN bit 33 or when CPU implementation doesn't include that register. 34 35config ARMV8_SPIN_TABLE 36 bool "Support spin-table enable method" 37 depends on ARMV8_MULTIENTRY && OF_LIBFDT 38 help 39 Say Y here to support "spin-table" enable method for booting Linux. 40 41 To use this feature, you must do: 42 - Specify enable-method = "spin-table" in each CPU node in the 43 Device Tree you are using to boot the kernel 44 - Bring secondary CPUs into U-Boot proper in a board specific 45 manner. This must be done *after* relocation. Otherwise, the 46 secondary CPUs will spin in unprotected memory area because the 47 master CPU protects the relocated spin code. 48 49 U-Boot automatically does: 50 - Set "cpu-release-addr" property of each CPU node 51 (overwrites it if already exists). 52 - Reserve the code for the spin-table and the release address 53 via a /memreserve/ region in the Device Tree. 54 55menu "ARMv8 secure monitor firmware" 56config ARMV8_SEC_FIRMWARE_SUPPORT 57 bool "Enable ARMv8 secure monitor firmware framework support" 58 select FIT 59 select OF_LIBFDT 60 help 61 This framework is aimed at making secure monitor firmware load 62 process brief. 63 Note: Only FIT format image is supported. 64 You should prepare and provide the below information: 65 - Address of secure firmware. 66 - Address to hold the return address from secure firmware. 67 - Secure firmware FIT image related information. 68 Such as: SEC_FIRMWARE_FIT_IMAGE and SEC_FIRMWARE_FIT_CNF_NAME 69 - The target exception level that secure monitor firmware will 70 return to. 71 72config SPL_ARMV8_SEC_FIRMWARE_SUPPORT 73 bool "Enable ARMv8 secure monitor firmware framework support for SPL" 74 select SPL_FIT 75 select SPL_OF_LIBFDT 76 help 77 Say Y here to support this framework in SPL phase. 78 79config SPL_RECOVER_DATA_SECTION 80 bool "save/restore SPL data section" 81 help 82 Say Y here to save SPL data section for cold boot, and restore 83 at warm boot in SPL phase. 84 85config SEC_FIRMWARE_ARMV8_PSCI 86 bool "PSCI implementation in secure monitor firmware" 87 depends on ARMV8_SEC_FIRMWARE_SUPPORT || SPL_ARMV8_SEC_FIRMWARE_SUPPORT 88 help 89 This config enables the ARMv8 PSCI implementation in secure monitor 90 firmware. This is a private PSCI implementation and different from 91 those implemented under the common ARMv8 PSCI framework. 92 93config ARMV8_SEC_FIRMWARE_ERET_ADDR_REVERT 94 bool "ARMv8 secure monitor firmware ERET address byteorder swap" 95 depends on ARMV8_SEC_FIRMWARE_SUPPORT || SPL_ARMV8_SEC_FIRMWARE_SUPPORT 96 help 97 Say Y here when the endianness of the register or memory holding the 98 Secure firmware exception return address is different with core's. 99 100endmenu 101 102config PSCI_RESET 103 bool "Use PSCI for reset and shutdown" 104 default y 105 select ARM_SMCCC if OF_CONTROL 106 depends on !ARCH_EXYNOS7 && !ARCH_BCM283X && \ 107 !TARGET_LS2080AQDS && \ 108 !TARGET_LS2080ARDB && !TARGET_LS2080A_EMU && \ 109 !TARGET_LS1088ARDB && !TARGET_LS1088AQDS && \ 110 !TARGET_LS1012ARDB && !TARGET_LS1012AFRDM && \ 111 !TARGET_LS1012A2G5RDB && !TARGET_LS1012AQDS && \ 112 !TARGET_LS1012AFRWY && \ 113 !TARGET_LS1028ARDB && !TARGET_LS1028AQDS && \ 114 !TARGET_LS1043ARDB && !TARGET_LS1043AQDS && \ 115 !TARGET_LS1046ARDB && !TARGET_LS1046AQDS && \ 116 !TARGET_LS1046AFRWY && \ 117 !TARGET_LS2081ARDB && !TARGET_LX2160ARDB && \ 118 !TARGET_LX2160AQDS && !TARGET_LX2162AQDS && \ 119 !ARCH_UNIPHIER 120 help 121 Most armv8 systems have PSCI support enabled in EL3, either through 122 ARM Trusted Firmware or other firmware. 123 124 On these systems, we do not need to implement system reset manually, 125 but can instead rely on higher level firmware to deal with it. 126 127 Select Y here to make use of PSCI calls for system reset 128 129config ARMV8_PSCI 130 bool "Enable PSCI support" if EXPERT 131 default n 132 help 133 PSCI is Power State Coordination Interface defined by ARM. 134 The PSCI in U-boot provides a general framework and each platform 135 can implement their own specific PSCI functions. 136 Say Y here to enable PSCI support on ARMv8 platform. 137 138config ARMV8_PSCI_NR_CPUS 139 int "Maximum supported CPUs for PSCI" 140 depends on ARMV8_PSCI 141 default 4 142 help 143 The maximum number of CPUs supported in the PSCI firmware. 144 It is no problem to set a larger value than the number of CPUs in 145 the actual hardware implementation. 146 147config ARMV8_PSCI_CPUS_PER_CLUSTER 148 int "Number of CPUs per cluster" 149 depends on ARMV8_PSCI 150 default 0 151 help 152 The number of CPUs per cluster, suppose each cluster has same number 153 of CPU cores, platforms with asymmetric clusters don't apply here. 154 A value 0 or no definition of it works for single cluster system. 155 System with multi-cluster should difine their own exact value. 156 157config ARMV8_EA_EL3_FIRST 158 bool "External aborts and SError interrupt exception are taken in EL3" 159 default n 160 help 161 Exception handling at all exception levels for External Abort and 162 SError interrupt exception are taken in EL3. 163 164if SYS_HAS_ARMV8_SECURE_BASE 165 166config ARMV8_SECURE_BASE 167 hex "Secure address for PSCI image" 168 depends on ARMV8_PSCI 169 help 170 Address for placing the PSCI text, data and stack sections. 171 If not defined, the PSCI sections are placed together with the u-boot 172 but platform can choose to place PSCI code image separately in other 173 places such as some secure RAM built-in SOC etc. 174 175endif 176 177endif 178