xref: /dragonfly/sys/dev/disk/nata/ata-pci.c (revision 52f9f0d9)
1 /*-
2  * Copyright (c) 1998 - 2006 S�ren Schmidt <sos@FreeBSD.org>
3  * All rights reserved.
4  *
5  * Redistribution and use in source and binary forms, with or without
6  * modification, are permitted provided that the following conditions
7  * are met:
8  * 1. Redistributions of source code must retain the above copyright
9  *    notice, this list of conditions and the following disclaimer,
10  *    without modification, immediately at the beginning of the file.
11  * 2. Redistributions in binary form must reproduce the above copyright
12  *    notice, this list of conditions and the following disclaimer in the
13  *    documentation and/or other materials provided with the distribution.
14  *
15  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
16  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
17  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
18  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
19  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
20  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
21  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
22  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
23  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
24  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
25  *
26  * $FreeBSD: src/sys/dev/ata/ata-pci.c,v 1.121 2007/02/23 12:18:33 piso Exp $
27  */
28 
29 #include "opt_ata.h"
30 
31 #include <sys/param.h>
32 #include <sys/bus.h>
33 #include <sys/bus_resource.h>
34 #include <sys/malloc.h>
35 #include <sys/module.h>
36 #include <sys/nata.h>
37 #include <sys/rman.h>
38 #include <sys/systm.h>
39 #include <sys/machintr.h>
40 
41 #include <bus/pci/pcireg.h>
42 #include <bus/pci/pcivar.h>
43 
44 #include "ata-all.h"
45 #include "ata-pci.h"
46 #include "ata_if.h"
47 
48 /* local vars */
49 static MALLOC_DEFINE(M_ATAPCI, "ata_pci", "ATA driver PCI");
50 
51 /* misc defines */
52 #define IOMASK                  0xfffffffc
53 #define ATA_PROBE_OK            -10
54 
55 static const struct none_atapci {
56 	uint16_t	vendor;
57 	uint16_t	device;
58 	uint16_t	subvendor;
59 	uint16_t	subdevice;
60 } none_atapci_table[] = {
61 	/* Appears on Intel PRO/1000 PM */
62 	{ ATA_INTEL_ID, 0x108d, ATA_INTEL_ID, 0x0000 },
63 	{ 0xffff, 0, 0, 0 }
64 };
65 
66 int
67 ata_legacy(device_t dev)
68 {
69     return (((pci_read_config(dev, PCIR_PROGIF, 1)&PCIP_STORAGE_IDE_MASTERDEV)&&
70 	    ((pci_read_config(dev, PCIR_PROGIF, 1) &
71 	      (PCIP_STORAGE_IDE_MODEPRIM | PCIP_STORAGE_IDE_MODESEC)) !=
72 	     (PCIP_STORAGE_IDE_MODEPRIM | PCIP_STORAGE_IDE_MODESEC))) ||
73 	    (!pci_read_config(dev, PCIR_BAR(0), 4) &&
74 	     !pci_read_config(dev, PCIR_BAR(1), 4) &&
75 	     !pci_read_config(dev, PCIR_BAR(2), 4) &&
76 	     !pci_read_config(dev, PCIR_BAR(3), 4) &&
77 	     !pci_read_config(dev, PCIR_BAR(5), 4)));
78 }
79 
80 int
81 ata_pci_probe(device_t dev)
82 {
83     if (pci_get_class(dev) != PCIC_STORAGE)
84 	return ENXIO;
85 
86     /* if this is an AHCI chipset grab it */
87     if (pci_get_subclass(dev) == PCIS_STORAGE_SATA) {
88 	if (!ata_ahci_ident(dev))
89 	    return ATA_PROBE_OK;
90     }
91 
92     /* run through the vendor specific drivers */
93     switch (pci_get_vendor(dev)) {
94     case ATA_ACARD_ID:
95 	if (!ata_acard_ident(dev))
96 	    return ATA_PROBE_OK;
97 	break;
98     case ATA_ACER_LABS_ID:
99 	if (!ata_ali_ident(dev))
100 	    return ATA_PROBE_OK;
101 	break;
102     case ATA_AMD_ID:
103 	if (!ata_amd_ident(dev))
104 	    return ATA_PROBE_OK;
105 	break;
106     case ATA_ATI_ID:
107 	if (!ata_ati_ident(dev))
108 	    return ATA_PROBE_OK;
109 	break;
110     case ATA_CYRIX_ID:
111 	if (!ata_cyrix_ident(dev))
112 	    return ATA_PROBE_OK;
113 	break;
114     case ATA_CYPRESS_ID:
115 	if (!ata_cypress_ident(dev))
116 	    return ATA_PROBE_OK;
117 	break;
118     case ATA_HIGHPOINT_ID:
119 	if (!ata_highpoint_ident(dev))
120 	    return ATA_PROBE_OK;
121 	break;
122     case ATA_INTEL_ID:
123 	if (!ata_intel_ident(dev))
124 	    return ATA_PROBE_OK;
125 	break;
126     case ATA_ITE_ID:
127 	if (!ata_ite_ident(dev))
128 	    return ATA_PROBE_OK;
129 	break;
130     case ATA_JMICRON_ID:
131 	if (!ata_jmicron_ident(dev))
132 	    return ATA_PROBE_OK;
133 	break;
134     case ATA_MARVELL_ID:
135 	if (!ata_marvell_ident(dev))
136 	    return ATA_PROBE_OK;
137 	break;
138     case ATA_NATIONAL_ID:
139 	if (!ata_national_ident(dev))
140 	    return ATA_PROBE_OK;
141 	break;
142     case ATA_NETCELL_ID:
143 	if (!ata_netcell_ident(dev))
144 	    return ATA_PROBE_OK;
145 	break;
146     case ATA_NVIDIA_ID:
147 	if (!ata_nvidia_ident(dev))
148 	    return ATA_PROBE_OK;
149 	break;
150     case ATA_PROMISE_ID:
151 	if (!ata_promise_ident(dev))
152 	    return ATA_PROBE_OK;
153 	break;
154     case ATA_SERVERWORKS_ID:
155 	if (!ata_serverworks_ident(dev))
156 	    return ATA_PROBE_OK;
157 	break;
158     case ATA_SILICON_IMAGE_ID:
159 	if (!ata_sii_ident(dev))
160 	    return ATA_PROBE_OK;
161 	break;
162     case ATA_SIS_ID:
163 	if (!ata_sis_ident(dev))
164 	    return ATA_PROBE_OK;
165 	break;
166     case ATA_VIA_ID:
167 	if (!ata_via_ident(dev))
168 	    return ATA_PROBE_OK;
169 	break;
170     case ATA_CENATEK_ID:
171 	if (pci_get_devid(dev) == ATA_CENATEK_ROCKET) {
172 	    ata_generic_ident(dev);
173 	    device_set_desc(dev, "Cenatek Rocket Drive controller");
174 	    return ATA_PROBE_OK;
175 	}
176 	break;
177     case ATA_MICRON_ID:
178 	if (pci_get_devid(dev) == ATA_MICRON_RZ1000 ||
179 	    pci_get_devid(dev) == ATA_MICRON_RZ1001) {
180 	    ata_generic_ident(dev);
181 	    device_set_desc(dev,
182 		"RZ 100? ATA controller !WARNING! data loss/corruption risk");
183 	    return ATA_PROBE_OK;
184 	}
185 	break;
186     }
187 
188     /* unknown chipset, try generic AHCI or DMA if it seems possible */
189     if (pci_get_subclass(dev) == PCIS_STORAGE_IDE) {
190 	uint16_t vendor, device, subvendor, subdevice;
191 	const struct none_atapci *e;
192 
193 	vendor = pci_get_vendor(dev);
194 	device = pci_get_device(dev);
195 	subvendor = pci_get_subvendor(dev);
196 	subdevice = pci_get_subdevice(dev);
197 	for (e = none_atapci_table; e->vendor != 0xffff; ++e) {
198 	    if (e->vendor == vendor && e->device == device &&
199 		e->subvendor == subvendor && e->subdevice == subdevice)
200 		return ENXIO;
201 	}
202 
203 	if (!ata_generic_ident(dev))
204 	    return ATA_PROBE_OK;
205     }
206     return ENXIO;
207 }
208 
209 int
210 ata_pci_attach(device_t dev)
211 {
212     struct ata_pci_controller *ctlr = device_get_softc(dev);
213     u_int32_t cmd;
214     int unit;
215 
216     /* do chipset specific setups only needed once */
217     ctlr->legacy = ata_legacy(dev);
218     if (ctlr->legacy || pci_read_config(dev, PCIR_BAR(2), 4) & IOMASK)
219 	ctlr->channels = 2;
220     else
221 	ctlr->channels = 1;
222     ctlr->allocate = ata_pci_allocate;
223     ctlr->dev = dev;
224 
225     /* if needed try to enable busmastering */
226     cmd = pci_read_config(dev, PCIR_COMMAND, 2);
227     if (!(cmd & PCIM_CMD_BUSMASTEREN)) {
228 	pci_write_config(dev, PCIR_COMMAND, cmd | PCIM_CMD_BUSMASTEREN, 2);
229 	cmd = pci_read_config(dev, PCIR_COMMAND, 2);
230     }
231 
232     /* if busmastering mode "stuck" use it */
233     if ((cmd & PCIM_CMD_BUSMASTEREN) == PCIM_CMD_BUSMASTEREN) {
234 	ctlr->r_type1 = SYS_RES_IOPORT;
235 	ctlr->r_rid1 = ATA_BMADDR_RID;
236 	ctlr->r_res1 = bus_alloc_resource_any(dev, ctlr->r_type1, &ctlr->r_rid1,
237 					      RF_ACTIVE);
238 	/* Only set a dma init function if the device actually supports it. */
239         ctlr->dmainit = ata_pci_dmainit;
240     }
241 
242     if (ctlr->chipinit(dev))
243 	return ENXIO;
244 
245     /* attach all channels on this controller */
246     for (unit = 0; unit < ctlr->channels; unit++) {
247 	int freeunit = 2;
248 	if ((unit == 0 || unit == 1) && ctlr->legacy) {
249 	    device_add_child(dev, "ata", unit);
250 	    continue;
251 	}
252 	/* XXX TGEN devclass_find_free_unit() implementation */
253 	while (freeunit < devclass_get_maxunit(ata_devclass) &&
254 	       devclass_get_device(ata_devclass, freeunit) != NULL)
255 	    freeunit++;
256 	device_add_child(dev, "ata", freeunit);
257     }
258     bus_generic_attach(dev);
259     return 0;
260 }
261 
262 int
263 ata_pci_detach(device_t dev)
264 {
265     struct ata_pci_controller *ctlr = device_get_softc(dev);
266     device_t *children;
267     int nchildren, i;
268 
269     /* detach & delete all children */
270     if (!device_get_children(dev, &children, &nchildren)) {
271 	for (i = 0; i < nchildren; i++)
272 	    device_delete_child(dev, children[i]);
273 	kfree(children, M_TEMP);
274     }
275 
276     if (ctlr->r_irq) {
277 	bus_teardown_intr(dev, ctlr->r_irq, ctlr->handle);
278 	bus_release_resource(dev, SYS_RES_IRQ, ATA_IRQ_RID, ctlr->r_irq);
279 	ctlr->r_irq = 0;
280     }
281     if (ctlr->r_res2) {
282 	bus_release_resource(dev, ctlr->r_type2, ctlr->r_rid2, ctlr->r_res2);
283 	ctlr->r_res2 = 0;
284     }
285     if (ctlr->r_res1) {
286 	bus_release_resource(dev, ctlr->r_type1, ctlr->r_rid1, ctlr->r_res1);
287 	ctlr->r_res1 = 0;
288     }
289 
290     return 0;
291 }
292 
293 struct resource *
294 ata_pci_alloc_resource(device_t dev, device_t child, int type, int *rid,
295     u_long start, u_long end, u_long count, u_int flags, int cpuid)
296 {
297     struct ata_pci_controller *controller = device_get_softc(dev);
298     int unit = ((struct ata_channel *)device_get_softc(child))->unit;
299     struct resource *res = NULL;
300     int myrid;
301 
302     if (type == SYS_RES_IOPORT) {
303 	switch (*rid) {
304 	case ATA_IOADDR_RID:
305 	    if (controller->legacy) {
306 		start = (unit ? ATA_SECONDARY : ATA_PRIMARY);
307 		count = ATA_IOSIZE;
308 		end = start + count - 1;
309 	    }
310 	    myrid = PCIR_BAR(0) + (unit << 3);
311 	    res = BUS_ALLOC_RESOURCE(device_get_parent(dev), dev,
312 				     SYS_RES_IOPORT, &myrid,
313 				     start, end, count, flags, cpuid);
314 	    break;
315 
316 	case ATA_CTLADDR_RID:
317 	    if (controller->legacy) {
318 		start = (unit ? ATA_SECONDARY : ATA_PRIMARY) + ATA_CTLOFFSET;
319 		count = ATA_CTLIOSIZE;
320 		end = start + count - 1;
321 	    }
322 	    myrid = PCIR_BAR(1) + (unit << 3);
323 	    res = BUS_ALLOC_RESOURCE(device_get_parent(dev), dev,
324 				     SYS_RES_IOPORT, &myrid,
325 				     start, end, count, flags, cpuid);
326 	    break;
327 	}
328     }
329     if (type == SYS_RES_IRQ && *rid == ATA_IRQ_RID) {
330 	if (controller->legacy) {
331 	    int irq = (unit == 0 ? 14 : 15);
332 
333 	    cpuid = machintr_legacy_intr_cpuid(irq);
334 	    res = BUS_ALLOC_RESOURCE(device_get_parent(dev), child,
335 				     SYS_RES_IRQ, rid, irq, irq, 1, flags,
336 				     cpuid);
337 	}
338 	else
339 	    res = controller->r_irq;
340     }
341     return res;
342 }
343 
344 int
345 ata_pci_release_resource(device_t dev, device_t child, int type, int rid,
346 			 struct resource *r)
347 {
348     struct ata_pci_controller *controller = device_get_softc(dev);
349     int unit = ((struct ata_channel *)device_get_softc(child))->unit;
350 
351     if (type == SYS_RES_IOPORT) {
352 	switch (rid) {
353 	case ATA_IOADDR_RID:
354 	    return BUS_RELEASE_RESOURCE(device_get_parent(dev), dev,
355 					SYS_RES_IOPORT,
356 					PCIR_BAR(0) + (unit << 3), r);
357 	    break;
358 
359 	case ATA_CTLADDR_RID:
360 	    return BUS_RELEASE_RESOURCE(device_get_parent(dev), dev,
361 					SYS_RES_IOPORT,
362 					PCIR_BAR(1) + (unit << 3), r);
363 	    break;
364 	default:
365 	    return ENOENT;
366 	}
367     }
368     if (type == SYS_RES_IRQ) {
369 	if (rid != ATA_IRQ_RID)
370 	    return ENOENT;
371 
372 	if (controller->legacy) {
373 	    return BUS_RELEASE_RESOURCE(device_get_parent(dev), child,
374 					SYS_RES_IRQ, rid, r);
375 	}
376 	else
377 	    return 0;
378     }
379     return EINVAL;
380 }
381 
382 int
383 ata_pci_setup_intr(device_t dev, device_t child, struct resource *irq,
384 		   int flags, driver_intr_t *function, void *argument,
385 		   void **cookiep)
386 {
387     struct ata_pci_controller *controller = device_get_softc(dev);
388 
389     if (controller->legacy) {
390 	return BUS_SETUP_INTR(device_get_parent(dev), child, irq,
391 			      flags, function, argument, cookiep, NULL, NULL);
392     }
393     else {
394 	struct ata_pci_controller *controller = device_get_softc(dev);
395 	int unit = ((struct ata_channel *)device_get_softc(child))->unit;
396 
397 	controller->interrupt[unit].function = function;
398 	controller->interrupt[unit].argument = argument;
399 	*cookiep = controller;
400 	return 0;
401     }
402 }
403 
404 int
405 ata_pci_teardown_intr(device_t dev, device_t child, struct resource *irq,
406 		      void *cookie)
407 {
408     struct ata_pci_controller *controller = device_get_softc(dev);
409 
410     if (controller->legacy) {
411 	return BUS_TEARDOWN_INTR(device_get_parent(dev), child, irq, cookie);
412     }
413     else {
414 	struct ata_pci_controller *controller = device_get_softc(dev);
415 	int unit = ((struct ata_channel *)device_get_softc(child))->unit;
416 
417 	controller->interrupt[unit].function = NULL;
418 	controller->interrupt[unit].argument = NULL;
419 	return 0;
420     }
421 }
422 
423 int
424 ata_pci_allocate(device_t dev)
425 {
426     struct ata_pci_controller *ctlr = device_get_softc(device_get_parent(dev));
427     struct ata_channel *ch = device_get_softc(dev);
428     struct resource *io = NULL, *ctlio = NULL;
429     int i, rid;
430 
431     rid = ATA_IOADDR_RID;
432     if (!(io = bus_alloc_resource_any(dev, SYS_RES_IOPORT, &rid, RF_ACTIVE)))
433 	return ENXIO;
434 
435     rid = ATA_CTLADDR_RID;
436     if (!(ctlio = bus_alloc_resource_any(dev, SYS_RES_IOPORT, &rid,RF_ACTIVE))){
437 	bus_release_resource(dev, SYS_RES_IOPORT, ATA_IOADDR_RID, io);
438 	return ENXIO;
439     }
440 
441     for (i = ATA_DATA; i <= ATA_COMMAND; i ++) {
442 	ch->r_io[i].res = io;
443 	ch->r_io[i].offset = i;
444     }
445     ch->r_io[ATA_CONTROL].res = ctlio;
446     ch->r_io[ATA_CONTROL].offset = ctlr->legacy ? 0 : 2;
447     ch->r_io[ATA_IDX_ADDR].res = io;
448     ata_default_registers(dev);
449     if (ctlr->r_res1) {
450 	for (i = ATA_BMCMD_PORT; i <= ATA_BMDTP_PORT; i++) {
451 	    ch->r_io[i].res = ctlr->r_res1;
452 	    ch->r_io[i].offset = (i - ATA_BMCMD_PORT) + (ch->unit*ATA_BMIOSIZE);
453 	}
454     }
455 
456     ata_pci_hw(dev);
457     return 0;
458 }
459 
460 void
461 ata_pci_hw(device_t dev)
462 {
463     struct ata_channel *ch = device_get_softc(dev);
464 
465     ata_generic_hw(dev);
466     ch->hw.status = ata_pci_status;
467 }
468 
469 int
470 ata_pci_status(device_t dev)
471 {
472     struct ata_pci_controller *controller =
473 	device_get_softc(device_get_parent(dev));
474     struct ata_channel *ch = device_get_softc(dev);
475 
476     if ((dumping || !controller->legacy) &&
477 	ch->dma && ((ch->flags & ATA_ALWAYS_DMASTAT) ||
478 		    (ch->dma->flags & ATA_DMA_ACTIVE))) {
479 	int bmstat = ATA_IDX_INB(ch, ATA_BMSTAT_PORT) & ATA_BMSTAT_MASK;
480 
481 	/*
482 	 * Strictly speaking the DMA engine should already be stopped
483 	 * once we receive the interrupt.
484 	 * However at least ICH controllers seem to have the habbit
485 	 * of not clearing the active bit even though the interrupt
486 	 * is valid.
487 	 * To make sure we wait a little bit (to make sure that other
488 	 * buggy systems actually have a chance of finishing their
489 	 * DMA transaction) and then ignore the active bit.
490 	 */
491 	if ((bmstat & (ATA_BMSTAT_ACTIVE | ATA_BMSTAT_INTERRUPT)) ==
492 		(ATA_BMSTAT_ACTIVE | ATA_BMSTAT_INTERRUPT)) {
493 	    DELAY(100);
494 	    bmstat = ATA_IDX_INB(ch, ATA_BMSTAT_PORT) & ATA_BMSTAT_MASK;
495 	}
496 	if ((bmstat & ATA_BMSTAT_INTERRUPT) == 0)
497 	    return 0;
498 	ATA_IDX_OUTB(ch, ATA_BMSTAT_PORT, bmstat & ~ATA_BMSTAT_ERROR);
499 	DELAY(1);
500     }
501     if (ATA_IDX_INB(ch, ATA_ALTSTAT) & ATA_S_BUSY) {
502 	DELAY(100);
503 	if (ATA_IDX_INB(ch, ATA_ALTSTAT) & ATA_S_BUSY)
504 	    return 0;
505     }
506     return 1;
507 }
508 
509 static int
510 ata_pci_dmastart(device_t dev)
511 {
512     struct ata_channel *ch = device_get_softc(device_get_parent(dev));
513     u_int8_t val;
514 
515     ATA_IDX_OUTB(ch, ATA_BMSTAT_PORT, (ATA_IDX_INB(ch, ATA_BMSTAT_PORT) |
516 		 (ATA_BMSTAT_INTERRUPT | ATA_BMSTAT_ERROR)));
517     ATA_IDX_OUTL(ch, ATA_BMDTP_PORT, ch->dma->sg_bus);
518     ch->dma->flags |= ATA_DMA_ACTIVE;
519     val = ATA_IDX_INB(ch, ATA_BMCMD_PORT);
520     if (ch->dma->flags & ATA_DMA_READ)
521 	val |= ATA_BMCMD_WRITE_READ;
522     else
523 	val &= ~ATA_BMCMD_WRITE_READ;
524     ATA_IDX_OUTB(ch, ATA_BMCMD_PORT, val);
525 
526     /*
527      * Issue the start command separately from configuration setup,
528      * in case the hardware latches portions of the configuration.
529      */
530     ATA_IDX_OUTB(ch, ATA_BMCMD_PORT, val | ATA_BMCMD_START_STOP);
531 
532     return 0;
533 }
534 
535 static int
536 ata_pci_dmastop(device_t dev)
537 {
538     struct ata_channel *ch = device_get_softc(device_get_parent(dev));
539     int error;
540 
541     ATA_IDX_OUTB(ch, ATA_BMCMD_PORT,
542 		 ATA_IDX_INB(ch, ATA_BMCMD_PORT) & ~ATA_BMCMD_START_STOP);
543     ch->dma->flags &= ~ATA_DMA_ACTIVE;
544     error = ATA_IDX_INB(ch, ATA_BMSTAT_PORT) & ATA_BMSTAT_MASK;
545     ATA_IDX_OUTB(ch, ATA_BMSTAT_PORT, ATA_BMSTAT_INTERRUPT | ATA_BMSTAT_ERROR);
546     return error;
547 }
548 
549 static void
550 ata_pci_dmareset(device_t dev)
551 {
552     struct ata_channel *ch = device_get_softc(dev);
553 
554     ATA_IDX_OUTB(ch, ATA_BMCMD_PORT,
555 		 ATA_IDX_INB(ch, ATA_BMCMD_PORT) & ~ATA_BMCMD_START_STOP);
556     ch->dma->flags &= ~ATA_DMA_ACTIVE;
557     ATA_IDX_OUTB(ch, ATA_BMSTAT_PORT, ATA_BMSTAT_INTERRUPT | ATA_BMSTAT_ERROR);
558     ch->dma->unload(dev);
559 }
560 
561 void
562 ata_pci_dmainit(device_t dev)
563 {
564     struct ata_channel *ch = device_get_softc(dev);
565 
566     ata_dmainit(dev);
567     if (ch->dma) {
568 	ch->dma->start = ata_pci_dmastart;
569 	ch->dma->stop = ata_pci_dmastop;
570 	ch->dma->reset = ata_pci_dmareset;
571     }
572 }
573 
574 char *
575 ata_pcivendor2str(device_t dev)
576 {
577     switch (pci_get_vendor(dev)) {
578     case ATA_ACARD_ID:		return "Acard";
579     case ATA_ACER_LABS_ID:	return "AcerLabs";
580     case ATA_AMD_ID:		return "AMD";
581     case ATA_ATI_ID:		return "ATI";
582     case ATA_CYRIX_ID:		return "Cyrix";
583     case ATA_CYPRESS_ID:	return "Cypress";
584     case ATA_HIGHPOINT_ID:	return "HighPoint";
585     case ATA_INTEL_ID:		return "Intel";
586     case ATA_ITE_ID:		return "ITE";
587     case ATA_JMICRON_ID:	return "JMicron";
588     case ATA_MARVELL_ID:	return "Marvell";
589     case ATA_NATIONAL_ID:	return "National";
590     case ATA_NETCELL_ID:	return "Netcell";
591     case ATA_NVIDIA_ID:		return "nVidia";
592     case ATA_PROMISE_ID:	return "Promise";
593     case ATA_SERVERWORKS_ID:	return "ServerWorks";
594     case ATA_SILICON_IMAGE_ID:	return "SiI";
595     case ATA_SIS_ID:		return "SiS";
596     case ATA_VIA_ID:		return "VIA";
597     case ATA_CENATEK_ID:	return "Cenatek";
598     case ATA_MICRON_ID:		return "Micron";
599     default:			return "Generic";
600     }
601 }
602 
603 static device_method_t ata_pci_methods[] = {
604     /* device interface */
605     DEVMETHOD(device_probe,             ata_pci_probe),
606     DEVMETHOD(device_attach,            ata_pci_attach),
607     DEVMETHOD(device_detach,            ata_pci_detach),
608     DEVMETHOD(device_shutdown,          bus_generic_shutdown),
609     DEVMETHOD(device_suspend,           bus_generic_suspend),
610     DEVMETHOD(device_resume,            bus_generic_resume),
611 
612     /* bus methods */
613     DEVMETHOD(bus_alloc_resource,       ata_pci_alloc_resource),
614     DEVMETHOD(bus_release_resource,     ata_pci_release_resource),
615     DEVMETHOD(bus_activate_resource,    bus_generic_activate_resource),
616     DEVMETHOD(bus_deactivate_resource,  bus_generic_deactivate_resource),
617     DEVMETHOD(bus_setup_intr,           ata_pci_setup_intr),
618     DEVMETHOD(bus_teardown_intr,        ata_pci_teardown_intr),
619 
620     { 0, 0 }
621 };
622 
623 devclass_t atapci_devclass;
624 
625 static driver_t ata_pci_driver = {
626     "atapci",
627     ata_pci_methods,
628     sizeof(struct ata_pci_controller),
629 };
630 
631 DRIVER_MODULE(atapci, pci, ata_pci_driver, atapci_devclass, NULL, NULL);
632 MODULE_VERSION(atapci, 1);
633 MODULE_DEPEND(atapci, ata, 1, 1, 1);
634 
635 static int
636 ata_pcichannel_probe(device_t dev)
637 {
638     struct ata_channel *ch = device_get_softc(dev);
639     device_t *children;
640     int count, i;
641     char buffer[32];
642 
643     /* take care of green memory */
644     bzero(ch, sizeof(struct ata_channel));
645 
646     /* find channel number on this controller */
647     device_get_children(device_get_parent(dev), &children, &count);
648     for (i = 0; i < count; i++) {
649 	if (children[i] == dev)
650 	    ch->unit = i;
651     }
652     kfree(children, M_TEMP);
653 
654     ksprintf(buffer, "ATA channel %d", ch->unit);
655     device_set_desc_copy(dev, buffer);
656 
657     return ata_probe(dev);
658 }
659 
660 static int
661 ata_pcichannel_attach(device_t dev)
662 {
663     struct ata_pci_controller *ctlr = device_get_softc(device_get_parent(dev));
664     struct ata_channel *ch = device_get_softc(dev);
665     int error;
666 
667     if (ctlr->dmainit)
668 	ctlr->dmainit(dev);
669     if (ch->dma)
670 	ch->dma->alloc(dev);
671 
672     if ((error = ctlr->allocate(dev))) {
673 	if (ch->dma)
674 	    ch->dma->free(dev);
675 	return error;
676     }
677 
678     return ata_attach(dev);
679 }
680 
681 static int
682 ata_pcichannel_detach(device_t dev)
683 {
684     struct ata_channel *ch = device_get_softc(dev);
685     int error;
686 
687     if ((error = ata_detach(dev)))
688 	return error;
689 
690     if (ch->dma)
691 	ch->dma->free(dev);
692 
693     /* XXX SOS free resources for io and ctlio ?? */
694 
695     return 0;
696 }
697 
698 static int
699 ata_pcichannel_locking(device_t dev, int mode)
700 {
701     struct ata_pci_controller *ctlr = device_get_softc(device_get_parent(dev));
702     struct ata_channel *ch = device_get_softc(dev);
703 
704     if (ctlr->locking)
705 	return ctlr->locking(dev, mode);
706     else
707 	return ch->unit;
708 }
709 
710 static void
711 ata_pcichannel_reset(device_t dev)
712 {
713     struct ata_pci_controller *ctlr = device_get_softc(device_get_parent(dev));
714     struct ata_channel *ch = device_get_softc(dev);
715 
716     /* if DMA engine present reset it  */
717     if (ch->dma) {
718 	if (ch->dma->reset)
719 	    ch->dma->reset(dev);
720 	ch->dma->unload(dev);
721     }
722 
723     /* reset the controller HW */
724     if (ctlr->reset)
725 	ctlr->reset(dev);
726     else
727 	ata_generic_reset(dev);
728 }
729 
730 static void
731 ata_pcichannel_setmode(device_t parent, device_t dev)
732 {
733     struct ata_pci_controller *ctlr = device_get_softc(GRANDPARENT(dev));
734     struct ata_device *atadev = device_get_softc(dev);
735     int mode = atadev->mode;
736 
737     ctlr->setmode(dev, ATA_PIO_MAX);
738     if (mode >= ATA_DMA)
739 	ctlr->setmode(dev, mode);
740 }
741 
742 static device_method_t ata_pcichannel_methods[] = {
743     /* device interface */
744     DEVMETHOD(device_probe,     ata_pcichannel_probe),
745     DEVMETHOD(device_attach,    ata_pcichannel_attach),
746     DEVMETHOD(device_detach,    ata_pcichannel_detach),
747     DEVMETHOD(device_shutdown,  bus_generic_shutdown),
748     DEVMETHOD(device_suspend,   ata_suspend),
749     DEVMETHOD(device_resume,    ata_resume),
750 
751     /* ATA methods */
752     DEVMETHOD(ata_setmode,      ata_pcichannel_setmode),
753     DEVMETHOD(ata_locking,      ata_pcichannel_locking),
754     DEVMETHOD(ata_reset,        ata_pcichannel_reset),
755 
756     { 0, 0 }
757 };
758 
759 driver_t ata_pcichannel_driver = {
760     "ata",
761     ata_pcichannel_methods,
762     sizeof(struct ata_channel),
763 };
764 
765 DRIVER_MODULE(ata, atapci, ata_pcichannel_driver, ata_devclass, NULL, NULL);
766