xref: /dragonfly/sys/dev/drm/amd/amdgpu/gfxhub_v1_0.c (revision b843c749)
1*b843c749SSergey Zigachev /*
2*b843c749SSergey Zigachev  * Copyright 2016 Advanced Micro Devices, Inc.
3*b843c749SSergey Zigachev  *
4*b843c749SSergey Zigachev  * Permission is hereby granted, free of charge, to any person obtaining a
5*b843c749SSergey Zigachev  * copy of this software and associated documentation files (the "Software"),
6*b843c749SSergey Zigachev  * to deal in the Software without restriction, including without limitation
7*b843c749SSergey Zigachev  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8*b843c749SSergey Zigachev  * and/or sell copies of the Software, and to permit persons to whom the
9*b843c749SSergey Zigachev  * Software is furnished to do so, subject to the following conditions:
10*b843c749SSergey Zigachev  *
11*b843c749SSergey Zigachev  * The above copyright notice and this permission notice shall be included in
12*b843c749SSergey Zigachev  * all copies or substantial portions of the Software.
13*b843c749SSergey Zigachev  *
14*b843c749SSergey Zigachev  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15*b843c749SSergey Zigachev  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16*b843c749SSergey Zigachev  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17*b843c749SSergey Zigachev  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18*b843c749SSergey Zigachev  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19*b843c749SSergey Zigachev  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20*b843c749SSergey Zigachev  * OTHER DEALINGS IN THE SOFTWARE.
21*b843c749SSergey Zigachev  *
22*b843c749SSergey Zigachev  */
23*b843c749SSergey Zigachev #include "amdgpu.h"
24*b843c749SSergey Zigachev #include "gfxhub_v1_0.h"
25*b843c749SSergey Zigachev 
26*b843c749SSergey Zigachev #include "gc/gc_9_0_offset.h"
27*b843c749SSergey Zigachev #include "gc/gc_9_0_sh_mask.h"
28*b843c749SSergey Zigachev #include "gc/gc_9_0_default.h"
29*b843c749SSergey Zigachev #include "vega10_enum.h"
30*b843c749SSergey Zigachev 
31*b843c749SSergey Zigachev #include "soc15_common.h"
32*b843c749SSergey Zigachev 
gfxhub_v1_0_get_mc_fb_offset(struct amdgpu_device * adev)33*b843c749SSergey Zigachev u64 gfxhub_v1_0_get_mc_fb_offset(struct amdgpu_device *adev)
34*b843c749SSergey Zigachev {
35*b843c749SSergey Zigachev 	return (u64)RREG32_SOC15(GC, 0, mmMC_VM_FB_OFFSET) << 24;
36*b843c749SSergey Zigachev }
37*b843c749SSergey Zigachev 
gfxhub_v1_0_init_gart_pt_regs(struct amdgpu_device * adev)38*b843c749SSergey Zigachev static void gfxhub_v1_0_init_gart_pt_regs(struct amdgpu_device *adev)
39*b843c749SSergey Zigachev {
40*b843c749SSergey Zigachev 	uint64_t value;
41*b843c749SSergey Zigachev 
42*b843c749SSergey Zigachev 	BUG_ON(adev->gart.table_addr & (~0x0000FFFFFFFFF000ULL));
43*b843c749SSergey Zigachev 	value = adev->gart.table_addr - adev->gmc.vram_start
44*b843c749SSergey Zigachev 		+ adev->vm_manager.vram_base_offset;
45*b843c749SSergey Zigachev 	value &= 0x0000FFFFFFFFF000ULL;
46*b843c749SSergey Zigachev 	value |= 0x1; /*valid bit*/
47*b843c749SSergey Zigachev 
48*b843c749SSergey Zigachev 	WREG32_SOC15(GC, 0, mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR_LO32,
49*b843c749SSergey Zigachev 		     lower_32_bits(value));
50*b843c749SSergey Zigachev 
51*b843c749SSergey Zigachev 	WREG32_SOC15(GC, 0, mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR_HI32,
52*b843c749SSergey Zigachev 		     upper_32_bits(value));
53*b843c749SSergey Zigachev }
54*b843c749SSergey Zigachev 
gfxhub_v1_0_init_gart_aperture_regs(struct amdgpu_device * adev)55*b843c749SSergey Zigachev static void gfxhub_v1_0_init_gart_aperture_regs(struct amdgpu_device *adev)
56*b843c749SSergey Zigachev {
57*b843c749SSergey Zigachev 	gfxhub_v1_0_init_gart_pt_regs(adev);
58*b843c749SSergey Zigachev 
59*b843c749SSergey Zigachev 	WREG32_SOC15(GC, 0, mmVM_CONTEXT0_PAGE_TABLE_START_ADDR_LO32,
60*b843c749SSergey Zigachev 		     (u32)(adev->gmc.gart_start >> 12));
61*b843c749SSergey Zigachev 	WREG32_SOC15(GC, 0, mmVM_CONTEXT0_PAGE_TABLE_START_ADDR_HI32,
62*b843c749SSergey Zigachev 		     (u32)(adev->gmc.gart_start >> 44));
63*b843c749SSergey Zigachev 
64*b843c749SSergey Zigachev 	WREG32_SOC15(GC, 0, mmVM_CONTEXT0_PAGE_TABLE_END_ADDR_LO32,
65*b843c749SSergey Zigachev 		     (u32)(adev->gmc.gart_end >> 12));
66*b843c749SSergey Zigachev 	WREG32_SOC15(GC, 0, mmVM_CONTEXT0_PAGE_TABLE_END_ADDR_HI32,
67*b843c749SSergey Zigachev 		     (u32)(adev->gmc.gart_end >> 44));
68*b843c749SSergey Zigachev }
69*b843c749SSergey Zigachev 
gfxhub_v1_0_init_system_aperture_regs(struct amdgpu_device * adev)70*b843c749SSergey Zigachev static void gfxhub_v1_0_init_system_aperture_regs(struct amdgpu_device *adev)
71*b843c749SSergey Zigachev {
72*b843c749SSergey Zigachev 	uint64_t value;
73*b843c749SSergey Zigachev 
74*b843c749SSergey Zigachev 	/* Disable AGP. */
75*b843c749SSergey Zigachev 	WREG32_SOC15(GC, 0, mmMC_VM_AGP_BASE, 0);
76*b843c749SSergey Zigachev 	WREG32_SOC15(GC, 0, mmMC_VM_AGP_TOP, 0);
77*b843c749SSergey Zigachev 	WREG32_SOC15(GC, 0, mmMC_VM_AGP_BOT, 0xFFFFFFFF);
78*b843c749SSergey Zigachev 
79*b843c749SSergey Zigachev 	/* Program the system aperture low logical page number. */
80*b843c749SSergey Zigachev 	WREG32_SOC15(GC, 0, mmMC_VM_SYSTEM_APERTURE_LOW_ADDR,
81*b843c749SSergey Zigachev 		     adev->gmc.vram_start >> 18);
82*b843c749SSergey Zigachev 	WREG32_SOC15(GC, 0, mmMC_VM_SYSTEM_APERTURE_HIGH_ADDR,
83*b843c749SSergey Zigachev 		     adev->gmc.vram_end >> 18);
84*b843c749SSergey Zigachev 
85*b843c749SSergey Zigachev 	/* Set default page address. */
86*b843c749SSergey Zigachev 	value = adev->vram_scratch.gpu_addr - adev->gmc.vram_start
87*b843c749SSergey Zigachev 		+ adev->vm_manager.vram_base_offset;
88*b843c749SSergey Zigachev 	WREG32_SOC15(GC, 0, mmMC_VM_SYSTEM_APERTURE_DEFAULT_ADDR_LSB,
89*b843c749SSergey Zigachev 		     (u32)(value >> 12));
90*b843c749SSergey Zigachev 	WREG32_SOC15(GC, 0, mmMC_VM_SYSTEM_APERTURE_DEFAULT_ADDR_MSB,
91*b843c749SSergey Zigachev 		     (u32)(value >> 44));
92*b843c749SSergey Zigachev 
93*b843c749SSergey Zigachev 	/* Program "protection fault". */
94*b843c749SSergey Zigachev 	WREG32_SOC15(GC, 0, mmVM_L2_PROTECTION_FAULT_DEFAULT_ADDR_LO32,
95*b843c749SSergey Zigachev 		     (u32)(adev->dummy_page_addr >> 12));
96*b843c749SSergey Zigachev 	WREG32_SOC15(GC, 0, mmVM_L2_PROTECTION_FAULT_DEFAULT_ADDR_HI32,
97*b843c749SSergey Zigachev 		     (u32)((u64)adev->dummy_page_addr >> 44));
98*b843c749SSergey Zigachev 
99*b843c749SSergey Zigachev 	WREG32_FIELD15(GC, 0, VM_L2_PROTECTION_FAULT_CNTL2,
100*b843c749SSergey Zigachev 		       ACTIVE_PAGE_MIGRATION_PTE_READ_RETRY, 1);
101*b843c749SSergey Zigachev }
102*b843c749SSergey Zigachev 
gfxhub_v1_0_init_tlb_regs(struct amdgpu_device * adev)103*b843c749SSergey Zigachev static void gfxhub_v1_0_init_tlb_regs(struct amdgpu_device *adev)
104*b843c749SSergey Zigachev {
105*b843c749SSergey Zigachev 	uint32_t tmp;
106*b843c749SSergey Zigachev 
107*b843c749SSergey Zigachev 	/* Setup TLB control */
108*b843c749SSergey Zigachev 	tmp = RREG32_SOC15(GC, 0, mmMC_VM_MX_L1_TLB_CNTL);
109*b843c749SSergey Zigachev 
110*b843c749SSergey Zigachev 	tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_TLB, 1);
111*b843c749SSergey Zigachev 	tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, SYSTEM_ACCESS_MODE, 3);
112*b843c749SSergey Zigachev 	tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL,
113*b843c749SSergey Zigachev 			    ENABLE_ADVANCED_DRIVER_MODEL, 1);
114*b843c749SSergey Zigachev 	tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL,
115*b843c749SSergey Zigachev 			    SYSTEM_APERTURE_UNMAPPED_ACCESS, 0);
116*b843c749SSergey Zigachev 	tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ECO_BITS, 0);
117*b843c749SSergey Zigachev 	tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL,
118*b843c749SSergey Zigachev 			    MTYPE, MTYPE_UC);/* XXX for emulation. */
119*b843c749SSergey Zigachev 	tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ATC_EN, 1);
120*b843c749SSergey Zigachev 
121*b843c749SSergey Zigachev 	WREG32_SOC15(GC, 0, mmMC_VM_MX_L1_TLB_CNTL, tmp);
122*b843c749SSergey Zigachev }
123*b843c749SSergey Zigachev 
gfxhub_v1_0_init_cache_regs(struct amdgpu_device * adev)124*b843c749SSergey Zigachev static void gfxhub_v1_0_init_cache_regs(struct amdgpu_device *adev)
125*b843c749SSergey Zigachev {
126*b843c749SSergey Zigachev 	uint32_t tmp;
127*b843c749SSergey Zigachev 
128*b843c749SSergey Zigachev 	/* Setup L2 cache */
129*b843c749SSergey Zigachev 	tmp = RREG32_SOC15(GC, 0, mmVM_L2_CNTL);
130*b843c749SSergey Zigachev 	tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_CACHE, 1);
131*b843c749SSergey Zigachev 	tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING, 1);
132*b843c749SSergey Zigachev 	/* XXX for emulation, Refer to closed source code.*/
133*b843c749SSergey Zigachev 	tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, L2_PDE0_CACHE_TAG_GENERATION_MODE,
134*b843c749SSergey Zigachev 			    0);
135*b843c749SSergey Zigachev 	tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, PDE_FAULT_CLASSIFICATION, 1);
136*b843c749SSergey Zigachev 	tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, CONTEXT1_IDENTITY_ACCESS_MODE, 1);
137*b843c749SSergey Zigachev 	tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, IDENTITY_MODE_FRAGMENT_SIZE, 0);
138*b843c749SSergey Zigachev 	WREG32_SOC15(GC, 0, mmVM_L2_CNTL, tmp);
139*b843c749SSergey Zigachev 
140*b843c749SSergey Zigachev 	tmp = RREG32_SOC15(GC, 0, mmVM_L2_CNTL2);
141*b843c749SSergey Zigachev 	tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS, 1);
142*b843c749SSergey Zigachev 	tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_L2_CACHE, 1);
143*b843c749SSergey Zigachev 	WREG32_SOC15(GC, 0, mmVM_L2_CNTL2, tmp);
144*b843c749SSergey Zigachev 
145*b843c749SSergey Zigachev 	tmp = mmVM_L2_CNTL3_DEFAULT;
146*b843c749SSergey Zigachev 	if (adev->gmc.translate_further) {
147*b843c749SSergey Zigachev 		tmp = REG_SET_FIELD(tmp, VM_L2_CNTL3, BANK_SELECT, 12);
148*b843c749SSergey Zigachev 		tmp = REG_SET_FIELD(tmp, VM_L2_CNTL3,
149*b843c749SSergey Zigachev 				    L2_CACHE_BIGK_FRAGMENT_SIZE, 9);
150*b843c749SSergey Zigachev 	} else {
151*b843c749SSergey Zigachev 		tmp = REG_SET_FIELD(tmp, VM_L2_CNTL3, BANK_SELECT, 9);
152*b843c749SSergey Zigachev 		tmp = REG_SET_FIELD(tmp, VM_L2_CNTL3,
153*b843c749SSergey Zigachev 				    L2_CACHE_BIGK_FRAGMENT_SIZE, 6);
154*b843c749SSergey Zigachev 	}
155*b843c749SSergey Zigachev 	WREG32_SOC15(GC, 0, mmVM_L2_CNTL3, tmp);
156*b843c749SSergey Zigachev 
157*b843c749SSergey Zigachev 	tmp = mmVM_L2_CNTL4_DEFAULT;
158*b843c749SSergey Zigachev 	tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_PDE_REQUEST_PHYSICAL, 0);
159*b843c749SSergey Zigachev 	tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_PTE_REQUEST_PHYSICAL, 0);
160*b843c749SSergey Zigachev 	WREG32_SOC15(GC, 0, mmVM_L2_CNTL4, tmp);
161*b843c749SSergey Zigachev }
162*b843c749SSergey Zigachev 
gfxhub_v1_0_enable_system_domain(struct amdgpu_device * adev)163*b843c749SSergey Zigachev static void gfxhub_v1_0_enable_system_domain(struct amdgpu_device *adev)
164*b843c749SSergey Zigachev {
165*b843c749SSergey Zigachev 	uint32_t tmp;
166*b843c749SSergey Zigachev 
167*b843c749SSergey Zigachev 	tmp = RREG32_SOC15(GC, 0, mmVM_CONTEXT0_CNTL);
168*b843c749SSergey Zigachev 	tmp = REG_SET_FIELD(tmp, VM_CONTEXT0_CNTL, ENABLE_CONTEXT, 1);
169*b843c749SSergey Zigachev 	tmp = REG_SET_FIELD(tmp, VM_CONTEXT0_CNTL, PAGE_TABLE_DEPTH, 0);
170*b843c749SSergey Zigachev 	WREG32_SOC15(GC, 0, mmVM_CONTEXT0_CNTL, tmp);
171*b843c749SSergey Zigachev }
172*b843c749SSergey Zigachev 
gfxhub_v1_0_disable_identity_aperture(struct amdgpu_device * adev)173*b843c749SSergey Zigachev static void gfxhub_v1_0_disable_identity_aperture(struct amdgpu_device *adev)
174*b843c749SSergey Zigachev {
175*b843c749SSergey Zigachev 	WREG32_SOC15(GC, 0, mmVM_L2_CONTEXT1_IDENTITY_APERTURE_LOW_ADDR_LO32,
176*b843c749SSergey Zigachev 		     0XFFFFFFFF);
177*b843c749SSergey Zigachev 	WREG32_SOC15(GC, 0, mmVM_L2_CONTEXT1_IDENTITY_APERTURE_LOW_ADDR_HI32,
178*b843c749SSergey Zigachev 		     0x0000000F);
179*b843c749SSergey Zigachev 
180*b843c749SSergey Zigachev 	WREG32_SOC15(GC, 0, mmVM_L2_CONTEXT1_IDENTITY_APERTURE_HIGH_ADDR_LO32,
181*b843c749SSergey Zigachev 		     0);
182*b843c749SSergey Zigachev 	WREG32_SOC15(GC, 0, mmVM_L2_CONTEXT1_IDENTITY_APERTURE_HIGH_ADDR_HI32,
183*b843c749SSergey Zigachev 		     0);
184*b843c749SSergey Zigachev 
185*b843c749SSergey Zigachev 	WREG32_SOC15(GC, 0, mmVM_L2_CONTEXT_IDENTITY_PHYSICAL_OFFSET_LO32, 0);
186*b843c749SSergey Zigachev 	WREG32_SOC15(GC, 0, mmVM_L2_CONTEXT_IDENTITY_PHYSICAL_OFFSET_HI32, 0);
187*b843c749SSergey Zigachev 
188*b843c749SSergey Zigachev }
189*b843c749SSergey Zigachev 
gfxhub_v1_0_setup_vmid_config(struct amdgpu_device * adev)190*b843c749SSergey Zigachev static void gfxhub_v1_0_setup_vmid_config(struct amdgpu_device *adev)
191*b843c749SSergey Zigachev {
192*b843c749SSergey Zigachev 	unsigned num_level, block_size;
193*b843c749SSergey Zigachev 	uint32_t tmp;
194*b843c749SSergey Zigachev 	int i;
195*b843c749SSergey Zigachev 
196*b843c749SSergey Zigachev 	num_level = adev->vm_manager.num_level;
197*b843c749SSergey Zigachev 	block_size = adev->vm_manager.block_size;
198*b843c749SSergey Zigachev 	if (adev->gmc.translate_further)
199*b843c749SSergey Zigachev 		num_level -= 1;
200*b843c749SSergey Zigachev 	else
201*b843c749SSergey Zigachev 		block_size -= 9;
202*b843c749SSergey Zigachev 
203*b843c749SSergey Zigachev 	for (i = 0; i <= 14; i++) {
204*b843c749SSergey Zigachev 		tmp = RREG32_SOC15_OFFSET(GC, 0, mmVM_CONTEXT1_CNTL, i);
205*b843c749SSergey Zigachev 		tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, ENABLE_CONTEXT, 1);
206*b843c749SSergey Zigachev 		tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, PAGE_TABLE_DEPTH,
207*b843c749SSergey Zigachev 				    num_level);
208*b843c749SSergey Zigachev 		tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
209*b843c749SSergey Zigachev 				    RANGE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
210*b843c749SSergey Zigachev 		tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
211*b843c749SSergey Zigachev 				    DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT,
212*b843c749SSergey Zigachev 				    1);
213*b843c749SSergey Zigachev 		tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
214*b843c749SSergey Zigachev 				    PDE0_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
215*b843c749SSergey Zigachev 		tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
216*b843c749SSergey Zigachev 				    VALID_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
217*b843c749SSergey Zigachev 		tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
218*b843c749SSergey Zigachev 				    READ_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
219*b843c749SSergey Zigachev 		tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
220*b843c749SSergey Zigachev 				    WRITE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
221*b843c749SSergey Zigachev 		tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
222*b843c749SSergey Zigachev 				    EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
223*b843c749SSergey Zigachev 		tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
224*b843c749SSergey Zigachev 				    PAGE_TABLE_BLOCK_SIZE,
225*b843c749SSergey Zigachev 				    block_size);
226*b843c749SSergey Zigachev 		/* Send no-retry XNACK on fault to suppress VM fault storm. */
227*b843c749SSergey Zigachev 		tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
228*b843c749SSergey Zigachev 				    RETRY_PERMISSION_OR_INVALID_PAGE_FAULT, 0);
229*b843c749SSergey Zigachev 		WREG32_SOC15_OFFSET(GC, 0, mmVM_CONTEXT1_CNTL, i, tmp);
230*b843c749SSergey Zigachev 		WREG32_SOC15_OFFSET(GC, 0, mmVM_CONTEXT1_PAGE_TABLE_START_ADDR_LO32, i*2, 0);
231*b843c749SSergey Zigachev 		WREG32_SOC15_OFFSET(GC, 0, mmVM_CONTEXT1_PAGE_TABLE_START_ADDR_HI32, i*2, 0);
232*b843c749SSergey Zigachev 		WREG32_SOC15_OFFSET(GC, 0, mmVM_CONTEXT1_PAGE_TABLE_END_ADDR_LO32,  i*2,
233*b843c749SSergey Zigachev 			lower_32_bits(adev->vm_manager.max_pfn - 1));
234*b843c749SSergey Zigachev 		WREG32_SOC15_OFFSET(GC, 0, mmVM_CONTEXT1_PAGE_TABLE_END_ADDR_HI32, i*2,
235*b843c749SSergey Zigachev 			upper_32_bits(adev->vm_manager.max_pfn - 1));
236*b843c749SSergey Zigachev 	}
237*b843c749SSergey Zigachev }
238*b843c749SSergey Zigachev 
gfxhub_v1_0_program_invalidation(struct amdgpu_device * adev)239*b843c749SSergey Zigachev static void gfxhub_v1_0_program_invalidation(struct amdgpu_device *adev)
240*b843c749SSergey Zigachev {
241*b843c749SSergey Zigachev 	unsigned i;
242*b843c749SSergey Zigachev 
243*b843c749SSergey Zigachev 	for (i = 0 ; i < 18; ++i) {
244*b843c749SSergey Zigachev 		WREG32_SOC15_OFFSET(GC, 0, mmVM_INVALIDATE_ENG0_ADDR_RANGE_LO32,
245*b843c749SSergey Zigachev 				    2 * i, 0xffffffff);
246*b843c749SSergey Zigachev 		WREG32_SOC15_OFFSET(GC, 0, mmVM_INVALIDATE_ENG0_ADDR_RANGE_HI32,
247*b843c749SSergey Zigachev 				    2 * i, 0x1f);
248*b843c749SSergey Zigachev 	}
249*b843c749SSergey Zigachev }
250*b843c749SSergey Zigachev 
gfxhub_v1_0_gart_enable(struct amdgpu_device * adev)251*b843c749SSergey Zigachev int gfxhub_v1_0_gart_enable(struct amdgpu_device *adev)
252*b843c749SSergey Zigachev {
253*b843c749SSergey Zigachev 	if (amdgpu_sriov_vf(adev)) {
254*b843c749SSergey Zigachev 		/*
255*b843c749SSergey Zigachev 		 * MC_VM_FB_LOCATION_BASE/TOP is NULL for VF, becuase they are
256*b843c749SSergey Zigachev 		 * VF copy registers so vbios post doesn't program them, for
257*b843c749SSergey Zigachev 		 * SRIOV driver need to program them
258*b843c749SSergey Zigachev 		 */
259*b843c749SSergey Zigachev 		WREG32_SOC15(GC, 0, mmMC_VM_FB_LOCATION_BASE,
260*b843c749SSergey Zigachev 			     adev->gmc.vram_start >> 24);
261*b843c749SSergey Zigachev 		WREG32_SOC15(GC, 0, mmMC_VM_FB_LOCATION_TOP,
262*b843c749SSergey Zigachev 			     adev->gmc.vram_end >> 24);
263*b843c749SSergey Zigachev 	}
264*b843c749SSergey Zigachev 
265*b843c749SSergey Zigachev 	/* GART Enable. */
266*b843c749SSergey Zigachev 	gfxhub_v1_0_init_gart_aperture_regs(adev);
267*b843c749SSergey Zigachev 	gfxhub_v1_0_init_system_aperture_regs(adev);
268*b843c749SSergey Zigachev 	gfxhub_v1_0_init_tlb_regs(adev);
269*b843c749SSergey Zigachev 	gfxhub_v1_0_init_cache_regs(adev);
270*b843c749SSergey Zigachev 
271*b843c749SSergey Zigachev 	gfxhub_v1_0_enable_system_domain(adev);
272*b843c749SSergey Zigachev 	gfxhub_v1_0_disable_identity_aperture(adev);
273*b843c749SSergey Zigachev 	gfxhub_v1_0_setup_vmid_config(adev);
274*b843c749SSergey Zigachev 	gfxhub_v1_0_program_invalidation(adev);
275*b843c749SSergey Zigachev 
276*b843c749SSergey Zigachev 	return 0;
277*b843c749SSergey Zigachev }
278*b843c749SSergey Zigachev 
gfxhub_v1_0_gart_disable(struct amdgpu_device * adev)279*b843c749SSergey Zigachev void gfxhub_v1_0_gart_disable(struct amdgpu_device *adev)
280*b843c749SSergey Zigachev {
281*b843c749SSergey Zigachev 	u32 tmp;
282*b843c749SSergey Zigachev 	u32 i;
283*b843c749SSergey Zigachev 
284*b843c749SSergey Zigachev 	/* Disable all tables */
285*b843c749SSergey Zigachev 	for (i = 0; i < 16; i++)
286*b843c749SSergey Zigachev 		WREG32_SOC15_OFFSET(GC, 0, mmVM_CONTEXT0_CNTL, i, 0);
287*b843c749SSergey Zigachev 
288*b843c749SSergey Zigachev 	/* Setup TLB control */
289*b843c749SSergey Zigachev 	tmp = RREG32_SOC15(GC, 0, mmMC_VM_MX_L1_TLB_CNTL);
290*b843c749SSergey Zigachev 	tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_TLB, 0);
291*b843c749SSergey Zigachev 	tmp = REG_SET_FIELD(tmp,
292*b843c749SSergey Zigachev 				MC_VM_MX_L1_TLB_CNTL,
293*b843c749SSergey Zigachev 				ENABLE_ADVANCED_DRIVER_MODEL,
294*b843c749SSergey Zigachev 				0);
295*b843c749SSergey Zigachev 	WREG32_SOC15(GC, 0, mmMC_VM_MX_L1_TLB_CNTL, tmp);
296*b843c749SSergey Zigachev 
297*b843c749SSergey Zigachev 	/* Setup L2 cache */
298*b843c749SSergey Zigachev 	WREG32_FIELD15(GC, 0, VM_L2_CNTL, ENABLE_L2_CACHE, 0);
299*b843c749SSergey Zigachev 	WREG32_SOC15(GC, 0, mmVM_L2_CNTL3, 0);
300*b843c749SSergey Zigachev }
301*b843c749SSergey Zigachev 
302*b843c749SSergey Zigachev /**
303*b843c749SSergey Zigachev  * gfxhub_v1_0_set_fault_enable_default - update GART/VM fault handling
304*b843c749SSergey Zigachev  *
305*b843c749SSergey Zigachev  * @adev: amdgpu_device pointer
306*b843c749SSergey Zigachev  * @value: true redirects VM faults to the default page
307*b843c749SSergey Zigachev  */
gfxhub_v1_0_set_fault_enable_default(struct amdgpu_device * adev,bool value)308*b843c749SSergey Zigachev void gfxhub_v1_0_set_fault_enable_default(struct amdgpu_device *adev,
309*b843c749SSergey Zigachev 					  bool value)
310*b843c749SSergey Zigachev {
311*b843c749SSergey Zigachev 	u32 tmp;
312*b843c749SSergey Zigachev 	tmp = RREG32_SOC15(GC, 0, mmVM_L2_PROTECTION_FAULT_CNTL);
313*b843c749SSergey Zigachev 	tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
314*b843c749SSergey Zigachev 			RANGE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
315*b843c749SSergey Zigachev 	tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
316*b843c749SSergey Zigachev 			PDE0_PROTECTION_FAULT_ENABLE_DEFAULT, value);
317*b843c749SSergey Zigachev 	tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
318*b843c749SSergey Zigachev 			PDE1_PROTECTION_FAULT_ENABLE_DEFAULT, value);
319*b843c749SSergey Zigachev 	tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
320*b843c749SSergey Zigachev 			PDE2_PROTECTION_FAULT_ENABLE_DEFAULT, value);
321*b843c749SSergey Zigachev 	tmp = REG_SET_FIELD(tmp,
322*b843c749SSergey Zigachev 			VM_L2_PROTECTION_FAULT_CNTL,
323*b843c749SSergey Zigachev 			TRANSLATE_FURTHER_PROTECTION_FAULT_ENABLE_DEFAULT,
324*b843c749SSergey Zigachev 			value);
325*b843c749SSergey Zigachev 	tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
326*b843c749SSergey Zigachev 			NACK_PROTECTION_FAULT_ENABLE_DEFAULT, value);
327*b843c749SSergey Zigachev 	tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
328*b843c749SSergey Zigachev 			DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
329*b843c749SSergey Zigachev 	tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
330*b843c749SSergey Zigachev 			VALID_PROTECTION_FAULT_ENABLE_DEFAULT, value);
331*b843c749SSergey Zigachev 	tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
332*b843c749SSergey Zigachev 			READ_PROTECTION_FAULT_ENABLE_DEFAULT, value);
333*b843c749SSergey Zigachev 	tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
334*b843c749SSergey Zigachev 			WRITE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
335*b843c749SSergey Zigachev 	tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
336*b843c749SSergey Zigachev 			EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
337*b843c749SSergey Zigachev 	if (!value) {
338*b843c749SSergey Zigachev 		tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
339*b843c749SSergey Zigachev 				CRASH_ON_NO_RETRY_FAULT, 1);
340*b843c749SSergey Zigachev 		tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
341*b843c749SSergey Zigachev 				CRASH_ON_RETRY_FAULT, 1);
342*b843c749SSergey Zigachev     }
343*b843c749SSergey Zigachev 	WREG32_SOC15(GC, 0, mmVM_L2_PROTECTION_FAULT_CNTL, tmp);
344*b843c749SSergey Zigachev }
345*b843c749SSergey Zigachev 
gfxhub_v1_0_init(struct amdgpu_device * adev)346*b843c749SSergey Zigachev void gfxhub_v1_0_init(struct amdgpu_device *adev)
347*b843c749SSergey Zigachev {
348*b843c749SSergey Zigachev 	struct amdgpu_vmhub *hub = &adev->vmhub[AMDGPU_GFXHUB];
349*b843c749SSergey Zigachev 
350*b843c749SSergey Zigachev 	hub->ctx0_ptb_addr_lo32 =
351*b843c749SSergey Zigachev 		SOC15_REG_OFFSET(GC, 0,
352*b843c749SSergey Zigachev 				 mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR_LO32);
353*b843c749SSergey Zigachev 	hub->ctx0_ptb_addr_hi32 =
354*b843c749SSergey Zigachev 		SOC15_REG_OFFSET(GC, 0,
355*b843c749SSergey Zigachev 				 mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR_HI32);
356*b843c749SSergey Zigachev 	hub->vm_inv_eng0_req =
357*b843c749SSergey Zigachev 		SOC15_REG_OFFSET(GC, 0, mmVM_INVALIDATE_ENG0_REQ);
358*b843c749SSergey Zigachev 	hub->vm_inv_eng0_ack =
359*b843c749SSergey Zigachev 		SOC15_REG_OFFSET(GC, 0, mmVM_INVALIDATE_ENG0_ACK);
360*b843c749SSergey Zigachev 	hub->vm_context0_cntl =
361*b843c749SSergey Zigachev 		SOC15_REG_OFFSET(GC, 0, mmVM_CONTEXT0_CNTL);
362*b843c749SSergey Zigachev 	hub->vm_l2_pro_fault_status =
363*b843c749SSergey Zigachev 		SOC15_REG_OFFSET(GC, 0, mmVM_L2_PROTECTION_FAULT_STATUS);
364*b843c749SSergey Zigachev 	hub->vm_l2_pro_fault_cntl =
365*b843c749SSergey Zigachev 		SOC15_REG_OFFSET(GC, 0, mmVM_L2_PROTECTION_FAULT_CNTL);
366*b843c749SSergey Zigachev }
367