xref: /dragonfly/sys/dev/drm/amd/amdgpu/soc15.h (revision 7d3e9a5b)
1 /*
2  * Copyright 2016 Advanced Micro Devices, Inc.
3  *
4  * Permission is hereby granted, free of charge, to any person obtaining a
5  * copy of this software and associated documentation files (the "Software"),
6  * to deal in the Software without restriction, including without limitation
7  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8  * and/or sell copies of the Software, and to permit persons to whom the
9  * Software is furnished to do so, subject to the following conditions:
10  *
11  * The above copyright notice and this permission notice shall be included in
12  * all copies or substantial portions of the Software.
13  *
14  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20  * OTHER DEALINGS IN THE SOFTWARE.
21  *
22  */
23 
24 #ifndef __SOC15_H__
25 #define __SOC15_H__
26 
27 #include "nbio_v6_1.h"
28 #include "nbio_v7_0.h"
29 
30 #define SOC15_FLUSH_GPU_TLB_NUM_WREG		4
31 #define SOC15_FLUSH_GPU_TLB_NUM_REG_WAIT	1
32 
33 extern const struct amd_ip_funcs soc15_common_ip_funcs;
34 
35 struct soc15_reg_golden {
36 	u32	hwip;
37 	u32	instance;
38 	u32	segment;
39 	u32	reg;
40 	u32	and_mask;
41 	u32	or_mask;
42 };
43 
44 #define SOC15_REG_ENTRY(ip, inst, reg)	ip##_HWIP, inst, reg##_BASE_IDX, reg
45 
46 #define SOC15_REG_GOLDEN_VALUE(ip, inst, reg, and_mask, or_mask) \
47 	{ ip##_HWIP, inst, reg##_BASE_IDX, reg, and_mask, or_mask }
48 
49 void soc15_grbm_select(struct amdgpu_device *adev,
50 		    u32 me, u32 pipe, u32 queue, u32 vmid);
51 int soc15_set_ip_blocks(struct amdgpu_device *adev);
52 
53 void soc15_program_register_sequence(struct amdgpu_device *adev,
54 					     const struct soc15_reg_golden *registers,
55 					     const u32 array_size);
56 
57 int vega10_reg_base_init(struct amdgpu_device *adev);
58 int vega20_reg_base_init(struct amdgpu_device *adev);
59 
60 #endif
61