1 /*
2  * Copyright 2012-15 Advanced Micro Devices, Inc.
3  *
4  * Permission is hereby granted, free of charge, to any person obtaining a
5  * copy of this software and associated documentation files (the "Software"),
6  * to deal in the Software without restriction, including without limitation
7  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8  *  and/or sell copies of the Software, and to permit persons to whom the
9  * Software is furnished to do so, subject to the following conditions:
10  *
11  * The above copyright notice and this permission notice shall be included in
12  * all copies or substantial portions of the Software.
13  *
14  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20  * OTHER DEALINGS IN THE SOFTWARE.
21  *
22  * Authors: AMD
23  *
24  */
25 
26 #ifndef __DC_STREAM_ENCODER_DCN10_H__
27 #define __DC_STREAM_ENCODER_DCN10_H__
28 
29 #include "stream_encoder.h"
30 
31 #define DCN10STRENC_FROM_STRENC(stream_encoder)\
32 	container_of(stream_encoder, struct dcn10_stream_encoder, base)
33 
34 #define SE_COMMON_DCN_REG_LIST(id) \
35 	SRI(AFMT_CNTL, DIG, id), \
36 	SRI(AFMT_GENERIC_0, DIG, id), \
37 	SRI(AFMT_GENERIC_1, DIG, id), \
38 	SRI(AFMT_GENERIC_2, DIG, id), \
39 	SRI(AFMT_GENERIC_3, DIG, id), \
40 	SRI(AFMT_GENERIC_4, DIG, id), \
41 	SRI(AFMT_GENERIC_5, DIG, id), \
42 	SRI(AFMT_GENERIC_6, DIG, id), \
43 	SRI(AFMT_GENERIC_7, DIG, id), \
44 	SRI(AFMT_GENERIC_HDR, DIG, id), \
45 	SRI(AFMT_INFOFRAME_CONTROL0, DIG, id), \
46 	SRI(AFMT_VBI_PACKET_CONTROL, DIG, id), \
47 	SRI(AFMT_VBI_PACKET_CONTROL1, DIG, id), \
48 	SRI(AFMT_AUDIO_PACKET_CONTROL, DIG, id), \
49 	SRI(AFMT_AUDIO_PACKET_CONTROL2, DIG, id), \
50 	SRI(AFMT_AUDIO_SRC_CONTROL, DIG, id), \
51 	SRI(AFMT_60958_0, DIG, id), \
52 	SRI(AFMT_60958_1, DIG, id), \
53 	SRI(AFMT_60958_2, DIG, id), \
54 	SRI(DIG_FE_CNTL, DIG, id), \
55 	SRI(HDMI_CONTROL, DIG, id), \
56 	SRI(HDMI_DB_CONTROL, DIG, id), \
57 	SRI(HDMI_GC, DIG, id), \
58 	SRI(HDMI_GENERIC_PACKET_CONTROL0, DIG, id), \
59 	SRI(HDMI_GENERIC_PACKET_CONTROL1, DIG, id), \
60 	SRI(HDMI_GENERIC_PACKET_CONTROL2, DIG, id), \
61 	SRI(HDMI_GENERIC_PACKET_CONTROL3, DIG, id), \
62 	SRI(HDMI_INFOFRAME_CONTROL0, DIG, id), \
63 	SRI(HDMI_INFOFRAME_CONTROL1, DIG, id), \
64 	SRI(HDMI_VBI_PACKET_CONTROL, DIG, id), \
65 	SRI(HDMI_AUDIO_PACKET_CONTROL, DIG, id),\
66 	SRI(HDMI_ACR_PACKET_CONTROL, DIG, id),\
67 	SRI(HDMI_ACR_32_0, DIG, id),\
68 	SRI(HDMI_ACR_32_1, DIG, id),\
69 	SRI(HDMI_ACR_44_0, DIG, id),\
70 	SRI(HDMI_ACR_44_1, DIG, id),\
71 	SRI(HDMI_ACR_48_0, DIG, id),\
72 	SRI(HDMI_ACR_48_1, DIG, id),\
73 	SRI(DP_DB_CNTL, DP, id), \
74 	SRI(DP_MSA_MISC, DP, id), \
75 	SRI(DP_MSA_COLORIMETRY, DP, id), \
76 	SRI(DP_MSA_TIMING_PARAM1, DP, id), \
77 	SRI(DP_MSA_TIMING_PARAM2, DP, id), \
78 	SRI(DP_MSA_TIMING_PARAM3, DP, id), \
79 	SRI(DP_MSA_TIMING_PARAM4, DP, id), \
80 	SRI(DP_MSE_RATE_CNTL, DP, id), \
81 	SRI(DP_MSE_RATE_UPDATE, DP, id), \
82 	SRI(DP_PIXEL_FORMAT, DP, id), \
83 	SRI(DP_SEC_CNTL, DP, id), \
84 	SRI(DP_STEER_FIFO, DP, id), \
85 	SRI(DP_VID_M, DP, id), \
86 	SRI(DP_VID_N, DP, id), \
87 	SRI(DP_VID_STREAM_CNTL, DP, id), \
88 	SRI(DP_VID_TIMING, DP, id), \
89 	SRI(DP_SEC_AUD_N, DP, id), \
90 	SRI(DP_SEC_TIMESTAMP, DP, id)
91 
92 #define SE_DCN_REG_LIST(id)\
93 	SE_COMMON_DCN_REG_LIST(id)
94 
95 
96 struct dcn10_stream_enc_registers {
97 	uint32_t AFMT_CNTL;
98 	uint32_t AFMT_AVI_INFO0;
99 	uint32_t AFMT_AVI_INFO1;
100 	uint32_t AFMT_AVI_INFO2;
101 	uint32_t AFMT_AVI_INFO3;
102 	uint32_t AFMT_GENERIC_0;
103 	uint32_t AFMT_GENERIC_1;
104 	uint32_t AFMT_GENERIC_2;
105 	uint32_t AFMT_GENERIC_3;
106 	uint32_t AFMT_GENERIC_4;
107 	uint32_t AFMT_GENERIC_5;
108 	uint32_t AFMT_GENERIC_6;
109 	uint32_t AFMT_GENERIC_7;
110 	uint32_t AFMT_GENERIC_HDR;
111 	uint32_t AFMT_INFOFRAME_CONTROL0;
112 	uint32_t AFMT_VBI_PACKET_CONTROL;
113 	uint32_t AFMT_VBI_PACKET_CONTROL1;
114 	uint32_t AFMT_AUDIO_PACKET_CONTROL;
115 	uint32_t AFMT_AUDIO_PACKET_CONTROL2;
116 	uint32_t AFMT_AUDIO_SRC_CONTROL;
117 	uint32_t AFMT_60958_0;
118 	uint32_t AFMT_60958_1;
119 	uint32_t AFMT_60958_2;
120 	uint32_t DIG_FE_CNTL;
121 	uint32_t DP_MSE_RATE_CNTL;
122 	uint32_t DP_MSE_RATE_UPDATE;
123 	uint32_t DP_PIXEL_FORMAT;
124 	uint32_t DP_SEC_CNTL;
125 	uint32_t DP_STEER_FIFO;
126 	uint32_t DP_VID_M;
127 	uint32_t DP_VID_N;
128 	uint32_t DP_VID_STREAM_CNTL;
129 	uint32_t DP_VID_TIMING;
130 	uint32_t DP_SEC_AUD_N;
131 	uint32_t DP_SEC_TIMESTAMP;
132 	uint32_t HDMI_CONTROL;
133 	uint32_t HDMI_GC;
134 	uint32_t HDMI_GENERIC_PACKET_CONTROL0;
135 	uint32_t HDMI_GENERIC_PACKET_CONTROL1;
136 	uint32_t HDMI_GENERIC_PACKET_CONTROL2;
137 	uint32_t HDMI_GENERIC_PACKET_CONTROL3;
138 	uint32_t HDMI_GENERIC_PACKET_CONTROL4;
139 	uint32_t HDMI_GENERIC_PACKET_CONTROL5;
140 	uint32_t HDMI_INFOFRAME_CONTROL0;
141 	uint32_t HDMI_INFOFRAME_CONTROL1;
142 	uint32_t HDMI_VBI_PACKET_CONTROL;
143 	uint32_t HDMI_AUDIO_PACKET_CONTROL;
144 	uint32_t HDMI_ACR_PACKET_CONTROL;
145 	uint32_t HDMI_ACR_32_0;
146 	uint32_t HDMI_ACR_32_1;
147 	uint32_t HDMI_ACR_44_0;
148 	uint32_t HDMI_ACR_44_1;
149 	uint32_t HDMI_ACR_48_0;
150 	uint32_t HDMI_ACR_48_1;
151 	uint32_t DP_DB_CNTL;
152 	uint32_t DP_MSA_MISC;
153 	uint32_t DP_MSA_COLORIMETRY;
154 	uint32_t DP_MSA_TIMING_PARAM1;
155 	uint32_t DP_MSA_TIMING_PARAM2;
156 	uint32_t DP_MSA_TIMING_PARAM3;
157 	uint32_t DP_MSA_TIMING_PARAM4;
158 	uint32_t HDMI_DB_CONTROL;
159 };
160 
161 
162 #define SE_SF(reg_name, field_name, post_fix)\
163 	.field_name = reg_name ## __ ## field_name ## post_fix
164 
165 #define SE_COMMON_MASK_SH_LIST_SOC_BASE(mask_sh)\
166 	SE_SF(DIG0_AFMT_VBI_PACKET_CONTROL, AFMT_GENERIC_INDEX, mask_sh),\
167 	SE_SF(DIG0_AFMT_GENERIC_HDR, AFMT_GENERIC_HB0, mask_sh),\
168 	SE_SF(DIG0_AFMT_GENERIC_HDR, AFMT_GENERIC_HB1, mask_sh),\
169 	SE_SF(DIG0_AFMT_GENERIC_HDR, AFMT_GENERIC_HB2, mask_sh),\
170 	SE_SF(DIG0_AFMT_GENERIC_HDR, AFMT_GENERIC_HB3, mask_sh),\
171 	SE_SF(DP0_DP_PIXEL_FORMAT, DP_PIXEL_ENCODING, mask_sh),\
172 	SE_SF(DP0_DP_PIXEL_FORMAT, DP_COMPONENT_DEPTH, mask_sh),\
173 	SE_SF(DIG0_HDMI_CONTROL, HDMI_PACKET_GEN_VERSION, mask_sh),\
174 	SE_SF(DIG0_HDMI_CONTROL, HDMI_KEEPOUT_MODE, mask_sh),\
175 	SE_SF(DIG0_HDMI_CONTROL, HDMI_DEEP_COLOR_ENABLE, mask_sh),\
176 	SE_SF(DIG0_HDMI_CONTROL, HDMI_DEEP_COLOR_DEPTH, mask_sh),\
177 	SE_SF(DIG0_HDMI_CONTROL, HDMI_DATA_SCRAMBLE_EN, mask_sh),\
178 	SE_SF(DIG0_HDMI_VBI_PACKET_CONTROL, HDMI_GC_CONT, mask_sh),\
179 	SE_SF(DIG0_HDMI_VBI_PACKET_CONTROL, HDMI_GC_SEND, mask_sh),\
180 	SE_SF(DIG0_HDMI_VBI_PACKET_CONTROL, HDMI_NULL_SEND, mask_sh),\
181 	SE_SF(DIG0_HDMI_INFOFRAME_CONTROL0, HDMI_AUDIO_INFO_SEND, mask_sh),\
182 	SE_SF(DIG0_AFMT_INFOFRAME_CONTROL0, AFMT_AUDIO_INFO_UPDATE, mask_sh),\
183 	SE_SF(DIG0_HDMI_INFOFRAME_CONTROL1, HDMI_AUDIO_INFO_LINE, mask_sh),\
184 	SE_SF(DIG0_HDMI_GC, HDMI_GC_AVMUTE, mask_sh),\
185 	SE_SF(DP0_DP_MSE_RATE_CNTL, DP_MSE_RATE_X, mask_sh),\
186 	SE_SF(DP0_DP_MSE_RATE_CNTL, DP_MSE_RATE_Y, mask_sh),\
187 	SE_SF(DP0_DP_MSE_RATE_UPDATE, DP_MSE_RATE_UPDATE_PENDING, mask_sh),\
188 	SE_SF(DP0_DP_SEC_CNTL, DP_SEC_GSP0_ENABLE, mask_sh),\
189 	SE_SF(DP0_DP_SEC_CNTL, DP_SEC_STREAM_ENABLE, mask_sh),\
190 	SE_SF(DP0_DP_SEC_CNTL, DP_SEC_GSP1_ENABLE, mask_sh),\
191 	SE_SF(DP0_DP_SEC_CNTL, DP_SEC_GSP2_ENABLE, mask_sh),\
192 	SE_SF(DP0_DP_SEC_CNTL, DP_SEC_GSP3_ENABLE, mask_sh),\
193 	SE_SF(DP0_DP_SEC_CNTL, DP_SEC_MPG_ENABLE, mask_sh),\
194 	SE_SF(DP0_DP_VID_STREAM_CNTL, DP_VID_STREAM_DIS_DEFER, mask_sh),\
195 	SE_SF(DP0_DP_VID_STREAM_CNTL, DP_VID_STREAM_ENABLE, mask_sh),\
196 	SE_SF(DP0_DP_VID_STREAM_CNTL, DP_VID_STREAM_STATUS, mask_sh),\
197 	SE_SF(DP0_DP_STEER_FIFO, DP_STEER_FIFO_RESET, mask_sh),\
198 	SE_SF(DP0_DP_VID_TIMING, DP_VID_M_N_GEN_EN, mask_sh),\
199 	SE_SF(DP0_DP_VID_N, DP_VID_N, mask_sh),\
200 	SE_SF(DP0_DP_VID_M, DP_VID_M, mask_sh),\
201 	SE_SF(DIG0_DIG_FE_CNTL, DIG_START, mask_sh),\
202 	SE_SF(DIG0_AFMT_AUDIO_SRC_CONTROL, AFMT_AUDIO_SRC_SELECT, mask_sh),\
203 	SE_SF(DIG0_AFMT_AUDIO_PACKET_CONTROL2, AFMT_AUDIO_CHANNEL_ENABLE, mask_sh),\
204 	SE_SF(DIG0_HDMI_AUDIO_PACKET_CONTROL, HDMI_AUDIO_PACKETS_PER_LINE, mask_sh),\
205 	SE_SF(DIG0_HDMI_AUDIO_PACKET_CONTROL, HDMI_AUDIO_DELAY_EN, mask_sh),\
206 	SE_SF(DIG0_AFMT_AUDIO_PACKET_CONTROL, AFMT_60958_CS_UPDATE, mask_sh),\
207 	SE_SF(DIG0_AFMT_AUDIO_PACKET_CONTROL2, AFMT_AUDIO_LAYOUT_OVRD, mask_sh),\
208 	SE_SF(DIG0_AFMT_AUDIO_PACKET_CONTROL2, AFMT_60958_OSF_OVRD, mask_sh),\
209 	SE_SF(DIG0_HDMI_ACR_PACKET_CONTROL, HDMI_ACR_AUTO_SEND, mask_sh),\
210 	SE_SF(DIG0_HDMI_ACR_PACKET_CONTROL, HDMI_ACR_SOURCE, mask_sh),\
211 	SE_SF(DIG0_HDMI_ACR_PACKET_CONTROL, HDMI_ACR_AUDIO_PRIORITY, mask_sh),\
212 	SE_SF(DIG0_HDMI_ACR_32_0, HDMI_ACR_CTS_32, mask_sh),\
213 	SE_SF(DIG0_HDMI_ACR_32_1, HDMI_ACR_N_32, mask_sh),\
214 	SE_SF(DIG0_HDMI_ACR_44_0, HDMI_ACR_CTS_44, mask_sh),\
215 	SE_SF(DIG0_HDMI_ACR_44_1, HDMI_ACR_N_44, mask_sh),\
216 	SE_SF(DIG0_HDMI_ACR_48_0, HDMI_ACR_CTS_48, mask_sh),\
217 	SE_SF(DIG0_HDMI_ACR_48_1, HDMI_ACR_N_48, mask_sh),\
218 	SE_SF(DIG0_AFMT_60958_0, AFMT_60958_CS_CHANNEL_NUMBER_L, mask_sh),\
219 	SE_SF(DIG0_AFMT_60958_0, AFMT_60958_CS_CLOCK_ACCURACY, mask_sh),\
220 	SE_SF(DIG0_AFMT_60958_1, AFMT_60958_CS_CHANNEL_NUMBER_R, mask_sh),\
221 	SE_SF(DIG0_AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_2, mask_sh),\
222 	SE_SF(DIG0_AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_3, mask_sh),\
223 	SE_SF(DIG0_AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_4, mask_sh),\
224 	SE_SF(DIG0_AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_5, mask_sh),\
225 	SE_SF(DIG0_AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_6, mask_sh),\
226 	SE_SF(DIG0_AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_7, mask_sh),\
227 	SE_SF(DP0_DP_SEC_AUD_N, DP_SEC_AUD_N, mask_sh),\
228 	SE_SF(DP0_DP_SEC_TIMESTAMP, DP_SEC_TIMESTAMP_MODE, mask_sh),\
229 	SE_SF(DP0_DP_SEC_CNTL, DP_SEC_ASP_ENABLE, mask_sh),\
230 	SE_SF(DP0_DP_SEC_CNTL, DP_SEC_ATP_ENABLE, mask_sh),\
231 	SE_SF(DP0_DP_SEC_CNTL, DP_SEC_AIP_ENABLE, mask_sh),\
232 	SE_SF(DP0_DP_SEC_CNTL, DP_SEC_ACM_ENABLE, mask_sh),\
233 	SE_SF(DIG0_AFMT_AUDIO_PACKET_CONTROL, AFMT_AUDIO_SAMPLE_SEND, mask_sh),\
234 	SE_SF(DIG0_AFMT_CNTL, AFMT_AUDIO_CLOCK_EN, mask_sh),\
235 	SE_SF(DIG0_HDMI_CONTROL, HDMI_CLOCK_CHANNEL_RATE, mask_sh),\
236 	SE_SF(DIG0_DIG_FE_CNTL, TMDS_PIXEL_ENCODING, mask_sh),\
237 	SE_SF(DIG0_DIG_FE_CNTL, TMDS_COLOR_FORMAT, mask_sh),\
238 	SE_SF(DIG0_DIG_FE_CNTL, DIG_STEREOSYNC_SELECT, mask_sh),\
239 	SE_SF(DIG0_DIG_FE_CNTL, DIG_STEREOSYNC_GATE_EN, mask_sh),\
240 	SE_SF(DIG0_AFMT_VBI_PACKET_CONTROL, AFMT_GENERIC_LOCK_STATUS, mask_sh),\
241 	SE_SF(DIG0_AFMT_VBI_PACKET_CONTROL, AFMT_GENERIC_CONFLICT, mask_sh),\
242 	SE_SF(DIG0_AFMT_VBI_PACKET_CONTROL, AFMT_GENERIC_CONFLICT_CLR, mask_sh),\
243 	SE_SF(DIG0_AFMT_VBI_PACKET_CONTROL1, AFMT_GENERIC0_FRAME_UPDATE_PENDING, mask_sh),\
244 	SE_SF(DIG0_AFMT_VBI_PACKET_CONTROL1, AFMT_GENERIC1_FRAME_UPDATE_PENDING, mask_sh),\
245 	SE_SF(DIG0_AFMT_VBI_PACKET_CONTROL1, AFMT_GENERIC2_FRAME_UPDATE_PENDING, mask_sh),\
246 	SE_SF(DIG0_AFMT_VBI_PACKET_CONTROL1, AFMT_GENERIC3_FRAME_UPDATE_PENDING, mask_sh),\
247 	SE_SF(DIG0_AFMT_VBI_PACKET_CONTROL1, AFMT_GENERIC4_FRAME_UPDATE_PENDING, mask_sh),\
248 	SE_SF(DIG0_AFMT_VBI_PACKET_CONTROL1, AFMT_GENERIC5_FRAME_UPDATE_PENDING, mask_sh),\
249 	SE_SF(DIG0_AFMT_VBI_PACKET_CONTROL1, AFMT_GENERIC6_FRAME_UPDATE_PENDING, mask_sh),\
250 	SE_SF(DIG0_AFMT_VBI_PACKET_CONTROL1, AFMT_GENERIC7_FRAME_UPDATE_PENDING, mask_sh),\
251 	SE_SF(DIG0_AFMT_VBI_PACKET_CONTROL1, AFMT_GENERIC0_FRAME_UPDATE, mask_sh),\
252 	SE_SF(DIG0_AFMT_VBI_PACKET_CONTROL1, AFMT_GENERIC1_FRAME_UPDATE, mask_sh),\
253 	SE_SF(DIG0_AFMT_VBI_PACKET_CONTROL1, AFMT_GENERIC2_FRAME_UPDATE, mask_sh),\
254 	SE_SF(DIG0_AFMT_VBI_PACKET_CONTROL1, AFMT_GENERIC3_FRAME_UPDATE, mask_sh),\
255 	SE_SF(DIG0_AFMT_VBI_PACKET_CONTROL1, AFMT_GENERIC4_FRAME_UPDATE, mask_sh),\
256 	SE_SF(DIG0_AFMT_VBI_PACKET_CONTROL1, AFMT_GENERIC5_FRAME_UPDATE, mask_sh),\
257 	SE_SF(DIG0_AFMT_VBI_PACKET_CONTROL1, AFMT_GENERIC6_FRAME_UPDATE, mask_sh),\
258 	SE_SF(DIG0_AFMT_VBI_PACKET_CONTROL1, AFMT_GENERIC7_FRAME_UPDATE, mask_sh),\
259 	SE_SF(DP0_DP_SEC_CNTL, DP_SEC_GSP4_ENABLE, mask_sh),\
260 	SE_SF(DP0_DP_SEC_CNTL, DP_SEC_GSP5_ENABLE, mask_sh),\
261 	SE_SF(DP0_DP_SEC_CNTL, DP_SEC_GSP6_ENABLE, mask_sh),\
262 	SE_SF(DP0_DP_SEC_CNTL, DP_SEC_GSP7_ENABLE, mask_sh),\
263 	SE_SF(DP0_DP_DB_CNTL, DP_DB_DISABLE, mask_sh),\
264 	SE_SF(DP0_DP_MSA_COLORIMETRY, DP_MSA_MISC0, mask_sh),\
265 	SE_SF(DP0_DP_MSA_TIMING_PARAM1, DP_MSA_HTOTAL, mask_sh),\
266 	SE_SF(DP0_DP_MSA_TIMING_PARAM1, DP_MSA_VTOTAL, mask_sh),\
267 	SE_SF(DP0_DP_MSA_TIMING_PARAM2, DP_MSA_HSTART, mask_sh),\
268 	SE_SF(DP0_DP_MSA_TIMING_PARAM2, DP_MSA_VSTART, mask_sh),\
269 	SE_SF(DP0_DP_MSA_TIMING_PARAM3, DP_MSA_HSYNCWIDTH, mask_sh),\
270 	SE_SF(DP0_DP_MSA_TIMING_PARAM3, DP_MSA_HSYNCPOLARITY, mask_sh),\
271 	SE_SF(DP0_DP_MSA_TIMING_PARAM3, DP_MSA_VSYNCWIDTH, mask_sh),\
272 	SE_SF(DP0_DP_MSA_TIMING_PARAM3, DP_MSA_VSYNCPOLARITY, mask_sh),\
273 	SE_SF(DP0_DP_MSA_TIMING_PARAM4, DP_MSA_HWIDTH, mask_sh),\
274 	SE_SF(DP0_DP_MSA_TIMING_PARAM4, DP_MSA_VHEIGHT, mask_sh),\
275 	SE_SF(DIG0_HDMI_DB_CONTROL, HDMI_DB_DISABLE, mask_sh),\
276 	SE_SF(DP0_DP_VID_TIMING, DP_VID_N_MUL, mask_sh)
277 
278 #define SE_COMMON_MASK_SH_LIST_SOC(mask_sh)\
279 	SE_COMMON_MASK_SH_LIST_SOC_BASE(mask_sh)
280 
281 #define SE_COMMON_MASK_SH_LIST_DCN10(mask_sh)\
282 	SE_COMMON_MASK_SH_LIST_SOC(mask_sh),\
283 	SE_SF(DIG0_HDMI_GENERIC_PACKET_CONTROL0, HDMI_GENERIC0_CONT, mask_sh),\
284 	SE_SF(DIG0_HDMI_GENERIC_PACKET_CONTROL0, HDMI_GENERIC0_SEND, mask_sh),\
285 	SE_SF(DIG0_HDMI_GENERIC_PACKET_CONTROL0, HDMI_GENERIC0_LINE, mask_sh),\
286 	SE_SF(DIG0_HDMI_GENERIC_PACKET_CONTROL0, HDMI_GENERIC1_CONT, mask_sh),\
287 	SE_SF(DIG0_HDMI_GENERIC_PACKET_CONTROL0, HDMI_GENERIC1_SEND, mask_sh),\
288 	SE_SF(DIG0_HDMI_GENERIC_PACKET_CONTROL0, HDMI_GENERIC1_LINE, mask_sh)
289 
290 
291 #define SE_REG_FIELD_LIST_DCN1_0(type) \
292 	type AFMT_GENERIC_INDEX;\
293 	type AFMT_GENERIC_HB0;\
294 	type AFMT_GENERIC_HB1;\
295 	type AFMT_GENERIC_HB2;\
296 	type AFMT_GENERIC_HB3;\
297 	type AFMT_GENERIC_LOCK_STATUS;\
298 	type AFMT_GENERIC_CONFLICT;\
299 	type AFMT_GENERIC_CONFLICT_CLR;\
300 	type AFMT_GENERIC0_FRAME_UPDATE_PENDING;\
301 	type AFMT_GENERIC1_FRAME_UPDATE_PENDING;\
302 	type AFMT_GENERIC2_FRAME_UPDATE_PENDING;\
303 	type AFMT_GENERIC3_FRAME_UPDATE_PENDING;\
304 	type AFMT_GENERIC4_FRAME_UPDATE_PENDING;\
305 	type AFMT_GENERIC5_FRAME_UPDATE_PENDING;\
306 	type AFMT_GENERIC6_FRAME_UPDATE_PENDING;\
307 	type AFMT_GENERIC7_FRAME_UPDATE_PENDING;\
308 	type AFMT_GENERIC0_FRAME_UPDATE;\
309 	type AFMT_GENERIC1_FRAME_UPDATE;\
310 	type AFMT_GENERIC2_FRAME_UPDATE;\
311 	type AFMT_GENERIC3_FRAME_UPDATE;\
312 	type AFMT_GENERIC4_FRAME_UPDATE;\
313 	type AFMT_GENERIC5_FRAME_UPDATE;\
314 	type AFMT_GENERIC6_FRAME_UPDATE;\
315 	type AFMT_GENERIC7_FRAME_UPDATE;\
316 	type HDMI_GENERIC0_CONT;\
317 	type HDMI_GENERIC0_SEND;\
318 	type HDMI_GENERIC0_LINE;\
319 	type HDMI_GENERIC1_CONT;\
320 	type HDMI_GENERIC1_SEND;\
321 	type HDMI_GENERIC1_LINE;\
322 	type HDMI_GENERIC2_CONT;\
323 	type HDMI_GENERIC2_SEND;\
324 	type HDMI_GENERIC2_LINE;\
325 	type HDMI_GENERIC3_CONT;\
326 	type HDMI_GENERIC3_SEND;\
327 	type HDMI_GENERIC3_LINE;\
328 	type HDMI_GENERIC4_CONT;\
329 	type HDMI_GENERIC4_SEND;\
330 	type HDMI_GENERIC4_LINE;\
331 	type HDMI_GENERIC5_CONT;\
332 	type HDMI_GENERIC5_SEND;\
333 	type HDMI_GENERIC5_LINE;\
334 	type HDMI_GENERIC6_CONT;\
335 	type HDMI_GENERIC6_SEND;\
336 	type HDMI_GENERIC6_LINE;\
337 	type HDMI_GENERIC7_CONT;\
338 	type HDMI_GENERIC7_SEND;\
339 	type HDMI_GENERIC7_LINE;\
340 	type DP_PIXEL_ENCODING;\
341 	type DP_COMPONENT_DEPTH;\
342 	type HDMI_PACKET_GEN_VERSION;\
343 	type HDMI_KEEPOUT_MODE;\
344 	type HDMI_DEEP_COLOR_ENABLE;\
345 	type HDMI_CLOCK_CHANNEL_RATE;\
346 	type HDMI_DEEP_COLOR_DEPTH;\
347 	type HDMI_GC_CONT;\
348 	type HDMI_GC_SEND;\
349 	type HDMI_NULL_SEND;\
350 	type HDMI_DATA_SCRAMBLE_EN;\
351 	type HDMI_AUDIO_INFO_SEND;\
352 	type AFMT_AUDIO_INFO_UPDATE;\
353 	type HDMI_AUDIO_INFO_LINE;\
354 	type HDMI_GC_AVMUTE;\
355 	type DP_MSE_RATE_X;\
356 	type DP_MSE_RATE_Y;\
357 	type DP_MSE_RATE_UPDATE_PENDING;\
358 	type DP_SEC_GSP0_ENABLE;\
359 	type DP_SEC_STREAM_ENABLE;\
360 	type DP_SEC_GSP1_ENABLE;\
361 	type DP_SEC_GSP2_ENABLE;\
362 	type DP_SEC_GSP3_ENABLE;\
363 	type DP_SEC_GSP4_ENABLE;\
364 	type DP_SEC_GSP5_ENABLE;\
365 	type DP_SEC_GSP6_ENABLE;\
366 	type DP_SEC_GSP7_ENABLE;\
367 	type DP_SEC_MPG_ENABLE;\
368 	type DP_VID_STREAM_DIS_DEFER;\
369 	type DP_VID_STREAM_ENABLE;\
370 	type DP_VID_STREAM_STATUS;\
371 	type DP_STEER_FIFO_RESET;\
372 	type DP_VID_M_N_GEN_EN;\
373 	type DP_VID_N;\
374 	type DP_VID_M;\
375 	type DIG_START;\
376 	type AFMT_AUDIO_SRC_SELECT;\
377 	type AFMT_AUDIO_CHANNEL_ENABLE;\
378 	type HDMI_AUDIO_PACKETS_PER_LINE;\
379 	type HDMI_AUDIO_DELAY_EN;\
380 	type AFMT_60958_CS_UPDATE;\
381 	type AFMT_AUDIO_LAYOUT_OVRD;\
382 	type AFMT_60958_OSF_OVRD;\
383 	type HDMI_ACR_AUTO_SEND;\
384 	type HDMI_ACR_SOURCE;\
385 	type HDMI_ACR_AUDIO_PRIORITY;\
386 	type HDMI_ACR_CTS_32;\
387 	type HDMI_ACR_N_32;\
388 	type HDMI_ACR_CTS_44;\
389 	type HDMI_ACR_N_44;\
390 	type HDMI_ACR_CTS_48;\
391 	type HDMI_ACR_N_48;\
392 	type AFMT_60958_CS_CHANNEL_NUMBER_L;\
393 	type AFMT_60958_CS_CLOCK_ACCURACY;\
394 	type AFMT_60958_CS_CHANNEL_NUMBER_R;\
395 	type AFMT_60958_CS_CHANNEL_NUMBER_2;\
396 	type AFMT_60958_CS_CHANNEL_NUMBER_3;\
397 	type AFMT_60958_CS_CHANNEL_NUMBER_4;\
398 	type AFMT_60958_CS_CHANNEL_NUMBER_5;\
399 	type AFMT_60958_CS_CHANNEL_NUMBER_6;\
400 	type AFMT_60958_CS_CHANNEL_NUMBER_7;\
401 	type DP_SEC_AUD_N;\
402 	type DP_SEC_TIMESTAMP_MODE;\
403 	type DP_SEC_ASP_ENABLE;\
404 	type DP_SEC_ATP_ENABLE;\
405 	type DP_SEC_AIP_ENABLE;\
406 	type DP_SEC_ACM_ENABLE;\
407 	type AFMT_AUDIO_SAMPLE_SEND;\
408 	type AFMT_AUDIO_CLOCK_EN;\
409 	type TMDS_PIXEL_ENCODING;\
410 	type TMDS_COLOR_FORMAT;\
411 	type DIG_STEREOSYNC_SELECT;\
412 	type DIG_STEREOSYNC_GATE_EN;\
413 	type DP_DB_DISABLE;\
414 	type DP_MSA_MISC0;\
415 	type DP_MSA_HTOTAL;\
416 	type DP_MSA_VTOTAL;\
417 	type DP_MSA_HSTART;\
418 	type DP_MSA_VSTART;\
419 	type DP_MSA_HSYNCWIDTH;\
420 	type DP_MSA_HSYNCPOLARITY;\
421 	type DP_MSA_VSYNCWIDTH;\
422 	type DP_MSA_VSYNCPOLARITY;\
423 	type DP_MSA_HWIDTH;\
424 	type DP_MSA_VHEIGHT;\
425 	type HDMI_DB_DISABLE;\
426 	type DP_VID_N_MUL;\
427 	type DP_VID_M_DOUBLE_VALUE_EN
428 
429 struct dcn10_stream_encoder_shift {
430 	SE_REG_FIELD_LIST_DCN1_0(uint8_t);
431 };
432 
433 struct dcn10_stream_encoder_mask {
434 	SE_REG_FIELD_LIST_DCN1_0(uint32_t);
435 };
436 
437 struct dcn10_stream_encoder {
438 	struct stream_encoder base;
439 	const struct dcn10_stream_enc_registers *regs;
440 	const struct dcn10_stream_encoder_shift *se_shift;
441 	const struct dcn10_stream_encoder_mask *se_mask;
442 };
443 
444 void dcn10_stream_encoder_construct(
445 	struct dcn10_stream_encoder *enc1,
446 	struct dc_context *ctx,
447 	struct dc_bios *bp,
448 	enum engine_id eng_id,
449 	const struct dcn10_stream_enc_registers *regs,
450 	const struct dcn10_stream_encoder_shift *se_shift,
451 	const struct dcn10_stream_encoder_mask *se_mask);
452 
453 void enc1_update_generic_info_packet(
454 	struct dcn10_stream_encoder *enc1,
455 	uint32_t packet_index,
456 	const struct dc_info_packet *info_packet);
457 
458 void enc1_stream_encoder_dp_set_stream_attribute(
459 	struct stream_encoder *enc,
460 	struct dc_crtc_timing *crtc_timing,
461 	enum dc_color_space output_color_space);
462 
463 void enc1_stream_encoder_hdmi_set_stream_attribute(
464 	struct stream_encoder *enc,
465 	struct dc_crtc_timing *crtc_timing,
466 	int actual_pix_clk_khz,
467 	bool enable_audio);
468 
469 void enc1_stream_encoder_dvi_set_stream_attribute(
470 	struct stream_encoder *enc,
471 	struct dc_crtc_timing *crtc_timing,
472 	bool is_dual_link);
473 
474 void enc1_stream_encoder_set_mst_bandwidth(
475 	struct stream_encoder *enc,
476 	struct fixed31_32 avg_time_slots_per_mtp);
477 
478 void enc1_stream_encoder_update_dp_info_packets(
479 	struct stream_encoder *enc,
480 	const struct encoder_info_frame *info_frame);
481 
482 void enc1_stream_encoder_stop_dp_info_packets(
483 	struct stream_encoder *enc);
484 
485 void enc1_stream_encoder_dp_blank(
486 	struct stream_encoder *enc);
487 
488 void enc1_stream_encoder_dp_unblank(
489 	struct stream_encoder *enc,
490 	const struct encoder_unblank_param *param);
491 
492 void enc1_setup_stereo_sync(
493 	struct stream_encoder *enc,
494 	int tg_inst, bool enable);
495 
496 void enc1_stream_encoder_set_avmute(
497 	struct stream_encoder *enc,
498 	bool enable);
499 
500 void enc1_se_audio_mute_control(
501 	struct stream_encoder *enc,
502 	bool mute);
503 
504 void enc1_se_dp_audio_setup(
505 	struct stream_encoder *enc,
506 	unsigned int az_inst,
507 	struct audio_info *info);
508 
509 void enc1_se_dp_audio_enable(
510 	struct stream_encoder *enc);
511 
512 void enc1_se_dp_audio_disable(
513 	struct stream_encoder *enc);
514 
515 void enc1_se_hdmi_audio_setup(
516 	struct stream_encoder *enc,
517 	unsigned int az_inst,
518 	struct audio_info *info,
519 	struct audio_crtc_info *audio_crtc_info);
520 
521 void enc1_se_hdmi_audio_disable(
522 	struct stream_encoder *enc);
523 
524 #endif /* __DC_STREAM_ENCODER_DCN10_H__ */
525