xref: /dragonfly/sys/dev/drm/i915/i915_reg.h (revision 0db87cb7)
1 /* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2  * All Rights Reserved.
3  *
4  * Permission is hereby granted, free of charge, to any person obtaining a
5  * copy of this software and associated documentation files (the
6  * "Software"), to deal in the Software without restriction, including
7  * without limitation the rights to use, copy, modify, merge, publish,
8  * distribute, sub license, and/or sell copies of the Software, and to
9  * permit persons to whom the Software is furnished to do so, subject to
10  * the following conditions:
11  *
12  * The above copyright notice and this permission notice (including the
13  * next paragraph) shall be included in all copies or substantial portions
14  * of the Software.
15  *
16  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17  * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19  * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20  * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21  * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22  * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23  */
24 
25 #ifndef _I915_REG_H_
26 #define _I915_REG_H_
27 
28 #define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
29 #define _TRANSCODER(tran, a, b) ((a) + (tran)*((b)-(a)))
30 
31 #define _PORT(port, a, b) ((a) + (port)*((b)-(a)))
32 #define _PIPE3(pipe, a, b, c) ((pipe) == PIPE_A ? (a) : \
33 			       (pipe) == PIPE_B ? (b) : (c))
34 
35 #define _MASKED_BIT_ENABLE(a) (((a) << 16) | (a))
36 #define _MASKED_BIT_DISABLE(a) ((a) << 16)
37 
38 /* PCI config space */
39 
40 #define HPLLCC	0xc0 /* 855 only */
41 #define   GC_CLOCK_CONTROL_MASK		(0xf << 0)
42 #define   GC_CLOCK_133_200		(0 << 0)
43 #define   GC_CLOCK_100_200		(1 << 0)
44 #define   GC_CLOCK_100_133		(2 << 0)
45 #define   GC_CLOCK_166_250		(3 << 0)
46 #define GCFGC2	0xda
47 #define GCFGC	0xf0 /* 915+ only */
48 #define   GC_LOW_FREQUENCY_ENABLE	(1 << 7)
49 #define   GC_DISPLAY_CLOCK_190_200_MHZ	(0 << 4)
50 #define   GC_DISPLAY_CLOCK_333_MHZ	(4 << 4)
51 #define   GC_DISPLAY_CLOCK_267_MHZ_PNV	(0 << 4)
52 #define   GC_DISPLAY_CLOCK_333_MHZ_PNV	(1 << 4)
53 #define   GC_DISPLAY_CLOCK_444_MHZ_PNV	(2 << 4)
54 #define   GC_DISPLAY_CLOCK_200_MHZ_PNV	(5 << 4)
55 #define   GC_DISPLAY_CLOCK_133_MHZ_PNV	(6 << 4)
56 #define   GC_DISPLAY_CLOCK_167_MHZ_PNV	(7 << 4)
57 #define   GC_DISPLAY_CLOCK_MASK		(7 << 4)
58 #define   GM45_GC_RENDER_CLOCK_MASK	(0xf << 0)
59 #define   GM45_GC_RENDER_CLOCK_266_MHZ	(8 << 0)
60 #define   GM45_GC_RENDER_CLOCK_320_MHZ	(9 << 0)
61 #define   GM45_GC_RENDER_CLOCK_400_MHZ	(0xb << 0)
62 #define   GM45_GC_RENDER_CLOCK_533_MHZ	(0xc << 0)
63 #define   I965_GC_RENDER_CLOCK_MASK	(0xf << 0)
64 #define   I965_GC_RENDER_CLOCK_267_MHZ	(2 << 0)
65 #define   I965_GC_RENDER_CLOCK_333_MHZ	(3 << 0)
66 #define   I965_GC_RENDER_CLOCK_444_MHZ	(4 << 0)
67 #define   I965_GC_RENDER_CLOCK_533_MHZ	(5 << 0)
68 #define   I945_GC_RENDER_CLOCK_MASK	(7 << 0)
69 #define   I945_GC_RENDER_CLOCK_166_MHZ	(0 << 0)
70 #define   I945_GC_RENDER_CLOCK_200_MHZ	(1 << 0)
71 #define   I945_GC_RENDER_CLOCK_250_MHZ	(3 << 0)
72 #define   I945_GC_RENDER_CLOCK_400_MHZ	(5 << 0)
73 #define   I915_GC_RENDER_CLOCK_MASK	(7 << 0)
74 #define   I915_GC_RENDER_CLOCK_166_MHZ	(0 << 0)
75 #define   I915_GC_RENDER_CLOCK_200_MHZ	(1 << 0)
76 #define   I915_GC_RENDER_CLOCK_333_MHZ	(4 << 0)
77 #define PCI_LBPC 0xf4 /* legacy/combination backlight modes, also called LBB */
78 
79 
80 /* Graphics reset regs */
81 #define I965_GDRST 0xc0 /* PCI config register */
82 #define  GRDOM_FULL	(0<<2)
83 #define  GRDOM_RENDER	(1<<2)
84 #define  GRDOM_MEDIA	(3<<2)
85 #define  GRDOM_MASK	(3<<2)
86 #define  GRDOM_RESET_ENABLE (1<<0)
87 
88 #define ILK_GDSR 0x2ca4 /* MCHBAR offset */
89 #define  ILK_GRDOM_FULL		(0<<1)
90 #define  ILK_GRDOM_RENDER	(1<<1)
91 #define  ILK_GRDOM_MEDIA	(3<<1)
92 #define  ILK_GRDOM_MASK		(3<<1)
93 #define  ILK_GRDOM_RESET_ENABLE (1<<0)
94 
95 #define GEN6_MBCUNIT_SNPCR	0x900c /* for LLC config */
96 #define   GEN6_MBC_SNPCR_SHIFT	21
97 #define   GEN6_MBC_SNPCR_MASK	(3<<21)
98 #define   GEN6_MBC_SNPCR_MAX	(0<<21)
99 #define   GEN6_MBC_SNPCR_MED	(1<<21)
100 #define   GEN6_MBC_SNPCR_LOW	(2<<21)
101 #define   GEN6_MBC_SNPCR_MIN	(3<<21) /* only 1/16th of the cache is shared */
102 
103 #define VLV_G3DCTL		0x9024
104 #define VLV_GSCKGCTL		0x9028
105 
106 #define GEN6_MBCTL		0x0907c
107 #define   GEN6_MBCTL_ENABLE_BOOT_FETCH	(1 << 4)
108 #define   GEN6_MBCTL_CTX_FETCH_NEEDED	(1 << 3)
109 #define   GEN6_MBCTL_BME_UPDATE_ENABLE	(1 << 2)
110 #define   GEN6_MBCTL_MAE_UPDATE_ENABLE	(1 << 1)
111 #define   GEN6_MBCTL_BOOT_FETCH_MECH	(1 << 0)
112 
113 #define GEN6_GDRST	0x941c
114 #define  GEN6_GRDOM_FULL		(1 << 0)
115 #define  GEN6_GRDOM_RENDER		(1 << 1)
116 #define  GEN6_GRDOM_MEDIA		(1 << 2)
117 #define  GEN6_GRDOM_BLT			(1 << 3)
118 
119 #define RING_PP_DIR_BASE(ring)		((ring)->mmio_base+0x228)
120 #define RING_PP_DIR_BASE_READ(ring)	((ring)->mmio_base+0x518)
121 #define RING_PP_DIR_DCLV(ring)		((ring)->mmio_base+0x220)
122 #define   PP_DIR_DCLV_2G		0xffffffff
123 
124 #define GEN8_RING_PDP_UDW(ring, n)	((ring)->mmio_base+0x270 + ((n) * 8 + 4))
125 #define GEN8_RING_PDP_LDW(ring, n)	((ring)->mmio_base+0x270 + (n) * 8)
126 
127 #define GAM_ECOCHK			0x4090
128 #define   ECOCHK_SNB_BIT		(1<<10)
129 #define   HSW_ECOCHK_ARB_PRIO_SOL	(1<<6)
130 #define   ECOCHK_PPGTT_CACHE64B		(0x3<<3)
131 #define   ECOCHK_PPGTT_CACHE4B		(0x0<<3)
132 #define   ECOCHK_PPGTT_GFDT_IVB		(0x1<<4)
133 #define   ECOCHK_PPGTT_LLC_IVB		(0x1<<3)
134 #define   ECOCHK_PPGTT_UC_HSW		(0x1<<3)
135 #define   ECOCHK_PPGTT_WT_HSW		(0x2<<3)
136 #define   ECOCHK_PPGTT_WB_HSW		(0x3<<3)
137 
138 #define GAC_ECO_BITS			0x14090
139 #define   ECOBITS_SNB_BIT		(1<<13)
140 #define   ECOBITS_PPGTT_CACHE64B	(3<<8)
141 #define   ECOBITS_PPGTT_CACHE4B		(0<<8)
142 
143 #define GAB_CTL				0x24000
144 #define   GAB_CTL_CONT_AFTER_PAGEFAULT	(1<<8)
145 
146 /* VGA stuff */
147 
148 #define VGA_ST01_MDA 0x3ba
149 #define VGA_ST01_CGA 0x3da
150 
151 #define VGA_MSR_WRITE 0x3c2
152 #define VGA_MSR_READ 0x3cc
153 #define   VGA_MSR_MEM_EN (1<<1)
154 #define   VGA_MSR_CGA_MODE (1<<0)
155 
156 #define VGA_SR_INDEX 0x3c4
157 #define SR01			1
158 #define VGA_SR_DATA 0x3c5
159 
160 #define VGA_AR_INDEX 0x3c0
161 #define   VGA_AR_VID_EN (1<<5)
162 #define VGA_AR_DATA_WRITE 0x3c0
163 #define VGA_AR_DATA_READ 0x3c1
164 
165 #define VGA_GR_INDEX 0x3ce
166 #define VGA_GR_DATA 0x3cf
167 /* GR05 */
168 #define   VGA_GR_MEM_READ_MODE_SHIFT 3
169 #define     VGA_GR_MEM_READ_MODE_PLANE 1
170 /* GR06 */
171 #define   VGA_GR_MEM_MODE_MASK 0xc
172 #define   VGA_GR_MEM_MODE_SHIFT 2
173 #define   VGA_GR_MEM_A0000_AFFFF 0
174 #define   VGA_GR_MEM_A0000_BFFFF 1
175 #define   VGA_GR_MEM_B0000_B7FFF 2
176 #define   VGA_GR_MEM_B0000_BFFFF 3
177 
178 #define VGA_DACMASK 0x3c6
179 #define VGA_DACRX 0x3c7
180 #define VGA_DACWX 0x3c8
181 #define VGA_DACDATA 0x3c9
182 
183 #define VGA_CR_INDEX_MDA 0x3b4
184 #define VGA_CR_DATA_MDA 0x3b5
185 #define VGA_CR_INDEX_CGA 0x3d4
186 #define VGA_CR_DATA_CGA 0x3d5
187 
188 /*
189  * Instruction field definitions used by the command parser
190  */
191 #define INSTR_CLIENT_SHIFT      29
192 #define INSTR_CLIENT_MASK       0xE0000000
193 #define   INSTR_MI_CLIENT       0x0
194 #define   INSTR_BC_CLIENT       0x2
195 #define   INSTR_RC_CLIENT       0x3
196 #define INSTR_SUBCLIENT_SHIFT   27
197 #define INSTR_SUBCLIENT_MASK    0x18000000
198 #define   INSTR_MEDIA_SUBCLIENT 0x2
199 
200 /*
201  * Memory interface instructions used by the kernel
202  */
203 #define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
204 /* Many MI commands use bit 22 of the header dword for GGTT vs PPGTT */
205 #define  MI_GLOBAL_GTT    (1<<22)
206 
207 #define MI_NOOP			MI_INSTR(0, 0)
208 #define MI_USER_INTERRUPT	MI_INSTR(0x02, 0)
209 #define MI_WAIT_FOR_EVENT       MI_INSTR(0x03, 0)
210 #define   MI_WAIT_FOR_OVERLAY_FLIP	(1<<16)
211 #define   MI_WAIT_FOR_PLANE_B_FLIP      (1<<6)
212 #define   MI_WAIT_FOR_PLANE_A_FLIP      (1<<2)
213 #define   MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
214 #define MI_FLUSH		MI_INSTR(0x04, 0)
215 #define   MI_READ_FLUSH		(1 << 0)
216 #define   MI_EXE_FLUSH		(1 << 1)
217 #define   MI_NO_WRITE_FLUSH	(1 << 2)
218 #define   MI_SCENE_COUNT	(1 << 3) /* just increment scene count */
219 #define   MI_END_SCENE		(1 << 4) /* flush binner and incr scene count */
220 #define   MI_INVALIDATE_ISP	(1 << 5) /* invalidate indirect state pointers */
221 #define MI_REPORT_HEAD		MI_INSTR(0x07, 0)
222 #define MI_ARB_ON_OFF		MI_INSTR(0x08, 0)
223 #define   MI_ARB_ENABLE			(1<<0)
224 #define   MI_ARB_DISABLE		(0<<0)
225 #define MI_BATCH_BUFFER_END	MI_INSTR(0x0a, 0)
226 #define MI_SUSPEND_FLUSH	MI_INSTR(0x0b, 0)
227 #define   MI_SUSPEND_FLUSH_EN	(1<<0)
228 #define MI_OVERLAY_FLIP		MI_INSTR(0x11, 0)
229 #define   MI_OVERLAY_CONTINUE	(0x0<<21)
230 #define   MI_OVERLAY_ON		(0x1<<21)
231 #define   MI_OVERLAY_OFF	(0x2<<21)
232 #define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
233 #define MI_DISPLAY_FLIP		MI_INSTR(0x14, 2)
234 #define MI_DISPLAY_FLIP_I915	MI_INSTR(0x14, 1)
235 #define   MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
236 /* IVB has funny definitions for which plane to flip. */
237 #define   MI_DISPLAY_FLIP_IVB_PLANE_A  (0 << 19)
238 #define   MI_DISPLAY_FLIP_IVB_PLANE_B  (1 << 19)
239 #define   MI_DISPLAY_FLIP_IVB_SPRITE_A (2 << 19)
240 #define   MI_DISPLAY_FLIP_IVB_SPRITE_B (3 << 19)
241 #define   MI_DISPLAY_FLIP_IVB_PLANE_C  (4 << 19)
242 #define   MI_DISPLAY_FLIP_IVB_SPRITE_C (5 << 19)
243 #define MI_SEMAPHORE_MBOX	MI_INSTR(0x16, 1) /* gen6, gen7 */
244 #define   MI_SEMAPHORE_GLOBAL_GTT    (1<<22)
245 #define   MI_SEMAPHORE_UPDATE	    (1<<21)
246 #define   MI_SEMAPHORE_COMPARE	    (1<<20)
247 #define   MI_SEMAPHORE_REGISTER	    (1<<18)
248 #define   MI_SEMAPHORE_SYNC_VR	    (0<<16) /* RCS  wait for VCS  (RVSYNC) */
249 #define   MI_SEMAPHORE_SYNC_VER	    (1<<16) /* RCS  wait for VECS (RVESYNC) */
250 #define   MI_SEMAPHORE_SYNC_BR	    (2<<16) /* RCS  wait for BCS  (RBSYNC) */
251 #define   MI_SEMAPHORE_SYNC_BV	    (0<<16) /* VCS  wait for BCS  (VBSYNC) */
252 #define   MI_SEMAPHORE_SYNC_VEV	    (1<<16) /* VCS  wait for VECS (VVESYNC) */
253 #define   MI_SEMAPHORE_SYNC_RV	    (2<<16) /* VCS  wait for RCS  (VRSYNC) */
254 #define   MI_SEMAPHORE_SYNC_RB	    (0<<16) /* BCS  wait for RCS  (BRSYNC) */
255 #define   MI_SEMAPHORE_SYNC_VEB	    (1<<16) /* BCS  wait for VECS (BVESYNC) */
256 #define   MI_SEMAPHORE_SYNC_VB	    (2<<16) /* BCS  wait for VCS  (BVSYNC) */
257 #define   MI_SEMAPHORE_SYNC_BVE	    (0<<16) /* VECS wait for BCS  (VEBSYNC) */
258 #define   MI_SEMAPHORE_SYNC_VVE	    (1<<16) /* VECS wait for VCS  (VEVSYNC) */
259 #define   MI_SEMAPHORE_SYNC_RVE	    (2<<16) /* VECS wait for RCS  (VERSYNC) */
260 #define   MI_SEMAPHORE_SYNC_INVALID (3<<16)
261 #define   MI_SEMAPHORE_SYNC_MASK    (3<<16)
262 #define MI_SET_CONTEXT		MI_INSTR(0x18, 0)
263 #define   MI_MM_SPACE_GTT		(1<<8)
264 #define   MI_MM_SPACE_PHYSICAL		(0<<8)
265 #define   MI_SAVE_EXT_STATE_EN		(1<<3)
266 #define   MI_RESTORE_EXT_STATE_EN	(1<<2)
267 #define   MI_FORCE_RESTORE		(1<<1)
268 #define   MI_RESTORE_INHIBIT		(1<<0)
269 #define MI_SEMAPHORE_SIGNAL	MI_INSTR(0x1b, 0) /* GEN8+ */
270 #define   MI_SEMAPHORE_TARGET(engine)	((engine)<<15)
271 #define MI_SEMAPHORE_WAIT	MI_INSTR(0x1c, 2) /* GEN8+ */
272 #define   MI_SEMAPHORE_POLL		(1<<15)
273 #define   MI_SEMAPHORE_SAD_GTE_SDD	(1<<12)
274 #define MI_STORE_DWORD_IMM	MI_INSTR(0x20, 1)
275 #define   MI_MEM_VIRTUAL	(1 << 22) /* 965+ only */
276 #define MI_STORE_DWORD_INDEX	MI_INSTR(0x21, 1)
277 #define   MI_STORE_DWORD_INDEX_SHIFT 2
278 /* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM:
279  * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw
280  *   simply ignores the register load under certain conditions.
281  * - One can actually load arbitrary many arbitrary registers: Simply issue x
282  *   address/value pairs. Don't overdue it, though, x <= 2^4 must hold!
283  */
284 #define MI_LOAD_REGISTER_IMM(x)	MI_INSTR(0x22, 2*(x)-1)
285 #define MI_STORE_REGISTER_MEM(x) MI_INSTR(0x24, 2*(x)-1)
286 #define MI_STORE_REGISTER_MEM_GEN8(x) MI_INSTR(0x24, 3*(x)-1)
287 #define   MI_SRM_LRM_GLOBAL_GTT		(1<<22)
288 #define MI_FLUSH_DW		MI_INSTR(0x26, 1) /* for GEN6 */
289 #define   MI_FLUSH_DW_STORE_INDEX	(1<<21)
290 #define   MI_INVALIDATE_TLB		(1<<18)
291 #define   MI_FLUSH_DW_OP_STOREDW	(1<<14)
292 #define   MI_FLUSH_DW_OP_MASK		(3<<14)
293 #define   MI_FLUSH_DW_NOTIFY		(1<<8)
294 #define   MI_INVALIDATE_BSD		(1<<7)
295 #define   MI_FLUSH_DW_USE_GTT		(1<<2)
296 #define   MI_FLUSH_DW_USE_PPGTT		(0<<2)
297 #define MI_BATCH_BUFFER		MI_INSTR(0x30, 1)
298 #define   MI_BATCH_NON_SECURE		(1)
299 /* for snb/ivb/vlv this also means "batch in ppgtt" when ppgtt is enabled. */
300 #define   MI_BATCH_NON_SECURE_I965	(1<<8)
301 #define   MI_BATCH_PPGTT_HSW		(1<<8)
302 #define   MI_BATCH_NON_SECURE_HSW	(1<<13)
303 #define MI_BATCH_BUFFER_START	MI_INSTR(0x31, 0)
304 #define   MI_BATCH_GTT		    (2<<6) /* aliased with (1<<7) on gen4 */
305 #define MI_BATCH_BUFFER_START_GEN8	MI_INSTR(0x31, 1)
306 
307 
308 #define MI_PREDICATE_RESULT_2	(0x2214)
309 #define  LOWER_SLICE_ENABLED	(1<<0)
310 #define  LOWER_SLICE_DISABLED	(0<<0)
311 
312 /*
313  * 3D instructions used by the kernel
314  */
315 #define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
316 
317 #define GFX_OP_RASTER_RULES    ((0x3<<29)|(0x7<<24))
318 #define GFX_OP_SCISSOR         ((0x3<<29)|(0x1c<<24)|(0x10<<19))
319 #define   SC_UPDATE_SCISSOR       (0x1<<1)
320 #define   SC_ENABLE_MASK          (0x1<<0)
321 #define   SC_ENABLE               (0x1<<0)
322 #define GFX_OP_LOAD_INDIRECT   ((0x3<<29)|(0x1d<<24)|(0x7<<16))
323 #define GFX_OP_SCISSOR_INFO    ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
324 #define   SCI_YMIN_MASK      (0xffff<<16)
325 #define   SCI_XMIN_MASK      (0xffff<<0)
326 #define   SCI_YMAX_MASK      (0xffff<<16)
327 #define   SCI_XMAX_MASK      (0xffff<<0)
328 #define GFX_OP_SCISSOR_ENABLE	 ((0x3<<29)|(0x1c<<24)|(0x10<<19))
329 #define GFX_OP_SCISSOR_RECT	 ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
330 #define GFX_OP_COLOR_FACTOR      ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
331 #define GFX_OP_STIPPLE           ((0x3<<29)|(0x1d<<24)|(0x83<<16))
332 #define GFX_OP_MAP_INFO          ((0x3<<29)|(0x1d<<24)|0x4)
333 #define GFX_OP_DESTBUFFER_VARS   ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
334 #define GFX_OP_DESTBUFFER_INFO	 ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
335 #define GFX_OP_DRAWRECT_INFO     ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
336 #define GFX_OP_DRAWRECT_INFO_I965  ((0x7900<<16)|0x2)
337 
338 #define COLOR_BLT_CMD			(2<<29 | 0x40<<22 | (5-2))
339 #define SRC_COPY_BLT_CMD		((2<<29)|(0x43<<22)|4)
340 #define XY_SRC_COPY_BLT_CMD		((2<<29)|(0x53<<22)|6)
341 #define XY_MONO_SRC_COPY_IMM_BLT	((2<<29)|(0x71<<22)|5)
342 #define   BLT_WRITE_A			(2<<20)
343 #define   BLT_WRITE_RGB			(1<<20)
344 #define   BLT_WRITE_RGBA		(BLT_WRITE_RGB | BLT_WRITE_A)
345 #define   BLT_DEPTH_8			(0<<24)
346 #define   BLT_DEPTH_16_565		(1<<24)
347 #define   BLT_DEPTH_16_1555		(2<<24)
348 #define   BLT_DEPTH_32			(3<<24)
349 #define   BLT_ROP_SRC_COPY		(0xcc<<16)
350 #define   BLT_ROP_COLOR_COPY		(0xf0<<16)
351 #define XY_SRC_COPY_BLT_SRC_TILED	(1<<15) /* 965+ only */
352 #define XY_SRC_COPY_BLT_DST_TILED	(1<<11) /* 965+ only */
353 #define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
354 #define   ASYNC_FLIP                (1<<22)
355 #define   DISPLAY_PLANE_A           (0<<20)
356 #define   DISPLAY_PLANE_B           (1<<20)
357 #define GFX_OP_PIPE_CONTROL(len)	((0x3<<29)|(0x3<<27)|(0x2<<24)|(len-2))
358 #define   PIPE_CONTROL_GLOBAL_GTT_IVB			(1<<24) /* gen7+ */
359 #define   PIPE_CONTROL_MMIO_WRITE			(1<<23)
360 #define   PIPE_CONTROL_STORE_DATA_INDEX			(1<<21)
361 #define   PIPE_CONTROL_CS_STALL				(1<<20)
362 #define   PIPE_CONTROL_TLB_INVALIDATE			(1<<18)
363 #define   PIPE_CONTROL_QW_WRITE				(1<<14)
364 #define   PIPE_CONTROL_POST_SYNC_OP_MASK                (3<<14)
365 #define   PIPE_CONTROL_DEPTH_STALL			(1<<13)
366 #define   PIPE_CONTROL_WRITE_FLUSH			(1<<12)
367 #define   PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH	(1<<12) /* gen6+ */
368 #define   PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE	(1<<11) /* MBZ on Ironlake */
369 #define   PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE		(1<<10) /* GM45+ only */
370 #define   PIPE_CONTROL_INDIRECT_STATE_DISABLE		(1<<9)
371 #define   PIPE_CONTROL_NOTIFY				(1<<8)
372 #define   PIPE_CONTROL_FLUSH_ENABLE			(1<<7) /* gen7+ */
373 #define   PIPE_CONTROL_VF_CACHE_INVALIDATE		(1<<4)
374 #define   PIPE_CONTROL_CONST_CACHE_INVALIDATE		(1<<3)
375 #define   PIPE_CONTROL_STATE_CACHE_INVALIDATE		(1<<2)
376 #define   PIPE_CONTROL_STALL_AT_SCOREBOARD		(1<<1)
377 #define   PIPE_CONTROL_DEPTH_CACHE_FLUSH		(1<<0)
378 #define   PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
379 
380 /*
381  * Commands used only by the command parser
382  */
383 #define MI_SET_PREDICATE        MI_INSTR(0x01, 0)
384 #define MI_ARB_CHECK            MI_INSTR(0x05, 0)
385 #define MI_RS_CONTROL           MI_INSTR(0x06, 0)
386 #define MI_URB_ATOMIC_ALLOC     MI_INSTR(0x09, 0)
387 #define MI_PREDICATE            MI_INSTR(0x0C, 0)
388 #define MI_RS_CONTEXT           MI_INSTR(0x0F, 0)
389 #define MI_TOPOLOGY_FILTER      MI_INSTR(0x0D, 0)
390 #define MI_LOAD_SCAN_LINES_EXCL MI_INSTR(0x13, 0)
391 #define MI_URB_CLEAR            MI_INSTR(0x19, 0)
392 #define MI_UPDATE_GTT           MI_INSTR(0x23, 0)
393 #define MI_CLFLUSH              MI_INSTR(0x27, 0)
394 #define MI_REPORT_PERF_COUNT    MI_INSTR(0x28, 0)
395 #define   MI_REPORT_PERF_COUNT_GGTT (1<<0)
396 #define MI_LOAD_REGISTER_MEM    MI_INSTR(0x29, 0)
397 #define MI_LOAD_REGISTER_REG    MI_INSTR(0x2A, 0)
398 #define MI_RS_STORE_DATA_IMM    MI_INSTR(0x2B, 0)
399 #define MI_LOAD_URB_MEM         MI_INSTR(0x2C, 0)
400 #define MI_STORE_URB_MEM        MI_INSTR(0x2D, 0)
401 #define MI_CONDITIONAL_BATCH_BUFFER_END MI_INSTR(0x36, 0)
402 
403 #define PIPELINE_SELECT                ((0x3<<29)|(0x1<<27)|(0x1<<24)|(0x4<<16))
404 #define GFX_OP_3DSTATE_VF_STATISTICS   ((0x3<<29)|(0x1<<27)|(0x0<<24)|(0xB<<16))
405 #define MEDIA_VFE_STATE                ((0x3<<29)|(0x2<<27)|(0x0<<24)|(0x0<<16))
406 #define  MEDIA_VFE_STATE_MMIO_ACCESS_MASK (0x18)
407 #define GPGPU_OBJECT                   ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x4<<16))
408 #define GPGPU_WALKER                   ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x5<<16))
409 #define GFX_OP_3DSTATE_DX9_CONSTANTF_VS \
410 	((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x39<<16))
411 #define GFX_OP_3DSTATE_DX9_CONSTANTF_PS \
412 	((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x3A<<16))
413 #define GFX_OP_3DSTATE_SO_DECL_LIST \
414 	((0x3<<29)|(0x3<<27)|(0x1<<24)|(0x17<<16))
415 
416 #define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_VS \
417 	((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x43<<16))
418 #define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_GS \
419 	((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x44<<16))
420 #define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_HS \
421 	((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x45<<16))
422 #define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_DS \
423 	((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x46<<16))
424 #define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_PS \
425 	((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x47<<16))
426 
427 #define MFX_WAIT  ((0x3<<29)|(0x1<<27)|(0x0<<16))
428 
429 #define COLOR_BLT     ((0x2<<29)|(0x40<<22))
430 #define SRC_COPY_BLT  ((0x2<<29)|(0x43<<22))
431 
432 /*
433  * Registers used only by the command parser
434  */
435 #define BCS_SWCTRL 0x22200
436 
437 #define HS_INVOCATION_COUNT 0x2300
438 #define DS_INVOCATION_COUNT 0x2308
439 #define IA_VERTICES_COUNT   0x2310
440 #define IA_PRIMITIVES_COUNT 0x2318
441 #define VS_INVOCATION_COUNT 0x2320
442 #define GS_INVOCATION_COUNT 0x2328
443 #define GS_PRIMITIVES_COUNT 0x2330
444 #define CL_INVOCATION_COUNT 0x2338
445 #define CL_PRIMITIVES_COUNT 0x2340
446 #define PS_INVOCATION_COUNT 0x2348
447 #define PS_DEPTH_COUNT      0x2350
448 
449 /* There are the 4 64-bit counter registers, one for each stream output */
450 #define GEN7_SO_NUM_PRIMS_WRITTEN(n) (0x5200 + (n) * 8)
451 
452 #define GEN7_SO_PRIM_STORAGE_NEEDED(n)  (0x5240 + (n) * 8)
453 
454 #define GEN7_3DPRIM_END_OFFSET          0x2420
455 #define GEN7_3DPRIM_START_VERTEX        0x2430
456 #define GEN7_3DPRIM_VERTEX_COUNT        0x2434
457 #define GEN7_3DPRIM_INSTANCE_COUNT      0x2438
458 #define GEN7_3DPRIM_START_INSTANCE      0x243C
459 #define GEN7_3DPRIM_BASE_VERTEX         0x2440
460 
461 #define OACONTROL 0x2360
462 
463 #define _GEN7_PIPEA_DE_LOAD_SL	0x70068
464 #define _GEN7_PIPEB_DE_LOAD_SL	0x71068
465 #define GEN7_PIPE_DE_LOAD_SL(pipe) _PIPE(pipe, \
466 					 _GEN7_PIPEA_DE_LOAD_SL, \
467 					 _GEN7_PIPEB_DE_LOAD_SL)
468 
469 /*
470  * Reset registers
471  */
472 #define DEBUG_RESET_I830		0x6070
473 #define  DEBUG_RESET_FULL		(1<<7)
474 #define  DEBUG_RESET_RENDER		(1<<8)
475 #define  DEBUG_RESET_DISPLAY		(1<<9)
476 
477 /*
478  * IOSF sideband
479  */
480 #define VLV_IOSF_DOORBELL_REQ			(VLV_DISPLAY_BASE + 0x2100)
481 #define   IOSF_DEVFN_SHIFT			24
482 #define   IOSF_OPCODE_SHIFT			16
483 #define   IOSF_PORT_SHIFT			8
484 #define   IOSF_BYTE_ENABLES_SHIFT		4
485 #define   IOSF_BAR_SHIFT			1
486 #define   IOSF_SB_BUSY				(1<<0)
487 #define   IOSF_PORT_BUNIT			0x3
488 #define   IOSF_PORT_PUNIT			0x4
489 #define   IOSF_PORT_NC				0x11
490 #define   IOSF_PORT_DPIO			0x12
491 #define   IOSF_PORT_DPIO_2			0x1a
492 #define   IOSF_PORT_GPIO_NC			0x13
493 #define   IOSF_PORT_CCK				0x14
494 #define   IOSF_PORT_CCU				0xA9
495 #define   IOSF_PORT_GPS_CORE			0x48
496 #define   IOSF_PORT_FLISDSI			0x1B
497 #define VLV_IOSF_DATA				(VLV_DISPLAY_BASE + 0x2104)
498 #define VLV_IOSF_ADDR				(VLV_DISPLAY_BASE + 0x2108)
499 
500 /* See configdb bunit SB addr map */
501 #define BUNIT_REG_BISOC				0x11
502 
503 #define PUNIT_REG_DSPFREQ			0x36
504 #define   DSPFREQSTAT_SHIFT			30
505 #define   DSPFREQSTAT_MASK			(0x3 << DSPFREQSTAT_SHIFT)
506 #define   DSPFREQGUAR_SHIFT			14
507 #define   DSPFREQGUAR_MASK			(0x3 << DSPFREQGUAR_SHIFT)
508 
509 /* See the PUNIT HAS v0.8 for the below bits */
510 enum punit_power_well {
511 	PUNIT_POWER_WELL_RENDER			= 0,
512 	PUNIT_POWER_WELL_MEDIA			= 1,
513 	PUNIT_POWER_WELL_DISP2D			= 3,
514 	PUNIT_POWER_WELL_DPIO_CMN_BC		= 5,
515 	PUNIT_POWER_WELL_DPIO_TX_B_LANES_01	= 6,
516 	PUNIT_POWER_WELL_DPIO_TX_B_LANES_23	= 7,
517 	PUNIT_POWER_WELL_DPIO_TX_C_LANES_01	= 8,
518 	PUNIT_POWER_WELL_DPIO_TX_C_LANES_23	= 9,
519 	PUNIT_POWER_WELL_DPIO_RX0		= 10,
520 	PUNIT_POWER_WELL_DPIO_RX1		= 11,
521 
522 	PUNIT_POWER_WELL_NUM,
523 };
524 
525 #define PUNIT_REG_PWRGT_CTRL			0x60
526 #define PUNIT_REG_PWRGT_STATUS			0x61
527 #define   PUNIT_PWRGT_MASK(power_well)		(3 << ((power_well) * 2))
528 #define   PUNIT_PWRGT_PWR_ON(power_well)	(0 << ((power_well) * 2))
529 #define   PUNIT_PWRGT_CLK_GATE(power_well)	(1 << ((power_well) * 2))
530 #define   PUNIT_PWRGT_RESET(power_well)		(2 << ((power_well) * 2))
531 #define   PUNIT_PWRGT_PWR_GATE(power_well)	(3 << ((power_well) * 2))
532 
533 #define PUNIT_REG_GPU_LFM			0xd3
534 #define PUNIT_REG_GPU_FREQ_REQ			0xd4
535 #define PUNIT_REG_GPU_FREQ_STS			0xd8
536 #define   GENFREQSTATUS				(1<<0)
537 #define PUNIT_REG_MEDIA_TURBO_FREQ_REQ		0xdc
538 #define PUNIT_REG_CZ_TIMESTAMP			0xce
539 
540 #define PUNIT_FUSE_BUS2				0xf6 /* bits 47:40 */
541 #define PUNIT_FUSE_BUS1				0xf5 /* bits 55:48 */
542 
543 #define PUNIT_GPU_STATUS_REG			0xdb
544 #define PUNIT_GPU_STATUS_MAX_FREQ_SHIFT	16
545 #define PUNIT_GPU_STATUS_MAX_FREQ_MASK		0xff
546 #define PUNIT_GPU_STATIS_GFX_MIN_FREQ_SHIFT	8
547 #define PUNIT_GPU_STATUS_GFX_MIN_FREQ_MASK	0xff
548 
549 #define PUNIT_GPU_DUTYCYCLE_REG		0xdf
550 #define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT	8
551 #define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK	0xff
552 
553 #define IOSF_NC_FB_GFX_FREQ_FUSE		0x1c
554 #define   FB_GFX_MAX_FREQ_FUSE_SHIFT		3
555 #define   FB_GFX_MAX_FREQ_FUSE_MASK		0x000007f8
556 #define   FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT	11
557 #define   FB_GFX_FGUARANTEED_FREQ_FUSE_MASK	0x0007f800
558 #define IOSF_NC_FB_GFX_FMAX_FUSE_HI		0x34
559 #define   FB_FMAX_VMIN_FREQ_HI_MASK		0x00000007
560 #define IOSF_NC_FB_GFX_FMAX_FUSE_LO		0x30
561 #define   FB_FMAX_VMIN_FREQ_LO_SHIFT		27
562 #define   FB_FMAX_VMIN_FREQ_LO_MASK		0xf8000000
563 
564 #define VLV_CZ_CLOCK_TO_MILLI_SEC		100000
565 #define VLV_RP_UP_EI_THRESHOLD			90
566 #define VLV_RP_DOWN_EI_THRESHOLD		70
567 #define VLV_INT_COUNT_FOR_DOWN_EI		5
568 
569 /* vlv2 north clock has */
570 #define CCK_FUSE_REG				0x8
571 #define  CCK_FUSE_HPLL_FREQ_MASK		0x3
572 #define CCK_REG_DSI_PLL_FUSE			0x44
573 #define CCK_REG_DSI_PLL_CONTROL			0x48
574 #define  DSI_PLL_VCO_EN				(1 << 31)
575 #define  DSI_PLL_LDO_GATE			(1 << 30)
576 #define  DSI_PLL_P1_POST_DIV_SHIFT		17
577 #define  DSI_PLL_P1_POST_DIV_MASK		(0x1ff << 17)
578 #define  DSI_PLL_P2_MUX_DSI0_DIV2		(1 << 13)
579 #define  DSI_PLL_P3_MUX_DSI1_DIV2		(1 << 12)
580 #define  DSI_PLL_MUX_MASK			(3 << 9)
581 #define  DSI_PLL_MUX_DSI0_DSIPLL		(0 << 10)
582 #define  DSI_PLL_MUX_DSI0_CCK			(1 << 10)
583 #define  DSI_PLL_MUX_DSI1_DSIPLL		(0 << 9)
584 #define  DSI_PLL_MUX_DSI1_CCK			(1 << 9)
585 #define  DSI_PLL_CLK_GATE_MASK			(0xf << 5)
586 #define  DSI_PLL_CLK_GATE_DSI0_DSIPLL		(1 << 8)
587 #define  DSI_PLL_CLK_GATE_DSI1_DSIPLL		(1 << 7)
588 #define  DSI_PLL_CLK_GATE_DSI0_CCK		(1 << 6)
589 #define  DSI_PLL_CLK_GATE_DSI1_CCK		(1 << 5)
590 #define  DSI_PLL_LOCK				(1 << 0)
591 #define CCK_REG_DSI_PLL_DIVIDER			0x4c
592 #define  DSI_PLL_LFSR				(1 << 31)
593 #define  DSI_PLL_FRACTION_EN			(1 << 30)
594 #define  DSI_PLL_FRAC_COUNTER_SHIFT		27
595 #define  DSI_PLL_FRAC_COUNTER_MASK		(7 << 27)
596 #define  DSI_PLL_USYNC_CNT_SHIFT		18
597 #define  DSI_PLL_USYNC_CNT_MASK			(0x1ff << 18)
598 #define  DSI_PLL_N1_DIV_SHIFT			16
599 #define  DSI_PLL_N1_DIV_MASK			(3 << 16)
600 #define  DSI_PLL_M1_DIV_SHIFT			0
601 #define  DSI_PLL_M1_DIV_MASK			(0x1ff << 0)
602 #define CCK_DISPLAY_CLOCK_CONTROL		0x6b
603 #define  DISPLAY_TRUNK_FORCE_ON			(1 << 17)
604 #define  DISPLAY_TRUNK_FORCE_OFF		(1 << 16)
605 #define  DISPLAY_FREQUENCY_STATUS		(0x1f << 8)
606 #define  DISPLAY_FREQUENCY_STATUS_SHIFT		8
607 #define  DISPLAY_FREQUENCY_VALUES		(0x1f << 0)
608 
609 /**
610  * DOC: DPIO
611  *
612  * VLV and CHV have slightly peculiar display PHYs for driving DP/HDMI
613  * ports. DPIO is the name given to such a display PHY. These PHYs
614  * don't follow the standard programming model using direct MMIO
615  * registers, and instead their registers must be accessed trough IOSF
616  * sideband. VLV has one such PHY for driving ports B and C, and CHV
617  * adds another PHY for driving port D. Each PHY responds to specific
618  * IOSF-SB port.
619  *
620  * Each display PHY is made up of one or two channels. Each channel
621  * houses a common lane part which contains the PLL and other common
622  * logic. CH0 common lane also contains the IOSF-SB logic for the
623  * Common Register Interface (CRI) ie. the DPIO registers. CRI clock
624  * must be running when any DPIO registers are accessed.
625  *
626  * In addition to having their own registers, the PHYs are also
627  * controlled through some dedicated signals from the display
628  * controller. These include PLL reference clock enable, PLL enable,
629  * and CRI clock selection, for example.
630  *
631  * Eeach channel also has two splines (also called data lanes), and
632  * each spline is made up of one Physical Access Coding Sub-Layer
633  * (PCS) block and two TX lanes. So each channel has two PCS blocks
634  * and four TX lanes. The TX lanes are used as DP lanes or TMDS
635  * data/clock pairs depending on the output type.
636  *
637  * Additionally the PHY also contains an AUX lane with AUX blocks
638  * for each channel. This is used for DP AUX communication, but
639  * this fact isn't really relevant for the driver since AUX is
640  * controlled from the display controller side. No DPIO registers
641  * need to be accessed during AUX communication,
642  *
643  * Generally the common lane corresponds to the pipe and
644  * the spline (PCS/TX) correponds to the port.
645  *
646  * For dual channel PHY (VLV/CHV):
647  *
648  *  pipe A == CMN/PLL/REF CH0
649  *
650  *  pipe B == CMN/PLL/REF CH1
651  *
652  *  port B == PCS/TX CH0
653  *
654  *  port C == PCS/TX CH1
655  *
656  * This is especially important when we cross the streams
657  * ie. drive port B with pipe B, or port C with pipe A.
658  *
659  * For single channel PHY (CHV):
660  *
661  *  pipe C == CMN/PLL/REF CH0
662  *
663  *  port D == PCS/TX CH0
664  *
665  * Note: digital port B is DDI0, digital port C is DDI1,
666  * digital port D is DDI2
667  */
668 /*
669  * Dual channel PHY (VLV/CHV)
670  * ---------------------------------
671  * |      CH0      |      CH1      |
672  * |  CMN/PLL/REF  |  CMN/PLL/REF  |
673  * |---------------|---------------| Display PHY
674  * | PCS01 | PCS23 | PCS01 | PCS23 |
675  * |-------|-------|-------|-------|
676  * |TX0|TX1|TX2|TX3|TX0|TX1|TX2|TX3|
677  * ---------------------------------
678  * |     DDI0      |     DDI1      | DP/HDMI ports
679  * ---------------------------------
680  *
681  * Single channel PHY (CHV)
682  * -----------------
683  * |      CH0      |
684  * |  CMN/PLL/REF  |
685  * |---------------| Display PHY
686  * | PCS01 | PCS23 |
687  * |-------|-------|
688  * |TX0|TX1|TX2|TX3|
689  * -----------------
690  * |     DDI2      | DP/HDMI port
691  * -----------------
692  */
693 #define DPIO_DEVFN			0
694 
695 #define DPIO_CTL			(VLV_DISPLAY_BASE + 0x2110)
696 #define  DPIO_MODSEL1			(1<<3) /* if ref clk b == 27 */
697 #define  DPIO_MODSEL0			(1<<2) /* if ref clk a == 27 */
698 #define  DPIO_SFR_BYPASS		(1<<1)
699 #define  DPIO_CMNRST			(1<<0)
700 
701 #define DPIO_PHY(pipe)			((pipe) >> 1)
702 #define DPIO_PHY_IOSF_PORT(phy)		(dev_priv->dpio_phy_iosf_port[phy])
703 
704 /*
705  * Per pipe/PLL DPIO regs
706  */
707 #define _VLV_PLL_DW3_CH0		0x800c
708 #define   DPIO_POST_DIV_SHIFT		(28) /* 3 bits */
709 #define   DPIO_POST_DIV_DAC		0
710 #define   DPIO_POST_DIV_HDMIDP		1 /* DAC 225-400M rate */
711 #define   DPIO_POST_DIV_LVDS1		2
712 #define   DPIO_POST_DIV_LVDS2		3
713 #define   DPIO_K_SHIFT			(24) /* 4 bits */
714 #define   DPIO_P1_SHIFT			(21) /* 3 bits */
715 #define   DPIO_P2_SHIFT			(16) /* 5 bits */
716 #define   DPIO_N_SHIFT			(12) /* 4 bits */
717 #define   DPIO_ENABLE_CALIBRATION	(1<<11)
718 #define   DPIO_M1DIV_SHIFT		(8) /* 3 bits */
719 #define   DPIO_M2DIV_MASK		0xff
720 #define _VLV_PLL_DW3_CH1		0x802c
721 #define VLV_PLL_DW3(ch) _PIPE(ch, _VLV_PLL_DW3_CH0, _VLV_PLL_DW3_CH1)
722 
723 #define _VLV_PLL_DW5_CH0		0x8014
724 #define   DPIO_REFSEL_OVERRIDE		27
725 #define   DPIO_PLL_MODESEL_SHIFT	24 /* 3 bits */
726 #define   DPIO_BIAS_CURRENT_CTL_SHIFT	21 /* 3 bits, always 0x7 */
727 #define   DPIO_PLL_REFCLK_SEL_SHIFT	16 /* 2 bits */
728 #define   DPIO_PLL_REFCLK_SEL_MASK	3
729 #define   DPIO_DRIVER_CTL_SHIFT		12 /* always set to 0x8 */
730 #define   DPIO_CLK_BIAS_CTL_SHIFT	8 /* always set to 0x5 */
731 #define _VLV_PLL_DW5_CH1		0x8034
732 #define VLV_PLL_DW5(ch) _PIPE(ch, _VLV_PLL_DW5_CH0, _VLV_PLL_DW5_CH1)
733 
734 #define _VLV_PLL_DW7_CH0		0x801c
735 #define _VLV_PLL_DW7_CH1		0x803c
736 #define VLV_PLL_DW7(ch) _PIPE(ch, _VLV_PLL_DW7_CH0, _VLV_PLL_DW7_CH1)
737 
738 #define _VLV_PLL_DW8_CH0		0x8040
739 #define _VLV_PLL_DW8_CH1		0x8060
740 #define VLV_PLL_DW8(ch) _PIPE(ch, _VLV_PLL_DW8_CH0, _VLV_PLL_DW8_CH1)
741 
742 #define VLV_PLL_DW9_BCAST		0xc044
743 #define _VLV_PLL_DW9_CH0		0x8044
744 #define _VLV_PLL_DW9_CH1		0x8064
745 #define VLV_PLL_DW9(ch) _PIPE(ch, _VLV_PLL_DW9_CH0, _VLV_PLL_DW9_CH1)
746 
747 #define _VLV_PLL_DW10_CH0		0x8048
748 #define _VLV_PLL_DW10_CH1		0x8068
749 #define VLV_PLL_DW10(ch) _PIPE(ch, _VLV_PLL_DW10_CH0, _VLV_PLL_DW10_CH1)
750 
751 #define _VLV_PLL_DW11_CH0		0x804c
752 #define _VLV_PLL_DW11_CH1		0x806c
753 #define VLV_PLL_DW11(ch) _PIPE(ch, _VLV_PLL_DW11_CH0, _VLV_PLL_DW11_CH1)
754 
755 /* Spec for ref block start counts at DW10 */
756 #define VLV_REF_DW13			0x80ac
757 
758 #define VLV_CMN_DW0			0x8100
759 
760 /*
761  * Per DDI channel DPIO regs
762  */
763 
764 #define _VLV_PCS_DW0_CH0		0x8200
765 #define _VLV_PCS_DW0_CH1		0x8400
766 #define   DPIO_PCS_TX_LANE2_RESET	(1<<16)
767 #define   DPIO_PCS_TX_LANE1_RESET	(1<<7)
768 #define VLV_PCS_DW0(ch) _PORT(ch, _VLV_PCS_DW0_CH0, _VLV_PCS_DW0_CH1)
769 
770 #define _VLV_PCS01_DW0_CH0		0x200
771 #define _VLV_PCS23_DW0_CH0		0x400
772 #define _VLV_PCS01_DW0_CH1		0x2600
773 #define _VLV_PCS23_DW0_CH1		0x2800
774 #define VLV_PCS01_DW0(ch) _PORT(ch, _VLV_PCS01_DW0_CH0, _VLV_PCS01_DW0_CH1)
775 #define VLV_PCS23_DW0(ch) _PORT(ch, _VLV_PCS23_DW0_CH0, _VLV_PCS23_DW0_CH1)
776 
777 #define _VLV_PCS_DW1_CH0		0x8204
778 #define _VLV_PCS_DW1_CH1		0x8404
779 #define   CHV_PCS_REQ_SOFTRESET_EN	(1<<23)
780 #define   DPIO_PCS_CLK_CRI_RXEB_EIOS_EN	(1<<22)
781 #define   DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1<<21)
782 #define   DPIO_PCS_CLK_DATAWIDTH_SHIFT	(6)
783 #define   DPIO_PCS_CLK_SOFT_RESET	(1<<5)
784 #define VLV_PCS_DW1(ch) _PORT(ch, _VLV_PCS_DW1_CH0, _VLV_PCS_DW1_CH1)
785 
786 #define _VLV_PCS01_DW1_CH0		0x204
787 #define _VLV_PCS23_DW1_CH0		0x404
788 #define _VLV_PCS01_DW1_CH1		0x2604
789 #define _VLV_PCS23_DW1_CH1		0x2804
790 #define VLV_PCS01_DW1(ch) _PORT(ch, _VLV_PCS01_DW1_CH0, _VLV_PCS01_DW1_CH1)
791 #define VLV_PCS23_DW1(ch) _PORT(ch, _VLV_PCS23_DW1_CH0, _VLV_PCS23_DW1_CH1)
792 
793 #define _VLV_PCS_DW8_CH0		0x8220
794 #define _VLV_PCS_DW8_CH1		0x8420
795 #define   CHV_PCS_USEDCLKCHANNEL_OVRRIDE	(1 << 20)
796 #define   CHV_PCS_USEDCLKCHANNEL		(1 << 21)
797 #define VLV_PCS_DW8(ch) _PORT(ch, _VLV_PCS_DW8_CH0, _VLV_PCS_DW8_CH1)
798 
799 #define _VLV_PCS01_DW8_CH0		0x0220
800 #define _VLV_PCS23_DW8_CH0		0x0420
801 #define _VLV_PCS01_DW8_CH1		0x2620
802 #define _VLV_PCS23_DW8_CH1		0x2820
803 #define VLV_PCS01_DW8(port) _PORT(port, _VLV_PCS01_DW8_CH0, _VLV_PCS01_DW8_CH1)
804 #define VLV_PCS23_DW8(port) _PORT(port, _VLV_PCS23_DW8_CH0, _VLV_PCS23_DW8_CH1)
805 
806 #define _VLV_PCS_DW9_CH0		0x8224
807 #define _VLV_PCS_DW9_CH1		0x8424
808 #define	VLV_PCS_DW9(ch) _PORT(ch, _VLV_PCS_DW9_CH0, _VLV_PCS_DW9_CH1)
809 
810 #define _CHV_PCS_DW10_CH0		0x8228
811 #define _CHV_PCS_DW10_CH1		0x8428
812 #define   DPIO_PCS_SWING_CALC_TX0_TX2	(1<<30)
813 #define   DPIO_PCS_SWING_CALC_TX1_TX3	(1<<31)
814 #define CHV_PCS_DW10(ch) _PORT(ch, _CHV_PCS_DW10_CH0, _CHV_PCS_DW10_CH1)
815 
816 #define _VLV_PCS01_DW10_CH0		0x0228
817 #define _VLV_PCS23_DW10_CH0		0x0428
818 #define _VLV_PCS01_DW10_CH1		0x2628
819 #define _VLV_PCS23_DW10_CH1		0x2828
820 #define VLV_PCS01_DW10(port) _PORT(port, _VLV_PCS01_DW10_CH0, _VLV_PCS01_DW10_CH1)
821 #define VLV_PCS23_DW10(port) _PORT(port, _VLV_PCS23_DW10_CH0, _VLV_PCS23_DW10_CH1)
822 
823 #define _VLV_PCS_DW11_CH0		0x822c
824 #define _VLV_PCS_DW11_CH1		0x842c
825 #define VLV_PCS_DW11(ch) _PORT(ch, _VLV_PCS_DW11_CH0, _VLV_PCS_DW11_CH1)
826 
827 #define _VLV_PCS_DW12_CH0		0x8230
828 #define _VLV_PCS_DW12_CH1		0x8430
829 #define VLV_PCS_DW12(ch) _PORT(ch, _VLV_PCS_DW12_CH0, _VLV_PCS_DW12_CH1)
830 
831 #define _VLV_PCS_DW14_CH0		0x8238
832 #define _VLV_PCS_DW14_CH1		0x8438
833 #define	VLV_PCS_DW14(ch) _PORT(ch, _VLV_PCS_DW14_CH0, _VLV_PCS_DW14_CH1)
834 
835 #define _VLV_PCS_DW23_CH0		0x825c
836 #define _VLV_PCS_DW23_CH1		0x845c
837 #define VLV_PCS_DW23(ch) _PORT(ch, _VLV_PCS_DW23_CH0, _VLV_PCS_DW23_CH1)
838 
839 #define _VLV_TX_DW2_CH0			0x8288
840 #define _VLV_TX_DW2_CH1			0x8488
841 #define   DPIO_SWING_MARGIN_SHIFT	16
842 #define   DPIO_SWING_MARGIN_MASK	(0xff << DPIO_SWING_MARGIN_SHIFT)
843 #define   DPIO_UNIQ_TRANS_SCALE_SHIFT	8
844 #define VLV_TX_DW2(ch) _PORT(ch, _VLV_TX_DW2_CH0, _VLV_TX_DW2_CH1)
845 
846 #define _VLV_TX_DW3_CH0			0x828c
847 #define _VLV_TX_DW3_CH1			0x848c
848 /* The following bit for CHV phy */
849 #define   DPIO_TX_UNIQ_TRANS_SCALE_EN	(1<<27)
850 #define VLV_TX_DW3(ch) _PORT(ch, _VLV_TX_DW3_CH0, _VLV_TX_DW3_CH1)
851 
852 #define _VLV_TX_DW4_CH0			0x8290
853 #define _VLV_TX_DW4_CH1			0x8490
854 #define   DPIO_SWING_DEEMPH9P5_SHIFT	24
855 #define   DPIO_SWING_DEEMPH9P5_MASK	(0xff << DPIO_SWING_DEEMPH9P5_SHIFT)
856 #define VLV_TX_DW4(ch) _PORT(ch, _VLV_TX_DW4_CH0, _VLV_TX_DW4_CH1)
857 
858 #define _VLV_TX3_DW4_CH0		0x690
859 #define _VLV_TX3_DW4_CH1		0x2a90
860 #define VLV_TX3_DW4(ch) _PORT(ch, _VLV_TX3_DW4_CH0, _VLV_TX3_DW4_CH1)
861 
862 #define _VLV_TX_DW5_CH0			0x8294
863 #define _VLV_TX_DW5_CH1			0x8494
864 #define   DPIO_TX_OCALINIT_EN		(1<<31)
865 #define VLV_TX_DW5(ch) _PORT(ch, _VLV_TX_DW5_CH0, _VLV_TX_DW5_CH1)
866 
867 #define _VLV_TX_DW11_CH0		0x82ac
868 #define _VLV_TX_DW11_CH1		0x84ac
869 #define VLV_TX_DW11(ch) _PORT(ch, _VLV_TX_DW11_CH0, _VLV_TX_DW11_CH1)
870 
871 #define _VLV_TX_DW14_CH0		0x82b8
872 #define _VLV_TX_DW14_CH1		0x84b8
873 #define VLV_TX_DW14(ch) _PORT(ch, _VLV_TX_DW14_CH0, _VLV_TX_DW14_CH1)
874 
875 /* CHV dpPhy registers */
876 #define _CHV_PLL_DW0_CH0		0x8000
877 #define _CHV_PLL_DW0_CH1		0x8180
878 #define CHV_PLL_DW0(ch) _PIPE(ch, _CHV_PLL_DW0_CH0, _CHV_PLL_DW0_CH1)
879 
880 #define _CHV_PLL_DW1_CH0		0x8004
881 #define _CHV_PLL_DW1_CH1		0x8184
882 #define   DPIO_CHV_N_DIV_SHIFT		8
883 #define   DPIO_CHV_M1_DIV_BY_2		(0 << 0)
884 #define CHV_PLL_DW1(ch) _PIPE(ch, _CHV_PLL_DW1_CH0, _CHV_PLL_DW1_CH1)
885 
886 #define _CHV_PLL_DW2_CH0		0x8008
887 #define _CHV_PLL_DW2_CH1		0x8188
888 #define CHV_PLL_DW2(ch) _PIPE(ch, _CHV_PLL_DW2_CH0, _CHV_PLL_DW2_CH1)
889 
890 #define _CHV_PLL_DW3_CH0		0x800c
891 #define _CHV_PLL_DW3_CH1		0x818c
892 #define  DPIO_CHV_FRAC_DIV_EN		(1 << 16)
893 #define  DPIO_CHV_FIRST_MOD		(0 << 8)
894 #define  DPIO_CHV_SECOND_MOD		(1 << 8)
895 #define  DPIO_CHV_FEEDFWD_GAIN_SHIFT	0
896 #define CHV_PLL_DW3(ch) _PIPE(ch, _CHV_PLL_DW3_CH0, _CHV_PLL_DW3_CH1)
897 
898 #define _CHV_PLL_DW6_CH0		0x8018
899 #define _CHV_PLL_DW6_CH1		0x8198
900 #define   DPIO_CHV_GAIN_CTRL_SHIFT	16
901 #define	  DPIO_CHV_INT_COEFF_SHIFT	8
902 #define   DPIO_CHV_PROP_COEFF_SHIFT	0
903 #define CHV_PLL_DW6(ch) _PIPE(ch, _CHV_PLL_DW6_CH0, _CHV_PLL_DW6_CH1)
904 
905 #define _CHV_CMN_DW5_CH0               0x8114
906 #define   CHV_BUFRIGHTENA1_DISABLE	(0 << 20)
907 #define   CHV_BUFRIGHTENA1_NORMAL	(1 << 20)
908 #define   CHV_BUFRIGHTENA1_FORCE	(3 << 20)
909 #define   CHV_BUFRIGHTENA1_MASK		(3 << 20)
910 #define   CHV_BUFLEFTENA1_DISABLE	(0 << 22)
911 #define   CHV_BUFLEFTENA1_NORMAL	(1 << 22)
912 #define   CHV_BUFLEFTENA1_FORCE		(3 << 22)
913 #define   CHV_BUFLEFTENA1_MASK		(3 << 22)
914 
915 #define _CHV_CMN_DW13_CH0		0x8134
916 #define _CHV_CMN_DW0_CH1		0x8080
917 #define   DPIO_CHV_S1_DIV_SHIFT		21
918 #define   DPIO_CHV_P1_DIV_SHIFT		13 /* 3 bits */
919 #define   DPIO_CHV_P2_DIV_SHIFT		8  /* 5 bits */
920 #define   DPIO_CHV_K_DIV_SHIFT		4
921 #define   DPIO_PLL_FREQLOCK		(1 << 1)
922 #define   DPIO_PLL_LOCK			(1 << 0)
923 #define CHV_CMN_DW13(ch) _PIPE(ch, _CHV_CMN_DW13_CH0, _CHV_CMN_DW0_CH1)
924 
925 #define _CHV_CMN_DW14_CH0		0x8138
926 #define _CHV_CMN_DW1_CH1		0x8084
927 #define   DPIO_AFC_RECAL		(1 << 14)
928 #define   DPIO_DCLKP_EN			(1 << 13)
929 #define   CHV_BUFLEFTENA2_DISABLE	(0 << 17) /* CL2 DW1 only */
930 #define   CHV_BUFLEFTENA2_NORMAL	(1 << 17) /* CL2 DW1 only */
931 #define   CHV_BUFLEFTENA2_FORCE		(3 << 17) /* CL2 DW1 only */
932 #define   CHV_BUFLEFTENA2_MASK		(3 << 17) /* CL2 DW1 only */
933 #define   CHV_BUFRIGHTENA2_DISABLE	(0 << 19) /* CL2 DW1 only */
934 #define   CHV_BUFRIGHTENA2_NORMAL	(1 << 19) /* CL2 DW1 only */
935 #define   CHV_BUFRIGHTENA2_FORCE	(3 << 19) /* CL2 DW1 only */
936 #define   CHV_BUFRIGHTENA2_MASK		(3 << 19) /* CL2 DW1 only */
937 #define CHV_CMN_DW14(ch) _PIPE(ch, _CHV_CMN_DW14_CH0, _CHV_CMN_DW1_CH1)
938 
939 #define _CHV_CMN_DW19_CH0		0x814c
940 #define _CHV_CMN_DW6_CH1		0x8098
941 #define   CHV_CMN_USEDCLKCHANNEL	(1 << 13)
942 #define CHV_CMN_DW19(ch) _PIPE(ch, _CHV_CMN_DW19_CH0, _CHV_CMN_DW6_CH1)
943 
944 #define CHV_CMN_DW30			0x8178
945 #define   DPIO_LRC_BYPASS		(1 << 3)
946 
947 #define _TXLANE(ch, lane, offset) ((ch ? 0x2400 : 0) + \
948 					(lane) * 0x200 + (offset))
949 
950 #define CHV_TX_DW0(ch, lane) _TXLANE(ch, lane, 0x80)
951 #define CHV_TX_DW1(ch, lane) _TXLANE(ch, lane, 0x84)
952 #define CHV_TX_DW2(ch, lane) _TXLANE(ch, lane, 0x88)
953 #define CHV_TX_DW3(ch, lane) _TXLANE(ch, lane, 0x8c)
954 #define CHV_TX_DW4(ch, lane) _TXLANE(ch, lane, 0x90)
955 #define CHV_TX_DW5(ch, lane) _TXLANE(ch, lane, 0x94)
956 #define CHV_TX_DW6(ch, lane) _TXLANE(ch, lane, 0x98)
957 #define CHV_TX_DW7(ch, lane) _TXLANE(ch, lane, 0x9c)
958 #define CHV_TX_DW8(ch, lane) _TXLANE(ch, lane, 0xa0)
959 #define CHV_TX_DW9(ch, lane) _TXLANE(ch, lane, 0xa4)
960 #define CHV_TX_DW10(ch, lane) _TXLANE(ch, lane, 0xa8)
961 #define CHV_TX_DW11(ch, lane) _TXLANE(ch, lane, 0xac)
962 #define   DPIO_FRC_LATENCY_SHFIT	8
963 #define CHV_TX_DW14(ch, lane) _TXLANE(ch, lane, 0xb8)
964 #define   DPIO_UPAR_SHIFT		30
965 /*
966  * Fence registers
967  */
968 #define FENCE_REG_830_0			0x2000
969 #define FENCE_REG_945_8			0x3000
970 #define   I830_FENCE_START_MASK		0x07f80000
971 #define   I830_FENCE_TILING_Y_SHIFT	12
972 #define   I830_FENCE_SIZE_BITS(size)	((ffs((size) >> 19) - 1) << 8)
973 #define   I830_FENCE_PITCH_SHIFT	4
974 #define   I830_FENCE_REG_VALID		(1<<0)
975 #define   I915_FENCE_MAX_PITCH_VAL	4
976 #define   I830_FENCE_MAX_PITCH_VAL	6
977 #define   I830_FENCE_MAX_SIZE_VAL	(1<<8)
978 
979 #define   I915_FENCE_START_MASK		0x0ff00000
980 #define   I915_FENCE_SIZE_BITS(size)	((ffs((size) >> 20) - 1) << 8)
981 
982 #define FENCE_REG_965_0			0x03000
983 #define   I965_FENCE_PITCH_SHIFT	2
984 #define   I965_FENCE_TILING_Y_SHIFT	1
985 #define   I965_FENCE_REG_VALID		(1<<0)
986 #define   I965_FENCE_MAX_PITCH_VAL	0x0400
987 
988 #define FENCE_REG_SANDYBRIDGE_0		0x100000
989 #define   SANDYBRIDGE_FENCE_PITCH_SHIFT	32
990 #define   GEN7_FENCE_MAX_PITCH_VAL	0x0800
991 
992 
993 /* control register for cpu gtt access */
994 #define TILECTL				0x101000
995 #define   TILECTL_SWZCTL			(1 << 0)
996 #define   TILECTL_TLB_PREFETCH_DIS	(1 << 2)
997 #define   TILECTL_BACKSNOOP_DIS		(1 << 3)
998 
999 /*
1000  * Instruction and interrupt control regs
1001  */
1002 #define PGTBL_CTL	0x02020
1003 #define   PGTBL_ADDRESS_LO_MASK	0xfffff000 /* bits [31:12] */
1004 #define   PGTBL_ADDRESS_HI_MASK	0x000000f0 /* bits [35:32] (gen4) */
1005 #define PGTBL_ER	0x02024
1006 #define RENDER_RING_BASE	0x02000
1007 #define BSD_RING_BASE		0x04000
1008 #define GEN6_BSD_RING_BASE	0x12000
1009 #define GEN8_BSD2_RING_BASE	0x1c000
1010 #define VEBOX_RING_BASE		0x1a000
1011 #define BLT_RING_BASE		0x22000
1012 #define RING_TAIL(base)		((base)+0x30)
1013 #define RING_HEAD(base)		((base)+0x34)
1014 #define RING_START(base)	((base)+0x38)
1015 #define RING_CTL(base)		((base)+0x3c)
1016 #define RING_SYNC_0(base)	((base)+0x40)
1017 #define RING_SYNC_1(base)	((base)+0x44)
1018 #define RING_SYNC_2(base)	((base)+0x48)
1019 #define GEN6_RVSYNC	(RING_SYNC_0(RENDER_RING_BASE))
1020 #define GEN6_RBSYNC	(RING_SYNC_1(RENDER_RING_BASE))
1021 #define GEN6_RVESYNC	(RING_SYNC_2(RENDER_RING_BASE))
1022 #define GEN6_VBSYNC	(RING_SYNC_0(GEN6_BSD_RING_BASE))
1023 #define GEN6_VRSYNC	(RING_SYNC_1(GEN6_BSD_RING_BASE))
1024 #define GEN6_VVESYNC	(RING_SYNC_2(GEN6_BSD_RING_BASE))
1025 #define GEN6_BRSYNC	(RING_SYNC_0(BLT_RING_BASE))
1026 #define GEN6_BVSYNC	(RING_SYNC_1(BLT_RING_BASE))
1027 #define GEN6_BVESYNC	(RING_SYNC_2(BLT_RING_BASE))
1028 #define GEN6_VEBSYNC	(RING_SYNC_0(VEBOX_RING_BASE))
1029 #define GEN6_VERSYNC	(RING_SYNC_1(VEBOX_RING_BASE))
1030 #define GEN6_VEVSYNC	(RING_SYNC_2(VEBOX_RING_BASE))
1031 #define GEN6_NOSYNC 0
1032 #define RING_PSMI_CTL(base)	((base)+0x50)
1033 #define RING_MAX_IDLE(base)	((base)+0x54)
1034 #define RING_HWS_PGA(base)	((base)+0x80)
1035 #define RING_HWS_PGA_GEN6(base)	((base)+0x2080)
1036 
1037 #define GEN7_WR_WATERMARK	0x4028
1038 #define GEN7_GFX_PRIO_CTRL	0x402C
1039 #define ARB_MODE		0x4030
1040 #define   ARB_MODE_SWIZZLE_SNB	(1<<4)
1041 #define   ARB_MODE_SWIZZLE_IVB	(1<<5)
1042 #define GEN7_GFX_PEND_TLB0	0x4034
1043 #define GEN7_GFX_PEND_TLB1	0x4038
1044 /* L3, CVS, ZTLB, RCC, CASC LRA min, max values */
1045 #define GEN7_LRA_LIMITS_BASE	0x403C
1046 #define GEN7_LRA_LIMITS_REG_NUM	13
1047 #define GEN7_MEDIA_MAX_REQ_COUNT	0x4070
1048 #define GEN7_GFX_MAX_REQ_COUNT		0x4074
1049 
1050 #define GAMTARBMODE		0x04a08
1051 #define   ARB_MODE_BWGTLB_DISABLE (1<<9)
1052 #define   ARB_MODE_SWIZZLE_BDW	(1<<1)
1053 #define RENDER_HWS_PGA_GEN7	(0x04080)
1054 #define RING_FAULT_REG(ring)	(0x4094 + 0x100*(ring)->id)
1055 #define   RING_FAULT_GTTSEL_MASK (1<<11)
1056 #define   RING_FAULT_SRCID(x)	((x >> 3) & 0xff)
1057 #define   RING_FAULT_FAULT_TYPE(x) ((x >> 1) & 0x3)
1058 #define   RING_FAULT_VALID	(1<<0)
1059 #define DONE_REG		0x40b0
1060 #define GEN8_PRIVATE_PAT	0x40e0
1061 #define BSD_HWS_PGA_GEN7	(0x04180)
1062 #define BLT_HWS_PGA_GEN7	(0x04280)
1063 #define VEBOX_HWS_PGA_GEN7	(0x04380)
1064 #define RING_ACTHD(base)	((base)+0x74)
1065 #define RING_ACTHD_UDW(base)	((base)+0x5c)
1066 #define RING_NOPID(base)	((base)+0x94)
1067 #define RING_IMR(base)		((base)+0xa8)
1068 #define RING_TIMESTAMP(base)	((base)+0x358)
1069 #define   TAIL_ADDR		0x001FFFF8
1070 #define   HEAD_WRAP_COUNT	0xFFE00000
1071 #define   HEAD_WRAP_ONE		0x00200000
1072 #define   HEAD_ADDR		0x001FFFFC
1073 #define   RING_NR_PAGES		0x001FF000
1074 #define   RING_REPORT_MASK	0x00000006
1075 #define   RING_REPORT_64K	0x00000002
1076 #define   RING_REPORT_128K	0x00000004
1077 #define   RING_NO_REPORT	0x00000000
1078 #define   RING_VALID_MASK	0x00000001
1079 #define   RING_VALID		0x00000001
1080 #define   RING_INVALID		0x00000000
1081 #define   RING_WAIT_I8XX	(1<<0) /* gen2, PRBx_HEAD */
1082 #define   RING_WAIT		(1<<11) /* gen3+, PRBx_CTL */
1083 #define   RING_WAIT_SEMAPHORE	(1<<10) /* gen6+ */
1084 
1085 #define GEN7_TLB_RD_ADDR	0x4700
1086 
1087 #if 0
1088 #define PRB0_TAIL	0x02030
1089 #define PRB0_HEAD	0x02034
1090 #define PRB0_START	0x02038
1091 #define PRB0_CTL	0x0203c
1092 #define PRB1_TAIL	0x02040 /* 915+ only */
1093 #define PRB1_HEAD	0x02044 /* 915+ only */
1094 #define PRB1_START	0x02048 /* 915+ only */
1095 #define PRB1_CTL	0x0204c /* 915+ only */
1096 #endif
1097 #define IPEIR_I965	0x02064
1098 #define IPEHR_I965	0x02068
1099 #define INSTDONE_I965	0x0206c
1100 #define GEN7_INSTDONE_1		0x0206c
1101 #define GEN7_SC_INSTDONE	0x07100
1102 #define GEN7_SAMPLER_INSTDONE	0x0e160
1103 #define GEN7_ROW_INSTDONE	0x0e164
1104 #define I915_NUM_INSTDONE_REG	4
1105 #define RING_IPEIR(base)	((base)+0x64)
1106 #define RING_IPEHR(base)	((base)+0x68)
1107 #define RING_INSTDONE(base)	((base)+0x6c)
1108 #define RING_INSTPS(base)	((base)+0x70)
1109 #define RING_DMA_FADD(base)	((base)+0x78)
1110 #define RING_DMA_FADD_UDW(base)	((base)+0x60) /* gen8+ */
1111 #define RING_INSTPM(base)	((base)+0xc0)
1112 #define RING_MI_MODE(base)	((base)+0x9c)
1113 #define INSTPS		0x02070 /* 965+ only */
1114 #define INSTDONE1	0x0207c /* 965+ only */
1115 #define ACTHD_I965	0x02074
1116 #define HWS_PGA		0x02080
1117 #define HWS_ADDRESS_MASK	0xfffff000
1118 #define HWS_START_ADDRESS_SHIFT	4
1119 #define PWRCTXA		0x2088 /* 965GM+ only */
1120 #define   PWRCTX_EN	(1<<0)
1121 #define IPEIR		0x02088
1122 #define IPEHR		0x0208c
1123 #define INSTDONE	0x02090
1124 #define NOPID		0x02094
1125 #define HWSTAM		0x02098
1126 #define DMA_FADD_I8XX	0x020d0
1127 #define RING_BBSTATE(base)	((base)+0x110)
1128 #define RING_BBADDR(base)	((base)+0x140)
1129 #define RING_BBADDR_UDW(base)	((base)+0x168) /* gen8+ */
1130 
1131 #define ERROR_GEN6	0x040a0
1132 #define GEN7_ERR_INT	0x44040
1133 #define   ERR_INT_POISON		(1<<31)
1134 #define   ERR_INT_MMIO_UNCLAIMED	(1<<13)
1135 #define   ERR_INT_PIPE_CRC_DONE_C	(1<<8)
1136 #define   ERR_INT_FIFO_UNDERRUN_C	(1<<6)
1137 #define   ERR_INT_PIPE_CRC_DONE_B	(1<<5)
1138 #define   ERR_INT_FIFO_UNDERRUN_B	(1<<3)
1139 #define   ERR_INT_PIPE_CRC_DONE_A	(1<<2)
1140 #define   ERR_INT_PIPE_CRC_DONE(pipe)	(1<<(2 + pipe*3))
1141 #define   ERR_INT_FIFO_UNDERRUN_A	(1<<0)
1142 #define   ERR_INT_FIFO_UNDERRUN(pipe)	(1<<(pipe*3))
1143 
1144 #define FPGA_DBG		0x42300
1145 #define   FPGA_DBG_RM_NOCLAIM	(1<<31)
1146 
1147 #define DERRMR		0x44050
1148 /* Note that HBLANK events are reserved on bdw+ */
1149 #define   DERRMR_PIPEA_SCANLINE		(1<<0)
1150 #define   DERRMR_PIPEA_PRI_FLIP_DONE	(1<<1)
1151 #define   DERRMR_PIPEA_SPR_FLIP_DONE	(1<<2)
1152 #define   DERRMR_PIPEA_VBLANK		(1<<3)
1153 #define   DERRMR_PIPEA_HBLANK		(1<<5)
1154 #define   DERRMR_PIPEB_SCANLINE 	(1<<8)
1155 #define   DERRMR_PIPEB_PRI_FLIP_DONE	(1<<9)
1156 #define   DERRMR_PIPEB_SPR_FLIP_DONE	(1<<10)
1157 #define   DERRMR_PIPEB_VBLANK		(1<<11)
1158 #define   DERRMR_PIPEB_HBLANK		(1<<13)
1159 /* Note that PIPEC is not a simple translation of PIPEA/PIPEB */
1160 #define   DERRMR_PIPEC_SCANLINE		(1<<14)
1161 #define   DERRMR_PIPEC_PRI_FLIP_DONE	(1<<15)
1162 #define   DERRMR_PIPEC_SPR_FLIP_DONE	(1<<20)
1163 #define   DERRMR_PIPEC_VBLANK		(1<<21)
1164 #define   DERRMR_PIPEC_HBLANK		(1<<22)
1165 
1166 
1167 /* GM45+ chicken bits -- debug workaround bits that may be required
1168  * for various sorts of correct behavior.  The top 16 bits of each are
1169  * the enables for writing to the corresponding low bit.
1170  */
1171 #define _3D_CHICKEN	0x02084
1172 #define  _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB	(1 << 10)
1173 #define _3D_CHICKEN2	0x0208c
1174 /* Disables pipelining of read flushes past the SF-WIZ interface.
1175  * Required on all Ironlake steppings according to the B-Spec, but the
1176  * particular danger of not doing so is not specified.
1177  */
1178 # define _3D_CHICKEN2_WM_READ_PIPELINED			(1 << 14)
1179 #define _3D_CHICKEN3	0x02090
1180 #define  _3D_CHICKEN_SF_DISABLE_OBJEND_CULL		(1 << 10)
1181 #define  _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL		(1 << 5)
1182 #define  _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x)	((x)<<1) /* gen8+ */
1183 #define  _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH	(1 << 1) /* gen6 */
1184 
1185 #define MI_MODE		0x0209c
1186 # define VS_TIMER_DISPATCH				(1 << 6)
1187 # define MI_FLUSH_ENABLE				(1 << 12)
1188 # define ASYNC_FLIP_PERF_DISABLE			(1 << 14)
1189 # define MODE_IDLE					(1 << 9)
1190 # define STOP_RING					(1 << 8)
1191 
1192 #define GEN6_GT_MODE	0x20d0
1193 #define GEN7_GT_MODE	0x7008
1194 #define   GEN6_WIZ_HASHING(hi, lo)			(((hi) << 9) | ((lo) << 7))
1195 #define   GEN6_WIZ_HASHING_8x8				GEN6_WIZ_HASHING(0, 0)
1196 #define   GEN6_WIZ_HASHING_8x4				GEN6_WIZ_HASHING(0, 1)
1197 #define   GEN6_WIZ_HASHING_16x4				GEN6_WIZ_HASHING(1, 0)
1198 #define   GEN6_WIZ_HASHING_MASK				(GEN6_WIZ_HASHING(1, 1) << 16)
1199 #define   GEN6_TD_FOUR_ROW_DISPATCH_DISABLE		(1 << 5)
1200 
1201 #define GFX_MODE	0x02520
1202 #define GFX_MODE_GEN7	0x0229c
1203 #define RING_MODE_GEN7(ring)	((ring)->mmio_base+0x29c)
1204 #define   GFX_RUN_LIST_ENABLE		(1<<15)
1205 #define   GFX_TLB_INVALIDATE_EXPLICIT	(1<<13)
1206 #define   GFX_SURFACE_FAULT_ENABLE	(1<<12)
1207 #define   GFX_REPLAY_MODE		(1<<11)
1208 #define   GFX_PSMI_GRANULARITY		(1<<10)
1209 #define   GFX_PPGTT_ENABLE		(1<<9)
1210 
1211 #define VLV_DISPLAY_BASE 0x180000
1212 #define VLV_MIPI_BASE VLV_DISPLAY_BASE
1213 
1214 #define VLV_GU_CTL0	(VLV_DISPLAY_BASE + 0x2030)
1215 #define VLV_GU_CTL1	(VLV_DISPLAY_BASE + 0x2034)
1216 #define SCPD0		0x0209c /* 915+ only */
1217 #define IER		0x020a0
1218 #define IIR		0x020a4
1219 #define IMR		0x020a8
1220 #define ISR		0x020ac
1221 #define VLV_GUNIT_CLOCK_GATE	(VLV_DISPLAY_BASE + 0x2060)
1222 #define   GINT_DIS		(1<<22)
1223 #define   GCFG_DIS		(1<<8)
1224 #define VLV_GUNIT_CLOCK_GATE2	(VLV_DISPLAY_BASE + 0x2064)
1225 #define VLV_IIR_RW	(VLV_DISPLAY_BASE + 0x2084)
1226 #define VLV_IER		(VLV_DISPLAY_BASE + 0x20a0)
1227 #define VLV_IIR		(VLV_DISPLAY_BASE + 0x20a4)
1228 #define VLV_IMR		(VLV_DISPLAY_BASE + 0x20a8)
1229 #define VLV_ISR		(VLV_DISPLAY_BASE + 0x20ac)
1230 #define VLV_PCBR	(VLV_DISPLAY_BASE + 0x2120)
1231 #define VLV_PCBR_ADDR_SHIFT	12
1232 
1233 #define   DISPLAY_PLANE_FLIP_PENDING(plane) (1<<(11-(plane))) /* A and B only */
1234 #define EIR		0x020b0
1235 #define EMR		0x020b4
1236 #define ESR		0x020b8
1237 #define   GM45_ERROR_PAGE_TABLE				(1<<5)
1238 #define   GM45_ERROR_MEM_PRIV				(1<<4)
1239 #define   I915_ERROR_PAGE_TABLE				(1<<4)
1240 #define   GM45_ERROR_CP_PRIV				(1<<3)
1241 #define   I915_ERROR_MEMORY_REFRESH			(1<<1)
1242 #define   I915_ERROR_INSTRUCTION			(1<<0)
1243 #define INSTPM	        0x020c0
1244 #define   INSTPM_SELF_EN (1<<12) /* 915GM only */
1245 #define   INSTPM_AGPBUSY_INT_EN (1<<11) /* gen3: when disabled, pending interrupts
1246 					will not assert AGPBUSY# and will only
1247 					be delivered when out of C3. */
1248 #define   INSTPM_FORCE_ORDERING				(1<<7) /* GEN6+ */
1249 #define   INSTPM_TLB_INVALIDATE	(1<<9)
1250 #define   INSTPM_SYNC_FLUSH	(1<<5)
1251 #define ACTHD	        0x020c8
1252 #define FW_BLC		0x020d8
1253 #define FW_BLC2		0x020dc
1254 #define FW_BLC_SELF	0x020e0 /* 915+ only */
1255 #define   FW_BLC_SELF_EN_MASK      (1<<31)
1256 #define   FW_BLC_SELF_FIFO_MASK    (1<<16) /* 945 only */
1257 #define   FW_BLC_SELF_EN           (1<<15) /* 945 only */
1258 #define MM_BURST_LENGTH     0x00700000
1259 #define MM_FIFO_WATERMARK   0x0001F000
1260 #define LM_BURST_LENGTH     0x00000700
1261 #define LM_FIFO_WATERMARK   0x0000001F
1262 #define MI_ARB_STATE	0x020e4 /* 915+ only */
1263 
1264 /* Make render/texture TLB fetches lower priorty than associated data
1265  *   fetches. This is not turned on by default
1266  */
1267 #define   MI_ARB_RENDER_TLB_LOW_PRIORITY	(1 << 15)
1268 
1269 /* Isoch request wait on GTT enable (Display A/B/C streams).
1270  * Make isoch requests stall on the TLB update. May cause
1271  * display underruns (test mode only)
1272  */
1273 #define   MI_ARB_ISOCH_WAIT_GTT			(1 << 14)
1274 
1275 /* Block grant count for isoch requests when block count is
1276  * set to a finite value.
1277  */
1278 #define   MI_ARB_BLOCK_GRANT_MASK		(3 << 12)
1279 #define   MI_ARB_BLOCK_GRANT_8			(0 << 12)	/* for 3 display planes */
1280 #define   MI_ARB_BLOCK_GRANT_4			(1 << 12)	/* for 2 display planes */
1281 #define   MI_ARB_BLOCK_GRANT_2			(2 << 12)	/* for 1 display plane */
1282 #define   MI_ARB_BLOCK_GRANT_0			(3 << 12)	/* don't use */
1283 
1284 /* Enable render writes to complete in C2/C3/C4 power states.
1285  * If this isn't enabled, render writes are prevented in low
1286  * power states. That seems bad to me.
1287  */
1288 #define   MI_ARB_C3_LP_WRITE_ENABLE		(1 << 11)
1289 
1290 /* This acknowledges an async flip immediately instead
1291  * of waiting for 2TLB fetches.
1292  */
1293 #define   MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE	(1 << 10)
1294 
1295 /* Enables non-sequential data reads through arbiter
1296  */
1297 #define   MI_ARB_DUAL_DATA_PHASE_DISABLE	(1 << 9)
1298 
1299 /* Disable FSB snooping of cacheable write cycles from binner/render
1300  * command stream
1301  */
1302 #define   MI_ARB_CACHE_SNOOP_DISABLE		(1 << 8)
1303 
1304 /* Arbiter time slice for non-isoch streams */
1305 #define   MI_ARB_TIME_SLICE_MASK		(7 << 5)
1306 #define   MI_ARB_TIME_SLICE_1			(0 << 5)
1307 #define   MI_ARB_TIME_SLICE_2			(1 << 5)
1308 #define   MI_ARB_TIME_SLICE_4			(2 << 5)
1309 #define   MI_ARB_TIME_SLICE_6			(3 << 5)
1310 #define   MI_ARB_TIME_SLICE_8			(4 << 5)
1311 #define   MI_ARB_TIME_SLICE_10			(5 << 5)
1312 #define   MI_ARB_TIME_SLICE_14			(6 << 5)
1313 #define   MI_ARB_TIME_SLICE_16			(7 << 5)
1314 
1315 /* Low priority grace period page size */
1316 #define   MI_ARB_LOW_PRIORITY_GRACE_4KB		(0 << 4)	/* default */
1317 #define   MI_ARB_LOW_PRIORITY_GRACE_8KB		(1 << 4)
1318 
1319 /* Disable display A/B trickle feed */
1320 #define   MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE	(1 << 2)
1321 
1322 /* Set display plane priority */
1323 #define   MI_ARB_DISPLAY_PRIORITY_A_B		(0 << 0)	/* display A > display B */
1324 #define   MI_ARB_DISPLAY_PRIORITY_B_A		(1 << 0)	/* display B > display A */
1325 
1326 #define MI_STATE	0x020e4 /* gen2 only */
1327 #define   MI_AGPBUSY_INT_EN			(1 << 1) /* 85x only */
1328 #define   MI_AGPBUSY_830_MODE			(1 << 0) /* 85x only */
1329 
1330 #define CACHE_MODE_0	0x02120 /* 915+ only */
1331 #define   CM0_PIPELINED_RENDER_FLUSH_DISABLE (1<<8)
1332 #define   CM0_IZ_OPT_DISABLE      (1<<6)
1333 #define   CM0_ZR_OPT_DISABLE      (1<<5)
1334 #define	  CM0_STC_EVICT_DISABLE_LRA_SNB	(1<<5)
1335 #define   CM0_DEPTH_EVICT_DISABLE (1<<4)
1336 #define   CM0_COLOR_EVICT_DISABLE (1<<3)
1337 #define   CM0_DEPTH_WRITE_DISABLE (1<<1)
1338 #define   CM0_RC_OP_FLUSH_DISABLE (1<<0)
1339 #define GFX_FLSH_CNTL	0x02170 /* 915+ only */
1340 #define GFX_FLSH_CNTL_GEN6	0x101008
1341 #define   GFX_FLSH_CNTL_EN	(1<<0)
1342 #define ECOSKPD		0x021d0
1343 #define   ECO_GATING_CX_ONLY	(1<<3)
1344 #define   ECO_FLIP_DONE		(1<<0)
1345 
1346 #define CACHE_MODE_0_GEN7	0x7000 /* IVB+ */
1347 #define RC_OP_FLUSH_ENABLE (1<<0)
1348 #define   HIZ_RAW_STALL_OPT_DISABLE (1<<2)
1349 #define CACHE_MODE_1		0x7004 /* IVB+ */
1350 #define   PIXEL_SUBSPAN_COLLECT_OPT_DISABLE	(1<<6)
1351 #define   GEN8_4x4_STC_OPTIMIZATION_DISABLE	(1<<6)
1352 
1353 #define GEN6_BLITTER_ECOSKPD	0x221d0
1354 #define   GEN6_BLITTER_LOCK_SHIFT			16
1355 #define   GEN6_BLITTER_FBC_NOTIFY			(1<<3)
1356 
1357 #define GEN6_RC_SLEEP_PSMI_CONTROL	0x2050
1358 #define   GEN6_PSMI_SLEEP_MSG_DISABLE	(1 << 0)
1359 #define   GEN8_RC_SEMA_IDLE_MSG_DISABLE	(1 << 12)
1360 #define   GEN8_FF_DOP_CLOCK_GATE_DISABLE	(1<<10)
1361 
1362 #define GEN6_BSD_SLEEP_PSMI_CONTROL	0x12050
1363 #define   GEN6_BSD_SLEEP_MSG_DISABLE	(1 << 0)
1364 #define   GEN6_BSD_SLEEP_FLUSH_DISABLE	(1 << 2)
1365 #define   GEN6_BSD_SLEEP_INDICATOR	(1 << 3)
1366 #define   GEN6_BSD_GO_INDICATOR		(1 << 4)
1367 
1368 /* On modern GEN architectures interrupt control consists of two sets
1369  * of registers. The first set pertains to the ring generating the
1370  * interrupt. The second control is for the functional block generating the
1371  * interrupt. These are PM, GT, DE, etc.
1372  *
1373  * Luckily *knocks on wood* all the ring interrupt bits match up with the
1374  * GT interrupt bits, so we don't need to duplicate the defines.
1375  *
1376  * These defines should cover us well from SNB->HSW with minor exceptions
1377  * it can also work on ILK.
1378  */
1379 #define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT		(1 << 26)
1380 #define GT_BLT_CS_ERROR_INTERRUPT		(1 << 25)
1381 #define GT_BLT_USER_INTERRUPT			(1 << 22)
1382 #define GT_BSD_CS_ERROR_INTERRUPT		(1 << 15)
1383 #define GT_BSD_USER_INTERRUPT			(1 << 12)
1384 #define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1	(1 << 11) /* hsw+; rsvd on snb, ivb, vlv */
1385 #define GT_RENDER_L3_PARITY_ERROR_INTERRUPT	(1 <<  5) /* !snb */
1386 #define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT	(1 <<  4)
1387 #define GT_RENDER_CS_MASTER_ERROR_INTERRUPT	(1 <<  3)
1388 #define GT_RENDER_SYNC_STATUS_INTERRUPT		(1 <<  2)
1389 #define GT_RENDER_DEBUG_INTERRUPT		(1 <<  1)
1390 #define GT_RENDER_USER_INTERRUPT		(1 <<  0)
1391 
1392 #define PM_VEBOX_CS_ERROR_INTERRUPT		(1 << 12) /* hsw+ */
1393 #define PM_VEBOX_USER_INTERRUPT			(1 << 10) /* hsw+ */
1394 
1395 #define GT_PARITY_ERROR(dev) \
1396 	(GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \
1397 	 (IS_HASWELL(dev) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0))
1398 
1399 /* These are all the "old" interrupts */
1400 #define ILK_BSD_USER_INTERRUPT				(1<<5)
1401 
1402 #define I915_PM_INTERRUPT				(1<<31)
1403 #define I915_ISP_INTERRUPT				(1<<22)
1404 #define I915_LPE_PIPE_B_INTERRUPT			(1<<21)
1405 #define I915_LPE_PIPE_A_INTERRUPT			(1<<20)
1406 #define I915_MIPIB_INTERRUPT				(1<<19)
1407 #define I915_MIPIA_INTERRUPT				(1<<18)
1408 #define I915_PIPE_CONTROL_NOTIFY_INTERRUPT		(1<<18)
1409 #define I915_DISPLAY_PORT_INTERRUPT			(1<<17)
1410 #define I915_DISPLAY_PIPE_C_HBLANK_INTERRUPT		(1<<16)
1411 #define I915_MASTER_ERROR_INTERRUPT			(1<<15)
1412 #define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT	(1<<15)
1413 #define I915_DISPLAY_PIPE_B_HBLANK_INTERRUPT		(1<<14)
1414 #define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT	(1<<14) /* p-state */
1415 #define I915_DISPLAY_PIPE_A_HBLANK_INTERRUPT		(1<<13)
1416 #define I915_HWB_OOM_INTERRUPT				(1<<13)
1417 #define I915_LPE_PIPE_C_INTERRUPT			(1<<12)
1418 #define I915_SYNC_STATUS_INTERRUPT			(1<<12)
1419 #define I915_MISC_INTERRUPT				(1<<11)
1420 #define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT	(1<<11)
1421 #define I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT		(1<<10)
1422 #define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT	(1<<10)
1423 #define I915_DISPLAY_PIPE_C_EVENT_INTERRUPT		(1<<9)
1424 #define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT	(1<<9)
1425 #define I915_DISPLAY_PIPE_C_DPBM_INTERRUPT		(1<<8)
1426 #define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT	(1<<8)
1427 #define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT		(1<<7)
1428 #define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT		(1<<6)
1429 #define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT		(1<<5)
1430 #define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT		(1<<4)
1431 #define I915_DISPLAY_PIPE_A_DPBM_INTERRUPT		(1<<3)
1432 #define I915_DISPLAY_PIPE_B_DPBM_INTERRUPT		(1<<2)
1433 #define I915_DEBUG_INTERRUPT				(1<<2)
1434 #define I915_WINVALID_INTERRUPT				(1<<1)
1435 #define I915_USER_INTERRUPT				(1<<1)
1436 #define I915_ASLE_INTERRUPT				(1<<0)
1437 #define I915_BSD_USER_INTERRUPT				(1<<25)
1438 
1439 #define GEN6_BSD_RNCID			0x12198
1440 
1441 #define GEN7_FF_THREAD_MODE		0x20a0
1442 #define   GEN7_FF_SCHED_MASK		0x0077070
1443 #define   GEN8_FF_DS_REF_CNT_FFME	(1 << 19)
1444 #define   GEN7_FF_TS_SCHED_HS1		(0x5<<16)
1445 #define   GEN7_FF_TS_SCHED_HS0		(0x3<<16)
1446 #define   GEN7_FF_TS_SCHED_LOAD_BALANCE	(0x1<<16)
1447 #define   GEN7_FF_TS_SCHED_HW		(0x0<<16) /* Default */
1448 #define   GEN7_FF_VS_REF_CNT_FFME	(1 << 15)
1449 #define   GEN7_FF_VS_SCHED_HS1		(0x5<<12)
1450 #define   GEN7_FF_VS_SCHED_HS0		(0x3<<12)
1451 #define   GEN7_FF_VS_SCHED_LOAD_BALANCE	(0x1<<12) /* Default */
1452 #define   GEN7_FF_VS_SCHED_HW		(0x0<<12)
1453 #define   GEN7_FF_DS_SCHED_HS1		(0x5<<4)
1454 #define   GEN7_FF_DS_SCHED_HS0		(0x3<<4)
1455 #define   GEN7_FF_DS_SCHED_LOAD_BALANCE	(0x1<<4)  /* Default */
1456 #define   GEN7_FF_DS_SCHED_HW		(0x0<<4)
1457 
1458 /*
1459  * Framebuffer compression (915+ only)
1460  */
1461 
1462 #define FBC_CFB_BASE		0x03200 /* 4k page aligned */
1463 #define FBC_LL_BASE		0x03204 /* 4k page aligned */
1464 #define FBC_CONTROL		0x03208
1465 #define   FBC_CTL_EN		(1<<31)
1466 #define   FBC_CTL_PERIODIC	(1<<30)
1467 #define   FBC_CTL_INTERVAL_SHIFT (16)
1468 #define   FBC_CTL_UNCOMPRESSIBLE (1<<14)
1469 #define   FBC_CTL_C3_IDLE	(1<<13)
1470 #define   FBC_CTL_STRIDE_SHIFT	(5)
1471 #define   FBC_CTL_FENCENO_SHIFT	(0)
1472 #define FBC_COMMAND		0x0320c
1473 #define   FBC_CMD_COMPRESS	(1<<0)
1474 #define FBC_STATUS		0x03210
1475 #define   FBC_STAT_COMPRESSING	(1<<31)
1476 #define   FBC_STAT_COMPRESSED	(1<<30)
1477 #define   FBC_STAT_MODIFIED	(1<<29)
1478 #define   FBC_STAT_CURRENT_LINE_SHIFT	(0)
1479 #define FBC_CONTROL2		0x03214
1480 #define   FBC_CTL_FENCE_DBL	(0<<4)
1481 #define   FBC_CTL_IDLE_IMM	(0<<2)
1482 #define   FBC_CTL_IDLE_FULL	(1<<2)
1483 #define   FBC_CTL_IDLE_LINE	(2<<2)
1484 #define   FBC_CTL_IDLE_DEBUG	(3<<2)
1485 #define   FBC_CTL_CPU_FENCE	(1<<1)
1486 #define   FBC_CTL_PLANE(plane)	((plane)<<0)
1487 #define FBC_FENCE_OFF		0x03218 /* BSpec typo has 321Bh */
1488 #define FBC_TAG			0x03300
1489 
1490 #define FBC_LL_SIZE		(1536)
1491 
1492 /* Framebuffer compression for GM45+ */
1493 #define DPFC_CB_BASE		0x3200
1494 #define DPFC_CONTROL		0x3208
1495 #define   DPFC_CTL_EN		(1<<31)
1496 #define   DPFC_CTL_PLANE(plane)	((plane)<<30)
1497 #define   IVB_DPFC_CTL_PLANE(plane)	((plane)<<29)
1498 #define   DPFC_CTL_FENCE_EN	(1<<29)
1499 #define   IVB_DPFC_CTL_FENCE_EN	(1<<28)
1500 #define   DPFC_CTL_PERSISTENT_MODE	(1<<25)
1501 #define   DPFC_SR_EN		(1<<10)
1502 #define   DPFC_CTL_LIMIT_1X	(0<<6)
1503 #define   DPFC_CTL_LIMIT_2X	(1<<6)
1504 #define   DPFC_CTL_LIMIT_4X	(2<<6)
1505 #define DPFC_RECOMP_CTL		0x320c
1506 #define   DPFC_RECOMP_STALL_EN	(1<<27)
1507 #define   DPFC_RECOMP_STALL_WM_SHIFT (16)
1508 #define   DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
1509 #define   DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
1510 #define   DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
1511 #define DPFC_STATUS		0x3210
1512 #define   DPFC_INVAL_SEG_SHIFT  (16)
1513 #define   DPFC_INVAL_SEG_MASK	(0x07ff0000)
1514 #define   DPFC_COMP_SEG_SHIFT	(0)
1515 #define   DPFC_COMP_SEG_MASK	(0x000003ff)
1516 #define DPFC_STATUS2		0x3214
1517 #define DPFC_FENCE_YOFF		0x3218
1518 #define DPFC_CHICKEN		0x3224
1519 #define   DPFC_HT_MODIFY	(1<<31)
1520 
1521 /* Framebuffer compression for Ironlake */
1522 #define ILK_DPFC_CB_BASE	0x43200
1523 #define ILK_DPFC_CONTROL	0x43208
1524 /* The bit 28-8 is reserved */
1525 #define   DPFC_RESERVED		(0x1FFFFF00)
1526 #define ILK_DPFC_RECOMP_CTL	0x4320c
1527 #define ILK_DPFC_STATUS		0x43210
1528 #define ILK_DPFC_FENCE_YOFF	0x43218
1529 #define ILK_DPFC_CHICKEN	0x43224
1530 #define ILK_FBC_RT_BASE		0x2128
1531 #define   ILK_FBC_RT_VALID	(1<<0)
1532 #define   SNB_FBC_FRONT_BUFFER	(1<<1)
1533 
1534 #define ILK_DISPLAY_CHICKEN1	0x42000
1535 #define   ILK_FBCQ_DIS		(1<<22)
1536 #define	  ILK_PABSTRETCH_DIS	(1<<21)
1537 
1538 
1539 /*
1540  * Framebuffer compression for Sandybridge
1541  *
1542  * The following two registers are of type GTTMMADR
1543  */
1544 #define SNB_DPFC_CTL_SA		0x100100
1545 #define   SNB_CPU_FENCE_ENABLE	(1<<29)
1546 #define DPFC_CPU_FENCE_OFFSET	0x100104
1547 
1548 /* Framebuffer compression for Ivybridge */
1549 #define IVB_FBC_RT_BASE			0x7020
1550 
1551 #define IPS_CTL		0x43408
1552 #define   IPS_ENABLE	(1 << 31)
1553 
1554 #define MSG_FBC_REND_STATE	0x50380
1555 #define   FBC_REND_NUKE		(1<<2)
1556 #define   FBC_REND_CACHE_CLEAN	(1<<1)
1557 
1558 /*
1559  * GPIO regs
1560  */
1561 #define GPIOA			0x5010
1562 #define GPIOB			0x5014
1563 #define GPIOC			0x5018
1564 #define GPIOD			0x501c
1565 #define GPIOE			0x5020
1566 #define GPIOF			0x5024
1567 #define GPIOG			0x5028
1568 #define GPIOH			0x502c
1569 # define GPIO_CLOCK_DIR_MASK		(1 << 0)
1570 # define GPIO_CLOCK_DIR_IN		(0 << 1)
1571 # define GPIO_CLOCK_DIR_OUT		(1 << 1)
1572 # define GPIO_CLOCK_VAL_MASK		(1 << 2)
1573 # define GPIO_CLOCK_VAL_OUT		(1 << 3)
1574 # define GPIO_CLOCK_VAL_IN		(1 << 4)
1575 # define GPIO_CLOCK_PULLUP_DISABLE	(1 << 5)
1576 # define GPIO_DATA_DIR_MASK		(1 << 8)
1577 # define GPIO_DATA_DIR_IN		(0 << 9)
1578 # define GPIO_DATA_DIR_OUT		(1 << 9)
1579 # define GPIO_DATA_VAL_MASK		(1 << 10)
1580 # define GPIO_DATA_VAL_OUT		(1 << 11)
1581 # define GPIO_DATA_VAL_IN		(1 << 12)
1582 # define GPIO_DATA_PULLUP_DISABLE	(1 << 13)
1583 
1584 #define GMBUS0			0x5100 /* clock/port select */
1585 #define   GMBUS_RATE_100KHZ	(0<<8)
1586 #define   GMBUS_RATE_50KHZ	(1<<8)
1587 #define   GMBUS_RATE_400KHZ	(2<<8) /* reserved on Pineview */
1588 #define   GMBUS_RATE_1MHZ	(3<<8) /* reserved on Pineview */
1589 #define   GMBUS_HOLD_EXT	(1<<7) /* 300ns hold time, rsvd on Pineview */
1590 #define   GMBUS_PORT_DISABLED	0
1591 #define   GMBUS_PORT_SSC	1
1592 #define   GMBUS_PORT_VGADDC	2
1593 #define   GMBUS_PORT_PANEL	3
1594 #define   GMBUS_PORT_DPD_CHV	3 /* HDMID_CHV */
1595 #define   GMBUS_PORT_DPC	4 /* HDMIC */
1596 #define   GMBUS_PORT_DPB	5 /* SDVO, HDMIB */
1597 #define   GMBUS_PORT_DPD	6 /* HDMID */
1598 #define   GMBUS_PORT_RESERVED	7 /* 7 reserved */
1599 #define   GMBUS_NUM_PORTS	(GMBUS_PORT_DPD - GMBUS_PORT_SSC + 1)
1600 #define GMBUS1			0x5104 /* command/status */
1601 #define   GMBUS_SW_CLR_INT	(1<<31)
1602 #define   GMBUS_SW_RDY		(1<<30)
1603 #define   GMBUS_ENT		(1<<29) /* enable timeout */
1604 #define   GMBUS_CYCLE_NONE	(0<<25)
1605 #define   GMBUS_CYCLE_WAIT	(1<<25)
1606 #define   GMBUS_CYCLE_INDEX	(2<<25)
1607 #define   GMBUS_CYCLE_STOP	(4<<25)
1608 #define   GMBUS_BYTE_COUNT_SHIFT 16
1609 #define   GMBUS_SLAVE_INDEX_SHIFT 8
1610 #define   GMBUS_SLAVE_ADDR_SHIFT 1
1611 #define   GMBUS_SLAVE_READ	(1<<0)
1612 #define   GMBUS_SLAVE_WRITE	(0<<0)
1613 #define GMBUS2			0x5108 /* status */
1614 #define   GMBUS_INUSE		(1<<15)
1615 #define   GMBUS_HW_WAIT_PHASE	(1<<14)
1616 #define   GMBUS_STALL_TIMEOUT	(1<<13)
1617 #define   GMBUS_INT		(1<<12)
1618 #define   GMBUS_HW_RDY		(1<<11)
1619 #define   GMBUS_SATOER		(1<<10)
1620 #define   GMBUS_ACTIVE		(1<<9)
1621 #define GMBUS3			0x510c /* data buffer bytes 3-0 */
1622 #define GMBUS4			0x5110 /* interrupt mask (Pineview+) */
1623 #define   GMBUS_SLAVE_TIMEOUT_EN (1<<4)
1624 #define   GMBUS_NAK_EN		(1<<3)
1625 #define   GMBUS_IDLE_EN		(1<<2)
1626 #define   GMBUS_HW_WAIT_EN	(1<<1)
1627 #define   GMBUS_HW_RDY_EN	(1<<0)
1628 #define GMBUS5			0x5120 /* byte index */
1629 #define   GMBUS_2BYTE_INDEX_EN	(1<<31)
1630 
1631 /*
1632  * Clock control & power management
1633  */
1634 #define _DPLL_A (dev_priv->info.display_mmio_offset + 0x6014)
1635 #define _DPLL_B (dev_priv->info.display_mmio_offset + 0x6018)
1636 #define _CHV_DPLL_C (dev_priv->info.display_mmio_offset + 0x6030)
1637 #define DPLL(pipe) _PIPE3((pipe), _DPLL_A, _DPLL_B, _CHV_DPLL_C)
1638 
1639 #define VGA0	0x6000
1640 #define VGA1	0x6004
1641 #define VGA_PD	0x6010
1642 #define   VGA0_PD_P2_DIV_4	(1 << 7)
1643 #define   VGA0_PD_P1_DIV_2	(1 << 5)
1644 #define   VGA0_PD_P1_SHIFT	0
1645 #define   VGA0_PD_P1_MASK	(0x1f << 0)
1646 #define   VGA1_PD_P2_DIV_4	(1 << 15)
1647 #define   VGA1_PD_P1_DIV_2	(1 << 13)
1648 #define   VGA1_PD_P1_SHIFT	8
1649 #define   VGA1_PD_P1_MASK	(0x1f << 8)
1650 #define   DPLL_VCO_ENABLE		(1 << 31)
1651 #define   DPLL_SDVO_HIGH_SPEED		(1 << 30)
1652 #define   DPLL_DVO_2X_MODE		(1 << 30)
1653 #define   DPLL_EXT_BUFFER_ENABLE_VLV	(1 << 30)
1654 #define   DPLL_SYNCLOCK_ENABLE		(1 << 29)
1655 #define   DPLL_REFA_CLK_ENABLE_VLV	(1 << 29)
1656 #define   DPLL_VGA_MODE_DIS		(1 << 28)
1657 #define   DPLLB_MODE_DAC_SERIAL		(1 << 26) /* i915 */
1658 #define   DPLLB_MODE_LVDS		(2 << 26) /* i915 */
1659 #define   DPLL_MODE_MASK		(3 << 26)
1660 #define   DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
1661 #define   DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
1662 #define   DPLLB_LVDS_P2_CLOCK_DIV_14	(0 << 24) /* i915 */
1663 #define   DPLLB_LVDS_P2_CLOCK_DIV_7	(1 << 24) /* i915 */
1664 #define   DPLL_P2_CLOCK_DIV_MASK	0x03000000 /* i915 */
1665 #define   DPLL_FPA01_P1_POST_DIV_MASK	0x00ff0000 /* i915 */
1666 #define   DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW	0x00ff8000 /* Pineview */
1667 #define   DPLL_LOCK_VLV			(1<<15)
1668 #define   DPLL_INTEGRATED_CRI_CLK_VLV	(1<<14)
1669 #define   DPLL_INTEGRATED_CLOCK_VLV	(1<<13)
1670 #define   DPLL_SSC_REF_CLOCK_CHV	(1<<13)
1671 #define   DPLL_PORTC_READY_MASK		(0xf << 4)
1672 #define   DPLL_PORTB_READY_MASK		(0xf)
1673 
1674 #define   DPLL_FPA01_P1_POST_DIV_MASK_I830	0x001f0000
1675 
1676 /* Additional CHV pll/phy registers */
1677 #define DPIO_PHY_STATUS			(VLV_DISPLAY_BASE + 0x6240)
1678 #define   DPLL_PORTD_READY_MASK		(0xf)
1679 #define DISPLAY_PHY_CONTROL (VLV_DISPLAY_BASE + 0x60100)
1680 #define   PHY_COM_LANE_RESET_DEASSERT(phy, val) \
1681 				((phy == DPIO_PHY0) ? (val | 1) : (val | 2))
1682 #define   PHY_COM_LANE_RESET_ASSERT(phy, val) \
1683 				((phy == DPIO_PHY0) ? (val & ~1) : (val & ~2))
1684 #define DISPLAY_PHY_STATUS (VLV_DISPLAY_BASE + 0x60104)
1685 #define   PHY_POWERGOOD(phy)	((phy == DPIO_PHY0) ? (1<<31) : (1<<30))
1686 
1687 /*
1688  * The i830 generation, in LVDS mode, defines P1 as the bit number set within
1689  * this field (only one bit may be set).
1690  */
1691 #define   DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS	0x003f0000
1692 #define   DPLL_FPA01_P1_POST_DIV_SHIFT	16
1693 #define   DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
1694 /* i830, required in DVO non-gang */
1695 #define   PLL_P2_DIVIDE_BY_4		(1 << 23)
1696 #define   PLL_P1_DIVIDE_BY_TWO		(1 << 21) /* i830 */
1697 #define   PLL_REF_INPUT_DREFCLK		(0 << 13)
1698 #define   PLL_REF_INPUT_TVCLKINA	(1 << 13) /* i830 */
1699 #define   PLL_REF_INPUT_TVCLKINBC	(2 << 13) /* SDVO TVCLKIN */
1700 #define   PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
1701 #define   PLL_REF_INPUT_MASK		(3 << 13)
1702 #define   PLL_LOAD_PULSE_PHASE_SHIFT		9
1703 /* Ironlake */
1704 # define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT     9
1705 # define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK      (7 << 9)
1706 # define PLL_REF_SDVO_HDMI_MULTIPLIER(x)	(((x)-1) << 9)
1707 # define DPLL_FPA1_P1_POST_DIV_SHIFT            0
1708 # define DPLL_FPA1_P1_POST_DIV_MASK             0xff
1709 
1710 /*
1711  * Parallel to Serial Load Pulse phase selection.
1712  * Selects the phase for the 10X DPLL clock for the PCIe
1713  * digital display port. The range is 4 to 13; 10 or more
1714  * is just a flip delay. The default is 6
1715  */
1716 #define   PLL_LOAD_PULSE_PHASE_MASK		(0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
1717 #define   DISPLAY_RATE_SELECT_FPA1		(1 << 8)
1718 /*
1719  * SDVO multiplier for 945G/GM. Not used on 965.
1720  */
1721 #define   SDVO_MULTIPLIER_MASK			0x000000ff
1722 #define   SDVO_MULTIPLIER_SHIFT_HIRES		4
1723 #define   SDVO_MULTIPLIER_SHIFT_VGA		0
1724 
1725 #define _DPLL_A_MD (dev_priv->info.display_mmio_offset + 0x601c)
1726 #define _DPLL_B_MD (dev_priv->info.display_mmio_offset + 0x6020)
1727 #define _CHV_DPLL_C_MD (dev_priv->info.display_mmio_offset + 0x603c)
1728 #define DPLL_MD(pipe) _PIPE3((pipe), _DPLL_A_MD, _DPLL_B_MD, _CHV_DPLL_C_MD)
1729 
1730 /*
1731  * UDI pixel divider, controlling how many pixels are stuffed into a packet.
1732  *
1733  * Value is pixels minus 1.  Must be set to 1 pixel for SDVO.
1734  */
1735 #define   DPLL_MD_UDI_DIVIDER_MASK		0x3f000000
1736 #define   DPLL_MD_UDI_DIVIDER_SHIFT		24
1737 /* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
1738 #define   DPLL_MD_VGA_UDI_DIVIDER_MASK		0x003f0000
1739 #define   DPLL_MD_VGA_UDI_DIVIDER_SHIFT		16
1740 /*
1741  * SDVO/UDI pixel multiplier.
1742  *
1743  * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
1744  * clock rate is 10 times the DPLL clock.  At low resolution/refresh rate
1745  * modes, the bus rate would be below the limits, so SDVO allows for stuffing
1746  * dummy bytes in the datastream at an increased clock rate, with both sides of
1747  * the link knowing how many bytes are fill.
1748  *
1749  * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
1750  * rate to 130Mhz to get a bus rate of 1.30Ghz.  The DPLL clock rate would be
1751  * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
1752  * through an SDVO command.
1753  *
1754  * This register field has values of multiplication factor minus 1, with
1755  * a maximum multiplier of 5 for SDVO.
1756  */
1757 #define   DPLL_MD_UDI_MULTIPLIER_MASK		0x00003f00
1758 #define   DPLL_MD_UDI_MULTIPLIER_SHIFT		8
1759 /*
1760  * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
1761  * This best be set to the default value (3) or the CRT won't work. No,
1762  * I don't entirely understand what this does...
1763  */
1764 #define   DPLL_MD_VGA_UDI_MULTIPLIER_MASK	0x0000003f
1765 #define   DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT	0
1766 
1767 #define _FPA0	0x06040
1768 #define _FPA1	0x06044
1769 #define _FPB0	0x06048
1770 #define _FPB1	0x0604c
1771 #define FP0(pipe) _PIPE(pipe, _FPA0, _FPB0)
1772 #define FP1(pipe) _PIPE(pipe, _FPA1, _FPB1)
1773 #define   FP_N_DIV_MASK		0x003f0000
1774 #define   FP_N_PINEVIEW_DIV_MASK	0x00ff0000
1775 #define   FP_N_DIV_SHIFT		16
1776 #define   FP_M1_DIV_MASK	0x00003f00
1777 #define   FP_M1_DIV_SHIFT		 8
1778 #define   FP_M2_DIV_MASK	0x0000003f
1779 #define   FP_M2_PINEVIEW_DIV_MASK	0x000000ff
1780 #define   FP_M2_DIV_SHIFT		 0
1781 #define DPLL_TEST	0x606c
1782 #define   DPLLB_TEST_SDVO_DIV_1		(0 << 22)
1783 #define   DPLLB_TEST_SDVO_DIV_2		(1 << 22)
1784 #define   DPLLB_TEST_SDVO_DIV_4		(2 << 22)
1785 #define   DPLLB_TEST_SDVO_DIV_MASK	(3 << 22)
1786 #define   DPLLB_TEST_N_BYPASS		(1 << 19)
1787 #define   DPLLB_TEST_M_BYPASS		(1 << 18)
1788 #define   DPLLB_INPUT_BUFFER_ENABLE	(1 << 16)
1789 #define   DPLLA_TEST_N_BYPASS		(1 << 3)
1790 #define   DPLLA_TEST_M_BYPASS		(1 << 2)
1791 #define   DPLLA_INPUT_BUFFER_ENABLE	(1 << 0)
1792 #define D_STATE		0x6104
1793 #define  DSTATE_GFX_RESET_I830			(1<<6)
1794 #define  DSTATE_PLL_D3_OFF			(1<<3)
1795 #define  DSTATE_GFX_CLOCK_GATING		(1<<1)
1796 #define  DSTATE_DOT_CLOCK_GATING		(1<<0)
1797 #define DSPCLK_GATE_D	(dev_priv->info.display_mmio_offset + 0x6200)
1798 # define DPUNIT_B_CLOCK_GATE_DISABLE		(1 << 30) /* 965 */
1799 # define VSUNIT_CLOCK_GATE_DISABLE		(1 << 29) /* 965 */
1800 # define VRHUNIT_CLOCK_GATE_DISABLE		(1 << 28) /* 965 */
1801 # define VRDUNIT_CLOCK_GATE_DISABLE		(1 << 27) /* 965 */
1802 # define AUDUNIT_CLOCK_GATE_DISABLE		(1 << 26) /* 965 */
1803 # define DPUNIT_A_CLOCK_GATE_DISABLE		(1 << 25) /* 965 */
1804 # define DPCUNIT_CLOCK_GATE_DISABLE		(1 << 24) /* 965 */
1805 # define TVRUNIT_CLOCK_GATE_DISABLE		(1 << 23) /* 915-945 */
1806 # define TVCUNIT_CLOCK_GATE_DISABLE		(1 << 22) /* 915-945 */
1807 # define TVFUNIT_CLOCK_GATE_DISABLE		(1 << 21) /* 915-945 */
1808 # define TVEUNIT_CLOCK_GATE_DISABLE		(1 << 20) /* 915-945 */
1809 # define DVSUNIT_CLOCK_GATE_DISABLE		(1 << 19) /* 915-945 */
1810 # define DSSUNIT_CLOCK_GATE_DISABLE		(1 << 18) /* 915-945 */
1811 # define DDBUNIT_CLOCK_GATE_DISABLE		(1 << 17) /* 915-945 */
1812 # define DPRUNIT_CLOCK_GATE_DISABLE		(1 << 16) /* 915-945 */
1813 # define DPFUNIT_CLOCK_GATE_DISABLE		(1 << 15) /* 915-945 */
1814 # define DPBMUNIT_CLOCK_GATE_DISABLE		(1 << 14) /* 915-945 */
1815 # define DPLSUNIT_CLOCK_GATE_DISABLE		(1 << 13) /* 915-945 */
1816 # define DPLUNIT_CLOCK_GATE_DISABLE		(1 << 12) /* 915-945 */
1817 # define DPOUNIT_CLOCK_GATE_DISABLE		(1 << 11)
1818 # define DPBUNIT_CLOCK_GATE_DISABLE		(1 << 10)
1819 # define DCUNIT_CLOCK_GATE_DISABLE		(1 << 9)
1820 # define DPUNIT_CLOCK_GATE_DISABLE		(1 << 8)
1821 # define VRUNIT_CLOCK_GATE_DISABLE		(1 << 7) /* 915+: reserved */
1822 # define OVHUNIT_CLOCK_GATE_DISABLE		(1 << 6) /* 830-865 */
1823 # define DPIOUNIT_CLOCK_GATE_DISABLE		(1 << 6) /* 915-945 */
1824 # define OVFUNIT_CLOCK_GATE_DISABLE		(1 << 5)
1825 # define OVBUNIT_CLOCK_GATE_DISABLE		(1 << 4)
1826 /*
1827  * This bit must be set on the 830 to prevent hangs when turning off the
1828  * overlay scaler.
1829  */
1830 # define OVRUNIT_CLOCK_GATE_DISABLE		(1 << 3)
1831 # define OVCUNIT_CLOCK_GATE_DISABLE		(1 << 2)
1832 # define OVUUNIT_CLOCK_GATE_DISABLE		(1 << 1)
1833 # define ZVUNIT_CLOCK_GATE_DISABLE		(1 << 0) /* 830 */
1834 # define OVLUNIT_CLOCK_GATE_DISABLE		(1 << 0) /* 845,865 */
1835 
1836 #define RENCLK_GATE_D1		0x6204
1837 # define BLITTER_CLOCK_GATE_DISABLE		(1 << 13) /* 945GM only */
1838 # define MPEG_CLOCK_GATE_DISABLE		(1 << 12) /* 945GM only */
1839 # define PC_FE_CLOCK_GATE_DISABLE		(1 << 11)
1840 # define PC_BE_CLOCK_GATE_DISABLE		(1 << 10)
1841 # define WINDOWER_CLOCK_GATE_DISABLE		(1 << 9)
1842 # define INTERPOLATOR_CLOCK_GATE_DISABLE	(1 << 8)
1843 # define COLOR_CALCULATOR_CLOCK_GATE_DISABLE	(1 << 7)
1844 # define MOTION_COMP_CLOCK_GATE_DISABLE		(1 << 6)
1845 # define MAG_CLOCK_GATE_DISABLE			(1 << 5)
1846 /* This bit must be unset on 855,865 */
1847 # define MECI_CLOCK_GATE_DISABLE		(1 << 4)
1848 # define DCMP_CLOCK_GATE_DISABLE		(1 << 3)
1849 # define MEC_CLOCK_GATE_DISABLE			(1 << 2)
1850 # define MECO_CLOCK_GATE_DISABLE		(1 << 1)
1851 /* This bit must be set on 855,865. */
1852 # define SV_CLOCK_GATE_DISABLE			(1 << 0)
1853 # define I915_MPEG_CLOCK_GATE_DISABLE		(1 << 16)
1854 # define I915_VLD_IP_PR_CLOCK_GATE_DISABLE	(1 << 15)
1855 # define I915_MOTION_COMP_CLOCK_GATE_DISABLE	(1 << 14)
1856 # define I915_BD_BF_CLOCK_GATE_DISABLE		(1 << 13)
1857 # define I915_SF_SE_CLOCK_GATE_DISABLE		(1 << 12)
1858 # define I915_WM_CLOCK_GATE_DISABLE		(1 << 11)
1859 # define I915_IZ_CLOCK_GATE_DISABLE		(1 << 10)
1860 # define I915_PI_CLOCK_GATE_DISABLE		(1 << 9)
1861 # define I915_DI_CLOCK_GATE_DISABLE		(1 << 8)
1862 # define I915_SH_SV_CLOCK_GATE_DISABLE		(1 << 7)
1863 # define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE	(1 << 6)
1864 # define I915_SC_CLOCK_GATE_DISABLE		(1 << 5)
1865 # define I915_FL_CLOCK_GATE_DISABLE		(1 << 4)
1866 # define I915_DM_CLOCK_GATE_DISABLE		(1 << 3)
1867 # define I915_PS_CLOCK_GATE_DISABLE		(1 << 2)
1868 # define I915_CC_CLOCK_GATE_DISABLE		(1 << 1)
1869 # define I915_BY_CLOCK_GATE_DISABLE		(1 << 0)
1870 
1871 # define I965_RCZ_CLOCK_GATE_DISABLE		(1 << 30)
1872 /* This bit must always be set on 965G/965GM */
1873 # define I965_RCC_CLOCK_GATE_DISABLE		(1 << 29)
1874 # define I965_RCPB_CLOCK_GATE_DISABLE		(1 << 28)
1875 # define I965_DAP_CLOCK_GATE_DISABLE		(1 << 27)
1876 # define I965_ROC_CLOCK_GATE_DISABLE		(1 << 26)
1877 # define I965_GW_CLOCK_GATE_DISABLE		(1 << 25)
1878 # define I965_TD_CLOCK_GATE_DISABLE		(1 << 24)
1879 /* This bit must always be set on 965G */
1880 # define I965_ISC_CLOCK_GATE_DISABLE		(1 << 23)
1881 # define I965_IC_CLOCK_GATE_DISABLE		(1 << 22)
1882 # define I965_EU_CLOCK_GATE_DISABLE		(1 << 21)
1883 # define I965_IF_CLOCK_GATE_DISABLE		(1 << 20)
1884 # define I965_TC_CLOCK_GATE_DISABLE		(1 << 19)
1885 # define I965_SO_CLOCK_GATE_DISABLE		(1 << 17)
1886 # define I965_FBC_CLOCK_GATE_DISABLE		(1 << 16)
1887 # define I965_MARI_CLOCK_GATE_DISABLE		(1 << 15)
1888 # define I965_MASF_CLOCK_GATE_DISABLE		(1 << 14)
1889 # define I965_MAWB_CLOCK_GATE_DISABLE		(1 << 13)
1890 # define I965_EM_CLOCK_GATE_DISABLE		(1 << 12)
1891 # define I965_UC_CLOCK_GATE_DISABLE		(1 << 11)
1892 # define I965_SI_CLOCK_GATE_DISABLE		(1 << 6)
1893 # define I965_MT_CLOCK_GATE_DISABLE		(1 << 5)
1894 # define I965_PL_CLOCK_GATE_DISABLE		(1 << 4)
1895 # define I965_DG_CLOCK_GATE_DISABLE		(1 << 3)
1896 # define I965_QC_CLOCK_GATE_DISABLE		(1 << 2)
1897 # define I965_FT_CLOCK_GATE_DISABLE		(1 << 1)
1898 # define I965_DM_CLOCK_GATE_DISABLE		(1 << 0)
1899 
1900 #define RENCLK_GATE_D2		0x6208
1901 #define VF_UNIT_CLOCK_GATE_DISABLE		(1 << 9)
1902 #define GS_UNIT_CLOCK_GATE_DISABLE		(1 << 7)
1903 #define CL_UNIT_CLOCK_GATE_DISABLE		(1 << 6)
1904 
1905 #define VDECCLK_GATE_D		0x620C		/* g4x only */
1906 #define  VCP_UNIT_CLOCK_GATE_DISABLE		(1 << 4)
1907 
1908 #define RAMCLK_GATE_D		0x6210		/* CRL only */
1909 #define DEUC			0x6214          /* CRL only */
1910 
1911 #define FW_BLC_SELF_VLV		(VLV_DISPLAY_BASE + 0x6500)
1912 #define  FW_CSPWRDWNEN		(1<<15)
1913 
1914 #define MI_ARB_VLV		(VLV_DISPLAY_BASE + 0x6504)
1915 
1916 #define CZCLK_CDCLK_FREQ_RATIO	(VLV_DISPLAY_BASE + 0x6508)
1917 #define   CDCLK_FREQ_SHIFT	4
1918 #define   CDCLK_FREQ_MASK	(0x1f << CDCLK_FREQ_SHIFT)
1919 #define   CZCLK_FREQ_MASK	0xf
1920 #define GMBUSFREQ_VLV		(VLV_DISPLAY_BASE + 0x6510)
1921 
1922 /*
1923  * Palette regs
1924  */
1925 #define PALETTE_A_OFFSET 0xa000
1926 #define PALETTE_B_OFFSET 0xa800
1927 #define CHV_PALETTE_C_OFFSET 0xc000
1928 #define PALETTE(pipe) (dev_priv->info.palette_offsets[pipe] + \
1929 		       dev_priv->info.display_mmio_offset)
1930 
1931 /* MCH MMIO space */
1932 
1933 /*
1934  * MCHBAR mirror.
1935  *
1936  * This mirrors the MCHBAR MMIO space whose location is determined by
1937  * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
1938  * every way.  It is not accessible from the CP register read instructions.
1939  *
1940  * Starting from Haswell, you can't write registers using the MCHBAR mirror,
1941  * just read.
1942  */
1943 #define MCHBAR_MIRROR_BASE	0x10000
1944 
1945 #define MCHBAR_MIRROR_BASE_SNB	0x140000
1946 
1947 /* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
1948 #define DCLK (MCHBAR_MIRROR_BASE_SNB + 0x5e04)
1949 
1950 /* 915-945 and GM965 MCH register controlling DRAM channel access */
1951 #define DCC			0x10200
1952 #define DCC_ADDRESSING_MODE_SINGLE_CHANNEL		(0 << 0)
1953 #define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC	(1 << 0)
1954 #define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED	(2 << 0)
1955 #define DCC_ADDRESSING_MODE_MASK			(3 << 0)
1956 #define DCC_CHANNEL_XOR_DISABLE				(1 << 10)
1957 #define DCC_CHANNEL_XOR_BIT_17				(1 << 9)
1958 
1959 /* Pineview MCH register contains DDR3 setting */
1960 #define CSHRDDR3CTL            0x101a8
1961 #define CSHRDDR3CTL_DDR3       (1 << 2)
1962 
1963 /* 965 MCH register controlling DRAM channel configuration */
1964 #define C0DRB3			0x10206
1965 #define C1DRB3			0x10606
1966 
1967 /* snb MCH registers for reading the DRAM channel configuration */
1968 #define MAD_DIMM_C0			(MCHBAR_MIRROR_BASE_SNB + 0x5004)
1969 #define MAD_DIMM_C1			(MCHBAR_MIRROR_BASE_SNB + 0x5008)
1970 #define MAD_DIMM_C2			(MCHBAR_MIRROR_BASE_SNB + 0x500C)
1971 #define   MAD_DIMM_ECC_MASK		(0x3 << 24)
1972 #define   MAD_DIMM_ECC_OFF		(0x0 << 24)
1973 #define   MAD_DIMM_ECC_IO_ON_LOGIC_OFF	(0x1 << 24)
1974 #define   MAD_DIMM_ECC_IO_OFF_LOGIC_ON	(0x2 << 24)
1975 #define   MAD_DIMM_ECC_ON		(0x3 << 24)
1976 #define   MAD_DIMM_ENH_INTERLEAVE	(0x1 << 22)
1977 #define   MAD_DIMM_RANK_INTERLEAVE	(0x1 << 21)
1978 #define   MAD_DIMM_B_WIDTH_X16		(0x1 << 20) /* X8 chips if unset */
1979 #define   MAD_DIMM_A_WIDTH_X16		(0x1 << 19) /* X8 chips if unset */
1980 #define   MAD_DIMM_B_DUAL_RANK		(0x1 << 18)
1981 #define   MAD_DIMM_A_DUAL_RANK		(0x1 << 17)
1982 #define   MAD_DIMM_A_SELECT		(0x1 << 16)
1983 /* DIMM sizes are in multiples of 256mb. */
1984 #define   MAD_DIMM_B_SIZE_SHIFT		8
1985 #define   MAD_DIMM_B_SIZE_MASK		(0xff << MAD_DIMM_B_SIZE_SHIFT)
1986 #define   MAD_DIMM_A_SIZE_SHIFT		0
1987 #define   MAD_DIMM_A_SIZE_MASK		(0xff << MAD_DIMM_A_SIZE_SHIFT)
1988 
1989 /* snb MCH registers for priority tuning */
1990 #define MCH_SSKPD			(MCHBAR_MIRROR_BASE_SNB + 0x5d10)
1991 #define   MCH_SSKPD_WM0_MASK		0x3f
1992 #define   MCH_SSKPD_WM0_VAL		0xc
1993 
1994 #define MCH_SECP_NRG_STTS		(MCHBAR_MIRROR_BASE_SNB + 0x592c)
1995 
1996 /* Clocking configuration register */
1997 #define CLKCFG			0x10c00
1998 #define CLKCFG_FSB_400					(5 << 0)	/* hrawclk 100 */
1999 #define CLKCFG_FSB_533					(1 << 0)	/* hrawclk 133 */
2000 #define CLKCFG_FSB_667					(3 << 0)	/* hrawclk 166 */
2001 #define CLKCFG_FSB_800					(2 << 0)	/* hrawclk 200 */
2002 #define CLKCFG_FSB_1067					(6 << 0)	/* hrawclk 266 */
2003 #define CLKCFG_FSB_1333					(7 << 0)	/* hrawclk 333 */
2004 /* Note, below two are guess */
2005 #define CLKCFG_FSB_1600					(4 << 0)	/* hrawclk 400 */
2006 #define CLKCFG_FSB_1600_ALT				(0 << 0)	/* hrawclk 400 */
2007 #define CLKCFG_FSB_MASK					(7 << 0)
2008 #define CLKCFG_MEM_533					(1 << 4)
2009 #define CLKCFG_MEM_667					(2 << 4)
2010 #define CLKCFG_MEM_800					(3 << 4)
2011 #define CLKCFG_MEM_MASK					(7 << 4)
2012 
2013 #define TSC1			0x11001
2014 #define   TSE			(1<<0)
2015 #define TR1			0x11006
2016 #define TSFS			0x11020
2017 #define   TSFS_SLOPE_MASK	0x0000ff00
2018 #define   TSFS_SLOPE_SHIFT	8
2019 #define   TSFS_INTR_MASK	0x000000ff
2020 
2021 #define CRSTANDVID		0x11100
2022 #define PXVFREQ_BASE		0x11110 /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
2023 #define   PXVFREQ_PX_MASK	0x7f000000
2024 #define   PXVFREQ_PX_SHIFT	24
2025 #define VIDFREQ_BASE		0x11110
2026 #define VIDFREQ1		0x11110 /* VIDFREQ1-4 (0x1111c) (Cantiga) */
2027 #define VIDFREQ2		0x11114
2028 #define VIDFREQ3		0x11118
2029 #define VIDFREQ4		0x1111c
2030 #define   VIDFREQ_P0_MASK	0x1f000000
2031 #define   VIDFREQ_P0_SHIFT	24
2032 #define   VIDFREQ_P0_CSCLK_MASK	0x00f00000
2033 #define   VIDFREQ_P0_CSCLK_SHIFT 20
2034 #define   VIDFREQ_P0_CRCLK_MASK	0x000f0000
2035 #define   VIDFREQ_P0_CRCLK_SHIFT 16
2036 #define   VIDFREQ_P1_MASK	0x00001f00
2037 #define   VIDFREQ_P1_SHIFT	8
2038 #define   VIDFREQ_P1_CSCLK_MASK	0x000000f0
2039 #define   VIDFREQ_P1_CSCLK_SHIFT 4
2040 #define   VIDFREQ_P1_CRCLK_MASK	0x0000000f
2041 #define INTTOEXT_BASE_ILK	0x11300
2042 #define INTTOEXT_BASE		0x11120 /* INTTOEXT1-8 (0x1113c) */
2043 #define   INTTOEXT_MAP3_SHIFT	24
2044 #define   INTTOEXT_MAP3_MASK	(0x1f << INTTOEXT_MAP3_SHIFT)
2045 #define   INTTOEXT_MAP2_SHIFT	16
2046 #define   INTTOEXT_MAP2_MASK	(0x1f << INTTOEXT_MAP2_SHIFT)
2047 #define   INTTOEXT_MAP1_SHIFT	8
2048 #define   INTTOEXT_MAP1_MASK	(0x1f << INTTOEXT_MAP1_SHIFT)
2049 #define   INTTOEXT_MAP0_SHIFT	0
2050 #define   INTTOEXT_MAP0_MASK	(0x1f << INTTOEXT_MAP0_SHIFT)
2051 #define MEMSWCTL		0x11170 /* Ironlake only */
2052 #define   MEMCTL_CMD_MASK	0xe000
2053 #define   MEMCTL_CMD_SHIFT	13
2054 #define   MEMCTL_CMD_RCLK_OFF	0
2055 #define   MEMCTL_CMD_RCLK_ON	1
2056 #define   MEMCTL_CMD_CHFREQ	2
2057 #define   MEMCTL_CMD_CHVID	3
2058 #define   MEMCTL_CMD_VMMOFF	4
2059 #define   MEMCTL_CMD_VMMON	5
2060 #define   MEMCTL_CMD_STS	(1<<12) /* write 1 triggers command, clears
2061 					   when command complete */
2062 #define   MEMCTL_FREQ_MASK	0x0f00 /* jitter, from 0-15 */
2063 #define   MEMCTL_FREQ_SHIFT	8
2064 #define   MEMCTL_SFCAVM		(1<<7)
2065 #define   MEMCTL_TGT_VID_MASK	0x007f
2066 #define MEMIHYST		0x1117c
2067 #define MEMINTREN		0x11180 /* 16 bits */
2068 #define   MEMINT_RSEXIT_EN	(1<<8)
2069 #define   MEMINT_CX_SUPR_EN	(1<<7)
2070 #define   MEMINT_CONT_BUSY_EN	(1<<6)
2071 #define   MEMINT_AVG_BUSY_EN	(1<<5)
2072 #define   MEMINT_EVAL_CHG_EN	(1<<4)
2073 #define   MEMINT_MON_IDLE_EN	(1<<3)
2074 #define   MEMINT_UP_EVAL_EN	(1<<2)
2075 #define   MEMINT_DOWN_EVAL_EN	(1<<1)
2076 #define   MEMINT_SW_CMD_EN	(1<<0)
2077 #define MEMINTRSTR		0x11182 /* 16 bits */
2078 #define   MEM_RSEXIT_MASK	0xc000
2079 #define   MEM_RSEXIT_SHIFT	14
2080 #define   MEM_CONT_BUSY_MASK	0x3000
2081 #define   MEM_CONT_BUSY_SHIFT	12
2082 #define   MEM_AVG_BUSY_MASK	0x0c00
2083 #define   MEM_AVG_BUSY_SHIFT	10
2084 #define   MEM_EVAL_CHG_MASK	0x0300
2085 #define   MEM_EVAL_BUSY_SHIFT	8
2086 #define   MEM_MON_IDLE_MASK	0x00c0
2087 #define   MEM_MON_IDLE_SHIFT	6
2088 #define   MEM_UP_EVAL_MASK	0x0030
2089 #define   MEM_UP_EVAL_SHIFT	4
2090 #define   MEM_DOWN_EVAL_MASK	0x000c
2091 #define   MEM_DOWN_EVAL_SHIFT	2
2092 #define   MEM_SW_CMD_MASK	0x0003
2093 #define   MEM_INT_STEER_GFX	0
2094 #define   MEM_INT_STEER_CMR	1
2095 #define   MEM_INT_STEER_SMI	2
2096 #define   MEM_INT_STEER_SCI	3
2097 #define MEMINTRSTS		0x11184
2098 #define   MEMINT_RSEXIT		(1<<7)
2099 #define   MEMINT_CONT_BUSY	(1<<6)
2100 #define   MEMINT_AVG_BUSY	(1<<5)
2101 #define   MEMINT_EVAL_CHG	(1<<4)
2102 #define   MEMINT_MON_IDLE	(1<<3)
2103 #define   MEMINT_UP_EVAL	(1<<2)
2104 #define   MEMINT_DOWN_EVAL	(1<<1)
2105 #define   MEMINT_SW_CMD		(1<<0)
2106 #define MEMMODECTL		0x11190
2107 #define   MEMMODE_BOOST_EN	(1<<31)
2108 #define   MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
2109 #define   MEMMODE_BOOST_FREQ_SHIFT 24
2110 #define   MEMMODE_IDLE_MODE_MASK 0x00030000
2111 #define   MEMMODE_IDLE_MODE_SHIFT 16
2112 #define   MEMMODE_IDLE_MODE_EVAL 0
2113 #define   MEMMODE_IDLE_MODE_CONT 1
2114 #define   MEMMODE_HWIDLE_EN	(1<<15)
2115 #define   MEMMODE_SWMODE_EN	(1<<14)
2116 #define   MEMMODE_RCLK_GATE	(1<<13)
2117 #define   MEMMODE_HW_UPDATE	(1<<12)
2118 #define   MEMMODE_FSTART_MASK	0x00000f00 /* starting jitter, 0-15 */
2119 #define   MEMMODE_FSTART_SHIFT	8
2120 #define   MEMMODE_FMAX_MASK	0x000000f0 /* max jitter, 0-15 */
2121 #define   MEMMODE_FMAX_SHIFT	4
2122 #define   MEMMODE_FMIN_MASK	0x0000000f /* min jitter, 0-15 */
2123 #define RCBMAXAVG		0x1119c
2124 #define MEMSWCTL2		0x1119e /* Cantiga only */
2125 #define   SWMEMCMD_RENDER_OFF	(0 << 13)
2126 #define   SWMEMCMD_RENDER_ON	(1 << 13)
2127 #define   SWMEMCMD_SWFREQ	(2 << 13)
2128 #define   SWMEMCMD_TARVID	(3 << 13)
2129 #define   SWMEMCMD_VRM_OFF	(4 << 13)
2130 #define   SWMEMCMD_VRM_ON	(5 << 13)
2131 #define   CMDSTS		(1<<12)
2132 #define   SFCAVM		(1<<11)
2133 #define   SWFREQ_MASK		0x0380 /* P0-7 */
2134 #define   SWFREQ_SHIFT		7
2135 #define   TARVID_MASK		0x001f
2136 #define MEMSTAT_CTG		0x111a0
2137 #define RCBMINAVG		0x111a0
2138 #define RCUPEI			0x111b0
2139 #define RCDNEI			0x111b4
2140 #define RSTDBYCTL		0x111b8
2141 #define   RS1EN			(1<<31)
2142 #define   RS2EN			(1<<30)
2143 #define   RS3EN			(1<<29)
2144 #define   D3RS3EN		(1<<28) /* Display D3 imlies RS3 */
2145 #define   SWPROMORSX		(1<<27) /* RSx promotion timers ignored */
2146 #define   RCWAKERW		(1<<26) /* Resetwarn from PCH causes wakeup */
2147 #define   DPRSLPVREN		(1<<25) /* Fast voltage ramp enable */
2148 #define   GFXTGHYST		(1<<24) /* Hysteresis to allow trunk gating */
2149 #define   RCX_SW_EXIT		(1<<23) /* Leave RSx and prevent re-entry */
2150 #define   RSX_STATUS_MASK	(7<<20)
2151 #define   RSX_STATUS_ON		(0<<20)
2152 #define   RSX_STATUS_RC1	(1<<20)
2153 #define   RSX_STATUS_RC1E	(2<<20)
2154 #define   RSX_STATUS_RS1	(3<<20)
2155 #define   RSX_STATUS_RS2	(4<<20) /* aka rc6 */
2156 #define   RSX_STATUS_RSVD	(5<<20) /* deep rc6 unsupported on ilk */
2157 #define   RSX_STATUS_RS3	(6<<20) /* rs3 unsupported on ilk */
2158 #define   RSX_STATUS_RSVD2	(7<<20)
2159 #define   UWRCRSXE		(1<<19) /* wake counter limit prevents rsx */
2160 #define   RSCRP			(1<<18) /* rs requests control on rs1/2 reqs */
2161 #define   JRSC			(1<<17) /* rsx coupled to cpu c-state */
2162 #define   RS2INC0		(1<<16) /* allow rs2 in cpu c0 */
2163 #define   RS1CONTSAV_MASK	(3<<14)
2164 #define   RS1CONTSAV_NO_RS1	(0<<14) /* rs1 doesn't save/restore context */
2165 #define   RS1CONTSAV_RSVD	(1<<14)
2166 #define   RS1CONTSAV_SAVE_RS1	(2<<14) /* rs1 saves context */
2167 #define   RS1CONTSAV_FULL_RS1	(3<<14) /* rs1 saves and restores context */
2168 #define   NORMSLEXLAT_MASK	(3<<12)
2169 #define   SLOW_RS123		(0<<12)
2170 #define   SLOW_RS23		(1<<12)
2171 #define   SLOW_RS3		(2<<12)
2172 #define   NORMAL_RS123		(3<<12)
2173 #define   RCMODE_TIMEOUT	(1<<11) /* 0 is eval interval method */
2174 #define   IMPROMOEN		(1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
2175 #define   RCENTSYNC		(1<<9) /* rs coupled to cpu c-state (3/6/7) */
2176 #define   STATELOCK		(1<<7) /* locked to rs_cstate if 0 */
2177 #define   RS_CSTATE_MASK	(3<<4)
2178 #define   RS_CSTATE_C367_RS1	(0<<4)
2179 #define   RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
2180 #define   RS_CSTATE_RSVD	(2<<4)
2181 #define   RS_CSTATE_C367_RS2	(3<<4)
2182 #define   REDSAVES		(1<<3) /* no context save if was idle during rs0 */
2183 #define   REDRESTORES		(1<<2) /* no restore if was idle during rs0 */
2184 #define VIDCTL			0x111c0
2185 #define VIDSTS			0x111c8
2186 #define VIDSTART		0x111cc /* 8 bits */
2187 #define MEMSTAT_ILK			0x111f8
2188 #define   MEMSTAT_VID_MASK	0x7f00
2189 #define   MEMSTAT_VID_SHIFT	8
2190 #define   MEMSTAT_PSTATE_MASK	0x00f8
2191 #define   MEMSTAT_PSTATE_SHIFT  3
2192 #define   MEMSTAT_MON_ACTV	(1<<2)
2193 #define   MEMSTAT_SRC_CTL_MASK	0x0003
2194 #define   MEMSTAT_SRC_CTL_CORE	0
2195 #define   MEMSTAT_SRC_CTL_TRB	1
2196 #define   MEMSTAT_SRC_CTL_THM	2
2197 #define   MEMSTAT_SRC_CTL_STDBY 3
2198 #define RCPREVBSYTUPAVG		0x113b8
2199 #define RCPREVBSYTDNAVG		0x113bc
2200 #define PMMISC			0x11214
2201 #define   MCPPCE_EN		(1<<0) /* enable PM_MSG from PCH->MPC */
2202 #define SDEW			0x1124c
2203 #define CSIEW0			0x11250
2204 #define CSIEW1			0x11254
2205 #define CSIEW2			0x11258
2206 #define PEW			0x1125c
2207 #define DEW			0x11270
2208 #define MCHAFE			0x112c0
2209 #define CSIEC			0x112e0
2210 #define DMIEC			0x112e4
2211 #define DDREC			0x112e8
2212 #define PEG0EC			0x112ec
2213 #define PEG1EC			0x112f0
2214 #define GFXEC			0x112f4
2215 #define RPPREVBSYTUPAVG		0x113b8
2216 #define RPPREVBSYTDNAVG		0x113bc
2217 #define ECR			0x11600
2218 #define   ECR_GPFE		(1<<31)
2219 #define   ECR_IMONE		(1<<30)
2220 #define   ECR_CAP_MASK		0x0000001f /* Event range, 0-31 */
2221 #define OGW0			0x11608
2222 #define OGW1			0x1160c
2223 #define EG0			0x11610
2224 #define EG1			0x11614
2225 #define EG2			0x11618
2226 #define EG3			0x1161c
2227 #define EG4			0x11620
2228 #define EG5			0x11624
2229 #define EG6			0x11628
2230 #define EG7			0x1162c
2231 #define PXW			0x11664
2232 #define PXWL			0x11680
2233 #define LCFUSE02		0x116c0
2234 #define   LCFUSE_HIV_MASK	0x000000ff
2235 #define CSIPLL0			0x12c10
2236 #define DDRMPLL1		0X12c20
2237 #define PEG_BAND_GAP_DATA	0x14d68
2238 
2239 #define GEN6_GT_THREAD_STATUS_REG 0x13805c
2240 #define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
2241 #define GEN6_GT_THREAD_STATUS_CORE_MASK_HSW (0x7 | (0x07 << 16))
2242 
2243 #define GEN6_GT_PERF_STATUS	(MCHBAR_MIRROR_BASE_SNB + 0x5948)
2244 #define GEN6_RP_STATE_LIMITS	(MCHBAR_MIRROR_BASE_SNB + 0x5994)
2245 #define GEN6_RP_STATE_CAP	(MCHBAR_MIRROR_BASE_SNB + 0x5998)
2246 
2247 /*
2248  * Logical Context regs
2249  */
2250 #define CCID			0x2180
2251 #define   CCID_EN		(1<<0)
2252 /*
2253  * Notes on SNB/IVB/VLV context size:
2254  * - Power context is saved elsewhere (LLC or stolen)
2255  * - Ring/execlist context is saved on SNB, not on IVB
2256  * - Extended context size already includes render context size
2257  * - We always need to follow the extended context size.
2258  *   SNB BSpec has comments indicating that we should use the
2259  *   render context size instead if execlists are disabled, but
2260  *   based on empirical testing that's just nonsense.
2261  * - Pipelined/VF state is saved on SNB/IVB respectively
2262  * - GT1 size just indicates how much of render context
2263  *   doesn't need saving on GT1
2264  */
2265 #define CXT_SIZE		0x21a0
2266 #define GEN6_CXT_POWER_SIZE(cxt_reg)	((cxt_reg >> 24) & 0x3f)
2267 #define GEN6_CXT_RING_SIZE(cxt_reg)	((cxt_reg >> 18) & 0x3f)
2268 #define GEN6_CXT_RENDER_SIZE(cxt_reg)	((cxt_reg >> 12) & 0x3f)
2269 #define GEN6_CXT_EXTENDED_SIZE(cxt_reg)	((cxt_reg >> 6) & 0x3f)
2270 #define GEN6_CXT_PIPELINE_SIZE(cxt_reg)	((cxt_reg >> 0) & 0x3f)
2271 #define GEN6_CXT_TOTAL_SIZE(cxt_reg)	(GEN6_CXT_RING_SIZE(cxt_reg) + \
2272 					GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
2273 					GEN6_CXT_PIPELINE_SIZE(cxt_reg))
2274 #define GEN7_CXT_SIZE		0x21a8
2275 #define GEN7_CXT_POWER_SIZE(ctx_reg)	((ctx_reg >> 25) & 0x7f)
2276 #define GEN7_CXT_RING_SIZE(ctx_reg)	((ctx_reg >> 22) & 0x7)
2277 #define GEN7_CXT_RENDER_SIZE(ctx_reg)	((ctx_reg >> 16) & 0x3f)
2278 #define GEN7_CXT_EXTENDED_SIZE(ctx_reg)	((ctx_reg >> 9) & 0x7f)
2279 #define GEN7_CXT_GT1_SIZE(ctx_reg)	((ctx_reg >> 6) & 0x7)
2280 #define GEN7_CXT_VFSTATE_SIZE(ctx_reg)	((ctx_reg >> 0) & 0x3f)
2281 #define GEN7_CXT_TOTAL_SIZE(ctx_reg)	(GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
2282 					 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
2283 /* Haswell does have the CXT_SIZE register however it does not appear to be
2284  * valid. Now, docs explain in dwords what is in the context object. The full
2285  * size is 70720 bytes, however, the power context and execlist context will
2286  * never be saved (power context is stored elsewhere, and execlists don't work
2287  * on HSW) - so the final size is 66944 bytes, which rounds to 17 pages.
2288  */
2289 #define HSW_CXT_TOTAL_SIZE		(17 * PAGE_SIZE)
2290 /* Same as Haswell, but 72064 bytes now. */
2291 #define GEN8_CXT_TOTAL_SIZE		(18 * PAGE_SIZE)
2292 
2293 #define CHV_CLK_CTL1			0x101100
2294 #define VLV_CLK_CTL2			0x101104
2295 #define   CLK_CTL2_CZCOUNT_30NS_SHIFT	28
2296 
2297 /*
2298  * Overlay regs
2299  */
2300 
2301 #define OVADD			0x30000
2302 #define DOVSTA			0x30008
2303 #define OC_BUF			(0x3<<20)
2304 #define OGAMC5			0x30010
2305 #define OGAMC4			0x30014
2306 #define OGAMC3			0x30018
2307 #define OGAMC2			0x3001c
2308 #define OGAMC1			0x30020
2309 #define OGAMC0			0x30024
2310 
2311 /*
2312  * Display engine regs
2313  */
2314 
2315 /* Pipe A CRC regs */
2316 #define _PIPE_CRC_CTL_A			0x60050
2317 #define   PIPE_CRC_ENABLE		(1 << 31)
2318 /* ivb+ source selection */
2319 #define   PIPE_CRC_SOURCE_PRIMARY_IVB	(0 << 29)
2320 #define   PIPE_CRC_SOURCE_SPRITE_IVB	(1 << 29)
2321 #define   PIPE_CRC_SOURCE_PF_IVB	(2 << 29)
2322 /* ilk+ source selection */
2323 #define   PIPE_CRC_SOURCE_PRIMARY_ILK	(0 << 28)
2324 #define   PIPE_CRC_SOURCE_SPRITE_ILK	(1 << 28)
2325 #define   PIPE_CRC_SOURCE_PIPE_ILK	(2 << 28)
2326 /* embedded DP port on the north display block, reserved on ivb */
2327 #define   PIPE_CRC_SOURCE_PORT_A_ILK	(4 << 28)
2328 #define   PIPE_CRC_SOURCE_FDI_ILK	(5 << 28) /* reserved on ivb */
2329 /* vlv source selection */
2330 #define   PIPE_CRC_SOURCE_PIPE_VLV	(0 << 27)
2331 #define   PIPE_CRC_SOURCE_HDMIB_VLV	(1 << 27)
2332 #define   PIPE_CRC_SOURCE_HDMIC_VLV	(2 << 27)
2333 /* with DP port the pipe source is invalid */
2334 #define   PIPE_CRC_SOURCE_DP_D_VLV	(3 << 27)
2335 #define   PIPE_CRC_SOURCE_DP_B_VLV	(6 << 27)
2336 #define   PIPE_CRC_SOURCE_DP_C_VLV	(7 << 27)
2337 /* gen3+ source selection */
2338 #define   PIPE_CRC_SOURCE_PIPE_I9XX	(0 << 28)
2339 #define   PIPE_CRC_SOURCE_SDVOB_I9XX	(1 << 28)
2340 #define   PIPE_CRC_SOURCE_SDVOC_I9XX	(2 << 28)
2341 /* with DP/TV port the pipe source is invalid */
2342 #define   PIPE_CRC_SOURCE_DP_D_G4X	(3 << 28)
2343 #define   PIPE_CRC_SOURCE_TV_PRE	(4 << 28)
2344 #define   PIPE_CRC_SOURCE_TV_POST	(5 << 28)
2345 #define   PIPE_CRC_SOURCE_DP_B_G4X	(6 << 28)
2346 #define   PIPE_CRC_SOURCE_DP_C_G4X	(7 << 28)
2347 /* gen2 doesn't have source selection bits */
2348 #define   PIPE_CRC_INCLUDE_BORDER_I8XX	(1 << 30)
2349 
2350 #define _PIPE_CRC_RES_1_A_IVB		0x60064
2351 #define _PIPE_CRC_RES_2_A_IVB		0x60068
2352 #define _PIPE_CRC_RES_3_A_IVB		0x6006c
2353 #define _PIPE_CRC_RES_4_A_IVB		0x60070
2354 #define _PIPE_CRC_RES_5_A_IVB		0x60074
2355 
2356 #define _PIPE_CRC_RES_RED_A		0x60060
2357 #define _PIPE_CRC_RES_GREEN_A		0x60064
2358 #define _PIPE_CRC_RES_BLUE_A		0x60068
2359 #define _PIPE_CRC_RES_RES1_A_I915	0x6006c
2360 #define _PIPE_CRC_RES_RES2_A_G4X	0x60080
2361 
2362 /* Pipe B CRC regs */
2363 #define _PIPE_CRC_RES_1_B_IVB		0x61064
2364 #define _PIPE_CRC_RES_2_B_IVB		0x61068
2365 #define _PIPE_CRC_RES_3_B_IVB		0x6106c
2366 #define _PIPE_CRC_RES_4_B_IVB		0x61070
2367 #define _PIPE_CRC_RES_5_B_IVB		0x61074
2368 
2369 #define PIPE_CRC_CTL(pipe) _TRANSCODER2(pipe, _PIPE_CRC_CTL_A)
2370 #define PIPE_CRC_RES_1_IVB(pipe)	\
2371 	_TRANSCODER2(pipe, _PIPE_CRC_RES_1_A_IVB)
2372 #define PIPE_CRC_RES_2_IVB(pipe)	\
2373 	_TRANSCODER2(pipe, _PIPE_CRC_RES_2_A_IVB)
2374 #define PIPE_CRC_RES_3_IVB(pipe)	\
2375 	_TRANSCODER2(pipe, _PIPE_CRC_RES_3_A_IVB)
2376 #define PIPE_CRC_RES_4_IVB(pipe)	\
2377 	_TRANSCODER2(pipe, _PIPE_CRC_RES_4_A_IVB)
2378 #define PIPE_CRC_RES_5_IVB(pipe)	\
2379 	_TRANSCODER2(pipe, _PIPE_CRC_RES_5_A_IVB)
2380 
2381 #define PIPE_CRC_RES_RED(pipe) \
2382 	_TRANSCODER2(pipe, _PIPE_CRC_RES_RED_A)
2383 #define PIPE_CRC_RES_GREEN(pipe) \
2384 	_TRANSCODER2(pipe, _PIPE_CRC_RES_GREEN_A)
2385 #define PIPE_CRC_RES_BLUE(pipe) \
2386 	_TRANSCODER2(pipe, _PIPE_CRC_RES_BLUE_A)
2387 #define PIPE_CRC_RES_RES1_I915(pipe) \
2388 	_TRANSCODER2(pipe, _PIPE_CRC_RES_RES1_A_I915)
2389 #define PIPE_CRC_RES_RES2_G4X(pipe) \
2390 	_TRANSCODER2(pipe, _PIPE_CRC_RES_RES2_A_G4X)
2391 
2392 /* Pipe A timing regs */
2393 #define _HTOTAL_A	0x60000
2394 #define _HBLANK_A	0x60004
2395 #define _HSYNC_A	0x60008
2396 #define _VTOTAL_A	0x6000c
2397 #define _VBLANK_A	0x60010
2398 #define _VSYNC_A	0x60014
2399 #define _PIPEASRC	0x6001c
2400 #define _BCLRPAT_A	0x60020
2401 #define _VSYNCSHIFT_A	0x60028
2402 
2403 /* Pipe B timing regs */
2404 #define _HTOTAL_B	0x61000
2405 #define _HBLANK_B	0x61004
2406 #define _HSYNC_B	0x61008
2407 #define _VTOTAL_B	0x6100c
2408 #define _VBLANK_B	0x61010
2409 #define _VSYNC_B	0x61014
2410 #define _PIPEBSRC	0x6101c
2411 #define _BCLRPAT_B	0x61020
2412 #define _VSYNCSHIFT_B	0x61028
2413 
2414 #define TRANSCODER_A_OFFSET 0x60000
2415 #define TRANSCODER_B_OFFSET 0x61000
2416 #define TRANSCODER_C_OFFSET 0x62000
2417 #define CHV_TRANSCODER_C_OFFSET 0x63000
2418 #define TRANSCODER_EDP_OFFSET 0x6f000
2419 
2420 #define _TRANSCODER2(pipe, reg) (dev_priv->info.trans_offsets[(pipe)] - \
2421 	dev_priv->info.trans_offsets[TRANSCODER_A] + (reg) + \
2422 	dev_priv->info.display_mmio_offset)
2423 
2424 #define HTOTAL(trans) _TRANSCODER2(trans, _HTOTAL_A)
2425 #define HBLANK(trans) _TRANSCODER2(trans, _HBLANK_A)
2426 #define HSYNC(trans) _TRANSCODER2(trans, _HSYNC_A)
2427 #define VTOTAL(trans) _TRANSCODER2(trans, _VTOTAL_A)
2428 #define VBLANK(trans) _TRANSCODER2(trans, _VBLANK_A)
2429 #define VSYNC(trans) _TRANSCODER2(trans, _VSYNC_A)
2430 #define BCLRPAT(trans) _TRANSCODER2(trans, _BCLRPAT_A)
2431 #define VSYNCSHIFT(trans) _TRANSCODER2(trans, _VSYNCSHIFT_A)
2432 #define PIPESRC(trans) _TRANSCODER2(trans, _PIPEASRC)
2433 
2434 /* HSW+ eDP PSR registers */
2435 #define EDP_PSR_BASE(dev)                       (IS_HASWELL(dev) ? 0x64800 : 0x6f800)
2436 #define EDP_PSR_CTL(dev)			(EDP_PSR_BASE(dev) + 0)
2437 #define   EDP_PSR_ENABLE			(1<<31)
2438 #define   BDW_PSR_SINGLE_FRAME			(1<<30)
2439 #define   EDP_PSR_LINK_DISABLE			(0<<27)
2440 #define   EDP_PSR_LINK_STANDBY			(1<<27)
2441 #define   EDP_PSR_MIN_LINK_ENTRY_TIME_MASK	(3<<25)
2442 #define   EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES	(0<<25)
2443 #define   EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES	(1<<25)
2444 #define   EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES	(2<<25)
2445 #define   EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES	(3<<25)
2446 #define   EDP_PSR_MAX_SLEEP_TIME_SHIFT		20
2447 #define   EDP_PSR_SKIP_AUX_EXIT			(1<<12)
2448 #define   EDP_PSR_TP1_TP2_SEL			(0<<11)
2449 #define   EDP_PSR_TP1_TP3_SEL			(1<<11)
2450 #define   EDP_PSR_TP2_TP3_TIME_500us		(0<<8)
2451 #define   EDP_PSR_TP2_TP3_TIME_100us		(1<<8)
2452 #define   EDP_PSR_TP2_TP3_TIME_2500us		(2<<8)
2453 #define   EDP_PSR_TP2_TP3_TIME_0us		(3<<8)
2454 #define   EDP_PSR_TP1_TIME_500us		(0<<4)
2455 #define   EDP_PSR_TP1_TIME_100us		(1<<4)
2456 #define   EDP_PSR_TP1_TIME_2500us		(2<<4)
2457 #define   EDP_PSR_TP1_TIME_0us			(3<<4)
2458 #define   EDP_PSR_IDLE_FRAME_SHIFT		0
2459 
2460 #define EDP_PSR_AUX_CTL(dev)			(EDP_PSR_BASE(dev) + 0x10)
2461 #define EDP_PSR_AUX_DATA1(dev)			(EDP_PSR_BASE(dev) + 0x14)
2462 #define   EDP_PSR_DPCD_COMMAND		0x80060000
2463 #define EDP_PSR_AUX_DATA2(dev)			(EDP_PSR_BASE(dev) + 0x18)
2464 #define   EDP_PSR_DPCD_NORMAL_OPERATION	(1<<24)
2465 #define EDP_PSR_AUX_DATA3(dev)			(EDP_PSR_BASE(dev) + 0x1c)
2466 #define EDP_PSR_AUX_DATA4(dev)			(EDP_PSR_BASE(dev) + 0x20)
2467 #define EDP_PSR_AUX_DATA5(dev)			(EDP_PSR_BASE(dev) + 0x24)
2468 
2469 #define EDP_PSR_STATUS_CTL(dev)			(EDP_PSR_BASE(dev) + 0x40)
2470 #define   EDP_PSR_STATUS_STATE_MASK		(7<<29)
2471 #define   EDP_PSR_STATUS_STATE_IDLE		(0<<29)
2472 #define   EDP_PSR_STATUS_STATE_SRDONACK		(1<<29)
2473 #define   EDP_PSR_STATUS_STATE_SRDENT		(2<<29)
2474 #define   EDP_PSR_STATUS_STATE_BUFOFF		(3<<29)
2475 #define   EDP_PSR_STATUS_STATE_BUFON		(4<<29)
2476 #define   EDP_PSR_STATUS_STATE_AUXACK		(5<<29)
2477 #define   EDP_PSR_STATUS_STATE_SRDOFFACK	(6<<29)
2478 #define   EDP_PSR_STATUS_LINK_MASK		(3<<26)
2479 #define   EDP_PSR_STATUS_LINK_FULL_OFF		(0<<26)
2480 #define   EDP_PSR_STATUS_LINK_FULL_ON		(1<<26)
2481 #define   EDP_PSR_STATUS_LINK_STANDBY		(2<<26)
2482 #define   EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT	20
2483 #define   EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK	0x1f
2484 #define   EDP_PSR_STATUS_COUNT_SHIFT		16
2485 #define   EDP_PSR_STATUS_COUNT_MASK		0xf
2486 #define   EDP_PSR_STATUS_AUX_ERROR		(1<<15)
2487 #define   EDP_PSR_STATUS_AUX_SENDING		(1<<12)
2488 #define   EDP_PSR_STATUS_SENDING_IDLE		(1<<9)
2489 #define   EDP_PSR_STATUS_SENDING_TP2_TP3	(1<<8)
2490 #define   EDP_PSR_STATUS_SENDING_TP1		(1<<4)
2491 #define   EDP_PSR_STATUS_IDLE_MASK		0xf
2492 
2493 #define EDP_PSR_PERF_CNT(dev)		(EDP_PSR_BASE(dev) + 0x44)
2494 #define   EDP_PSR_PERF_CNT_MASK		0xffffff
2495 
2496 #define EDP_PSR_DEBUG_CTL(dev)		(EDP_PSR_BASE(dev) + 0x60)
2497 #define   EDP_PSR_DEBUG_MASK_LPSP	(1<<27)
2498 #define   EDP_PSR_DEBUG_MASK_MEMUP	(1<<26)
2499 #define   EDP_PSR_DEBUG_MASK_HPD	(1<<25)
2500 
2501 /* VGA port control */
2502 #define ADPA			0x61100
2503 #define PCH_ADPA                0xe1100
2504 #define VLV_ADPA		(VLV_DISPLAY_BASE + ADPA)
2505 
2506 #define   ADPA_DAC_ENABLE	(1<<31)
2507 #define   ADPA_DAC_DISABLE	0
2508 #define   ADPA_PIPE_SELECT_MASK	(1<<30)
2509 #define   ADPA_PIPE_A_SELECT	0
2510 #define   ADPA_PIPE_B_SELECT	(1<<30)
2511 #define   ADPA_PIPE_SELECT(pipe) ((pipe) << 30)
2512 /* CPT uses bits 29:30 for pch transcoder select */
2513 #define   ADPA_CRT_HOTPLUG_MASK  0x03ff0000 /* bit 25-16 */
2514 #define   ADPA_CRT_HOTPLUG_MONITOR_NONE  (0<<24)
2515 #define   ADPA_CRT_HOTPLUG_MONITOR_MASK  (3<<24)
2516 #define   ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
2517 #define   ADPA_CRT_HOTPLUG_MONITOR_MONO  (2<<24)
2518 #define   ADPA_CRT_HOTPLUG_ENABLE        (1<<23)
2519 #define   ADPA_CRT_HOTPLUG_PERIOD_64     (0<<22)
2520 #define   ADPA_CRT_HOTPLUG_PERIOD_128    (1<<22)
2521 #define   ADPA_CRT_HOTPLUG_WARMUP_5MS    (0<<21)
2522 #define   ADPA_CRT_HOTPLUG_WARMUP_10MS   (1<<21)
2523 #define   ADPA_CRT_HOTPLUG_SAMPLE_2S     (0<<20)
2524 #define   ADPA_CRT_HOTPLUG_SAMPLE_4S     (1<<20)
2525 #define   ADPA_CRT_HOTPLUG_VOLTAGE_40    (0<<18)
2526 #define   ADPA_CRT_HOTPLUG_VOLTAGE_50    (1<<18)
2527 #define   ADPA_CRT_HOTPLUG_VOLTAGE_60    (2<<18)
2528 #define   ADPA_CRT_HOTPLUG_VOLTAGE_70    (3<<18)
2529 #define   ADPA_CRT_HOTPLUG_VOLREF_325MV  (0<<17)
2530 #define   ADPA_CRT_HOTPLUG_VOLREF_475MV  (1<<17)
2531 #define   ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
2532 #define   ADPA_USE_VGA_HVPOLARITY (1<<15)
2533 #define   ADPA_SETS_HVPOLARITY	0
2534 #define   ADPA_VSYNC_CNTL_DISABLE (1<<10)
2535 #define   ADPA_VSYNC_CNTL_ENABLE 0
2536 #define   ADPA_HSYNC_CNTL_DISABLE (1<<11)
2537 #define   ADPA_HSYNC_CNTL_ENABLE 0
2538 #define   ADPA_VSYNC_ACTIVE_HIGH (1<<4)
2539 #define   ADPA_VSYNC_ACTIVE_LOW	0
2540 #define   ADPA_HSYNC_ACTIVE_HIGH (1<<3)
2541 #define   ADPA_HSYNC_ACTIVE_LOW	0
2542 #define   ADPA_DPMS_MASK	(~(3<<10))
2543 #define   ADPA_DPMS_ON		(0<<10)
2544 #define   ADPA_DPMS_SUSPEND	(1<<10)
2545 #define   ADPA_DPMS_STANDBY	(2<<10)
2546 #define   ADPA_DPMS_OFF		(3<<10)
2547 
2548 
2549 /* Hotplug control (945+ only) */
2550 #define PORT_HOTPLUG_EN		(dev_priv->info.display_mmio_offset + 0x61110)
2551 #define   PORTB_HOTPLUG_INT_EN			(1 << 29)
2552 #define   PORTC_HOTPLUG_INT_EN			(1 << 28)
2553 #define   PORTD_HOTPLUG_INT_EN			(1 << 27)
2554 #define   SDVOB_HOTPLUG_INT_EN			(1 << 26)
2555 #define   SDVOC_HOTPLUG_INT_EN			(1 << 25)
2556 #define   TV_HOTPLUG_INT_EN			(1 << 18)
2557 #define   CRT_HOTPLUG_INT_EN			(1 << 9)
2558 #define HOTPLUG_INT_EN_MASK			(PORTB_HOTPLUG_INT_EN | \
2559 						 PORTC_HOTPLUG_INT_EN | \
2560 						 PORTD_HOTPLUG_INT_EN | \
2561 						 SDVOC_HOTPLUG_INT_EN | \
2562 						 SDVOB_HOTPLUG_INT_EN | \
2563 						 CRT_HOTPLUG_INT_EN)
2564 #define   CRT_HOTPLUG_FORCE_DETECT		(1 << 3)
2565 #define CRT_HOTPLUG_ACTIVATION_PERIOD_32	(0 << 8)
2566 /* must use period 64 on GM45 according to docs */
2567 #define CRT_HOTPLUG_ACTIVATION_PERIOD_64	(1 << 8)
2568 #define CRT_HOTPLUG_DAC_ON_TIME_2M		(0 << 7)
2569 #define CRT_HOTPLUG_DAC_ON_TIME_4M		(1 << 7)
2570 #define CRT_HOTPLUG_VOLTAGE_COMPARE_40		(0 << 5)
2571 #define CRT_HOTPLUG_VOLTAGE_COMPARE_50		(1 << 5)
2572 #define CRT_HOTPLUG_VOLTAGE_COMPARE_60		(2 << 5)
2573 #define CRT_HOTPLUG_VOLTAGE_COMPARE_70		(3 << 5)
2574 #define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK	(3 << 5)
2575 #define CRT_HOTPLUG_DETECT_DELAY_1G		(0 << 4)
2576 #define CRT_HOTPLUG_DETECT_DELAY_2G		(1 << 4)
2577 #define CRT_HOTPLUG_DETECT_VOLTAGE_325MV	(0 << 2)
2578 #define CRT_HOTPLUG_DETECT_VOLTAGE_475MV	(1 << 2)
2579 
2580 #define PORT_HOTPLUG_STAT	(dev_priv->info.display_mmio_offset + 0x61114)
2581 /*
2582  * HDMI/DP bits are gen4+
2583  *
2584  * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused.
2585  * Please check the detailed lore in the commit message for for experimental
2586  * evidence.
2587  */
2588 #define   PORTD_HOTPLUG_LIVE_STATUS_G4X		(1 << 29)
2589 #define   PORTC_HOTPLUG_LIVE_STATUS_G4X		(1 << 28)
2590 #define   PORTB_HOTPLUG_LIVE_STATUS_G4X		(1 << 27)
2591 /* VLV DP/HDMI bits again match Bspec */
2592 #define   PORTD_HOTPLUG_LIVE_STATUS_VLV		(1 << 27)
2593 #define   PORTC_HOTPLUG_LIVE_STATUS_VLV		(1 << 28)
2594 #define   PORTB_HOTPLUG_LIVE_STATUS_VLV		(1 << 29)
2595 #define   PORTD_HOTPLUG_INT_STATUS		(3 << 21)
2596 #define   PORTD_HOTPLUG_INT_LONG_PULSE		(2 << 21)
2597 #define   PORTD_HOTPLUG_INT_SHORT_PULSE		(1 << 21)
2598 #define   PORTC_HOTPLUG_INT_STATUS		(3 << 19)
2599 #define   PORTC_HOTPLUG_INT_LONG_PULSE		(2 << 19)
2600 #define   PORTC_HOTPLUG_INT_SHORT_PULSE		(1 << 19)
2601 #define   PORTB_HOTPLUG_INT_STATUS		(3 << 17)
2602 #define   PORTB_HOTPLUG_INT_LONG_PULSE		(2 << 17)
2603 #define   PORTB_HOTPLUG_INT_SHORT_PLUSE		(1 << 17)
2604 /* CRT/TV common between gen3+ */
2605 #define   CRT_HOTPLUG_INT_STATUS		(1 << 11)
2606 #define   TV_HOTPLUG_INT_STATUS			(1 << 10)
2607 #define   CRT_HOTPLUG_MONITOR_MASK		(3 << 8)
2608 #define   CRT_HOTPLUG_MONITOR_COLOR		(3 << 8)
2609 #define   CRT_HOTPLUG_MONITOR_MONO		(2 << 8)
2610 #define   CRT_HOTPLUG_MONITOR_NONE		(0 << 8)
2611 #define   DP_AUX_CHANNEL_D_INT_STATUS_G4X	(1 << 6)
2612 #define   DP_AUX_CHANNEL_C_INT_STATUS_G4X	(1 << 5)
2613 #define   DP_AUX_CHANNEL_B_INT_STATUS_G4X	(1 << 4)
2614 #define   DP_AUX_CHANNEL_MASK_INT_STATUS_G4X	(7 << 4)
2615 
2616 /* SDVO is different across gen3/4 */
2617 #define   SDVOC_HOTPLUG_INT_STATUS_G4X		(1 << 3)
2618 #define   SDVOB_HOTPLUG_INT_STATUS_G4X		(1 << 2)
2619 /*
2620  * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
2621  * since reality corrobates that they're the same as on gen3. But keep these
2622  * bits here (and the comment!) to help any other lost wanderers back onto the
2623  * right tracks.
2624  */
2625 #define   SDVOC_HOTPLUG_INT_STATUS_I965		(3 << 4)
2626 #define   SDVOB_HOTPLUG_INT_STATUS_I965		(3 << 2)
2627 #define   SDVOC_HOTPLUG_INT_STATUS_I915		(1 << 7)
2628 #define   SDVOB_HOTPLUG_INT_STATUS_I915		(1 << 6)
2629 #define   HOTPLUG_INT_STATUS_G4X		(CRT_HOTPLUG_INT_STATUS | \
2630 						 SDVOB_HOTPLUG_INT_STATUS_G4X | \
2631 						 SDVOC_HOTPLUG_INT_STATUS_G4X | \
2632 						 PORTB_HOTPLUG_INT_STATUS | \
2633 						 PORTC_HOTPLUG_INT_STATUS | \
2634 						 PORTD_HOTPLUG_INT_STATUS)
2635 
2636 #define HOTPLUG_INT_STATUS_I915			(CRT_HOTPLUG_INT_STATUS | \
2637 						 SDVOB_HOTPLUG_INT_STATUS_I915 | \
2638 						 SDVOC_HOTPLUG_INT_STATUS_I915 | \
2639 						 PORTB_HOTPLUG_INT_STATUS | \
2640 						 PORTC_HOTPLUG_INT_STATUS | \
2641 						 PORTD_HOTPLUG_INT_STATUS)
2642 
2643 /* SDVO and HDMI port control.
2644  * The same register may be used for SDVO or HDMI */
2645 #define GEN3_SDVOB	0x61140
2646 #define GEN3_SDVOC	0x61160
2647 #define GEN4_HDMIB	GEN3_SDVOB
2648 #define GEN4_HDMIC	GEN3_SDVOC
2649 #define CHV_HDMID	0x6116C
2650 #define PCH_SDVOB	0xe1140
2651 #define PCH_HDMIB	PCH_SDVOB
2652 #define PCH_HDMIC	0xe1150
2653 #define PCH_HDMID	0xe1160
2654 
2655 #define PORT_DFT_I9XX				0x61150
2656 #define   DC_BALANCE_RESET			(1 << 25)
2657 #define PORT_DFT2_G4X		(dev_priv->info.display_mmio_offset + 0x61154)
2658 #define   DC_BALANCE_RESET_VLV			(1 << 31)
2659 #define   PIPE_SCRAMBLE_RESET_MASK		(0x3 << 0)
2660 #define   PIPE_B_SCRAMBLE_RESET			(1 << 1)
2661 #define   PIPE_A_SCRAMBLE_RESET			(1 << 0)
2662 
2663 /* Gen 3 SDVO bits: */
2664 #define   SDVO_ENABLE				(1 << 31)
2665 #define   SDVO_PIPE_SEL(pipe)			((pipe) << 30)
2666 #define   SDVO_PIPE_SEL_MASK			(1 << 30)
2667 #define   SDVO_PIPE_B_SELECT			(1 << 30)
2668 #define   SDVO_STALL_SELECT			(1 << 29)
2669 #define   SDVO_INTERRUPT_ENABLE			(1 << 26)
2670 /*
2671  * 915G/GM SDVO pixel multiplier.
2672  * Programmed value is multiplier - 1, up to 5x.
2673  * \sa DPLL_MD_UDI_MULTIPLIER_MASK
2674  */
2675 #define   SDVO_PORT_MULTIPLY_MASK		(7 << 23)
2676 #define   SDVO_PORT_MULTIPLY_SHIFT		23
2677 #define   SDVO_PHASE_SELECT_MASK		(15 << 19)
2678 #define   SDVO_PHASE_SELECT_DEFAULT		(6 << 19)
2679 #define   SDVO_CLOCK_OUTPUT_INVERT		(1 << 18)
2680 #define   SDVOC_GANG_MODE			(1 << 16) /* Port C only */
2681 #define   SDVO_BORDER_ENABLE			(1 << 7) /* SDVO only */
2682 #define   SDVOB_PCIE_CONCURRENCY		(1 << 3) /* Port B only */
2683 #define   SDVO_DETECTED				(1 << 2)
2684 /* Bits to be preserved when writing */
2685 #define   SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
2686 			       SDVO_INTERRUPT_ENABLE)
2687 #define   SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
2688 
2689 /* Gen 4 SDVO/HDMI bits: */
2690 #define   SDVO_COLOR_FORMAT_8bpc		(0 << 26)
2691 #define   SDVO_COLOR_FORMAT_MASK		(7 << 26)
2692 #define   SDVO_ENCODING_SDVO			(0 << 10)
2693 #define   SDVO_ENCODING_HDMI			(2 << 10)
2694 #define   HDMI_MODE_SELECT_HDMI			(1 << 9) /* HDMI only */
2695 #define   HDMI_MODE_SELECT_DVI			(0 << 9) /* HDMI only */
2696 #define   HDMI_COLOR_RANGE_16_235		(1 << 8) /* HDMI only */
2697 #define   SDVO_AUDIO_ENABLE			(1 << 6)
2698 /* VSYNC/HSYNC bits new with 965, default is to be set */
2699 #define   SDVO_VSYNC_ACTIVE_HIGH		(1 << 4)
2700 #define   SDVO_HSYNC_ACTIVE_HIGH		(1 << 3)
2701 
2702 /* Gen 5 (IBX) SDVO/HDMI bits: */
2703 #define   HDMI_COLOR_FORMAT_12bpc		(3 << 26) /* HDMI only */
2704 #define   SDVOB_HOTPLUG_ENABLE			(1 << 23) /* SDVO only */
2705 
2706 /* Gen 6 (CPT) SDVO/HDMI bits: */
2707 #define   SDVO_PIPE_SEL_CPT(pipe)		((pipe) << 29)
2708 #define   SDVO_PIPE_SEL_MASK_CPT		(3 << 29)
2709 
2710 /* CHV SDVO/HDMI bits: */
2711 #define   SDVO_PIPE_SEL_CHV(pipe)		((pipe) << 24)
2712 #define   SDVO_PIPE_SEL_MASK_CHV		(3 << 24)
2713 
2714 
2715 /* DVO port control */
2716 #define DVOA			0x61120
2717 #define DVOB			0x61140
2718 #define DVOC			0x61160
2719 #define   DVO_ENABLE			(1 << 31)
2720 #define   DVO_PIPE_B_SELECT		(1 << 30)
2721 #define   DVO_PIPE_STALL_UNUSED		(0 << 28)
2722 #define   DVO_PIPE_STALL		(1 << 28)
2723 #define   DVO_PIPE_STALL_TV		(2 << 28)
2724 #define   DVO_PIPE_STALL_MASK		(3 << 28)
2725 #define   DVO_USE_VGA_SYNC		(1 << 15)
2726 #define   DVO_DATA_ORDER_I740		(0 << 14)
2727 #define   DVO_DATA_ORDER_FP		(1 << 14)
2728 #define   DVO_VSYNC_DISABLE		(1 << 11)
2729 #define   DVO_HSYNC_DISABLE		(1 << 10)
2730 #define   DVO_VSYNC_TRISTATE		(1 << 9)
2731 #define   DVO_HSYNC_TRISTATE		(1 << 8)
2732 #define   DVO_BORDER_ENABLE		(1 << 7)
2733 #define   DVO_DATA_ORDER_GBRG		(1 << 6)
2734 #define   DVO_DATA_ORDER_RGGB		(0 << 6)
2735 #define   DVO_DATA_ORDER_GBRG_ERRATA	(0 << 6)
2736 #define   DVO_DATA_ORDER_RGGB_ERRATA	(1 << 6)
2737 #define   DVO_VSYNC_ACTIVE_HIGH		(1 << 4)
2738 #define   DVO_HSYNC_ACTIVE_HIGH		(1 << 3)
2739 #define   DVO_BLANK_ACTIVE_HIGH		(1 << 2)
2740 #define   DVO_OUTPUT_CSTATE_PIXELS	(1 << 1)	/* SDG only */
2741 #define   DVO_OUTPUT_SOURCE_SIZE_PIXELS	(1 << 0)	/* SDG only */
2742 #define   DVO_PRESERVE_MASK		(0x7<<24)
2743 #define DVOA_SRCDIM		0x61124
2744 #define DVOB_SRCDIM		0x61144
2745 #define DVOC_SRCDIM		0x61164
2746 #define   DVO_SRCDIM_HORIZONTAL_SHIFT	12
2747 #define   DVO_SRCDIM_VERTICAL_SHIFT	0
2748 
2749 /* LVDS port control */
2750 #define LVDS			0x61180
2751 /*
2752  * Enables the LVDS port.  This bit must be set before DPLLs are enabled, as
2753  * the DPLL semantics change when the LVDS is assigned to that pipe.
2754  */
2755 #define   LVDS_PORT_EN			(1 << 31)
2756 /* Selects pipe B for LVDS data.  Must be set on pre-965. */
2757 #define   LVDS_PIPEB_SELECT		(1 << 30)
2758 #define   LVDS_PIPE_MASK		(1 << 30)
2759 #define   LVDS_PIPE(pipe)		((pipe) << 30)
2760 /* LVDS dithering flag on 965/g4x platform */
2761 #define   LVDS_ENABLE_DITHER		(1 << 25)
2762 /* LVDS sync polarity flags. Set to invert (i.e. negative) */
2763 #define   LVDS_VSYNC_POLARITY		(1 << 21)
2764 #define   LVDS_HSYNC_POLARITY		(1 << 20)
2765 
2766 /* Enable border for unscaled (or aspect-scaled) display */
2767 #define   LVDS_BORDER_ENABLE		(1 << 15)
2768 /*
2769  * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
2770  * pixel.
2771  */
2772 #define   LVDS_A0A2_CLKA_POWER_MASK	(3 << 8)
2773 #define   LVDS_A0A2_CLKA_POWER_DOWN	(0 << 8)
2774 #define   LVDS_A0A2_CLKA_POWER_UP	(3 << 8)
2775 /*
2776  * Controls the A3 data pair, which contains the additional LSBs for 24 bit
2777  * mode.  Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
2778  * on.
2779  */
2780 #define   LVDS_A3_POWER_MASK		(3 << 6)
2781 #define   LVDS_A3_POWER_DOWN		(0 << 6)
2782 #define   LVDS_A3_POWER_UP		(3 << 6)
2783 /*
2784  * Controls the CLKB pair.  This should only be set when LVDS_B0B3_POWER_UP
2785  * is set.
2786  */
2787 #define   LVDS_CLKB_POWER_MASK		(3 << 4)
2788 #define   LVDS_CLKB_POWER_DOWN		(0 << 4)
2789 #define   LVDS_CLKB_POWER_UP		(3 << 4)
2790 /*
2791  * Controls the B0-B3 data pairs.  This must be set to match the DPLL p2
2792  * setting for whether we are in dual-channel mode.  The B3 pair will
2793  * additionally only be powered up when LVDS_A3_POWER_UP is set.
2794  */
2795 #define   LVDS_B0B3_POWER_MASK		(3 << 2)
2796 #define   LVDS_B0B3_POWER_DOWN		(0 << 2)
2797 #define   LVDS_B0B3_POWER_UP		(3 << 2)
2798 
2799 /* Video Data Island Packet control */
2800 #define VIDEO_DIP_DATA		0x61178
2801 /* Read the description of VIDEO_DIP_DATA (before Haswel) or VIDEO_DIP_ECC
2802  * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
2803  * of the infoframe structure specified by CEA-861. */
2804 #define   VIDEO_DIP_DATA_SIZE	32
2805 #define   VIDEO_DIP_VSC_DATA_SIZE	36
2806 #define VIDEO_DIP_CTL		0x61170
2807 /* Pre HSW: */
2808 #define   VIDEO_DIP_ENABLE		(1 << 31)
2809 #define   VIDEO_DIP_PORT(port)		((port) << 29)
2810 #define   VIDEO_DIP_PORT_MASK		(3 << 29)
2811 #define   VIDEO_DIP_ENABLE_GCP		(1 << 25)
2812 #define   VIDEO_DIP_ENABLE_AVI		(1 << 21)
2813 #define   VIDEO_DIP_ENABLE_VENDOR	(2 << 21)
2814 #define   VIDEO_DIP_ENABLE_GAMUT	(4 << 21)
2815 #define   VIDEO_DIP_ENABLE_SPD		(8 << 21)
2816 #define   VIDEO_DIP_SELECT_AVI		(0 << 19)
2817 #define   VIDEO_DIP_SELECT_VENDOR	(1 << 19)
2818 #define   VIDEO_DIP_SELECT_SPD		(3 << 19)
2819 #define   VIDEO_DIP_SELECT_MASK		(3 << 19)
2820 #define   VIDEO_DIP_FREQ_ONCE		(0 << 16)
2821 #define   VIDEO_DIP_FREQ_VSYNC		(1 << 16)
2822 #define   VIDEO_DIP_FREQ_2VSYNC		(2 << 16)
2823 #define   VIDEO_DIP_FREQ_MASK		(3 << 16)
2824 /* HSW and later: */
2825 #define   VIDEO_DIP_ENABLE_VSC_HSW	(1 << 20)
2826 #define   VIDEO_DIP_ENABLE_GCP_HSW	(1 << 16)
2827 #define   VIDEO_DIP_ENABLE_AVI_HSW	(1 << 12)
2828 #define   VIDEO_DIP_ENABLE_VS_HSW	(1 << 8)
2829 #define   VIDEO_DIP_ENABLE_GMP_HSW	(1 << 4)
2830 #define   VIDEO_DIP_ENABLE_SPD_HSW	(1 << 0)
2831 
2832 /* Panel power sequencing */
2833 #define PP_STATUS	0x61200
2834 #define   PP_ON		(1 << 31)
2835 /*
2836  * Indicates that all dependencies of the panel are on:
2837  *
2838  * - PLL enabled
2839  * - pipe enabled
2840  * - LVDS/DVOB/DVOC on
2841  */
2842 #define   PP_READY		(1 << 30)
2843 #define   PP_SEQUENCE_NONE	(0 << 28)
2844 #define   PP_SEQUENCE_POWER_UP	(1 << 28)
2845 #define   PP_SEQUENCE_POWER_DOWN (2 << 28)
2846 #define   PP_SEQUENCE_MASK	(3 << 28)
2847 #define   PP_SEQUENCE_SHIFT	28
2848 #define   PP_CYCLE_DELAY_ACTIVE	(1 << 27)
2849 #define   PP_SEQUENCE_STATE_MASK 0x0000000f
2850 #define   PP_SEQUENCE_STATE_OFF_IDLE	(0x0 << 0)
2851 #define   PP_SEQUENCE_STATE_OFF_S0_1	(0x1 << 0)
2852 #define   PP_SEQUENCE_STATE_OFF_S0_2	(0x2 << 0)
2853 #define   PP_SEQUENCE_STATE_OFF_S0_3	(0x3 << 0)
2854 #define   PP_SEQUENCE_STATE_ON_IDLE	(0x8 << 0)
2855 #define   PP_SEQUENCE_STATE_ON_S1_0	(0x9 << 0)
2856 #define   PP_SEQUENCE_STATE_ON_S1_2	(0xa << 0)
2857 #define   PP_SEQUENCE_STATE_ON_S1_3	(0xb << 0)
2858 #define   PP_SEQUENCE_STATE_RESET	(0xf << 0)
2859 #define PP_CONTROL	0x61204
2860 #define   POWER_TARGET_ON	(1 << 0)
2861 #define PP_ON_DELAYS	0x61208
2862 #define PP_OFF_DELAYS	0x6120c
2863 #define PP_DIVISOR	0x61210
2864 
2865 /* Panel fitting */
2866 #define PFIT_CONTROL	(dev_priv->info.display_mmio_offset + 0x61230)
2867 #define   PFIT_ENABLE		(1 << 31)
2868 #define   PFIT_PIPE_MASK	(3 << 29)
2869 #define   PFIT_PIPE_SHIFT	29
2870 #define   VERT_INTERP_DISABLE	(0 << 10)
2871 #define   VERT_INTERP_BILINEAR	(1 << 10)
2872 #define   VERT_INTERP_MASK	(3 << 10)
2873 #define   VERT_AUTO_SCALE	(1 << 9)
2874 #define   HORIZ_INTERP_DISABLE	(0 << 6)
2875 #define   HORIZ_INTERP_BILINEAR	(1 << 6)
2876 #define   HORIZ_INTERP_MASK	(3 << 6)
2877 #define   HORIZ_AUTO_SCALE	(1 << 5)
2878 #define   PANEL_8TO6_DITHER_ENABLE (1 << 3)
2879 #define   PFIT_FILTER_FUZZY	(0 << 24)
2880 #define   PFIT_SCALING_AUTO	(0 << 26)
2881 #define   PFIT_SCALING_PROGRAMMED (1 << 26)
2882 #define   PFIT_SCALING_PILLAR	(2 << 26)
2883 #define   PFIT_SCALING_LETTER	(3 << 26)
2884 #define PFIT_PGM_RATIOS	(dev_priv->info.display_mmio_offset + 0x61234)
2885 /* Pre-965 */
2886 #define		PFIT_VERT_SCALE_SHIFT		20
2887 #define		PFIT_VERT_SCALE_MASK		0xfff00000
2888 #define		PFIT_HORIZ_SCALE_SHIFT		4
2889 #define		PFIT_HORIZ_SCALE_MASK		0x0000fff0
2890 /* 965+ */
2891 #define		PFIT_VERT_SCALE_SHIFT_965	16
2892 #define		PFIT_VERT_SCALE_MASK_965	0x1fff0000
2893 #define		PFIT_HORIZ_SCALE_SHIFT_965	0
2894 #define		PFIT_HORIZ_SCALE_MASK_965	0x00001fff
2895 
2896 #define PFIT_AUTO_RATIOS (dev_priv->info.display_mmio_offset + 0x61238)
2897 
2898 #define _VLV_BLC_PWM_CTL2_A (dev_priv->info.display_mmio_offset + 0x61250)
2899 #define _VLV_BLC_PWM_CTL2_B (dev_priv->info.display_mmio_offset + 0x61350)
2900 #define VLV_BLC_PWM_CTL2(pipe) _PIPE(pipe, _VLV_BLC_PWM_CTL2_A, \
2901 				     _VLV_BLC_PWM_CTL2_B)
2902 
2903 #define _VLV_BLC_PWM_CTL_A (dev_priv->info.display_mmio_offset + 0x61254)
2904 #define _VLV_BLC_PWM_CTL_B (dev_priv->info.display_mmio_offset + 0x61354)
2905 #define VLV_BLC_PWM_CTL(pipe) _PIPE(pipe, _VLV_BLC_PWM_CTL_A, \
2906 				    _VLV_BLC_PWM_CTL_B)
2907 
2908 #define _VLV_BLC_HIST_CTL_A (dev_priv->info.display_mmio_offset + 0x61260)
2909 #define _VLV_BLC_HIST_CTL_B (dev_priv->info.display_mmio_offset + 0x61360)
2910 #define VLV_BLC_HIST_CTL(pipe) _PIPE(pipe, _VLV_BLC_HIST_CTL_A, \
2911 				     _VLV_BLC_HIST_CTL_B)
2912 
2913 /* Backlight control */
2914 #define BLC_PWM_CTL2	(dev_priv->info.display_mmio_offset + 0x61250) /* 965+ only */
2915 #define   BLM_PWM_ENABLE		(1 << 31)
2916 #define   BLM_COMBINATION_MODE		(1 << 30) /* gen4 only */
2917 #define   BLM_PIPE_SELECT		(1 << 29)
2918 #define   BLM_PIPE_SELECT_IVB		(3 << 29)
2919 #define   BLM_PIPE_A			(0 << 29)
2920 #define   BLM_PIPE_B			(1 << 29)
2921 #define   BLM_PIPE_C			(2 << 29) /* ivb + */
2922 #define   BLM_TRANSCODER_A		BLM_PIPE_A /* hsw */
2923 #define   BLM_TRANSCODER_B		BLM_PIPE_B
2924 #define   BLM_TRANSCODER_C		BLM_PIPE_C
2925 #define   BLM_TRANSCODER_EDP		(3 << 29)
2926 #define   BLM_PIPE(pipe)		((pipe) << 29)
2927 #define   BLM_POLARITY_I965		(1 << 28) /* gen4 only */
2928 #define   BLM_PHASE_IN_INTERUPT_STATUS	(1 << 26)
2929 #define   BLM_PHASE_IN_ENABLE		(1 << 25)
2930 #define   BLM_PHASE_IN_INTERUPT_ENABL	(1 << 24)
2931 #define   BLM_PHASE_IN_TIME_BASE_SHIFT	(16)
2932 #define   BLM_PHASE_IN_TIME_BASE_MASK	(0xff << 16)
2933 #define   BLM_PHASE_IN_COUNT_SHIFT	(8)
2934 #define   BLM_PHASE_IN_COUNT_MASK	(0xff << 8)
2935 #define   BLM_PHASE_IN_INCR_SHIFT	(0)
2936 #define   BLM_PHASE_IN_INCR_MASK	(0xff << 0)
2937 #define BLC_PWM_CTL	(dev_priv->info.display_mmio_offset + 0x61254)
2938 /*
2939  * This is the most significant 15 bits of the number of backlight cycles in a
2940  * complete cycle of the modulated backlight control.
2941  *
2942  * The actual value is this field multiplied by two.
2943  */
2944 #define   BACKLIGHT_MODULATION_FREQ_SHIFT	(17)
2945 #define   BACKLIGHT_MODULATION_FREQ_MASK	(0x7fff << 17)
2946 #define   BLM_LEGACY_MODE			(1 << 16) /* gen2 only */
2947 /*
2948  * This is the number of cycles out of the backlight modulation cycle for which
2949  * the backlight is on.
2950  *
2951  * This field must be no greater than the number of cycles in the complete
2952  * backlight modulation cycle.
2953  */
2954 #define   BACKLIGHT_DUTY_CYCLE_SHIFT		(0)
2955 #define   BACKLIGHT_DUTY_CYCLE_MASK		(0xffff)
2956 #define   BACKLIGHT_DUTY_CYCLE_MASK_PNV		(0xfffe)
2957 #define   BLM_POLARITY_PNV			(1 << 0) /* pnv only */
2958 
2959 #define BLC_HIST_CTL	(dev_priv->info.display_mmio_offset + 0x61260)
2960 
2961 /* New registers for PCH-split platforms. Safe where new bits show up, the
2962  * register layout machtes with gen4 BLC_PWM_CTL[12]. */
2963 #define BLC_PWM_CPU_CTL2	0x48250
2964 #define BLC_PWM_CPU_CTL		0x48254
2965 
2966 #define HSW_BLC_PWM2_CTL	0x48350
2967 
2968 /* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
2969  * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
2970 #define BLC_PWM_PCH_CTL1	0xc8250
2971 #define   BLM_PCH_PWM_ENABLE			(1 << 31)
2972 #define   BLM_PCH_OVERRIDE_ENABLE		(1 << 30)
2973 #define   BLM_PCH_POLARITY			(1 << 29)
2974 #define BLC_PWM_PCH_CTL2	0xc8254
2975 
2976 #define UTIL_PIN_CTL		0x48400
2977 #define   UTIL_PIN_ENABLE	(1 << 31)
2978 
2979 #define PCH_GTC_CTL		0xe7000
2980 #define   PCH_GTC_ENABLE	(1 << 31)
2981 
2982 /* TV port control */
2983 #define TV_CTL			0x68000
2984 /* Enables the TV encoder */
2985 # define TV_ENC_ENABLE			(1 << 31)
2986 /* Sources the TV encoder input from pipe B instead of A. */
2987 # define TV_ENC_PIPEB_SELECT		(1 << 30)
2988 /* Outputs composite video (DAC A only) */
2989 # define TV_ENC_OUTPUT_COMPOSITE	(0 << 28)
2990 /* Outputs SVideo video (DAC B/C) */
2991 # define TV_ENC_OUTPUT_SVIDEO		(1 << 28)
2992 /* Outputs Component video (DAC A/B/C) */
2993 # define TV_ENC_OUTPUT_COMPONENT	(2 << 28)
2994 /* Outputs Composite and SVideo (DAC A/B/C) */
2995 # define TV_ENC_OUTPUT_SVIDEO_COMPOSITE	(3 << 28)
2996 # define TV_TRILEVEL_SYNC		(1 << 21)
2997 /* Enables slow sync generation (945GM only) */
2998 # define TV_SLOW_SYNC			(1 << 20)
2999 /* Selects 4x oversampling for 480i and 576p */
3000 # define TV_OVERSAMPLE_4X		(0 << 18)
3001 /* Selects 2x oversampling for 720p and 1080i */
3002 # define TV_OVERSAMPLE_2X		(1 << 18)
3003 /* Selects no oversampling for 1080p */
3004 # define TV_OVERSAMPLE_NONE		(2 << 18)
3005 /* Selects 8x oversampling */
3006 # define TV_OVERSAMPLE_8X		(3 << 18)
3007 /* Selects progressive mode rather than interlaced */
3008 # define TV_PROGRESSIVE			(1 << 17)
3009 /* Sets the colorburst to PAL mode.  Required for non-M PAL modes. */
3010 # define TV_PAL_BURST			(1 << 16)
3011 /* Field for setting delay of Y compared to C */
3012 # define TV_YC_SKEW_MASK		(7 << 12)
3013 /* Enables a fix for 480p/576p standard definition modes on the 915GM only */
3014 # define TV_ENC_SDP_FIX			(1 << 11)
3015 /*
3016  * Enables a fix for the 915GM only.
3017  *
3018  * Not sure what it does.
3019  */
3020 # define TV_ENC_C0_FIX			(1 << 10)
3021 /* Bits that must be preserved by software */
3022 # define TV_CTL_SAVE			((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
3023 # define TV_FUSE_STATE_MASK		(3 << 4)
3024 /* Read-only state that reports all features enabled */
3025 # define TV_FUSE_STATE_ENABLED		(0 << 4)
3026 /* Read-only state that reports that Macrovision is disabled in hardware*/
3027 # define TV_FUSE_STATE_NO_MACROVISION	(1 << 4)
3028 /* Read-only state that reports that TV-out is disabled in hardware. */
3029 # define TV_FUSE_STATE_DISABLED		(2 << 4)
3030 /* Normal operation */
3031 # define TV_TEST_MODE_NORMAL		(0 << 0)
3032 /* Encoder test pattern 1 - combo pattern */
3033 # define TV_TEST_MODE_PATTERN_1		(1 << 0)
3034 /* Encoder test pattern 2 - full screen vertical 75% color bars */
3035 # define TV_TEST_MODE_PATTERN_2		(2 << 0)
3036 /* Encoder test pattern 3 - full screen horizontal 75% color bars */
3037 # define TV_TEST_MODE_PATTERN_3		(3 << 0)
3038 /* Encoder test pattern 4 - random noise */
3039 # define TV_TEST_MODE_PATTERN_4		(4 << 0)
3040 /* Encoder test pattern 5 - linear color ramps */
3041 # define TV_TEST_MODE_PATTERN_5		(5 << 0)
3042 /*
3043  * This test mode forces the DACs to 50% of full output.
3044  *
3045  * This is used for load detection in combination with TVDAC_SENSE_MASK
3046  */
3047 # define TV_TEST_MODE_MONITOR_DETECT	(7 << 0)
3048 # define TV_TEST_MODE_MASK		(7 << 0)
3049 
3050 #define TV_DAC			0x68004
3051 # define TV_DAC_SAVE		0x00ffff00
3052 /*
3053  * Reports that DAC state change logic has reported change (RO).
3054  *
3055  * This gets cleared when TV_DAC_STATE_EN is cleared
3056 */
3057 # define TVDAC_STATE_CHG		(1 << 31)
3058 # define TVDAC_SENSE_MASK		(7 << 28)
3059 /* Reports that DAC A voltage is above the detect threshold */
3060 # define TVDAC_A_SENSE			(1 << 30)
3061 /* Reports that DAC B voltage is above the detect threshold */
3062 # define TVDAC_B_SENSE			(1 << 29)
3063 /* Reports that DAC C voltage is above the detect threshold */
3064 # define TVDAC_C_SENSE			(1 << 28)
3065 /*
3066  * Enables DAC state detection logic, for load-based TV detection.
3067  *
3068  * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
3069  * to off, for load detection to work.
3070  */
3071 # define TVDAC_STATE_CHG_EN		(1 << 27)
3072 /* Sets the DAC A sense value to high */
3073 # define TVDAC_A_SENSE_CTL		(1 << 26)
3074 /* Sets the DAC B sense value to high */
3075 # define TVDAC_B_SENSE_CTL		(1 << 25)
3076 /* Sets the DAC C sense value to high */
3077 # define TVDAC_C_SENSE_CTL		(1 << 24)
3078 /* Overrides the ENC_ENABLE and DAC voltage levels */
3079 # define DAC_CTL_OVERRIDE		(1 << 7)
3080 /* Sets the slew rate.  Must be preserved in software */
3081 # define ENC_TVDAC_SLEW_FAST		(1 << 6)
3082 # define DAC_A_1_3_V			(0 << 4)
3083 # define DAC_A_1_1_V			(1 << 4)
3084 # define DAC_A_0_7_V			(2 << 4)
3085 # define DAC_A_MASK			(3 << 4)
3086 # define DAC_B_1_3_V			(0 << 2)
3087 # define DAC_B_1_1_V			(1 << 2)
3088 # define DAC_B_0_7_V			(2 << 2)
3089 # define DAC_B_MASK			(3 << 2)
3090 # define DAC_C_1_3_V			(0 << 0)
3091 # define DAC_C_1_1_V			(1 << 0)
3092 # define DAC_C_0_7_V			(2 << 0)
3093 # define DAC_C_MASK			(3 << 0)
3094 
3095 /*
3096  * CSC coefficients are stored in a floating point format with 9 bits of
3097  * mantissa and 2 or 3 bits of exponent.  The exponent is represented as 2**-n,
3098  * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
3099  * -1 (0x3) being the only legal negative value.
3100  */
3101 #define TV_CSC_Y		0x68010
3102 # define TV_RY_MASK			0x07ff0000
3103 # define TV_RY_SHIFT			16
3104 # define TV_GY_MASK			0x00000fff
3105 # define TV_GY_SHIFT			0
3106 
3107 #define TV_CSC_Y2		0x68014
3108 # define TV_BY_MASK			0x07ff0000
3109 # define TV_BY_SHIFT			16
3110 /*
3111  * Y attenuation for component video.
3112  *
3113  * Stored in 1.9 fixed point.
3114  */
3115 # define TV_AY_MASK			0x000003ff
3116 # define TV_AY_SHIFT			0
3117 
3118 #define TV_CSC_U		0x68018
3119 # define TV_RU_MASK			0x07ff0000
3120 # define TV_RU_SHIFT			16
3121 # define TV_GU_MASK			0x000007ff
3122 # define TV_GU_SHIFT			0
3123 
3124 #define TV_CSC_U2		0x6801c
3125 # define TV_BU_MASK			0x07ff0000
3126 # define TV_BU_SHIFT			16
3127 /*
3128  * U attenuation for component video.
3129  *
3130  * Stored in 1.9 fixed point.
3131  */
3132 # define TV_AU_MASK			0x000003ff
3133 # define TV_AU_SHIFT			0
3134 
3135 #define TV_CSC_V		0x68020
3136 # define TV_RV_MASK			0x0fff0000
3137 # define TV_RV_SHIFT			16
3138 # define TV_GV_MASK			0x000007ff
3139 # define TV_GV_SHIFT			0
3140 
3141 #define TV_CSC_V2		0x68024
3142 # define TV_BV_MASK			0x07ff0000
3143 # define TV_BV_SHIFT			16
3144 /*
3145  * V attenuation for component video.
3146  *
3147  * Stored in 1.9 fixed point.
3148  */
3149 # define TV_AV_MASK			0x000007ff
3150 # define TV_AV_SHIFT			0
3151 
3152 #define TV_CLR_KNOBS		0x68028
3153 /* 2s-complement brightness adjustment */
3154 # define TV_BRIGHTNESS_MASK		0xff000000
3155 # define TV_BRIGHTNESS_SHIFT		24
3156 /* Contrast adjustment, as a 2.6 unsigned floating point number */
3157 # define TV_CONTRAST_MASK		0x00ff0000
3158 # define TV_CONTRAST_SHIFT		16
3159 /* Saturation adjustment, as a 2.6 unsigned floating point number */
3160 # define TV_SATURATION_MASK		0x0000ff00
3161 # define TV_SATURATION_SHIFT		8
3162 /* Hue adjustment, as an integer phase angle in degrees */
3163 # define TV_HUE_MASK			0x000000ff
3164 # define TV_HUE_SHIFT			0
3165 
3166 #define TV_CLR_LEVEL		0x6802c
3167 /* Controls the DAC level for black */
3168 # define TV_BLACK_LEVEL_MASK		0x01ff0000
3169 # define TV_BLACK_LEVEL_SHIFT		16
3170 /* Controls the DAC level for blanking */
3171 # define TV_BLANK_LEVEL_MASK		0x000001ff
3172 # define TV_BLANK_LEVEL_SHIFT		0
3173 
3174 #define TV_H_CTL_1		0x68030
3175 /* Number of pixels in the hsync. */
3176 # define TV_HSYNC_END_MASK		0x1fff0000
3177 # define TV_HSYNC_END_SHIFT		16
3178 /* Total number of pixels minus one in the line (display and blanking). */
3179 # define TV_HTOTAL_MASK			0x00001fff
3180 # define TV_HTOTAL_SHIFT		0
3181 
3182 #define TV_H_CTL_2		0x68034
3183 /* Enables the colorburst (needed for non-component color) */
3184 # define TV_BURST_ENA			(1 << 31)
3185 /* Offset of the colorburst from the start of hsync, in pixels minus one. */
3186 # define TV_HBURST_START_SHIFT		16
3187 # define TV_HBURST_START_MASK		0x1fff0000
3188 /* Length of the colorburst */
3189 # define TV_HBURST_LEN_SHIFT		0
3190 # define TV_HBURST_LEN_MASK		0x0001fff
3191 
3192 #define TV_H_CTL_3		0x68038
3193 /* End of hblank, measured in pixels minus one from start of hsync */
3194 # define TV_HBLANK_END_SHIFT		16
3195 # define TV_HBLANK_END_MASK		0x1fff0000
3196 /* Start of hblank, measured in pixels minus one from start of hsync */
3197 # define TV_HBLANK_START_SHIFT		0
3198 # define TV_HBLANK_START_MASK		0x0001fff
3199 
3200 #define TV_V_CTL_1		0x6803c
3201 /* XXX */
3202 # define TV_NBR_END_SHIFT		16
3203 # define TV_NBR_END_MASK		0x07ff0000
3204 /* XXX */
3205 # define TV_VI_END_F1_SHIFT		8
3206 # define TV_VI_END_F1_MASK		0x00003f00
3207 /* XXX */
3208 # define TV_VI_END_F2_SHIFT		0
3209 # define TV_VI_END_F2_MASK		0x0000003f
3210 
3211 #define TV_V_CTL_2		0x68040
3212 /* Length of vsync, in half lines */
3213 # define TV_VSYNC_LEN_MASK		0x07ff0000
3214 # define TV_VSYNC_LEN_SHIFT		16
3215 /* Offset of the start of vsync in field 1, measured in one less than the
3216  * number of half lines.
3217  */
3218 # define TV_VSYNC_START_F1_MASK		0x00007f00
3219 # define TV_VSYNC_START_F1_SHIFT	8
3220 /*
3221  * Offset of the start of vsync in field 2, measured in one less than the
3222  * number of half lines.
3223  */
3224 # define TV_VSYNC_START_F2_MASK		0x0000007f
3225 # define TV_VSYNC_START_F2_SHIFT	0
3226 
3227 #define TV_V_CTL_3		0x68044
3228 /* Enables generation of the equalization signal */
3229 # define TV_EQUAL_ENA			(1 << 31)
3230 /* Length of vsync, in half lines */
3231 # define TV_VEQ_LEN_MASK		0x007f0000
3232 # define TV_VEQ_LEN_SHIFT		16
3233 /* Offset of the start of equalization in field 1, measured in one less than
3234  * the number of half lines.
3235  */
3236 # define TV_VEQ_START_F1_MASK		0x0007f00
3237 # define TV_VEQ_START_F1_SHIFT		8
3238 /*
3239  * Offset of the start of equalization in field 2, measured in one less than
3240  * the number of half lines.
3241  */
3242 # define TV_VEQ_START_F2_MASK		0x000007f
3243 # define TV_VEQ_START_F2_SHIFT		0
3244 
3245 #define TV_V_CTL_4		0x68048
3246 /*
3247  * Offset to start of vertical colorburst, measured in one less than the
3248  * number of lines from vertical start.
3249  */
3250 # define TV_VBURST_START_F1_MASK	0x003f0000
3251 # define TV_VBURST_START_F1_SHIFT	16
3252 /*
3253  * Offset to the end of vertical colorburst, measured in one less than the
3254  * number of lines from the start of NBR.
3255  */
3256 # define TV_VBURST_END_F1_MASK		0x000000ff
3257 # define TV_VBURST_END_F1_SHIFT		0
3258 
3259 #define TV_V_CTL_5		0x6804c
3260 /*
3261  * Offset to start of vertical colorburst, measured in one less than the
3262  * number of lines from vertical start.
3263  */
3264 # define TV_VBURST_START_F2_MASK	0x003f0000
3265 # define TV_VBURST_START_F2_SHIFT	16
3266 /*
3267  * Offset to the end of vertical colorburst, measured in one less than the
3268  * number of lines from the start of NBR.
3269  */
3270 # define TV_VBURST_END_F2_MASK		0x000000ff
3271 # define TV_VBURST_END_F2_SHIFT		0
3272 
3273 #define TV_V_CTL_6		0x68050
3274 /*
3275  * Offset to start of vertical colorburst, measured in one less than the
3276  * number of lines from vertical start.
3277  */
3278 # define TV_VBURST_START_F3_MASK	0x003f0000
3279 # define TV_VBURST_START_F3_SHIFT	16
3280 /*
3281  * Offset to the end of vertical colorburst, measured in one less than the
3282  * number of lines from the start of NBR.
3283  */
3284 # define TV_VBURST_END_F3_MASK		0x000000ff
3285 # define TV_VBURST_END_F3_SHIFT		0
3286 
3287 #define TV_V_CTL_7		0x68054
3288 /*
3289  * Offset to start of vertical colorburst, measured in one less than the
3290  * number of lines from vertical start.
3291  */
3292 # define TV_VBURST_START_F4_MASK	0x003f0000
3293 # define TV_VBURST_START_F4_SHIFT	16
3294 /*
3295  * Offset to the end of vertical colorburst, measured in one less than the
3296  * number of lines from the start of NBR.
3297  */
3298 # define TV_VBURST_END_F4_MASK		0x000000ff
3299 # define TV_VBURST_END_F4_SHIFT		0
3300 
3301 #define TV_SC_CTL_1		0x68060
3302 /* Turns on the first subcarrier phase generation DDA */
3303 # define TV_SC_DDA1_EN			(1 << 31)
3304 /* Turns on the first subcarrier phase generation DDA */
3305 # define TV_SC_DDA2_EN			(1 << 30)
3306 /* Turns on the first subcarrier phase generation DDA */
3307 # define TV_SC_DDA3_EN			(1 << 29)
3308 /* Sets the subcarrier DDA to reset frequency every other field */
3309 # define TV_SC_RESET_EVERY_2		(0 << 24)
3310 /* Sets the subcarrier DDA to reset frequency every fourth field */
3311 # define TV_SC_RESET_EVERY_4		(1 << 24)
3312 /* Sets the subcarrier DDA to reset frequency every eighth field */
3313 # define TV_SC_RESET_EVERY_8		(2 << 24)
3314 /* Sets the subcarrier DDA to never reset the frequency */
3315 # define TV_SC_RESET_NEVER		(3 << 24)
3316 /* Sets the peak amplitude of the colorburst.*/
3317 # define TV_BURST_LEVEL_MASK		0x00ff0000
3318 # define TV_BURST_LEVEL_SHIFT		16
3319 /* Sets the increment of the first subcarrier phase generation DDA */
3320 # define TV_SCDDA1_INC_MASK		0x00000fff
3321 # define TV_SCDDA1_INC_SHIFT		0
3322 
3323 #define TV_SC_CTL_2		0x68064
3324 /* Sets the rollover for the second subcarrier phase generation DDA */
3325 # define TV_SCDDA2_SIZE_MASK		0x7fff0000
3326 # define TV_SCDDA2_SIZE_SHIFT		16
3327 /* Sets the increent of the second subcarrier phase generation DDA */
3328 # define TV_SCDDA2_INC_MASK		0x00007fff
3329 # define TV_SCDDA2_INC_SHIFT		0
3330 
3331 #define TV_SC_CTL_3		0x68068
3332 /* Sets the rollover for the third subcarrier phase generation DDA */
3333 # define TV_SCDDA3_SIZE_MASK		0x7fff0000
3334 # define TV_SCDDA3_SIZE_SHIFT		16
3335 /* Sets the increent of the third subcarrier phase generation DDA */
3336 # define TV_SCDDA3_INC_MASK		0x00007fff
3337 # define TV_SCDDA3_INC_SHIFT		0
3338 
3339 #define TV_WIN_POS		0x68070
3340 /* X coordinate of the display from the start of horizontal active */
3341 # define TV_XPOS_MASK			0x1fff0000
3342 # define TV_XPOS_SHIFT			16
3343 /* Y coordinate of the display from the start of vertical active (NBR) */
3344 # define TV_YPOS_MASK			0x00000fff
3345 # define TV_YPOS_SHIFT			0
3346 
3347 #define TV_WIN_SIZE		0x68074
3348 /* Horizontal size of the display window, measured in pixels*/
3349 # define TV_XSIZE_MASK			0x1fff0000
3350 # define TV_XSIZE_SHIFT			16
3351 /*
3352  * Vertical size of the display window, measured in pixels.
3353  *
3354  * Must be even for interlaced modes.
3355  */
3356 # define TV_YSIZE_MASK			0x00000fff
3357 # define TV_YSIZE_SHIFT			0
3358 
3359 #define TV_FILTER_CTL_1		0x68080
3360 /*
3361  * Enables automatic scaling calculation.
3362  *
3363  * If set, the rest of the registers are ignored, and the calculated values can
3364  * be read back from the register.
3365  */
3366 # define TV_AUTO_SCALE			(1 << 31)
3367 /*
3368  * Disables the vertical filter.
3369  *
3370  * This is required on modes more than 1024 pixels wide */
3371 # define TV_V_FILTER_BYPASS		(1 << 29)
3372 /* Enables adaptive vertical filtering */
3373 # define TV_VADAPT			(1 << 28)
3374 # define TV_VADAPT_MODE_MASK		(3 << 26)
3375 /* Selects the least adaptive vertical filtering mode */
3376 # define TV_VADAPT_MODE_LEAST		(0 << 26)
3377 /* Selects the moderately adaptive vertical filtering mode */
3378 # define TV_VADAPT_MODE_MODERATE	(1 << 26)
3379 /* Selects the most adaptive vertical filtering mode */
3380 # define TV_VADAPT_MODE_MOST		(3 << 26)
3381 /*
3382  * Sets the horizontal scaling factor.
3383  *
3384  * This should be the fractional part of the horizontal scaling factor divided
3385  * by the oversampling rate.  TV_HSCALE should be less than 1, and set to:
3386  *
3387  * (src width - 1) / ((oversample * dest width) - 1)
3388  */
3389 # define TV_HSCALE_FRAC_MASK		0x00003fff
3390 # define TV_HSCALE_FRAC_SHIFT		0
3391 
3392 #define TV_FILTER_CTL_2		0x68084
3393 /*
3394  * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
3395  *
3396  * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
3397  */
3398 # define TV_VSCALE_INT_MASK		0x00038000
3399 # define TV_VSCALE_INT_SHIFT		15
3400 /*
3401  * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
3402  *
3403  * \sa TV_VSCALE_INT_MASK
3404  */
3405 # define TV_VSCALE_FRAC_MASK		0x00007fff
3406 # define TV_VSCALE_FRAC_SHIFT		0
3407 
3408 #define TV_FILTER_CTL_3		0x68088
3409 /*
3410  * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
3411  *
3412  * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
3413  *
3414  * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
3415  */
3416 # define TV_VSCALE_IP_INT_MASK		0x00038000
3417 # define TV_VSCALE_IP_INT_SHIFT		15
3418 /*
3419  * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
3420  *
3421  * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
3422  *
3423  * \sa TV_VSCALE_IP_INT_MASK
3424  */
3425 # define TV_VSCALE_IP_FRAC_MASK		0x00007fff
3426 # define TV_VSCALE_IP_FRAC_SHIFT		0
3427 
3428 #define TV_CC_CONTROL		0x68090
3429 # define TV_CC_ENABLE			(1 << 31)
3430 /*
3431  * Specifies which field to send the CC data in.
3432  *
3433  * CC data is usually sent in field 0.
3434  */
3435 # define TV_CC_FID_MASK			(1 << 27)
3436 # define TV_CC_FID_SHIFT		27
3437 /* Sets the horizontal position of the CC data.  Usually 135. */
3438 # define TV_CC_HOFF_MASK		0x03ff0000
3439 # define TV_CC_HOFF_SHIFT		16
3440 /* Sets the vertical position of the CC data.  Usually 21 */
3441 # define TV_CC_LINE_MASK		0x0000003f
3442 # define TV_CC_LINE_SHIFT		0
3443 
3444 #define TV_CC_DATA		0x68094
3445 # define TV_CC_RDY			(1 << 31)
3446 /* Second word of CC data to be transmitted. */
3447 # define TV_CC_DATA_2_MASK		0x007f0000
3448 # define TV_CC_DATA_2_SHIFT		16
3449 /* First word of CC data to be transmitted. */
3450 # define TV_CC_DATA_1_MASK		0x0000007f
3451 # define TV_CC_DATA_1_SHIFT		0
3452 
3453 #define TV_H_LUMA_0		0x68100
3454 #define TV_H_LUMA_59		0x681ec
3455 #define TV_H_CHROMA_0		0x68200
3456 #define TV_H_CHROMA_59		0x682ec
3457 #define TV_V_LUMA_0		0x68300
3458 #define TV_V_LUMA_42		0x683a8
3459 #define TV_V_CHROMA_0		0x68400
3460 #define TV_V_CHROMA_42		0x684a8
3461 
3462 /* Display Port */
3463 #define DP_A				0x64000 /* eDP */
3464 #define DP_B				0x64100
3465 #define DP_C				0x64200
3466 #define DP_D				0x64300
3467 
3468 #define   DP_PORT_EN			(1 << 31)
3469 #define   DP_PIPEB_SELECT		(1 << 30)
3470 #define   DP_PIPE_MASK			(1 << 30)
3471 #define   DP_PIPE_SELECT_CHV(pipe)	((pipe) << 16)
3472 #define   DP_PIPE_MASK_CHV		(3 << 16)
3473 
3474 /* Link training mode - select a suitable mode for each stage */
3475 #define   DP_LINK_TRAIN_PAT_1		(0 << 28)
3476 #define   DP_LINK_TRAIN_PAT_2		(1 << 28)
3477 #define   DP_LINK_TRAIN_PAT_IDLE	(2 << 28)
3478 #define   DP_LINK_TRAIN_OFF		(3 << 28)
3479 #define   DP_LINK_TRAIN_MASK		(3 << 28)
3480 #define   DP_LINK_TRAIN_SHIFT		28
3481 
3482 /* CPT Link training mode */
3483 #define   DP_LINK_TRAIN_PAT_1_CPT	(0 << 8)
3484 #define   DP_LINK_TRAIN_PAT_2_CPT	(1 << 8)
3485 #define   DP_LINK_TRAIN_PAT_IDLE_CPT	(2 << 8)
3486 #define   DP_LINK_TRAIN_OFF_CPT		(3 << 8)
3487 #define   DP_LINK_TRAIN_MASK_CPT	(7 << 8)
3488 #define   DP_LINK_TRAIN_SHIFT_CPT	8
3489 
3490 /* Signal voltages. These are mostly controlled by the other end */
3491 #define   DP_VOLTAGE_0_4		(0 << 25)
3492 #define   DP_VOLTAGE_0_6		(1 << 25)
3493 #define   DP_VOLTAGE_0_8		(2 << 25)
3494 #define   DP_VOLTAGE_1_2		(3 << 25)
3495 #define   DP_VOLTAGE_MASK		(7 << 25)
3496 #define   DP_VOLTAGE_SHIFT		25
3497 
3498 /* Signal pre-emphasis levels, like voltages, the other end tells us what
3499  * they want
3500  */
3501 #define   DP_PRE_EMPHASIS_0		(0 << 22)
3502 #define   DP_PRE_EMPHASIS_3_5		(1 << 22)
3503 #define   DP_PRE_EMPHASIS_6		(2 << 22)
3504 #define   DP_PRE_EMPHASIS_9_5		(3 << 22)
3505 #define   DP_PRE_EMPHASIS_MASK		(7 << 22)
3506 #define   DP_PRE_EMPHASIS_SHIFT		22
3507 
3508 /* How many wires to use. I guess 3 was too hard */
3509 #define   DP_PORT_WIDTH(width)		(((width) - 1) << 19)
3510 #define   DP_PORT_WIDTH_MASK		(7 << 19)
3511 
3512 /* Mystic DPCD version 1.1 special mode */
3513 #define   DP_ENHANCED_FRAMING		(1 << 18)
3514 
3515 /* eDP */
3516 #define   DP_PLL_FREQ_270MHZ		(0 << 16)
3517 #define   DP_PLL_FREQ_160MHZ		(1 << 16)
3518 #define   DP_PLL_FREQ_MASK		(3 << 16)
3519 
3520 /* locked once port is enabled */
3521 #define   DP_PORT_REVERSAL		(1 << 15)
3522 
3523 /* eDP */
3524 #define   DP_PLL_ENABLE			(1 << 14)
3525 
3526 /* sends the clock on lane 15 of the PEG for debug */
3527 #define   DP_CLOCK_OUTPUT_ENABLE	(1 << 13)
3528 
3529 #define   DP_SCRAMBLING_DISABLE		(1 << 12)
3530 #define   DP_SCRAMBLING_DISABLE_IRONLAKE	(1 << 7)
3531 
3532 /* limit RGB values to avoid confusing TVs */
3533 #define   DP_COLOR_RANGE_16_235		(1 << 8)
3534 
3535 /* Turn on the audio link */
3536 #define   DP_AUDIO_OUTPUT_ENABLE	(1 << 6)
3537 
3538 /* vs and hs sync polarity */
3539 #define   DP_SYNC_VS_HIGH		(1 << 4)
3540 #define   DP_SYNC_HS_HIGH		(1 << 3)
3541 
3542 /* A fantasy */
3543 #define   DP_DETECTED			(1 << 2)
3544 
3545 /* The aux channel provides a way to talk to the
3546  * signal sink for DDC etc. Max packet size supported
3547  * is 20 bytes in each direction, hence the 5 fixed
3548  * data registers
3549  */
3550 #define DPA_AUX_CH_CTL			0x64010
3551 #define DPA_AUX_CH_DATA1		0x64014
3552 #define DPA_AUX_CH_DATA2		0x64018
3553 #define DPA_AUX_CH_DATA3		0x6401c
3554 #define DPA_AUX_CH_DATA4		0x64020
3555 #define DPA_AUX_CH_DATA5		0x64024
3556 
3557 #define DPB_AUX_CH_CTL			0x64110
3558 #define DPB_AUX_CH_DATA1		0x64114
3559 #define DPB_AUX_CH_DATA2		0x64118
3560 #define DPB_AUX_CH_DATA3		0x6411c
3561 #define DPB_AUX_CH_DATA4		0x64120
3562 #define DPB_AUX_CH_DATA5		0x64124
3563 
3564 #define DPC_AUX_CH_CTL			0x64210
3565 #define DPC_AUX_CH_DATA1		0x64214
3566 #define DPC_AUX_CH_DATA2		0x64218
3567 #define DPC_AUX_CH_DATA3		0x6421c
3568 #define DPC_AUX_CH_DATA4		0x64220
3569 #define DPC_AUX_CH_DATA5		0x64224
3570 
3571 #define DPD_AUX_CH_CTL			0x64310
3572 #define DPD_AUX_CH_DATA1		0x64314
3573 #define DPD_AUX_CH_DATA2		0x64318
3574 #define DPD_AUX_CH_DATA3		0x6431c
3575 #define DPD_AUX_CH_DATA4		0x64320
3576 #define DPD_AUX_CH_DATA5		0x64324
3577 
3578 #define   DP_AUX_CH_CTL_SEND_BUSY	    (1 << 31)
3579 #define   DP_AUX_CH_CTL_DONE		    (1 << 30)
3580 #define   DP_AUX_CH_CTL_INTERRUPT	    (1 << 29)
3581 #define   DP_AUX_CH_CTL_TIME_OUT_ERROR	    (1 << 28)
3582 #define   DP_AUX_CH_CTL_TIME_OUT_400us	    (0 << 26)
3583 #define   DP_AUX_CH_CTL_TIME_OUT_600us	    (1 << 26)
3584 #define   DP_AUX_CH_CTL_TIME_OUT_800us	    (2 << 26)
3585 #define   DP_AUX_CH_CTL_TIME_OUT_1600us	    (3 << 26)
3586 #define   DP_AUX_CH_CTL_TIME_OUT_MASK	    (3 << 26)
3587 #define   DP_AUX_CH_CTL_RECEIVE_ERROR	    (1 << 25)
3588 #define   DP_AUX_CH_CTL_MESSAGE_SIZE_MASK    (0x1f << 20)
3589 #define   DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT   20
3590 #define   DP_AUX_CH_CTL_PRECHARGE_2US_MASK   (0xf << 16)
3591 #define   DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT  16
3592 #define   DP_AUX_CH_CTL_AUX_AKSV_SELECT	    (1 << 15)
3593 #define   DP_AUX_CH_CTL_MANCHESTER_TEST	    (1 << 14)
3594 #define   DP_AUX_CH_CTL_SYNC_TEST	    (1 << 13)
3595 #define   DP_AUX_CH_CTL_DEGLITCH_TEST	    (1 << 12)
3596 #define   DP_AUX_CH_CTL_PRECHARGE_TEST	    (1 << 11)
3597 #define   DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK    (0x7ff)
3598 #define   DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT   0
3599 
3600 /*
3601  * Computing GMCH M and N values for the Display Port link
3602  *
3603  * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
3604  *
3605  * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
3606  *
3607  * The GMCH value is used internally
3608  *
3609  * bytes_per_pixel is the number of bytes coming out of the plane,
3610  * which is after the LUTs, so we want the bytes for our color format.
3611  * For our current usage, this is always 3, one byte for R, G and B.
3612  */
3613 #define _PIPEA_DATA_M_G4X	0x70050
3614 #define _PIPEB_DATA_M_G4X	0x71050
3615 
3616 /* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
3617 #define  TU_SIZE(x)             (((x)-1) << 25) /* default size 64 */
3618 #define  TU_SIZE_SHIFT		25
3619 #define  TU_SIZE_MASK           (0x3f << 25)
3620 
3621 #define  DATA_LINK_M_N_MASK	(0xffffff)
3622 #define  DATA_LINK_N_MAX	(0x800000)
3623 
3624 #define _PIPEA_DATA_N_G4X	0x70054
3625 #define _PIPEB_DATA_N_G4X	0x71054
3626 #define   PIPE_GMCH_DATA_N_MASK			(0xffffff)
3627 
3628 /*
3629  * Computing Link M and N values for the Display Port link
3630  *
3631  * Link M / N = pixel_clock / ls_clk
3632  *
3633  * (the DP spec calls pixel_clock the 'strm_clk')
3634  *
3635  * The Link value is transmitted in the Main Stream
3636  * Attributes and VB-ID.
3637  */
3638 
3639 #define _PIPEA_LINK_M_G4X	0x70060
3640 #define _PIPEB_LINK_M_G4X	0x71060
3641 #define   PIPEA_DP_LINK_M_MASK			(0xffffff)
3642 
3643 #define _PIPEA_LINK_N_G4X	0x70064
3644 #define _PIPEB_LINK_N_G4X	0x71064
3645 #define   PIPEA_DP_LINK_N_MASK			(0xffffff)
3646 
3647 #define PIPE_DATA_M_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
3648 #define PIPE_DATA_N_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
3649 #define PIPE_LINK_M_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
3650 #define PIPE_LINK_N_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
3651 
3652 /* Display & cursor control */
3653 
3654 /* Pipe A */
3655 #define _PIPEADSL		0x70000
3656 #define   DSL_LINEMASK_GEN2	0x00000fff
3657 #define   DSL_LINEMASK_GEN3	0x00001fff
3658 #define _PIPEACONF		0x70008
3659 #define   PIPECONF_ENABLE	(1<<31)
3660 #define   PIPECONF_DISABLE	0
3661 #define   PIPECONF_DOUBLE_WIDE	(1<<30)
3662 #define   I965_PIPECONF_ACTIVE	(1<<30)
3663 #define   PIPECONF_DSI_PLL_LOCKED	(1<<29) /* vlv & pipe A only */
3664 #define   PIPECONF_FRAME_START_DELAY_MASK (3<<27)
3665 #define   PIPECONF_SINGLE_WIDE	0
3666 #define   PIPECONF_PIPE_UNLOCKED 0
3667 #define   PIPECONF_PIPE_LOCKED	(1<<25)
3668 #define   PIPECONF_PALETTE	0
3669 #define   PIPECONF_GAMMA		(1<<24)
3670 #define   PIPECONF_FORCE_BORDER	(1<<25)
3671 #define   PIPECONF_INTERLACE_MASK	(7 << 21)
3672 #define   PIPECONF_INTERLACE_MASK_HSW	(3 << 21)
3673 /* Note that pre-gen3 does not support interlaced display directly. Panel
3674  * fitting must be disabled on pre-ilk for interlaced. */
3675 #define   PIPECONF_PROGRESSIVE			(0 << 21)
3676 #define   PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL	(4 << 21) /* gen4 only */
3677 #define   PIPECONF_INTERLACE_W_SYNC_SHIFT	(5 << 21) /* gen4 only */
3678 #define   PIPECONF_INTERLACE_W_FIELD_INDICATION	(6 << 21)
3679 #define   PIPECONF_INTERLACE_FIELD_0_ONLY	(7 << 21) /* gen3 only */
3680 /* Ironlake and later have a complete new set of values for interlaced. PFIT
3681  * means panel fitter required, PF means progressive fetch, DBL means power
3682  * saving pixel doubling. */
3683 #define   PIPECONF_PFIT_PF_INTERLACED_ILK	(1 << 21)
3684 #define   PIPECONF_INTERLACED_ILK		(3 << 21)
3685 #define   PIPECONF_INTERLACED_DBL_ILK		(4 << 21) /* ilk/snb only */
3686 #define   PIPECONF_PFIT_PF_INTERLACED_DBL_ILK	(5 << 21) /* ilk/snb only */
3687 #define   PIPECONF_INTERLACE_MODE_MASK		(7 << 21)
3688 #define   PIPECONF_EDP_RR_MODE_SWITCH		(1 << 20)
3689 #define   PIPECONF_CXSR_DOWNCLOCK	(1<<16)
3690 #define   PIPECONF_COLOR_RANGE_SELECT	(1 << 13)
3691 #define   PIPECONF_BPC_MASK	(0x7 << 5)
3692 #define   PIPECONF_8BPC		(0<<5)
3693 #define   PIPECONF_10BPC	(1<<5)
3694 #define   PIPECONF_6BPC		(2<<5)
3695 #define   PIPECONF_12BPC	(3<<5)
3696 #define   PIPECONF_DITHER_EN	(1<<4)
3697 #define   PIPECONF_DITHER_TYPE_MASK (0x0000000c)
3698 #define   PIPECONF_DITHER_TYPE_SP (0<<2)
3699 #define   PIPECONF_DITHER_TYPE_ST1 (1<<2)
3700 #define   PIPECONF_DITHER_TYPE_ST2 (2<<2)
3701 #define   PIPECONF_DITHER_TYPE_TEMP (3<<2)
3702 #define _PIPEASTAT		0x70024
3703 #define   PIPE_FIFO_UNDERRUN_STATUS		(1UL<<31)
3704 #define   SPRITE1_FLIP_DONE_INT_EN_VLV		(1UL<<30)
3705 #define   PIPE_CRC_ERROR_ENABLE			(1UL<<29)
3706 #define   PIPE_CRC_DONE_ENABLE			(1UL<<28)
3707 #define   PERF_COUNTER2_INTERRUPT_EN		(1UL<<27)
3708 #define   PIPE_GMBUS_EVENT_ENABLE		(1UL<<27)
3709 #define   PLANE_FLIP_DONE_INT_EN_VLV		(1UL<<26)
3710 #define   PIPE_HOTPLUG_INTERRUPT_ENABLE		(1UL<<26)
3711 #define   PIPE_VSYNC_INTERRUPT_ENABLE		(1UL<<25)
3712 #define   PIPE_DISPLAY_LINE_COMPARE_ENABLE	(1UL<<24)
3713 #define   PIPE_DPST_EVENT_ENABLE		(1UL<<23)
3714 #define   SPRITE0_FLIP_DONE_INT_EN_VLV		(1UL<<22)
3715 #define   PIPE_LEGACY_BLC_EVENT_ENABLE		(1UL<<22)
3716 #define   PIPE_ODD_FIELD_INTERRUPT_ENABLE	(1UL<<21)
3717 #define   PIPE_EVEN_FIELD_INTERRUPT_ENABLE	(1UL<<20)
3718 #define   PIPE_B_PSR_INTERRUPT_ENABLE_VLV	(1UL<<19)
3719 #define   PERF_COUNTER_INTERRUPT_EN		(1UL<<19)
3720 #define   PIPE_HOTPLUG_TV_INTERRUPT_ENABLE	(1UL<<18) /* pre-965 */
3721 #define   PIPE_START_VBLANK_INTERRUPT_ENABLE	(1UL<<18) /* 965 or later */
3722 #define   PIPE_FRAMESTART_INTERRUPT_ENABLE	(1UL<<17)
3723 #define   PIPE_VBLANK_INTERRUPT_ENABLE		(1UL<<17)
3724 #define   PIPEA_HBLANK_INT_EN_VLV		(1UL<<16)
3725 #define   PIPE_OVERLAY_UPDATED_ENABLE		(1UL<<16)
3726 #define   SPRITE1_FLIP_DONE_INT_STATUS_VLV	(1UL<<15)
3727 #define   SPRITE0_FLIP_DONE_INT_STATUS_VLV	(1UL<<14)
3728 #define   PIPE_CRC_ERROR_INTERRUPT_STATUS	(1UL<<13)
3729 #define   PIPE_CRC_DONE_INTERRUPT_STATUS	(1UL<<12)
3730 #define   PERF_COUNTER2_INTERRUPT_STATUS	(1UL<<11)
3731 #define   PIPE_GMBUS_INTERRUPT_STATUS		(1UL<<11)
3732 #define   PLANE_FLIP_DONE_INT_STATUS_VLV	(1UL<<10)
3733 #define   PIPE_HOTPLUG_INTERRUPT_STATUS		(1UL<<10)
3734 #define   PIPE_VSYNC_INTERRUPT_STATUS		(1UL<<9)
3735 #define   PIPE_DISPLAY_LINE_COMPARE_STATUS	(1UL<<8)
3736 #define   PIPE_DPST_EVENT_STATUS		(1UL<<7)
3737 #define   PIPE_LEGACY_BLC_EVENT_STATUS		(1UL<<6)
3738 #define   PIPE_A_PSR_STATUS_VLV			(1UL<<6)
3739 #define   PIPE_LEGACY_BLC_EVENT_STATUS		(1UL<<6)
3740 #define   PIPE_ODD_FIELD_INTERRUPT_STATUS	(1UL<<5)
3741 #define   PIPE_EVEN_FIELD_INTERRUPT_STATUS	(1UL<<4)
3742 #define   PIPE_B_PSR_STATUS_VLV			(1UL<<3)
3743 #define   PERF_COUNTER_INTERRUPT_STATUS		(1UL<<3)
3744 #define   PIPE_HOTPLUG_TV_INTERRUPT_STATUS	(1UL<<2) /* pre-965 */
3745 #define   PIPE_START_VBLANK_INTERRUPT_STATUS	(1UL<<2) /* 965 or later */
3746 #define   PIPE_FRAMESTART_INTERRUPT_STATUS	(1UL<<1)
3747 #define   PIPE_VBLANK_INTERRUPT_STATUS		(1UL<<1)
3748 #define   PIPE_HBLANK_INT_STATUS		(1UL<<0)
3749 #define   PIPE_OVERLAY_UPDATED_STATUS		(1UL<<0)
3750 
3751 #define PIPESTAT_INT_ENABLE_MASK		0x7fff0000
3752 #define PIPESTAT_INT_STATUS_MASK		0x0000ffff
3753 
3754 #define PIPE_A_OFFSET		0x70000
3755 #define PIPE_B_OFFSET		0x71000
3756 #define PIPE_C_OFFSET		0x72000
3757 #define CHV_PIPE_C_OFFSET	0x74000
3758 /*
3759  * There's actually no pipe EDP. Some pipe registers have
3760  * simply shifted from the pipe to the transcoder, while
3761  * keeping their original offset. Thus we need PIPE_EDP_OFFSET
3762  * to access such registers in transcoder EDP.
3763  */
3764 #define PIPE_EDP_OFFSET	0x7f000
3765 
3766 #define _PIPE2(pipe, reg) (dev_priv->info.pipe_offsets[pipe] - \
3767 	dev_priv->info.pipe_offsets[PIPE_A] + (reg) + \
3768 	dev_priv->info.display_mmio_offset)
3769 
3770 #define PIPECONF(pipe) _PIPE2(pipe, _PIPEACONF)
3771 #define PIPEDSL(pipe)  _PIPE2(pipe, _PIPEADSL)
3772 #define PIPEFRAME(pipe) _PIPE2(pipe, _PIPEAFRAMEHIGH)
3773 #define PIPEFRAMEPIXEL(pipe)  _PIPE2(pipe, _PIPEAFRAMEPIXEL)
3774 #define PIPESTAT(pipe) _PIPE2(pipe, _PIPEASTAT)
3775 
3776 #define _PIPE_MISC_A			0x70030
3777 #define _PIPE_MISC_B			0x71030
3778 #define   PIPEMISC_DITHER_BPC_MASK	(7<<5)
3779 #define   PIPEMISC_DITHER_8_BPC		(0<<5)
3780 #define   PIPEMISC_DITHER_10_BPC	(1<<5)
3781 #define   PIPEMISC_DITHER_6_BPC		(2<<5)
3782 #define   PIPEMISC_DITHER_12_BPC	(3<<5)
3783 #define   PIPEMISC_DITHER_ENABLE	(1<<4)
3784 #define   PIPEMISC_DITHER_TYPE_MASK	(3<<2)
3785 #define   PIPEMISC_DITHER_TYPE_SP	(0<<2)
3786 #define PIPEMISC(pipe) _PIPE2(pipe, _PIPE_MISC_A)
3787 
3788 #define VLV_DPFLIPSTAT				(VLV_DISPLAY_BASE + 0x70028)
3789 #define   PIPEB_LINE_COMPARE_INT_EN		(1<<29)
3790 #define   PIPEB_HLINE_INT_EN			(1<<28)
3791 #define   PIPEB_VBLANK_INT_EN			(1<<27)
3792 #define   SPRITED_FLIP_DONE_INT_EN		(1<<26)
3793 #define   SPRITEC_FLIP_DONE_INT_EN		(1<<25)
3794 #define   PLANEB_FLIP_DONE_INT_EN		(1<<24)
3795 #define   PIPE_PSR_INT_EN			(1<<22)
3796 #define   PIPEA_LINE_COMPARE_INT_EN		(1<<21)
3797 #define   PIPEA_HLINE_INT_EN			(1<<20)
3798 #define   PIPEA_VBLANK_INT_EN			(1<<19)
3799 #define   SPRITEB_FLIP_DONE_INT_EN		(1<<18)
3800 #define   SPRITEA_FLIP_DONE_INT_EN		(1<<17)
3801 #define   PLANEA_FLIPDONE_INT_EN		(1<<16)
3802 #define   PIPEC_LINE_COMPARE_INT_EN		(1<<13)
3803 #define   PIPEC_HLINE_INT_EN			(1<<12)
3804 #define   PIPEC_VBLANK_INT_EN			(1<<11)
3805 #define   SPRITEF_FLIPDONE_INT_EN		(1<<10)
3806 #define   SPRITEE_FLIPDONE_INT_EN		(1<<9)
3807 #define   PLANEC_FLIPDONE_INT_EN		(1<<8)
3808 
3809 #define DPINVGTT				(VLV_DISPLAY_BASE + 0x7002c) /* VLV/CHV only */
3810 #define   SPRITEF_INVALID_GTT_INT_EN		(1<<27)
3811 #define   SPRITEE_INVALID_GTT_INT_EN		(1<<26)
3812 #define   PLANEC_INVALID_GTT_INT_EN		(1<<25)
3813 #define   CURSORC_INVALID_GTT_INT_EN		(1<<24)
3814 #define   CURSORB_INVALID_GTT_INT_EN		(1<<23)
3815 #define   CURSORA_INVALID_GTT_INT_EN		(1<<22)
3816 #define   SPRITED_INVALID_GTT_INT_EN		(1<<21)
3817 #define   SPRITEC_INVALID_GTT_INT_EN		(1<<20)
3818 #define   PLANEB_INVALID_GTT_INT_EN		(1<<19)
3819 #define   SPRITEB_INVALID_GTT_INT_EN		(1<<18)
3820 #define   SPRITEA_INVALID_GTT_INT_EN		(1<<17)
3821 #define   PLANEA_INVALID_GTT_INT_EN		(1<<16)
3822 #define   DPINVGTT_EN_MASK			0xff0000
3823 #define   DPINVGTT_EN_MASK_CHV			0xfff0000
3824 #define   SPRITEF_INVALID_GTT_STATUS		(1<<11)
3825 #define   SPRITEE_INVALID_GTT_STATUS		(1<<10)
3826 #define   PLANEC_INVALID_GTT_STATUS		(1<<9)
3827 #define   CURSORC_INVALID_GTT_STATUS		(1<<8)
3828 #define   CURSORB_INVALID_GTT_STATUS		(1<<7)
3829 #define   CURSORA_INVALID_GTT_STATUS		(1<<6)
3830 #define   SPRITED_INVALID_GTT_STATUS		(1<<5)
3831 #define   SPRITEC_INVALID_GTT_STATUS		(1<<4)
3832 #define   PLANEB_INVALID_GTT_STATUS		(1<<3)
3833 #define   SPRITEB_INVALID_GTT_STATUS		(1<<2)
3834 #define   SPRITEA_INVALID_GTT_STATUS		(1<<1)
3835 #define   PLANEA_INVALID_GTT_STATUS		(1<<0)
3836 #define   DPINVGTT_STATUS_MASK			0xff
3837 #define   DPINVGTT_STATUS_MASK_CHV		0xfff
3838 
3839 #define DSPARB			0x70030
3840 #define   DSPARB_CSTART_MASK	(0x7f << 7)
3841 #define   DSPARB_CSTART_SHIFT	7
3842 #define   DSPARB_BSTART_MASK	(0x7f)
3843 #define   DSPARB_BSTART_SHIFT	0
3844 #define   DSPARB_BEND_SHIFT	9 /* on 855 */
3845 #define   DSPARB_AEND_SHIFT	0
3846 
3847 #define DSPFW1			(dev_priv->info.display_mmio_offset + 0x70034)
3848 #define   DSPFW_SR_SHIFT	23
3849 #define   DSPFW_SR_MASK		(0x1ff<<23)
3850 #define   DSPFW_CURSORB_SHIFT	16
3851 #define   DSPFW_CURSORB_MASK	(0x3f<<16)
3852 #define   DSPFW_PLANEB_SHIFT	8
3853 #define   DSPFW_PLANEB_MASK	(0x7f<<8)
3854 #define   DSPFW_PLANEA_MASK	(0x7f)
3855 #define DSPFW2			(dev_priv->info.display_mmio_offset + 0x70038)
3856 #define   DSPFW_CURSORA_MASK	0x00003f00
3857 #define   DSPFW_CURSORA_SHIFT	8
3858 #define   DSPFW_PLANEC_MASK	(0x7f)
3859 #define DSPFW3			(dev_priv->info.display_mmio_offset + 0x7003c)
3860 #define   DSPFW_HPLL_SR_EN	(1<<31)
3861 #define   DSPFW_CURSOR_SR_SHIFT	24
3862 #define   PINEVIEW_SELF_REFRESH_EN	(1<<30)
3863 #define   DSPFW_CURSOR_SR_MASK		(0x3f<<24)
3864 #define   DSPFW_HPLL_CURSOR_SHIFT	16
3865 #define   DSPFW_HPLL_CURSOR_MASK	(0x3f<<16)
3866 #define   DSPFW_HPLL_SR_MASK		(0x1ff)
3867 #define DSPFW4			(dev_priv->info.display_mmio_offset + 0x70070)
3868 #define DSPFW7			(dev_priv->info.display_mmio_offset + 0x7007c)
3869 
3870 /* drain latency register values*/
3871 #define DRAIN_LATENCY_PRECISION_32	32
3872 #define DRAIN_LATENCY_PRECISION_64	64
3873 #define VLV_DDL1			(VLV_DISPLAY_BASE + 0x70050)
3874 #define DDL_CURSORA_PRECISION_64	(1<<31)
3875 #define DDL_CURSORA_PRECISION_32	(0<<31)
3876 #define DDL_CURSORA_SHIFT		24
3877 #define DDL_SPRITEB_PRECISION_64	(1<<23)
3878 #define DDL_SPRITEB_PRECISION_32	(0<<23)
3879 #define DDL_SPRITEB_SHIFT		16
3880 #define DDL_SPRITEA_PRECISION_64	(1<<15)
3881 #define DDL_SPRITEA_PRECISION_32	(0<<15)
3882 #define DDL_SPRITEA_SHIFT		8
3883 #define DDL_PLANEA_PRECISION_64		(1<<7)
3884 #define DDL_PLANEA_PRECISION_32		(0<<7)
3885 #define DDL_PLANEA_SHIFT		0
3886 
3887 #define VLV_DDL2			(VLV_DISPLAY_BASE + 0x70054)
3888 #define DDL_CURSORB_PRECISION_64	(1<<31)
3889 #define DDL_CURSORB_PRECISION_32	(0<<31)
3890 #define DDL_CURSORB_SHIFT		24
3891 #define DDL_SPRITED_PRECISION_64	(1<<23)
3892 #define DDL_SPRITED_PRECISION_32	(0<<23)
3893 #define DDL_SPRITED_SHIFT		16
3894 #define DDL_SPRITEC_PRECISION_64	(1<<15)
3895 #define DDL_SPRITEC_PRECISION_32	(0<<15)
3896 #define DDL_SPRITEC_SHIFT		8
3897 #define DDL_PLANEB_PRECISION_64		(1<<7)
3898 #define DDL_PLANEB_PRECISION_32		(0<<7)
3899 #define DDL_PLANEB_SHIFT		0
3900 
3901 #define VLV_DDL3			(VLV_DISPLAY_BASE + 0x70058)
3902 #define DDL_CURSORC_PRECISION_64	(1<<31)
3903 #define DDL_CURSORC_PRECISION_32	(0<<31)
3904 #define DDL_CURSORC_SHIFT		24
3905 #define DDL_SPRITEF_PRECISION_64	(1<<23)
3906 #define DDL_SPRITEF_PRECISION_32	(0<<23)
3907 #define DDL_SPRITEF_SHIFT		16
3908 #define DDL_SPRITEE_PRECISION_64	(1<<15)
3909 #define DDL_SPRITEE_PRECISION_32	(0<<15)
3910 #define DDL_SPRITEE_SHIFT		8
3911 #define DDL_PLANEC_PRECISION_64		(1<<7)
3912 #define DDL_PLANEC_PRECISION_32		(0<<7)
3913 #define DDL_PLANEC_SHIFT		0
3914 
3915 /* FIFO watermark sizes etc */
3916 #define G4X_FIFO_LINE_SIZE	64
3917 #define I915_FIFO_LINE_SIZE	64
3918 #define I830_FIFO_LINE_SIZE	32
3919 
3920 #define VALLEYVIEW_FIFO_SIZE	255
3921 #define G4X_FIFO_SIZE		127
3922 #define I965_FIFO_SIZE		512
3923 #define I945_FIFO_SIZE		127
3924 #define I915_FIFO_SIZE		95
3925 #define I855GM_FIFO_SIZE	127 /* In cachelines */
3926 #define I830_FIFO_SIZE		95
3927 
3928 #define VALLEYVIEW_MAX_WM	0xff
3929 #define G4X_MAX_WM		0x3f
3930 #define I915_MAX_WM		0x3f
3931 
3932 #define PINEVIEW_DISPLAY_FIFO	512 /* in 64byte unit */
3933 #define PINEVIEW_FIFO_LINE_SIZE	64
3934 #define PINEVIEW_MAX_WM		0x1ff
3935 #define PINEVIEW_DFT_WM		0x3f
3936 #define PINEVIEW_DFT_HPLLOFF_WM	0
3937 #define PINEVIEW_GUARD_WM		10
3938 #define PINEVIEW_CURSOR_FIFO		64
3939 #define PINEVIEW_CURSOR_MAX_WM	0x3f
3940 #define PINEVIEW_CURSOR_DFT_WM	0
3941 #define PINEVIEW_CURSOR_GUARD_WM	5
3942 
3943 #define VALLEYVIEW_CURSOR_MAX_WM 64
3944 #define I965_CURSOR_FIFO	64
3945 #define I965_CURSOR_MAX_WM	32
3946 #define I965_CURSOR_DFT_WM	8
3947 
3948 /* define the Watermark register on Ironlake */
3949 #define WM0_PIPEA_ILK		0x45100
3950 #define  WM0_PIPE_PLANE_MASK	(0xffff<<16)
3951 #define  WM0_PIPE_PLANE_SHIFT	16
3952 #define  WM0_PIPE_SPRITE_MASK	(0xff<<8)
3953 #define  WM0_PIPE_SPRITE_SHIFT	8
3954 #define  WM0_PIPE_CURSOR_MASK	(0xff)
3955 
3956 #define WM0_PIPEB_ILK		0x45104
3957 #define WM0_PIPEC_IVB		0x45200
3958 #define WM1_LP_ILK		0x45108
3959 #define  WM1_LP_SR_EN		(1<<31)
3960 #define  WM1_LP_LATENCY_SHIFT	24
3961 #define  WM1_LP_LATENCY_MASK	(0x7f<<24)
3962 #define  WM1_LP_FBC_MASK	(0xf<<20)
3963 #define  WM1_LP_FBC_SHIFT	20
3964 #define  WM1_LP_FBC_SHIFT_BDW	19
3965 #define  WM1_LP_SR_MASK		(0x7ff<<8)
3966 #define  WM1_LP_SR_SHIFT	8
3967 #define  WM1_LP_CURSOR_MASK	(0xff)
3968 #define WM2_LP_ILK		0x4510c
3969 #define  WM2_LP_EN		(1<<31)
3970 #define WM3_LP_ILK		0x45110
3971 #define  WM3_LP_EN		(1<<31)
3972 #define WM1S_LP_ILK		0x45120
3973 #define WM2S_LP_IVB		0x45124
3974 #define WM3S_LP_IVB		0x45128
3975 #define  WM1S_LP_EN		(1<<31)
3976 
3977 #define HSW_WM_LP_VAL(lat, fbc, pri, cur) \
3978 	(WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \
3979 	 ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur))
3980 
3981 /* Memory latency timer register */
3982 #define MLTR_ILK		0x11222
3983 #define  MLTR_WM1_SHIFT		0
3984 #define  MLTR_WM2_SHIFT		8
3985 /* the unit of memory self-refresh latency time is 0.5us */
3986 #define  ILK_SRLT_MASK		0x3f
3987 
3988 
3989 /* the address where we get all kinds of latency value */
3990 #define SSKPD			0x5d10
3991 #define SSKPD_WM_MASK		0x3f
3992 #define SSKPD_WM0_SHIFT		0
3993 #define SSKPD_WM1_SHIFT		8
3994 #define SSKPD_WM2_SHIFT		16
3995 #define SSKPD_WM3_SHIFT		24
3996 
3997 /*
3998  * The two pipe frame counter registers are not synchronized, so
3999  * reading a stable value is somewhat tricky. The following code
4000  * should work:
4001  *
4002  *  do {
4003  *    high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
4004  *             PIPE_FRAME_HIGH_SHIFT;
4005  *    low1 =  ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
4006  *             PIPE_FRAME_LOW_SHIFT);
4007  *    high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
4008  *             PIPE_FRAME_HIGH_SHIFT);
4009  *  } while (high1 != high2);
4010  *  frame = (high1 << 8) | low1;
4011  */
4012 #define _PIPEAFRAMEHIGH          0x70040
4013 #define   PIPE_FRAME_HIGH_MASK    0x0000ffff
4014 #define   PIPE_FRAME_HIGH_SHIFT   0
4015 #define _PIPEAFRAMEPIXEL         0x70044
4016 #define   PIPE_FRAME_LOW_MASK     0xff000000
4017 #define   PIPE_FRAME_LOW_SHIFT    24
4018 #define   PIPE_PIXEL_MASK         0x00ffffff
4019 #define   PIPE_PIXEL_SHIFT        0
4020 /* GM45+ just has to be different */
4021 #define _PIPEA_FRMCOUNT_GM45	0x70040
4022 #define _PIPEA_FLIPCOUNT_GM45	0x70044
4023 #define PIPE_FRMCOUNT_GM45(pipe) _PIPE2(pipe, _PIPEA_FRMCOUNT_GM45)
4024 #define PIPE_FLIPCOUNT_GM45(pipe) _PIPE2(pipe, _PIPEA_FLIPCOUNT_GM45)
4025 
4026 /* Cursor A & B regs */
4027 #define _CURACNTR		0x70080
4028 /* Old style CUR*CNTR flags (desktop 8xx) */
4029 #define   CURSOR_ENABLE		0x80000000
4030 #define   CURSOR_GAMMA_ENABLE	0x40000000
4031 #define   CURSOR_STRIDE_MASK	0x30000000
4032 #define   CURSOR_PIPE_CSC_ENABLE (1<<24)
4033 #define   CURSOR_FORMAT_SHIFT	24
4034 #define   CURSOR_FORMAT_MASK	(0x07 << CURSOR_FORMAT_SHIFT)
4035 #define   CURSOR_FORMAT_2C	(0x00 << CURSOR_FORMAT_SHIFT)
4036 #define   CURSOR_FORMAT_3C	(0x01 << CURSOR_FORMAT_SHIFT)
4037 #define   CURSOR_FORMAT_4C	(0x02 << CURSOR_FORMAT_SHIFT)
4038 #define   CURSOR_FORMAT_ARGB	(0x04 << CURSOR_FORMAT_SHIFT)
4039 #define   CURSOR_FORMAT_XRGB	(0x05 << CURSOR_FORMAT_SHIFT)
4040 /* New style CUR*CNTR flags */
4041 #define   CURSOR_MODE		0x27
4042 #define   CURSOR_MODE_DISABLE   0x00
4043 #define   CURSOR_MODE_128_32B_AX 0x02
4044 #define   CURSOR_MODE_256_32B_AX 0x03
4045 #define   CURSOR_MODE_64_32B_AX 0x07
4046 #define   CURSOR_MODE_128_ARGB_AX ((1 << 5) | CURSOR_MODE_128_32B_AX)
4047 #define   CURSOR_MODE_256_ARGB_AX ((1 << 5) | CURSOR_MODE_256_32B_AX)
4048 #define   CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
4049 #define   MCURSOR_PIPE_SELECT	(1 << 28)
4050 #define   MCURSOR_PIPE_A	0x00
4051 #define   MCURSOR_PIPE_B	(1 << 28)
4052 #define   MCURSOR_GAMMA_ENABLE  (1 << 26)
4053 #define   CURSOR_TRICKLE_FEED_DISABLE	(1 << 14)
4054 #define _CURABASE		0x70084
4055 #define _CURAPOS		0x70088
4056 #define   CURSOR_POS_MASK       0x007FF
4057 #define   CURSOR_POS_SIGN       0x8000
4058 #define   CURSOR_X_SHIFT        0
4059 #define   CURSOR_Y_SHIFT        16
4060 #define CURSIZE			0x700a0
4061 #define _CURBCNTR		0x700c0
4062 #define _CURBBASE		0x700c4
4063 #define _CURBPOS		0x700c8
4064 
4065 #define _CURBCNTR_IVB		0x71080
4066 #define _CURBBASE_IVB		0x71084
4067 #define _CURBPOS_IVB		0x71088
4068 
4069 #define _CURSOR2(pipe, reg) (dev_priv->info.cursor_offsets[(pipe)] - \
4070 	dev_priv->info.cursor_offsets[PIPE_A] + (reg) + \
4071 	dev_priv->info.display_mmio_offset)
4072 
4073 #define CURCNTR(pipe) _CURSOR2(pipe, _CURACNTR)
4074 #define CURBASE(pipe) _CURSOR2(pipe, _CURABASE)
4075 #define CURPOS(pipe) _CURSOR2(pipe, _CURAPOS)
4076 
4077 #define CURSOR_A_OFFSET 0x70080
4078 #define CURSOR_B_OFFSET 0x700c0
4079 #define CHV_CURSOR_C_OFFSET 0x700e0
4080 #define IVB_CURSOR_B_OFFSET 0x71080
4081 #define IVB_CURSOR_C_OFFSET 0x72080
4082 
4083 /* Display A control */
4084 #define _DSPACNTR				0x70180
4085 #define   DISPLAY_PLANE_ENABLE			(1<<31)
4086 #define   DISPLAY_PLANE_DISABLE			0
4087 #define   DISPPLANE_GAMMA_ENABLE		(1<<30)
4088 #define   DISPPLANE_GAMMA_DISABLE		0
4089 #define   DISPPLANE_PIXFORMAT_MASK		(0xf<<26)
4090 #define   DISPPLANE_YUV422			(0x0<<26)
4091 #define   DISPPLANE_8BPP			(0x2<<26)
4092 #define   DISPPLANE_BGRA555			(0x3<<26)
4093 #define   DISPPLANE_BGRX555			(0x4<<26)
4094 #define   DISPPLANE_BGRX565			(0x5<<26)
4095 #define   DISPPLANE_BGRX888			(0x6<<26)
4096 #define   DISPPLANE_BGRA888			(0x7<<26)
4097 #define   DISPPLANE_RGBX101010			(0x8<<26)
4098 #define   DISPPLANE_RGBA101010			(0x9<<26)
4099 #define   DISPPLANE_BGRX101010			(0xa<<26)
4100 #define   DISPPLANE_RGBX161616			(0xc<<26)
4101 #define   DISPPLANE_RGBX888			(0xe<<26)
4102 #define   DISPPLANE_RGBA888			(0xf<<26)
4103 #define   DISPPLANE_STEREO_ENABLE		(1<<25)
4104 #define   DISPPLANE_STEREO_DISABLE		0
4105 #define   DISPPLANE_PIPE_CSC_ENABLE		(1<<24)
4106 #define   DISPPLANE_SEL_PIPE_SHIFT		24
4107 #define   DISPPLANE_SEL_PIPE_MASK		(3<<DISPPLANE_SEL_PIPE_SHIFT)
4108 #define   DISPPLANE_SEL_PIPE_A			0
4109 #define   DISPPLANE_SEL_PIPE_B			(1<<DISPPLANE_SEL_PIPE_SHIFT)
4110 #define   DISPPLANE_SRC_KEY_ENABLE		(1<<22)
4111 #define   DISPPLANE_SRC_KEY_DISABLE		0
4112 #define   DISPPLANE_LINE_DOUBLE			(1<<20)
4113 #define   DISPPLANE_NO_LINE_DOUBLE		0
4114 #define   DISPPLANE_STEREO_POLARITY_FIRST	0
4115 #define   DISPPLANE_STEREO_POLARITY_SECOND	(1<<18)
4116 #define   DISPPLANE_TRICKLE_FEED_DISABLE	(1<<14) /* Ironlake */
4117 #define   DISPPLANE_TILED			(1<<10)
4118 #define _DSPAADDR				0x70184
4119 #define _DSPASTRIDE				0x70188
4120 #define _DSPAPOS				0x7018C /* reserved */
4121 #define _DSPASIZE				0x70190
4122 #define _DSPASURF				0x7019C /* 965+ only */
4123 #define _DSPATILEOFF				0x701A4 /* 965+ only */
4124 #define _DSPAOFFSET				0x701A4 /* HSW */
4125 #define _DSPASURFLIVE				0x701AC
4126 
4127 #define DSPCNTR(plane) _PIPE2(plane, _DSPACNTR)
4128 #define DSPADDR(plane) _PIPE2(plane, _DSPAADDR)
4129 #define DSPSTRIDE(plane) _PIPE2(plane, _DSPASTRIDE)
4130 #define DSPPOS(plane) _PIPE2(plane, _DSPAPOS)
4131 #define DSPSIZE(plane) _PIPE2(plane, _DSPASIZE)
4132 #define DSPSURF(plane) _PIPE2(plane, _DSPASURF)
4133 #define DSPTILEOFF(plane) _PIPE2(plane, _DSPATILEOFF)
4134 #define DSPLINOFF(plane) DSPADDR(plane)
4135 #define DSPOFFSET(plane) _PIPE2(plane, _DSPAOFFSET)
4136 #define DSPSURFLIVE(plane) _PIPE2(plane, _DSPASURFLIVE)
4137 
4138 /* Display/Sprite base address macros */
4139 #define DISP_BASEADDR_MASK	(0xfffff000)
4140 #define I915_LO_DISPBASE(val)	(val & ~DISP_BASEADDR_MASK)
4141 #define I915_HI_DISPBASE(val)	(val & DISP_BASEADDR_MASK)
4142 
4143 /* VBIOS flags */
4144 #define SWF00			(dev_priv->info.display_mmio_offset + 0x71410)
4145 #define SWF01			(dev_priv->info.display_mmio_offset + 0x71414)
4146 #define SWF02			(dev_priv->info.display_mmio_offset + 0x71418)
4147 #define SWF03			(dev_priv->info.display_mmio_offset + 0x7141c)
4148 #define SWF04			(dev_priv->info.display_mmio_offset + 0x71420)
4149 #define SWF05			(dev_priv->info.display_mmio_offset + 0x71424)
4150 #define SWF06			(dev_priv->info.display_mmio_offset + 0x71428)
4151 #define SWF10			(dev_priv->info.display_mmio_offset + 0x70410)
4152 #define SWF11			(dev_priv->info.display_mmio_offset + 0x70414)
4153 #define SWF14			(dev_priv->info.display_mmio_offset + 0x71420)
4154 #define SWF30			(dev_priv->info.display_mmio_offset + 0x72414)
4155 #define SWF31			(dev_priv->info.display_mmio_offset + 0x72418)
4156 #define SWF32			(dev_priv->info.display_mmio_offset + 0x7241c)
4157 
4158 /* Pipe B */
4159 #define _PIPEBDSL		(dev_priv->info.display_mmio_offset + 0x71000)
4160 #define _PIPEBCONF		(dev_priv->info.display_mmio_offset + 0x71008)
4161 #define _PIPEBSTAT		(dev_priv->info.display_mmio_offset + 0x71024)
4162 #define _PIPEBFRAMEHIGH		0x71040
4163 #define _PIPEBFRAMEPIXEL	0x71044
4164 #define _PIPEB_FRMCOUNT_GM45	(dev_priv->info.display_mmio_offset + 0x71040)
4165 #define _PIPEB_FLIPCOUNT_GM45	(dev_priv->info.display_mmio_offset + 0x71044)
4166 
4167 
4168 /* Display B control */
4169 #define _DSPBCNTR		(dev_priv->info.display_mmio_offset + 0x71180)
4170 #define   DISPPLANE_ALPHA_TRANS_ENABLE		(1<<15)
4171 #define   DISPPLANE_ALPHA_TRANS_DISABLE		0
4172 #define   DISPPLANE_SPRITE_ABOVE_DISPLAY	0
4173 #define   DISPPLANE_SPRITE_ABOVE_OVERLAY	(1)
4174 #define _DSPBADDR		(dev_priv->info.display_mmio_offset + 0x71184)
4175 #define _DSPBSTRIDE		(dev_priv->info.display_mmio_offset + 0x71188)
4176 #define _DSPBPOS		(dev_priv->info.display_mmio_offset + 0x7118C)
4177 #define _DSPBSIZE		(dev_priv->info.display_mmio_offset + 0x71190)
4178 #define _DSPBSURF		(dev_priv->info.display_mmio_offset + 0x7119C)
4179 #define _DSPBTILEOFF		(dev_priv->info.display_mmio_offset + 0x711A4)
4180 #define _DSPBOFFSET		(dev_priv->info.display_mmio_offset + 0x711A4)
4181 #define _DSPBSURFLIVE		(dev_priv->info.display_mmio_offset + 0x711AC)
4182 
4183 /* Sprite A control */
4184 #define _DVSACNTR		0x72180
4185 #define   DVS_ENABLE		(1<<31)
4186 #define   DVS_GAMMA_ENABLE	(1<<30)
4187 #define   DVS_PIXFORMAT_MASK	(3<<25)
4188 #define   DVS_FORMAT_YUV422	(0<<25)
4189 #define   DVS_FORMAT_RGBX101010	(1<<25)
4190 #define   DVS_FORMAT_RGBX888	(2<<25)
4191 #define   DVS_FORMAT_RGBX161616	(3<<25)
4192 #define   DVS_PIPE_CSC_ENABLE   (1<<24)
4193 #define   DVS_SOURCE_KEY	(1<<22)
4194 #define   DVS_RGB_ORDER_XBGR	(1<<20)
4195 #define   DVS_YUV_BYTE_ORDER_MASK (3<<16)
4196 #define   DVS_YUV_ORDER_YUYV	(0<<16)
4197 #define   DVS_YUV_ORDER_UYVY	(1<<16)
4198 #define   DVS_YUV_ORDER_YVYU	(2<<16)
4199 #define   DVS_YUV_ORDER_VYUY	(3<<16)
4200 #define   DVS_DEST_KEY		(1<<2)
4201 #define   DVS_TRICKLE_FEED_DISABLE (1<<14)
4202 #define   DVS_TILED		(1<<10)
4203 #define _DVSALINOFF		0x72184
4204 #define _DVSASTRIDE		0x72188
4205 #define _DVSAPOS		0x7218c
4206 #define _DVSASIZE		0x72190
4207 #define _DVSAKEYVAL		0x72194
4208 #define _DVSAKEYMSK		0x72198
4209 #define _DVSASURF		0x7219c
4210 #define _DVSAKEYMAXVAL		0x721a0
4211 #define _DVSATILEOFF		0x721a4
4212 #define _DVSASURFLIVE		0x721ac
4213 #define _DVSASCALE		0x72204
4214 #define   DVS_SCALE_ENABLE	(1<<31)
4215 #define   DVS_FILTER_MASK	(3<<29)
4216 #define   DVS_FILTER_MEDIUM	(0<<29)
4217 #define   DVS_FILTER_ENHANCING	(1<<29)
4218 #define   DVS_FILTER_SOFTENING	(2<<29)
4219 #define   DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
4220 #define   DVS_VERTICAL_OFFSET_ENABLE (1<<27)
4221 #define _DVSAGAMC		0x72300
4222 
4223 #define _DVSBCNTR		0x73180
4224 #define _DVSBLINOFF		0x73184
4225 #define _DVSBSTRIDE		0x73188
4226 #define _DVSBPOS		0x7318c
4227 #define _DVSBSIZE		0x73190
4228 #define _DVSBKEYVAL		0x73194
4229 #define _DVSBKEYMSK		0x73198
4230 #define _DVSBSURF		0x7319c
4231 #define _DVSBKEYMAXVAL		0x731a0
4232 #define _DVSBTILEOFF		0x731a4
4233 #define _DVSBSURFLIVE		0x731ac
4234 #define _DVSBSCALE		0x73204
4235 #define _DVSBGAMC		0x73300
4236 
4237 #define DVSCNTR(pipe) _PIPE(pipe, _DVSACNTR, _DVSBCNTR)
4238 #define DVSLINOFF(pipe) _PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
4239 #define DVSSTRIDE(pipe) _PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
4240 #define DVSPOS(pipe) _PIPE(pipe, _DVSAPOS, _DVSBPOS)
4241 #define DVSSURF(pipe) _PIPE(pipe, _DVSASURF, _DVSBSURF)
4242 #define DVSKEYMAX(pipe) _PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
4243 #define DVSSIZE(pipe) _PIPE(pipe, _DVSASIZE, _DVSBSIZE)
4244 #define DVSSCALE(pipe) _PIPE(pipe, _DVSASCALE, _DVSBSCALE)
4245 #define DVSTILEOFF(pipe) _PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
4246 #define DVSKEYVAL(pipe) _PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
4247 #define DVSKEYMSK(pipe) _PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
4248 #define DVSSURFLIVE(pipe) _PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
4249 
4250 #define _SPRA_CTL		0x70280
4251 #define   SPRITE_ENABLE			(1<<31)
4252 #define   SPRITE_GAMMA_ENABLE		(1<<30)
4253 #define   SPRITE_PIXFORMAT_MASK		(7<<25)
4254 #define   SPRITE_FORMAT_YUV422		(0<<25)
4255 #define   SPRITE_FORMAT_RGBX101010	(1<<25)
4256 #define   SPRITE_FORMAT_RGBX888		(2<<25)
4257 #define   SPRITE_FORMAT_RGBX161616	(3<<25)
4258 #define   SPRITE_FORMAT_YUV444		(4<<25)
4259 #define   SPRITE_FORMAT_XR_BGR101010	(5<<25) /* Extended range */
4260 #define   SPRITE_PIPE_CSC_ENABLE	(1<<24)
4261 #define   SPRITE_SOURCE_KEY		(1<<22)
4262 #define   SPRITE_RGB_ORDER_RGBX		(1<<20) /* only for 888 and 161616 */
4263 #define   SPRITE_YUV_TO_RGB_CSC_DISABLE	(1<<19)
4264 #define   SPRITE_YUV_CSC_FORMAT_BT709	(1<<18) /* 0 is BT601 */
4265 #define   SPRITE_YUV_BYTE_ORDER_MASK	(3<<16)
4266 #define   SPRITE_YUV_ORDER_YUYV		(0<<16)
4267 #define   SPRITE_YUV_ORDER_UYVY		(1<<16)
4268 #define   SPRITE_YUV_ORDER_YVYU		(2<<16)
4269 #define   SPRITE_YUV_ORDER_VYUY		(3<<16)
4270 #define   SPRITE_TRICKLE_FEED_DISABLE	(1<<14)
4271 #define   SPRITE_INT_GAMMA_ENABLE	(1<<13)
4272 #define   SPRITE_TILED			(1<<10)
4273 #define   SPRITE_DEST_KEY		(1<<2)
4274 #define _SPRA_LINOFF		0x70284
4275 #define _SPRA_STRIDE		0x70288
4276 #define _SPRA_POS		0x7028c
4277 #define _SPRA_SIZE		0x70290
4278 #define _SPRA_KEYVAL		0x70294
4279 #define _SPRA_KEYMSK		0x70298
4280 #define _SPRA_SURF		0x7029c
4281 #define _SPRA_KEYMAX		0x702a0
4282 #define _SPRA_TILEOFF		0x702a4
4283 #define _SPRA_OFFSET		0x702a4
4284 #define _SPRA_SURFLIVE		0x702ac
4285 #define _SPRA_SCALE		0x70304
4286 #define   SPRITE_SCALE_ENABLE	(1<<31)
4287 #define   SPRITE_FILTER_MASK	(3<<29)
4288 #define   SPRITE_FILTER_MEDIUM	(0<<29)
4289 #define   SPRITE_FILTER_ENHANCING	(1<<29)
4290 #define   SPRITE_FILTER_SOFTENING	(2<<29)
4291 #define   SPRITE_VERTICAL_OFFSET_HALF	(1<<28) /* must be enabled below */
4292 #define   SPRITE_VERTICAL_OFFSET_ENABLE	(1<<27)
4293 #define _SPRA_GAMC		0x70400
4294 
4295 #define _SPRB_CTL		0x71280
4296 #define _SPRB_LINOFF		0x71284
4297 #define _SPRB_STRIDE		0x71288
4298 #define _SPRB_POS		0x7128c
4299 #define _SPRB_SIZE		0x71290
4300 #define _SPRB_KEYVAL		0x71294
4301 #define _SPRB_KEYMSK		0x71298
4302 #define _SPRB_SURF		0x7129c
4303 #define _SPRB_KEYMAX		0x712a0
4304 #define _SPRB_TILEOFF		0x712a4
4305 #define _SPRB_OFFSET		0x712a4
4306 #define _SPRB_SURFLIVE		0x712ac
4307 #define _SPRB_SCALE		0x71304
4308 #define _SPRB_GAMC		0x71400
4309 
4310 #define SPRCTL(pipe) _PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
4311 #define SPRLINOFF(pipe) _PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
4312 #define SPRSTRIDE(pipe) _PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
4313 #define SPRPOS(pipe) _PIPE(pipe, _SPRA_POS, _SPRB_POS)
4314 #define SPRSIZE(pipe) _PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
4315 #define SPRKEYVAL(pipe) _PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
4316 #define SPRKEYMSK(pipe) _PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
4317 #define SPRSURF(pipe) _PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
4318 #define SPRKEYMAX(pipe) _PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
4319 #define SPRTILEOFF(pipe) _PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
4320 #define SPROFFSET(pipe) _PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
4321 #define SPRSCALE(pipe) _PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
4322 #define SPRGAMC(pipe) _PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
4323 #define SPRSURFLIVE(pipe) _PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
4324 
4325 #define _SPACNTR		(VLV_DISPLAY_BASE + 0x72180)
4326 #define   SP_ENABLE			(1<<31)
4327 #define   SP_GAMMA_ENABLE		(1<<30)
4328 #define   SP_PIXFORMAT_MASK		(0xf<<26)
4329 #define   SP_FORMAT_YUV422		(0<<26)
4330 #define   SP_FORMAT_BGR565		(5<<26)
4331 #define   SP_FORMAT_BGRX8888		(6<<26)
4332 #define   SP_FORMAT_BGRA8888		(7<<26)
4333 #define   SP_FORMAT_RGBX1010102		(8<<26)
4334 #define   SP_FORMAT_RGBA1010102		(9<<26)
4335 #define   SP_FORMAT_RGBX8888		(0xe<<26)
4336 #define   SP_FORMAT_RGBA8888		(0xf<<26)
4337 #define   SP_SOURCE_KEY			(1<<22)
4338 #define   SP_YUV_BYTE_ORDER_MASK	(3<<16)
4339 #define   SP_YUV_ORDER_YUYV		(0<<16)
4340 #define   SP_YUV_ORDER_UYVY		(1<<16)
4341 #define   SP_YUV_ORDER_YVYU		(2<<16)
4342 #define   SP_YUV_ORDER_VYUY		(3<<16)
4343 #define   SP_TILED			(1<<10)
4344 #define _SPALINOFF		(VLV_DISPLAY_BASE + 0x72184)
4345 #define _SPASTRIDE		(VLV_DISPLAY_BASE + 0x72188)
4346 #define _SPAPOS			(VLV_DISPLAY_BASE + 0x7218c)
4347 #define _SPASIZE		(VLV_DISPLAY_BASE + 0x72190)
4348 #define _SPAKEYMINVAL		(VLV_DISPLAY_BASE + 0x72194)
4349 #define _SPAKEYMSK		(VLV_DISPLAY_BASE + 0x72198)
4350 #define _SPASURF		(VLV_DISPLAY_BASE + 0x7219c)
4351 #define _SPAKEYMAXVAL		(VLV_DISPLAY_BASE + 0x721a0)
4352 #define _SPATILEOFF		(VLV_DISPLAY_BASE + 0x721a4)
4353 #define _SPACONSTALPHA		(VLV_DISPLAY_BASE + 0x721a8)
4354 #define _SPAGAMC		(VLV_DISPLAY_BASE + 0x721f4)
4355 
4356 #define _SPBCNTR		(VLV_DISPLAY_BASE + 0x72280)
4357 #define _SPBLINOFF		(VLV_DISPLAY_BASE + 0x72284)
4358 #define _SPBSTRIDE		(VLV_DISPLAY_BASE + 0x72288)
4359 #define _SPBPOS			(VLV_DISPLAY_BASE + 0x7228c)
4360 #define _SPBSIZE		(VLV_DISPLAY_BASE + 0x72290)
4361 #define _SPBKEYMINVAL		(VLV_DISPLAY_BASE + 0x72294)
4362 #define _SPBKEYMSK		(VLV_DISPLAY_BASE + 0x72298)
4363 #define _SPBSURF		(VLV_DISPLAY_BASE + 0x7229c)
4364 #define _SPBKEYMAXVAL		(VLV_DISPLAY_BASE + 0x722a0)
4365 #define _SPBTILEOFF		(VLV_DISPLAY_BASE + 0x722a4)
4366 #define _SPBCONSTALPHA		(VLV_DISPLAY_BASE + 0x722a8)
4367 #define _SPBGAMC		(VLV_DISPLAY_BASE + 0x722f4)
4368 
4369 #define SPCNTR(pipe, plane) _PIPE(pipe * 2 + plane, _SPACNTR, _SPBCNTR)
4370 #define SPLINOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPALINOFF, _SPBLINOFF)
4371 #define SPSTRIDE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASTRIDE, _SPBSTRIDE)
4372 #define SPPOS(pipe, plane) _PIPE(pipe * 2 + plane, _SPAPOS, _SPBPOS)
4373 #define SPSIZE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASIZE, _SPBSIZE)
4374 #define SPKEYMINVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMINVAL, _SPBKEYMINVAL)
4375 #define SPKEYMSK(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMSK, _SPBKEYMSK)
4376 #define SPSURF(pipe, plane) _PIPE(pipe * 2 + plane, _SPASURF, _SPBSURF)
4377 #define SPKEYMAXVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMAXVAL, _SPBKEYMAXVAL)
4378 #define SPTILEOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPATILEOFF, _SPBTILEOFF)
4379 #define SPCONSTALPHA(pipe, plane) _PIPE(pipe * 2 + plane, _SPACONSTALPHA, _SPBCONSTALPHA)
4380 #define SPGAMC(pipe, plane) _PIPE(pipe * 2 + plane, _SPAGAMC, _SPBGAMC)
4381 
4382 /* VBIOS regs */
4383 #define VGACNTRL		0x71400
4384 # define VGA_DISP_DISABLE			(1 << 31)
4385 # define VGA_2X_MODE				(1 << 30)
4386 # define VGA_PIPE_B_SELECT			(1 << 29)
4387 
4388 #define VLV_VGACNTRL		(VLV_DISPLAY_BASE + 0x71400)
4389 
4390 /* Ironlake */
4391 
4392 #define CPU_VGACNTRL	0x41000
4393 
4394 #define DIGITAL_PORT_HOTPLUG_CNTRL      0x44030
4395 #define  DIGITAL_PORTA_HOTPLUG_ENABLE           (1 << 4)
4396 #define  DIGITAL_PORTA_SHORT_PULSE_2MS          (0 << 2)
4397 #define  DIGITAL_PORTA_SHORT_PULSE_4_5MS        (1 << 2)
4398 #define  DIGITAL_PORTA_SHORT_PULSE_6MS          (2 << 2)
4399 #define  DIGITAL_PORTA_SHORT_PULSE_100MS        (3 << 2)
4400 #define  DIGITAL_PORTA_NO_DETECT                (0 << 0)
4401 #define  DIGITAL_PORTA_LONG_PULSE_DETECT_MASK   (1 << 1)
4402 #define  DIGITAL_PORTA_SHORT_PULSE_DETECT_MASK  (1 << 0)
4403 
4404 /* refresh rate hardware control */
4405 #define RR_HW_CTL       0x45300
4406 #define  RR_HW_LOW_POWER_FRAMES_MASK    0xff
4407 #define  RR_HW_HIGH_POWER_FRAMES_MASK   0xff00
4408 
4409 #define FDI_PLL_BIOS_0  0x46000
4410 #define  FDI_PLL_FB_CLOCK_MASK  0xff
4411 #define FDI_PLL_BIOS_1  0x46004
4412 #define FDI_PLL_BIOS_2  0x46008
4413 #define DISPLAY_PORT_PLL_BIOS_0         0x4600c
4414 #define DISPLAY_PORT_PLL_BIOS_1         0x46010
4415 #define DISPLAY_PORT_PLL_BIOS_2         0x46014
4416 
4417 #define PCH_3DCGDIS0		0x46020
4418 # define MARIUNIT_CLOCK_GATE_DISABLE		(1 << 18)
4419 # define SVSMUNIT_CLOCK_GATE_DISABLE		(1 << 1)
4420 
4421 #define PCH_3DCGDIS1		0x46024
4422 # define VFMUNIT_CLOCK_GATE_DISABLE		(1 << 11)
4423 
4424 #define FDI_PLL_FREQ_CTL        0x46030
4425 #define  FDI_PLL_FREQ_CHANGE_REQUEST    (1<<24)
4426 #define  FDI_PLL_FREQ_LOCK_LIMIT_MASK   0xfff00
4427 #define  FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK  0xff
4428 
4429 
4430 #define _PIPEA_DATA_M1		0x60030
4431 #define  PIPE_DATA_M1_OFFSET    0
4432 #define _PIPEA_DATA_N1		0x60034
4433 #define  PIPE_DATA_N1_OFFSET    0
4434 
4435 #define _PIPEA_DATA_M2		0x60038
4436 #define  PIPE_DATA_M2_OFFSET    0
4437 #define _PIPEA_DATA_N2		0x6003c
4438 #define  PIPE_DATA_N2_OFFSET    0
4439 
4440 #define _PIPEA_LINK_M1		0x60040
4441 #define  PIPE_LINK_M1_OFFSET    0
4442 #define _PIPEA_LINK_N1		0x60044
4443 #define  PIPE_LINK_N1_OFFSET    0
4444 
4445 #define _PIPEA_LINK_M2		0x60048
4446 #define  PIPE_LINK_M2_OFFSET    0
4447 #define _PIPEA_LINK_N2		0x6004c
4448 #define  PIPE_LINK_N2_OFFSET    0
4449 
4450 /* PIPEB timing regs are same start from 0x61000 */
4451 
4452 #define _PIPEB_DATA_M1		0x61030
4453 #define _PIPEB_DATA_N1		0x61034
4454 #define _PIPEB_DATA_M2		0x61038
4455 #define _PIPEB_DATA_N2		0x6103c
4456 #define _PIPEB_LINK_M1		0x61040
4457 #define _PIPEB_LINK_N1		0x61044
4458 #define _PIPEB_LINK_M2		0x61048
4459 #define _PIPEB_LINK_N2		0x6104c
4460 
4461 #define PIPE_DATA_M1(tran) _TRANSCODER2(tran, _PIPEA_DATA_M1)
4462 #define PIPE_DATA_N1(tran) _TRANSCODER2(tran, _PIPEA_DATA_N1)
4463 #define PIPE_DATA_M2(tran) _TRANSCODER2(tran, _PIPEA_DATA_M2)
4464 #define PIPE_DATA_N2(tran) _TRANSCODER2(tran, _PIPEA_DATA_N2)
4465 #define PIPE_LINK_M1(tran) _TRANSCODER2(tran, _PIPEA_LINK_M1)
4466 #define PIPE_LINK_N1(tran) _TRANSCODER2(tran, _PIPEA_LINK_N1)
4467 #define PIPE_LINK_M2(tran) _TRANSCODER2(tran, _PIPEA_LINK_M2)
4468 #define PIPE_LINK_N2(tran) _TRANSCODER2(tran, _PIPEA_LINK_N2)
4469 
4470 /* CPU panel fitter */
4471 /* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
4472 #define _PFA_CTL_1               0x68080
4473 #define _PFB_CTL_1               0x68880
4474 #define  PF_ENABLE              (1<<31)
4475 #define  PF_PIPE_SEL_MASK_IVB	(3<<29)
4476 #define  PF_PIPE_SEL_IVB(pipe)	((pipe)<<29)
4477 #define  PF_FILTER_MASK		(3<<23)
4478 #define  PF_FILTER_PROGRAMMED	(0<<23)
4479 #define  PF_FILTER_MED_3x3	(1<<23)
4480 #define  PF_FILTER_EDGE_ENHANCE	(2<<23)
4481 #define  PF_FILTER_EDGE_SOFTEN	(3<<23)
4482 #define _PFA_WIN_SZ		0x68074
4483 #define _PFB_WIN_SZ		0x68874
4484 #define _PFA_WIN_POS		0x68070
4485 #define _PFB_WIN_POS		0x68870
4486 #define _PFA_VSCALE		0x68084
4487 #define _PFB_VSCALE		0x68884
4488 #define _PFA_HSCALE		0x68090
4489 #define _PFB_HSCALE		0x68890
4490 
4491 #define PF_CTL(pipe)		_PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
4492 #define PF_WIN_SZ(pipe)		_PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
4493 #define PF_WIN_POS(pipe)	_PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
4494 #define PF_VSCALE(pipe)		_PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
4495 #define PF_HSCALE(pipe)		_PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
4496 
4497 /* legacy palette */
4498 #define _LGC_PALETTE_A           0x4a000
4499 #define _LGC_PALETTE_B           0x4a800
4500 #define LGC_PALETTE(pipe) _PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B)
4501 
4502 #define _GAMMA_MODE_A		0x4a480
4503 #define _GAMMA_MODE_B		0x4ac80
4504 #define GAMMA_MODE(pipe) _PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
4505 #define GAMMA_MODE_MODE_MASK	(3 << 0)
4506 #define GAMMA_MODE_MODE_8BIT	(0 << 0)
4507 #define GAMMA_MODE_MODE_10BIT	(1 << 0)
4508 #define GAMMA_MODE_MODE_12BIT	(2 << 0)
4509 #define GAMMA_MODE_MODE_SPLIT	(3 << 0)
4510 
4511 /* interrupts */
4512 #define DE_MASTER_IRQ_CONTROL   (1 << 31)
4513 #define DE_SPRITEB_FLIP_DONE    (1 << 29)
4514 #define DE_SPRITEA_FLIP_DONE    (1 << 28)
4515 #define DE_PLANEB_FLIP_DONE     (1 << 27)
4516 #define DE_PLANEA_FLIP_DONE     (1 << 26)
4517 #define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane)))
4518 #define DE_PCU_EVENT            (1 << 25)
4519 #define DE_GTT_FAULT            (1 << 24)
4520 #define DE_POISON               (1 << 23)
4521 #define DE_PERFORM_COUNTER      (1 << 22)
4522 #define DE_PCH_EVENT            (1 << 21)
4523 #define DE_AUX_CHANNEL_A        (1 << 20)
4524 #define DE_DP_A_HOTPLUG         (1 << 19)
4525 #define DE_GSE                  (1 << 18)
4526 #define DE_PIPEB_VBLANK         (1 << 15)
4527 #define DE_PIPEB_EVEN_FIELD     (1 << 14)
4528 #define DE_PIPEB_ODD_FIELD      (1 << 13)
4529 #define DE_PIPEB_LINE_COMPARE   (1 << 12)
4530 #define DE_PIPEB_VSYNC          (1 << 11)
4531 #define DE_PIPEB_CRC_DONE	(1 << 10)
4532 #define DE_PIPEB_FIFO_UNDERRUN  (1 << 8)
4533 #define DE_PIPEA_VBLANK         (1 << 7)
4534 #define DE_PIPE_VBLANK(pipe)    (1 << (7 + 8*(pipe)))
4535 #define DE_PIPEA_EVEN_FIELD     (1 << 6)
4536 #define DE_PIPEA_ODD_FIELD      (1 << 5)
4537 #define DE_PIPEA_LINE_COMPARE   (1 << 4)
4538 #define DE_PIPEA_VSYNC          (1 << 3)
4539 #define DE_PIPEA_CRC_DONE	(1 << 2)
4540 #define DE_PIPE_CRC_DONE(pipe)	(1 << (2 + 8*(pipe)))
4541 #define DE_PIPEA_FIFO_UNDERRUN  (1 << 0)
4542 #define DE_PIPE_FIFO_UNDERRUN(pipe)  (1 << (8*(pipe)))
4543 
4544 /* More Ivybridge lolz */
4545 #define DE_ERR_INT_IVB			(1<<30)
4546 #define DE_GSE_IVB			(1<<29)
4547 #define DE_PCH_EVENT_IVB		(1<<28)
4548 #define DE_DP_A_HOTPLUG_IVB		(1<<27)
4549 #define DE_AUX_CHANNEL_A_IVB		(1<<26)
4550 #define DE_SPRITEC_FLIP_DONE_IVB	(1<<14)
4551 #define DE_PLANEC_FLIP_DONE_IVB		(1<<13)
4552 #define DE_PIPEC_VBLANK_IVB		(1<<10)
4553 #define DE_SPRITEB_FLIP_DONE_IVB	(1<<9)
4554 #define DE_PLANEB_FLIP_DONE_IVB		(1<<8)
4555 #define DE_PIPEB_VBLANK_IVB		(1<<5)
4556 #define DE_SPRITEA_FLIP_DONE_IVB	(1<<4)
4557 #define DE_PLANEA_FLIP_DONE_IVB		(1<<3)
4558 #define DE_PLANE_FLIP_DONE_IVB(plane)	(1<< (3 + 5*(plane)))
4559 #define DE_PIPEA_VBLANK_IVB		(1<<0)
4560 #define DE_PIPE_VBLANK_IVB(pipe)	(1 << (pipe * 5))
4561 
4562 #define VLV_MASTER_IER			0x4400c /* Gunit master IER */
4563 #define   MASTER_INTERRUPT_ENABLE	(1<<31)
4564 
4565 #define DEISR   0x44000
4566 #define DEIMR   0x44004
4567 #define DEIIR   0x44008
4568 #define DEIER   0x4400c
4569 
4570 #define GTISR   0x44010
4571 #define GTIMR   0x44014
4572 #define GTIIR   0x44018
4573 #define GTIER   0x4401c
4574 
4575 #define GEN8_MASTER_IRQ			0x44200
4576 #define  GEN8_MASTER_IRQ_CONTROL	(1<<31)
4577 #define  GEN8_PCU_IRQ			(1<<30)
4578 #define  GEN8_DE_PCH_IRQ		(1<<23)
4579 #define  GEN8_DE_MISC_IRQ		(1<<22)
4580 #define  GEN8_DE_PORT_IRQ		(1<<20)
4581 #define  GEN8_DE_PIPE_C_IRQ		(1<<18)
4582 #define  GEN8_DE_PIPE_B_IRQ		(1<<17)
4583 #define  GEN8_DE_PIPE_A_IRQ		(1<<16)
4584 #define  GEN8_DE_PIPE_IRQ(pipe)		(1<<(16+pipe))
4585 #define  GEN8_GT_VECS_IRQ		(1<<6)
4586 #define  GEN8_GT_PM_IRQ			(1<<4)
4587 #define  GEN8_GT_VCS2_IRQ		(1<<3)
4588 #define  GEN8_GT_VCS1_IRQ		(1<<2)
4589 #define  GEN8_GT_BCS_IRQ		(1<<1)
4590 #define  GEN8_GT_RCS_IRQ		(1<<0)
4591 
4592 #define GEN8_GT_ISR(which) (0x44300 + (0x10 * (which)))
4593 #define GEN8_GT_IMR(which) (0x44304 + (0x10 * (which)))
4594 #define GEN8_GT_IIR(which) (0x44308 + (0x10 * (which)))
4595 #define GEN8_GT_IER(which) (0x4430c + (0x10 * (which)))
4596 
4597 #define GEN8_BCS_IRQ_SHIFT 16
4598 #define GEN8_RCS_IRQ_SHIFT 0
4599 #define GEN8_VCS2_IRQ_SHIFT 16
4600 #define GEN8_VCS1_IRQ_SHIFT 0
4601 #define GEN8_VECS_IRQ_SHIFT 0
4602 
4603 #define GEN8_DE_PIPE_ISR(pipe) (0x44400 + (0x10 * (pipe)))
4604 #define GEN8_DE_PIPE_IMR(pipe) (0x44404 + (0x10 * (pipe)))
4605 #define GEN8_DE_PIPE_IIR(pipe) (0x44408 + (0x10 * (pipe)))
4606 #define GEN8_DE_PIPE_IER(pipe) (0x4440c + (0x10 * (pipe)))
4607 #define  GEN8_PIPE_FIFO_UNDERRUN	(1 << 31)
4608 #define  GEN8_PIPE_CDCLK_CRC_ERROR	(1 << 29)
4609 #define  GEN8_PIPE_CDCLK_CRC_DONE	(1 << 28)
4610 #define  GEN8_PIPE_CURSOR_FAULT		(1 << 10)
4611 #define  GEN8_PIPE_SPRITE_FAULT		(1 << 9)
4612 #define  GEN8_PIPE_PRIMARY_FAULT	(1 << 8)
4613 #define  GEN8_PIPE_SPRITE_FLIP_DONE	(1 << 5)
4614 #define  GEN8_PIPE_PRIMARY_FLIP_DONE	(1 << 4)
4615 #define  GEN8_PIPE_SCAN_LINE_EVENT	(1 << 2)
4616 #define  GEN8_PIPE_VSYNC		(1 << 1)
4617 #define  GEN8_PIPE_VBLANK		(1 << 0)
4618 #define GEN8_DE_PIPE_IRQ_FAULT_ERRORS \
4619 	(GEN8_PIPE_CURSOR_FAULT | \
4620 	 GEN8_PIPE_SPRITE_FAULT | \
4621 	 GEN8_PIPE_PRIMARY_FAULT)
4622 
4623 #define GEN8_DE_PORT_ISR 0x44440
4624 #define GEN8_DE_PORT_IMR 0x44444
4625 #define GEN8_DE_PORT_IIR 0x44448
4626 #define GEN8_DE_PORT_IER 0x4444c
4627 #define  GEN8_PORT_DP_A_HOTPLUG		(1 << 3)
4628 #define  GEN8_AUX_CHANNEL_A		(1 << 0)
4629 
4630 #define GEN8_DE_MISC_ISR 0x44460
4631 #define GEN8_DE_MISC_IMR 0x44464
4632 #define GEN8_DE_MISC_IIR 0x44468
4633 #define GEN8_DE_MISC_IER 0x4446c
4634 #define  GEN8_DE_MISC_GSE		(1 << 27)
4635 
4636 #define GEN8_PCU_ISR 0x444e0
4637 #define GEN8_PCU_IMR 0x444e4
4638 #define GEN8_PCU_IIR 0x444e8
4639 #define GEN8_PCU_IER 0x444ec
4640 
4641 #define ILK_DISPLAY_CHICKEN2	0x42004
4642 /* Required on all Ironlake and Sandybridge according to the B-Spec. */
4643 #define  ILK_ELPIN_409_SELECT	(1 << 25)
4644 #define  ILK_DPARB_GATE	(1<<22)
4645 #define  ILK_VSDPFD_FULL	(1<<21)
4646 #define FUSE_STRAP			0x42014
4647 #define  ILK_INTERNAL_GRAPHICS_DISABLE	(1 << 31)
4648 #define  ILK_INTERNAL_DISPLAY_DISABLE	(1 << 30)
4649 #define  ILK_DISPLAY_DEBUG_DISABLE	(1 << 29)
4650 #define  ILK_HDCP_DISABLE		(1 << 25)
4651 #define  ILK_eDP_A_DISABLE		(1 << 24)
4652 #define  HSW_CDCLK_LIMIT		(1 << 24)
4653 #define  ILK_DESKTOP			(1 << 23)
4654 
4655 #define ILK_DSPCLK_GATE_D			0x42020
4656 #define   ILK_VRHUNIT_CLOCK_GATE_DISABLE	(1 << 28)
4657 #define   ILK_DPFCUNIT_CLOCK_GATE_DISABLE	(1 << 9)
4658 #define   ILK_DPFCRUNIT_CLOCK_GATE_DISABLE	(1 << 8)
4659 #define   ILK_DPFDUNIT_CLOCK_GATE_ENABLE	(1 << 7)
4660 #define   ILK_DPARBUNIT_CLOCK_GATE_ENABLE	(1 << 5)
4661 
4662 #define IVB_CHICKEN3	0x4200c
4663 # define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE	(1 << 5)
4664 # define CHICKEN3_DGMG_DONE_FIX_DISABLE		(1 << 2)
4665 
4666 #define CHICKEN_PAR1_1		0x42080
4667 #define  DPA_MASK_VBLANK_SRD	(1 << 15)
4668 #define  FORCE_ARB_IDLE_PLANES	(1 << 14)
4669 
4670 #define _CHICKEN_PIPESL_1_A	0x420b0
4671 #define _CHICKEN_PIPESL_1_B	0x420b4
4672 #define  HSW_FBCQ_DIS			(1 << 22)
4673 #define  BDW_DPRS_MASK_VBLANK_SRD	(1 << 0)
4674 #define CHICKEN_PIPESL_1(pipe) _PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B)
4675 
4676 #define DISP_ARB_CTL	0x45000
4677 #define  DISP_TILE_SURFACE_SWIZZLING	(1<<13)
4678 #define  DISP_FBC_WM_DIS		(1<<15)
4679 #define DISP_ARB_CTL2	0x45004
4680 #define  DISP_DATA_PARTITION_5_6	(1<<6)
4681 #define GEN7_MSG_CTL	0x45010
4682 #define  WAIT_FOR_PCH_RESET_ACK		(1<<1)
4683 #define  WAIT_FOR_PCH_FLR_ACK		(1<<0)
4684 #define HSW_NDE_RSTWRN_OPT	0x46408
4685 #define  RESET_PCH_HANDSHAKE_ENABLE	(1<<4)
4686 
4687 /* GEN7 chicken */
4688 #define GEN7_COMMON_SLICE_CHICKEN1		0x7010
4689 # define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC	((1<<10) | (1<<26))
4690 #define COMMON_SLICE_CHICKEN2			0x7014
4691 # define GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE	(1<<0)
4692 
4693 #define GEN7_L3SQCREG1				0xB010
4694 #define  VLV_B0_WA_L3SQCREG1_VALUE		0x00D30000
4695 
4696 #define GEN7_L3CNTLREG1				0xB01C
4697 #define  GEN7_WA_FOR_GEN7_L3_CONTROL			0x3C47FF8C
4698 #define  GEN7_L3AGDIS				(1<<19)
4699 #define GEN7_L3CNTLREG2				0xB020
4700 #define GEN7_L3CNTLREG3				0xB024
4701 
4702 #define GEN7_L3_CHICKEN_MODE_REGISTER		0xB030
4703 #define  GEN7_WA_L3_CHICKEN_MODE				0x20000000
4704 
4705 #define GEN7_L3SQCREG4				0xb034
4706 #define  L3SQ_URB_READ_CAM_MATCH_DISABLE	(1<<27)
4707 
4708 /* GEN8 chicken */
4709 #define HDC_CHICKEN0				0x7300
4710 #define  HDC_FORCE_NON_COHERENT			(1<<4)
4711 
4712 /* WaCatErrorRejectionIssue */
4713 #define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG		0x9030
4714 #define  GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB	(1<<11)
4715 
4716 #define HSW_SCRATCH1				0xb038
4717 #define  HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE	(1<<27)
4718 
4719 /* PCH */
4720 
4721 /* south display engine interrupt: IBX */
4722 #define SDE_AUDIO_POWER_D	(1 << 27)
4723 #define SDE_AUDIO_POWER_C	(1 << 26)
4724 #define SDE_AUDIO_POWER_B	(1 << 25)
4725 #define SDE_AUDIO_POWER_SHIFT	(25)
4726 #define SDE_AUDIO_POWER_MASK	(7 << SDE_AUDIO_POWER_SHIFT)
4727 #define SDE_GMBUS		(1 << 24)
4728 #define SDE_AUDIO_HDCP_TRANSB	(1 << 23)
4729 #define SDE_AUDIO_HDCP_TRANSA	(1 << 22)
4730 #define SDE_AUDIO_HDCP_MASK	(3 << 22)
4731 #define SDE_AUDIO_TRANSB	(1 << 21)
4732 #define SDE_AUDIO_TRANSA	(1 << 20)
4733 #define SDE_AUDIO_TRANS_MASK	(3 << 20)
4734 #define SDE_POISON		(1 << 19)
4735 /* 18 reserved */
4736 #define SDE_FDI_RXB		(1 << 17)
4737 #define SDE_FDI_RXA		(1 << 16)
4738 #define SDE_FDI_MASK		(3 << 16)
4739 #define SDE_AUXD		(1 << 15)
4740 #define SDE_AUXC		(1 << 14)
4741 #define SDE_AUXB		(1 << 13)
4742 #define SDE_AUX_MASK		(7 << 13)
4743 /* 12 reserved */
4744 #define SDE_CRT_HOTPLUG         (1 << 11)
4745 #define SDE_PORTD_HOTPLUG       (1 << 10)
4746 #define SDE_PORTC_HOTPLUG       (1 << 9)
4747 #define SDE_PORTB_HOTPLUG       (1 << 8)
4748 #define SDE_SDVOB_HOTPLUG       (1 << 6)
4749 #define SDE_HOTPLUG_MASK        (SDE_CRT_HOTPLUG | \
4750 				 SDE_SDVOB_HOTPLUG |	\
4751 				 SDE_PORTB_HOTPLUG |	\
4752 				 SDE_PORTC_HOTPLUG |	\
4753 				 SDE_PORTD_HOTPLUG)
4754 #define SDE_TRANSB_CRC_DONE	(1 << 5)
4755 #define SDE_TRANSB_CRC_ERR	(1 << 4)
4756 #define SDE_TRANSB_FIFO_UNDER	(1 << 3)
4757 #define SDE_TRANSA_CRC_DONE	(1 << 2)
4758 #define SDE_TRANSA_CRC_ERR	(1 << 1)
4759 #define SDE_TRANSA_FIFO_UNDER	(1 << 0)
4760 #define SDE_TRANS_MASK		(0x3f)
4761 
4762 /* south display engine interrupt: CPT/PPT */
4763 #define SDE_AUDIO_POWER_D_CPT	(1 << 31)
4764 #define SDE_AUDIO_POWER_C_CPT	(1 << 30)
4765 #define SDE_AUDIO_POWER_B_CPT	(1 << 29)
4766 #define SDE_AUDIO_POWER_SHIFT_CPT   29
4767 #define SDE_AUDIO_POWER_MASK_CPT    (7 << 29)
4768 #define SDE_AUXD_CPT		(1 << 27)
4769 #define SDE_AUXC_CPT		(1 << 26)
4770 #define SDE_AUXB_CPT		(1 << 25)
4771 #define SDE_AUX_MASK_CPT	(7 << 25)
4772 #define SDE_PORTD_HOTPLUG_CPT	(1 << 23)
4773 #define SDE_PORTC_HOTPLUG_CPT	(1 << 22)
4774 #define SDE_PORTB_HOTPLUG_CPT	(1 << 21)
4775 #define SDE_CRT_HOTPLUG_CPT	(1 << 19)
4776 #define SDE_SDVOB_HOTPLUG_CPT	(1 << 18)
4777 #define SDE_HOTPLUG_MASK_CPT	(SDE_CRT_HOTPLUG_CPT |		\
4778 				 SDE_SDVOB_HOTPLUG_CPT |	\
4779 				 SDE_PORTD_HOTPLUG_CPT |	\
4780 				 SDE_PORTC_HOTPLUG_CPT |	\
4781 				 SDE_PORTB_HOTPLUG_CPT)
4782 #define SDE_GMBUS_CPT		(1 << 17)
4783 #define SDE_ERROR_CPT		(1 << 16)
4784 #define SDE_AUDIO_CP_REQ_C_CPT	(1 << 10)
4785 #define SDE_AUDIO_CP_CHG_C_CPT	(1 << 9)
4786 #define SDE_FDI_RXC_CPT		(1 << 8)
4787 #define SDE_AUDIO_CP_REQ_B_CPT	(1 << 6)
4788 #define SDE_AUDIO_CP_CHG_B_CPT	(1 << 5)
4789 #define SDE_FDI_RXB_CPT		(1 << 4)
4790 #define SDE_AUDIO_CP_REQ_A_CPT	(1 << 2)
4791 #define SDE_AUDIO_CP_CHG_A_CPT	(1 << 1)
4792 #define SDE_FDI_RXA_CPT		(1 << 0)
4793 #define SDE_AUDIO_CP_REQ_CPT	(SDE_AUDIO_CP_REQ_C_CPT | \
4794 				 SDE_AUDIO_CP_REQ_B_CPT | \
4795 				 SDE_AUDIO_CP_REQ_A_CPT)
4796 #define SDE_AUDIO_CP_CHG_CPT	(SDE_AUDIO_CP_CHG_C_CPT | \
4797 				 SDE_AUDIO_CP_CHG_B_CPT | \
4798 				 SDE_AUDIO_CP_CHG_A_CPT)
4799 #define SDE_FDI_MASK_CPT	(SDE_FDI_RXC_CPT | \
4800 				 SDE_FDI_RXB_CPT | \
4801 				 SDE_FDI_RXA_CPT)
4802 
4803 #define SDEISR  0xc4000
4804 #define SDEIMR  0xc4004
4805 #define SDEIIR  0xc4008
4806 #define SDEIER  0xc400c
4807 
4808 #define SERR_INT			0xc4040
4809 #define  SERR_INT_POISON		(1<<31)
4810 #define  SERR_INT_TRANS_C_FIFO_UNDERRUN	(1<<6)
4811 #define  SERR_INT_TRANS_B_FIFO_UNDERRUN	(1<<3)
4812 #define  SERR_INT_TRANS_A_FIFO_UNDERRUN	(1<<0)
4813 #define  SERR_INT_TRANS_FIFO_UNDERRUN(pipe)	(1<<(pipe*3))
4814 
4815 /* digital port hotplug */
4816 #define PCH_PORT_HOTPLUG        0xc4030		/* SHOTPLUG_CTL */
4817 #define PORTD_HOTPLUG_ENABLE            (1 << 20)
4818 #define PORTD_PULSE_DURATION_2ms        (0)
4819 #define PORTD_PULSE_DURATION_4_5ms      (1 << 18)
4820 #define PORTD_PULSE_DURATION_6ms        (2 << 18)
4821 #define PORTD_PULSE_DURATION_100ms      (3 << 18)
4822 #define PORTD_PULSE_DURATION_MASK	(3 << 18)
4823 #define PORTD_HOTPLUG_STATUS_MASK	(0x3 << 16)
4824 #define  PORTD_HOTPLUG_NO_DETECT	(0 << 16)
4825 #define  PORTD_HOTPLUG_SHORT_DETECT	(1 << 16)
4826 #define  PORTD_HOTPLUG_LONG_DETECT	(2 << 16)
4827 #define PORTC_HOTPLUG_ENABLE            (1 << 12)
4828 #define PORTC_PULSE_DURATION_2ms        (0)
4829 #define PORTC_PULSE_DURATION_4_5ms      (1 << 10)
4830 #define PORTC_PULSE_DURATION_6ms        (2 << 10)
4831 #define PORTC_PULSE_DURATION_100ms      (3 << 10)
4832 #define PORTC_PULSE_DURATION_MASK	(3 << 10)
4833 #define PORTC_HOTPLUG_STATUS_MASK	(0x3 << 8)
4834 #define  PORTC_HOTPLUG_NO_DETECT	(0 << 8)
4835 #define  PORTC_HOTPLUG_SHORT_DETECT	(1 << 8)
4836 #define  PORTC_HOTPLUG_LONG_DETECT	(2 << 8)
4837 #define PORTB_HOTPLUG_ENABLE            (1 << 4)
4838 #define PORTB_PULSE_DURATION_2ms        (0)
4839 #define PORTB_PULSE_DURATION_4_5ms      (1 << 2)
4840 #define PORTB_PULSE_DURATION_6ms        (2 << 2)
4841 #define PORTB_PULSE_DURATION_100ms      (3 << 2)
4842 #define PORTB_PULSE_DURATION_MASK	(3 << 2)
4843 #define PORTB_HOTPLUG_STATUS_MASK	(0x3 << 0)
4844 #define  PORTB_HOTPLUG_NO_DETECT	(0 << 0)
4845 #define  PORTB_HOTPLUG_SHORT_DETECT	(1 << 0)
4846 #define  PORTB_HOTPLUG_LONG_DETECT	(2 << 0)
4847 
4848 #define PCH_GPIOA               0xc5010
4849 #define PCH_GPIOB               0xc5014
4850 #define PCH_GPIOC               0xc5018
4851 #define PCH_GPIOD               0xc501c
4852 #define PCH_GPIOE               0xc5020
4853 #define PCH_GPIOF               0xc5024
4854 
4855 #define PCH_GMBUS0		0xc5100
4856 #define PCH_GMBUS1		0xc5104
4857 #define PCH_GMBUS2		0xc5108
4858 #define PCH_GMBUS3		0xc510c
4859 #define PCH_GMBUS4		0xc5110
4860 #define PCH_GMBUS5		0xc5120
4861 
4862 #define _PCH_DPLL_A              0xc6014
4863 #define _PCH_DPLL_B              0xc6018
4864 #define PCH_DPLL(pll) (pll == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
4865 
4866 #define _PCH_FPA0                0xc6040
4867 #define  FP_CB_TUNE		(0x3<<22)
4868 #define _PCH_FPA1                0xc6044
4869 #define _PCH_FPB0                0xc6048
4870 #define _PCH_FPB1                0xc604c
4871 #define PCH_FP0(pll) (pll == 0 ? _PCH_FPA0 : _PCH_FPB0)
4872 #define PCH_FP1(pll) (pll == 0 ? _PCH_FPA1 : _PCH_FPB1)
4873 
4874 #define PCH_DPLL_TEST           0xc606c
4875 
4876 #define PCH_DREF_CONTROL        0xC6200
4877 #define  DREF_CONTROL_MASK      0x7fc3
4878 #define  DREF_CPU_SOURCE_OUTPUT_DISABLE         (0<<13)
4879 #define  DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD      (2<<13)
4880 #define  DREF_CPU_SOURCE_OUTPUT_NONSPREAD       (3<<13)
4881 #define  DREF_CPU_SOURCE_OUTPUT_MASK		(3<<13)
4882 #define  DREF_SSC_SOURCE_DISABLE                (0<<11)
4883 #define  DREF_SSC_SOURCE_ENABLE                 (2<<11)
4884 #define  DREF_SSC_SOURCE_MASK			(3<<11)
4885 #define  DREF_NONSPREAD_SOURCE_DISABLE          (0<<9)
4886 #define  DREF_NONSPREAD_CK505_ENABLE		(1<<9)
4887 #define  DREF_NONSPREAD_SOURCE_ENABLE           (2<<9)
4888 #define  DREF_NONSPREAD_SOURCE_MASK		(3<<9)
4889 #define  DREF_SUPERSPREAD_SOURCE_DISABLE        (0<<7)
4890 #define  DREF_SUPERSPREAD_SOURCE_ENABLE         (2<<7)
4891 #define  DREF_SUPERSPREAD_SOURCE_MASK		(3<<7)
4892 #define  DREF_SSC4_DOWNSPREAD                   (0<<6)
4893 #define  DREF_SSC4_CENTERSPREAD                 (1<<6)
4894 #define  DREF_SSC1_DISABLE                      (0<<1)
4895 #define  DREF_SSC1_ENABLE                       (1<<1)
4896 #define  DREF_SSC4_DISABLE                      (0)
4897 #define  DREF_SSC4_ENABLE                       (1)
4898 
4899 #define PCH_RAWCLK_FREQ         0xc6204
4900 #define  FDL_TP1_TIMER_SHIFT    12
4901 #define  FDL_TP1_TIMER_MASK     (3<<12)
4902 #define  FDL_TP2_TIMER_SHIFT    10
4903 #define  FDL_TP2_TIMER_MASK     (3<<10)
4904 #define  RAWCLK_FREQ_MASK       0x3ff
4905 
4906 #define PCH_DPLL_TMR_CFG        0xc6208
4907 
4908 #define PCH_SSC4_PARMS          0xc6210
4909 #define PCH_SSC4_AUX_PARMS      0xc6214
4910 
4911 #define PCH_DPLL_SEL		0xc7000
4912 #define	 TRANS_DPLLB_SEL(pipe)		(1 << (pipe * 4))
4913 #define	 TRANS_DPLLA_SEL(pipe)		0
4914 #define  TRANS_DPLL_ENABLE(pipe)	(1 << (pipe * 4 + 3))
4915 
4916 /* transcoder */
4917 
4918 #define _PCH_TRANS_HTOTAL_A		0xe0000
4919 #define  TRANS_HTOTAL_SHIFT		16
4920 #define  TRANS_HACTIVE_SHIFT		0
4921 #define _PCH_TRANS_HBLANK_A		0xe0004
4922 #define  TRANS_HBLANK_END_SHIFT		16
4923 #define  TRANS_HBLANK_START_SHIFT	0
4924 #define _PCH_TRANS_HSYNC_A		0xe0008
4925 #define  TRANS_HSYNC_END_SHIFT		16
4926 #define  TRANS_HSYNC_START_SHIFT	0
4927 #define _PCH_TRANS_VTOTAL_A		0xe000c
4928 #define  TRANS_VTOTAL_SHIFT		16
4929 #define  TRANS_VACTIVE_SHIFT		0
4930 #define _PCH_TRANS_VBLANK_A		0xe0010
4931 #define  TRANS_VBLANK_END_SHIFT		16
4932 #define  TRANS_VBLANK_START_SHIFT	0
4933 #define _PCH_TRANS_VSYNC_A		0xe0014
4934 #define  TRANS_VSYNC_END_SHIFT	 	16
4935 #define  TRANS_VSYNC_START_SHIFT	0
4936 #define _PCH_TRANS_VSYNCSHIFT_A		0xe0028
4937 
4938 #define _PCH_TRANSA_DATA_M1	0xe0030
4939 #define _PCH_TRANSA_DATA_N1	0xe0034
4940 #define _PCH_TRANSA_DATA_M2	0xe0038
4941 #define _PCH_TRANSA_DATA_N2	0xe003c
4942 #define _PCH_TRANSA_LINK_M1	0xe0040
4943 #define _PCH_TRANSA_LINK_N1	0xe0044
4944 #define _PCH_TRANSA_LINK_M2	0xe0048
4945 #define _PCH_TRANSA_LINK_N2	0xe004c
4946 
4947 /* Per-transcoder DIP controls (PCH) */
4948 #define _VIDEO_DIP_CTL_A         0xe0200
4949 #define _VIDEO_DIP_DATA_A        0xe0208
4950 #define _VIDEO_DIP_GCP_A         0xe0210
4951 
4952 #define _VIDEO_DIP_CTL_B         0xe1200
4953 #define _VIDEO_DIP_DATA_B        0xe1208
4954 #define _VIDEO_DIP_GCP_B         0xe1210
4955 
4956 #define TVIDEO_DIP_CTL(pipe) _PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
4957 #define TVIDEO_DIP_DATA(pipe) _PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
4958 #define TVIDEO_DIP_GCP(pipe) _PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
4959 
4960 /* Per-transcoder DIP controls (VLV) */
4961 #define VLV_VIDEO_DIP_CTL_A		(VLV_DISPLAY_BASE + 0x60200)
4962 #define VLV_VIDEO_DIP_DATA_A		(VLV_DISPLAY_BASE + 0x60208)
4963 #define VLV_VIDEO_DIP_GDCP_PAYLOAD_A	(VLV_DISPLAY_BASE + 0x60210)
4964 
4965 #define VLV_VIDEO_DIP_CTL_B		(VLV_DISPLAY_BASE + 0x61170)
4966 #define VLV_VIDEO_DIP_DATA_B		(VLV_DISPLAY_BASE + 0x61174)
4967 #define VLV_VIDEO_DIP_GDCP_PAYLOAD_B	(VLV_DISPLAY_BASE + 0x61178)
4968 
4969 #define CHV_VIDEO_DIP_CTL_C		(VLV_DISPLAY_BASE + 0x611f0)
4970 #define CHV_VIDEO_DIP_DATA_C		(VLV_DISPLAY_BASE + 0x611f4)
4971 #define CHV_VIDEO_DIP_GDCP_PAYLOAD_C	(VLV_DISPLAY_BASE + 0x611f8)
4972 
4973 #define VLV_TVIDEO_DIP_CTL(pipe) \
4974 	_PIPE3((pipe), VLV_VIDEO_DIP_CTL_A, \
4975 	       VLV_VIDEO_DIP_CTL_B, CHV_VIDEO_DIP_CTL_C)
4976 #define VLV_TVIDEO_DIP_DATA(pipe) \
4977 	_PIPE3((pipe), VLV_VIDEO_DIP_DATA_A, \
4978 	       VLV_VIDEO_DIP_DATA_B, CHV_VIDEO_DIP_DATA_C)
4979 #define VLV_TVIDEO_DIP_GCP(pipe) \
4980 	_PIPE3((pipe), VLV_VIDEO_DIP_GDCP_PAYLOAD_A, \
4981 		VLV_VIDEO_DIP_GDCP_PAYLOAD_B, CHV_VIDEO_DIP_GDCP_PAYLOAD_C)
4982 
4983 /* Haswell DIP controls */
4984 #define HSW_VIDEO_DIP_CTL_A		0x60200
4985 #define HSW_VIDEO_DIP_AVI_DATA_A	0x60220
4986 #define HSW_VIDEO_DIP_VS_DATA_A		0x60260
4987 #define HSW_VIDEO_DIP_SPD_DATA_A	0x602A0
4988 #define HSW_VIDEO_DIP_GMP_DATA_A	0x602E0
4989 #define HSW_VIDEO_DIP_VSC_DATA_A	0x60320
4990 #define HSW_VIDEO_DIP_AVI_ECC_A		0x60240
4991 #define HSW_VIDEO_DIP_VS_ECC_A		0x60280
4992 #define HSW_VIDEO_DIP_SPD_ECC_A		0x602C0
4993 #define HSW_VIDEO_DIP_GMP_ECC_A		0x60300
4994 #define HSW_VIDEO_DIP_VSC_ECC_A		0x60344
4995 #define HSW_VIDEO_DIP_GCP_A		0x60210
4996 
4997 #define HSW_VIDEO_DIP_CTL_B		0x61200
4998 #define HSW_VIDEO_DIP_AVI_DATA_B	0x61220
4999 #define HSW_VIDEO_DIP_VS_DATA_B		0x61260
5000 #define HSW_VIDEO_DIP_SPD_DATA_B	0x612A0
5001 #define HSW_VIDEO_DIP_GMP_DATA_B	0x612E0
5002 #define HSW_VIDEO_DIP_VSC_DATA_B	0x61320
5003 #define HSW_VIDEO_DIP_BVI_ECC_B		0x61240
5004 #define HSW_VIDEO_DIP_VS_ECC_B		0x61280
5005 #define HSW_VIDEO_DIP_SPD_ECC_B		0x612C0
5006 #define HSW_VIDEO_DIP_GMP_ECC_B		0x61300
5007 #define HSW_VIDEO_DIP_VSC_ECC_B		0x61344
5008 #define HSW_VIDEO_DIP_GCP_B		0x61210
5009 
5010 #define HSW_TVIDEO_DIP_CTL(trans) \
5011 	 _TRANSCODER2(trans, HSW_VIDEO_DIP_CTL_A)
5012 #define HSW_TVIDEO_DIP_AVI_DATA(trans) \
5013 	 _TRANSCODER2(trans, HSW_VIDEO_DIP_AVI_DATA_A)
5014 #define HSW_TVIDEO_DIP_VS_DATA(trans) \
5015 	 _TRANSCODER2(trans, HSW_VIDEO_DIP_VS_DATA_A)
5016 #define HSW_TVIDEO_DIP_SPD_DATA(trans) \
5017 	 _TRANSCODER2(trans, HSW_VIDEO_DIP_SPD_DATA_A)
5018 #define HSW_TVIDEO_DIP_GCP(trans) \
5019 	_TRANSCODER2(trans, HSW_VIDEO_DIP_GCP_A)
5020 #define HSW_TVIDEO_DIP_VSC_DATA(trans) \
5021 	 _TRANSCODER2(trans, HSW_VIDEO_DIP_VSC_DATA_A)
5022 
5023 #define HSW_STEREO_3D_CTL_A	0x70020
5024 #define   S3D_ENABLE		(1<<31)
5025 #define HSW_STEREO_3D_CTL_B	0x71020
5026 
5027 #define HSW_STEREO_3D_CTL(trans) \
5028 	_PIPE2(trans, HSW_STEREO_3D_CTL_A)
5029 
5030 #define _PCH_TRANS_HTOTAL_B          0xe1000
5031 #define _PCH_TRANS_HBLANK_B          0xe1004
5032 #define _PCH_TRANS_HSYNC_B           0xe1008
5033 #define _PCH_TRANS_VTOTAL_B          0xe100c
5034 #define _PCH_TRANS_VBLANK_B          0xe1010
5035 #define _PCH_TRANS_VSYNC_B           0xe1014
5036 #define _PCH_TRANS_VSYNCSHIFT_B	 0xe1028
5037 
5038 #define PCH_TRANS_HTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
5039 #define PCH_TRANS_HBLANK(pipe) _PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
5040 #define PCH_TRANS_HSYNC(pipe) _PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
5041 #define PCH_TRANS_VTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
5042 #define PCH_TRANS_VBLANK(pipe) _PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
5043 #define PCH_TRANS_VSYNC(pipe) _PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
5044 #define PCH_TRANS_VSYNCSHIFT(pipe) _PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, \
5045 					 _PCH_TRANS_VSYNCSHIFT_B)
5046 
5047 #define _PCH_TRANSB_DATA_M1	0xe1030
5048 #define _PCH_TRANSB_DATA_N1	0xe1034
5049 #define _PCH_TRANSB_DATA_M2	0xe1038
5050 #define _PCH_TRANSB_DATA_N2	0xe103c
5051 #define _PCH_TRANSB_LINK_M1	0xe1040
5052 #define _PCH_TRANSB_LINK_N1	0xe1044
5053 #define _PCH_TRANSB_LINK_M2	0xe1048
5054 #define _PCH_TRANSB_LINK_N2	0xe104c
5055 
5056 #define PCH_TRANS_DATA_M1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
5057 #define PCH_TRANS_DATA_N1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
5058 #define PCH_TRANS_DATA_M2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
5059 #define PCH_TRANS_DATA_N2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
5060 #define PCH_TRANS_LINK_M1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
5061 #define PCH_TRANS_LINK_N1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
5062 #define PCH_TRANS_LINK_M2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
5063 #define PCH_TRANS_LINK_N2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
5064 
5065 #define _PCH_TRANSACONF              0xf0008
5066 #define _PCH_TRANSBCONF              0xf1008
5067 #define PCH_TRANSCONF(pipe) _PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
5068 #define LPT_TRANSCONF		_PCH_TRANSACONF /* lpt has only one transcoder */
5069 #define  TRANS_DISABLE          (0<<31)
5070 #define  TRANS_ENABLE           (1<<31)
5071 #define  TRANS_STATE_MASK       (1<<30)
5072 #define  TRANS_STATE_DISABLE    (0<<30)
5073 #define  TRANS_STATE_ENABLE     (1<<30)
5074 #define  TRANS_FSYNC_DELAY_HB1  (0<<27)
5075 #define  TRANS_FSYNC_DELAY_HB2  (1<<27)
5076 #define  TRANS_FSYNC_DELAY_HB3  (2<<27)
5077 #define  TRANS_FSYNC_DELAY_HB4  (3<<27)
5078 #define  TRANS_INTERLACE_MASK   (7<<21)
5079 #define  TRANS_PROGRESSIVE      (0<<21)
5080 #define  TRANS_INTERLACED       (3<<21)
5081 #define  TRANS_LEGACY_INTERLACED_ILK (2<<21)
5082 #define  TRANS_8BPC             (0<<5)
5083 #define  TRANS_10BPC            (1<<5)
5084 #define  TRANS_6BPC             (2<<5)
5085 #define  TRANS_12BPC            (3<<5)
5086 
5087 #define _TRANSA_CHICKEN1	 0xf0060
5088 #define _TRANSB_CHICKEN1	 0xf1060
5089 #define TRANS_CHICKEN1(pipe) _PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
5090 #define  TRANS_CHICKEN1_DP0UNIT_GC_DISABLE	(1<<4)
5091 #define _TRANSA_CHICKEN2	 0xf0064
5092 #define _TRANSB_CHICKEN2	 0xf1064
5093 #define TRANS_CHICKEN2(pipe) _PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
5094 #define  TRANS_CHICKEN2_TIMING_OVERRIDE			(1<<31)
5095 #define  TRANS_CHICKEN2_FDI_POLARITY_REVERSED		(1<<29)
5096 #define  TRANS_CHICKEN2_FRAME_START_DELAY_MASK		(3<<27)
5097 #define  TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER	(1<<26)
5098 #define  TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH	(1<<25)
5099 
5100 #define SOUTH_CHICKEN1		0xc2000
5101 #define  FDIA_PHASE_SYNC_SHIFT_OVR	19
5102 #define  FDIA_PHASE_SYNC_SHIFT_EN	18
5103 #define  FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
5104 #define  FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
5105 #define  FDI_BC_BIFURCATION_SELECT	(1 << 12)
5106 #define SOUTH_CHICKEN2		0xc2004
5107 #define  FDI_MPHY_IOSFSB_RESET_STATUS	(1<<13)
5108 #define  FDI_MPHY_IOSFSB_RESET_CTL	(1<<12)
5109 #define  DPLS_EDP_PPS_FIX_DIS		(1<<0)
5110 
5111 #define _FDI_RXA_CHICKEN         0xc200c
5112 #define _FDI_RXB_CHICKEN         0xc2010
5113 #define  FDI_RX_PHASE_SYNC_POINTER_OVR	(1<<1)
5114 #define  FDI_RX_PHASE_SYNC_POINTER_EN	(1<<0)
5115 #define FDI_RX_CHICKEN(pipe) _PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
5116 
5117 #define SOUTH_DSPCLK_GATE_D	0xc2020
5118 #define  PCH_DPLUNIT_CLOCK_GATE_DISABLE (1<<30)
5119 #define  PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
5120 #define  PCH_CPUNIT_CLOCK_GATE_DISABLE (1<<14)
5121 #define  PCH_LP_PARTITION_LEVEL_DISABLE  (1<<12)
5122 
5123 /* CPU: FDI_TX */
5124 #define _FDI_TXA_CTL             0x60100
5125 #define _FDI_TXB_CTL             0x61100
5126 #define FDI_TX_CTL(pipe) _PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
5127 #define  FDI_TX_DISABLE         (0<<31)
5128 #define  FDI_TX_ENABLE          (1<<31)
5129 #define  FDI_LINK_TRAIN_PATTERN_1       (0<<28)
5130 #define  FDI_LINK_TRAIN_PATTERN_2       (1<<28)
5131 #define  FDI_LINK_TRAIN_PATTERN_IDLE    (2<<28)
5132 #define  FDI_LINK_TRAIN_NONE            (3<<28)
5133 #define  FDI_LINK_TRAIN_VOLTAGE_0_4V    (0<<25)
5134 #define  FDI_LINK_TRAIN_VOLTAGE_0_6V    (1<<25)
5135 #define  FDI_LINK_TRAIN_VOLTAGE_0_8V    (2<<25)
5136 #define  FDI_LINK_TRAIN_VOLTAGE_1_2V    (3<<25)
5137 #define  FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
5138 #define  FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
5139 #define  FDI_LINK_TRAIN_PRE_EMPHASIS_2X   (2<<22)
5140 #define  FDI_LINK_TRAIN_PRE_EMPHASIS_3X   (3<<22)
5141 /* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
5142    SNB has different settings. */
5143 /* SNB A-stepping */
5144 #define  FDI_LINK_TRAIN_400MV_0DB_SNB_A		(0x38<<22)
5145 #define  FDI_LINK_TRAIN_400MV_6DB_SNB_A		(0x02<<22)
5146 #define  FDI_LINK_TRAIN_600MV_3_5DB_SNB_A	(0x01<<22)
5147 #define  FDI_LINK_TRAIN_800MV_0DB_SNB_A		(0x0<<22)
5148 /* SNB B-stepping */
5149 #define  FDI_LINK_TRAIN_400MV_0DB_SNB_B		(0x0<<22)
5150 #define  FDI_LINK_TRAIN_400MV_6DB_SNB_B		(0x3a<<22)
5151 #define  FDI_LINK_TRAIN_600MV_3_5DB_SNB_B	(0x39<<22)
5152 #define  FDI_LINK_TRAIN_800MV_0DB_SNB_B		(0x38<<22)
5153 #define  FDI_LINK_TRAIN_VOL_EMP_MASK		(0x3f<<22)
5154 #define  FDI_DP_PORT_WIDTH_SHIFT		19
5155 #define  FDI_DP_PORT_WIDTH_MASK			(7 << FDI_DP_PORT_WIDTH_SHIFT)
5156 #define  FDI_DP_PORT_WIDTH(width)           (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
5157 #define  FDI_TX_ENHANCE_FRAME_ENABLE    (1<<18)
5158 /* Ironlake: hardwired to 1 */
5159 #define  FDI_TX_PLL_ENABLE              (1<<14)
5160 
5161 /* Ivybridge has different bits for lolz */
5162 #define  FDI_LINK_TRAIN_PATTERN_1_IVB       (0<<8)
5163 #define  FDI_LINK_TRAIN_PATTERN_2_IVB       (1<<8)
5164 #define  FDI_LINK_TRAIN_PATTERN_IDLE_IVB    (2<<8)
5165 #define  FDI_LINK_TRAIN_NONE_IVB            (3<<8)
5166 
5167 /* both Tx and Rx */
5168 #define  FDI_COMPOSITE_SYNC		(1<<11)
5169 #define  FDI_LINK_TRAIN_AUTO		(1<<10)
5170 #define  FDI_SCRAMBLING_ENABLE          (0<<7)
5171 #define  FDI_SCRAMBLING_DISABLE         (1<<7)
5172 
5173 /* FDI_RX, FDI_X is hard-wired to Transcoder_X */
5174 #define _FDI_RXA_CTL             0xf000c
5175 #define _FDI_RXB_CTL             0xf100c
5176 #define FDI_RX_CTL(pipe) _PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
5177 #define  FDI_RX_ENABLE          (1<<31)
5178 /* train, dp width same as FDI_TX */
5179 #define  FDI_FS_ERRC_ENABLE		(1<<27)
5180 #define  FDI_FE_ERRC_ENABLE		(1<<26)
5181 #define  FDI_RX_POLARITY_REVERSED_LPT	(1<<16)
5182 #define  FDI_8BPC                       (0<<16)
5183 #define  FDI_10BPC                      (1<<16)
5184 #define  FDI_6BPC                       (2<<16)
5185 #define  FDI_12BPC                      (3<<16)
5186 #define  FDI_RX_LINK_REVERSAL_OVERRIDE  (1<<15)
5187 #define  FDI_DMI_LINK_REVERSE_MASK      (1<<14)
5188 #define  FDI_RX_PLL_ENABLE              (1<<13)
5189 #define  FDI_FS_ERR_CORRECT_ENABLE      (1<<11)
5190 #define  FDI_FE_ERR_CORRECT_ENABLE      (1<<10)
5191 #define  FDI_FS_ERR_REPORT_ENABLE       (1<<9)
5192 #define  FDI_FE_ERR_REPORT_ENABLE       (1<<8)
5193 #define  FDI_RX_ENHANCE_FRAME_ENABLE    (1<<6)
5194 #define  FDI_PCDCLK	                (1<<4)
5195 /* CPT */
5196 #define  FDI_AUTO_TRAINING			(1<<10)
5197 #define  FDI_LINK_TRAIN_PATTERN_1_CPT		(0<<8)
5198 #define  FDI_LINK_TRAIN_PATTERN_2_CPT		(1<<8)
5199 #define  FDI_LINK_TRAIN_PATTERN_IDLE_CPT	(2<<8)
5200 #define  FDI_LINK_TRAIN_NORMAL_CPT		(3<<8)
5201 #define  FDI_LINK_TRAIN_PATTERN_MASK_CPT	(3<<8)
5202 
5203 #define _FDI_RXA_MISC			0xf0010
5204 #define _FDI_RXB_MISC			0xf1010
5205 #define  FDI_RX_PWRDN_LANE1_MASK	(3<<26)
5206 #define  FDI_RX_PWRDN_LANE1_VAL(x)	((x)<<26)
5207 #define  FDI_RX_PWRDN_LANE0_MASK	(3<<24)
5208 #define  FDI_RX_PWRDN_LANE0_VAL(x)	((x)<<24)
5209 #define  FDI_RX_TP1_TO_TP2_48		(2<<20)
5210 #define  FDI_RX_TP1_TO_TP2_64		(3<<20)
5211 #define  FDI_RX_FDI_DELAY_90		(0x90<<0)
5212 #define FDI_RX_MISC(pipe) _PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
5213 
5214 #define _FDI_RXA_TUSIZE1         0xf0030
5215 #define _FDI_RXA_TUSIZE2         0xf0038
5216 #define _FDI_RXB_TUSIZE1         0xf1030
5217 #define _FDI_RXB_TUSIZE2         0xf1038
5218 #define FDI_RX_TUSIZE1(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
5219 #define FDI_RX_TUSIZE2(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
5220 
5221 /* FDI_RX interrupt register format */
5222 #define FDI_RX_INTER_LANE_ALIGN         (1<<10)
5223 #define FDI_RX_SYMBOL_LOCK              (1<<9) /* train 2 */
5224 #define FDI_RX_BIT_LOCK                 (1<<8) /* train 1 */
5225 #define FDI_RX_TRAIN_PATTERN_2_FAIL     (1<<7)
5226 #define FDI_RX_FS_CODE_ERR              (1<<6)
5227 #define FDI_RX_FE_CODE_ERR              (1<<5)
5228 #define FDI_RX_SYMBOL_ERR_RATE_ABOVE    (1<<4)
5229 #define FDI_RX_HDCP_LINK_FAIL           (1<<3)
5230 #define FDI_RX_PIXEL_FIFO_OVERFLOW      (1<<2)
5231 #define FDI_RX_CROSS_CLOCK_OVERFLOW     (1<<1)
5232 #define FDI_RX_SYMBOL_QUEUE_OVERFLOW    (1<<0)
5233 
5234 #define _FDI_RXA_IIR             0xf0014
5235 #define _FDI_RXA_IMR             0xf0018
5236 #define _FDI_RXB_IIR             0xf1014
5237 #define _FDI_RXB_IMR             0xf1018
5238 #define FDI_RX_IIR(pipe) _PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
5239 #define FDI_RX_IMR(pipe) _PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
5240 
5241 #define FDI_PLL_CTL_1           0xfe000
5242 #define FDI_PLL_CTL_2           0xfe004
5243 
5244 #define PCH_LVDS	0xe1180
5245 #define  LVDS_DETECTED	(1 << 1)
5246 
5247 /* vlv has 2 sets of panel control regs. */
5248 #define PIPEA_PP_STATUS         (VLV_DISPLAY_BASE + 0x61200)
5249 #define PIPEA_PP_CONTROL        (VLV_DISPLAY_BASE + 0x61204)
5250 #define PIPEA_PP_ON_DELAYS      (VLV_DISPLAY_BASE + 0x61208)
5251 #define  PANEL_PORT_SELECT_DPB_VLV	(1 << 30)
5252 #define  PANEL_PORT_SELECT_DPC_VLV	(2 << 30)
5253 #define PIPEA_PP_OFF_DELAYS     (VLV_DISPLAY_BASE + 0x6120c)
5254 #define PIPEA_PP_DIVISOR        (VLV_DISPLAY_BASE + 0x61210)
5255 
5256 #define PIPEB_PP_STATUS         (VLV_DISPLAY_BASE + 0x61300)
5257 #define PIPEB_PP_CONTROL        (VLV_DISPLAY_BASE + 0x61304)
5258 #define PIPEB_PP_ON_DELAYS      (VLV_DISPLAY_BASE + 0x61308)
5259 #define PIPEB_PP_OFF_DELAYS     (VLV_DISPLAY_BASE + 0x6130c)
5260 #define PIPEB_PP_DIVISOR        (VLV_DISPLAY_BASE + 0x61310)
5261 
5262 #define VLV_PIPE_PP_STATUS(pipe) _PIPE(pipe, PIPEA_PP_STATUS, PIPEB_PP_STATUS)
5263 #define VLV_PIPE_PP_CONTROL(pipe) _PIPE(pipe, PIPEA_PP_CONTROL, PIPEB_PP_CONTROL)
5264 #define VLV_PIPE_PP_ON_DELAYS(pipe) \
5265 		_PIPE(pipe, PIPEA_PP_ON_DELAYS, PIPEB_PP_ON_DELAYS)
5266 #define VLV_PIPE_PP_OFF_DELAYS(pipe) \
5267 		_PIPE(pipe, PIPEA_PP_OFF_DELAYS, PIPEB_PP_OFF_DELAYS)
5268 #define VLV_PIPE_PP_DIVISOR(pipe) \
5269 		_PIPE(pipe, PIPEA_PP_DIVISOR, PIPEB_PP_DIVISOR)
5270 
5271 #define PCH_PP_STATUS		0xc7200
5272 #define PCH_PP_CONTROL		0xc7204
5273 #define  PANEL_UNLOCK_REGS	(0xabcd << 16)
5274 #define  PANEL_UNLOCK_MASK	(0xffff << 16)
5275 #define  EDP_FORCE_VDD		(1 << 3)
5276 #define  EDP_BLC_ENABLE		(1 << 2)
5277 #define  PANEL_POWER_RESET	(1 << 1)
5278 #define  PANEL_POWER_OFF	(0 << 0)
5279 #define  PANEL_POWER_ON		(1 << 0)
5280 #define PCH_PP_ON_DELAYS	0xc7208
5281 #define  PANEL_PORT_SELECT_MASK	(3 << 30)
5282 #define  PANEL_PORT_SELECT_LVDS	(0 << 30)
5283 #define  PANEL_PORT_SELECT_DPA	(1 << 30)
5284 #define  PANEL_PORT_SELECT_DPC	(2 << 30)
5285 #define  PANEL_PORT_SELECT_DPD	(3 << 30)
5286 #define  PANEL_POWER_UP_DELAY_MASK	(0x1fff0000)
5287 #define  PANEL_POWER_UP_DELAY_SHIFT	16
5288 #define  PANEL_LIGHT_ON_DELAY_MASK	(0x1fff)
5289 #define  PANEL_LIGHT_ON_DELAY_SHIFT	0
5290 
5291 #define PCH_PP_OFF_DELAYS	0xc720c
5292 #define  PANEL_POWER_DOWN_DELAY_MASK	(0x1fff0000)
5293 #define  PANEL_POWER_DOWN_DELAY_SHIFT	16
5294 #define  PANEL_LIGHT_OFF_DELAY_MASK	(0x1fff)
5295 #define  PANEL_LIGHT_OFF_DELAY_SHIFT	0
5296 
5297 #define PCH_PP_DIVISOR		0xc7210
5298 #define  PP_REFERENCE_DIVIDER_MASK	(0xffffff00)
5299 #define  PP_REFERENCE_DIVIDER_SHIFT	8
5300 #define  PANEL_POWER_CYCLE_DELAY_MASK	(0x1f)
5301 #define  PANEL_POWER_CYCLE_DELAY_SHIFT	0
5302 
5303 #define PCH_DP_B		0xe4100
5304 #define PCH_DPB_AUX_CH_CTL	0xe4110
5305 #define PCH_DPB_AUX_CH_DATA1	0xe4114
5306 #define PCH_DPB_AUX_CH_DATA2	0xe4118
5307 #define PCH_DPB_AUX_CH_DATA3	0xe411c
5308 #define PCH_DPB_AUX_CH_DATA4	0xe4120
5309 #define PCH_DPB_AUX_CH_DATA5	0xe4124
5310 
5311 #define PCH_DP_C		0xe4200
5312 #define PCH_DPC_AUX_CH_CTL	0xe4210
5313 #define PCH_DPC_AUX_CH_DATA1	0xe4214
5314 #define PCH_DPC_AUX_CH_DATA2	0xe4218
5315 #define PCH_DPC_AUX_CH_DATA3	0xe421c
5316 #define PCH_DPC_AUX_CH_DATA4	0xe4220
5317 #define PCH_DPC_AUX_CH_DATA5	0xe4224
5318 
5319 #define PCH_DP_D		0xe4300
5320 #define PCH_DPD_AUX_CH_CTL	0xe4310
5321 #define PCH_DPD_AUX_CH_DATA1	0xe4314
5322 #define PCH_DPD_AUX_CH_DATA2	0xe4318
5323 #define PCH_DPD_AUX_CH_DATA3	0xe431c
5324 #define PCH_DPD_AUX_CH_DATA4	0xe4320
5325 #define PCH_DPD_AUX_CH_DATA5	0xe4324
5326 
5327 /* CPT */
5328 #define  PORT_TRANS_A_SEL_CPT	0
5329 #define  PORT_TRANS_B_SEL_CPT	(1<<29)
5330 #define  PORT_TRANS_C_SEL_CPT	(2<<29)
5331 #define  PORT_TRANS_SEL_MASK	(3<<29)
5332 #define  PORT_TRANS_SEL_CPT(pipe)	((pipe) << 29)
5333 #define  PORT_TO_PIPE(val)	(((val) & (1<<30)) >> 30)
5334 #define  PORT_TO_PIPE_CPT(val)	(((val) & PORT_TRANS_SEL_MASK) >> 29)
5335 #define  SDVO_PORT_TO_PIPE_CHV(val)	(((val) & (3<<24)) >> 24)
5336 #define  DP_PORT_TO_PIPE_CHV(val)	(((val) & (3<<16)) >> 16)
5337 
5338 #define TRANS_DP_CTL_A		0xe0300
5339 #define TRANS_DP_CTL_B		0xe1300
5340 #define TRANS_DP_CTL_C		0xe2300
5341 #define TRANS_DP_CTL(pipe)	_PIPE(pipe, TRANS_DP_CTL_A, TRANS_DP_CTL_B)
5342 #define  TRANS_DP_OUTPUT_ENABLE	(1<<31)
5343 #define  TRANS_DP_PORT_SEL_B	(0<<29)
5344 #define  TRANS_DP_PORT_SEL_C	(1<<29)
5345 #define  TRANS_DP_PORT_SEL_D	(2<<29)
5346 #define  TRANS_DP_PORT_SEL_NONE	(3<<29)
5347 #define  TRANS_DP_PORT_SEL_MASK	(3<<29)
5348 #define  TRANS_DP_AUDIO_ONLY	(1<<26)
5349 #define  TRANS_DP_ENH_FRAMING	(1<<18)
5350 #define  TRANS_DP_8BPC		(0<<9)
5351 #define  TRANS_DP_10BPC		(1<<9)
5352 #define  TRANS_DP_6BPC		(2<<9)
5353 #define  TRANS_DP_12BPC		(3<<9)
5354 #define  TRANS_DP_BPC_MASK	(3<<9)
5355 #define  TRANS_DP_VSYNC_ACTIVE_HIGH	(1<<4)
5356 #define  TRANS_DP_VSYNC_ACTIVE_LOW	0
5357 #define  TRANS_DP_HSYNC_ACTIVE_HIGH	(1<<3)
5358 #define  TRANS_DP_HSYNC_ACTIVE_LOW	0
5359 #define  TRANS_DP_SYNC_MASK	(3<<3)
5360 
5361 /* SNB eDP training params */
5362 /* SNB A-stepping */
5363 #define  EDP_LINK_TRAIN_400MV_0DB_SNB_A		(0x38<<22)
5364 #define  EDP_LINK_TRAIN_400MV_6DB_SNB_A		(0x02<<22)
5365 #define  EDP_LINK_TRAIN_600MV_3_5DB_SNB_A	(0x01<<22)
5366 #define  EDP_LINK_TRAIN_800MV_0DB_SNB_A		(0x0<<22)
5367 /* SNB B-stepping */
5368 #define  EDP_LINK_TRAIN_400_600MV_0DB_SNB_B	(0x0<<22)
5369 #define  EDP_LINK_TRAIN_400MV_3_5DB_SNB_B	(0x1<<22)
5370 #define  EDP_LINK_TRAIN_400_600MV_6DB_SNB_B	(0x3a<<22)
5371 #define  EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B	(0x39<<22)
5372 #define  EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B	(0x38<<22)
5373 #define  EDP_LINK_TRAIN_VOL_EMP_MASK_SNB	(0x3f<<22)
5374 
5375 /* IVB */
5376 #define EDP_LINK_TRAIN_400MV_0DB_IVB		(0x24 <<22)
5377 #define EDP_LINK_TRAIN_400MV_3_5DB_IVB		(0x2a <<22)
5378 #define EDP_LINK_TRAIN_400MV_6DB_IVB		(0x2f <<22)
5379 #define EDP_LINK_TRAIN_600MV_0DB_IVB		(0x30 <<22)
5380 #define EDP_LINK_TRAIN_600MV_3_5DB_IVB		(0x36 <<22)
5381 #define EDP_LINK_TRAIN_800MV_0DB_IVB		(0x38 <<22)
5382 #define EDP_LINK_TRAIN_800MV_3_5DB_IVB		(0x3e <<22)
5383 
5384 /* legacy values */
5385 #define EDP_LINK_TRAIN_500MV_0DB_IVB		(0x00 <<22)
5386 #define EDP_LINK_TRAIN_1000MV_0DB_IVB		(0x20 <<22)
5387 #define EDP_LINK_TRAIN_500MV_3_5DB_IVB		(0x02 <<22)
5388 #define EDP_LINK_TRAIN_1000MV_3_5DB_IVB		(0x22 <<22)
5389 #define EDP_LINK_TRAIN_1000MV_6DB_IVB		(0x23 <<22)
5390 
5391 #define  EDP_LINK_TRAIN_VOL_EMP_MASK_IVB	(0x3f<<22)
5392 
5393 #define  VLV_PMWGICZ				0x1300a4
5394 
5395 #define  FORCEWAKE				0xA18C
5396 #define  FORCEWAKE_VLV				0x1300b0
5397 #define  FORCEWAKE_ACK_VLV			0x1300b4
5398 #define  FORCEWAKE_MEDIA_VLV			0x1300b8
5399 #define  FORCEWAKE_ACK_MEDIA_VLV		0x1300bc
5400 #define  FORCEWAKE_ACK_HSW			0x130044
5401 #define  FORCEWAKE_ACK				0x130090
5402 #define  VLV_GTLC_WAKE_CTRL			0x130090
5403 #define   VLV_GTLC_RENDER_CTX_EXISTS		(1 << 25)
5404 #define   VLV_GTLC_MEDIA_CTX_EXISTS		(1 << 24)
5405 #define   VLV_GTLC_ALLOWWAKEREQ			(1 << 0)
5406 
5407 #define  VLV_GTLC_PW_STATUS			0x130094
5408 #define   VLV_GTLC_ALLOWWAKEACK			(1 << 0)
5409 #define   VLV_GTLC_ALLOWWAKEERR			(1 << 1)
5410 #define   VLV_GTLC_PW_MEDIA_STATUS_MASK		(1 << 5)
5411 #define   VLV_GTLC_PW_RENDER_STATUS_MASK	(1 << 7)
5412 #define VLV_GTLC_SURVIVABILITY_REG              0x130098
5413 #define  FORCEWAKE_MT				0xa188 /* multi-threaded */
5414 #define   FORCEWAKE_KERNEL			0x1
5415 #define   FORCEWAKE_USER			0x2
5416 #define  FORCEWAKE_MT_ACK			0x130040
5417 #define  ECOBUS					0xa180
5418 #define    FORCEWAKE_MT_ENABLE			(1<<5)
5419 #define  VLV_SPAREG2H				0xA194
5420 
5421 #define  GTFIFODBG				0x120000
5422 #define    GT_FIFO_SBDROPERR			(1<<6)
5423 #define    GT_FIFO_BLOBDROPERR			(1<<5)
5424 #define    GT_FIFO_SB_READ_ABORTERR		(1<<4)
5425 #define    GT_FIFO_DROPERR			(1<<3)
5426 #define    GT_FIFO_OVFERR			(1<<2)
5427 #define    GT_FIFO_IAWRERR			(1<<1)
5428 #define    GT_FIFO_IARDERR			(1<<0)
5429 
5430 #define  GTFIFOCTL				0x120008
5431 #define    GT_FIFO_FREE_ENTRIES_MASK		0x7f
5432 #define    GT_FIFO_NUM_RESERVED_ENTRIES		20
5433 
5434 #define  HSW_IDICR				0x9008
5435 #define    IDIHASHMSK(x)			(((x) & 0x3f) << 16)
5436 #define  HSW_EDRAM_PRESENT			0x120010
5437 
5438 #define GEN6_UCGCTL1				0x9400
5439 # define GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE		(1 << 16)
5440 # define GEN6_BLBUNIT_CLOCK_GATE_DISABLE		(1 << 5)
5441 # define GEN6_CSUNIT_CLOCK_GATE_DISABLE			(1 << 7)
5442 
5443 #define GEN6_UCGCTL2				0x9404
5444 # define GEN7_VDSUNIT_CLOCK_GATE_DISABLE		(1 << 30)
5445 # define GEN7_TDLUNIT_CLOCK_GATE_DISABLE		(1 << 22)
5446 # define GEN6_RCZUNIT_CLOCK_GATE_DISABLE		(1 << 13)
5447 # define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE		(1 << 12)
5448 # define GEN6_RCCUNIT_CLOCK_GATE_DISABLE		(1 << 11)
5449 
5450 #define GEN6_UCGCTL3				0x9408
5451 
5452 #define GEN7_UCGCTL4				0x940c
5453 #define  GEN7_L3BANK2X_CLOCK_GATE_DISABLE	(1<<25)
5454 
5455 #define GEN6_RCGCTL1				0x9410
5456 #define GEN6_RCGCTL2				0x9414
5457 #define GEN6_RSTCTL				0x9420
5458 
5459 #define GEN8_UCGCTL6				0x9430
5460 #define   GEN8_SDEUNIT_CLOCK_GATE_DISABLE	(1<<14)
5461 
5462 #define GEN6_GFXPAUSE				0xA000
5463 #define GEN6_RPNSWREQ				0xA008
5464 #define   GEN6_TURBO_DISABLE			(1<<31)
5465 #define   GEN6_FREQUENCY(x)			((x)<<25)
5466 #define   HSW_FREQUENCY(x)			((x)<<24)
5467 #define   GEN6_OFFSET(x)			((x)<<19)
5468 #define   GEN6_AGGRESSIVE_TURBO			(0<<15)
5469 #define GEN6_RC_VIDEO_FREQ			0xA00C
5470 #define GEN6_RC_CONTROL				0xA090
5471 #define   GEN6_RC_CTL_RC6pp_ENABLE		(1<<16)
5472 #define   GEN6_RC_CTL_RC6p_ENABLE		(1<<17)
5473 #define   GEN6_RC_CTL_RC6_ENABLE		(1<<18)
5474 #define   GEN6_RC_CTL_RC1e_ENABLE		(1<<20)
5475 #define   GEN6_RC_CTL_RC7_ENABLE		(1<<22)
5476 #define   VLV_RC_CTL_CTX_RST_PARALLEL		(1<<24)
5477 #define   GEN7_RC_CTL_TO_MODE			(1<<28)
5478 #define   GEN6_RC_CTL_EI_MODE(x)		((x)<<27)
5479 #define   GEN6_RC_CTL_HW_ENABLE			(1<<31)
5480 #define GEN6_RP_DOWN_TIMEOUT			0xA010
5481 #define GEN6_RP_INTERRUPT_LIMITS		0xA014
5482 #define GEN6_RPSTAT1				0xA01C
5483 #define   GEN6_CAGF_SHIFT			8
5484 #define   HSW_CAGF_SHIFT			7
5485 #define   GEN6_CAGF_MASK			(0x7f << GEN6_CAGF_SHIFT)
5486 #define   HSW_CAGF_MASK				(0x7f << HSW_CAGF_SHIFT)
5487 #define GEN6_RP_CONTROL				0xA024
5488 #define   GEN6_RP_MEDIA_TURBO			(1<<11)
5489 #define   GEN6_RP_MEDIA_MODE_MASK		(3<<9)
5490 #define   GEN6_RP_MEDIA_HW_TURBO_MODE		(3<<9)
5491 #define   GEN6_RP_MEDIA_HW_NORMAL_MODE		(2<<9)
5492 #define   GEN6_RP_MEDIA_HW_MODE			(1<<9)
5493 #define   GEN6_RP_MEDIA_SW_MODE			(0<<9)
5494 #define   GEN6_RP_MEDIA_IS_GFX			(1<<8)
5495 #define   GEN6_RP_ENABLE			(1<<7)
5496 #define   GEN6_RP_UP_IDLE_MIN			(0x1<<3)
5497 #define   GEN6_RP_UP_BUSY_AVG			(0x2<<3)
5498 #define   GEN6_RP_UP_BUSY_CONT			(0x4<<3)
5499 #define   GEN6_RP_DOWN_IDLE_AVG			(0x2<<0)
5500 #define   GEN6_RP_DOWN_IDLE_CONT		(0x1<<0)
5501 #define GEN6_RP_UP_THRESHOLD			0xA02C
5502 #define GEN6_RP_DOWN_THRESHOLD			0xA030
5503 #define GEN6_RP_CUR_UP_EI			0xA050
5504 #define   GEN6_CURICONT_MASK			0xffffff
5505 #define GEN6_RP_CUR_UP				0xA054
5506 #define   GEN6_CURBSYTAVG_MASK			0xffffff
5507 #define GEN6_RP_PREV_UP				0xA058
5508 #define GEN6_RP_CUR_DOWN_EI			0xA05C
5509 #define   GEN6_CURIAVG_MASK			0xffffff
5510 #define GEN6_RP_CUR_DOWN			0xA060
5511 #define GEN6_RP_PREV_DOWN			0xA064
5512 #define GEN6_RP_UP_EI				0xA068
5513 #define GEN6_RP_DOWN_EI				0xA06C
5514 #define GEN6_RP_IDLE_HYSTERSIS			0xA070
5515 #define GEN6_RPDEUHWTC				0xA080
5516 #define GEN6_RPDEUC				0xA084
5517 #define GEN6_RPDEUCSW				0xA088
5518 #define GEN6_RC_STATE				0xA094
5519 #define GEN6_RC1_WAKE_RATE_LIMIT		0xA098
5520 #define GEN6_RC6_WAKE_RATE_LIMIT		0xA09C
5521 #define GEN6_RC6pp_WAKE_RATE_LIMIT		0xA0A0
5522 #define GEN6_RC_EVALUATION_INTERVAL		0xA0A8
5523 #define GEN6_RC_IDLE_HYSTERSIS			0xA0AC
5524 #define GEN6_RC_SLEEP				0xA0B0
5525 #define GEN6_RCUBMABDTMR			0xA0B0
5526 #define GEN6_RC1e_THRESHOLD			0xA0B4
5527 #define GEN6_RC6_THRESHOLD			0xA0B8
5528 #define GEN6_RC6p_THRESHOLD			0xA0BC
5529 #define VLV_RCEDATA				0xA0BC
5530 #define GEN6_RC6pp_THRESHOLD			0xA0C0
5531 #define GEN6_PMINTRMSK				0xA168
5532 #define GEN8_PMINTR_REDIRECT_TO_NON_DISP	(1<<31)
5533 #define VLV_PWRDWNUPCTL				0xA294
5534 
5535 #define GEN6_PMISR				0x44020
5536 #define GEN6_PMIMR				0x44024 /* rps_lock */
5537 #define GEN6_PMIIR				0x44028
5538 #define GEN6_PMIER				0x4402C
5539 #define  GEN6_PM_MBOX_EVENT			(1<<25)
5540 #define  GEN6_PM_THERMAL_EVENT			(1<<24)
5541 #define  GEN6_PM_RP_DOWN_TIMEOUT		(1<<6)
5542 #define  GEN6_PM_RP_UP_THRESHOLD		(1<<5)
5543 #define  GEN6_PM_RP_DOWN_THRESHOLD		(1<<4)
5544 #define  GEN6_PM_RP_UP_EI_EXPIRED		(1<<2)
5545 #define  GEN6_PM_RP_DOWN_EI_EXPIRED		(1<<1)
5546 #define  GEN6_PM_RPS_EVENTS			(GEN6_PM_RP_UP_THRESHOLD | \
5547 						 GEN6_PM_RP_DOWN_THRESHOLD | \
5548 						 GEN6_PM_RP_DOWN_TIMEOUT)
5549 
5550 #define CHV_CZ_CLOCK_FREQ_MODE_200			200
5551 #define CHV_CZ_CLOCK_FREQ_MODE_267			267
5552 #define CHV_CZ_CLOCK_FREQ_MODE_320			320
5553 #define CHV_CZ_CLOCK_FREQ_MODE_333			333
5554 #define CHV_CZ_CLOCK_FREQ_MODE_400			400
5555 
5556 #define GEN7_GT_SCRATCH_BASE			0x4F100
5557 #define GEN7_GT_SCRATCH_REG_NUM			8
5558 
5559 #define VLV_GTLC_SURVIVABILITY_REG              0x130098
5560 #define VLV_GFX_CLK_STATUS_BIT			(1<<3)
5561 #define VLV_GFX_CLK_FORCE_ON_BIT		(1<<2)
5562 
5563 #define GEN6_GT_GFX_RC6_LOCKED			0x138104
5564 #define VLV_COUNTER_CONTROL			0x138104
5565 #define   VLV_COUNT_RANGE_HIGH			(1<<15)
5566 #define   VLV_MEDIA_RC0_COUNT_EN		(1<<5)
5567 #define   VLV_RENDER_RC0_COUNT_EN		(1<<4)
5568 #define   VLV_MEDIA_RC6_COUNT_EN		(1<<1)
5569 #define   VLV_RENDER_RC6_COUNT_EN		(1<<0)
5570 #define GEN6_GT_GFX_RC6				0x138108
5571 #define VLV_GT_RENDER_RC6			0x138108
5572 #define VLV_GT_MEDIA_RC6			0x13810C
5573 
5574 #define GEN6_GT_GFX_RC6p			0x13810C
5575 #define GEN6_GT_GFX_RC6pp			0x138110
5576 #define VLV_RENDER_C0_COUNT_REG		0x138118
5577 #define VLV_MEDIA_C0_COUNT_REG			0x13811C
5578 
5579 #define GEN6_PCODE_MAILBOX			0x138124
5580 #define   GEN6_PCODE_READY			(1<<31)
5581 #define   GEN6_READ_OC_PARAMS			0xc
5582 #define   GEN6_PCODE_WRITE_MIN_FREQ_TABLE	0x8
5583 #define   GEN6_PCODE_READ_MIN_FREQ_TABLE	0x9
5584 #define	  GEN6_PCODE_WRITE_RC6VIDS		0x4
5585 #define	  GEN6_PCODE_READ_RC6VIDS		0x5
5586 #define   GEN6_PCODE_READ_D_COMP		0x10
5587 #define   GEN6_PCODE_WRITE_D_COMP		0x11
5588 #define   GEN6_ENCODE_RC6_VID(mv)		(((mv) - 245) / 5)
5589 #define   GEN6_DECODE_RC6_VID(vids)		(((vids) * 5) + 245)
5590 #define   DISPLAY_IPS_CONTROL			0x19
5591 #define GEN6_PCODE_DATA				0x138128
5592 #define   GEN6_PCODE_FREQ_IA_RATIO_SHIFT	8
5593 #define   GEN6_PCODE_FREQ_RING_RATIO_SHIFT	16
5594 
5595 #define GEN6_GT_CORE_STATUS		0x138060
5596 #define   GEN6_CORE_CPD_STATE_MASK	(7<<4)
5597 #define   GEN6_RCn_MASK			7
5598 #define   GEN6_RC0			0
5599 #define   GEN6_RC3			2
5600 #define   GEN6_RC6			3
5601 #define   GEN6_RC7			4
5602 
5603 #define GEN7_MISCCPCTL			(0x9424)
5604 #define   GEN7_DOP_CLOCK_GATE_ENABLE	(1<<0)
5605 
5606 /* IVYBRIDGE DPF */
5607 #define GEN7_L3CDERRST1			0xB008 /* L3CD Error Status 1 */
5608 #define HSW_L3CDERRST11			0xB208 /* L3CD Error Status register 1 slice 1 */
5609 #define   GEN7_L3CDERRST1_ROW_MASK	(0x7ff<<14)
5610 #define   GEN7_PARITY_ERROR_VALID	(1<<13)
5611 #define   GEN7_L3CDERRST1_BANK_MASK	(3<<11)
5612 #define   GEN7_L3CDERRST1_SUBBANK_MASK	(7<<8)
5613 #define GEN7_PARITY_ERROR_ROW(reg) \
5614 		((reg & GEN7_L3CDERRST1_ROW_MASK) >> 14)
5615 #define GEN7_PARITY_ERROR_BANK(reg) \
5616 		((reg & GEN7_L3CDERRST1_BANK_MASK) >> 11)
5617 #define GEN7_PARITY_ERROR_SUBBANK(reg) \
5618 		((reg & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
5619 #define   GEN7_L3CDERRST1_ENABLE	(1<<7)
5620 
5621 #define GEN7_L3LOG_BASE			0xB070
5622 #define HSW_L3LOG_BASE_SLICE1		0xB270
5623 #define GEN7_L3LOG_SIZE			0x80
5624 
5625 #define GEN7_HALF_SLICE_CHICKEN1	0xe100 /* IVB GT1 + VLV */
5626 #define GEN7_HALF_SLICE_CHICKEN1_GT2	0xf100
5627 #define   GEN7_MAX_PS_THREAD_DEP		(8<<12)
5628 #define   GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE	(1<<10)
5629 #define   GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE	(1<<3)
5630 
5631 #define GEN8_ROW_CHICKEN		0xe4f0
5632 #define   PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE	(1<<8)
5633 #define   STALL_DOP_GATING_DISABLE		(1<<5)
5634 
5635 #define GEN7_ROW_CHICKEN2		0xe4f4
5636 #define GEN7_ROW_CHICKEN2_GT2		0xf4f4
5637 #define   DOP_CLOCK_GATING_DISABLE	(1<<0)
5638 
5639 #define HSW_ROW_CHICKEN3		0xe49c
5640 #define  HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE    (1 << 6)
5641 
5642 #define HALF_SLICE_CHICKEN3		0xe184
5643 #define   GEN8_CENTROID_PIXEL_OPT_DIS	(1<<8)
5644 #define   GEN8_SAMPLER_POWER_BYPASS_DIS	(1<<1)
5645 
5646 #define G4X_AUD_VID_DID			(dev_priv->info.display_mmio_offset + 0x62020)
5647 #define INTEL_AUDIO_DEVCL		0x808629FB
5648 #define INTEL_AUDIO_DEVBLC		0x80862801
5649 #define INTEL_AUDIO_DEVCTG		0x80862802
5650 
5651 #define G4X_AUD_CNTL_ST			0x620B4
5652 #define G4X_ELDV_DEVCL_DEVBLC		(1 << 13)
5653 #define G4X_ELDV_DEVCTG			(1 << 14)
5654 #define G4X_ELD_ADDR			(0xf << 5)
5655 #define G4X_ELD_ACK			(1 << 4)
5656 #define G4X_HDMIW_HDMIEDID		0x6210C
5657 
5658 #define IBX_HDMIW_HDMIEDID_A		0xE2050
5659 #define IBX_HDMIW_HDMIEDID_B		0xE2150
5660 #define IBX_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
5661 					IBX_HDMIW_HDMIEDID_A, \
5662 					IBX_HDMIW_HDMIEDID_B)
5663 #define IBX_AUD_CNTL_ST_A		0xE20B4
5664 #define IBX_AUD_CNTL_ST_B		0xE21B4
5665 #define IBX_AUD_CNTL_ST(pipe) _PIPE(pipe, \
5666 					IBX_AUD_CNTL_ST_A, \
5667 					IBX_AUD_CNTL_ST_B)
5668 #define IBX_ELD_BUFFER_SIZE		(0x1f << 10)
5669 #define IBX_ELD_ADDRESS			(0x1f << 5)
5670 #define IBX_ELD_ACK			(1 << 4)
5671 #define IBX_AUD_CNTL_ST2		0xE20C0
5672 #define IBX_ELD_VALIDB			(1 << 0)
5673 #define IBX_CP_READYB			(1 << 1)
5674 
5675 #define CPT_HDMIW_HDMIEDID_A		0xE5050
5676 #define CPT_HDMIW_HDMIEDID_B		0xE5150
5677 #define CPT_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
5678 					CPT_HDMIW_HDMIEDID_A, \
5679 					CPT_HDMIW_HDMIEDID_B)
5680 #define CPT_AUD_CNTL_ST_A		0xE50B4
5681 #define CPT_AUD_CNTL_ST_B		0xE51B4
5682 #define CPT_AUD_CNTL_ST(pipe) _PIPE(pipe, \
5683 					CPT_AUD_CNTL_ST_A, \
5684 					CPT_AUD_CNTL_ST_B)
5685 #define CPT_AUD_CNTRL_ST2		0xE50C0
5686 
5687 #define VLV_HDMIW_HDMIEDID_A		(VLV_DISPLAY_BASE + 0x62050)
5688 #define VLV_HDMIW_HDMIEDID_B		(VLV_DISPLAY_BASE + 0x62150)
5689 #define VLV_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
5690 					VLV_HDMIW_HDMIEDID_A, \
5691 					VLV_HDMIW_HDMIEDID_B)
5692 #define VLV_AUD_CNTL_ST_A		(VLV_DISPLAY_BASE + 0x620B4)
5693 #define VLV_AUD_CNTL_ST_B		(VLV_DISPLAY_BASE + 0x621B4)
5694 #define VLV_AUD_CNTL_ST(pipe) _PIPE(pipe, \
5695 					VLV_AUD_CNTL_ST_A, \
5696 					VLV_AUD_CNTL_ST_B)
5697 #define VLV_AUD_CNTL_ST2		(VLV_DISPLAY_BASE + 0x620C0)
5698 
5699 /* These are the 4 32-bit write offset registers for each stream
5700  * output buffer.  It determines the offset from the
5701  * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
5702  */
5703 #define GEN7_SO_WRITE_OFFSET(n)		(0x5280 + (n) * 4)
5704 
5705 #define IBX_AUD_CONFIG_A			0xe2000
5706 #define IBX_AUD_CONFIG_B			0xe2100
5707 #define IBX_AUD_CFG(pipe) _PIPE(pipe, \
5708 					IBX_AUD_CONFIG_A, \
5709 					IBX_AUD_CONFIG_B)
5710 #define CPT_AUD_CONFIG_A			0xe5000
5711 #define CPT_AUD_CONFIG_B			0xe5100
5712 #define CPT_AUD_CFG(pipe) _PIPE(pipe, \
5713 					CPT_AUD_CONFIG_A, \
5714 					CPT_AUD_CONFIG_B)
5715 #define VLV_AUD_CONFIG_A		(VLV_DISPLAY_BASE + 0x62000)
5716 #define VLV_AUD_CONFIG_B		(VLV_DISPLAY_BASE + 0x62100)
5717 #define VLV_AUD_CFG(pipe) _PIPE(pipe, \
5718 					VLV_AUD_CONFIG_A, \
5719 					VLV_AUD_CONFIG_B)
5720 
5721 #define   AUD_CONFIG_N_VALUE_INDEX		(1 << 29)
5722 #define   AUD_CONFIG_N_PROG_ENABLE		(1 << 28)
5723 #define   AUD_CONFIG_UPPER_N_SHIFT		20
5724 #define   AUD_CONFIG_UPPER_N_VALUE		(0xff << 20)
5725 #define   AUD_CONFIG_LOWER_N_SHIFT		4
5726 #define   AUD_CONFIG_LOWER_N_VALUE		(0xfff << 4)
5727 #define   AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT	16
5728 #define   AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK	(0xf << 16)
5729 #define   AUD_CONFIG_PIXEL_CLOCK_HDMI_25175	(0 << 16)
5730 #define   AUD_CONFIG_PIXEL_CLOCK_HDMI_25200	(1 << 16)
5731 #define   AUD_CONFIG_PIXEL_CLOCK_HDMI_27000	(2 << 16)
5732 #define   AUD_CONFIG_PIXEL_CLOCK_HDMI_27027	(3 << 16)
5733 #define   AUD_CONFIG_PIXEL_CLOCK_HDMI_54000	(4 << 16)
5734 #define   AUD_CONFIG_PIXEL_CLOCK_HDMI_54054	(5 << 16)
5735 #define   AUD_CONFIG_PIXEL_CLOCK_HDMI_74176	(6 << 16)
5736 #define   AUD_CONFIG_PIXEL_CLOCK_HDMI_74250	(7 << 16)
5737 #define   AUD_CONFIG_PIXEL_CLOCK_HDMI_148352	(8 << 16)
5738 #define   AUD_CONFIG_PIXEL_CLOCK_HDMI_148500	(9 << 16)
5739 #define   AUD_CONFIG_DISABLE_NCTS		(1 << 3)
5740 
5741 /* HSW Audio */
5742 #define   HSW_AUD_CONFIG_A		0x65000 /* Audio Configuration Transcoder A */
5743 #define   HSW_AUD_CONFIG_B		0x65100 /* Audio Configuration Transcoder B */
5744 #define   HSW_AUD_CFG(pipe) _PIPE(pipe, \
5745 					HSW_AUD_CONFIG_A, \
5746 					HSW_AUD_CONFIG_B)
5747 
5748 #define   HSW_AUD_MISC_CTRL_A		0x65010 /* Audio Misc Control Convert 1 */
5749 #define   HSW_AUD_MISC_CTRL_B		0x65110 /* Audio Misc Control Convert 2 */
5750 #define   HSW_AUD_MISC_CTRL(pipe) _PIPE(pipe, \
5751 					HSW_AUD_MISC_CTRL_A, \
5752 					HSW_AUD_MISC_CTRL_B)
5753 
5754 #define   HSW_AUD_DIP_ELD_CTRL_ST_A	0x650b4 /* Audio DIP and ELD Control State Transcoder A */
5755 #define   HSW_AUD_DIP_ELD_CTRL_ST_B	0x651b4 /* Audio DIP and ELD Control State Transcoder B */
5756 #define   HSW_AUD_DIP_ELD_CTRL(pipe) _PIPE(pipe, \
5757 					HSW_AUD_DIP_ELD_CTRL_ST_A, \
5758 					HSW_AUD_DIP_ELD_CTRL_ST_B)
5759 
5760 /* Audio Digital Converter */
5761 #define   HSW_AUD_DIG_CNVT_1		0x65080 /* Audio Converter 1 */
5762 #define   HSW_AUD_DIG_CNVT_2		0x65180 /* Audio Converter 1 */
5763 #define   AUD_DIG_CNVT(pipe) _PIPE(pipe, \
5764 					HSW_AUD_DIG_CNVT_1, \
5765 					HSW_AUD_DIG_CNVT_2)
5766 #define   DIP_PORT_SEL_MASK		0x3
5767 
5768 #define   HSW_AUD_EDID_DATA_A		0x65050
5769 #define   HSW_AUD_EDID_DATA_B		0x65150
5770 #define   HSW_AUD_EDID_DATA(pipe) _PIPE(pipe, \
5771 					HSW_AUD_EDID_DATA_A, \
5772 					HSW_AUD_EDID_DATA_B)
5773 
5774 #define   HSW_AUD_PIPE_CONV_CFG		0x6507c /* Audio pipe and converter configs */
5775 #define   HSW_AUD_PIN_ELD_CP_VLD	0x650c0 /* Audio ELD and CP Ready Status */
5776 #define   AUDIO_INACTIVE_C		(1<<11)
5777 #define   AUDIO_INACTIVE_B		(1<<7)
5778 #define   AUDIO_INACTIVE_A		(1<<3)
5779 #define   AUDIO_OUTPUT_ENABLE_A		(1<<2)
5780 #define   AUDIO_OUTPUT_ENABLE_B		(1<<6)
5781 #define   AUDIO_OUTPUT_ENABLE_C		(1<<10)
5782 #define   AUDIO_ELD_VALID_A		(1<<0)
5783 #define   AUDIO_ELD_VALID_B		(1<<4)
5784 #define   AUDIO_ELD_VALID_C		(1<<8)
5785 #define   AUDIO_CP_READY_A		(1<<1)
5786 #define   AUDIO_CP_READY_B		(1<<5)
5787 #define   AUDIO_CP_READY_C		(1<<9)
5788 
5789 /* HSW Power Wells */
5790 #define HSW_PWR_WELL_BIOS			0x45400 /* CTL1 */
5791 #define HSW_PWR_WELL_DRIVER			0x45404 /* CTL2 */
5792 #define HSW_PWR_WELL_KVMR			0x45408 /* CTL3 */
5793 #define HSW_PWR_WELL_DEBUG			0x4540C /* CTL4 */
5794 #define   HSW_PWR_WELL_ENABLE_REQUEST		(1<<31)
5795 #define   HSW_PWR_WELL_STATE_ENABLED		(1<<30)
5796 #define HSW_PWR_WELL_CTL5			0x45410
5797 #define   HSW_PWR_WELL_ENABLE_SINGLE_STEP	(1<<31)
5798 #define   HSW_PWR_WELL_PWR_GATE_OVERRIDE	(1<<20)
5799 #define   HSW_PWR_WELL_FORCE_ON			(1<<19)
5800 #define HSW_PWR_WELL_CTL6			0x45414
5801 
5802 /* Per-pipe DDI Function Control */
5803 #define TRANS_DDI_FUNC_CTL_A		0x60400
5804 #define TRANS_DDI_FUNC_CTL_B		0x61400
5805 #define TRANS_DDI_FUNC_CTL_C		0x62400
5806 #define TRANS_DDI_FUNC_CTL_EDP		0x6F400
5807 #define TRANS_DDI_FUNC_CTL(tran) _TRANSCODER2(tran, TRANS_DDI_FUNC_CTL_A)
5808 
5809 #define  TRANS_DDI_FUNC_ENABLE		(1<<31)
5810 /* Those bits are ignored by pipe EDP since it can only connect to DDI A */
5811 #define  TRANS_DDI_PORT_MASK		(7<<28)
5812 #define  TRANS_DDI_PORT_SHIFT		28
5813 #define  TRANS_DDI_SELECT_PORT(x)	((x)<<28)
5814 #define  TRANS_DDI_PORT_NONE		(0<<28)
5815 #define  TRANS_DDI_MODE_SELECT_MASK	(7<<24)
5816 #define  TRANS_DDI_MODE_SELECT_HDMI	(0<<24)
5817 #define  TRANS_DDI_MODE_SELECT_DVI	(1<<24)
5818 #define  TRANS_DDI_MODE_SELECT_DP_SST	(2<<24)
5819 #define  TRANS_DDI_MODE_SELECT_DP_MST	(3<<24)
5820 #define  TRANS_DDI_MODE_SELECT_FDI	(4<<24)
5821 #define  TRANS_DDI_BPC_MASK		(7<<20)
5822 #define  TRANS_DDI_BPC_8		(0<<20)
5823 #define  TRANS_DDI_BPC_10		(1<<20)
5824 #define  TRANS_DDI_BPC_6		(2<<20)
5825 #define  TRANS_DDI_BPC_12		(3<<20)
5826 #define  TRANS_DDI_PVSYNC		(1<<17)
5827 #define  TRANS_DDI_PHSYNC		(1<<16)
5828 #define  TRANS_DDI_EDP_INPUT_MASK	(7<<12)
5829 #define  TRANS_DDI_EDP_INPUT_A_ON	(0<<12)
5830 #define  TRANS_DDI_EDP_INPUT_A_ONOFF	(4<<12)
5831 #define  TRANS_DDI_EDP_INPUT_B_ONOFF	(5<<12)
5832 #define  TRANS_DDI_EDP_INPUT_C_ONOFF	(6<<12)
5833 #define  TRANS_DDI_DP_VC_PAYLOAD_ALLOC	(1<<8)
5834 #define  TRANS_DDI_BFI_ENABLE		(1<<4)
5835 
5836 /* DisplayPort Transport Control */
5837 #define DP_TP_CTL_A			0x64040
5838 #define DP_TP_CTL_B			0x64140
5839 #define DP_TP_CTL(port) _PORT(port, DP_TP_CTL_A, DP_TP_CTL_B)
5840 #define  DP_TP_CTL_ENABLE			(1<<31)
5841 #define  DP_TP_CTL_MODE_SST			(0<<27)
5842 #define  DP_TP_CTL_MODE_MST			(1<<27)
5843 #define  DP_TP_CTL_FORCE_ACT			(1<<25)
5844 #define  DP_TP_CTL_ENHANCED_FRAME_ENABLE	(1<<18)
5845 #define  DP_TP_CTL_FDI_AUTOTRAIN		(1<<15)
5846 #define  DP_TP_CTL_LINK_TRAIN_MASK		(7<<8)
5847 #define  DP_TP_CTL_LINK_TRAIN_PAT1		(0<<8)
5848 #define  DP_TP_CTL_LINK_TRAIN_PAT2		(1<<8)
5849 #define  DP_TP_CTL_LINK_TRAIN_PAT3		(4<<8)
5850 #define  DP_TP_CTL_LINK_TRAIN_IDLE		(2<<8)
5851 #define  DP_TP_CTL_LINK_TRAIN_NORMAL		(3<<8)
5852 #define  DP_TP_CTL_SCRAMBLE_DISABLE		(1<<7)
5853 
5854 /* DisplayPort Transport Status */
5855 #define DP_TP_STATUS_A			0x64044
5856 #define DP_TP_STATUS_B			0x64144
5857 #define DP_TP_STATUS(port) _PORT(port, DP_TP_STATUS_A, DP_TP_STATUS_B)
5858 #define  DP_TP_STATUS_IDLE_DONE			(1<<25)
5859 #define  DP_TP_STATUS_ACT_SENT			(1<<24)
5860 #define  DP_TP_STATUS_MODE_STATUS_MST		(1<<23)
5861 #define  DP_TP_STATUS_AUTOTRAIN_DONE		(1<<12)
5862 #define  DP_TP_STATUS_PAYLOAD_MAPPING_VC2	(3 << 8)
5863 #define  DP_TP_STATUS_PAYLOAD_MAPPING_VC1	(3 << 4)
5864 #define  DP_TP_STATUS_PAYLOAD_MAPPING_VC0	(3 << 0)
5865 
5866 /* DDI Buffer Control */
5867 #define DDI_BUF_CTL_A				0x64000
5868 #define DDI_BUF_CTL_B				0x64100
5869 #define DDI_BUF_CTL(port) _PORT(port, DDI_BUF_CTL_A, DDI_BUF_CTL_B)
5870 #define  DDI_BUF_CTL_ENABLE			(1<<31)
5871 #define  DDI_BUF_EMP_400MV_0DB_HSW		(0<<24)   /* Sel0 */
5872 #define  DDI_BUF_EMP_400MV_3_5DB_HSW		(1<<24)   /* Sel1 */
5873 #define  DDI_BUF_EMP_400MV_6DB_HSW		(2<<24)   /* Sel2 */
5874 #define  DDI_BUF_EMP_400MV_9_5DB_HSW		(3<<24)   /* Sel3 */
5875 #define  DDI_BUF_EMP_600MV_0DB_HSW		(4<<24)   /* Sel4 */
5876 #define  DDI_BUF_EMP_600MV_3_5DB_HSW		(5<<24)   /* Sel5 */
5877 #define  DDI_BUF_EMP_600MV_6DB_HSW		(6<<24)   /* Sel6 */
5878 #define  DDI_BUF_EMP_800MV_0DB_HSW		(7<<24)   /* Sel7 */
5879 #define  DDI_BUF_EMP_800MV_3_5DB_HSW		(8<<24)   /* Sel8 */
5880 #define  DDI_BUF_EMP_MASK			(0xf<<24)
5881 #define  DDI_BUF_PORT_REVERSAL			(1<<16)
5882 #define  DDI_BUF_IS_IDLE			(1<<7)
5883 #define  DDI_A_4_LANES				(1<<4)
5884 #define  DDI_PORT_WIDTH(width)			(((width) - 1) << 1)
5885 #define  DDI_INIT_DISPLAY_DETECTED		(1<<0)
5886 
5887 /* DDI Buffer Translations */
5888 #define DDI_BUF_TRANS_A				0x64E00
5889 #define DDI_BUF_TRANS_B				0x64E60
5890 #define DDI_BUF_TRANS(port) _PORT(port, DDI_BUF_TRANS_A, DDI_BUF_TRANS_B)
5891 
5892 /* Sideband Interface (SBI) is programmed indirectly, via
5893  * SBI_ADDR, which contains the register offset; and SBI_DATA,
5894  * which contains the payload */
5895 #define SBI_ADDR			0xC6000
5896 #define SBI_DATA			0xC6004
5897 #define SBI_CTL_STAT			0xC6008
5898 #define  SBI_CTL_DEST_ICLK		(0x0<<16)
5899 #define  SBI_CTL_DEST_MPHY		(0x1<<16)
5900 #define  SBI_CTL_OP_IORD		(0x2<<8)
5901 #define  SBI_CTL_OP_IOWR		(0x3<<8)
5902 #define  SBI_CTL_OP_CRRD		(0x6<<8)
5903 #define  SBI_CTL_OP_CRWR		(0x7<<8)
5904 #define  SBI_RESPONSE_FAIL		(0x1<<1)
5905 #define  SBI_RESPONSE_SUCCESS		(0x0<<1)
5906 #define  SBI_BUSY			(0x1<<0)
5907 #define  SBI_READY			(0x0<<0)
5908 
5909 /* SBI offsets */
5910 #define  SBI_SSCDIVINTPHASE6			0x0600
5911 #define   SBI_SSCDIVINTPHASE_DIVSEL_MASK	((0x7f)<<1)
5912 #define   SBI_SSCDIVINTPHASE_DIVSEL(x)		((x)<<1)
5913 #define   SBI_SSCDIVINTPHASE_INCVAL_MASK	((0x7f)<<8)
5914 #define   SBI_SSCDIVINTPHASE_INCVAL(x)		((x)<<8)
5915 #define   SBI_SSCDIVINTPHASE_DIR(x)		((x)<<15)
5916 #define   SBI_SSCDIVINTPHASE_PROPAGATE		(1<<0)
5917 #define  SBI_SSCCTL				0x020c
5918 #define  SBI_SSCCTL6				0x060C
5919 #define   SBI_SSCCTL_PATHALT			(1<<3)
5920 #define   SBI_SSCCTL_DISABLE			(1<<0)
5921 #define  SBI_SSCAUXDIV6				0x0610
5922 #define   SBI_SSCAUXDIV_FINALDIV2SEL(x)		((x)<<4)
5923 #define  SBI_DBUFF0				0x2a00
5924 #define  SBI_GEN0				0x1f00
5925 #define   SBI_GEN0_CFG_BUFFENABLE_DISABLE	(1<<0)
5926 
5927 /* LPT PIXCLK_GATE */
5928 #define PIXCLK_GATE			0xC6020
5929 #define  PIXCLK_GATE_UNGATE		(1<<0)
5930 #define  PIXCLK_GATE_GATE		(0<<0)
5931 
5932 /* SPLL */
5933 #define SPLL_CTL			0x46020
5934 #define  SPLL_PLL_ENABLE		(1<<31)
5935 #define  SPLL_PLL_SSC			(1<<28)
5936 #define  SPLL_PLL_NON_SSC		(2<<28)
5937 #define  SPLL_PLL_LCPLL			(3<<28)
5938 #define  SPLL_PLL_REF_MASK		(3<<28)
5939 #define  SPLL_PLL_FREQ_810MHz		(0<<26)
5940 #define  SPLL_PLL_FREQ_1350MHz		(1<<26)
5941 #define  SPLL_PLL_FREQ_2700MHz		(2<<26)
5942 #define  SPLL_PLL_FREQ_MASK		(3<<26)
5943 
5944 /* WRPLL */
5945 #define WRPLL_CTL1			0x46040
5946 #define WRPLL_CTL2			0x46060
5947 #define WRPLL_CTL(pll)			(pll == 0 ? WRPLL_CTL1 : WRPLL_CTL2)
5948 #define  WRPLL_PLL_ENABLE		(1<<31)
5949 #define  WRPLL_PLL_SSC			(1<<28)
5950 #define  WRPLL_PLL_NON_SSC		(2<<28)
5951 #define  WRPLL_PLL_LCPLL		(3<<28)
5952 #define  WRPLL_PLL_REF_MASK		(3<<28)
5953 /* WRPLL divider programming */
5954 #define  WRPLL_DIVIDER_REFERENCE(x)	((x)<<0)
5955 #define  WRPLL_DIVIDER_REF_MASK		(0xff)
5956 #define  WRPLL_DIVIDER_POST(x)		((x)<<8)
5957 #define  WRPLL_DIVIDER_POST_MASK	(0x3f<<8)
5958 #define  WRPLL_DIVIDER_POST_SHIFT	8
5959 #define  WRPLL_DIVIDER_FEEDBACK(x)	((x)<<16)
5960 #define  WRPLL_DIVIDER_FB_SHIFT		16
5961 #define  WRPLL_DIVIDER_FB_MASK		(0xff<<16)
5962 
5963 /* Port clock selection */
5964 #define PORT_CLK_SEL_A			0x46100
5965 #define PORT_CLK_SEL_B			0x46104
5966 #define PORT_CLK_SEL(port) _PORT(port, PORT_CLK_SEL_A, PORT_CLK_SEL_B)
5967 #define  PORT_CLK_SEL_LCPLL_2700	(0<<29)
5968 #define  PORT_CLK_SEL_LCPLL_1350	(1<<29)
5969 #define  PORT_CLK_SEL_LCPLL_810		(2<<29)
5970 #define  PORT_CLK_SEL_SPLL		(3<<29)
5971 #define  PORT_CLK_SEL_WRPLL(pll)	(((pll)+4)<<29)
5972 #define  PORT_CLK_SEL_WRPLL1		(4<<29)
5973 #define  PORT_CLK_SEL_WRPLL2		(5<<29)
5974 #define  PORT_CLK_SEL_NONE		(7<<29)
5975 #define  PORT_CLK_SEL_MASK		(7<<29)
5976 
5977 /* Transcoder clock selection */
5978 #define TRANS_CLK_SEL_A			0x46140
5979 #define TRANS_CLK_SEL_B			0x46144
5980 #define TRANS_CLK_SEL(tran) _TRANSCODER(tran, TRANS_CLK_SEL_A, TRANS_CLK_SEL_B)
5981 /* For each transcoder, we need to select the corresponding port clock */
5982 #define  TRANS_CLK_SEL_DISABLED		(0x0<<29)
5983 #define  TRANS_CLK_SEL_PORT(x)		((x+1)<<29)
5984 
5985 #define TRANSA_MSA_MISC			0x60410
5986 #define TRANSB_MSA_MISC			0x61410
5987 #define TRANSC_MSA_MISC			0x62410
5988 #define TRANS_EDP_MSA_MISC		0x6f410
5989 #define TRANS_MSA_MISC(tran) _TRANSCODER2(tran, TRANSA_MSA_MISC)
5990 
5991 #define  TRANS_MSA_SYNC_CLK		(1<<0)
5992 #define  TRANS_MSA_6_BPC		(0<<5)
5993 #define  TRANS_MSA_8_BPC		(1<<5)
5994 #define  TRANS_MSA_10_BPC		(2<<5)
5995 #define  TRANS_MSA_12_BPC		(3<<5)
5996 #define  TRANS_MSA_16_BPC		(4<<5)
5997 
5998 /* LCPLL Control */
5999 #define LCPLL_CTL			0x130040
6000 #define  LCPLL_PLL_DISABLE		(1<<31)
6001 #define  LCPLL_PLL_LOCK			(1<<30)
6002 #define  LCPLL_CLK_FREQ_MASK		(3<<26)
6003 #define  LCPLL_CLK_FREQ_450		(0<<26)
6004 #define  LCPLL_CLK_FREQ_54O_BDW		(1<<26)
6005 #define  LCPLL_CLK_FREQ_337_5_BDW	(2<<26)
6006 #define  LCPLL_CLK_FREQ_675_BDW		(3<<26)
6007 #define  LCPLL_CD_CLOCK_DISABLE		(1<<25)
6008 #define  LCPLL_CD2X_CLOCK_DISABLE	(1<<23)
6009 #define  LCPLL_POWER_DOWN_ALLOW		(1<<22)
6010 #define  LCPLL_CD_SOURCE_FCLK		(1<<21)
6011 #define  LCPLL_CD_SOURCE_FCLK_DONE	(1<<19)
6012 
6013 /* Please see hsw_read_dcomp() and hsw_write_dcomp() before using this register,
6014  * since on HSW we can't write to it using I915_WRITE. */
6015 #define D_COMP_HSW			(MCHBAR_MIRROR_BASE_SNB + 0x5F0C)
6016 #define D_COMP_BDW			0x138144
6017 #define  D_COMP_RCOMP_IN_PROGRESS	(1<<9)
6018 #define  D_COMP_COMP_FORCE		(1<<8)
6019 #define  D_COMP_COMP_DISABLE		(1<<0)
6020 
6021 /* Pipe WM_LINETIME - watermark line time */
6022 #define PIPE_WM_LINETIME_A		0x45270
6023 #define PIPE_WM_LINETIME_B		0x45274
6024 #define PIPE_WM_LINETIME(pipe) _PIPE(pipe, PIPE_WM_LINETIME_A, \
6025 					   PIPE_WM_LINETIME_B)
6026 #define   PIPE_WM_LINETIME_MASK			(0x1ff)
6027 #define   PIPE_WM_LINETIME_TIME(x)		((x))
6028 #define   PIPE_WM_LINETIME_IPS_LINETIME_MASK	(0x1ff<<16)
6029 #define   PIPE_WM_LINETIME_IPS_LINETIME(x)	((x)<<16)
6030 
6031 /* SFUSE_STRAP */
6032 #define SFUSE_STRAP			0xc2014
6033 #define  SFUSE_STRAP_FUSE_LOCK		(1<<13)
6034 #define  SFUSE_STRAP_DISPLAY_DISABLED	(1<<7)
6035 #define  SFUSE_STRAP_DDIB_DETECTED	(1<<2)
6036 #define  SFUSE_STRAP_DDIC_DETECTED	(1<<1)
6037 #define  SFUSE_STRAP_DDID_DETECTED	(1<<0)
6038 
6039 #define WM_MISC				0x45260
6040 #define  WM_MISC_DATA_PARTITION_5_6	(1 << 0)
6041 
6042 #define WM_DBG				0x45280
6043 #define  WM_DBG_DISALLOW_MULTIPLE_LP	(1<<0)
6044 #define  WM_DBG_DISALLOW_MAXFIFO	(1<<1)
6045 #define  WM_DBG_DISALLOW_SPRITE		(1<<2)
6046 
6047 /* pipe CSC */
6048 #define _PIPE_A_CSC_COEFF_RY_GY	0x49010
6049 #define _PIPE_A_CSC_COEFF_BY	0x49014
6050 #define _PIPE_A_CSC_COEFF_RU_GU	0x49018
6051 #define _PIPE_A_CSC_COEFF_BU	0x4901c
6052 #define _PIPE_A_CSC_COEFF_RV_GV	0x49020
6053 #define _PIPE_A_CSC_COEFF_BV	0x49024
6054 #define _PIPE_A_CSC_MODE	0x49028
6055 #define   CSC_BLACK_SCREEN_OFFSET	(1 << 2)
6056 #define   CSC_POSITION_BEFORE_GAMMA	(1 << 1)
6057 #define   CSC_MODE_YUV_TO_RGB		(1 << 0)
6058 #define _PIPE_A_CSC_PREOFF_HI	0x49030
6059 #define _PIPE_A_CSC_PREOFF_ME	0x49034
6060 #define _PIPE_A_CSC_PREOFF_LO	0x49038
6061 #define _PIPE_A_CSC_POSTOFF_HI	0x49040
6062 #define _PIPE_A_CSC_POSTOFF_ME	0x49044
6063 #define _PIPE_A_CSC_POSTOFF_LO	0x49048
6064 
6065 #define _PIPE_B_CSC_COEFF_RY_GY	0x49110
6066 #define _PIPE_B_CSC_COEFF_BY	0x49114
6067 #define _PIPE_B_CSC_COEFF_RU_GU	0x49118
6068 #define _PIPE_B_CSC_COEFF_BU	0x4911c
6069 #define _PIPE_B_CSC_COEFF_RV_GV	0x49120
6070 #define _PIPE_B_CSC_COEFF_BV	0x49124
6071 #define _PIPE_B_CSC_MODE	0x49128
6072 #define _PIPE_B_CSC_PREOFF_HI	0x49130
6073 #define _PIPE_B_CSC_PREOFF_ME	0x49134
6074 #define _PIPE_B_CSC_PREOFF_LO	0x49138
6075 #define _PIPE_B_CSC_POSTOFF_HI	0x49140
6076 #define _PIPE_B_CSC_POSTOFF_ME	0x49144
6077 #define _PIPE_B_CSC_POSTOFF_LO	0x49148
6078 
6079 #define PIPE_CSC_COEFF_RY_GY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
6080 #define PIPE_CSC_COEFF_BY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
6081 #define PIPE_CSC_COEFF_RU_GU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
6082 #define PIPE_CSC_COEFF_BU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
6083 #define PIPE_CSC_COEFF_RV_GV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
6084 #define PIPE_CSC_COEFF_BV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
6085 #define PIPE_CSC_MODE(pipe) _PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
6086 #define PIPE_CSC_PREOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
6087 #define PIPE_CSC_PREOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
6088 #define PIPE_CSC_PREOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
6089 #define PIPE_CSC_POSTOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
6090 #define PIPE_CSC_POSTOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
6091 #define PIPE_CSC_POSTOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
6092 
6093 /* VLV MIPI registers */
6094 
6095 #define _MIPIA_PORT_CTRL			(VLV_DISPLAY_BASE + 0x61190)
6096 #define _MIPIB_PORT_CTRL			(VLV_DISPLAY_BASE + 0x61700)
6097 #define MIPI_PORT_CTRL(tc)		_TRANSCODER(tc, _MIPIA_PORT_CTRL, \
6098 						_MIPIB_PORT_CTRL)
6099 #define  DPI_ENABLE					(1 << 31) /* A + B */
6100 #define  MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT		27
6101 #define  MIPIA_MIPI4DPHY_DELAY_COUNT_MASK		(0xf << 27)
6102 #define  DUAL_LINK_MODE_MASK				(1 << 26)
6103 #define  DUAL_LINK_MODE_FRONT_BACK			(0 << 26)
6104 #define  DUAL_LINK_MODE_PIXEL_ALTERNATIVE		(1 << 26)
6105 #define  DITHERING_ENABLE				(1 << 25) /* A + B */
6106 #define  FLOPPED_HSTX					(1 << 23)
6107 #define  DE_INVERT					(1 << 19) /* XXX */
6108 #define  MIPIA_FLISDSI_DELAY_COUNT_SHIFT		18
6109 #define  MIPIA_FLISDSI_DELAY_COUNT_MASK			(0xf << 18)
6110 #define  AFE_LATCHOUT					(1 << 17)
6111 #define  LP_OUTPUT_HOLD					(1 << 16)
6112 #define  MIPIB_FLISDSI_DELAY_COUNT_HIGH_SHIFT		15
6113 #define  MIPIB_FLISDSI_DELAY_COUNT_HIGH_MASK		(1 << 15)
6114 #define  MIPIB_MIPI4DPHY_DELAY_COUNT_SHIFT		11
6115 #define  MIPIB_MIPI4DPHY_DELAY_COUNT_MASK		(0xf << 11)
6116 #define  CSB_SHIFT					9
6117 #define  CSB_MASK					(3 << 9)
6118 #define  CSB_20MHZ					(0 << 9)
6119 #define  CSB_10MHZ					(1 << 9)
6120 #define  CSB_40MHZ					(2 << 9)
6121 #define  BANDGAP_MASK					(1 << 8)
6122 #define  BANDGAP_PNW_CIRCUIT				(0 << 8)
6123 #define  BANDGAP_LNC_CIRCUIT				(1 << 8)
6124 #define  MIPIB_FLISDSI_DELAY_COUNT_LOW_SHIFT		5
6125 #define  MIPIB_FLISDSI_DELAY_COUNT_LOW_MASK		(7 << 5)
6126 #define  TEARING_EFFECT_DELAY				(1 << 4) /* A + B */
6127 #define  TEARING_EFFECT_SHIFT				2 /* A + B */
6128 #define  TEARING_EFFECT_MASK				(3 << 2)
6129 #define  TEARING_EFFECT_OFF				(0 << 2)
6130 #define  TEARING_EFFECT_DSI				(1 << 2)
6131 #define  TEARING_EFFECT_GPIO				(2 << 2)
6132 #define  LANE_CONFIGURATION_SHIFT			0
6133 #define  LANE_CONFIGURATION_MASK			(3 << 0)
6134 #define  LANE_CONFIGURATION_4LANE			(0 << 0)
6135 #define  LANE_CONFIGURATION_DUAL_LINK_A			(1 << 0)
6136 #define  LANE_CONFIGURATION_DUAL_LINK_B			(2 << 0)
6137 
6138 #define _MIPIA_TEARING_CTRL			(VLV_DISPLAY_BASE + 0x61194)
6139 #define _MIPIB_TEARING_CTRL			(VLV_DISPLAY_BASE + 0x61704)
6140 #define MIPI_TEARING_CTRL(tc)			_TRANSCODER(tc, \
6141 				_MIPIA_TEARING_CTRL, _MIPIB_TEARING_CTRL)
6142 #define  TEARING_EFFECT_DELAY_SHIFT			0
6143 #define  TEARING_EFFECT_DELAY_MASK			(0xffff << 0)
6144 
6145 /* XXX: all bits reserved */
6146 #define _MIPIA_AUTOPWG			(VLV_DISPLAY_BASE + 0x611a0)
6147 
6148 /* MIPI DSI Controller and D-PHY registers */
6149 
6150 #define _MIPIA_DEVICE_READY		(dev_priv->mipi_mmio_base + 0xb000)
6151 #define _MIPIB_DEVICE_READY		(dev_priv->mipi_mmio_base + 0xb800)
6152 #define MIPI_DEVICE_READY(tc)		_TRANSCODER(tc, _MIPIA_DEVICE_READY, \
6153 						_MIPIB_DEVICE_READY)
6154 #define  BUS_POSSESSION					(1 << 3) /* set to give bus to receiver */
6155 #define  ULPS_STATE_MASK				(3 << 1)
6156 #define  ULPS_STATE_ENTER				(2 << 1)
6157 #define  ULPS_STATE_EXIT				(1 << 1)
6158 #define  ULPS_STATE_NORMAL_OPERATION			(0 << 1)
6159 #define  DEVICE_READY					(1 << 0)
6160 
6161 #define _MIPIA_INTR_STAT		(dev_priv->mipi_mmio_base + 0xb004)
6162 #define _MIPIB_INTR_STAT		(dev_priv->mipi_mmio_base + 0xb804)
6163 #define MIPI_INTR_STAT(tc)		_TRANSCODER(tc, _MIPIA_INTR_STAT, \
6164 					_MIPIB_INTR_STAT)
6165 #define _MIPIA_INTR_EN			(dev_priv->mipi_mmio_base + 0xb008)
6166 #define _MIPIB_INTR_EN			(dev_priv->mipi_mmio_base + 0xb808)
6167 #define MIPI_INTR_EN(tc)		_TRANSCODER(tc, _MIPIA_INTR_EN, \
6168 					_MIPIB_INTR_EN)
6169 #define  TEARING_EFFECT					(1 << 31)
6170 #define  SPL_PKT_SENT_INTERRUPT				(1 << 30)
6171 #define  GEN_READ_DATA_AVAIL				(1 << 29)
6172 #define  LP_GENERIC_WR_FIFO_FULL			(1 << 28)
6173 #define  HS_GENERIC_WR_FIFO_FULL			(1 << 27)
6174 #define  RX_PROT_VIOLATION				(1 << 26)
6175 #define  RX_INVALID_TX_LENGTH				(1 << 25)
6176 #define  ACK_WITH_NO_ERROR				(1 << 24)
6177 #define  TURN_AROUND_ACK_TIMEOUT			(1 << 23)
6178 #define  LP_RX_TIMEOUT					(1 << 22)
6179 #define  HS_TX_TIMEOUT					(1 << 21)
6180 #define  DPI_FIFO_UNDERRUN				(1 << 20)
6181 #define  LOW_CONTENTION					(1 << 19)
6182 #define  HIGH_CONTENTION				(1 << 18)
6183 #define  TXDSI_VC_ID_INVALID				(1 << 17)
6184 #define  TXDSI_DATA_TYPE_NOT_RECOGNISED			(1 << 16)
6185 #define  TXCHECKSUM_ERROR				(1 << 15)
6186 #define  TXECC_MULTIBIT_ERROR				(1 << 14)
6187 #define  TXECC_SINGLE_BIT_ERROR				(1 << 13)
6188 #define  TXFALSE_CONTROL_ERROR				(1 << 12)
6189 #define  RXDSI_VC_ID_INVALID				(1 << 11)
6190 #define  RXDSI_DATA_TYPE_NOT_REGOGNISED			(1 << 10)
6191 #define  RXCHECKSUM_ERROR				(1 << 9)
6192 #define  RXECC_MULTIBIT_ERROR				(1 << 8)
6193 #define  RXECC_SINGLE_BIT_ERROR				(1 << 7)
6194 #define  RXFALSE_CONTROL_ERROR				(1 << 6)
6195 #define  RXHS_RECEIVE_TIMEOUT_ERROR			(1 << 5)
6196 #define  RX_LP_TX_SYNC_ERROR				(1 << 4)
6197 #define  RXEXCAPE_MODE_ENTRY_ERROR			(1 << 3)
6198 #define  RXEOT_SYNC_ERROR				(1 << 2)
6199 #define  RXSOT_SYNC_ERROR				(1 << 1)
6200 #define  RXSOT_ERROR					(1 << 0)
6201 
6202 #define _MIPIA_DSI_FUNC_PRG		(dev_priv->mipi_mmio_base + 0xb00c)
6203 #define _MIPIB_DSI_FUNC_PRG		(dev_priv->mipi_mmio_base + 0xb80c)
6204 #define MIPI_DSI_FUNC_PRG(tc)		_TRANSCODER(tc, _MIPIA_DSI_FUNC_PRG, \
6205 						_MIPIB_DSI_FUNC_PRG)
6206 #define  CMD_MODE_DATA_WIDTH_MASK			(7 << 13)
6207 #define  CMD_MODE_NOT_SUPPORTED				(0 << 13)
6208 #define  CMD_MODE_DATA_WIDTH_16_BIT			(1 << 13)
6209 #define  CMD_MODE_DATA_WIDTH_9_BIT			(2 << 13)
6210 #define  CMD_MODE_DATA_WIDTH_8_BIT			(3 << 13)
6211 #define  CMD_MODE_DATA_WIDTH_OPTION1			(4 << 13)
6212 #define  CMD_MODE_DATA_WIDTH_OPTION2			(5 << 13)
6213 #define  VID_MODE_FORMAT_MASK				(0xf << 7)
6214 #define  VID_MODE_NOT_SUPPORTED				(0 << 7)
6215 #define  VID_MODE_FORMAT_RGB565				(1 << 7)
6216 #define  VID_MODE_FORMAT_RGB666				(2 << 7)
6217 #define  VID_MODE_FORMAT_RGB666_LOOSE			(3 << 7)
6218 #define  VID_MODE_FORMAT_RGB888				(4 << 7)
6219 #define  CMD_MODE_CHANNEL_NUMBER_SHIFT			5
6220 #define  CMD_MODE_CHANNEL_NUMBER_MASK			(3 << 5)
6221 #define  VID_MODE_CHANNEL_NUMBER_SHIFT			3
6222 #define  VID_MODE_CHANNEL_NUMBER_MASK			(3 << 3)
6223 #define  DATA_LANES_PRG_REG_SHIFT			0
6224 #define  DATA_LANES_PRG_REG_MASK			(7 << 0)
6225 
6226 #define _MIPIA_HS_TX_TIMEOUT		(dev_priv->mipi_mmio_base + 0xb010)
6227 #define _MIPIB_HS_TX_TIMEOUT		(dev_priv->mipi_mmio_base + 0xb810)
6228 #define MIPI_HS_TX_TIMEOUT(tc)	_TRANSCODER(tc, _MIPIA_HS_TX_TIMEOUT, \
6229 					_MIPIB_HS_TX_TIMEOUT)
6230 #define  HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK		0xffffff
6231 
6232 #define _MIPIA_LP_RX_TIMEOUT		(dev_priv->mipi_mmio_base + 0xb014)
6233 #define _MIPIB_LP_RX_TIMEOUT		(dev_priv->mipi_mmio_base + 0xb814)
6234 #define MIPI_LP_RX_TIMEOUT(tc)	_TRANSCODER(tc, _MIPIA_LP_RX_TIMEOUT, \
6235 					_MIPIB_LP_RX_TIMEOUT)
6236 #define  LOW_POWER_RX_TIMEOUT_COUNTER_MASK		0xffffff
6237 
6238 #define _MIPIA_TURN_AROUND_TIMEOUT	(dev_priv->mipi_mmio_base + 0xb018)
6239 #define _MIPIB_TURN_AROUND_TIMEOUT	(dev_priv->mipi_mmio_base + 0xb818)
6240 #define MIPI_TURN_AROUND_TIMEOUT(tc)	_TRANSCODER(tc, \
6241 			_MIPIA_TURN_AROUND_TIMEOUT, _MIPIB_TURN_AROUND_TIMEOUT)
6242 #define  TURN_AROUND_TIMEOUT_MASK			0x3f
6243 
6244 #define _MIPIA_DEVICE_RESET_TIMER	(dev_priv->mipi_mmio_base + 0xb01c)
6245 #define _MIPIB_DEVICE_RESET_TIMER	(dev_priv->mipi_mmio_base + 0xb81c)
6246 #define MIPI_DEVICE_RESET_TIMER(tc)	_TRANSCODER(tc, \
6247 			_MIPIA_DEVICE_RESET_TIMER, _MIPIB_DEVICE_RESET_TIMER)
6248 #define  DEVICE_RESET_TIMER_MASK			0xffff
6249 
6250 #define _MIPIA_DPI_RESOLUTION		(dev_priv->mipi_mmio_base + 0xb020)
6251 #define _MIPIB_DPI_RESOLUTION		(dev_priv->mipi_mmio_base + 0xb820)
6252 #define MIPI_DPI_RESOLUTION(tc)	_TRANSCODER(tc, _MIPIA_DPI_RESOLUTION, \
6253 					_MIPIB_DPI_RESOLUTION)
6254 #define  VERTICAL_ADDRESS_SHIFT				16
6255 #define  VERTICAL_ADDRESS_MASK				(0xffff << 16)
6256 #define  HORIZONTAL_ADDRESS_SHIFT			0
6257 #define  HORIZONTAL_ADDRESS_MASK			0xffff
6258 
6259 #define _MIPIA_DBI_FIFO_THROTTLE	(dev_priv->mipi_mmio_base + 0xb024)
6260 #define _MIPIB_DBI_FIFO_THROTTLE	(dev_priv->mipi_mmio_base + 0xb824)
6261 #define MIPI_DBI_FIFO_THROTTLE(tc)	_TRANSCODER(tc, \
6262 			_MIPIA_DBI_FIFO_THROTTLE, _MIPIB_DBI_FIFO_THROTTLE)
6263 #define  DBI_FIFO_EMPTY_HALF				(0 << 0)
6264 #define  DBI_FIFO_EMPTY_QUARTER				(1 << 0)
6265 #define  DBI_FIFO_EMPTY_7_LOCATIONS			(2 << 0)
6266 
6267 /* regs below are bits 15:0 */
6268 #define _MIPIA_HSYNC_PADDING_COUNT	(dev_priv->mipi_mmio_base + 0xb028)
6269 #define _MIPIB_HSYNC_PADDING_COUNT	(dev_priv->mipi_mmio_base + 0xb828)
6270 #define MIPI_HSYNC_PADDING_COUNT(tc)	_TRANSCODER(tc, \
6271 			_MIPIA_HSYNC_PADDING_COUNT, _MIPIB_HSYNC_PADDING_COUNT)
6272 
6273 #define _MIPIA_HBP_COUNT		(dev_priv->mipi_mmio_base + 0xb02c)
6274 #define _MIPIB_HBP_COUNT		(dev_priv->mipi_mmio_base + 0xb82c)
6275 #define MIPI_HBP_COUNT(tc)		_TRANSCODER(tc, _MIPIA_HBP_COUNT, \
6276 					_MIPIB_HBP_COUNT)
6277 
6278 #define _MIPIA_HFP_COUNT		(dev_priv->mipi_mmio_base + 0xb030)
6279 #define _MIPIB_HFP_COUNT		(dev_priv->mipi_mmio_base + 0xb830)
6280 #define MIPI_HFP_COUNT(tc)		_TRANSCODER(tc, _MIPIA_HFP_COUNT, \
6281 					_MIPIB_HFP_COUNT)
6282 
6283 #define _MIPIA_HACTIVE_AREA_COUNT	(dev_priv->mipi_mmio_base + 0xb034)
6284 #define _MIPIB_HACTIVE_AREA_COUNT	(dev_priv->mipi_mmio_base + 0xb834)
6285 #define MIPI_HACTIVE_AREA_COUNT(tc)	_TRANSCODER(tc, \
6286 			_MIPIA_HACTIVE_AREA_COUNT, _MIPIB_HACTIVE_AREA_COUNT)
6287 
6288 #define _MIPIA_VSYNC_PADDING_COUNT	(dev_priv->mipi_mmio_base + 0xb038)
6289 #define _MIPIB_VSYNC_PADDING_COUNT	(dev_priv->mipi_mmio_base + 0xb838)
6290 #define MIPI_VSYNC_PADDING_COUNT(tc)	_TRANSCODER(tc, \
6291 			_MIPIA_VSYNC_PADDING_COUNT, _MIPIB_VSYNC_PADDING_COUNT)
6292 
6293 #define _MIPIA_VBP_COUNT		(dev_priv->mipi_mmio_base + 0xb03c)
6294 #define _MIPIB_VBP_COUNT		(dev_priv->mipi_mmio_base + 0xb83c)
6295 #define MIPI_VBP_COUNT(tc)		_TRANSCODER(tc, _MIPIA_VBP_COUNT, \
6296 					_MIPIB_VBP_COUNT)
6297 
6298 #define _MIPIA_VFP_COUNT		(dev_priv->mipi_mmio_base + 0xb040)
6299 #define _MIPIB_VFP_COUNT		(dev_priv->mipi_mmio_base + 0xb840)
6300 #define MIPI_VFP_COUNT(tc)		_TRANSCODER(tc, _MIPIA_VFP_COUNT, \
6301 					_MIPIB_VFP_COUNT)
6302 
6303 #define _MIPIA_HIGH_LOW_SWITCH_COUNT	(dev_priv->mipi_mmio_base + 0xb044)
6304 #define _MIPIB_HIGH_LOW_SWITCH_COUNT	(dev_priv->mipi_mmio_base + 0xb844)
6305 #define MIPI_HIGH_LOW_SWITCH_COUNT(tc)	_TRANSCODER(tc,	\
6306 		_MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIB_HIGH_LOW_SWITCH_COUNT)
6307 
6308 /* regs above are bits 15:0 */
6309 
6310 #define _MIPIA_DPI_CONTROL		(dev_priv->mipi_mmio_base + 0xb048)
6311 #define _MIPIB_DPI_CONTROL		(dev_priv->mipi_mmio_base + 0xb848)
6312 #define MIPI_DPI_CONTROL(tc)		_TRANSCODER(tc, _MIPIA_DPI_CONTROL, \
6313 					_MIPIB_DPI_CONTROL)
6314 #define  DPI_LP_MODE					(1 << 6)
6315 #define  BACKLIGHT_OFF					(1 << 5)
6316 #define  BACKLIGHT_ON					(1 << 4)
6317 #define  COLOR_MODE_OFF					(1 << 3)
6318 #define  COLOR_MODE_ON					(1 << 2)
6319 #define  TURN_ON					(1 << 1)
6320 #define  SHUTDOWN					(1 << 0)
6321 
6322 #define _MIPIA_DPI_DATA			(dev_priv->mipi_mmio_base + 0xb04c)
6323 #define _MIPIB_DPI_DATA			(dev_priv->mipi_mmio_base + 0xb84c)
6324 #define MIPI_DPI_DATA(tc)		_TRANSCODER(tc, _MIPIA_DPI_DATA, \
6325 					_MIPIB_DPI_DATA)
6326 #define  COMMAND_BYTE_SHIFT				0
6327 #define  COMMAND_BYTE_MASK				(0x3f << 0)
6328 
6329 #define _MIPIA_INIT_COUNT		(dev_priv->mipi_mmio_base + 0xb050)
6330 #define _MIPIB_INIT_COUNT		(dev_priv->mipi_mmio_base + 0xb850)
6331 #define MIPI_INIT_COUNT(tc)		_TRANSCODER(tc, _MIPIA_INIT_COUNT, \
6332 					_MIPIB_INIT_COUNT)
6333 #define  MASTER_INIT_TIMER_SHIFT			0
6334 #define  MASTER_INIT_TIMER_MASK				(0xffff << 0)
6335 
6336 #define _MIPIA_MAX_RETURN_PKT_SIZE	(dev_priv->mipi_mmio_base + 0xb054)
6337 #define _MIPIB_MAX_RETURN_PKT_SIZE	(dev_priv->mipi_mmio_base + 0xb854)
6338 #define MIPI_MAX_RETURN_PKT_SIZE(tc)	_TRANSCODER(tc, \
6339 			_MIPIA_MAX_RETURN_PKT_SIZE, _MIPIB_MAX_RETURN_PKT_SIZE)
6340 #define  MAX_RETURN_PKT_SIZE_SHIFT			0
6341 #define  MAX_RETURN_PKT_SIZE_MASK			(0x3ff << 0)
6342 
6343 #define _MIPIA_VIDEO_MODE_FORMAT	(dev_priv->mipi_mmio_base + 0xb058)
6344 #define _MIPIB_VIDEO_MODE_FORMAT	(dev_priv->mipi_mmio_base + 0xb858)
6345 #define MIPI_VIDEO_MODE_FORMAT(tc)	_TRANSCODER(tc, \
6346 			_MIPIA_VIDEO_MODE_FORMAT, _MIPIB_VIDEO_MODE_FORMAT)
6347 #define  RANDOM_DPI_DISPLAY_RESOLUTION			(1 << 4)
6348 #define  DISABLE_VIDEO_BTA				(1 << 3)
6349 #define  IP_TG_CONFIG					(1 << 2)
6350 #define  VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE		(1 << 0)
6351 #define  VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS		(2 << 0)
6352 #define  VIDEO_MODE_BURST				(3 << 0)
6353 
6354 #define _MIPIA_EOT_DISABLE		(dev_priv->mipi_mmio_base + 0xb05c)
6355 #define _MIPIB_EOT_DISABLE		(dev_priv->mipi_mmio_base + 0xb85c)
6356 #define MIPI_EOT_DISABLE(tc)		_TRANSCODER(tc, _MIPIA_EOT_DISABLE, \
6357 					_MIPIB_EOT_DISABLE)
6358 #define  LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE		(1 << 7)
6359 #define  HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE		(1 << 6)
6360 #define  LOW_CONTENTION_RECOVERY_DISABLE		(1 << 5)
6361 #define  HIGH_CONTENTION_RECOVERY_DISABLE		(1 << 4)
6362 #define  TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3)
6363 #define  TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE		(1 << 2)
6364 #define  CLOCKSTOP					(1 << 1)
6365 #define  EOT_DISABLE					(1 << 0)
6366 
6367 #define _MIPIA_LP_BYTECLK		(dev_priv->mipi_mmio_base + 0xb060)
6368 #define _MIPIB_LP_BYTECLK		(dev_priv->mipi_mmio_base + 0xb860)
6369 #define MIPI_LP_BYTECLK(tc)		_TRANSCODER(tc, _MIPIA_LP_BYTECLK, \
6370 					_MIPIB_LP_BYTECLK)
6371 #define  LP_BYTECLK_SHIFT				0
6372 #define  LP_BYTECLK_MASK				(0xffff << 0)
6373 
6374 /* bits 31:0 */
6375 #define _MIPIA_LP_GEN_DATA		(dev_priv->mipi_mmio_base + 0xb064)
6376 #define _MIPIB_LP_GEN_DATA		(dev_priv->mipi_mmio_base + 0xb864)
6377 #define MIPI_LP_GEN_DATA(tc)		_TRANSCODER(tc, _MIPIA_LP_GEN_DATA, \
6378 					_MIPIB_LP_GEN_DATA)
6379 
6380 /* bits 31:0 */
6381 #define _MIPIA_HS_GEN_DATA		(dev_priv->mipi_mmio_base + 0xb068)
6382 #define _MIPIB_HS_GEN_DATA		(dev_priv->mipi_mmio_base + 0xb868)
6383 #define MIPI_HS_GEN_DATA(tc)		_TRANSCODER(tc, _MIPIA_HS_GEN_DATA, \
6384 					_MIPIB_HS_GEN_DATA)
6385 
6386 #define _MIPIA_LP_GEN_CTRL		(dev_priv->mipi_mmio_base + 0xb06c)
6387 #define _MIPIB_LP_GEN_CTRL		(dev_priv->mipi_mmio_base + 0xb86c)
6388 #define MIPI_LP_GEN_CTRL(tc)		_TRANSCODER(tc, _MIPIA_LP_GEN_CTRL, \
6389 					_MIPIB_LP_GEN_CTRL)
6390 #define _MIPIA_HS_GEN_CTRL		(dev_priv->mipi_mmio_base + 0xb070)
6391 #define _MIPIB_HS_GEN_CTRL		(dev_priv->mipi_mmio_base + 0xb870)
6392 #define MIPI_HS_GEN_CTRL(tc)		_TRANSCODER(tc, _MIPIA_HS_GEN_CTRL, \
6393 					_MIPIB_HS_GEN_CTRL)
6394 #define  LONG_PACKET_WORD_COUNT_SHIFT			8
6395 #define  LONG_PACKET_WORD_COUNT_MASK			(0xffff << 8)
6396 #define  SHORT_PACKET_PARAM_SHIFT			8
6397 #define  SHORT_PACKET_PARAM_MASK			(0xffff << 8)
6398 #define  VIRTUAL_CHANNEL_SHIFT				6
6399 #define  VIRTUAL_CHANNEL_MASK				(3 << 6)
6400 #define  DATA_TYPE_SHIFT				0
6401 #define  DATA_TYPE_MASK					(3f << 0)
6402 /* data type values, see include/video/mipi_display.h */
6403 
6404 #define _MIPIA_GEN_FIFO_STAT		(dev_priv->mipi_mmio_base + 0xb074)
6405 #define _MIPIB_GEN_FIFO_STAT		(dev_priv->mipi_mmio_base + 0xb874)
6406 #define MIPI_GEN_FIFO_STAT(tc)	_TRANSCODER(tc, _MIPIA_GEN_FIFO_STAT, \
6407 					_MIPIB_GEN_FIFO_STAT)
6408 #define  DPI_FIFO_EMPTY					(1 << 28)
6409 #define  DBI_FIFO_EMPTY					(1 << 27)
6410 #define  LP_CTRL_FIFO_EMPTY				(1 << 26)
6411 #define  LP_CTRL_FIFO_HALF_EMPTY			(1 << 25)
6412 #define  LP_CTRL_FIFO_FULL				(1 << 24)
6413 #define  HS_CTRL_FIFO_EMPTY				(1 << 18)
6414 #define  HS_CTRL_FIFO_HALF_EMPTY			(1 << 17)
6415 #define  HS_CTRL_FIFO_FULL				(1 << 16)
6416 #define  LP_DATA_FIFO_EMPTY				(1 << 10)
6417 #define  LP_DATA_FIFO_HALF_EMPTY			(1 << 9)
6418 #define  LP_DATA_FIFO_FULL				(1 << 8)
6419 #define  HS_DATA_FIFO_EMPTY				(1 << 2)
6420 #define  HS_DATA_FIFO_HALF_EMPTY			(1 << 1)
6421 #define  HS_DATA_FIFO_FULL				(1 << 0)
6422 
6423 #define _MIPIA_HS_LS_DBI_ENABLE		(dev_priv->mipi_mmio_base + 0xb078)
6424 #define _MIPIB_HS_LS_DBI_ENABLE		(dev_priv->mipi_mmio_base + 0xb878)
6425 #define MIPI_HS_LP_DBI_ENABLE(tc)	_TRANSCODER(tc, \
6426 			_MIPIA_HS_LS_DBI_ENABLE, _MIPIB_HS_LS_DBI_ENABLE)
6427 #define  DBI_HS_LP_MODE_MASK				(1 << 0)
6428 #define  DBI_LP_MODE					(1 << 0)
6429 #define  DBI_HS_MODE					(0 << 0)
6430 
6431 #define _MIPIA_DPHY_PARAM		(dev_priv->mipi_mmio_base + 0xb080)
6432 #define _MIPIB_DPHY_PARAM		(dev_priv->mipi_mmio_base + 0xb880)
6433 #define MIPI_DPHY_PARAM(tc)		_TRANSCODER(tc, _MIPIA_DPHY_PARAM, \
6434 					_MIPIB_DPHY_PARAM)
6435 #define  EXIT_ZERO_COUNT_SHIFT				24
6436 #define  EXIT_ZERO_COUNT_MASK				(0x3f << 24)
6437 #define  TRAIL_COUNT_SHIFT				16
6438 #define  TRAIL_COUNT_MASK				(0x1f << 16)
6439 #define  CLK_ZERO_COUNT_SHIFT				8
6440 #define  CLK_ZERO_COUNT_MASK				(0xff << 8)
6441 #define  PREPARE_COUNT_SHIFT				0
6442 #define  PREPARE_COUNT_MASK				(0x3f << 0)
6443 
6444 /* bits 31:0 */
6445 #define _MIPIA_DBI_BW_CTRL		(dev_priv->mipi_mmio_base + 0xb084)
6446 #define _MIPIB_DBI_BW_CTRL		(dev_priv->mipi_mmio_base + 0xb884)
6447 #define MIPI_DBI_BW_CTRL(tc)		_TRANSCODER(tc, _MIPIA_DBI_BW_CTRL, \
6448 					_MIPIB_DBI_BW_CTRL)
6449 
6450 #define _MIPIA_CLK_LANE_SWITCH_TIME_CNT		(dev_priv->mipi_mmio_base \
6451 							+ 0xb088)
6452 #define _MIPIB_CLK_LANE_SWITCH_TIME_CNT		(dev_priv->mipi_mmio_base \
6453 							+ 0xb888)
6454 #define MIPI_CLK_LANE_SWITCH_TIME_CNT(tc)	_TRANSCODER(tc, \
6455 	_MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIB_CLK_LANE_SWITCH_TIME_CNT)
6456 #define  LP_HS_SSW_CNT_SHIFT				16
6457 #define  LP_HS_SSW_CNT_MASK				(0xffff << 16)
6458 #define  HS_LP_PWR_SW_CNT_SHIFT				0
6459 #define  HS_LP_PWR_SW_CNT_MASK				(0xffff << 0)
6460 
6461 #define _MIPIA_STOP_STATE_STALL		(dev_priv->mipi_mmio_base + 0xb08c)
6462 #define _MIPIB_STOP_STATE_STALL		(dev_priv->mipi_mmio_base + 0xb88c)
6463 #define MIPI_STOP_STATE_STALL(tc)	_TRANSCODER(tc, \
6464 			_MIPIA_STOP_STATE_STALL, _MIPIB_STOP_STATE_STALL)
6465 #define  STOP_STATE_STALL_COUNTER_SHIFT			0
6466 #define  STOP_STATE_STALL_COUNTER_MASK			(0xff << 0)
6467 
6468 #define _MIPIA_INTR_STAT_REG_1		(dev_priv->mipi_mmio_base + 0xb090)
6469 #define _MIPIB_INTR_STAT_REG_1		(dev_priv->mipi_mmio_base + 0xb890)
6470 #define MIPI_INTR_STAT_REG_1(tc)	_TRANSCODER(tc, \
6471 				_MIPIA_INTR_STAT_REG_1, _MIPIB_INTR_STAT_REG_1)
6472 #define _MIPIA_INTR_EN_REG_1		(dev_priv->mipi_mmio_base + 0xb094)
6473 #define _MIPIB_INTR_EN_REG_1		(dev_priv->mipi_mmio_base + 0xb894)
6474 #define MIPI_INTR_EN_REG_1(tc)	_TRANSCODER(tc, _MIPIA_INTR_EN_REG_1, \
6475 					_MIPIB_INTR_EN_REG_1)
6476 #define  RX_CONTENTION_DETECTED				(1 << 0)
6477 
6478 /* XXX: only pipe A ?!? */
6479 #define MIPIA_DBI_TYPEC_CTRL		(dev_priv->mipi_mmio_base + 0xb100)
6480 #define  DBI_TYPEC_ENABLE				(1 << 31)
6481 #define  DBI_TYPEC_WIP					(1 << 30)
6482 #define  DBI_TYPEC_OPTION_SHIFT				28
6483 #define  DBI_TYPEC_OPTION_MASK				(3 << 28)
6484 #define  DBI_TYPEC_FREQ_SHIFT				24
6485 #define  DBI_TYPEC_FREQ_MASK				(0xf << 24)
6486 #define  DBI_TYPEC_OVERRIDE				(1 << 8)
6487 #define  DBI_TYPEC_OVERRIDE_COUNTER_SHIFT		0
6488 #define  DBI_TYPEC_OVERRIDE_COUNTER_MASK		(0xff << 0)
6489 
6490 
6491 /* MIPI adapter registers */
6492 
6493 #define _MIPIA_CTRL			(dev_priv->mipi_mmio_base + 0xb104)
6494 #define _MIPIB_CTRL			(dev_priv->mipi_mmio_base + 0xb904)
6495 #define MIPI_CTRL(tc)			_TRANSCODER(tc, _MIPIA_CTRL, \
6496 					_MIPIB_CTRL)
6497 #define  ESCAPE_CLOCK_DIVIDER_SHIFT			5 /* A only */
6498 #define  ESCAPE_CLOCK_DIVIDER_MASK			(3 << 5)
6499 #define  ESCAPE_CLOCK_DIVIDER_1				(0 << 5)
6500 #define  ESCAPE_CLOCK_DIVIDER_2				(1 << 5)
6501 #define  ESCAPE_CLOCK_DIVIDER_4				(2 << 5)
6502 #define  READ_REQUEST_PRIORITY_SHIFT			3
6503 #define  READ_REQUEST_PRIORITY_MASK			(3 << 3)
6504 #define  READ_REQUEST_PRIORITY_LOW			(0 << 3)
6505 #define  READ_REQUEST_PRIORITY_HIGH			(3 << 3)
6506 #define  RGB_FLIP_TO_BGR				(1 << 2)
6507 
6508 #define _MIPIA_DATA_ADDRESS		(dev_priv->mipi_mmio_base + 0xb108)
6509 #define _MIPIB_DATA_ADDRESS		(dev_priv->mipi_mmio_base + 0xb908)
6510 #define MIPI_DATA_ADDRESS(tc)		_TRANSCODER(tc, _MIPIA_DATA_ADDRESS, \
6511 					_MIPIB_DATA_ADDRESS)
6512 #define  DATA_MEM_ADDRESS_SHIFT				5
6513 #define  DATA_MEM_ADDRESS_MASK				(0x7ffffff << 5)
6514 #define  DATA_VALID					(1 << 0)
6515 
6516 #define _MIPIA_DATA_LENGTH		(dev_priv->mipi_mmio_base + 0xb10c)
6517 #define _MIPIB_DATA_LENGTH		(dev_priv->mipi_mmio_base + 0xb90c)
6518 #define MIPI_DATA_LENGTH(tc)		_TRANSCODER(tc, _MIPIA_DATA_LENGTH, \
6519 					_MIPIB_DATA_LENGTH)
6520 #define  DATA_LENGTH_SHIFT				0
6521 #define  DATA_LENGTH_MASK				(0xfffff << 0)
6522 
6523 #define _MIPIA_COMMAND_ADDRESS		(dev_priv->mipi_mmio_base + 0xb110)
6524 #define _MIPIB_COMMAND_ADDRESS		(dev_priv->mipi_mmio_base + 0xb910)
6525 #define MIPI_COMMAND_ADDRESS(tc)	_TRANSCODER(tc, \
6526 				_MIPIA_COMMAND_ADDRESS, _MIPIB_COMMAND_ADDRESS)
6527 #define  COMMAND_MEM_ADDRESS_SHIFT			5
6528 #define  COMMAND_MEM_ADDRESS_MASK			(0x7ffffff << 5)
6529 #define  AUTO_PWG_ENABLE				(1 << 2)
6530 #define  MEMORY_WRITE_DATA_FROM_PIPE_RENDERING		(1 << 1)
6531 #define  COMMAND_VALID					(1 << 0)
6532 
6533 #define _MIPIA_COMMAND_LENGTH		(dev_priv->mipi_mmio_base + 0xb114)
6534 #define _MIPIB_COMMAND_LENGTH		(dev_priv->mipi_mmio_base + 0xb914)
6535 #define MIPI_COMMAND_LENGTH(tc)	_TRANSCODER(tc, _MIPIA_COMMAND_LENGTH, \
6536 					_MIPIB_COMMAND_LENGTH)
6537 #define  COMMAND_LENGTH_SHIFT(n)			(8 * (n)) /* n: 0...3 */
6538 #define  COMMAND_LENGTH_MASK(n)				(0xff << (8 * (n)))
6539 
6540 #define _MIPIA_READ_DATA_RETURN0	(dev_priv->mipi_mmio_base + 0xb118)
6541 #define _MIPIB_READ_DATA_RETURN0	(dev_priv->mipi_mmio_base + 0xb918)
6542 #define MIPI_READ_DATA_RETURN(tc, n) \
6543 	(_TRANSCODER(tc, _MIPIA_READ_DATA_RETURN0, _MIPIB_READ_DATA_RETURN0) \
6544 					+ 4 * (n)) /* n: 0...7 */
6545 
6546 #define _MIPIA_READ_DATA_VALID		(dev_priv->mipi_mmio_base + 0xb138)
6547 #define _MIPIB_READ_DATA_VALID		(dev_priv->mipi_mmio_base + 0xb938)
6548 #define MIPI_READ_DATA_VALID(tc)	_TRANSCODER(tc, \
6549 				_MIPIA_READ_DATA_VALID, _MIPIB_READ_DATA_VALID)
6550 #define  READ_DATA_VALID(n)				(1 << (n))
6551 
6552 /* For UMS only (deprecated): */
6553 #define _PALETTE_A (dev_priv->info.display_mmio_offset + 0xa000)
6554 #define _PALETTE_B (dev_priv->info.display_mmio_offset + 0xa800)
6555 
6556 #endif /* _I915_REG_H_ */
6557