xref: /dragonfly/sys/dev/drm/include/uapi/drm/i915_drm.h (revision dda92f98)
1 /*
2  * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
3  * All Rights Reserved.
4  *
5  * Permission is hereby granted, free of charge, to any person obtaining a
6  * copy of this software and associated documentation files (the
7  * "Software"), to deal in the Software without restriction, including
8  * without limitation the rights to use, copy, modify, merge, publish,
9  * distribute, sub license, and/or sell copies of the Software, and to
10  * permit persons to whom the Software is furnished to do so, subject to
11  * the following conditions:
12  *
13  * The above copyright notice and this permission notice (including the
14  * next paragraph) shall be included in all copies or substantial portions
15  * of the Software.
16  *
17  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
18  * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
19  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
20  * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
21  * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
22  * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
23  * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
24  *
25  */
26 
27 #ifndef _UAPI_I915_DRM_H_
28 #define _UAPI_I915_DRM_H_
29 
30 #include "drm.h"
31 
32 #if defined(__cplusplus)
33 extern "C" {
34 #endif
35 
36 /* Please note that modifications to all structs defined here are
37  * subject to backwards-compatibility constraints.
38  */
39 
40 /**
41  * DOC: uevents generated by i915 on it's device node
42  *
43  * I915_L3_PARITY_UEVENT - Generated when the driver receives a parity mismatch
44  *	event from the gpu l3 cache. Additional information supplied is ROW,
45  *	BANK, SUBBANK, SLICE of the affected cacheline. Userspace should keep
46  *	track of these events and if a specific cache-line seems to have a
47  *	persistent error remap it with the l3 remapping tool supplied in
48  *	intel-gpu-tools.  The value supplied with the event is always 1.
49  *
50  * I915_ERROR_UEVENT - Generated upon error detection, currently only via
51  *	hangcheck. The error detection event is a good indicator of when things
52  *	began to go badly. The value supplied with the event is a 1 upon error
53  *	detection, and a 0 upon reset completion, signifying no more error
54  *	exists. NOTE: Disabling hangcheck or reset via module parameter will
55  *	cause the related events to not be seen.
56  *
57  * I915_RESET_UEVENT - Event is generated just before an attempt to reset the
58  *	the GPU. The value supplied with the event is always 1. NOTE: Disable
59  *	reset via module parameter will cause this event to not be seen.
60  */
61 #define I915_L3_PARITY_UEVENT		"L3_PARITY_ERROR"
62 #define I915_ERROR_UEVENT		"ERROR"
63 #define I915_RESET_UEVENT		"RESET"
64 
65 /*
66  * MOCS indexes used for GPU surfaces, defining the cacheability of the
67  * surface data and the coherency for this data wrt. CPU vs. GPU accesses.
68  */
69 enum i915_mocs_table_index {
70 	/*
71 	 * Not cached anywhere, coherency between CPU and GPU accesses is
72 	 * guaranteed.
73 	 */
74 	I915_MOCS_UNCACHED,
75 	/*
76 	 * Cacheability and coherency controlled by the kernel automatically
77 	 * based on the DRM_I915_GEM_SET_CACHING IOCTL setting and the current
78 	 * usage of the surface (used for display scanout or not).
79 	 */
80 	I915_MOCS_PTE,
81 	/*
82 	 * Cached in all GPU caches available on the platform.
83 	 * Coherency between CPU and GPU accesses to the surface is not
84 	 * guaranteed without extra synchronization.
85 	 */
86 	I915_MOCS_CACHED,
87 };
88 
89 /* Each region is a minimum of 16k, and there are at most 255 of them.
90  */
91 #define I915_NR_TEX_REGIONS 255	/* table size 2k - maximum due to use
92 				 * of chars for next/prev indices */
93 #define I915_LOG_MIN_TEX_REGION_SIZE 14
94 
95 typedef struct _drm_i915_init {
96 	enum {
97 		I915_INIT_DMA = 0x01,
98 		I915_CLEANUP_DMA = 0x02,
99 		I915_RESUME_DMA = 0x03
100 	} func;
101 	unsigned int mmio_offset;
102 	int sarea_priv_offset;
103 	unsigned int ring_start;
104 	unsigned int ring_end;
105 	unsigned int ring_size;
106 	unsigned int front_offset;
107 	unsigned int back_offset;
108 	unsigned int depth_offset;
109 	unsigned int w;
110 	unsigned int h;
111 	unsigned int pitch;
112 	unsigned int pitch_bits;
113 	unsigned int back_pitch;
114 	unsigned int depth_pitch;
115 	unsigned int cpp;
116 	unsigned int chipset;
117 } drm_i915_init_t;
118 
119 typedef struct _drm_i915_sarea {
120 	struct drm_tex_region texList[I915_NR_TEX_REGIONS + 1];
121 	int last_upload;	/* last time texture was uploaded */
122 	int last_enqueue;	/* last time a buffer was enqueued */
123 	int last_dispatch;	/* age of the most recently dispatched buffer */
124 	int ctxOwner;		/* last context to upload state */
125 	int texAge;
126 	int pf_enabled;		/* is pageflipping allowed? */
127 	int pf_active;
128 	int pf_current_page;	/* which buffer is being displayed? */
129 	int perf_boxes;		/* performance boxes to be displayed */
130 	int width, height;      /* screen size in pixels */
131 
132 	drm_handle_t front_handle;
133 	int front_offset;
134 	int front_size;
135 
136 	drm_handle_t back_handle;
137 	int back_offset;
138 	int back_size;
139 
140 	drm_handle_t depth_handle;
141 	int depth_offset;
142 	int depth_size;
143 
144 	drm_handle_t tex_handle;
145 	int tex_offset;
146 	int tex_size;
147 	int log_tex_granularity;
148 	int pitch;
149 	int rotation;           /* 0, 90, 180 or 270 */
150 	int rotated_offset;
151 	int rotated_size;
152 	int rotated_pitch;
153 	int virtualX, virtualY;
154 
155 	unsigned int front_tiled;
156 	unsigned int back_tiled;
157 	unsigned int depth_tiled;
158 	unsigned int rotated_tiled;
159 	unsigned int rotated2_tiled;
160 
161 	int pipeA_x;
162 	int pipeA_y;
163 	int pipeA_w;
164 	int pipeA_h;
165 	int pipeB_x;
166 	int pipeB_y;
167 	int pipeB_w;
168 	int pipeB_h;
169 
170 	/* fill out some space for old userspace triple buffer */
171 	drm_handle_t unused_handle;
172 	__u32 unused1, unused2, unused3;
173 
174 	/* buffer object handles for static buffers. May change
175 	 * over the lifetime of the client.
176 	 */
177 	__u32 front_bo_handle;
178 	__u32 back_bo_handle;
179 	__u32 unused_bo_handle;
180 	__u32 depth_bo_handle;
181 
182 } drm_i915_sarea_t;
183 
184 /* due to userspace building against these headers we need some compat here */
185 #define planeA_x pipeA_x
186 #define planeA_y pipeA_y
187 #define planeA_w pipeA_w
188 #define planeA_h pipeA_h
189 #define planeB_x pipeB_x
190 #define planeB_y pipeB_y
191 #define planeB_w pipeB_w
192 #define planeB_h pipeB_h
193 
194 /* Flags for perf_boxes
195  */
196 #define I915_BOX_RING_EMPTY    0x1
197 #define I915_BOX_FLIP          0x2
198 #define I915_BOX_WAIT          0x4
199 #define I915_BOX_TEXTURE_LOAD  0x8
200 #define I915_BOX_LOST_CONTEXT  0x10
201 
202 /*
203  * i915 specific ioctls.
204  *
205  * The device specific ioctl range is [DRM_COMMAND_BASE, DRM_COMMAND_END) ie
206  * [0x40, 0xa0) (a0 is excluded). The numbers below are defined as offset
207  * against DRM_COMMAND_BASE and should be between [0x0, 0x60).
208  */
209 #define DRM_I915_INIT		0x00
210 #define DRM_I915_FLUSH		0x01
211 #define DRM_I915_FLIP		0x02
212 #define DRM_I915_BATCHBUFFER	0x03
213 #define DRM_I915_IRQ_EMIT	0x04
214 #define DRM_I915_IRQ_WAIT	0x05
215 #define DRM_I915_GETPARAM	0x06
216 #define DRM_I915_SETPARAM	0x07
217 #define DRM_I915_ALLOC		0x08
218 #define DRM_I915_FREE		0x09
219 #define DRM_I915_INIT_HEAP	0x0a
220 #define DRM_I915_CMDBUFFER	0x0b
221 #define DRM_I915_DESTROY_HEAP	0x0c
222 #define DRM_I915_SET_VBLANK_PIPE	0x0d
223 #define DRM_I915_GET_VBLANK_PIPE	0x0e
224 #define DRM_I915_VBLANK_SWAP	0x0f
225 #define DRM_I915_HWS_ADDR	0x11
226 #define DRM_I915_GEM_INIT	0x13
227 #define DRM_I915_GEM_EXECBUFFER	0x14
228 #define DRM_I915_GEM_PIN	0x15
229 #define DRM_I915_GEM_UNPIN	0x16
230 #define DRM_I915_GEM_BUSY	0x17
231 #define DRM_I915_GEM_THROTTLE	0x18
232 #define DRM_I915_GEM_ENTERVT	0x19
233 #define DRM_I915_GEM_LEAVEVT	0x1a
234 #define DRM_I915_GEM_CREATE	0x1b
235 #define DRM_I915_GEM_PREAD	0x1c
236 #define DRM_I915_GEM_PWRITE	0x1d
237 #define DRM_I915_GEM_MMAP	0x1e
238 #define DRM_I915_GEM_SET_DOMAIN	0x1f
239 #define DRM_I915_GEM_SW_FINISH	0x20
240 #define DRM_I915_GEM_SET_TILING	0x21
241 #define DRM_I915_GEM_GET_TILING	0x22
242 #define DRM_I915_GEM_GET_APERTURE 0x23
243 #define DRM_I915_GEM_MMAP_GTT	0x24
244 #define DRM_I915_GET_PIPE_FROM_CRTC_ID	0x25
245 #define DRM_I915_GEM_MADVISE	0x26
246 #define DRM_I915_OVERLAY_PUT_IMAGE	0x27
247 #define DRM_I915_OVERLAY_ATTRS	0x28
248 #define DRM_I915_GEM_EXECBUFFER2	0x29
249 #define DRM_I915_GET_SPRITE_COLORKEY	0x2a
250 #define DRM_I915_SET_SPRITE_COLORKEY	0x2b
251 #define DRM_I915_GEM_WAIT	0x2c
252 #define DRM_I915_GEM_CONTEXT_CREATE	0x2d
253 #define DRM_I915_GEM_CONTEXT_DESTROY	0x2e
254 #define DRM_I915_GEM_SET_CACHING	0x2f
255 #define DRM_I915_GEM_GET_CACHING	0x30
256 #define DRM_I915_REG_READ		0x31
257 #define DRM_I915_GET_RESET_STATS	0x32
258 #define DRM_I915_GEM_USERPTR		0x33
259 #define DRM_I915_GEM_CONTEXT_GETPARAM	0x34
260 #define DRM_I915_GEM_CONTEXT_SETPARAM	0x35
261 
262 #define DRM_IOCTL_I915_INIT		DRM_IOW( DRM_COMMAND_BASE + DRM_I915_INIT, drm_i915_init_t)
263 #define DRM_IOCTL_I915_FLUSH		DRM_IO ( DRM_COMMAND_BASE + DRM_I915_FLUSH)
264 #define DRM_IOCTL_I915_FLIP		DRM_IO ( DRM_COMMAND_BASE + DRM_I915_FLIP)
265 #define DRM_IOCTL_I915_BATCHBUFFER	DRM_IOW( DRM_COMMAND_BASE + DRM_I915_BATCHBUFFER, drm_i915_batchbuffer_t)
266 #define DRM_IOCTL_I915_IRQ_EMIT         DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_IRQ_EMIT, drm_i915_irq_emit_t)
267 #define DRM_IOCTL_I915_IRQ_WAIT         DRM_IOW( DRM_COMMAND_BASE + DRM_I915_IRQ_WAIT, drm_i915_irq_wait_t)
268 #define DRM_IOCTL_I915_GETPARAM         DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GETPARAM, drm_i915_getparam_t)
269 #define DRM_IOCTL_I915_SETPARAM         DRM_IOW( DRM_COMMAND_BASE + DRM_I915_SETPARAM, drm_i915_setparam_t)
270 #define DRM_IOCTL_I915_ALLOC            DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_ALLOC, drm_i915_mem_alloc_t)
271 #define DRM_IOCTL_I915_FREE             DRM_IOW( DRM_COMMAND_BASE + DRM_I915_FREE, drm_i915_mem_free_t)
272 #define DRM_IOCTL_I915_INIT_HEAP        DRM_IOW( DRM_COMMAND_BASE + DRM_I915_INIT_HEAP, drm_i915_mem_init_heap_t)
273 #define DRM_IOCTL_I915_CMDBUFFER	DRM_IOW( DRM_COMMAND_BASE + DRM_I915_CMDBUFFER, drm_i915_cmdbuffer_t)
274 #define DRM_IOCTL_I915_DESTROY_HEAP	DRM_IOW( DRM_COMMAND_BASE + DRM_I915_DESTROY_HEAP, drm_i915_mem_destroy_heap_t)
275 #define DRM_IOCTL_I915_SET_VBLANK_PIPE	DRM_IOW( DRM_COMMAND_BASE + DRM_I915_SET_VBLANK_PIPE, drm_i915_vblank_pipe_t)
276 #define DRM_IOCTL_I915_GET_VBLANK_PIPE	DRM_IOR( DRM_COMMAND_BASE + DRM_I915_GET_VBLANK_PIPE, drm_i915_vblank_pipe_t)
277 #define DRM_IOCTL_I915_VBLANK_SWAP	DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_VBLANK_SWAP, drm_i915_vblank_swap_t)
278 #define DRM_IOCTL_I915_HWS_ADDR		DRM_IOW(DRM_COMMAND_BASE + DRM_I915_HWS_ADDR, struct drm_i915_gem_init)
279 #define DRM_IOCTL_I915_GEM_INIT		DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_INIT, struct drm_i915_gem_init)
280 #define DRM_IOCTL_I915_GEM_EXECBUFFER	DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_EXECBUFFER, struct drm_i915_gem_execbuffer)
281 #define DRM_IOCTL_I915_GEM_EXECBUFFER2	DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_EXECBUFFER2, struct drm_i915_gem_execbuffer2)
282 #define DRM_IOCTL_I915_GEM_PIN		DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_PIN, struct drm_i915_gem_pin)
283 #define DRM_IOCTL_I915_GEM_UNPIN	DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_UNPIN, struct drm_i915_gem_unpin)
284 #define DRM_IOCTL_I915_GEM_BUSY		DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_BUSY, struct drm_i915_gem_busy)
285 #define DRM_IOCTL_I915_GEM_SET_CACHING		DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_SET_CACHING, struct drm_i915_gem_caching)
286 #define DRM_IOCTL_I915_GEM_GET_CACHING		DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_GET_CACHING, struct drm_i915_gem_caching)
287 #define DRM_IOCTL_I915_GEM_THROTTLE	DRM_IO ( DRM_COMMAND_BASE + DRM_I915_GEM_THROTTLE)
288 #define DRM_IOCTL_I915_GEM_ENTERVT	DRM_IO(DRM_COMMAND_BASE + DRM_I915_GEM_ENTERVT)
289 #define DRM_IOCTL_I915_GEM_LEAVEVT	DRM_IO(DRM_COMMAND_BASE + DRM_I915_GEM_LEAVEVT)
290 #define DRM_IOCTL_I915_GEM_CREATE	DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_CREATE, struct drm_i915_gem_create)
291 #define DRM_IOCTL_I915_GEM_PREAD	DRM_IOW (DRM_COMMAND_BASE + DRM_I915_GEM_PREAD, struct drm_i915_gem_pread)
292 #define DRM_IOCTL_I915_GEM_PWRITE	DRM_IOW (DRM_COMMAND_BASE + DRM_I915_GEM_PWRITE, struct drm_i915_gem_pwrite)
293 #define DRM_IOCTL_I915_GEM_MMAP		DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_MMAP, struct drm_i915_gem_mmap)
294 #define DRM_IOCTL_I915_GEM_MMAP_GTT	DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_MMAP_GTT, struct drm_i915_gem_mmap_gtt)
295 #define DRM_IOCTL_I915_GEM_SET_DOMAIN	DRM_IOW (DRM_COMMAND_BASE + DRM_I915_GEM_SET_DOMAIN, struct drm_i915_gem_set_domain)
296 #define DRM_IOCTL_I915_GEM_SW_FINISH	DRM_IOW (DRM_COMMAND_BASE + DRM_I915_GEM_SW_FINISH, struct drm_i915_gem_sw_finish)
297 #define DRM_IOCTL_I915_GEM_SET_TILING	DRM_IOWR (DRM_COMMAND_BASE + DRM_I915_GEM_SET_TILING, struct drm_i915_gem_set_tiling)
298 #define DRM_IOCTL_I915_GEM_GET_TILING	DRM_IOWR (DRM_COMMAND_BASE + DRM_I915_GEM_GET_TILING, struct drm_i915_gem_get_tiling)
299 #define DRM_IOCTL_I915_GEM_GET_APERTURE	DRM_IOR  (DRM_COMMAND_BASE + DRM_I915_GEM_GET_APERTURE, struct drm_i915_gem_get_aperture)
300 #define DRM_IOCTL_I915_GET_PIPE_FROM_CRTC_ID DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GET_PIPE_FROM_CRTC_ID, struct drm_i915_get_pipe_from_crtc_id)
301 #define DRM_IOCTL_I915_GEM_MADVISE	DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_MADVISE, struct drm_i915_gem_madvise)
302 #define DRM_IOCTL_I915_OVERLAY_PUT_IMAGE	DRM_IOW(DRM_COMMAND_BASE + DRM_I915_OVERLAY_PUT_IMAGE, struct drm_intel_overlay_put_image)
303 #define DRM_IOCTL_I915_OVERLAY_ATTRS	DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_OVERLAY_ATTRS, struct drm_intel_overlay_attrs)
304 #define DRM_IOCTL_I915_SET_SPRITE_COLORKEY DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_SET_SPRITE_COLORKEY, struct drm_intel_sprite_colorkey)
305 #define DRM_IOCTL_I915_GET_SPRITE_COLORKEY DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GET_SPRITE_COLORKEY, struct drm_intel_sprite_colorkey)
306 #define DRM_IOCTL_I915_GEM_WAIT		DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_WAIT, struct drm_i915_gem_wait)
307 #define DRM_IOCTL_I915_GEM_CONTEXT_CREATE	DRM_IOWR (DRM_COMMAND_BASE + DRM_I915_GEM_CONTEXT_CREATE, struct drm_i915_gem_context_create)
308 #define DRM_IOCTL_I915_GEM_CONTEXT_DESTROY	DRM_IOW (DRM_COMMAND_BASE + DRM_I915_GEM_CONTEXT_DESTROY, struct drm_i915_gem_context_destroy)
309 #define DRM_IOCTL_I915_REG_READ			DRM_IOWR (DRM_COMMAND_BASE + DRM_I915_REG_READ, struct drm_i915_reg_read)
310 #define DRM_IOCTL_I915_GET_RESET_STATS		DRM_IOWR (DRM_COMMAND_BASE + DRM_I915_GET_RESET_STATS, struct drm_i915_reset_stats)
311 #define DRM_IOCTL_I915_GEM_USERPTR			DRM_IOWR (DRM_COMMAND_BASE + DRM_I915_GEM_USERPTR, struct drm_i915_gem_userptr)
312 #define DRM_IOCTL_I915_GEM_CONTEXT_GETPARAM	DRM_IOWR (DRM_COMMAND_BASE + DRM_I915_GEM_CONTEXT_GETPARAM, struct drm_i915_gem_context_param)
313 #define DRM_IOCTL_I915_GEM_CONTEXT_SETPARAM	DRM_IOWR (DRM_COMMAND_BASE + DRM_I915_GEM_CONTEXT_SETPARAM, struct drm_i915_gem_context_param)
314 
315 /* Allow drivers to submit batchbuffers directly to hardware, relying
316  * on the security mechanisms provided by hardware.
317  */
318 typedef struct drm_i915_batchbuffer {
319 	int start;		/* agp offset */
320 	int used;		/* nr bytes in use */
321 	int DR1;		/* hw flags for GFX_OP_DRAWRECT_INFO */
322 	int DR4;		/* window origin for GFX_OP_DRAWRECT_INFO */
323 	int num_cliprects;	/* mulitpass with multiple cliprects? */
324 	struct drm_clip_rect __user *cliprects;	/* pointer to userspace cliprects */
325 } drm_i915_batchbuffer_t;
326 
327 /* As above, but pass a pointer to userspace buffer which can be
328  * validated by the kernel prior to sending to hardware.
329  */
330 typedef struct _drm_i915_cmdbuffer {
331 	char __user *buf;	/* pointer to userspace command buffer */
332 	int sz;			/* nr bytes in buf */
333 	int DR1;		/* hw flags for GFX_OP_DRAWRECT_INFO */
334 	int DR4;		/* window origin for GFX_OP_DRAWRECT_INFO */
335 	int num_cliprects;	/* mulitpass with multiple cliprects? */
336 	struct drm_clip_rect __user *cliprects;	/* pointer to userspace cliprects */
337 } drm_i915_cmdbuffer_t;
338 
339 /* Userspace can request & wait on irq's:
340  */
341 typedef struct drm_i915_irq_emit {
342 	int __user *irq_seq;
343 } drm_i915_irq_emit_t;
344 
345 typedef struct drm_i915_irq_wait {
346 	int irq_seq;
347 } drm_i915_irq_wait_t;
348 
349 /* Ioctl to query kernel params:
350  */
351 #define I915_PARAM_IRQ_ACTIVE            1
352 #define I915_PARAM_ALLOW_BATCHBUFFER     2
353 #define I915_PARAM_LAST_DISPATCH         3
354 #define I915_PARAM_CHIPSET_ID            4
355 #define I915_PARAM_HAS_GEM               5
356 #define I915_PARAM_NUM_FENCES_AVAIL      6
357 #define I915_PARAM_HAS_OVERLAY           7
358 #define I915_PARAM_HAS_PAGEFLIPPING	 8
359 #define I915_PARAM_HAS_EXECBUF2          9
360 #define I915_PARAM_HAS_BSD		 10
361 #define I915_PARAM_HAS_BLT		 11
362 #define I915_PARAM_HAS_RELAXED_FENCING	 12
363 #define I915_PARAM_HAS_COHERENT_RINGS	 13
364 #define I915_PARAM_HAS_EXEC_CONSTANTS	 14
365 #define I915_PARAM_HAS_RELAXED_DELTA	 15
366 #define I915_PARAM_HAS_GEN7_SOL_RESET	 16
367 #define I915_PARAM_HAS_LLC     	 	 17
368 #define I915_PARAM_HAS_ALIASING_PPGTT	 18
369 #define I915_PARAM_HAS_WAIT_TIMEOUT	 19
370 #define I915_PARAM_HAS_SEMAPHORES	 20
371 #define I915_PARAM_HAS_PRIME_VMAP_FLUSH	 21
372 #define I915_PARAM_HAS_VEBOX		 22
373 #define I915_PARAM_HAS_SECURE_BATCHES	 23
374 #define I915_PARAM_HAS_PINNED_BATCHES	 24
375 #define I915_PARAM_HAS_EXEC_NO_RELOC	 25
376 #define I915_PARAM_HAS_EXEC_HANDLE_LUT   26
377 #define I915_PARAM_HAS_WT     	 	 27
378 #define I915_PARAM_CMD_PARSER_VERSION	 28
379 #define I915_PARAM_HAS_COHERENT_PHYS_GTT 29
380 #define I915_PARAM_MMAP_VERSION          30
381 #define I915_PARAM_HAS_BSD2		 31
382 #define I915_PARAM_REVISION              32
383 #define I915_PARAM_SUBSLICE_TOTAL	 33
384 #define I915_PARAM_EU_TOTAL		 34
385 #define I915_PARAM_HAS_GPU_RESET	 35
386 #define I915_PARAM_HAS_RESOURCE_STREAMER 36
387 #define I915_PARAM_HAS_EXEC_SOFTPIN	 37
388 #define I915_PARAM_HAS_POOLED_EU	 38
389 #define I915_PARAM_MIN_EU_IN_POOL	 39
390 #define I915_PARAM_MMAP_GTT_VERSION	 40
391 
392 typedef struct drm_i915_getparam {
393 	__s32 param;
394 	/*
395 	 * WARNING: Using pointers instead of fixed-size u64 means we need to write
396 	 * compat32 code. Don't repeat this mistake.
397 	 */
398 	int __user *value;
399 } drm_i915_getparam_t;
400 
401 /* Ioctl to set kernel params:
402  */
403 #define I915_SETPARAM_USE_MI_BATCHBUFFER_START            1
404 #define I915_SETPARAM_TEX_LRU_LOG_GRANULARITY             2
405 #define I915_SETPARAM_ALLOW_BATCHBUFFER                   3
406 #define I915_SETPARAM_NUM_USED_FENCES                     4
407 
408 typedef struct drm_i915_setparam {
409 	int param;
410 	int value;
411 } drm_i915_setparam_t;
412 
413 /* A memory manager for regions of shared memory:
414  */
415 #define I915_MEM_REGION_AGP 1
416 
417 typedef struct drm_i915_mem_alloc {
418 	int region;
419 	int alignment;
420 	int size;
421 	int __user *region_offset;	/* offset from start of fb or agp */
422 } drm_i915_mem_alloc_t;
423 
424 typedef struct drm_i915_mem_free {
425 	int region;
426 	int region_offset;
427 } drm_i915_mem_free_t;
428 
429 typedef struct drm_i915_mem_init_heap {
430 	int region;
431 	int size;
432 	int start;
433 } drm_i915_mem_init_heap_t;
434 
435 /* Allow memory manager to be torn down and re-initialized (eg on
436  * rotate):
437  */
438 typedef struct drm_i915_mem_destroy_heap {
439 	int region;
440 } drm_i915_mem_destroy_heap_t;
441 
442 /* Allow X server to configure which pipes to monitor for vblank signals
443  */
444 #define	DRM_I915_VBLANK_PIPE_A	1
445 #define	DRM_I915_VBLANK_PIPE_B	2
446 
447 typedef struct drm_i915_vblank_pipe {
448 	int pipe;
449 } drm_i915_vblank_pipe_t;
450 
451 /* Schedule buffer swap at given vertical blank:
452  */
453 typedef struct drm_i915_vblank_swap {
454 	drm_drawable_t drawable;
455 	enum drm_vblank_seq_type seqtype;
456 	unsigned int sequence;
457 } drm_i915_vblank_swap_t;
458 
459 typedef struct drm_i915_hws_addr {
460 	__u64 addr;
461 } drm_i915_hws_addr_t;
462 
463 struct drm_i915_gem_init {
464 	/**
465 	 * Beginning offset in the GTT to be managed by the DRM memory
466 	 * manager.
467 	 */
468 	__u64 gtt_start;
469 	/**
470 	 * Ending offset in the GTT to be managed by the DRM memory
471 	 * manager.
472 	 */
473 	__u64 gtt_end;
474 };
475 
476 struct drm_i915_gem_create {
477 	/**
478 	 * Requested size for the object.
479 	 *
480 	 * The (page-aligned) allocated size for the object will be returned.
481 	 */
482 	__u64 size;
483 	/**
484 	 * Returned handle for the object.
485 	 *
486 	 * Object handles are nonzero.
487 	 */
488 	__u32 handle;
489 	__u32 pad;
490 };
491 
492 struct drm_i915_gem_pread {
493 	/** Handle for the object being read. */
494 	__u32 handle;
495 	__u32 pad;
496 	/** Offset into the object to read from */
497 	__u64 offset;
498 	/** Length of data to read */
499 	__u64 size;
500 	/**
501 	 * Pointer to write the data into.
502 	 *
503 	 * This is a fixed-size type for 32/64 compatibility.
504 	 */
505 	__u64 data_ptr;
506 };
507 
508 struct drm_i915_gem_pwrite {
509 	/** Handle for the object being written to. */
510 	__u32 handle;
511 	__u32 pad;
512 	/** Offset into the object to write to */
513 	__u64 offset;
514 	/** Length of data to write */
515 	__u64 size;
516 	/**
517 	 * Pointer to read the data from.
518 	 *
519 	 * This is a fixed-size type for 32/64 compatibility.
520 	 */
521 	__u64 data_ptr;
522 };
523 
524 struct drm_i915_gem_mmap {
525 	/** Handle for the object being mapped. */
526 	__u32 handle;
527 	__u32 pad;
528 	/** Offset in the object to map. */
529 	__u64 offset;
530 	/**
531 	 * Length of data to map.
532 	 *
533 	 * The value will be page-aligned.
534 	 */
535 	__u64 size;
536 	/**
537 	 * Returned pointer the data was mapped at.
538 	 *
539 	 * This is a fixed-size type for 32/64 compatibility.
540 	 */
541 	__u64 addr_ptr;
542 
543 	/**
544 	 * Flags for extended behaviour.
545 	 *
546 	 * Added in version 2.
547 	 */
548 	__u64 flags;
549 #define I915_MMAP_WC 0x1
550 };
551 
552 struct drm_i915_gem_mmap_gtt {
553 	/** Handle for the object being mapped. */
554 	__u32 handle;
555 	__u32 pad;
556 	/**
557 	 * Fake offset to use for subsequent mmap call
558 	 *
559 	 * This is a fixed-size type for 32/64 compatibility.
560 	 */
561 	__u64 offset;
562 };
563 
564 struct drm_i915_gem_set_domain {
565 	/** Handle for the object */
566 	__u32 handle;
567 
568 	/** New read domains */
569 	__u32 read_domains;
570 
571 	/** New write domain */
572 	__u32 write_domain;
573 };
574 
575 struct drm_i915_gem_sw_finish {
576 	/** Handle for the object */
577 	__u32 handle;
578 };
579 
580 struct drm_i915_gem_relocation_entry {
581 	/**
582 	 * Handle of the buffer being pointed to by this relocation entry.
583 	 *
584 	 * It's appealing to make this be an index into the mm_validate_entry
585 	 * list to refer to the buffer, but this allows the driver to create
586 	 * a relocation list for state buffers and not re-write it per
587 	 * exec using the buffer.
588 	 */
589 	__u32 target_handle;
590 
591 	/**
592 	 * Value to be added to the offset of the target buffer to make up
593 	 * the relocation entry.
594 	 */
595 	__u32 delta;
596 
597 	/** Offset in the buffer the relocation entry will be written into */
598 	__u64 offset;
599 
600 	/**
601 	 * Offset value of the target buffer that the relocation entry was last
602 	 * written as.
603 	 *
604 	 * If the buffer has the same offset as last time, we can skip syncing
605 	 * and writing the relocation.  This value is written back out by
606 	 * the execbuffer ioctl when the relocation is written.
607 	 */
608 	__u64 presumed_offset;
609 
610 	/**
611 	 * Target memory domains read by this operation.
612 	 */
613 	__u32 read_domains;
614 
615 	/**
616 	 * Target memory domains written by this operation.
617 	 *
618 	 * Note that only one domain may be written by the whole
619 	 * execbuffer operation, so that where there are conflicts,
620 	 * the application will get -EINVAL back.
621 	 */
622 	__u32 write_domain;
623 };
624 
625 /** @{
626  * Intel memory domains
627  *
628  * Most of these just align with the various caches in
629  * the system and are used to flush and invalidate as
630  * objects end up cached in different domains.
631  */
632 /** CPU cache */
633 #define I915_GEM_DOMAIN_CPU		0x00000001
634 /** Render cache, used by 2D and 3D drawing */
635 #define I915_GEM_DOMAIN_RENDER		0x00000002
636 /** Sampler cache, used by texture engine */
637 #define I915_GEM_DOMAIN_SAMPLER		0x00000004
638 /** Command queue, used to load batch buffers */
639 #define I915_GEM_DOMAIN_COMMAND		0x00000008
640 /** Instruction cache, used by shader programs */
641 #define I915_GEM_DOMAIN_INSTRUCTION	0x00000010
642 /** Vertex address cache */
643 #define I915_GEM_DOMAIN_VERTEX		0x00000020
644 /** GTT domain - aperture and scanout */
645 #define I915_GEM_DOMAIN_GTT		0x00000040
646 /** @} */
647 
648 struct drm_i915_gem_exec_object {
649 	/**
650 	 * User's handle for a buffer to be bound into the GTT for this
651 	 * operation.
652 	 */
653 	__u32 handle;
654 
655 	/** Number of relocations to be performed on this buffer */
656 	__u32 relocation_count;
657 	/**
658 	 * Pointer to array of struct drm_i915_gem_relocation_entry containing
659 	 * the relocations to be performed in this buffer.
660 	 */
661 	__u64 relocs_ptr;
662 
663 	/** Required alignment in graphics aperture */
664 	__u64 alignment;
665 
666 	/**
667 	 * Returned value of the updated offset of the object, for future
668 	 * presumed_offset writes.
669 	 */
670 	__u64 offset;
671 };
672 
673 struct drm_i915_gem_execbuffer {
674 	/**
675 	 * List of buffers to be validated with their relocations to be
676 	 * performend on them.
677 	 *
678 	 * This is a pointer to an array of struct drm_i915_gem_validate_entry.
679 	 *
680 	 * These buffers must be listed in an order such that all relocations
681 	 * a buffer is performing refer to buffers that have already appeared
682 	 * in the validate list.
683 	 */
684 	__u64 buffers_ptr;
685 	__u32 buffer_count;
686 
687 	/** Offset in the batchbuffer to start execution from. */
688 	__u32 batch_start_offset;
689 	/** Bytes used in batchbuffer from batch_start_offset */
690 	__u32 batch_len;
691 	__u32 DR1;
692 	__u32 DR4;
693 	__u32 num_cliprects;
694 	/** This is a struct drm_clip_rect *cliprects */
695 	__u64 cliprects_ptr;
696 };
697 
698 struct drm_i915_gem_exec_object2 {
699 	/**
700 	 * User's handle for a buffer to be bound into the GTT for this
701 	 * operation.
702 	 */
703 	__u32 handle;
704 
705 	/** Number of relocations to be performed on this buffer */
706 	__u32 relocation_count;
707 	/**
708 	 * Pointer to array of struct drm_i915_gem_relocation_entry containing
709 	 * the relocations to be performed in this buffer.
710 	 */
711 	__u64 relocs_ptr;
712 
713 	/** Required alignment in graphics aperture */
714 	__u64 alignment;
715 
716 	/**
717 	 * When the EXEC_OBJECT_PINNED flag is specified this is populated by
718 	 * the user with the GTT offset at which this object will be pinned.
719 	 * When the I915_EXEC_NO_RELOC flag is specified this must contain the
720 	 * presumed_offset of the object.
721 	 * During execbuffer2 the kernel populates it with the value of the
722 	 * current GTT offset of the object, for future presumed_offset writes.
723 	 */
724 	__u64 offset;
725 
726 #define EXEC_OBJECT_NEEDS_FENCE		 (1<<0)
727 #define EXEC_OBJECT_NEEDS_GTT		 (1<<1)
728 #define EXEC_OBJECT_WRITE		 (1<<2)
729 #define EXEC_OBJECT_SUPPORTS_48B_ADDRESS (1<<3)
730 #define EXEC_OBJECT_PINNED		 (1<<4)
731 #define EXEC_OBJECT_PAD_TO_SIZE		 (1<<5)
732 /* All remaining bits are MBZ and RESERVED FOR FUTURE USE */
733 #define __EXEC_OBJECT_UNKNOWN_FLAGS -(EXEC_OBJECT_PAD_TO_SIZE<<1)
734 	__u64 flags;
735 
736 	union {
737 		__u64 rsvd1;
738 		__u64 pad_to_size;
739 	};
740 	__u64 rsvd2;
741 };
742 
743 struct drm_i915_gem_execbuffer2 {
744 	/**
745 	 * List of gem_exec_object2 structs
746 	 */
747 	__u64 buffers_ptr;
748 	__u32 buffer_count;
749 
750 	/** Offset in the batchbuffer to start execution from. */
751 	__u32 batch_start_offset;
752 	/** Bytes used in batchbuffer from batch_start_offset */
753 	__u32 batch_len;
754 	__u32 DR1;
755 	__u32 DR4;
756 	__u32 num_cliprects;
757 	/** This is a struct drm_clip_rect *cliprects */
758 	__u64 cliprects_ptr;
759 #define I915_EXEC_RING_MASK              (7<<0)
760 #define I915_EXEC_DEFAULT                (0<<0)
761 #define I915_EXEC_RENDER                 (1<<0)
762 #define I915_EXEC_BSD                    (2<<0)
763 #define I915_EXEC_BLT                    (3<<0)
764 #define I915_EXEC_VEBOX                  (4<<0)
765 
766 /* Used for switching the constants addressing mode on gen4+ RENDER ring.
767  * Gen6+ only supports relative addressing to dynamic state (default) and
768  * absolute addressing.
769  *
770  * These flags are ignored for the BSD and BLT rings.
771  */
772 #define I915_EXEC_CONSTANTS_MASK 	(3<<6)
773 #define I915_EXEC_CONSTANTS_REL_GENERAL (0<<6) /* default */
774 #define I915_EXEC_CONSTANTS_ABSOLUTE 	(1<<6)
775 #define I915_EXEC_CONSTANTS_REL_SURFACE (2<<6) /* gen4/5 only */
776 	__u64 flags;
777 	__u64 rsvd1; /* now used for context info */
778 	__u64 rsvd2;
779 };
780 
781 /** Resets the SO write offset registers for transform feedback on gen7. */
782 #define I915_EXEC_GEN7_SOL_RESET	(1<<8)
783 
784 /** Request a privileged ("secure") batch buffer. Note only available for
785  * DRM_ROOT_ONLY | DRM_MASTER processes.
786  */
787 #define I915_EXEC_SECURE		(1<<9)
788 
789 /** Inform the kernel that the batch is and will always be pinned. This
790  * negates the requirement for a workaround to be performed to avoid
791  * an incoherent CS (such as can be found on 830/845). If this flag is
792  * not passed, the kernel will endeavour to make sure the batch is
793  * coherent with the CS before execution. If this flag is passed,
794  * userspace assumes the responsibility for ensuring the same.
795  */
796 #define I915_EXEC_IS_PINNED		(1<<10)
797 
798 /** Provide a hint to the kernel that the command stream and auxiliary
799  * state buffers already holds the correct presumed addresses and so the
800  * relocation process may be skipped if no buffers need to be moved in
801  * preparation for the execbuffer.
802  */
803 #define I915_EXEC_NO_RELOC		(1<<11)
804 
805 /** Use the reloc.handle as an index into the exec object array rather
806  * than as the per-file handle.
807  */
808 #define I915_EXEC_HANDLE_LUT		(1<<12)
809 
810 /** Used for switching BSD rings on the platforms with two BSD rings */
811 #define I915_EXEC_BSD_SHIFT	 (13)
812 #define I915_EXEC_BSD_MASK	 (3 << I915_EXEC_BSD_SHIFT)
813 /* default ping-pong mode */
814 #define I915_EXEC_BSD_DEFAULT	 (0 << I915_EXEC_BSD_SHIFT)
815 #define I915_EXEC_BSD_RING1	 (1 << I915_EXEC_BSD_SHIFT)
816 #define I915_EXEC_BSD_RING2	 (2 << I915_EXEC_BSD_SHIFT)
817 
818 /** Tell the kernel that the batchbuffer is processed by
819  *  the resource streamer.
820  */
821 #define I915_EXEC_RESOURCE_STREAMER     (1<<15)
822 
823 #define __I915_EXEC_UNKNOWN_FLAGS -(I915_EXEC_RESOURCE_STREAMER<<1)
824 
825 #define I915_EXEC_CONTEXT_ID_MASK	(0xffffffff)
826 #define i915_execbuffer2_set_context_id(eb2, context) \
827 	(eb2).rsvd1 = context & I915_EXEC_CONTEXT_ID_MASK
828 #define i915_execbuffer2_get_context_id(eb2) \
829 	((eb2).rsvd1 & I915_EXEC_CONTEXT_ID_MASK)
830 
831 struct drm_i915_gem_pin {
832 	/** Handle of the buffer to be pinned. */
833 	__u32 handle;
834 	__u32 pad;
835 
836 	/** alignment required within the aperture */
837 	__u64 alignment;
838 
839 	/** Returned GTT offset of the buffer. */
840 	__u64 offset;
841 };
842 
843 struct drm_i915_gem_unpin {
844 	/** Handle of the buffer to be unpinned. */
845 	__u32 handle;
846 	__u32 pad;
847 };
848 
849 struct drm_i915_gem_busy {
850 	/** Handle of the buffer to check for busy */
851 	__u32 handle;
852 
853 	/** Return busy status
854 	 *
855 	 * A return of 0 implies that the object is idle (after
856 	 * having flushed any pending activity), and a non-zero return that
857 	 * the object is still in-flight on the GPU. (The GPU has not yet
858 	 * signaled completion for all pending requests that reference the
859 	 * object.) An object is guaranteed to become idle eventually (so
860 	 * long as no new GPU commands are executed upon it). Due to the
861 	 * asynchronous nature of the hardware, an object reported
862 	 * as busy may become idle before the ioctl is completed.
863 	 *
864 	 * Furthermore, if the object is busy, which engine is busy is only
865 	 * provided as a guide. There are race conditions which prevent the
866 	 * report of which engines are busy from being always accurate.
867 	 * However, the converse is not true. If the object is idle, the
868 	 * result of the ioctl, that all engines are idle, is accurate.
869 	 *
870 	 * The returned dword is split into two fields to indicate both
871 	 * the engines on which the object is being read, and the
872 	 * engine on which it is currently being written (if any).
873 	 *
874 	 * The low word (bits 0:15) indicate if the object is being written
875 	 * to by any engine (there can only be one, as the GEM implicit
876 	 * synchronisation rules force writes to be serialised). Only the
877 	 * engine for the last write is reported.
878 	 *
879 	 * The high word (bits 16:31) are a bitmask of which engines are
880 	 * currently reading from the object. Multiple engines may be
881 	 * reading from the object simultaneously.
882 	 *
883 	 * The value of each engine is the same as specified in the
884 	 * EXECBUFFER2 ioctl, i.e. I915_EXEC_RENDER, I915_EXEC_BSD etc.
885 	 * Note I915_EXEC_DEFAULT is a symbolic value and is mapped to
886 	 * the I915_EXEC_RENDER engine for execution, and so it is never
887 	 * reported as active itself. Some hardware may have parallel
888 	 * execution engines, e.g. multiple media engines, which are
889 	 * mapped to the same identifier in the EXECBUFFER2 ioctl and
890 	 * so are not separately reported for busyness.
891 	 *
892 	 * Caveat emptor:
893 	 * Only the boolean result of this query is reliable; that is whether
894 	 * the object is idle or busy. The report of which engines are busy
895 	 * should be only used as a heuristic.
896 	 */
897 	__u32 busy;
898 };
899 
900 /**
901  * I915_CACHING_NONE
902  *
903  * GPU access is not coherent with cpu caches. Default for machines without an
904  * LLC.
905  */
906 #define I915_CACHING_NONE		0
907 /**
908  * I915_CACHING_CACHED
909  *
910  * GPU access is coherent with cpu caches and furthermore the data is cached in
911  * last-level caches shared between cpu cores and the gpu GT. Default on
912  * machines with HAS_LLC.
913  */
914 #define I915_CACHING_CACHED		1
915 /**
916  * I915_CACHING_DISPLAY
917  *
918  * Special GPU caching mode which is coherent with the scanout engines.
919  * Transparently falls back to I915_CACHING_NONE on platforms where no special
920  * cache mode (like write-through or gfdt flushing) is available. The kernel
921  * automatically sets this mode when using a buffer as a scanout target.
922  * Userspace can manually set this mode to avoid a costly stall and clflush in
923  * the hotpath of drawing the first frame.
924  */
925 #define I915_CACHING_DISPLAY		2
926 
927 struct drm_i915_gem_caching {
928 	/**
929 	 * Handle of the buffer to set/get the caching level of. */
930 	__u32 handle;
931 
932 	/**
933 	 * Cacheing level to apply or return value
934 	 *
935 	 * bits0-15 are for generic caching control (i.e. the above defined
936 	 * values). bits16-31 are reserved for platform-specific variations
937 	 * (e.g. l3$ caching on gen7). */
938 	__u32 caching;
939 };
940 
941 #define I915_TILING_NONE	0
942 #define I915_TILING_X		1
943 #define I915_TILING_Y		2
944 #define I915_TILING_LAST	I915_TILING_Y
945 
946 #define I915_BIT_6_SWIZZLE_NONE		0
947 #define I915_BIT_6_SWIZZLE_9		1
948 #define I915_BIT_6_SWIZZLE_9_10		2
949 #define I915_BIT_6_SWIZZLE_9_11		3
950 #define I915_BIT_6_SWIZZLE_9_10_11	4
951 /* Not seen by userland */
952 #define I915_BIT_6_SWIZZLE_UNKNOWN	5
953 /* Seen by userland. */
954 #define I915_BIT_6_SWIZZLE_9_17		6
955 #define I915_BIT_6_SWIZZLE_9_10_17	7
956 
957 struct drm_i915_gem_set_tiling {
958 	/** Handle of the buffer to have its tiling state updated */
959 	__u32 handle;
960 
961 	/**
962 	 * Tiling mode for the object (I915_TILING_NONE, I915_TILING_X,
963 	 * I915_TILING_Y).
964 	 *
965 	 * This value is to be set on request, and will be updated by the
966 	 * kernel on successful return with the actual chosen tiling layout.
967 	 *
968 	 * The tiling mode may be demoted to I915_TILING_NONE when the system
969 	 * has bit 6 swizzling that can't be managed correctly by GEM.
970 	 *
971 	 * Buffer contents become undefined when changing tiling_mode.
972 	 */
973 	__u32 tiling_mode;
974 
975 	/**
976 	 * Stride in bytes for the object when in I915_TILING_X or
977 	 * I915_TILING_Y.
978 	 */
979 	__u32 stride;
980 
981 	/**
982 	 * Returned address bit 6 swizzling required for CPU access through
983 	 * mmap mapping.
984 	 */
985 	__u32 swizzle_mode;
986 };
987 
988 struct drm_i915_gem_get_tiling {
989 	/** Handle of the buffer to get tiling state for. */
990 	__u32 handle;
991 
992 	/**
993 	 * Current tiling mode for the object (I915_TILING_NONE, I915_TILING_X,
994 	 * I915_TILING_Y).
995 	 */
996 	__u32 tiling_mode;
997 
998 	/**
999 	 * Returned address bit 6 swizzling required for CPU access through
1000 	 * mmap mapping.
1001 	 */
1002 	__u32 swizzle_mode;
1003 
1004 	/**
1005 	 * Returned address bit 6 swizzling required for CPU access through
1006 	 * mmap mapping whilst bound.
1007 	 */
1008 	__u32 phys_swizzle_mode;
1009 };
1010 
1011 struct drm_i915_gem_get_aperture {
1012 	/** Total size of the aperture used by i915_gem_execbuffer, in bytes */
1013 	__u64 aper_size;
1014 
1015 	/**
1016 	 * Available space in the aperture used by i915_gem_execbuffer, in
1017 	 * bytes
1018 	 */
1019 	__u64 aper_available_size;
1020 };
1021 
1022 struct drm_i915_get_pipe_from_crtc_id {
1023 	/** ID of CRTC being requested **/
1024 	__u32 crtc_id;
1025 
1026 	/** pipe of requested CRTC **/
1027 	__u32 pipe;
1028 };
1029 
1030 #define I915_MADV_WILLNEED 0
1031 #define I915_MADV_DONTNEED 1
1032 #define __I915_MADV_PURGED 2 /* internal state */
1033 
1034 struct drm_i915_gem_madvise {
1035 	/** Handle of the buffer to change the backing store advice */
1036 	__u32 handle;
1037 
1038 	/* Advice: either the buffer will be needed again in the near future,
1039 	 *         or wont be and could be discarded under memory pressure.
1040 	 */
1041 	__u32 madv;
1042 
1043 	/** Whether the backing store still exists. */
1044 	__u32 retained;
1045 };
1046 
1047 /* flags */
1048 #define I915_OVERLAY_TYPE_MASK 		0xff
1049 #define I915_OVERLAY_YUV_PLANAR 	0x01
1050 #define I915_OVERLAY_YUV_PACKED 	0x02
1051 #define I915_OVERLAY_RGB		0x03
1052 
1053 #define I915_OVERLAY_DEPTH_MASK		0xff00
1054 #define I915_OVERLAY_RGB24		0x1000
1055 #define I915_OVERLAY_RGB16		0x2000
1056 #define I915_OVERLAY_RGB15		0x3000
1057 #define I915_OVERLAY_YUV422		0x0100
1058 #define I915_OVERLAY_YUV411		0x0200
1059 #define I915_OVERLAY_YUV420		0x0300
1060 #define I915_OVERLAY_YUV410		0x0400
1061 
1062 #define I915_OVERLAY_SWAP_MASK		0xff0000
1063 #define I915_OVERLAY_NO_SWAP		0x000000
1064 #define I915_OVERLAY_UV_SWAP		0x010000
1065 #define I915_OVERLAY_Y_SWAP		0x020000
1066 #define I915_OVERLAY_Y_AND_UV_SWAP	0x030000
1067 
1068 #define I915_OVERLAY_FLAGS_MASK		0xff000000
1069 #define I915_OVERLAY_ENABLE		0x01000000
1070 
1071 struct drm_intel_overlay_put_image {
1072 	/* various flags and src format description */
1073 	__u32 flags;
1074 	/* source picture description */
1075 	__u32 bo_handle;
1076 	/* stride values and offsets are in bytes, buffer relative */
1077 	__u16 stride_Y; /* stride for packed formats */
1078 	__u16 stride_UV;
1079 	__u32 offset_Y; /* offset for packet formats */
1080 	__u32 offset_U;
1081 	__u32 offset_V;
1082 	/* in pixels */
1083 	__u16 src_width;
1084 	__u16 src_height;
1085 	/* to compensate the scaling factors for partially covered surfaces */
1086 	__u16 src_scan_width;
1087 	__u16 src_scan_height;
1088 	/* output crtc description */
1089 	__u32 crtc_id;
1090 	__u16 dst_x;
1091 	__u16 dst_y;
1092 	__u16 dst_width;
1093 	__u16 dst_height;
1094 };
1095 
1096 /* flags */
1097 #define I915_OVERLAY_UPDATE_ATTRS	(1<<0)
1098 #define I915_OVERLAY_UPDATE_GAMMA	(1<<1)
1099 #define I915_OVERLAY_DISABLE_DEST_COLORKEY	(1<<2)
1100 struct drm_intel_overlay_attrs {
1101 	__u32 flags;
1102 	__u32 color_key;
1103 	__s32 brightness;
1104 	__u32 contrast;
1105 	__u32 saturation;
1106 	__u32 gamma0;
1107 	__u32 gamma1;
1108 	__u32 gamma2;
1109 	__u32 gamma3;
1110 	__u32 gamma4;
1111 	__u32 gamma5;
1112 };
1113 
1114 /*
1115  * Intel sprite handling
1116  *
1117  * Color keying works with a min/mask/max tuple.  Both source and destination
1118  * color keying is allowed.
1119  *
1120  * Source keying:
1121  * Sprite pixels within the min & max values, masked against the color channels
1122  * specified in the mask field, will be transparent.  All other pixels will
1123  * be displayed on top of the primary plane.  For RGB surfaces, only the min
1124  * and mask fields will be used; ranged compares are not allowed.
1125  *
1126  * Destination keying:
1127  * Primary plane pixels that match the min value, masked against the color
1128  * channels specified in the mask field, will be replaced by corresponding
1129  * pixels from the sprite plane.
1130  *
1131  * Note that source & destination keying are exclusive; only one can be
1132  * active on a given plane.
1133  */
1134 
1135 #define I915_SET_COLORKEY_NONE		(1<<0) /* disable color key matching */
1136 #define I915_SET_COLORKEY_DESTINATION	(1<<1)
1137 #define I915_SET_COLORKEY_SOURCE	(1<<2)
1138 struct drm_intel_sprite_colorkey {
1139 	__u32 plane_id;
1140 	__u32 min_value;
1141 	__u32 channel_mask;
1142 	__u32 max_value;
1143 	__u32 flags;
1144 };
1145 
1146 struct drm_i915_gem_wait {
1147 	/** Handle of BO we shall wait on */
1148 	__u32 bo_handle;
1149 	__u32 flags;
1150 	/** Number of nanoseconds to wait, Returns time remaining. */
1151 	__s64 timeout_ns;
1152 };
1153 
1154 struct drm_i915_gem_context_create {
1155 	/*  output: id of new context*/
1156 	__u32 ctx_id;
1157 	__u32 pad;
1158 };
1159 
1160 struct drm_i915_gem_context_destroy {
1161 	__u32 ctx_id;
1162 	__u32 pad;
1163 };
1164 
1165 struct drm_i915_reg_read {
1166 	/*
1167 	 * Register offset.
1168 	 * For 64bit wide registers where the upper 32bits don't immediately
1169 	 * follow the lower 32bits, the offset of the lower 32bits must
1170 	 * be specified
1171 	 */
1172 	__u64 offset;
1173 	__u64 val; /* Return value */
1174 };
1175 /* Known registers:
1176  *
1177  * Render engine timestamp - 0x2358 + 64bit - gen7+
1178  * - Note this register returns an invalid value if using the default
1179  *   single instruction 8byte read, in order to workaround that use
1180  *   offset (0x2538 | 1) instead.
1181  *
1182  */
1183 
1184 struct drm_i915_reset_stats {
1185 	__u32 ctx_id;
1186 	__u32 flags;
1187 
1188 	/* All resets since boot/module reload, for all contexts */
1189 	__u32 reset_count;
1190 
1191 	/* Number of batches lost when active in GPU, for this context */
1192 	__u32 batch_active;
1193 
1194 	/* Number of batches lost pending for execution, for this context */
1195 	__u32 batch_pending;
1196 
1197 	__u32 pad;
1198 };
1199 
1200 struct drm_i915_gem_userptr {
1201 	__u64 user_ptr;
1202 	__u64 user_size;
1203 	__u32 flags;
1204 #define I915_USERPTR_READ_ONLY 0x1
1205 #define I915_USERPTR_UNSYNCHRONIZED 0x80000000
1206 	/**
1207 	 * Returned handle for the object.
1208 	 *
1209 	 * Object handles are nonzero.
1210 	 */
1211 	__u32 handle;
1212 };
1213 
1214 struct drm_i915_gem_context_param {
1215 	__u32 ctx_id;
1216 	__u32 size;
1217 	__u64 param;
1218 #define I915_CONTEXT_PARAM_BAN_PERIOD	0x1
1219 #define I915_CONTEXT_PARAM_NO_ZEROMAP	0x2
1220 #define I915_CONTEXT_PARAM_GTT_SIZE	0x3
1221 #define I915_CONTEXT_PARAM_NO_ERROR_CAPTURE	0x4
1222 	__u64 value;
1223 };
1224 
1225 #if defined(__cplusplus)
1226 }
1227 #endif
1228 
1229 #endif /* _UAPI_I915_DRM_H_ */
1230