xref: /dragonfly/sys/dev/drm/radeon/radeon_vm.c (revision 9eb96077)
1c6f73aabSFrançois Tigeot /*
2c6f73aabSFrançois Tigeot  * Copyright 2008 Advanced Micro Devices, Inc.
3c6f73aabSFrançois Tigeot  * Copyright 2008 Red Hat Inc.
4c6f73aabSFrançois Tigeot  * Copyright 2009 Jerome Glisse.
5c6f73aabSFrançois Tigeot  *
6c6f73aabSFrançois Tigeot  * Permission is hereby granted, free of charge, to any person obtaining a
7c6f73aabSFrançois Tigeot  * copy of this software and associated documentation files (the "Software"),
8c6f73aabSFrançois Tigeot  * to deal in the Software without restriction, including without limitation
9c6f73aabSFrançois Tigeot  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10c6f73aabSFrançois Tigeot  * and/or sell copies of the Software, and to permit persons to whom the
11c6f73aabSFrançois Tigeot  * Software is furnished to do so, subject to the following conditions:
12c6f73aabSFrançois Tigeot  *
13c6f73aabSFrançois Tigeot  * The above copyright notice and this permission notice shall be included in
14c6f73aabSFrançois Tigeot  * all copies or substantial portions of the Software.
15c6f73aabSFrançois Tigeot  *
16c6f73aabSFrançois Tigeot  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17c6f73aabSFrançois Tigeot  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18c6f73aabSFrançois Tigeot  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
19c6f73aabSFrançois Tigeot  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20c6f73aabSFrançois Tigeot  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21c6f73aabSFrançois Tigeot  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22c6f73aabSFrançois Tigeot  * OTHER DEALINGS IN THE SOFTWARE.
23c6f73aabSFrançois Tigeot  *
24c6f73aabSFrançois Tigeot  * Authors: Dave Airlie
25c6f73aabSFrançois Tigeot  *          Alex Deucher
26c6f73aabSFrançois Tigeot  *          Jerome Glisse
27c6f73aabSFrançois Tigeot  */
28c6f73aabSFrançois Tigeot #include <drm/drmP.h>
2983b4b9b9SFrançois Tigeot #include <drm/radeon_drm.h>
30c6f73aabSFrançois Tigeot #include "radeon.h"
31c6f73aabSFrançois Tigeot #include "radeon_trace.h"
32c6f73aabSFrançois Tigeot 
33c6f73aabSFrançois Tigeot /*
34c6f73aabSFrançois Tigeot  * GPUVM
35c6f73aabSFrançois Tigeot  * GPUVM is similar to the legacy gart on older asics, however
36c6f73aabSFrançois Tigeot  * rather than there being a single global gart table
37c6f73aabSFrançois Tigeot  * for the entire GPU, there are multiple VM page tables active
38c6f73aabSFrançois Tigeot  * at any given time.  The VM page tables can contain a mix
39c6f73aabSFrançois Tigeot  * vram pages and system memory pages and system memory pages
40c6f73aabSFrançois Tigeot  * can be mapped as snooped (cached system pages) or unsnooped
41c6f73aabSFrançois Tigeot  * (uncached system pages).
42c6f73aabSFrançois Tigeot  * Each VM has an ID associated with it and there is a page table
43c6f73aabSFrançois Tigeot  * associated with each VMID.  When execting a command buffer,
44c6f73aabSFrançois Tigeot  * the kernel tells the the ring what VMID to use for that command
45c6f73aabSFrançois Tigeot  * buffer.  VMIDs are allocated dynamically as commands are submitted.
46c6f73aabSFrançois Tigeot  * The userspace drivers maintain their own address space and the kernel
47c6f73aabSFrançois Tigeot  * sets up their pages tables accordingly when they submit their
48c6f73aabSFrançois Tigeot  * command buffers and a VMID is assigned.
49c6f73aabSFrançois Tigeot  * Cayman/Trinity support up to 8 active VMs at any given time;
50c6f73aabSFrançois Tigeot  * SI supports 16.
51c6f73aabSFrançois Tigeot  */
52c6f73aabSFrançois Tigeot 
53c6f73aabSFrançois Tigeot /**
54c6f73aabSFrançois Tigeot  * radeon_vm_num_pde - return the number of page directory entries
55c6f73aabSFrançois Tigeot  *
56c6f73aabSFrançois Tigeot  * @rdev: radeon_device pointer
57c6f73aabSFrançois Tigeot  *
58c6f73aabSFrançois Tigeot  * Calculate the number of page directory entries (cayman+).
59c6f73aabSFrançois Tigeot  */
radeon_vm_num_pdes(struct radeon_device * rdev)60c6f73aabSFrançois Tigeot static unsigned radeon_vm_num_pdes(struct radeon_device *rdev)
61c6f73aabSFrançois Tigeot {
62c6f73aabSFrançois Tigeot 	return rdev->vm_manager.max_pfn >> radeon_vm_block_size;
63c6f73aabSFrançois Tigeot }
64c6f73aabSFrançois Tigeot 
65c6f73aabSFrançois Tigeot /**
66c6f73aabSFrançois Tigeot  * radeon_vm_directory_size - returns the size of the page directory in bytes
67c6f73aabSFrançois Tigeot  *
68c6f73aabSFrançois Tigeot  * @rdev: radeon_device pointer
69c6f73aabSFrançois Tigeot  *
70c6f73aabSFrançois Tigeot  * Calculate the size of the page directory in bytes (cayman+).
71c6f73aabSFrançois Tigeot  */
radeon_vm_directory_size(struct radeon_device * rdev)72c6f73aabSFrançois Tigeot static unsigned radeon_vm_directory_size(struct radeon_device *rdev)
73c6f73aabSFrançois Tigeot {
74c6f73aabSFrançois Tigeot 	return RADEON_GPU_PAGE_ALIGN(radeon_vm_num_pdes(rdev) * 8);
75c6f73aabSFrançois Tigeot }
76c6f73aabSFrançois Tigeot 
77c6f73aabSFrançois Tigeot /**
78c6f73aabSFrançois Tigeot  * radeon_vm_manager_init - init the vm manager
79c6f73aabSFrançois Tigeot  *
80c6f73aabSFrançois Tigeot  * @rdev: radeon_device pointer
81c6f73aabSFrançois Tigeot  *
82c6f73aabSFrançois Tigeot  * Init the vm manager (cayman+).
83c6f73aabSFrançois Tigeot  * Returns 0 for success, error for failure.
84c6f73aabSFrançois Tigeot  */
radeon_vm_manager_init(struct radeon_device * rdev)85c6f73aabSFrançois Tigeot int radeon_vm_manager_init(struct radeon_device *rdev)
86c6f73aabSFrançois Tigeot {
87c6f73aabSFrançois Tigeot 	int r;
88c6f73aabSFrançois Tigeot 
89c6f73aabSFrançois Tigeot 	if (!rdev->vm_manager.enabled) {
90c6f73aabSFrançois Tigeot 		r = radeon_asic_vm_init(rdev);
91c6f73aabSFrançois Tigeot 		if (r)
92c6f73aabSFrançois Tigeot 			return r;
93c6f73aabSFrançois Tigeot 
94c6f73aabSFrançois Tigeot 		rdev->vm_manager.enabled = true;
95c6f73aabSFrançois Tigeot 	}
96c6f73aabSFrançois Tigeot 	return 0;
97c6f73aabSFrançois Tigeot }
98c6f73aabSFrançois Tigeot 
99c6f73aabSFrançois Tigeot /**
100c6f73aabSFrançois Tigeot  * radeon_vm_manager_fini - tear down the vm manager
101c6f73aabSFrançois Tigeot  *
102c6f73aabSFrançois Tigeot  * @rdev: radeon_device pointer
103c6f73aabSFrançois Tigeot  *
104c6f73aabSFrançois Tigeot  * Tear down the VM manager (cayman+).
105c6f73aabSFrançois Tigeot  */
radeon_vm_manager_fini(struct radeon_device * rdev)106c6f73aabSFrançois Tigeot void radeon_vm_manager_fini(struct radeon_device *rdev)
107c6f73aabSFrançois Tigeot {
108c6f73aabSFrançois Tigeot 	int i;
109c6f73aabSFrançois Tigeot 
110c6f73aabSFrançois Tigeot 	if (!rdev->vm_manager.enabled)
111c6f73aabSFrançois Tigeot 		return;
112c6f73aabSFrançois Tigeot 
113c6f73aabSFrançois Tigeot 	for (i = 0; i < RADEON_NUM_VM; ++i)
114c6f73aabSFrançois Tigeot 		radeon_fence_unref(&rdev->vm_manager.active[i]);
115c6f73aabSFrançois Tigeot 	radeon_asic_vm_fini(rdev);
116c6f73aabSFrançois Tigeot 	rdev->vm_manager.enabled = false;
117c6f73aabSFrançois Tigeot }
118c6f73aabSFrançois Tigeot 
119c6f73aabSFrançois Tigeot /**
120c6f73aabSFrançois Tigeot  * radeon_vm_get_bos - add the vm BOs to a validation list
121c6f73aabSFrançois Tigeot  *
122c6f73aabSFrançois Tigeot  * @vm: vm providing the BOs
123c6f73aabSFrançois Tigeot  * @head: head of validation list
124c6f73aabSFrançois Tigeot  *
125c6f73aabSFrançois Tigeot  * Add the page directory to the list of BOs to
126c6f73aabSFrançois Tigeot  * validate for command submission (cayman+).
127c6f73aabSFrançois Tigeot  */
radeon_vm_get_bos(struct radeon_device * rdev,struct radeon_vm * vm,struct list_head * head)1287dcf36dcSFrançois Tigeot struct radeon_bo_list *radeon_vm_get_bos(struct radeon_device *rdev,
129c6f73aabSFrançois Tigeot 					  struct radeon_vm *vm,
130c6f73aabSFrançois Tigeot 					  struct list_head *head)
131c6f73aabSFrançois Tigeot {
1327dcf36dcSFrançois Tigeot 	struct radeon_bo_list *list;
133c6f73aabSFrançois Tigeot 	unsigned i, idx;
134c6f73aabSFrançois Tigeot 
1353f2dd94aSFrançois Tigeot 	list = kvmalloc_array(vm->max_pde_used + 2,
1363f2dd94aSFrançois Tigeot 			     sizeof(struct radeon_bo_list), GFP_KERNEL);
137c6f73aabSFrançois Tigeot 	if (!list)
138c6f73aabSFrançois Tigeot 		return NULL;
139c6f73aabSFrançois Tigeot 
140c6f73aabSFrançois Tigeot 	/* add the vm page table to the list */
141c6f73aabSFrançois Tigeot 	list[0].robj = vm->page_directory;
1423f2dd94aSFrançois Tigeot 	list[0].preferred_domains = RADEON_GEM_DOMAIN_VRAM;
143c6f73aabSFrançois Tigeot 	list[0].allowed_domains = RADEON_GEM_DOMAIN_VRAM;
144c6f73aabSFrançois Tigeot 	list[0].tv.bo = &vm->page_directory->tbo;
1457dcf36dcSFrançois Tigeot 	list[0].tv.shared = true;
146c6f73aabSFrançois Tigeot 	list[0].tiling_flags = 0;
147c6f73aabSFrançois Tigeot 	list_add(&list[0].tv.head, head);
148c6f73aabSFrançois Tigeot 
149c6f73aabSFrançois Tigeot 	for (i = 0, idx = 1; i <= vm->max_pde_used; i++) {
150c6f73aabSFrançois Tigeot 		if (!vm->page_tables[i].bo)
151c6f73aabSFrançois Tigeot 			continue;
152c6f73aabSFrançois Tigeot 
153c6f73aabSFrançois Tigeot 		list[idx].robj = vm->page_tables[i].bo;
1543f2dd94aSFrançois Tigeot 		list[idx].preferred_domains = RADEON_GEM_DOMAIN_VRAM;
155c6f73aabSFrançois Tigeot 		list[idx].allowed_domains = RADEON_GEM_DOMAIN_VRAM;
156c6f73aabSFrançois Tigeot 		list[idx].tv.bo = &list[idx].robj->tbo;
1577dcf36dcSFrançois Tigeot 		list[idx].tv.shared = true;
158c6f73aabSFrançois Tigeot 		list[idx].tiling_flags = 0;
159c6f73aabSFrançois Tigeot 		list_add(&list[idx++].tv.head, head);
160c6f73aabSFrançois Tigeot 	}
161c6f73aabSFrançois Tigeot 
162c6f73aabSFrançois Tigeot 	return list;
163c6f73aabSFrançois Tigeot }
164c6f73aabSFrançois Tigeot 
165c6f73aabSFrançois Tigeot /**
166c6f73aabSFrançois Tigeot  * radeon_vm_grab_id - allocate the next free VMID
167c6f73aabSFrançois Tigeot  *
168c6f73aabSFrançois Tigeot  * @rdev: radeon_device pointer
169c6f73aabSFrançois Tigeot  * @vm: vm to allocate id for
170c6f73aabSFrançois Tigeot  * @ring: ring we want to submit job to
171c6f73aabSFrançois Tigeot  *
172c6f73aabSFrançois Tigeot  * Allocate an id for the vm (cayman+).
173c6f73aabSFrançois Tigeot  * Returns the fence we need to sync to (if any).
174c6f73aabSFrançois Tigeot  *
175c6f73aabSFrançois Tigeot  * Global and local mutex must be locked!
176c6f73aabSFrançois Tigeot  */
radeon_vm_grab_id(struct radeon_device * rdev,struct radeon_vm * vm,int ring)177c6f73aabSFrançois Tigeot struct radeon_fence *radeon_vm_grab_id(struct radeon_device *rdev,
178c6f73aabSFrançois Tigeot 				       struct radeon_vm *vm, int ring)
179c6f73aabSFrançois Tigeot {
180c6f73aabSFrançois Tigeot 	struct radeon_fence *best[RADEON_NUM_RINGS] = {};
1817dcf36dcSFrançois Tigeot 	struct radeon_vm_id *vm_id = &vm->ids[ring];
1827dcf36dcSFrançois Tigeot 
183c6f73aabSFrançois Tigeot 	unsigned choices[2] = {};
184c6f73aabSFrançois Tigeot 	unsigned i;
185c6f73aabSFrançois Tigeot 
186c6f73aabSFrançois Tigeot 	/* check if the id is still valid */
1877dcf36dcSFrançois Tigeot 	if (vm_id->id && vm_id->last_id_use &&
1887dcf36dcSFrançois Tigeot 	    vm_id->last_id_use == rdev->vm_manager.active[vm_id->id])
189c6f73aabSFrançois Tigeot 		return NULL;
190c6f73aabSFrançois Tigeot 
191c6f73aabSFrançois Tigeot 	/* we definately need to flush */
1927dcf36dcSFrançois Tigeot 	vm_id->pd_gpu_addr = ~0ll;
193c6f73aabSFrançois Tigeot 
194c6f73aabSFrançois Tigeot 	/* skip over VMID 0, since it is the system VM */
195c6f73aabSFrançois Tigeot 	for (i = 1; i < rdev->vm_manager.nvm; ++i) {
196c6f73aabSFrançois Tigeot 		struct radeon_fence *fence = rdev->vm_manager.active[i];
197c6f73aabSFrançois Tigeot 
198c6f73aabSFrançois Tigeot 		if (fence == NULL) {
199c6f73aabSFrançois Tigeot 			/* found a free one */
2007dcf36dcSFrançois Tigeot 			vm_id->id = i;
2017dcf36dcSFrançois Tigeot 			trace_radeon_vm_grab_id(i, ring);
202c6f73aabSFrançois Tigeot 			return NULL;
203c6f73aabSFrançois Tigeot 		}
204c6f73aabSFrançois Tigeot 
205c6f73aabSFrançois Tigeot 		if (radeon_fence_is_earlier(fence, best[fence->ring])) {
206c6f73aabSFrançois Tigeot 			best[fence->ring] = fence;
207c6f73aabSFrançois Tigeot 			choices[fence->ring == ring ? 0 : 1] = i;
208c6f73aabSFrançois Tigeot 		}
209c6f73aabSFrançois Tigeot 	}
210c6f73aabSFrançois Tigeot 
211c6f73aabSFrançois Tigeot 	for (i = 0; i < 2; ++i) {
212c6f73aabSFrançois Tigeot 		if (choices[i]) {
2137dcf36dcSFrançois Tigeot 			vm_id->id = choices[i];
2147dcf36dcSFrançois Tigeot 			trace_radeon_vm_grab_id(choices[i], ring);
215c6f73aabSFrançois Tigeot 			return rdev->vm_manager.active[choices[i]];
216c6f73aabSFrançois Tigeot 		}
217c6f73aabSFrançois Tigeot 	}
218c6f73aabSFrançois Tigeot 
219c6f73aabSFrançois Tigeot 	/* should never happen */
220c6f73aabSFrançois Tigeot 	BUG();
221c6f73aabSFrançois Tigeot 	return NULL;
222c6f73aabSFrançois Tigeot }
223c6f73aabSFrançois Tigeot 
224c6f73aabSFrançois Tigeot /**
225c6f73aabSFrançois Tigeot  * radeon_vm_flush - hardware flush the vm
226c6f73aabSFrançois Tigeot  *
227c6f73aabSFrançois Tigeot  * @rdev: radeon_device pointer
228c6f73aabSFrançois Tigeot  * @vm: vm we want to flush
229c6f73aabSFrançois Tigeot  * @ring: ring to use for flush
2307dcf36dcSFrançois Tigeot  * @updates: last vm update that is waited for
231c6f73aabSFrançois Tigeot  *
232c6f73aabSFrançois Tigeot  * Flush the vm (cayman+).
233c6f73aabSFrançois Tigeot  *
234c6f73aabSFrançois Tigeot  * Global and local mutex must be locked!
235c6f73aabSFrançois Tigeot  */
radeon_vm_flush(struct radeon_device * rdev,struct radeon_vm * vm,int ring,struct radeon_fence * updates)236c6f73aabSFrançois Tigeot void radeon_vm_flush(struct radeon_device *rdev,
237c6f73aabSFrançois Tigeot 		     struct radeon_vm *vm,
2387dcf36dcSFrançois Tigeot 		     int ring, struct radeon_fence *updates)
239c6f73aabSFrançois Tigeot {
240c6f73aabSFrançois Tigeot 	uint64_t pd_addr = radeon_bo_gpu_offset(vm->page_directory);
2417dcf36dcSFrançois Tigeot 	struct radeon_vm_id *vm_id = &vm->ids[ring];
242c6f73aabSFrançois Tigeot 
2437dcf36dcSFrançois Tigeot 	if (pd_addr != vm_id->pd_gpu_addr || !vm_id->flushed_updates ||
2447dcf36dcSFrançois Tigeot 	    radeon_fence_is_earlier(vm_id->flushed_updates, updates)) {
2457dcf36dcSFrançois Tigeot 
2467dcf36dcSFrançois Tigeot 		trace_radeon_vm_flush(pd_addr, ring, vm->ids[ring].id);
2477dcf36dcSFrançois Tigeot 		radeon_fence_unref(&vm_id->flushed_updates);
2487dcf36dcSFrançois Tigeot 		vm_id->flushed_updates = radeon_fence_ref(updates);
2497dcf36dcSFrançois Tigeot 		vm_id->pd_gpu_addr = pd_addr;
2507dcf36dcSFrançois Tigeot 		radeon_ring_vm_flush(rdev, &rdev->ring[ring],
2517dcf36dcSFrançois Tigeot 				     vm_id->id, vm_id->pd_gpu_addr);
2527dcf36dcSFrançois Tigeot 
253c6f73aabSFrançois Tigeot 	}
254c6f73aabSFrançois Tigeot }
255c6f73aabSFrançois Tigeot 
256c6f73aabSFrançois Tigeot /**
257c6f73aabSFrançois Tigeot  * radeon_vm_fence - remember fence for vm
258c6f73aabSFrançois Tigeot  *
259c6f73aabSFrançois Tigeot  * @rdev: radeon_device pointer
260c6f73aabSFrançois Tigeot  * @vm: vm we want to fence
261c6f73aabSFrançois Tigeot  * @fence: fence to remember
262c6f73aabSFrançois Tigeot  *
263c6f73aabSFrançois Tigeot  * Fence the vm (cayman+).
264c6f73aabSFrançois Tigeot  * Set the fence used to protect page table and id.
265c6f73aabSFrançois Tigeot  *
266c6f73aabSFrançois Tigeot  * Global and local mutex must be locked!
267c6f73aabSFrançois Tigeot  */
radeon_vm_fence(struct radeon_device * rdev,struct radeon_vm * vm,struct radeon_fence * fence)268c6f73aabSFrançois Tigeot void radeon_vm_fence(struct radeon_device *rdev,
269c6f73aabSFrançois Tigeot 		     struct radeon_vm *vm,
270c6f73aabSFrançois Tigeot 		     struct radeon_fence *fence)
271c6f73aabSFrançois Tigeot {
2727dcf36dcSFrançois Tigeot 	unsigned vm_id = vm->ids[fence->ring].id;
273c6f73aabSFrançois Tigeot 
2747dcf36dcSFrançois Tigeot 	radeon_fence_unref(&rdev->vm_manager.active[vm_id]);
2757dcf36dcSFrançois Tigeot 	rdev->vm_manager.active[vm_id] = radeon_fence_ref(fence);
276c6f73aabSFrançois Tigeot 
2777dcf36dcSFrançois Tigeot 	radeon_fence_unref(&vm->ids[fence->ring].last_id_use);
2787dcf36dcSFrançois Tigeot 	vm->ids[fence->ring].last_id_use = radeon_fence_ref(fence);
279c6f73aabSFrançois Tigeot }
280c6f73aabSFrançois Tigeot 
281c6f73aabSFrançois Tigeot /**
282c6f73aabSFrançois Tigeot  * radeon_vm_bo_find - find the bo_va for a specific vm & bo
283c6f73aabSFrançois Tigeot  *
284c6f73aabSFrançois Tigeot  * @vm: requested vm
285c6f73aabSFrançois Tigeot  * @bo: requested buffer object
286c6f73aabSFrançois Tigeot  *
287c6f73aabSFrançois Tigeot  * Find @bo inside the requested vm (cayman+).
288c6f73aabSFrançois Tigeot  * Search inside the @bos vm list for the requested vm
289c6f73aabSFrançois Tigeot  * Returns the found bo_va or NULL if none is found
290c6f73aabSFrançois Tigeot  *
291c6f73aabSFrançois Tigeot  * Object has to be reserved!
292c6f73aabSFrançois Tigeot  */
radeon_vm_bo_find(struct radeon_vm * vm,struct radeon_bo * bo)293c6f73aabSFrançois Tigeot struct radeon_bo_va *radeon_vm_bo_find(struct radeon_vm *vm,
294c6f73aabSFrançois Tigeot 				       struct radeon_bo *bo)
295c6f73aabSFrançois Tigeot {
296c6f73aabSFrançois Tigeot 	struct radeon_bo_va *bo_va;
297c6f73aabSFrançois Tigeot 
298c6f73aabSFrançois Tigeot 	list_for_each_entry(bo_va, &bo->va, bo_list) {
299c6f73aabSFrançois Tigeot 		if (bo_va->vm == vm) {
300c6f73aabSFrançois Tigeot 			return bo_va;
301c6f73aabSFrançois Tigeot 		}
302c6f73aabSFrançois Tigeot 	}
303c6f73aabSFrançois Tigeot 	return NULL;
304c6f73aabSFrançois Tigeot }
305c6f73aabSFrançois Tigeot 
306c6f73aabSFrançois Tigeot /**
307c6f73aabSFrançois Tigeot  * radeon_vm_bo_add - add a bo to a specific vm
308c6f73aabSFrançois Tigeot  *
309c6f73aabSFrançois Tigeot  * @rdev: radeon_device pointer
310c6f73aabSFrançois Tigeot  * @vm: requested vm
311c6f73aabSFrançois Tigeot  * @bo: radeon buffer object
312c6f73aabSFrançois Tigeot  *
313c6f73aabSFrançois Tigeot  * Add @bo into the requested vm (cayman+).
314c6f73aabSFrançois Tigeot  * Add @bo to the list of bos associated with the vm
315c6f73aabSFrançois Tigeot  * Returns newly added bo_va or NULL for failure
316c6f73aabSFrançois Tigeot  *
317c6f73aabSFrançois Tigeot  * Object has to be reserved!
318c6f73aabSFrançois Tigeot  */
radeon_vm_bo_add(struct radeon_device * rdev,struct radeon_vm * vm,struct radeon_bo * bo)319c6f73aabSFrançois Tigeot struct radeon_bo_va *radeon_vm_bo_add(struct radeon_device *rdev,
320c6f73aabSFrançois Tigeot 				      struct radeon_vm *vm,
321c6f73aabSFrançois Tigeot 				      struct radeon_bo *bo)
322c6f73aabSFrançois Tigeot {
323c6f73aabSFrançois Tigeot 	struct radeon_bo_va *bo_va;
324c6f73aabSFrançois Tigeot 
325c6f73aabSFrançois Tigeot 	bo_va = kzalloc(sizeof(struct radeon_bo_va), GFP_KERNEL);
326c6f73aabSFrançois Tigeot 	if (bo_va == NULL) {
327c6f73aabSFrançois Tigeot 		return NULL;
328c6f73aabSFrançois Tigeot 	}
329c6f73aabSFrançois Tigeot 	bo_va->vm = vm;
330c6f73aabSFrançois Tigeot 	bo_va->bo = bo;
3311cfef1a5SFrançois Tigeot 	bo_va->it.start = 0;
3321cfef1a5SFrançois Tigeot 	bo_va->it.last = 0;
333c6f73aabSFrançois Tigeot 	bo_va->flags = 0;
334c6f73aabSFrançois Tigeot 	bo_va->ref_count = 1;
335c6f73aabSFrançois Tigeot 	INIT_LIST_HEAD(&bo_va->bo_list);
336c6f73aabSFrançois Tigeot 	INIT_LIST_HEAD(&bo_va->vm_status);
337c6f73aabSFrançois Tigeot 
3387dcf36dcSFrançois Tigeot 	mutex_lock(&vm->mutex);
339c6f73aabSFrançois Tigeot 	list_add_tail(&bo_va->bo_list, &bo->va);
3407dcf36dcSFrançois Tigeot 	mutex_unlock(&vm->mutex);
341c6f73aabSFrançois Tigeot 
342c6f73aabSFrançois Tigeot 	return bo_va;
343c6f73aabSFrançois Tigeot }
344c6f73aabSFrançois Tigeot 
345c6f73aabSFrançois Tigeot /**
346c6f73aabSFrançois Tigeot  * radeon_vm_set_pages - helper to call the right asic function
347c6f73aabSFrançois Tigeot  *
348c6f73aabSFrançois Tigeot  * @rdev: radeon_device pointer
349c6f73aabSFrançois Tigeot  * @ib: indirect buffer to fill with commands
350c6f73aabSFrançois Tigeot  * @pe: addr of the page entry
351c6f73aabSFrançois Tigeot  * @addr: dst addr to write into pe
352c6f73aabSFrançois Tigeot  * @count: number of page entries to update
353c6f73aabSFrançois Tigeot  * @incr: increase next addr by incr bytes
354c6f73aabSFrançois Tigeot  * @flags: hw access flags
355c6f73aabSFrançois Tigeot  *
356c6f73aabSFrançois Tigeot  * Traces the parameters and calls the right asic functions
357c6f73aabSFrançois Tigeot  * to setup the page table using the DMA.
358c6f73aabSFrançois Tigeot  */
radeon_vm_set_pages(struct radeon_device * rdev,struct radeon_ib * ib,uint64_t pe,uint64_t addr,unsigned count,uint32_t incr,uint32_t flags)359c6f73aabSFrançois Tigeot static void radeon_vm_set_pages(struct radeon_device *rdev,
360c6f73aabSFrançois Tigeot 				struct radeon_ib *ib,
361c6f73aabSFrançois Tigeot 				uint64_t pe,
362c6f73aabSFrançois Tigeot 				uint64_t addr, unsigned count,
363c6f73aabSFrançois Tigeot 				uint32_t incr, uint32_t flags)
364c6f73aabSFrançois Tigeot {
365c6f73aabSFrançois Tigeot 	trace_radeon_vm_set_page(pe, addr, count, incr, flags);
366c6f73aabSFrançois Tigeot 
367c6f73aabSFrançois Tigeot 	if ((flags & R600_PTE_GART_MASK) == R600_PTE_GART_MASK) {
368c6f73aabSFrançois Tigeot 		uint64_t src = rdev->gart.table_addr + (addr >> 12) * 8;
369c6f73aabSFrançois Tigeot 		radeon_asic_vm_copy_pages(rdev, ib, pe, src, count);
370c6f73aabSFrançois Tigeot 
371c6f73aabSFrançois Tigeot 	} else if ((flags & R600_PTE_SYSTEM) || (count < 3)) {
372c6f73aabSFrançois Tigeot 		radeon_asic_vm_write_pages(rdev, ib, pe, addr,
373c6f73aabSFrançois Tigeot 					   count, incr, flags);
374c6f73aabSFrançois Tigeot 
375c6f73aabSFrançois Tigeot 	} else {
376c6f73aabSFrançois Tigeot 		radeon_asic_vm_set_pages(rdev, ib, pe, addr,
377c6f73aabSFrançois Tigeot 					 count, incr, flags);
378c6f73aabSFrançois Tigeot 	}
379c6f73aabSFrançois Tigeot }
380c6f73aabSFrançois Tigeot 
381c6f73aabSFrançois Tigeot /**
382c6f73aabSFrançois Tigeot  * radeon_vm_clear_bo - initially clear the page dir/table
383c6f73aabSFrançois Tigeot  *
384c6f73aabSFrançois Tigeot  * @rdev: radeon_device pointer
385c6f73aabSFrançois Tigeot  * @bo: bo to clear
386c6f73aabSFrançois Tigeot  */
radeon_vm_clear_bo(struct radeon_device * rdev,struct radeon_bo * bo)387c6f73aabSFrançois Tigeot static int radeon_vm_clear_bo(struct radeon_device *rdev,
388c6f73aabSFrançois Tigeot 			      struct radeon_bo *bo)
389c6f73aabSFrançois Tigeot {
390*9eb96077SSergey Zigachev 	struct ttm_operation_ctx ctx = { true, false };
391c6f73aabSFrançois Tigeot 	struct radeon_ib ib;
392c6f73aabSFrançois Tigeot 	unsigned entries;
393c6f73aabSFrançois Tigeot 	uint64_t addr;
394c6f73aabSFrançois Tigeot 	int r;
395c6f73aabSFrançois Tigeot 
3967dcf36dcSFrançois Tigeot 	r = radeon_bo_reserve(bo, false);
397c6f73aabSFrançois Tigeot 	if (r)
398c6f73aabSFrançois Tigeot 		return r;
399c6f73aabSFrançois Tigeot 
400*9eb96077SSergey Zigachev 	r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
401c6f73aabSFrançois Tigeot 	if (r)
4027dcf36dcSFrançois Tigeot 		goto error_unreserve;
403c6f73aabSFrançois Tigeot 
404c6f73aabSFrançois Tigeot 	addr = radeon_bo_gpu_offset(bo);
405c6f73aabSFrançois Tigeot 	entries = radeon_bo_size(bo) / 8;
406c6f73aabSFrançois Tigeot 
407c6f73aabSFrançois Tigeot 	r = radeon_ib_get(rdev, R600_RING_TYPE_DMA_INDEX, &ib, NULL, 256);
408c6f73aabSFrançois Tigeot 	if (r)
4097dcf36dcSFrançois Tigeot 		goto error_unreserve;
410c6f73aabSFrançois Tigeot 
411c6f73aabSFrançois Tigeot 	ib.length_dw = 0;
412c6f73aabSFrançois Tigeot 
413c6f73aabSFrançois Tigeot 	radeon_vm_set_pages(rdev, &ib, addr, 0, entries, 0, 0);
414c6f73aabSFrançois Tigeot 	radeon_asic_vm_pad_ib(rdev, &ib);
415c6f73aabSFrançois Tigeot 	WARN_ON(ib.length_dw > 64);
416c6f73aabSFrançois Tigeot 
417c6f73aabSFrançois Tigeot 	r = radeon_ib_schedule(rdev, &ib, NULL, false);
418c6f73aabSFrançois Tigeot 	if (r)
4197dcf36dcSFrançois Tigeot 		goto error_free;
420c6f73aabSFrançois Tigeot 
4217dcf36dcSFrançois Tigeot 	ib.fence->is_vm_update = true;
4227dcf36dcSFrançois Tigeot 	radeon_bo_fence(bo, ib.fence, false);
4237dcf36dcSFrançois Tigeot 
4247dcf36dcSFrançois Tigeot error_free:
425c6f73aabSFrançois Tigeot 	radeon_ib_free(rdev, &ib);
426c6f73aabSFrançois Tigeot 
4277dcf36dcSFrançois Tigeot error_unreserve:
4287dcf36dcSFrançois Tigeot 	radeon_bo_unreserve(bo);
429c6f73aabSFrançois Tigeot 	return r;
430c6f73aabSFrançois Tigeot }
431c6f73aabSFrançois Tigeot 
432c6f73aabSFrançois Tigeot /**
433c6f73aabSFrançois Tigeot  * radeon_vm_bo_set_addr - set bos virtual address inside a vm
434c6f73aabSFrançois Tigeot  *
435c6f73aabSFrançois Tigeot  * @rdev: radeon_device pointer
436c6f73aabSFrançois Tigeot  * @bo_va: bo_va to store the address
437c6f73aabSFrançois Tigeot  * @soffset: requested offset of the buffer in the VM address space
438c6f73aabSFrançois Tigeot  * @flags: attributes of pages (read/write/valid/etc.)
439c6f73aabSFrançois Tigeot  *
440c6f73aabSFrançois Tigeot  * Set offset of @bo_va (cayman+).
441c6f73aabSFrançois Tigeot  * Validate and set the offset requested within the vm address space.
442c6f73aabSFrançois Tigeot  * Returns 0 for success, error for failure.
443c6f73aabSFrançois Tigeot  *
4447dcf36dcSFrançois Tigeot  * Object has to be reserved and gets unreserved by this function!
445c6f73aabSFrançois Tigeot  */
radeon_vm_bo_set_addr(struct radeon_device * rdev,struct radeon_bo_va * bo_va,uint64_t soffset,uint32_t flags)446c6f73aabSFrançois Tigeot int radeon_vm_bo_set_addr(struct radeon_device *rdev,
447c6f73aabSFrançois Tigeot 			  struct radeon_bo_va *bo_va,
448c6f73aabSFrançois Tigeot 			  uint64_t soffset,
449c6f73aabSFrançois Tigeot 			  uint32_t flags)
450c6f73aabSFrançois Tigeot {
451c6f73aabSFrançois Tigeot 	uint64_t size = radeon_bo_size(bo_va->bo);
452c6f73aabSFrançois Tigeot 	struct radeon_vm *vm = bo_va->vm;
453c6f73aabSFrançois Tigeot 	unsigned last_pfn, pt_idx;
4541cfef1a5SFrançois Tigeot 	uint64_t eoffset;
455c6f73aabSFrançois Tigeot 	int r;
456c6f73aabSFrançois Tigeot 
457c6f73aabSFrançois Tigeot 	if (soffset) {
458c6f73aabSFrançois Tigeot 		/* make sure object fit at this offset */
459c59a5c48SFrançois Tigeot 		eoffset = soffset + size - 1;
460c6f73aabSFrançois Tigeot 		if (soffset >= eoffset) {
461c59a5c48SFrançois Tigeot 			r = -EINVAL;
462c59a5c48SFrançois Tigeot 			goto error_unreserve;
463c6f73aabSFrançois Tigeot 		}
464c6f73aabSFrançois Tigeot 
465c6f73aabSFrançois Tigeot 		last_pfn = eoffset / RADEON_GPU_PAGE_SIZE;
466c59a5c48SFrançois Tigeot 		if (last_pfn >= rdev->vm_manager.max_pfn) {
467c59a5c48SFrançois Tigeot 			dev_err(rdev->dev, "va above limit (0x%08X >= 0x%08X)\n",
468c6f73aabSFrançois Tigeot 				last_pfn, rdev->vm_manager.max_pfn);
469c59a5c48SFrançois Tigeot 			r = -EINVAL;
470c59a5c48SFrançois Tigeot 			goto error_unreserve;
471c6f73aabSFrançois Tigeot 		}
472c6f73aabSFrançois Tigeot 
473c6f73aabSFrançois Tigeot 	} else {
474c6f73aabSFrançois Tigeot 		eoffset = last_pfn = 0;
475c6f73aabSFrançois Tigeot 	}
476c6f73aabSFrançois Tigeot 
4771cfef1a5SFrançois Tigeot 	mutex_lock(&vm->mutex);
4781cfef1a5SFrançois Tigeot 	soffset /= RADEON_GPU_PAGE_SIZE;
4791cfef1a5SFrançois Tigeot 	eoffset /= RADEON_GPU_PAGE_SIZE;
4801cfef1a5SFrançois Tigeot 	if (soffset || eoffset) {
4811cfef1a5SFrançois Tigeot 		struct interval_tree_node *it;
482c59a5c48SFrançois Tigeot 		it = interval_tree_iter_first(&vm->va, soffset, eoffset);
483c59a5c48SFrançois Tigeot 		if (it && it != &bo_va->it) {
4841cfef1a5SFrançois Tigeot 			struct radeon_bo_va *tmp;
4851cfef1a5SFrançois Tigeot 			tmp = container_of(it, struct radeon_bo_va, it);
4861cfef1a5SFrançois Tigeot 			/* bo and tmp overlap, invalid offset */
4871cfef1a5SFrançois Tigeot 			dev_err(rdev->dev, "bo %p va 0x%010lx conflict with "
4881cfef1a5SFrançois Tigeot 				"(bo %p 0x%010lx 0x%010lx)\n", bo_va->bo,
4891cfef1a5SFrançois Tigeot 				soffset, tmp->bo, tmp->it.start, tmp->it.last);
4901cfef1a5SFrançois Tigeot 			mutex_unlock(&vm->mutex);
491c59a5c48SFrançois Tigeot 			r = -EINVAL;
492c59a5c48SFrançois Tigeot 			goto error_unreserve;
4931cfef1a5SFrançois Tigeot 		}
494c59a5c48SFrançois Tigeot 	}
495c59a5c48SFrançois Tigeot 
496c59a5c48SFrançois Tigeot 	if (bo_va->it.start || bo_va->it.last) {
497c59a5c48SFrançois Tigeot 		/* add a clone of the bo_va to clear the old address */
498c59a5c48SFrançois Tigeot 		struct radeon_bo_va *tmp;
499c59a5c48SFrançois Tigeot 		tmp = kzalloc(sizeof(struct radeon_bo_va), GFP_KERNEL);
500c59a5c48SFrançois Tigeot 		if (!tmp) {
501c59a5c48SFrançois Tigeot 			mutex_unlock(&vm->mutex);
502c59a5c48SFrançois Tigeot 			r = -ENOMEM;
503c59a5c48SFrançois Tigeot 			goto error_unreserve;
504c59a5c48SFrançois Tigeot 		}
505c59a5c48SFrançois Tigeot 		tmp->it.start = bo_va->it.start;
506c59a5c48SFrançois Tigeot 		tmp->it.last = bo_va->it.last;
507c59a5c48SFrançois Tigeot 		tmp->vm = vm;
508c59a5c48SFrançois Tigeot 		tmp->bo = radeon_bo_ref(bo_va->bo);
509c59a5c48SFrançois Tigeot 
510c59a5c48SFrançois Tigeot 		interval_tree_remove(&bo_va->it, &vm->va);
511ec5b6af4SFrançois Tigeot 		lockmgr(&vm->status_lock, LK_EXCLUSIVE);
512c59a5c48SFrançois Tigeot 		bo_va->it.start = 0;
513c59a5c48SFrançois Tigeot 		bo_va->it.last = 0;
514c59a5c48SFrançois Tigeot 		list_del_init(&bo_va->vm_status);
515c59a5c48SFrançois Tigeot 		list_add(&tmp->vm_status, &vm->freed);
516ec5b6af4SFrançois Tigeot 		lockmgr(&vm->status_lock, LK_RELEASE);
517c59a5c48SFrançois Tigeot 	}
518c59a5c48SFrançois Tigeot 
519c59a5c48SFrançois Tigeot 	if (soffset || eoffset) {
520ec5b6af4SFrançois Tigeot 		lockmgr(&vm->status_lock, LK_EXCLUSIVE);
5211cfef1a5SFrançois Tigeot 		bo_va->it.start = soffset;
522c59a5c48SFrançois Tigeot 		bo_va->it.last = eoffset;
523c59a5c48SFrançois Tigeot 		list_add(&bo_va->vm_status, &vm->cleared);
524ec5b6af4SFrançois Tigeot 		lockmgr(&vm->status_lock, LK_RELEASE);
5251cfef1a5SFrançois Tigeot 		interval_tree_insert(&bo_va->it, &vm->va);
5261cfef1a5SFrançois Tigeot 	}
5271cfef1a5SFrançois Tigeot 
528c6f73aabSFrançois Tigeot 	bo_va->flags = flags;
529c6f73aabSFrançois Tigeot 
5301cfef1a5SFrançois Tigeot 	soffset >>= radeon_vm_block_size;
5311cfef1a5SFrançois Tigeot 	eoffset >>= radeon_vm_block_size;
532c6f73aabSFrançois Tigeot 
533c6f73aabSFrançois Tigeot 	BUG_ON(eoffset >= radeon_vm_num_pdes(rdev));
534c6f73aabSFrançois Tigeot 
535c6f73aabSFrançois Tigeot 	if (eoffset > vm->max_pde_used)
536c6f73aabSFrançois Tigeot 		vm->max_pde_used = eoffset;
537c6f73aabSFrançois Tigeot 
538c6f73aabSFrançois Tigeot 	radeon_bo_unreserve(bo_va->bo);
539c6f73aabSFrançois Tigeot 
540c6f73aabSFrançois Tigeot 	/* walk over the address space and allocate the page tables */
541c6f73aabSFrançois Tigeot 	for (pt_idx = soffset; pt_idx <= eoffset; ++pt_idx) {
542c6f73aabSFrançois Tigeot 		struct radeon_bo *pt;
543c6f73aabSFrançois Tigeot 
544c6f73aabSFrançois Tigeot 		if (vm->page_tables[pt_idx].bo)
545c6f73aabSFrançois Tigeot 			continue;
546c6f73aabSFrançois Tigeot 
547c6f73aabSFrançois Tigeot 		/* drop mutex to allocate and clear page table */
5481cfef1a5SFrançois Tigeot 		mutex_unlock(&vm->mutex);
549c6f73aabSFrançois Tigeot 
550c6f73aabSFrançois Tigeot 		r = radeon_bo_create(rdev, RADEON_VM_PTE_COUNT * 8,
551c6f73aabSFrançois Tigeot 				     RADEON_GPU_PAGE_SIZE, true,
5527dcf36dcSFrançois Tigeot 				     RADEON_GEM_DOMAIN_VRAM, 0,
5537dcf36dcSFrançois Tigeot 				     NULL, NULL, &pt);
554c6f73aabSFrançois Tigeot 		if (r)
555c6f73aabSFrançois Tigeot 			return r;
556c6f73aabSFrançois Tigeot 
557c6f73aabSFrançois Tigeot 		r = radeon_vm_clear_bo(rdev, pt);
558c6f73aabSFrançois Tigeot 		if (r) {
559c6f73aabSFrançois Tigeot 			radeon_bo_unref(&pt);
560c6f73aabSFrançois Tigeot 			return r;
561c6f73aabSFrançois Tigeot 		}
562c6f73aabSFrançois Tigeot 
563c6f73aabSFrançois Tigeot 		/* aquire mutex again */
5641cfef1a5SFrançois Tigeot 		mutex_lock(&vm->mutex);
565c6f73aabSFrançois Tigeot 		if (vm->page_tables[pt_idx].bo) {
566c6f73aabSFrançois Tigeot 			/* someone else allocated the pt in the meantime */
5671cfef1a5SFrançois Tigeot 			mutex_unlock(&vm->mutex);
568c6f73aabSFrançois Tigeot 			radeon_bo_unref(&pt);
5691cfef1a5SFrançois Tigeot 			mutex_lock(&vm->mutex);
570c6f73aabSFrançois Tigeot 			continue;
571c6f73aabSFrançois Tigeot 		}
572c6f73aabSFrançois Tigeot 
573c6f73aabSFrançois Tigeot 		vm->page_tables[pt_idx].addr = 0;
574c6f73aabSFrançois Tigeot 		vm->page_tables[pt_idx].bo = pt;
575c6f73aabSFrançois Tigeot 	}
576c6f73aabSFrançois Tigeot 
5771cfef1a5SFrançois Tigeot 	mutex_unlock(&vm->mutex);
5787dcf36dcSFrançois Tigeot 	return 0;
579c59a5c48SFrançois Tigeot 
580c59a5c48SFrançois Tigeot error_unreserve:
581c59a5c48SFrançois Tigeot 	radeon_bo_unreserve(bo_va->bo);
582c59a5c48SFrançois Tigeot 	return r;
583c6f73aabSFrançois Tigeot }
584c6f73aabSFrançois Tigeot 
585c6f73aabSFrançois Tigeot /**
586c6f73aabSFrançois Tigeot  * radeon_vm_map_gart - get the physical address of a gart page
587c6f73aabSFrançois Tigeot  *
588c6f73aabSFrançois Tigeot  * @rdev: radeon_device pointer
589c6f73aabSFrançois Tigeot  * @addr: the unmapped addr
590c6f73aabSFrançois Tigeot  *
591c6f73aabSFrançois Tigeot  * Look up the physical address of the page that the pte resolves
592c6f73aabSFrançois Tigeot  * to (cayman+).
593c6f73aabSFrançois Tigeot  * Returns the physical address of the page.
594c6f73aabSFrançois Tigeot  */
radeon_vm_map_gart(struct radeon_device * rdev,uint64_t addr)595c6f73aabSFrançois Tigeot uint64_t radeon_vm_map_gart(struct radeon_device *rdev, uint64_t addr)
596c6f73aabSFrançois Tigeot {
597c6f73aabSFrançois Tigeot 	uint64_t result;
598c6f73aabSFrançois Tigeot 
599c6f73aabSFrançois Tigeot 	/* page table offset */
6007dcf36dcSFrançois Tigeot 	result = rdev->gart.pages_entry[addr >> RADEON_GPU_PAGE_SHIFT];
6017dcf36dcSFrançois Tigeot 	result &= ~RADEON_GPU_PAGE_MASK;
602c6f73aabSFrançois Tigeot 
603c6f73aabSFrançois Tigeot 	return result;
604c6f73aabSFrançois Tigeot }
605c6f73aabSFrançois Tigeot 
606c6f73aabSFrançois Tigeot /**
607c6f73aabSFrançois Tigeot  * radeon_vm_page_flags - translate page flags to what the hw uses
608c6f73aabSFrançois Tigeot  *
609c6f73aabSFrançois Tigeot  * @flags: flags comming from userspace
610c6f73aabSFrançois Tigeot  *
611c6f73aabSFrançois Tigeot  * Translate the flags the userspace ABI uses to hw flags.
612c6f73aabSFrançois Tigeot  */
radeon_vm_page_flags(uint32_t flags)613c6f73aabSFrançois Tigeot static uint32_t radeon_vm_page_flags(uint32_t flags)
614c6f73aabSFrançois Tigeot {
615c6f73aabSFrançois Tigeot 	uint32_t hw_flags = 0;
616d78d3a22SFrançois Tigeot 
617c6f73aabSFrançois Tigeot 	hw_flags |= (flags & RADEON_VM_PAGE_VALID) ? R600_PTE_VALID : 0;
618c6f73aabSFrançois Tigeot 	hw_flags |= (flags & RADEON_VM_PAGE_READABLE) ? R600_PTE_READABLE : 0;
619c6f73aabSFrançois Tigeot 	hw_flags |= (flags & RADEON_VM_PAGE_WRITEABLE) ? R600_PTE_WRITEABLE : 0;
620c6f73aabSFrançois Tigeot 	if (flags & RADEON_VM_PAGE_SYSTEM) {
621c6f73aabSFrançois Tigeot 		hw_flags |= R600_PTE_SYSTEM;
622c6f73aabSFrançois Tigeot 		hw_flags |= (flags & RADEON_VM_PAGE_SNOOPED) ? R600_PTE_SNOOPED : 0;
623c6f73aabSFrançois Tigeot 	}
624c6f73aabSFrançois Tigeot 	return hw_flags;
625c6f73aabSFrançois Tigeot }
626c6f73aabSFrançois Tigeot 
627c6f73aabSFrançois Tigeot /**
628c6f73aabSFrançois Tigeot  * radeon_vm_update_pdes - make sure that page directory is valid
629c6f73aabSFrançois Tigeot  *
630c6f73aabSFrançois Tigeot  * @rdev: radeon_device pointer
631c6f73aabSFrançois Tigeot  * @vm: requested vm
632c6f73aabSFrançois Tigeot  * @start: start of GPU address range
633c6f73aabSFrançois Tigeot  * @end: end of GPU address range
634c6f73aabSFrançois Tigeot  *
635c6f73aabSFrançois Tigeot  * Allocates new page tables if necessary
636c6f73aabSFrançois Tigeot  * and updates the page directory (cayman+).
637c6f73aabSFrançois Tigeot  * Returns 0 for success, error for failure.
638c6f73aabSFrançois Tigeot  *
639c6f73aabSFrançois Tigeot  * Global and local mutex must be locked!
640c6f73aabSFrançois Tigeot  */
radeon_vm_update_page_directory(struct radeon_device * rdev,struct radeon_vm * vm)641c6f73aabSFrançois Tigeot int radeon_vm_update_page_directory(struct radeon_device *rdev,
642c6f73aabSFrançois Tigeot 				    struct radeon_vm *vm)
643c6f73aabSFrançois Tigeot {
644c6f73aabSFrançois Tigeot 	struct radeon_bo *pd = vm->page_directory;
645c6f73aabSFrançois Tigeot 	uint64_t pd_addr = radeon_bo_gpu_offset(pd);
646c6f73aabSFrançois Tigeot 	uint32_t incr = RADEON_VM_PTE_COUNT * 8;
647c6f73aabSFrançois Tigeot 	uint64_t last_pde = ~0, last_pt = ~0;
648c6f73aabSFrançois Tigeot 	unsigned count = 0, pt_idx, ndw;
649c6f73aabSFrançois Tigeot 	struct radeon_ib ib;
650c6f73aabSFrançois Tigeot 	int r;
651c6f73aabSFrançois Tigeot 
652c6f73aabSFrançois Tigeot 	/* padding, etc. */
653c6f73aabSFrançois Tigeot 	ndw = 64;
654c6f73aabSFrançois Tigeot 
655c6f73aabSFrançois Tigeot 	/* assume the worst case */
656c6f73aabSFrançois Tigeot 	ndw += vm->max_pde_used * 6;
657c6f73aabSFrançois Tigeot 
658c6f73aabSFrançois Tigeot 	/* update too big for an IB */
659c6f73aabSFrançois Tigeot 	if (ndw > 0xfffff)
660c6f73aabSFrançois Tigeot 		return -ENOMEM;
661c6f73aabSFrançois Tigeot 
662c6f73aabSFrançois Tigeot 	r = radeon_ib_get(rdev, R600_RING_TYPE_DMA_INDEX, &ib, NULL, ndw * 4);
663c6f73aabSFrançois Tigeot 	if (r)
664c6f73aabSFrançois Tigeot 		return r;
665c6f73aabSFrançois Tigeot 	ib.length_dw = 0;
666c6f73aabSFrançois Tigeot 
667c6f73aabSFrançois Tigeot 	/* walk over the address space and update the page directory */
668c6f73aabSFrançois Tigeot 	for (pt_idx = 0; pt_idx <= vm->max_pde_used; ++pt_idx) {
669c6f73aabSFrançois Tigeot 		struct radeon_bo *bo = vm->page_tables[pt_idx].bo;
670c6f73aabSFrançois Tigeot 		uint64_t pde, pt;
671c6f73aabSFrançois Tigeot 
672c6f73aabSFrançois Tigeot 		if (bo == NULL)
673c6f73aabSFrançois Tigeot 			continue;
674c6f73aabSFrançois Tigeot 
675c6f73aabSFrançois Tigeot 		pt = radeon_bo_gpu_offset(bo);
676c6f73aabSFrançois Tigeot 		if (vm->page_tables[pt_idx].addr == pt)
677c6f73aabSFrançois Tigeot 			continue;
678c6f73aabSFrançois Tigeot 		vm->page_tables[pt_idx].addr = pt;
679c6f73aabSFrançois Tigeot 
680c6f73aabSFrançois Tigeot 		pde = pd_addr + pt_idx * 8;
681c6f73aabSFrançois Tigeot 		if (((last_pde + 8 * count) != pde) ||
682c6f73aabSFrançois Tigeot 		    ((last_pt + incr * count) != pt)) {
683c6f73aabSFrançois Tigeot 
684c6f73aabSFrançois Tigeot 			if (count) {
685c6f73aabSFrançois Tigeot 				radeon_vm_set_pages(rdev, &ib, last_pde,
686c6f73aabSFrançois Tigeot 						    last_pt, count, incr,
687c6f73aabSFrançois Tigeot 						    R600_PTE_VALID);
688c6f73aabSFrançois Tigeot 			}
689c6f73aabSFrançois Tigeot 
690c6f73aabSFrançois Tigeot 			count = 1;
691c6f73aabSFrançois Tigeot 			last_pde = pde;
692c6f73aabSFrançois Tigeot 			last_pt = pt;
693c6f73aabSFrançois Tigeot 		} else {
694c6f73aabSFrançois Tigeot 			++count;
695c6f73aabSFrançois Tigeot 		}
696c6f73aabSFrançois Tigeot 	}
697c6f73aabSFrançois Tigeot 
698c6f73aabSFrançois Tigeot 	if (count)
699c6f73aabSFrançois Tigeot 		radeon_vm_set_pages(rdev, &ib, last_pde, last_pt, count,
700c6f73aabSFrançois Tigeot 				    incr, R600_PTE_VALID);
701c6f73aabSFrançois Tigeot 
702c6f73aabSFrançois Tigeot 	if (ib.length_dw != 0) {
703c6f73aabSFrançois Tigeot 		radeon_asic_vm_pad_ib(rdev, &ib);
7041cfef1a5SFrançois Tigeot 
7057dcf36dcSFrançois Tigeot 		radeon_sync_resv(rdev, &ib.sync, pd->tbo.resv, true);
706c6f73aabSFrançois Tigeot 		WARN_ON(ib.length_dw > ndw);
707c6f73aabSFrançois Tigeot 		r = radeon_ib_schedule(rdev, &ib, NULL, false);
708c6f73aabSFrançois Tigeot 		if (r) {
709c6f73aabSFrançois Tigeot 			radeon_ib_free(rdev, &ib);
710c6f73aabSFrançois Tigeot 			return r;
711c6f73aabSFrançois Tigeot 		}
7127dcf36dcSFrançois Tigeot 		ib.fence->is_vm_update = true;
7137dcf36dcSFrançois Tigeot 		radeon_bo_fence(pd, ib.fence, false);
714c6f73aabSFrançois Tigeot 	}
715c6f73aabSFrançois Tigeot 	radeon_ib_free(rdev, &ib);
716c6f73aabSFrançois Tigeot 
717c6f73aabSFrançois Tigeot 	return 0;
718c6f73aabSFrançois Tigeot }
719c6f73aabSFrançois Tigeot 
720c6f73aabSFrançois Tigeot /**
721c6f73aabSFrançois Tigeot  * radeon_vm_frag_ptes - add fragment information to PTEs
722c6f73aabSFrançois Tigeot  *
723c6f73aabSFrançois Tigeot  * @rdev: radeon_device pointer
724c6f73aabSFrançois Tigeot  * @ib: IB for the update
725c6f73aabSFrançois Tigeot  * @pe_start: first PTE to handle
726c6f73aabSFrançois Tigeot  * @pe_end: last PTE to handle
727c6f73aabSFrançois Tigeot  * @addr: addr those PTEs should point to
728c6f73aabSFrançois Tigeot  * @flags: hw mapping flags
729c6f73aabSFrançois Tigeot  *
730c6f73aabSFrançois Tigeot  * Global and local mutex must be locked!
731c6f73aabSFrançois Tigeot  */
radeon_vm_frag_ptes(struct radeon_device * rdev,struct radeon_ib * ib,uint64_t pe_start,uint64_t pe_end,uint64_t addr,uint32_t flags)732c6f73aabSFrançois Tigeot static void radeon_vm_frag_ptes(struct radeon_device *rdev,
733c6f73aabSFrançois Tigeot 				struct radeon_ib *ib,
734c6f73aabSFrançois Tigeot 				uint64_t pe_start, uint64_t pe_end,
735c6f73aabSFrançois Tigeot 				uint64_t addr, uint32_t flags)
736c6f73aabSFrançois Tigeot {
737c6f73aabSFrançois Tigeot 	/**
738c6f73aabSFrançois Tigeot 	 * The MC L1 TLB supports variable sized pages, based on a fragment
739c6f73aabSFrançois Tigeot 	 * field in the PTE. When this field is set to a non-zero value, page
740c6f73aabSFrançois Tigeot 	 * granularity is increased from 4KB to (1 << (12 + frag)). The PTE
741c6f73aabSFrançois Tigeot 	 * flags are considered valid for all PTEs within the fragment range
742c6f73aabSFrançois Tigeot 	 * and corresponding mappings are assumed to be physically contiguous.
743c6f73aabSFrançois Tigeot 	 *
744c6f73aabSFrançois Tigeot 	 * The L1 TLB can store a single PTE for the whole fragment,
745c6f73aabSFrançois Tigeot 	 * significantly increasing the space available for translation
746c6f73aabSFrançois Tigeot 	 * caching. This leads to large improvements in throughput when the
747c6f73aabSFrançois Tigeot 	 * TLB is under pressure.
748c6f73aabSFrançois Tigeot 	 *
749c6f73aabSFrançois Tigeot 	 * The L2 TLB distributes small and large fragments into two
750c6f73aabSFrançois Tigeot 	 * asymmetric partitions. The large fragment cache is significantly
751c6f73aabSFrançois Tigeot 	 * larger. Thus, we try to use large fragments wherever possible.
752c6f73aabSFrançois Tigeot 	 * Userspace can support this by aligning virtual base address and
753c6f73aabSFrançois Tigeot 	 * allocation size to the fragment size.
754c6f73aabSFrançois Tigeot 	 */
755c6f73aabSFrançois Tigeot 
756c6f73aabSFrançois Tigeot 	/* NI is optimized for 256KB fragments, SI and newer for 64KB */
7577dcf36dcSFrançois Tigeot 	uint64_t frag_flags = ((rdev->family == CHIP_CAYMAN) ||
7587dcf36dcSFrançois Tigeot 			       (rdev->family == CHIP_ARUBA)) ?
759c6f73aabSFrançois Tigeot 			R600_PTE_FRAG_256KB : R600_PTE_FRAG_64KB;
7607dcf36dcSFrançois Tigeot 	uint64_t frag_align = ((rdev->family == CHIP_CAYMAN) ||
7617dcf36dcSFrançois Tigeot 			       (rdev->family == CHIP_ARUBA)) ? 0x200 : 0x80;
762c6f73aabSFrançois Tigeot 
763c6f73aabSFrançois Tigeot 	uint64_t frag_start = ALIGN(pe_start, frag_align);
764c6f73aabSFrançois Tigeot 	uint64_t frag_end = pe_end & ~(frag_align - 1);
765c6f73aabSFrançois Tigeot 
766c6f73aabSFrançois Tigeot 	unsigned count;
767c6f73aabSFrançois Tigeot 
768c6f73aabSFrançois Tigeot 	/* system pages are non continuously */
769c6f73aabSFrançois Tigeot 	if ((flags & R600_PTE_SYSTEM) || !(flags & R600_PTE_VALID) ||
770c6f73aabSFrançois Tigeot 	    (frag_start >= frag_end)) {
771c6f73aabSFrançois Tigeot 
772c6f73aabSFrançois Tigeot 		count = (pe_end - pe_start) / 8;
773c6f73aabSFrançois Tigeot 		radeon_vm_set_pages(rdev, ib, pe_start, addr, count,
774c6f73aabSFrançois Tigeot 				    RADEON_GPU_PAGE_SIZE, flags);
775c6f73aabSFrançois Tigeot 		return;
776c6f73aabSFrançois Tigeot 	}
777c6f73aabSFrançois Tigeot 
778c6f73aabSFrançois Tigeot 	/* handle the 4K area at the beginning */
779c6f73aabSFrançois Tigeot 	if (pe_start != frag_start) {
780c6f73aabSFrançois Tigeot 		count = (frag_start - pe_start) / 8;
781c6f73aabSFrançois Tigeot 		radeon_vm_set_pages(rdev, ib, pe_start, addr, count,
782c6f73aabSFrançois Tigeot 				    RADEON_GPU_PAGE_SIZE, flags);
783c6f73aabSFrançois Tigeot 		addr += RADEON_GPU_PAGE_SIZE * count;
784c6f73aabSFrançois Tigeot 	}
785c6f73aabSFrançois Tigeot 
786c6f73aabSFrançois Tigeot 	/* handle the area in the middle */
787c6f73aabSFrançois Tigeot 	count = (frag_end - frag_start) / 8;
788c6f73aabSFrançois Tigeot 	radeon_vm_set_pages(rdev, ib, frag_start, addr, count,
789c6f73aabSFrançois Tigeot 			    RADEON_GPU_PAGE_SIZE, flags | frag_flags);
790c6f73aabSFrançois Tigeot 
791c6f73aabSFrançois Tigeot 	/* handle the 4K area at the end */
792c6f73aabSFrançois Tigeot 	if (frag_end != pe_end) {
793c6f73aabSFrançois Tigeot 		addr += RADEON_GPU_PAGE_SIZE * count;
794c6f73aabSFrançois Tigeot 		count = (pe_end - frag_end) / 8;
795c6f73aabSFrançois Tigeot 		radeon_vm_set_pages(rdev, ib, frag_end, addr, count,
796c6f73aabSFrançois Tigeot 				    RADEON_GPU_PAGE_SIZE, flags);
797c6f73aabSFrançois Tigeot 	}
798c6f73aabSFrançois Tigeot }
799c6f73aabSFrançois Tigeot 
800c6f73aabSFrançois Tigeot /**
801c6f73aabSFrançois Tigeot  * radeon_vm_update_ptes - make sure that page tables are valid
802c6f73aabSFrançois Tigeot  *
803c6f73aabSFrançois Tigeot  * @rdev: radeon_device pointer
804c6f73aabSFrançois Tigeot  * @vm: requested vm
805c6f73aabSFrançois Tigeot  * @start: start of GPU address range
806c6f73aabSFrançois Tigeot  * @end: end of GPU address range
807c6f73aabSFrançois Tigeot  * @dst: destination address to map to
808c6f73aabSFrançois Tigeot  * @flags: mapping flags
809c6f73aabSFrançois Tigeot  *
810c6f73aabSFrançois Tigeot  * Update the page tables in the range @start - @end (cayman+).
811c6f73aabSFrançois Tigeot  *
812c6f73aabSFrançois Tigeot  * Global and local mutex must be locked!
813c6f73aabSFrançois Tigeot  */
radeon_vm_update_ptes(struct radeon_device * rdev,struct radeon_vm * vm,struct radeon_ib * ib,uint64_t start,uint64_t end,uint64_t dst,uint32_t flags)8147dcf36dcSFrançois Tigeot static int radeon_vm_update_ptes(struct radeon_device *rdev,
815c6f73aabSFrançois Tigeot 				 struct radeon_vm *vm,
816c6f73aabSFrançois Tigeot 				 struct radeon_ib *ib,
817c6f73aabSFrançois Tigeot 				 uint64_t start, uint64_t end,
818c6f73aabSFrançois Tigeot 				 uint64_t dst, uint32_t flags)
819c6f73aabSFrançois Tigeot {
820c6f73aabSFrançois Tigeot 	uint64_t mask = RADEON_VM_PTE_COUNT - 1;
821c6f73aabSFrançois Tigeot 	uint64_t last_pte = ~0, last_dst = ~0;
822c6f73aabSFrançois Tigeot 	unsigned count = 0;
823c6f73aabSFrançois Tigeot 	uint64_t addr;
824c6f73aabSFrançois Tigeot 
825c6f73aabSFrançois Tigeot 	/* walk over the address space and update the page tables */
826c6f73aabSFrançois Tigeot 	for (addr = start; addr < end; ) {
827c6f73aabSFrançois Tigeot 		uint64_t pt_idx = addr >> radeon_vm_block_size;
828c6f73aabSFrançois Tigeot 		struct radeon_bo *pt = vm->page_tables[pt_idx].bo;
829c6f73aabSFrançois Tigeot 		unsigned nptes;
830c6f73aabSFrançois Tigeot 		uint64_t pte;
8317dcf36dcSFrançois Tigeot 		int r;
832c6f73aabSFrançois Tigeot 
8337dcf36dcSFrançois Tigeot 		radeon_sync_resv(rdev, &ib->sync, pt->tbo.resv, true);
8347dcf36dcSFrançois Tigeot 		r = reservation_object_reserve_shared(pt->tbo.resv);
8357dcf36dcSFrançois Tigeot 		if (r)
8367dcf36dcSFrançois Tigeot 			return r;
837c6f73aabSFrançois Tigeot 
838c6f73aabSFrançois Tigeot 		if ((addr & ~mask) == (end & ~mask))
839c6f73aabSFrançois Tigeot 			nptes = end - addr;
840c6f73aabSFrançois Tigeot 		else
841c6f73aabSFrançois Tigeot 			nptes = RADEON_VM_PTE_COUNT - (addr & mask);
842c6f73aabSFrançois Tigeot 
843c6f73aabSFrançois Tigeot 		pte = radeon_bo_gpu_offset(pt);
844c6f73aabSFrançois Tigeot 		pte += (addr & mask) * 8;
845c6f73aabSFrançois Tigeot 
846c6f73aabSFrançois Tigeot 		if ((last_pte + 8 * count) != pte) {
847c6f73aabSFrançois Tigeot 
848c6f73aabSFrançois Tigeot 			if (count) {
849c6f73aabSFrançois Tigeot 				radeon_vm_frag_ptes(rdev, ib, last_pte,
850c6f73aabSFrançois Tigeot 						    last_pte + 8 * count,
851c6f73aabSFrançois Tigeot 						    last_dst, flags);
852c6f73aabSFrançois Tigeot 			}
853c6f73aabSFrançois Tigeot 
854c6f73aabSFrançois Tigeot 			count = nptes;
855c6f73aabSFrançois Tigeot 			last_pte = pte;
856c6f73aabSFrançois Tigeot 			last_dst = dst;
857c6f73aabSFrançois Tigeot 		} else {
858c6f73aabSFrançois Tigeot 			count += nptes;
859c6f73aabSFrançois Tigeot 		}
860c6f73aabSFrançois Tigeot 
861c6f73aabSFrançois Tigeot 		addr += nptes;
862c6f73aabSFrançois Tigeot 		dst += nptes * RADEON_GPU_PAGE_SIZE;
863c6f73aabSFrançois Tigeot 	}
864c6f73aabSFrançois Tigeot 
865c6f73aabSFrançois Tigeot 	if (count) {
866c6f73aabSFrançois Tigeot 		radeon_vm_frag_ptes(rdev, ib, last_pte,
867c6f73aabSFrançois Tigeot 				    last_pte + 8 * count,
868c6f73aabSFrançois Tigeot 				    last_dst, flags);
869c6f73aabSFrançois Tigeot 	}
8707dcf36dcSFrançois Tigeot 
8717dcf36dcSFrançois Tigeot 	return 0;
8727dcf36dcSFrançois Tigeot }
8737dcf36dcSFrançois Tigeot 
8747dcf36dcSFrançois Tigeot /**
8757dcf36dcSFrançois Tigeot  * radeon_vm_fence_pts - fence page tables after an update
8767dcf36dcSFrançois Tigeot  *
8777dcf36dcSFrançois Tigeot  * @vm: requested vm
8787dcf36dcSFrançois Tigeot  * @start: start of GPU address range
8797dcf36dcSFrançois Tigeot  * @end: end of GPU address range
8807dcf36dcSFrançois Tigeot  * @fence: fence to use
8817dcf36dcSFrançois Tigeot  *
8827dcf36dcSFrançois Tigeot  * Fence the page tables in the range @start - @end (cayman+).
8837dcf36dcSFrançois Tigeot  *
8847dcf36dcSFrançois Tigeot  * Global and local mutex must be locked!
8857dcf36dcSFrançois Tigeot  */
radeon_vm_fence_pts(struct radeon_vm * vm,uint64_t start,uint64_t end,struct radeon_fence * fence)8867dcf36dcSFrançois Tigeot static void radeon_vm_fence_pts(struct radeon_vm *vm,
8877dcf36dcSFrançois Tigeot 				uint64_t start, uint64_t end,
8887dcf36dcSFrançois Tigeot 				struct radeon_fence *fence)
8897dcf36dcSFrançois Tigeot {
8907dcf36dcSFrançois Tigeot 	unsigned i;
8917dcf36dcSFrançois Tigeot 
8927dcf36dcSFrançois Tigeot 	start >>= radeon_vm_block_size;
893c59a5c48SFrançois Tigeot 	end = (end - 1) >> radeon_vm_block_size;
8947dcf36dcSFrançois Tigeot 
8957dcf36dcSFrançois Tigeot 	for (i = start; i <= end; ++i)
8967dcf36dcSFrançois Tigeot 		radeon_bo_fence(vm->page_tables[i].bo, fence, true);
897c6f73aabSFrançois Tigeot }
898c6f73aabSFrançois Tigeot 
899c6f73aabSFrançois Tigeot /**
900c6f73aabSFrançois Tigeot  * radeon_vm_bo_update - map a bo into the vm page table
901c6f73aabSFrançois Tigeot  *
902c6f73aabSFrançois Tigeot  * @rdev: radeon_device pointer
903c6f73aabSFrançois Tigeot  * @vm: requested vm
904c6f73aabSFrançois Tigeot  * @bo: radeon buffer object
905c6f73aabSFrançois Tigeot  * @mem: ttm mem
906c6f73aabSFrançois Tigeot  *
907c6f73aabSFrançois Tigeot  * Fill in the page table entries for @bo (cayman+).
908c6f73aabSFrançois Tigeot  * Returns 0 for success, -EINVAL for failure.
909c6f73aabSFrançois Tigeot  *
910c6f73aabSFrançois Tigeot  * Object have to be reserved and mutex must be locked!
911c6f73aabSFrançois Tigeot  */
radeon_vm_bo_update(struct radeon_device * rdev,struct radeon_bo_va * bo_va,struct ttm_mem_reg * mem)912c6f73aabSFrançois Tigeot int radeon_vm_bo_update(struct radeon_device *rdev,
913c6f73aabSFrançois Tigeot 			struct radeon_bo_va *bo_va,
914c6f73aabSFrançois Tigeot 			struct ttm_mem_reg *mem)
915c6f73aabSFrançois Tigeot {
916c6f73aabSFrançois Tigeot 	struct radeon_vm *vm = bo_va->vm;
917c6f73aabSFrançois Tigeot 	struct radeon_ib ib;
9187dcf36dcSFrançois Tigeot 	unsigned nptes, ncmds, ndw;
919c6f73aabSFrançois Tigeot 	uint64_t addr;
9207dcf36dcSFrançois Tigeot 	uint32_t flags;
921c6f73aabSFrançois Tigeot 	int r;
922c6f73aabSFrançois Tigeot 
9231cfef1a5SFrançois Tigeot 	if (!bo_va->it.start) {
924c6f73aabSFrançois Tigeot 		dev_err(rdev->dev, "bo %p don't has a mapping in vm %p\n",
925c6f73aabSFrançois Tigeot 			bo_va->bo, vm);
926c6f73aabSFrançois Tigeot 		return -EINVAL;
927c6f73aabSFrançois Tigeot 	}
928c6f73aabSFrançois Tigeot 
929ec5b6af4SFrançois Tigeot 	lockmgr(&vm->status_lock, LK_EXCLUSIVE);
930c59a5c48SFrançois Tigeot 	if (mem) {
931c59a5c48SFrançois Tigeot 		if (list_empty(&bo_va->vm_status)) {
932ec5b6af4SFrançois Tigeot 			lockmgr(&vm->status_lock, LK_RELEASE);
933c59a5c48SFrançois Tigeot 			return 0;
934c59a5c48SFrançois Tigeot 		}
935c6f73aabSFrançois Tigeot 		list_del_init(&bo_va->vm_status);
936c59a5c48SFrançois Tigeot 	} else {
937c59a5c48SFrançois Tigeot 		list_del(&bo_va->vm_status);
938c59a5c48SFrançois Tigeot 		list_add(&bo_va->vm_status, &vm->cleared);
939c59a5c48SFrançois Tigeot 	}
940ec5b6af4SFrançois Tigeot 	lockmgr(&vm->status_lock, LK_RELEASE);
941c6f73aabSFrançois Tigeot 
942c6f73aabSFrançois Tigeot 	bo_va->flags &= ~RADEON_VM_PAGE_VALID;
943c6f73aabSFrançois Tigeot 	bo_va->flags &= ~RADEON_VM_PAGE_SYSTEM;
944c6f73aabSFrançois Tigeot 	bo_va->flags &= ~RADEON_VM_PAGE_SNOOPED;
9457dcf36dcSFrançois Tigeot 	if (bo_va->bo && radeon_ttm_tt_is_readonly(bo_va->bo->tbo.ttm))
9467dcf36dcSFrançois Tigeot 		bo_va->flags &= ~RADEON_VM_PAGE_WRITEABLE;
9477dcf36dcSFrançois Tigeot 
948c6f73aabSFrançois Tigeot 	if (mem) {
949c6f73aabSFrançois Tigeot 		addr = mem->start << PAGE_SHIFT;
950c6f73aabSFrançois Tigeot 		if (mem->mem_type != TTM_PL_SYSTEM) {
951c6f73aabSFrançois Tigeot 			bo_va->flags |= RADEON_VM_PAGE_VALID;
952c6f73aabSFrançois Tigeot 		}
953c6f73aabSFrançois Tigeot 		if (mem->mem_type == TTM_PL_TT) {
954c6f73aabSFrançois Tigeot 			bo_va->flags |= RADEON_VM_PAGE_SYSTEM;
955c6f73aabSFrançois Tigeot 			if (!(bo_va->bo->flags & (RADEON_GEM_GTT_WC | RADEON_GEM_GTT_UC)))
956c6f73aabSFrançois Tigeot 				bo_va->flags |= RADEON_VM_PAGE_SNOOPED;
957c6f73aabSFrançois Tigeot 
958c6f73aabSFrançois Tigeot 		} else {
959c6f73aabSFrançois Tigeot 			addr += rdev->vm_manager.vram_base_offset;
960c6f73aabSFrançois Tigeot 		}
961c6f73aabSFrançois Tigeot 	} else {
962c6f73aabSFrançois Tigeot 		addr = 0;
963c6f73aabSFrançois Tigeot 	}
964c6f73aabSFrançois Tigeot 
965c6f73aabSFrançois Tigeot 	trace_radeon_vm_bo_update(bo_va);
966c6f73aabSFrançois Tigeot 
9671cfef1a5SFrançois Tigeot 	nptes = bo_va->it.last - bo_va->it.start + 1;
968c6f73aabSFrançois Tigeot 
9697dcf36dcSFrançois Tigeot 	/* reserve space for one command every (1 << BLOCK_SIZE) entries
9707dcf36dcSFrançois Tigeot 	   or 2k dwords (whatever is smaller) */
9717dcf36dcSFrançois Tigeot 	ncmds = (nptes >> min(radeon_vm_block_size, 11)) + 1;
9727dcf36dcSFrançois Tigeot 
973c6f73aabSFrançois Tigeot 	/* padding, etc. */
974c6f73aabSFrançois Tigeot 	ndw = 64;
975c6f73aabSFrançois Tigeot 
9767dcf36dcSFrançois Tigeot 	flags = radeon_vm_page_flags(bo_va->flags);
9777dcf36dcSFrançois Tigeot 	if ((flags & R600_PTE_GART_MASK) == R600_PTE_GART_MASK) {
9787dcf36dcSFrançois Tigeot 		/* only copy commands needed */
9797dcf36dcSFrançois Tigeot 		ndw += ncmds * 7;
980c6f73aabSFrançois Tigeot 
9817dcf36dcSFrançois Tigeot 	} else if (flags & R600_PTE_SYSTEM) {
9827dcf36dcSFrançois Tigeot 		/* header for write data commands */
9837dcf36dcSFrançois Tigeot 		ndw += ncmds * 4;
9847dcf36dcSFrançois Tigeot 
9857dcf36dcSFrançois Tigeot 		/* body of write data command */
986c6f73aabSFrançois Tigeot 		ndw += nptes * 2;
987c6f73aabSFrançois Tigeot 
9887dcf36dcSFrançois Tigeot 	} else {
9897dcf36dcSFrançois Tigeot 		/* set page commands needed */
9907dcf36dcSFrançois Tigeot 		ndw += ncmds * 10;
9917dcf36dcSFrançois Tigeot 
9927dcf36dcSFrançois Tigeot 		/* two extra commands for begin/end of fragment */
9937dcf36dcSFrançois Tigeot 		ndw += 2 * 10;
9947dcf36dcSFrançois Tigeot 	}
9957dcf36dcSFrançois Tigeot 
996c6f73aabSFrançois Tigeot 	/* update too big for an IB */
997c6f73aabSFrançois Tigeot 	if (ndw > 0xfffff)
998c6f73aabSFrançois Tigeot 		return -ENOMEM;
999c6f73aabSFrançois Tigeot 
1000c6f73aabSFrançois Tigeot 	r = radeon_ib_get(rdev, R600_RING_TYPE_DMA_INDEX, &ib, NULL, ndw * 4);
1001c6f73aabSFrançois Tigeot 	if (r)
1002c6f73aabSFrançois Tigeot 		return r;
1003c6f73aabSFrançois Tigeot 	ib.length_dw = 0;
1004c6f73aabSFrançois Tigeot 
10057dcf36dcSFrançois Tigeot 	if (!(bo_va->flags & RADEON_VM_PAGE_VALID)) {
10067dcf36dcSFrançois Tigeot 		unsigned i;
10077dcf36dcSFrançois Tigeot 
10087dcf36dcSFrançois Tigeot 		for (i = 0; i < RADEON_NUM_RINGS; ++i)
10097dcf36dcSFrançois Tigeot 			radeon_sync_fence(&ib.sync, vm->ids[i].last_id_use);
10107dcf36dcSFrançois Tigeot 	}
10117dcf36dcSFrançois Tigeot 
10127dcf36dcSFrançois Tigeot 	r = radeon_vm_update_ptes(rdev, vm, &ib, bo_va->it.start,
10131cfef1a5SFrançois Tigeot 				  bo_va->it.last + 1, addr,
10141cfef1a5SFrançois Tigeot 				  radeon_vm_page_flags(bo_va->flags));
10157dcf36dcSFrançois Tigeot 	if (r) {
10167dcf36dcSFrançois Tigeot 		radeon_ib_free(rdev, &ib);
10177dcf36dcSFrançois Tigeot 		return r;
10187dcf36dcSFrançois Tigeot 	}
1019c6f73aabSFrançois Tigeot 
10207dcf36dcSFrançois Tigeot 	radeon_asic_vm_pad_ib(rdev, &ib);
10217dcf36dcSFrançois Tigeot 	WARN_ON(ib.length_dw > ndw);
10227dcf36dcSFrançois Tigeot 
1023c6f73aabSFrançois Tigeot 	r = radeon_ib_schedule(rdev, &ib, NULL, false);
1024c6f73aabSFrançois Tigeot 	if (r) {
1025c6f73aabSFrançois Tigeot 		radeon_ib_free(rdev, &ib);
1026c6f73aabSFrançois Tigeot 		return r;
1027c6f73aabSFrançois Tigeot 	}
10287dcf36dcSFrançois Tigeot 	ib.fence->is_vm_update = true;
10297dcf36dcSFrançois Tigeot 	radeon_vm_fence_pts(vm, bo_va->it.start, bo_va->it.last + 1, ib.fence);
10307dcf36dcSFrançois Tigeot 	radeon_fence_unref(&bo_va->last_pt_update);
10317dcf36dcSFrançois Tigeot 	bo_va->last_pt_update = radeon_fence_ref(ib.fence);
1032c6f73aabSFrançois Tigeot 	radeon_ib_free(rdev, &ib);
1033c6f73aabSFrançois Tigeot 
1034c6f73aabSFrançois Tigeot 	return 0;
1035c6f73aabSFrançois Tigeot }
1036c6f73aabSFrançois Tigeot 
1037c6f73aabSFrançois Tigeot /**
1038c6f73aabSFrançois Tigeot  * radeon_vm_clear_freed - clear freed BOs in the PT
1039c6f73aabSFrançois Tigeot  *
1040c6f73aabSFrançois Tigeot  * @rdev: radeon_device pointer
1041c6f73aabSFrançois Tigeot  * @vm: requested vm
1042c6f73aabSFrançois Tigeot  *
1043c6f73aabSFrançois Tigeot  * Make sure all freed BOs are cleared in the PT.
1044c6f73aabSFrançois Tigeot  * Returns 0 for success.
1045c6f73aabSFrançois Tigeot  *
1046c6f73aabSFrançois Tigeot  * PTs have to be reserved and mutex must be locked!
1047c6f73aabSFrançois Tigeot  */
radeon_vm_clear_freed(struct radeon_device * rdev,struct radeon_vm * vm)1048c6f73aabSFrançois Tigeot int radeon_vm_clear_freed(struct radeon_device *rdev,
1049c6f73aabSFrançois Tigeot 			  struct radeon_vm *vm)
1050c6f73aabSFrançois Tigeot {
10517dcf36dcSFrançois Tigeot 	struct radeon_bo_va *bo_va;
1052c59a5c48SFrançois Tigeot 	int r = 0;
1053c6f73aabSFrançois Tigeot 
1054ec5b6af4SFrançois Tigeot 	lockmgr(&vm->status_lock, LK_EXCLUSIVE);
10557dcf36dcSFrançois Tigeot 	while (!list_empty(&vm->freed)) {
10567dcf36dcSFrançois Tigeot 		bo_va = list_first_entry(&vm->freed,
10577dcf36dcSFrançois Tigeot 			struct radeon_bo_va, vm_status);
1058ec5b6af4SFrançois Tigeot 		lockmgr(&vm->status_lock, LK_RELEASE);
10597dcf36dcSFrançois Tigeot 
1060c6f73aabSFrançois Tigeot 		r = radeon_vm_bo_update(rdev, bo_va, NULL);
10617dcf36dcSFrançois Tigeot 		radeon_bo_unref(&bo_va->bo);
10627dcf36dcSFrançois Tigeot 		radeon_fence_unref(&bo_va->last_pt_update);
1063ec5b6af4SFrançois Tigeot 		lockmgr(&vm->status_lock, LK_EXCLUSIVE);
1064c59a5c48SFrançois Tigeot 		list_del(&bo_va->vm_status);
1065c6f73aabSFrançois Tigeot 		kfree(bo_va);
1066c6f73aabSFrançois Tigeot 		if (r)
1067c59a5c48SFrançois Tigeot 			break;
10687dcf36dcSFrançois Tigeot 
1069c6f73aabSFrançois Tigeot 	}
1070ec5b6af4SFrançois Tigeot 	lockmgr(&vm->status_lock, LK_RELEASE);
1071c59a5c48SFrançois Tigeot 	return r;
1072c6f73aabSFrançois Tigeot 
1073c6f73aabSFrançois Tigeot }
1074c6f73aabSFrançois Tigeot 
1075c6f73aabSFrançois Tigeot /**
1076c6f73aabSFrançois Tigeot  * radeon_vm_clear_invalids - clear invalidated BOs in the PT
1077c6f73aabSFrançois Tigeot  *
1078c6f73aabSFrançois Tigeot  * @rdev: radeon_device pointer
1079c6f73aabSFrançois Tigeot  * @vm: requested vm
1080c6f73aabSFrançois Tigeot  *
1081c6f73aabSFrançois Tigeot  * Make sure all invalidated BOs are cleared in the PT.
1082c6f73aabSFrançois Tigeot  * Returns 0 for success.
1083c6f73aabSFrançois Tigeot  *
1084c6f73aabSFrançois Tigeot  * PTs have to be reserved and mutex must be locked!
1085c6f73aabSFrançois Tigeot  */
radeon_vm_clear_invalids(struct radeon_device * rdev,struct radeon_vm * vm)1086c6f73aabSFrançois Tigeot int radeon_vm_clear_invalids(struct radeon_device *rdev,
1087c6f73aabSFrançois Tigeot 			     struct radeon_vm *vm)
1088c6f73aabSFrançois Tigeot {
10897dcf36dcSFrançois Tigeot 	struct radeon_bo_va *bo_va;
1090c6f73aabSFrançois Tigeot 	int r;
1091c6f73aabSFrançois Tigeot 
1092ec5b6af4SFrançois Tigeot 	lockmgr(&vm->status_lock, LK_EXCLUSIVE);
10937dcf36dcSFrançois Tigeot 	while (!list_empty(&vm->invalidated)) {
10947dcf36dcSFrançois Tigeot 		bo_va = list_first_entry(&vm->invalidated,
10957dcf36dcSFrançois Tigeot 			struct radeon_bo_va, vm_status);
1096ec5b6af4SFrançois Tigeot 		lockmgr(&vm->status_lock, LK_RELEASE);
10977dcf36dcSFrançois Tigeot 
1098c6f73aabSFrançois Tigeot 		r = radeon_vm_bo_update(rdev, bo_va, NULL);
1099c6f73aabSFrançois Tigeot 		if (r)
1100c6f73aabSFrançois Tigeot 			return r;
11017dcf36dcSFrançois Tigeot 
1102ec5b6af4SFrançois Tigeot 		lockmgr(&vm->status_lock, LK_EXCLUSIVE);
1103c6f73aabSFrançois Tigeot 	}
1104ec5b6af4SFrançois Tigeot 	lockmgr(&vm->status_lock, LK_RELEASE);
11057dcf36dcSFrançois Tigeot 
1106c6f73aabSFrançois Tigeot 	return 0;
1107c6f73aabSFrançois Tigeot }
1108c6f73aabSFrançois Tigeot 
1109c6f73aabSFrançois Tigeot /**
1110c6f73aabSFrançois Tigeot  * radeon_vm_bo_rmv - remove a bo to a specific vm
1111c6f73aabSFrançois Tigeot  *
1112c6f73aabSFrançois Tigeot  * @rdev: radeon_device pointer
1113c6f73aabSFrançois Tigeot  * @bo_va: requested bo_va
1114c6f73aabSFrançois Tigeot  *
1115c6f73aabSFrançois Tigeot  * Remove @bo_va->bo from the requested vm (cayman+).
1116c6f73aabSFrançois Tigeot  *
1117c6f73aabSFrançois Tigeot  * Object have to be reserved!
1118c6f73aabSFrançois Tigeot  */
radeon_vm_bo_rmv(struct radeon_device * rdev,struct radeon_bo_va * bo_va)1119c6f73aabSFrançois Tigeot void radeon_vm_bo_rmv(struct radeon_device *rdev,
1120c6f73aabSFrançois Tigeot 		      struct radeon_bo_va *bo_va)
1121c6f73aabSFrançois Tigeot {
1122c6f73aabSFrançois Tigeot 	struct radeon_vm *vm = bo_va->vm;
1123c6f73aabSFrançois Tigeot 
1124c6f73aabSFrançois Tigeot 	list_del(&bo_va->bo_list);
1125c6f73aabSFrançois Tigeot 
11261cfef1a5SFrançois Tigeot 	mutex_lock(&vm->mutex);
112780670160SMatthew Dillon 	if (bo_va->it.start || bo_va->it.last)
11281cfef1a5SFrançois Tigeot 		interval_tree_remove(&bo_va->it, &vm->va);
11297dcf36dcSFrançois Tigeot 
1130ec5b6af4SFrançois Tigeot 	lockmgr(&vm->status_lock, LK_EXCLUSIVE);
11317dcf36dcSFrançois Tigeot 	list_del(&bo_va->vm_status);
1132c59a5c48SFrançois Tigeot 	if (bo_va->it.start || bo_va->it.last) {
1133c59a5c48SFrançois Tigeot 		bo_va->bo = radeon_bo_ref(bo_va->bo);
1134c6f73aabSFrançois Tigeot 		list_add(&bo_va->vm_status, &vm->freed);
1135c6f73aabSFrançois Tigeot 	} else {
11367dcf36dcSFrançois Tigeot 		radeon_fence_unref(&bo_va->last_pt_update);
1137c6f73aabSFrançois Tigeot 		kfree(bo_va);
1138c6f73aabSFrançois Tigeot 	}
1139ec5b6af4SFrançois Tigeot 	lockmgr(&vm->status_lock, LK_RELEASE);
1140c6f73aabSFrançois Tigeot 
11411cfef1a5SFrançois Tigeot 	mutex_unlock(&vm->mutex);
1142c6f73aabSFrançois Tigeot }
1143c6f73aabSFrançois Tigeot 
1144c6f73aabSFrançois Tigeot /**
1145c6f73aabSFrançois Tigeot  * radeon_vm_bo_invalidate - mark the bo as invalid
1146c6f73aabSFrançois Tigeot  *
1147c6f73aabSFrançois Tigeot  * @rdev: radeon_device pointer
1148c6f73aabSFrançois Tigeot  * @vm: requested vm
1149c6f73aabSFrançois Tigeot  * @bo: radeon buffer object
1150c6f73aabSFrançois Tigeot  *
1151c6f73aabSFrançois Tigeot  * Mark @bo as invalid (cayman+).
1152c6f73aabSFrançois Tigeot  */
radeon_vm_bo_invalidate(struct radeon_device * rdev,struct radeon_bo * bo)1153c6f73aabSFrançois Tigeot void radeon_vm_bo_invalidate(struct radeon_device *rdev,
1154c6f73aabSFrançois Tigeot 			     struct radeon_bo *bo)
1155c6f73aabSFrançois Tigeot {
1156c6f73aabSFrançois Tigeot 	struct radeon_bo_va *bo_va;
1157c6f73aabSFrançois Tigeot 
1158c6f73aabSFrançois Tigeot 	list_for_each_entry(bo_va, &bo->va, bo_list) {
1159ec5b6af4SFrançois Tigeot 		lockmgr(&bo_va->vm->status_lock, LK_EXCLUSIVE);
1160c59a5c48SFrançois Tigeot 		if (list_empty(&bo_va->vm_status) &&
1161c59a5c48SFrançois Tigeot 		    (bo_va->it.start || bo_va->it.last))
1162c6f73aabSFrançois Tigeot 			list_add(&bo_va->vm_status, &bo_va->vm->invalidated);
1163ec5b6af4SFrançois Tigeot 		lockmgr(&bo_va->vm->status_lock, LK_RELEASE);
1164c6f73aabSFrançois Tigeot 	}
1165c6f73aabSFrançois Tigeot }
1166c6f73aabSFrançois Tigeot 
1167c6f73aabSFrançois Tigeot /**
1168c6f73aabSFrançois Tigeot  * radeon_vm_init - initialize a vm instance
1169c6f73aabSFrançois Tigeot  *
1170c6f73aabSFrançois Tigeot  * @rdev: radeon_device pointer
1171c6f73aabSFrançois Tigeot  * @vm: requested vm
1172c6f73aabSFrançois Tigeot  *
1173c6f73aabSFrançois Tigeot  * Init @vm fields (cayman+).
1174c6f73aabSFrançois Tigeot  */
radeon_vm_init(struct radeon_device * rdev,struct radeon_vm * vm)1175c6f73aabSFrançois Tigeot int radeon_vm_init(struct radeon_device *rdev, struct radeon_vm *vm)
1176c6f73aabSFrançois Tigeot {
1177c6f73aabSFrançois Tigeot 	const unsigned align = min(RADEON_VM_PTB_ALIGN_SIZE,
1178c6f73aabSFrançois Tigeot 		RADEON_VM_PTE_COUNT * 8);
1179c6f73aabSFrançois Tigeot 	unsigned pd_size, pd_entries, pts_size;
11807dcf36dcSFrançois Tigeot 	int i, r;
1181c6f73aabSFrançois Tigeot 
1182c6f73aabSFrançois Tigeot 	vm->ib_bo_va = NULL;
11837dcf36dcSFrançois Tigeot 	for (i = 0; i < RADEON_NUM_RINGS; ++i) {
11847dcf36dcSFrançois Tigeot 		vm->ids[i].id = 0;
11857dcf36dcSFrançois Tigeot 		vm->ids[i].flushed_updates = NULL;
11867dcf36dcSFrançois Tigeot 		vm->ids[i].last_id_use = NULL;
11877dcf36dcSFrançois Tigeot 	}
1188c6f73aabSFrançois Tigeot 	lockinit(&vm->mutex, "rvmmtx", 0, LK_CANRECURSE);
11891cfef1a5SFrançois Tigeot 	vm->va = LINUX_RB_ROOT;
11909a49c39cSFrançois Tigeot 	lockinit(&vm->status_lock, "rdnvsl", 0, 0);
1191c6f73aabSFrançois Tigeot 	INIT_LIST_HEAD(&vm->invalidated);
1192c6f73aabSFrançois Tigeot 	INIT_LIST_HEAD(&vm->freed);
1193c59a5c48SFrançois Tigeot 	INIT_LIST_HEAD(&vm->cleared);
1194c6f73aabSFrançois Tigeot 
1195c6f73aabSFrançois Tigeot 	pd_size = radeon_vm_directory_size(rdev);
1196c6f73aabSFrançois Tigeot 	pd_entries = radeon_vm_num_pdes(rdev);
1197c6f73aabSFrançois Tigeot 
1198c6f73aabSFrançois Tigeot 	/* allocate page table array */
1199c6f73aabSFrançois Tigeot 	pts_size = pd_entries * sizeof(struct radeon_vm_pt);
1200c6f73aabSFrançois Tigeot 	vm->page_tables = kzalloc(pts_size, GFP_KERNEL);
1201c6f73aabSFrançois Tigeot 	if (vm->page_tables == NULL) {
1202c6f73aabSFrançois Tigeot 		DRM_ERROR("Cannot allocate memory for page table array\n");
1203c6f73aabSFrançois Tigeot 		return -ENOMEM;
1204c6f73aabSFrançois Tigeot 	}
1205c6f73aabSFrançois Tigeot 
1206c6f73aabSFrançois Tigeot 	r = radeon_bo_create(rdev, pd_size, align, true,
1207c6f73aabSFrançois Tigeot 			     RADEON_GEM_DOMAIN_VRAM, 0, NULL,
12087dcf36dcSFrançois Tigeot 			     NULL, &vm->page_directory);
1209c6f73aabSFrançois Tigeot 	if (r)
1210c6f73aabSFrançois Tigeot 		return r;
1211c6f73aabSFrançois Tigeot 
1212c6f73aabSFrançois Tigeot 	r = radeon_vm_clear_bo(rdev, vm->page_directory);
1213c6f73aabSFrançois Tigeot 	if (r) {
1214c6f73aabSFrançois Tigeot 		radeon_bo_unref(&vm->page_directory);
1215c6f73aabSFrançois Tigeot 		vm->page_directory = NULL;
1216c6f73aabSFrançois Tigeot 		return r;
1217c6f73aabSFrançois Tigeot 	}
1218c6f73aabSFrançois Tigeot 
1219c6f73aabSFrançois Tigeot 	return 0;
1220c6f73aabSFrançois Tigeot }
1221c6f73aabSFrançois Tigeot 
1222c6f73aabSFrançois Tigeot /**
1223c6f73aabSFrançois Tigeot  * radeon_vm_fini - tear down a vm instance
1224c6f73aabSFrançois Tigeot  *
1225c6f73aabSFrançois Tigeot  * @rdev: radeon_device pointer
1226c6f73aabSFrançois Tigeot  * @vm: requested vm
1227c6f73aabSFrançois Tigeot  *
1228c6f73aabSFrançois Tigeot  * Tear down @vm (cayman+).
1229c6f73aabSFrançois Tigeot  * Unbind the VM and remove all bos from the vm bo list
1230c6f73aabSFrançois Tigeot  */
radeon_vm_fini(struct radeon_device * rdev,struct radeon_vm * vm)1231c6f73aabSFrançois Tigeot void radeon_vm_fini(struct radeon_device *rdev, struct radeon_vm *vm)
1232c6f73aabSFrançois Tigeot {
1233c6f73aabSFrançois Tigeot 	struct radeon_bo_va *bo_va, *tmp;
1234c6f73aabSFrançois Tigeot 	int i, r;
1235c6f73aabSFrançois Tigeot 
12361cfef1a5SFrançois Tigeot 	if (!RB_EMPTY_ROOT(&vm->va)) {
1237c6f73aabSFrançois Tigeot 		dev_err(rdev->dev, "still active bo inside vm\n");
1238c6f73aabSFrançois Tigeot 	}
12391cfef1a5SFrançois Tigeot #ifndef __DragonFly__
12401cfef1a5SFrançois Tigeot 	rbtree_postorder_for_each_entry_safe(bo_va, tmp, &vm->va, it.rb) {
12411cfef1a5SFrançois Tigeot #else
12421cfef1a5SFrançois Tigeot 	/*
12431cfef1a5SFrançois Tigeot 	 * DFly interval tree mock-up does not use RB trees, the RB iterator
12441cfef1a5SFrançois Tigeot 	 * may not be used.
12451cfef1a5SFrançois Tigeot 	 *
12461cfef1a5SFrançois Tigeot 	 * rbtree_postorder_for_each_entry_safe(bo_va, tmp, &vm->va, it.rb)
12471cfef1a5SFrançois Tigeot 	 *
12481cfef1a5SFrançois Tigeot 	 * This code is removing all entries so it is fairly easy to replace.
12491cfef1a5SFrançois Tigeot 	 */
12501cfef1a5SFrançois Tigeot 	while (vm->va.rb_node) {
12511cfef1a5SFrançois Tigeot 		bo_va = container_of((void *)vm->va.rb_node, struct radeon_bo_va, it);
12521cfef1a5SFrançois Tigeot #endif
1253c6f73aabSFrançois Tigeot 		r = radeon_bo_reserve(bo_va->bo, false);
1254c6f73aabSFrançois Tigeot 		if (!r) {
125580670160SMatthew Dillon 			interval_tree_remove(&bo_va->it, &vm->va);
1256c6f73aabSFrançois Tigeot 			list_del_init(&bo_va->bo_list);
1257c6f73aabSFrançois Tigeot 			radeon_bo_unreserve(bo_va->bo);
12587dcf36dcSFrançois Tigeot 			radeon_fence_unref(&bo_va->last_pt_update);
1259c6f73aabSFrançois Tigeot 			kfree(bo_va);
1260c6f73aabSFrançois Tigeot 		}
1261c6f73aabSFrançois Tigeot 	}
12627dcf36dcSFrançois Tigeot 	list_for_each_entry_safe(bo_va, tmp, &vm->freed, vm_status) {
12637dcf36dcSFrançois Tigeot 		radeon_bo_unref(&bo_va->bo);
12647dcf36dcSFrançois Tigeot 		radeon_fence_unref(&bo_va->last_pt_update);
1265c6f73aabSFrançois Tigeot 		kfree(bo_va);
12667dcf36dcSFrançois Tigeot 	}
1267c6f73aabSFrançois Tigeot 
1268c6f73aabSFrançois Tigeot 	for (i = 0; i < radeon_vm_num_pdes(rdev); i++)
1269c6f73aabSFrançois Tigeot 		radeon_bo_unref(&vm->page_tables[i].bo);
1270c6f73aabSFrançois Tigeot 	kfree(vm->page_tables);
1271c6f73aabSFrançois Tigeot 
1272c6f73aabSFrançois Tigeot 	radeon_bo_unref(&vm->page_directory);
1273c6f73aabSFrançois Tigeot 
12747dcf36dcSFrançois Tigeot 	for (i = 0; i < RADEON_NUM_RINGS; ++i) {
12757dcf36dcSFrançois Tigeot 		radeon_fence_unref(&vm->ids[i].flushed_updates);
12767dcf36dcSFrançois Tigeot 		radeon_fence_unref(&vm->ids[i].last_id_use);
12777dcf36dcSFrançois Tigeot 	}
1278c6f73aabSFrançois Tigeot 
12797dcf36dcSFrançois Tigeot 	mutex_destroy(&vm->mutex);
1280c6f73aabSFrançois Tigeot }
1281