xref: /dragonfly/sys/dev/netif/bge/if_bgereg.h (revision 6e285212)
1 /*
2  * Copyright (c) 2001 Wind River Systems
3  * Copyright (c) 1997, 1998, 1999, 2001
4  *	Bill Paul <wpaul@windriver.com>.  All rights reserved.
5  *
6  * Redistribution and use in source and binary forms, with or without
7  * modification, are permitted provided that the following conditions
8  * are met:
9  * 1. Redistributions of source code must retain the above copyright
10  *    notice, this list of conditions and the following disclaimer.
11  * 2. Redistributions in binary form must reproduce the above copyright
12  *    notice, this list of conditions and the following disclaimer in the
13  *    documentation and/or other materials provided with the distribution.
14  * 3. All advertising materials mentioning features or use of this software
15  *    must display the following acknowledgement:
16  *	This product includes software developed by Bill Paul.
17  * 4. Neither the name of the author nor the names of any co-contributors
18  *    may be used to endorse or promote products derived from this software
19  *    without specific prior written permission.
20  *
21  * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND
22  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
23  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
24  * ARE DISCLAIMED.  IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD
25  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
26  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
27  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
28  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
29  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
30  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
31  * THE POSSIBILITY OF SUCH DAMAGE.
32  *
33  * $FreeBSD: src/sys/dev/bge/if_bgereg.h,v 1.1.2.10 2003/05/11 18:00:55 ps Exp $
34  * $DragonFly: src/sys/dev/netif/bge/if_bgereg.h,v 1.2 2003/06/17 04:28:22 dillon Exp $
35  */
36 
37 /*
38  * BCM570x memory map. The internal memory layout varies somewhat
39  * depending on whether or not we have external SSRAM attached.
40  * The BCM5700 can have up to 16MB of external memory. The BCM5701
41  * is apparently not designed to use external SSRAM. The mappings
42  * up to the first 4 send rings are the same for both internal and
43  * external memory configurations. Note that mini RX ring space is
44  * only available with external SSRAM configurations, which means
45  * the mini RX ring is not supported on the BCM5701.
46  *
47  * The NIC's memory can be accessed by the host in one of 3 ways:
48  *
49  * 1) Indirect register access. The MEMWIN_BASEADDR and MEMWIN_DATA
50  *    registers in PCI config space can be used to read any 32-bit
51  *    address within the NIC's memory.
52  *
53  * 2) Memory window access. The MEMWIN_BASEADDR register in PCI config
54  *    space can be used in conjunction with the memory window in the
55  *    device register space at offset 0x8000 to read any 32K chunk
56  *    of NIC memory.
57  *
58  * 3) Flat mode. If the 'flat mode' bit in the PCI state register is
59  *    set, the device I/O mapping consumes 32MB of host address space,
60  *    allowing all of the registers and internal NIC memory to be
61  *    accessed directly. NIC memory addresses are offset by 0x01000000.
62  *    Flat mode consumes so much host address space that it is not
63  *    recommended.
64  */
65 #define BGE_PAGE_ZERO			0x00000000
66 #define BGE_PAGE_ZERO_END		0x000000FF
67 #define BGE_SEND_RING_RCB		0x00000100
68 #define BGE_SEND_RING_RCB_END		0x000001FF
69 #define BGE_RX_RETURN_RING_RCB		0x00000200
70 #define BGE_RX_RETURN_RING_RCB_END	0x000002FF
71 #define BGE_STATS_BLOCK			0x00000300
72 #define BGE_STATS_BLOCK_END		0x00000AFF
73 #define BGE_STATUS_BLOCK		0x00000B00
74 #define BGE_STATUS_BLOCK_END		0x00000B4F
75 #define BGE_SOFTWARE_GENCOMM		0x00000B50
76 #define BGE_SOFTWARE_GENCOMM_SIG	0x00000B54
77 #define BGE_SOFTWARE_GENCOMM_NICCFG	0x00000B58
78 #define BGE_SOFTWARE_GENCOMM_END	0x00000FFF
79 #define BGE_UNMAPPED			0x00001000
80 #define BGE_UNMAPPED_END		0x00001FFF
81 #define BGE_DMA_DESCRIPTORS		0x00002000
82 #define BGE_DMA_DESCRIPTORS_END		0x00003FFF
83 #define BGE_SEND_RING_1_TO_4		0x00004000
84 #define BGE_SEND_RING_1_TO_4_END	0x00005FFF
85 
86 /* Mappings for internal memory configuration */
87 #define BGE_STD_RX_RINGS		0x00006000
88 #define BGE_STD_RX_RINGS_END		0x00006FFF
89 #define BGE_JUMBO_RX_RINGS		0x00007000
90 #define BGE_JUMBO_RX_RINGS_END		0x00007FFF
91 #define BGE_BUFFPOOL_1			0x00008000
92 #define BGE_BUFFPOOL_1_END		0x0000FFFF
93 #define BGE_BUFFPOOL_2			0x00010000 /* or expansion ROM */
94 #define BGE_BUFFPOOL_2_END		0x00017FFF
95 #define BGE_BUFFPOOL_3			0x00018000 /* or expansion ROM */
96 #define BGE_BUFFPOOL_3_END		0x0001FFFF
97 
98 /* Mappings for external SSRAM configurations */
99 #define BGE_SEND_RING_5_TO_6		0x00006000
100 #define BGE_SEND_RING_5_TO_6_END	0x00006FFF
101 #define BGE_SEND_RING_7_TO_8		0x00007000
102 #define BGE_SEND_RING_7_TO_8_END	0x00007FFF
103 #define BGE_SEND_RING_9_TO_16		0x00008000
104 #define BGE_SEND_RING_9_TO_16_END	0x0000BFFF
105 #define BGE_EXT_STD_RX_RINGS		0x0000C000
106 #define BGE_EXT_STD_RX_RINGS_END	0x0000CFFF
107 #define BGE_EXT_JUMBO_RX_RINGS		0x0000D000
108 #define BGE_EXT_JUMBO_RX_RINGS_END	0x0000DFFF
109 #define BGE_MINI_RX_RINGS		0x0000E000
110 #define BGE_MINI_RX_RINGS_END		0x0000FFFF
111 #define BGE_AVAIL_REGION1		0x00010000 /* or expansion ROM */
112 #define BGE_AVAIL_REGION1_END		0x00017FFF
113 #define BGE_AVAIL_REGION2		0x00018000 /* or expansion ROM */
114 #define BGE_AVAIL_REGION2_END		0x0001FFFF
115 #define BGE_EXT_SSRAM			0x00020000
116 #define BGE_EXT_SSRAM_END		0x000FFFFF
117 
118 
119 /*
120  * BCM570x register offsets. These are memory mapped registers
121  * which can be accessed with the CSR_READ_4()/CSR_WRITE_4() macros.
122  * Each register must be accessed using 32 bit operations.
123  *
124  * All registers are accessed through a 32K shared memory block.
125  * The first group of registers are actually copies of the PCI
126  * configuration space registers.
127  */
128 
129 /*
130  * PCI registers defined in the PCI 2.2 spec.
131  */
132 #define BGE_PCI_VID			0x00
133 #define BGE_PCI_DID			0x02
134 #define BGE_PCI_CMD			0x04
135 #define BGE_PCI_STS			0x06
136 #define BGE_PCI_REV			0x08
137 #define BGE_PCI_CLASS			0x09
138 #define BGE_PCI_CACHESZ			0x0C
139 #define BGE_PCI_LATTIMER		0x0D
140 #define BGE_PCI_HDRTYPE			0x0E
141 #define BGE_PCI_BIST			0x0F
142 #define BGE_PCI_BAR0			0x10
143 #define BGE_PCI_BAR1			0x14
144 #define BGE_PCI_SUBSYS			0x2C
145 #define BGE_PCI_SUBVID			0x2E
146 #define BGE_PCI_ROMBASE			0x30
147 #define BGE_PCI_CAPPTR			0x34
148 #define BGE_PCI_INTLINE			0x3C
149 #define BGE_PCI_INTPIN			0x3D
150 #define BGE_PCI_MINGNT			0x3E
151 #define BGE_PCI_MAXLAT			0x3F
152 #define BGE_PCI_PCIXCAP			0x40
153 #define BGE_PCI_NEXTPTR_PM		0x41
154 #define BGE_PCI_PCIX_CMD		0x42
155 #define BGE_PCI_PCIX_STS		0x44
156 #define BGE_PCI_PWRMGMT_CAPID		0x48
157 #define BGE_PCI_NEXTPTR_VPD		0x49
158 #define BGE_PCI_PWRMGMT_CAPS		0x4A
159 #define BGE_PCI_PWRMGMT_CMD		0x4C
160 #define BGE_PCI_PWRMGMT_STS		0x4D
161 #define BGE_PCI_PWRMGMT_DATA		0x4F
162 #define BGE_PCI_VPD_CAPID		0x50
163 #define BGE_PCI_NEXTPTR_MSI		0x51
164 #define BGE_PCI_VPD_ADDR		0x52
165 #define BGE_PCI_VPD_DATA		0x54
166 #define BGE_PCI_MSI_CAPID		0x58
167 #define BGE_PCI_NEXTPTR_NONE		0x59
168 #define BGE_PCI_MSI_CTL			0x5A
169 #define BGE_PCI_MSI_ADDR_HI		0x5C
170 #define BGE_PCI_MSI_ADDR_LO		0x60
171 #define BGE_PCI_MSI_DATA		0x64
172 
173 /*
174  * PCI registers specific to the BCM570x family.
175  */
176 #define BGE_PCI_MISC_CTL		0x68
177 #define BGE_PCI_DMA_RW_CTL		0x6C
178 #define BGE_PCI_PCISTATE		0x70
179 #define BGE_PCI_CLKCTL			0x74
180 #define BGE_PCI_REG_BASEADDR		0x78
181 #define BGE_PCI_MEMWIN_BASEADDR		0x7C
182 #define BGE_PCI_REG_DATA		0x80
183 #define BGE_PCI_MEMWIN_DATA		0x84
184 #define BGE_PCI_MODECTL			0x88
185 #define BGE_PCI_MISC_CFG		0x8C
186 #define BGE_PCI_MISC_LOCALCTL		0x90
187 #define BGE_PCI_UNDI_RX_STD_PRODIDX_HI	0x98
188 #define BGE_PCI_UNDI_RX_STD_PRODIDX_LO	0x9C
189 #define BGE_PCI_UNDI_RX_RTN_CONSIDX_HI	0xA0
190 #define BGE_PCI_UNDI_RX_RTN_CONSIDX_LO	0xA4
191 #define BGE_PCI_UNDI_TX_BD_PRODIDX_HI	0xA8
192 #define BGE_PCI_UNDI_TX_BD_PRODIDX_LO	0xAC
193 #define BGE_PCI_ISR_MBX_HI		0xB0
194 #define BGE_PCI_ISR_MBX_LO		0xB4
195 
196 /* PCI Misc. Host control register */
197 #define BGE_PCIMISCCTL_CLEAR_INTA	0x00000001
198 #define BGE_PCIMISCCTL_MASK_PCI_INTR	0x00000002
199 #define BGE_PCIMISCCTL_ENDIAN_BYTESWAP	0x00000004
200 #define BGE_PCIMISCCTL_ENDIAN_WORDSWAP	0x00000008
201 #define BGE_PCIMISCCTL_PCISTATE_RW	0x00000010
202 #define BGE_PCIMISCCTL_CLOCKCTL_RW	0x00000020
203 #define BGE_PCIMISCCTL_REG_WORDSWAP	0x00000040
204 #define BGE_PCIMISCCTL_INDIRECT_ACCESS	0x00000080
205 #define BGE_PCIMISCCTL_ASICREV		0xFFFF0000
206 
207 #define BGE_BIGENDIAN_INIT						\
208 	(BGE_BGE_PCIMISCCTL_ENDIAN_BYTESWAP|				\
209 	BGE_PCIMISCCTL_ENDIAN_WORDSWAP|BGE_PCIMISCCTL_CLEAR_INTA|	\
210 	BGE_PCIMISCCTL_INDIRECT_ACCESS|PCIMISCCTL_MASK_PCI_INTR)
211 
212 #define BGE_LITTLEENDIAN_INIT						\
213 	(BGE_PCIMISCCTL_CLEAR_INTA|BGE_PCIMISCCTL_MASK_PCI_INTR|	\
214 	BGE_PCIMISCCTL_ENDIAN_WORDSWAP|BGE_PCIMISCCTL_INDIRECT_ACCESS)
215 
216 #define BGE_CHIPID_TIGON_I		0x40000000
217 #define BGE_CHIPID_TIGON_II		0x60000000
218 #define BGE_CHIPID_BCM5700_B0		0x71000000
219 #define BGE_CHIPID_BCM5700_B1		0x71020000
220 #define BGE_CHIPID_BCM5700_B2		0x71030000
221 #define BGE_CHIPID_BCM5700_ALTIMA	0x71040000
222 #define BGE_CHIPID_BCM5700_C0		0x72000000
223 #define BGE_CHIPID_BCM5701_A0		0x00000000	/* grrrr */
224 #define BGE_CHIPID_BCM5701_B0		0x01000000
225 #define BGE_CHIPID_BCM5701_B2		0x01020000
226 #define BGE_CHIPID_BCM5701_B5		0x01050000
227 #define BGE_CHIPID_BCM5703_A0		0x10000000
228 #define BGE_CHIPID_BCM5703_A1		0x10010000
229 #define BGE_CHIPID_BCM5703_A2		0x10020000
230 #define BGE_CHIPID_BCM5704_A0		0x20000000
231 #define BGE_CHIPID_BCM5704_A1		0x20010000
232 #define BGE_CHIPID_BCM5704_A2		0x20020000
233 
234 /* shorthand one */
235 #define BGE_ASICREV(x)			((x) >> 28)
236 #define BGE_ASICREV_BCM5700		0x07
237 #define BGE_ASICREV_BCM5701		0x00
238 #define BGE_ASICREV_BCM5703		0x01
239 #define BGE_ASICREV_BCM5704		0x02
240 
241 /* chip revisions */
242 #define BGE_CHIPREV(x)			((x) >> 24)
243 #define BGE_CHIPREV_5700_AX		0x70
244 #define BGE_CHIPREV_5700_BX		0x71
245 #define BGE_CHIPREV_5700_CX		0x72
246 #define BGE_CHIPREV_5701_AX		0x00
247 
248 /* PCI DMA Read/Write Control register */
249 #define BGE_PCIDMARWCTL_MINDMA		0x000000FF
250 #define BGE_PCIDMARWCTL_RDADRR_BNDRY	0x00000700
251 #define BGE_PCIDMARWCTL_WRADDR_BNDRY	0x00003800
252 #define BGE_PCIDMARWCTL_ONEDMA_ATONCE	0x00004000
253 #define BGE_PCIDMARWCTL_RD_WAT		0x00070000
254 # define BGE_PCIDMARWCTL_RD_WAT_SHIFT	16
255 #define BGE_PCIDMARWCTL_WR_WAT		0x00380000
256 # define BGE_PCIDMARWCTL_WR_WAT_SHIFT	19
257 #define BGE_PCIDMARWCTL_USE_MRM		0x00400000
258 #define BGE_PCIDMARWCTL_ASRT_ALL_BE	0x00800000
259 #define BGE_PCIDMARWCTL_DFLT_PCI_RD_CMD	0x0F000000
260 # define  BGE_PCIDMA_RWCTL_PCI_RD_CMD_SHIFT	24
261 #define BGE_PCIDMARWCTL_DFLT_PCI_WR_CMD	0xF0000000
262 # define  BGE_PCIDMA_RWCTL_PCI_WR_CMD_SHIFT	28
263 
264 #define BGE_PCI_READ_BNDRY_DISABLE	0x00000000
265 #define BGE_PCI_READ_BNDRY_16BYTES	0x00000100
266 #define BGE_PCI_READ_BNDRY_32BYTES	0x00000200
267 #define BGE_PCI_READ_BNDRY_64BYTES	0x00000300
268 #define BGE_PCI_READ_BNDRY_128BYTES	0x00000400
269 #define BGE_PCI_READ_BNDRY_256BYTES	0x00000500
270 #define BGE_PCI_READ_BNDRY_512BYTES	0x00000600
271 #define BGE_PCI_READ_BNDRY_1024BYTES	0x00000700
272 
273 #define BGE_PCI_WRITE_BNDRY_DISABLE	0x00000000
274 #define BGE_PCI_WRITE_BNDRY_16BYTES	0x00000800
275 #define BGE_PCI_WRITE_BNDRY_32BYTES	0x00001000
276 #define BGE_PCI_WRITE_BNDRY_64BYTES	0x00001800
277 #define BGE_PCI_WRITE_BNDRY_128BYTES	0x00002000
278 #define BGE_PCI_WRITE_BNDRY_256BYTES	0x00002800
279 #define BGE_PCI_WRITE_BNDRY_512BYTES	0x00003000
280 #define BGE_PCI_WRITE_BNDRY_1024BYTES	0x00003800
281 
282 /*
283  * PCI state register -- note, this register is read only
284  * unless the PCISTATE_WR bit of the PCI Misc. Host Control
285  * register is set.
286  */
287 #define BGE_PCISTATE_FORCE_RESET	0x00000001
288 #define BGE_PCISTATE_INTR_STATE		0x00000002
289 #define BGE_PCISTATE_PCI_BUSMODE	0x00000004 /* 1 = PCI, 0 = PCI-X */
290 #define BGE_PCISTATE_PCI_BUSSPEED	0x00000008 /* 1 = 33/66, 0 = 66/133 */
291 #define BGE_PCISTATE_32BIT_BUS		0x00000010 /* 1 = 32bit, 0 = 64bit */
292 #define BGE_PCISTATE_WANT_EXPROM	0x00000020
293 #define BGE_PCISTATE_EXPROM_RETRY	0x00000040
294 #define BGE_PCISTATE_FLATVIEW_MODE	0x00000100
295 #define BGE_PCISTATE_PCI_TGT_RETRY_MAX	0x00000E00
296 
297 /*
298  * PCI Clock Control register -- note, this register is read only
299  * unless the CLOCKCTL_RW bit of the PCI Misc. Host Control
300  * register is set.
301  */
302 #define BGE_PCICLOCKCTL_DETECTED_SPEED	0x0000000F
303 #define BGE_PCICLOCKCTL_M66EN		0x00000080
304 #define BGE_PCICLOCKCTL_LOWPWR_CLKMODE	0x00000200
305 #define BGE_PCICLOCKCTL_RXCPU_CLK_DIS	0x00000400
306 #define BGE_PCICLOCKCTL_TXCPU_CLK_DIS	0x00000800
307 #define BGE_PCICLOCKCTL_ALTCLK		0x00001000
308 #define BGE_PCICLOCKCTL_ALTCLK_SRC	0x00002000
309 #define BGE_PCICLOCKCTL_PCIPLL_DISABLE	0x00004000
310 #define BGE_PCICLOCKCTL_SYSPLL_DISABLE	0x00008000
311 #define BGE_PCICLOCKCTL_BIST_ENABLE	0x00010000
312 
313 
314 #ifndef PCIM_CMD_MWIEN
315 #define PCIM_CMD_MWIEN			0x0010
316 #endif
317 
318 /*
319  * High priority mailbox registers
320  * Each mailbox is 64-bits wide, though we only use the
321  * lower 32 bits. To write a 64-bit value, write the upper 32 bits
322  * first. The NIC will load the mailbox after the lower 32 bit word
323  * has been updated.
324  */
325 #define BGE_MBX_IRQ0_HI			0x0200
326 #define BGE_MBX_IRQ0_LO			0x0204
327 #define BGE_MBX_IRQ1_HI			0x0208
328 #define BGE_MBX_IRQ1_LO			0x020C
329 #define BGE_MBX_IRQ2_HI			0x0210
330 #define BGE_MBX_IRQ2_LO			0x0214
331 #define BGE_MBX_IRQ3_HI			0x0218
332 #define BGE_MBX_IRQ3_LO			0x021C
333 #define BGE_MBX_GEN0_HI			0x0220
334 #define BGE_MBX_GEN0_LO			0x0224
335 #define BGE_MBX_GEN1_HI			0x0228
336 #define BGE_MBX_GEN1_LO			0x022C
337 #define BGE_MBX_GEN2_HI			0x0230
338 #define BGE_MBX_GEN2_LO			0x0234
339 #define BGE_MBX_GEN3_HI			0x0228
340 #define BGE_MBX_GEN3_LO			0x022C
341 #define BGE_MBX_GEN4_HI			0x0240
342 #define BGE_MBX_GEN4_LO			0x0244
343 #define BGE_MBX_GEN5_HI			0x0248
344 #define BGE_MBX_GEN5_LO			0x024C
345 #define BGE_MBX_GEN6_HI			0x0250
346 #define BGE_MBX_GEN6_LO			0x0254
347 #define BGE_MBX_GEN7_HI			0x0258
348 #define BGE_MBX_GEN7_LO			0x025C
349 #define BGE_MBX_RELOAD_STATS_HI		0x0260
350 #define BGE_MBX_RELOAD_STATS_LO		0x0264
351 #define BGE_MBX_RX_STD_PROD_HI		0x0268
352 #define BGE_MBX_RX_STD_PROD_LO		0x026C
353 #define BGE_MBX_RX_JUMBO_PROD_HI	0x0270
354 #define BGE_MBX_RX_JUMBO_PROD_LO	0x0274
355 #define BGE_MBX_RX_MINI_PROD_HI		0x0278
356 #define BGE_MBX_RX_MINI_PROD_LO		0x027C
357 #define BGE_MBX_RX_CONS0_HI		0x0280
358 #define BGE_MBX_RX_CONS0_LO		0x0284
359 #define BGE_MBX_RX_CONS1_HI		0x0288
360 #define BGE_MBX_RX_CONS1_LO		0x028C
361 #define BGE_MBX_RX_CONS2_HI		0x0290
362 #define BGE_MBX_RX_CONS2_LO		0x0294
363 #define BGE_MBX_RX_CONS3_HI		0x0298
364 #define BGE_MBX_RX_CONS3_LO		0x029C
365 #define BGE_MBX_RX_CONS4_HI		0x02A0
366 #define BGE_MBX_RX_CONS4_LO		0x02A4
367 #define BGE_MBX_RX_CONS5_HI		0x02A8
368 #define BGE_MBX_RX_CONS5_LO		0x02AC
369 #define BGE_MBX_RX_CONS6_HI		0x02B0
370 #define BGE_MBX_RX_CONS6_LO		0x02B4
371 #define BGE_MBX_RX_CONS7_HI		0x02B8
372 #define BGE_MBX_RX_CONS7_LO		0x02BC
373 #define BGE_MBX_RX_CONS8_HI		0x02C0
374 #define BGE_MBX_RX_CONS8_LO		0x02C4
375 #define BGE_MBX_RX_CONS9_HI		0x02C8
376 #define BGE_MBX_RX_CONS9_LO		0x02CC
377 #define BGE_MBX_RX_CONS10_HI		0x02D0
378 #define BGE_MBX_RX_CONS10_LO		0x02D4
379 #define BGE_MBX_RX_CONS11_HI		0x02D8
380 #define BGE_MBX_RX_CONS11_LO		0x02DC
381 #define BGE_MBX_RX_CONS12_HI		0x02E0
382 #define BGE_MBX_RX_CONS12_LO		0x02E4
383 #define BGE_MBX_RX_CONS13_HI		0x02E8
384 #define BGE_MBX_RX_CONS13_LO		0x02EC
385 #define BGE_MBX_RX_CONS14_HI		0x02F0
386 #define BGE_MBX_RX_CONS14_LO		0x02F4
387 #define BGE_MBX_RX_CONS15_HI		0x02F8
388 #define BGE_MBX_RX_CONS15_LO		0x02FC
389 #define BGE_MBX_TX_HOST_PROD0_HI	0x0300
390 #define BGE_MBX_TX_HOST_PROD0_LO	0x0304
391 #define BGE_MBX_TX_HOST_PROD1_HI	0x0308
392 #define BGE_MBX_TX_HOST_PROD1_LO	0x030C
393 #define BGE_MBX_TX_HOST_PROD2_HI	0x0310
394 #define BGE_MBX_TX_HOST_PROD2_LO	0x0314
395 #define BGE_MBX_TX_HOST_PROD3_HI	0x0318
396 #define BGE_MBX_TX_HOST_PROD3_LO	0x031C
397 #define BGE_MBX_TX_HOST_PROD4_HI	0x0320
398 #define BGE_MBX_TX_HOST_PROD4_LO	0x0324
399 #define BGE_MBX_TX_HOST_PROD5_HI	0x0328
400 #define BGE_MBX_TX_HOST_PROD5_LO	0x032C
401 #define BGE_MBX_TX_HOST_PROD6_HI	0x0330
402 #define BGE_MBX_TX_HOST_PROD6_LO	0x0334
403 #define BGE_MBX_TX_HOST_PROD7_HI	0x0338
404 #define BGE_MBX_TX_HOST_PROD7_LO	0x033C
405 #define BGE_MBX_TX_HOST_PROD8_HI	0x0340
406 #define BGE_MBX_TX_HOST_PROD8_LO	0x0344
407 #define BGE_MBX_TX_HOST_PROD9_HI	0x0348
408 #define BGE_MBX_TX_HOST_PROD9_LO	0x034C
409 #define BGE_MBX_TX_HOST_PROD10_HI	0x0350
410 #define BGE_MBX_TX_HOST_PROD10_LO	0x0354
411 #define BGE_MBX_TX_HOST_PROD11_HI	0x0358
412 #define BGE_MBX_TX_HOST_PROD11_LO	0x035C
413 #define BGE_MBX_TX_HOST_PROD12_HI	0x0360
414 #define BGE_MBX_TX_HOST_PROD12_LO	0x0364
415 #define BGE_MBX_TX_HOST_PROD13_HI	0x0368
416 #define BGE_MBX_TX_HOST_PROD13_LO	0x036C
417 #define BGE_MBX_TX_HOST_PROD14_HI	0x0370
418 #define BGE_MBX_TX_HOST_PROD14_LO	0x0374
419 #define BGE_MBX_TX_HOST_PROD15_HI	0x0378
420 #define BGE_MBX_TX_HOST_PROD15_LO	0x037C
421 #define BGE_MBX_TX_NIC_PROD0_HI		0x0380
422 #define BGE_MBX_TX_NIC_PROD0_LO		0x0384
423 #define BGE_MBX_TX_NIC_PROD1_HI		0x0388
424 #define BGE_MBX_TX_NIC_PROD1_LO		0x038C
425 #define BGE_MBX_TX_NIC_PROD2_HI		0x0390
426 #define BGE_MBX_TX_NIC_PROD2_LO		0x0394
427 #define BGE_MBX_TX_NIC_PROD3_HI		0x0398
428 #define BGE_MBX_TX_NIC_PROD3_LO		0x039C
429 #define BGE_MBX_TX_NIC_PROD4_HI		0x03A0
430 #define BGE_MBX_TX_NIC_PROD4_LO		0x03A4
431 #define BGE_MBX_TX_NIC_PROD5_HI		0x03A8
432 #define BGE_MBX_TX_NIC_PROD5_LO		0x03AC
433 #define BGE_MBX_TX_NIC_PROD6_HI		0x03B0
434 #define BGE_MBX_TX_NIC_PROD6_LO		0x03B4
435 #define BGE_MBX_TX_NIC_PROD7_HI		0x03B8
436 #define BGE_MBX_TX_NIC_PROD7_LO		0x03BC
437 #define BGE_MBX_TX_NIC_PROD8_HI		0x03C0
438 #define BGE_MBX_TX_NIC_PROD8_LO		0x03C4
439 #define BGE_MBX_TX_NIC_PROD9_HI		0x03C8
440 #define BGE_MBX_TX_NIC_PROD9_LO		0x03CC
441 #define BGE_MBX_TX_NIC_PROD10_HI	0x03D0
442 #define BGE_MBX_TX_NIC_PROD10_LO	0x03D4
443 #define BGE_MBX_TX_NIC_PROD11_HI	0x03D8
444 #define BGE_MBX_TX_NIC_PROD11_LO	0x03DC
445 #define BGE_MBX_TX_NIC_PROD12_HI	0x03E0
446 #define BGE_MBX_TX_NIC_PROD12_LO	0x03E4
447 #define BGE_MBX_TX_NIC_PROD13_HI	0x03E8
448 #define BGE_MBX_TX_NIC_PROD13_LO	0x03EC
449 #define BGE_MBX_TX_NIC_PROD14_HI	0x03F0
450 #define BGE_MBX_TX_NIC_PROD14_LO	0x03F4
451 #define BGE_MBX_TX_NIC_PROD15_HI	0x03F8
452 #define BGE_MBX_TX_NIC_PROD15_LO	0x03FC
453 
454 #define BGE_TX_RINGS_MAX		4
455 #define BGE_TX_RINGS_EXTSSRAM_MAX	16
456 #define BGE_RX_RINGS_MAX		16
457 
458 /* Ethernet MAC control registers */
459 #define BGE_MAC_MODE			0x0400
460 #define BGE_MAC_STS			0x0404
461 #define BGE_MAC_EVT_ENB			0x0408
462 #define BGE_MAC_LED_CTL			0x040C
463 #define BGE_MAC_ADDR1_LO		0x0410
464 #define BGE_MAC_ADDR1_HI		0x0414
465 #define BGE_MAC_ADDR2_LO		0x0418
466 #define BGE_MAC_ADDR2_HI		0x041C
467 #define BGE_MAC_ADDR3_LO		0x0420
468 #define BGE_MAC_ADDR3_HI		0x0424
469 #define BGE_MAC_ADDR4_LO		0x0428
470 #define BGE_MAC_ADDR4_HI		0x042C
471 #define BGE_WOL_PATPTR			0x0430
472 #define BGE_WOL_PATCFG			0x0434
473 #define BGE_TX_RANDOM_BACKOFF		0x0438
474 #define BGE_RX_MTU			0x043C
475 #define BGE_GBIT_PCS_TEST		0x0440
476 #define BGE_TX_TBI_AUTONEG		0x0444
477 #define BGE_RX_TBI_AUTONEG		0x0448
478 #define BGE_MI_COMM			0x044C
479 #define BGE_MI_STS			0x0450
480 #define BGE_MI_MODE			0x0454
481 #define BGE_AUTOPOLL_STS		0x0458
482 #define BGE_TX_MODE			0x045C
483 #define BGE_TX_STS			0x0460
484 #define BGE_TX_LENGTHS			0x0464
485 #define BGE_RX_MODE			0x0468
486 #define BGE_RX_STS			0x046C
487 #define BGE_MAR0			0x0470
488 #define BGE_MAR1			0x0474
489 #define BGE_MAR2			0x0478
490 #define BGE_MAR3			0x047C
491 #define BGE_RX_BD_RULES_CTL0		0x0480
492 #define BGE_RX_BD_RULES_MASKVAL0	0x0484
493 #define BGE_RX_BD_RULES_CTL1		0x0488
494 #define BGE_RX_BD_RULES_MASKVAL1	0x048C
495 #define BGE_RX_BD_RULES_CTL2		0x0490
496 #define BGE_RX_BD_RULES_MASKVAL2	0x0494
497 #define BGE_RX_BD_RULES_CTL3		0x0498
498 #define BGE_RX_BD_RULES_MASKVAL3	0x049C
499 #define BGE_RX_BD_RULES_CTL4		0x04A0
500 #define BGE_RX_BD_RULES_MASKVAL4	0x04A4
501 #define BGE_RX_BD_RULES_CTL5		0x04A8
502 #define BGE_RX_BD_RULES_MASKVAL5	0x04AC
503 #define BGE_RX_BD_RULES_CTL6		0x04B0
504 #define BGE_RX_BD_RULES_MASKVAL6	0x04B4
505 #define BGE_RX_BD_RULES_CTL7		0x04B8
506 #define BGE_RX_BD_RULES_MASKVAL7	0x04BC
507 #define BGE_RX_BD_RULES_CTL8		0x04C0
508 #define BGE_RX_BD_RULES_MASKVAL8	0x04C4
509 #define BGE_RX_BD_RULES_CTL9		0x04C8
510 #define BGE_RX_BD_RULES_MASKVAL9	0x04CC
511 #define BGE_RX_BD_RULES_CTL10		0x04D0
512 #define BGE_RX_BD_RULES_MASKVAL10	0x04D4
513 #define BGE_RX_BD_RULES_CTL11		0x04D8
514 #define BGE_RX_BD_RULES_MASKVAL11	0x04DC
515 #define BGE_RX_BD_RULES_CTL12		0x04E0
516 #define BGE_RX_BD_RULES_MASKVAL12	0x04E4
517 #define BGE_RX_BD_RULES_CTL13		0x04E8
518 #define BGE_RX_BD_RULES_MASKVAL13	0x04EC
519 #define BGE_RX_BD_RULES_CTL14		0x04F0
520 #define BGE_RX_BD_RULES_MASKVAL14	0x04F4
521 #define BGE_RX_BD_RULES_CTL15		0x04F8
522 #define BGE_RX_BD_RULES_MASKVAL15	0x04FC
523 #define BGE_RX_RULES_CFG		0x0500
524 #define BGE_RX_STATS			0x0800
525 #define BGE_TX_STATS			0x0880
526 
527 /* Ethernet MAC Mode register */
528 #define BGE_MACMODE_RESET		0x00000001
529 #define BGE_MACMODE_HALF_DUPLEX		0x00000002
530 #define BGE_MACMODE_PORTMODE		0x0000000C
531 #define BGE_MACMODE_LOOPBACK		0x00000010
532 #define BGE_MACMODE_RX_TAGGEDPKT	0x00000080
533 #define BGE_MACMODE_TX_BURST_ENB	0x00000100
534 #define BGE_MACMODE_MAX_DEFER		0x00000200
535 #define BGE_MACMODE_LINK_POLARITY	0x00000400
536 #define BGE_MACMODE_RX_STATS_ENB	0x00000800
537 #define BGE_MACMODE_RX_STATS_CLEAR	0x00001000
538 #define BGE_MACMODE_RX_STATS_FLUSH	0x00002000
539 #define BGE_MACMODE_TX_STATS_ENB	0x00004000
540 #define BGE_MACMODE_TX_STATS_CLEAR	0x00008000
541 #define BGE_MACMODE_TX_STATS_FLUSH	0x00010000
542 #define BGE_MACMODE_TBI_SEND_CFGS	0x00020000
543 #define BGE_MACMODE_MAGIC_PKT_ENB	0x00040000
544 #define BGE_MACMODE_ACPI_PWRON_ENB	0x00080000
545 #define BGE_MACMODE_MIP_ENB		0x00100000
546 #define BGE_MACMODE_TXDMA_ENB		0x00200000
547 #define BGE_MACMODE_RXDMA_ENB		0x00400000
548 #define BGE_MACMODE_FRMHDR_DMA_ENB	0x00800000
549 
550 #define BGE_PORTMODE_NONE		0x00000000
551 #define BGE_PORTMODE_MII		0x00000004
552 #define BGE_PORTMODE_GMII		0x00000008
553 #define BGE_PORTMODE_TBI		0x0000000C
554 
555 /* MAC Status register */
556 #define BGE_MACSTAT_TBI_PCS_SYNCHED	0x00000001
557 #define BGE_MACSTAT_TBI_SIGNAL_DETECT	0x00000002
558 #define BGE_MACSTAT_RX_CFG		0x00000004
559 #define BGE_MACSTAT_CFG_CHANGED		0x00000008
560 #define BGE_MACSTAT_SYNC_CHANGED	0x00000010
561 #define BGE_MACSTAT_PORT_DECODE_ERROR	0x00000400
562 #define BGE_MACSTAT_LINK_CHANGED	0x00001000
563 #define BGE_MACSTAT_MI_COMPLETE		0x00400000
564 #define BGE_MACSTAT_MI_INTERRUPT	0x00800000
565 #define BGE_MACSTAT_AUTOPOLL_ERROR	0x01000000
566 #define BGE_MACSTAT_ODI_ERROR		0x02000000
567 #define BGE_MACSTAT_RXSTAT_OFLOW	0x04000000
568 #define BGE_MACSTAT_TXSTAT_OFLOW	0x08000000
569 
570 /* MAC Event Enable Register */
571 #define BGE_EVTENB_PORT_DECODE_ERROR	0x00000400
572 #define BGE_EVTENB_LINK_CHANGED		0x00001000
573 #define BGE_EVTENB_MI_COMPLETE		0x00400000
574 #define BGE_EVTENB_MI_INTERRUPT		0x00800000
575 #define BGE_EVTENB_AUTOPOLL_ERROR	0x01000000
576 #define BGE_EVTENB_ODI_ERROR		0x02000000
577 #define BGE_EVTENB_RXSTAT_OFLOW		0x04000000
578 #define BGE_EVTENB_TXSTAT_OFLOW		0x08000000
579 
580 /* LED Control Register */
581 #define BGE_LEDCTL_LINKLED_OVERRIDE	0x00000001
582 #define BGE_LEDCTL_1000MBPS_LED		0x00000002
583 #define BGE_LEDCTL_100MBPS_LED		0x00000004
584 #define BGE_LEDCTL_10MBPS_LED		0x00000008
585 #define BGE_LEDCTL_TRAFLED_OVERRIDE	0x00000010
586 #define BGE_LEDCTL_TRAFLED_BLINK	0x00000020
587 #define BGE_LEDCTL_TREFLED_BLINK_2	0x00000040
588 #define BGE_LEDCTL_1000MBPS_STS		0x00000080
589 #define BGE_LEDCTL_100MBPS_STS		0x00000100
590 #define BGE_LEDCTL_10MBPS_STS		0x00000200
591 #define BGE_LEDCTL_TRADLED_STS		0x00000400
592 #define BGE_LEDCTL_BLINKPERIOD		0x7FF80000
593 #define BGE_LEDCTL_BLINKPERIOD_OVERRIDE	0x80000000
594 
595 /* TX backoff seed register */
596 #define BGE_TX_BACKOFF_SEED_MASK	0x3F
597 
598 /* Autopoll status register */
599 #define BGE_AUTOPOLLSTS_ERROR		0x00000001
600 
601 /* Transmit MAC mode register */
602 #define BGE_TXMODE_RESET		0x00000001
603 #define BGE_TXMODE_ENABLE		0x00000002
604 #define BGE_TXMODE_FLOWCTL_ENABLE	0x00000010
605 #define BGE_TXMODE_BIGBACKOFF_ENABLE	0x00000020
606 #define BGE_TXMODE_LONGPAUSE_ENABLE	0x00000040
607 
608 /* Transmit MAC status register */
609 #define BGE_TXSTAT_RX_XOFFED		0x00000001
610 #define BGE_TXSTAT_SENT_XOFF		0x00000002
611 #define BGE_TXSTAT_SENT_XON		0x00000004
612 #define BGE_TXSTAT_LINK_UP		0x00000008
613 #define BGE_TXSTAT_ODI_UFLOW		0x00000010
614 #define BGE_TXSTAT_ODI_OFLOW		0x00000020
615 
616 /* Transmit MAC lengths register */
617 #define BGE_TXLEN_SLOTTIME		0x000000FF
618 #define BGE_TXLEN_IPG			0x00000F00
619 #define BGE_TXLEN_CRS			0x00003000
620 
621 /* Receive MAC mode register */
622 #define BGE_RXMODE_RESET		0x00000001
623 #define BGE_RXMODE_ENABLE		0x00000002
624 #define BGE_RXMODE_FLOWCTL_ENABLE	0x00000004
625 #define BGE_RXMODE_RX_GIANTS		0x00000020
626 #define BGE_RXMODE_RX_RUNTS		0x00000040
627 #define BGE_RXMODE_8022_LENCHECK	0x00000080
628 #define BGE_RXMODE_RX_PROMISC		0x00000100
629 #define BGE_RXMODE_RX_NO_CRC_CHECK	0x00000200
630 #define BGE_RXMODE_RX_KEEP_VLAN_DIAG	0x00000400
631 
632 /* Receive MAC status register */
633 #define BGE_RXSTAT_REMOTE_XOFFED	0x00000001
634 #define BGE_RXSTAT_RCVD_XOFF		0x00000002
635 #define BGE_RXSTAT_RCVD_XON		0x00000004
636 
637 /* Receive Rules Control register */
638 #define BGE_RXRULECTL_OFFSET		0x000000FF
639 #define BGE_RXRULECTL_CLASS		0x00001F00
640 #define BGE_RXRULECTL_HDRTYPE		0x0000E000
641 #define BGE_RXRULECTL_COMPARE_OP	0x00030000
642 #define BGE_RXRULECTL_MAP		0x01000000
643 #define BGE_RXRULECTL_DISCARD		0x02000000
644 #define BGE_RXRULECTL_MASK		0x04000000
645 #define BGE_RXRULECTL_ACTIVATE_PROC3	0x08000000
646 #define BGE_RXRULECTL_ACTIVATE_PROC2	0x10000000
647 #define BGE_RXRULECTL_ACTIVATE_PROC1	0x20000000
648 #define BGE_RXRULECTL_ANDWITHNEXT	0x40000000
649 
650 /* Receive Rules Mask register */
651 #define BGE_RXRULEMASK_VALUE		0x0000FFFF
652 #define BGE_RXRULEMASK_MASKVAL		0xFFFF0000
653 
654 /* MI communication register */
655 #define BGE_MICOMM_DATA			0x0000FFFF
656 #define BGE_MICOMM_REG			0x001F0000
657 #define BGE_MICOMM_PHY			0x03E00000
658 #define BGE_MICOMM_CMD			0x0C000000
659 #define BGE_MICOMM_READFAIL		0x10000000
660 #define BGE_MICOMM_BUSY			0x20000000
661 
662 #define BGE_MIREG(x)	((x & 0x1F) << 16)
663 #define BGE_MIPHY(x)	((x & 0x1F) << 21)
664 #define BGE_MICMD_WRITE			0x04000000
665 #define BGE_MICMD_READ			0x08000000
666 
667 /* MI status register */
668 #define BGE_MISTS_LINK			0x00000001
669 #define BGE_MISTS_10MBPS		0x00000002
670 
671 #define BGE_MIMODE_SHORTPREAMBLE	0x00000002
672 #define BGE_MIMODE_AUTOPOLL		0x00000010
673 #define BGE_MIMODE_CLKCNT		0x001F0000
674 
675 
676 /*
677  * Send data initiator control registers.
678  */
679 #define BGE_SDI_MODE			0x0C00
680 #define BGE_SDI_STATUS			0x0C04
681 #define BGE_SDI_STATS_CTL		0x0C08
682 #define BGE_SDI_STATS_ENABLE_MASK	0x0C0C
683 #define BGE_SDI_STATS_INCREMENT_MASK	0x0C10
684 #define BGE_LOCSTATS_COS0		0x0C80
685 #define BGE_LOCSTATS_COS1		0x0C84
686 #define BGE_LOCSTATS_COS2		0x0C88
687 #define BGE_LOCSTATS_COS3		0x0C8C
688 #define BGE_LOCSTATS_COS4		0x0C90
689 #define BGE_LOCSTATS_COS5		0x0C84
690 #define BGE_LOCSTATS_COS6		0x0C98
691 #define BGE_LOCSTATS_COS7		0x0C9C
692 #define BGE_LOCSTATS_COS8		0x0CA0
693 #define BGE_LOCSTATS_COS9		0x0CA4
694 #define BGE_LOCSTATS_COS10		0x0CA8
695 #define BGE_LOCSTATS_COS11		0x0CAC
696 #define BGE_LOCSTATS_COS12		0x0CB0
697 #define BGE_LOCSTATS_COS13		0x0CB4
698 #define BGE_LOCSTATS_COS14		0x0CB8
699 #define BGE_LOCSTATS_COS15		0x0CBC
700 #define BGE_LOCSTATS_DMA_RQ_FULL	0x0CC0
701 #define BGE_LOCSTATS_DMA_HIPRIO_RQ_FULL	0x0CC4
702 #define BGE_LOCSTATS_SDC_QUEUE_FULL	0x0CC8
703 #define BGE_LOCSTATS_NIC_SENDPROD_SET	0x0CCC
704 #define BGE_LOCSTATS_STATS_UPDATED	0x0CD0
705 #define BGE_LOCSTATS_IRQS		0x0CD4
706 #define BGE_LOCSTATS_AVOIDED_IRQS	0x0CD8
707 #define BGE_LOCSTATS_TX_THRESH_HIT	0x0CDC
708 
709 /* Send Data Initiator mode register */
710 #define BGE_SDIMODE_RESET		0x00000001
711 #define BGE_SDIMODE_ENABLE		0x00000002
712 #define BGE_SDIMODE_STATS_OFLOW_ATTN	0x00000004
713 
714 /* Send Data Initiator stats register */
715 #define BGE_SDISTAT_STATS_OFLOW_ATTN	0x00000004
716 
717 /* Send Data Initiator stats control register */
718 #define BGE_SDISTATSCTL_ENABLE		0x00000001
719 #define BGE_SDISTATSCTL_FASTER		0x00000002
720 #define BGE_SDISTATSCTL_CLEAR		0x00000004
721 #define BGE_SDISTATSCTL_FORCEFLUSH	0x00000008
722 #define BGE_SDISTATSCTL_FORCEZERO	0x00000010
723 
724 /*
725  * Send Data Completion Control registers
726  */
727 #define BGE_SDC_MODE			0x1000
728 #define BGE_SDC_STATUS			0x1004
729 
730 /* Send Data completion mode register */
731 #define BGE_SDCMODE_RESET		0x00000001
732 #define BGE_SDCMODE_ENABLE		0x00000002
733 #define BGE_SDCMODE_ATTN		0x00000004
734 
735 /* Send Data completion status register */
736 #define BGE_SDCSTAT_ATTN		0x00000004
737 
738 /*
739  * Send BD Ring Selector Control registers
740  */
741 #define BGE_SRS_MODE			0x1400
742 #define BGE_SRS_STATUS			0x1404
743 #define BGE_SRS_HWDIAG			0x1408
744 #define BGE_SRS_LOC_NIC_CONS0		0x1440
745 #define BGE_SRS_LOC_NIC_CONS1		0x1444
746 #define BGE_SRS_LOC_NIC_CONS2		0x1448
747 #define BGE_SRS_LOC_NIC_CONS3		0x144C
748 #define BGE_SRS_LOC_NIC_CONS4		0x1450
749 #define BGE_SRS_LOC_NIC_CONS5		0x1454
750 #define BGE_SRS_LOC_NIC_CONS6		0x1458
751 #define BGE_SRS_LOC_NIC_CONS7		0x145C
752 #define BGE_SRS_LOC_NIC_CONS8		0x1460
753 #define BGE_SRS_LOC_NIC_CONS9		0x1464
754 #define BGE_SRS_LOC_NIC_CONS10		0x1468
755 #define BGE_SRS_LOC_NIC_CONS11		0x146C
756 #define BGE_SRS_LOC_NIC_CONS12		0x1470
757 #define BGE_SRS_LOC_NIC_CONS13		0x1474
758 #define BGE_SRS_LOC_NIC_CONS14		0x1478
759 #define BGE_SRS_LOC_NIC_CONS15		0x147C
760 
761 /* Send BD Ring Selector Mode register */
762 #define BGE_SRSMODE_RESET		0x00000001
763 #define BGE_SRSMODE_ENABLE		0x00000002
764 #define BGE_SRSMODE_ATTN		0x00000004
765 
766 /* Send BD Ring Selector Status register */
767 #define BGE_SRSSTAT_ERROR		0x00000004
768 
769 /* Send BD Ring Selector HW Diagnostics register */
770 #define BGE_SRSHWDIAG_STATE		0x0000000F
771 #define BGE_SRSHWDIAG_CURRINGNUM	0x000000F0
772 #define BGE_SRSHWDIAG_STAGEDRINGNUM	0x00000F00
773 #define BGE_SRSHWDIAG_RINGNUM_IN_MBX	0x0000F000
774 
775 /*
776  * Send BD Initiator Selector Control registers
777  */
778 #define BGE_SBDI_MODE			0x1800
779 #define BGE_SBDI_STATUS			0x1804
780 #define BGE_SBDI_LOC_NIC_PROD0		0x1808
781 #define BGE_SBDI_LOC_NIC_PROD1		0x180C
782 #define BGE_SBDI_LOC_NIC_PROD2		0x1810
783 #define BGE_SBDI_LOC_NIC_PROD3		0x1814
784 #define BGE_SBDI_LOC_NIC_PROD4		0x1818
785 #define BGE_SBDI_LOC_NIC_PROD5		0x181C
786 #define BGE_SBDI_LOC_NIC_PROD6		0x1820
787 #define BGE_SBDI_LOC_NIC_PROD7		0x1824
788 #define BGE_SBDI_LOC_NIC_PROD8		0x1828
789 #define BGE_SBDI_LOC_NIC_PROD9		0x182C
790 #define BGE_SBDI_LOC_NIC_PROD10		0x1830
791 #define BGE_SBDI_LOC_NIC_PROD11		0x1834
792 #define BGE_SBDI_LOC_NIC_PROD12		0x1838
793 #define BGE_SBDI_LOC_NIC_PROD13		0x183C
794 #define BGE_SBDI_LOC_NIC_PROD14		0x1840
795 #define BGE_SBDI_LOC_NIC_PROD15		0x1844
796 
797 /* Send BD Initiator Mode register */
798 #define BGE_SBDIMODE_RESET		0x00000001
799 #define BGE_SBDIMODE_ENABLE		0x00000002
800 #define BGE_SBDIMODE_ATTN		0x00000004
801 
802 /* Send BD Initiator Status register */
803 #define BGE_SBDISTAT_ERROR		0x00000004
804 
805 /*
806  * Send BD Completion Control registers
807  */
808 #define BGE_SBDC_MODE			0x1C00
809 #define BGE_SBDC_STATUS			0x1C04
810 
811 /* Send BD Completion Control Mode register */
812 #define BGE_SBDCMODE_RESET		0x00000001
813 #define BGE_SBDCMODE_ENABLE		0x00000002
814 #define BGE_SBDCMODE_ATTN		0x00000004
815 
816 /* Send BD Completion Control Status register */
817 #define BGE_SBDCSTAT_ATTN		0x00000004
818 
819 /*
820  * Receive List Placement Control registers
821  */
822 #define BGE_RXLP_MODE			0x2000
823 #define BGE_RXLP_STATUS			0x2004
824 #define BGE_RXLP_SEL_LIST_LOCK		0x2008
825 #define BGE_RXLP_SEL_NON_EMPTY_BITS	0x200C
826 #define BGE_RXLP_CFG			0x2010
827 #define BGE_RXLP_STATS_CTL		0x2014
828 #define BGE_RXLP_STATS_ENABLE_MASK	0x2018
829 #define BGE_RXLP_STATS_INCREMENT_MASK	0x201C
830 #define BGE_RXLP_HEAD0			0x2100
831 #define BGE_RXLP_TAIL0			0x2104
832 #define BGE_RXLP_COUNT0			0x2108
833 #define BGE_RXLP_HEAD1			0x2110
834 #define BGE_RXLP_TAIL1			0x2114
835 #define BGE_RXLP_COUNT1			0x2118
836 #define BGE_RXLP_HEAD2			0x2120
837 #define BGE_RXLP_TAIL2			0x2124
838 #define BGE_RXLP_COUNT2			0x2128
839 #define BGE_RXLP_HEAD3			0x2130
840 #define BGE_RXLP_TAIL3			0x2134
841 #define BGE_RXLP_COUNT3			0x2138
842 #define BGE_RXLP_HEAD4			0x2140
843 #define BGE_RXLP_TAIL4			0x2144
844 #define BGE_RXLP_COUNT4			0x2148
845 #define BGE_RXLP_HEAD5			0x2150
846 #define BGE_RXLP_TAIL5			0x2154
847 #define BGE_RXLP_COUNT5			0x2158
848 #define BGE_RXLP_HEAD6			0x2160
849 #define BGE_RXLP_TAIL6			0x2164
850 #define BGE_RXLP_COUNT6			0x2168
851 #define BGE_RXLP_HEAD7			0x2170
852 #define BGE_RXLP_TAIL7			0x2174
853 #define BGE_RXLP_COUNT7			0x2178
854 #define BGE_RXLP_HEAD8			0x2180
855 #define BGE_RXLP_TAIL8			0x2184
856 #define BGE_RXLP_COUNT8			0x2188
857 #define BGE_RXLP_HEAD9			0x2190
858 #define BGE_RXLP_TAIL9			0x2194
859 #define BGE_RXLP_COUNT9			0x2198
860 #define BGE_RXLP_HEAD10			0x21A0
861 #define BGE_RXLP_TAIL10			0x21A4
862 #define BGE_RXLP_COUNT10		0x21A8
863 #define BGE_RXLP_HEAD11			0x21B0
864 #define BGE_RXLP_TAIL11			0x21B4
865 #define BGE_RXLP_COUNT11		0x21B8
866 #define BGE_RXLP_HEAD12			0x21C0
867 #define BGE_RXLP_TAIL12			0x21C4
868 #define BGE_RXLP_COUNT12		0x21C8
869 #define BGE_RXLP_HEAD13			0x21D0
870 #define BGE_RXLP_TAIL13			0x21D4
871 #define BGE_RXLP_COUNT13		0x21D8
872 #define BGE_RXLP_HEAD14			0x21E0
873 #define BGE_RXLP_TAIL14			0x21E4
874 #define BGE_RXLP_COUNT14		0x21E8
875 #define BGE_RXLP_HEAD15			0x21F0
876 #define BGE_RXLP_TAIL15			0x21F4
877 #define BGE_RXLP_COUNT15		0x21F8
878 #define BGE_RXLP_LOCSTAT_COS0		0x2200
879 #define BGE_RXLP_LOCSTAT_COS1		0x2204
880 #define BGE_RXLP_LOCSTAT_COS2		0x2208
881 #define BGE_RXLP_LOCSTAT_COS3		0x220C
882 #define BGE_RXLP_LOCSTAT_COS4		0x2210
883 #define BGE_RXLP_LOCSTAT_COS5		0x2214
884 #define BGE_RXLP_LOCSTAT_COS6		0x2218
885 #define BGE_RXLP_LOCSTAT_COS7		0x221C
886 #define BGE_RXLP_LOCSTAT_COS8		0x2220
887 #define BGE_RXLP_LOCSTAT_COS9		0x2224
888 #define BGE_RXLP_LOCSTAT_COS10		0x2228
889 #define BGE_RXLP_LOCSTAT_COS11		0x222C
890 #define BGE_RXLP_LOCSTAT_COS12		0x2230
891 #define BGE_RXLP_LOCSTAT_COS13		0x2234
892 #define BGE_RXLP_LOCSTAT_COS14		0x2238
893 #define BGE_RXLP_LOCSTAT_COS15		0x223C
894 #define BGE_RXLP_LOCSTAT_FILTDROP	0x2240
895 #define BGE_RXLP_LOCSTAT_DMA_WRQ_FULL	0x2244
896 #define BGE_RXLP_LOCSTAT_DMA_HPWRQ_FULL	0x2248
897 #define BGE_RXLP_LOCSTAT_OUT_OF_BDS	0x224C
898 #define BGE_RXLP_LOCSTAT_IFIN_DROPS	0x2250
899 #define BGE_RXLP_LOCSTAT_IFIN_ERRORS	0x2254
900 #define BGE_RXLP_LOCSTAT_RXTHRESH_HIT	0x2258
901 
902 
903 /* Receive List Placement mode register */
904 #define BGE_RXLPMODE_RESET		0x00000001
905 #define BGE_RXLPMODE_ENABLE		0x00000002
906 #define BGE_RXLPMODE_CLASS0_ATTN	0x00000004
907 #define BGE_RXLPMODE_MAPOUTRANGE_ATTN	0x00000008
908 #define BGE_RXLPMODE_STATSOFLOW_ATTN	0x00000010
909 
910 /* Receive List Placement Status register */
911 #define BGE_RXLPSTAT_CLASS0_ATTN	0x00000004
912 #define BGE_RXLPSTAT_MAPOUTRANGE_ATTN	0x00000008
913 #define BGE_RXLPSTAT_STATSOFLOW_ATTN	0x00000010
914 
915 /*
916  * Receive Data and Receive BD Initiator Control Registers
917  */
918 #define BGE_RDBDI_MODE			0x2400
919 #define BGE_RDBDI_STATUS		0x2404
920 #define BGE_RX_JUMBO_RCB_HADDR_HI	0x2440
921 #define BGE_RX_JUMBO_RCB_HADDR_LO	0x2444
922 #define BGE_RX_JUMBO_RCB_MAXLEN_FLAGS	0x2448
923 #define BGE_RX_JUMBO_RCB_NICADDR	0x244C
924 #define BGE_RX_STD_RCB_HADDR_HI		0x2450
925 #define BGE_RX_STD_RCB_HADDR_LO		0x2454
926 #define BGE_RX_STD_RCB_MAXLEN_FLAGS	0x2458
927 #define BGE_RX_STD_RCB_NICADDR		0x245C
928 #define BGE_RX_MINI_RCB_HADDR_HI	0x2460
929 #define BGE_RX_MINI_RCB_HADDR_LO	0x2464
930 #define BGE_RX_MINI_RCB_MAXLEN_FLAGS	0x2468
931 #define BGE_RX_MINI_RCB_NICADDR		0x246C
932 #define BGE_RDBDI_JUMBO_RX_CONS		0x2470
933 #define BGE_RDBDI_STD_RX_CONS		0x2474
934 #define BGE_RDBDI_MINI_RX_CONS		0x2478
935 #define BGE_RDBDI_RETURN_PROD0		0x2480
936 #define BGE_RDBDI_RETURN_PROD1		0x2484
937 #define BGE_RDBDI_RETURN_PROD2		0x2488
938 #define BGE_RDBDI_RETURN_PROD3		0x248C
939 #define BGE_RDBDI_RETURN_PROD4		0x2490
940 #define BGE_RDBDI_RETURN_PROD5		0x2494
941 #define BGE_RDBDI_RETURN_PROD6		0x2498
942 #define BGE_RDBDI_RETURN_PROD7		0x249C
943 #define BGE_RDBDI_RETURN_PROD8		0x24A0
944 #define BGE_RDBDI_RETURN_PROD9		0x24A4
945 #define BGE_RDBDI_RETURN_PROD10		0x24A8
946 #define BGE_RDBDI_RETURN_PROD11		0x24AC
947 #define BGE_RDBDI_RETURN_PROD12		0x24B0
948 #define BGE_RDBDI_RETURN_PROD13		0x24B4
949 #define BGE_RDBDI_RETURN_PROD14		0x24B8
950 #define BGE_RDBDI_RETURN_PROD15		0x24BC
951 #define BGE_RDBDI_HWDIAG		0x24C0
952 
953 
954 /* Receive Data and Receive BD Initiator Mode register */
955 #define BGE_RDBDIMODE_RESET		0x00000001
956 #define BGE_RDBDIMODE_ENABLE		0x00000002
957 #define BGE_RDBDIMODE_JUMBO_ATTN	0x00000004
958 #define BGE_RDBDIMODE_GIANT_ATTN	0x00000008
959 #define BGE_RDBDIMODE_BADRINGSZ_ATTN	0x00000010
960 
961 /* Receive Data and Receive BD Initiator Status register */
962 #define BGE_RDBDISTAT_JUMBO_ATTN	0x00000004
963 #define BGE_RDBDISTAT_GIANT_ATTN	0x00000008
964 #define BGE_RDBDISTAT_BADRINGSZ_ATTN	0x00000010
965 
966 
967 /*
968  * Receive Data Completion Control registers
969  */
970 #define BGE_RDC_MODE			0x2800
971 
972 /* Receive Data Completion Mode register */
973 #define BGE_RDCMODE_RESET		0x00000001
974 #define BGE_RDCMODE_ENABLE		0x00000002
975 #define BGE_RDCMODE_ATTN		0x00000004
976 
977 /*
978  * Receive BD Initiator Control registers
979  */
980 #define BGE_RBDI_MODE			0x2C00
981 #define BGE_RBDI_STATUS			0x2C04
982 #define BGE_RBDI_NIC_JUMBO_BD_PROD	0x2C08
983 #define BGE_RBDI_NIC_STD_BD_PROD	0x2C0C
984 #define BGE_RBDI_NIC_MINI_BD_PROD	0x2C10
985 #define BGE_RBDI_MINI_REPL_THRESH	0x2C14
986 #define BGE_RBDI_STD_REPL_THRESH	0x2C18
987 #define BGE_RBDI_JUMBO_REPL_THRESH	0x2C1C
988 
989 /* Receive BD Initiator Mode register */
990 #define BGE_RBDIMODE_RESET		0x00000001
991 #define BGE_RBDIMODE_ENABLE		0x00000002
992 #define BGE_RBDIMODE_ATTN		0x00000004
993 
994 /* Receive BD Initiator Status register */
995 #define BGE_RBDISTAT_ATTN		0x00000004
996 
997 /*
998  * Receive BD Completion Control registers
999  */
1000 #define BGE_RBDC_MODE			0x3000
1001 #define BGE_RBDC_STATUS			0x3004
1002 #define BGE_RBDC_JUMBO_BD_PROD		0x3008
1003 #define BGE_RBDC_STD_BD_PROD		0x300C
1004 #define BGE_RBDC_MINI_BD_PROD		0x3010
1005 
1006 /* Receive BD completion mode register */
1007 #define BGE_RBDCMODE_RESET		0x00000001
1008 #define BGE_RBDCMODE_ENABLE		0x00000002
1009 #define BGE_RBDCMODE_ATTN		0x00000004
1010 
1011 /* Receive BD completion status register */
1012 #define BGE_RBDCSTAT_ERROR		0x00000004
1013 
1014 /*
1015  * Receive List Selector Control registers
1016  */
1017 #define BGE_RXLS_MODE			0x3400
1018 #define BGE_RXLS_STATUS			0x3404
1019 
1020 /* Receive List Selector Mode register */
1021 #define BGE_RXLSMODE_RESET		0x00000001
1022 #define BGE_RXLSMODE_ENABLE		0x00000002
1023 #define BGE_RXLSMODE_ATTN		0x00000004
1024 
1025 /* Receive List Selector Status register */
1026 #define BGE_RXLSSTAT_ERROR		0x00000004
1027 
1028 /*
1029  * Mbuf Cluster Free registers (has nothing to do with BSD mbufs)
1030  */
1031 #define BGE_MBCF_MODE			0x3800
1032 #define BGE_MBCF_STATUS			0x3804
1033 
1034 /* Mbuf Cluster Free mode register */
1035 #define BGE_MBCFMODE_RESET		0x00000001
1036 #define BGE_MBCFMODE_ENABLE		0x00000002
1037 #define BGE_MBCFMODE_ATTN		0x00000004
1038 
1039 /* Mbuf Cluster Free status register */
1040 #define BGE_MBCFSTAT_ERROR		0x00000004
1041 
1042 /*
1043  * Host Coalescing Control registers
1044  */
1045 #define BGE_HCC_MODE			0x3C00
1046 #define BGE_HCC_STATUS			0x3C04
1047 #define BGE_HCC_RX_COAL_TICKS		0x3C08
1048 #define BGE_HCC_TX_COAL_TICKS		0x3C0C
1049 #define BGE_HCC_RX_MAX_COAL_BDS		0x3C10
1050 #define BGE_HCC_TX_MAX_COAL_BDS		0x3C14
1051 #define BGE_HCC_RX_COAL_TICKS_INT	0x3C18 /* ticks during interrupt */
1052 #define BGE_HCC_TX_COAL_TICKS_INT	0x3C1C /* ticks during interrupt */
1053 #define BGE_HCC_RX_MAX_COAL_BDS_INT	0x3C20 /* BDs during interrupt */
1054 #define BGE_HCC_TX_MAX_COAL_BDS_INT	0x3C34 /* BDs during interrupt */
1055 #define BGE_HCC_STATS_TICKS		0x3C28
1056 #define BGE_HCC_STATS_ADDR_HI		0x3C30
1057 #define BGE_HCC_STATS_ADDR_LO		0x3C34
1058 #define BGE_HCC_STATUSBLK_ADDR_HI	0x3C38
1059 #define BGE_HCC_STATUSBLK_ADDR_LO	0x3C3C
1060 #define BGE_HCC_STATS_BASEADDR		0x3C40 /* address in NIC memory */
1061 #define BGE_HCC_STATUSBLK_BASEADDR	0x3C44 /* address in NIC memory */
1062 #define BGE_FLOW_ATTN			0x3C48
1063 #define BGE_HCC_JUMBO_BD_CONS		0x3C50
1064 #define BGE_HCC_STD_BD_CONS		0x3C54
1065 #define BGE_HCC_MINI_BD_CONS		0x3C58
1066 #define BGE_HCC_RX_RETURN_PROD0		0x3C80
1067 #define BGE_HCC_RX_RETURN_PROD1		0x3C84
1068 #define BGE_HCC_RX_RETURN_PROD2		0x3C88
1069 #define BGE_HCC_RX_RETURN_PROD3		0x3C8C
1070 #define BGE_HCC_RX_RETURN_PROD4		0x3C90
1071 #define BGE_HCC_RX_RETURN_PROD5		0x3C94
1072 #define BGE_HCC_RX_RETURN_PROD6		0x3C98
1073 #define BGE_HCC_RX_RETURN_PROD7		0x3C9C
1074 #define BGE_HCC_RX_RETURN_PROD8		0x3CA0
1075 #define BGE_HCC_RX_RETURN_PROD9		0x3CA4
1076 #define BGE_HCC_RX_RETURN_PROD10	0x3CA8
1077 #define BGE_HCC_RX_RETURN_PROD11	0x3CAC
1078 #define BGE_HCC_RX_RETURN_PROD12	0x3CB0
1079 #define BGE_HCC_RX_RETURN_PROD13	0x3CB4
1080 #define BGE_HCC_RX_RETURN_PROD14	0x3CB8
1081 #define BGE_HCC_RX_RETURN_PROD15	0x3CBC
1082 #define BGE_HCC_TX_BD_CONS0		0x3CC0
1083 #define BGE_HCC_TX_BD_CONS1		0x3CC4
1084 #define BGE_HCC_TX_BD_CONS2		0x3CC8
1085 #define BGE_HCC_TX_BD_CONS3		0x3CCC
1086 #define BGE_HCC_TX_BD_CONS4		0x3CD0
1087 #define BGE_HCC_TX_BD_CONS5		0x3CD4
1088 #define BGE_HCC_TX_BD_CONS6		0x3CD8
1089 #define BGE_HCC_TX_BD_CONS7		0x3CDC
1090 #define BGE_HCC_TX_BD_CONS8		0x3CE0
1091 #define BGE_HCC_TX_BD_CONS9		0x3CE4
1092 #define BGE_HCC_TX_BD_CONS10		0x3CE8
1093 #define BGE_HCC_TX_BD_CONS11		0x3CEC
1094 #define BGE_HCC_TX_BD_CONS12		0x3CF0
1095 #define BGE_HCC_TX_BD_CONS13		0x3CF4
1096 #define BGE_HCC_TX_BD_CONS14		0x3CF8
1097 #define BGE_HCC_TX_BD_CONS15		0x3CFC
1098 
1099 
1100 /* Host coalescing mode register */
1101 #define BGE_HCCMODE_RESET		0x00000001
1102 #define BGE_HCCMODE_ENABLE		0x00000002
1103 #define BGE_HCCMODE_ATTN		0x00000004
1104 #define BGE_HCCMODE_COAL_NOW		0x00000008
1105 #define BGE_HCCMODE_MSI_BITS		0x0x000070
1106 #define BGE_HCCMODE_STATBLK_SIZE	0x00000180
1107 
1108 #define BGE_STATBLKSZ_FULL		0x00000000
1109 #define BGE_STATBLKSZ_64BYTE		0x00000080
1110 #define BGE_STATBLKSZ_32BYTE		0x00000100
1111 
1112 /* Host coalescing status register */
1113 #define BGE_HCCSTAT_ERROR		0x00000004
1114 
1115 /* Flow attention register */
1116 #define BGE_FLOWATTN_MB_LOWAT		0x00000040
1117 #define BGE_FLOWATTN_MEMARB		0x00000080
1118 #define BGE_FLOWATTN_HOSTCOAL		0x00008000
1119 #define BGE_FLOWATTN_DMADONE_DISCARD	0x00010000
1120 #define BGE_FLOWATTN_RCB_INVAL		0x00020000
1121 #define BGE_FLOWATTN_RXDATA_CORRUPT	0x00040000
1122 #define BGE_FLOWATTN_RDBDI		0x00080000
1123 #define BGE_FLOWATTN_RXLS		0x00100000
1124 #define BGE_FLOWATTN_RXLP		0x00200000
1125 #define BGE_FLOWATTN_RBDC		0x00400000
1126 #define BGE_FLOWATTN_RBDI		0x00800000
1127 #define BGE_FLOWATTN_SDC		0x08000000
1128 #define BGE_FLOWATTN_SDI		0x10000000
1129 #define BGE_FLOWATTN_SRS		0x20000000
1130 #define BGE_FLOWATTN_SBDC		0x40000000
1131 #define BGE_FLOWATTN_SBDI		0x80000000
1132 
1133 /*
1134  * Memory arbiter registers
1135  */
1136 #define BGE_MARB_MODE			0x4000
1137 #define BGE_MARB_STATUS			0x4004
1138 #define BGE_MARB_TRAPADDR_HI		0x4008
1139 #define BGE_MARB_TRAPADDR_LO		0x400C
1140 
1141 /* Memory arbiter mode register */
1142 #define BGE_MARBMODE_RESET		0x00000001
1143 #define BGE_MARBMODE_ENABLE		0x00000002
1144 #define BGE_MARBMODE_TX_ADDR_TRAP	0x00000004
1145 #define BGE_MARBMODE_RX_ADDR_TRAP	0x00000008
1146 #define BGE_MARBMODE_DMAW1_TRAP		0x00000010
1147 #define BGE_MARBMODE_DMAR1_TRAP		0x00000020
1148 #define BGE_MARBMODE_RXRISC_TRAP	0x00000040
1149 #define BGE_MARBMODE_TXRISC_TRAP	0x00000080
1150 #define BGE_MARBMODE_PCI_TRAP		0x00000100
1151 #define BGE_MARBMODE_DMAR2_TRAP		0x00000200
1152 #define BGE_MARBMODE_RXQ_TRAP		0x00000400
1153 #define BGE_MARBMODE_RXDI1_TRAP		0x00000800
1154 #define BGE_MARBMODE_RXDI2_TRAP		0x00001000
1155 #define BGE_MARBMODE_DC_GRPMEM_TRAP	0x00002000
1156 #define BGE_MARBMODE_HCOAL_TRAP		0x00004000
1157 #define BGE_MARBMODE_MBUF_TRAP		0x00008000
1158 #define BGE_MARBMODE_TXDI_TRAP		0x00010000
1159 #define BGE_MARBMODE_SDC_DMAC_TRAP	0x00020000
1160 #define BGE_MARBMODE_TXBD_TRAP		0x00040000
1161 #define BGE_MARBMODE_BUFFMAN_TRAP	0x00080000
1162 #define BGE_MARBMODE_DMAW2_TRAP		0x00100000
1163 #define BGE_MARBMODE_XTSSRAM_ROFLO_TRAP	0x00200000
1164 #define BGE_MARBMODE_XTSSRAM_RUFLO_TRAP 0x00400000
1165 #define BGE_MARBMODE_XTSSRAM_WOFLO_TRAP	0x00800000
1166 #define BGE_MARBMODE_XTSSRAM_WUFLO_TRAP	0x01000000
1167 #define BGE_MARBMODE_XTSSRAM_PERR_TRAP	0x02000000
1168 
1169 /* Memory arbiter status register */
1170 #define BGE_MARBSTAT_TX_ADDR_TRAP	0x00000004
1171 #define BGE_MARBSTAT_RX_ADDR_TRAP	0x00000008
1172 #define BGE_MARBSTAT_DMAW1_TRAP		0x00000010
1173 #define BGE_MARBSTAT_DMAR1_TRAP		0x00000020
1174 #define BGE_MARBSTAT_RXRISC_TRAP	0x00000040
1175 #define BGE_MARBSTAT_TXRISC_TRAP	0x00000080
1176 #define BGE_MARBSTAT_PCI_TRAP		0x00000100
1177 #define BGE_MARBSTAT_DMAR2_TRAP		0x00000200
1178 #define BGE_MARBSTAT_RXQ_TRAP		0x00000400
1179 #define BGE_MARBSTAT_RXDI1_TRAP		0x00000800
1180 #define BGE_MARBSTAT_RXDI2_TRAP		0x00001000
1181 #define BGE_MARBSTAT_DC_GRPMEM_TRAP	0x00002000
1182 #define BGE_MARBSTAT_HCOAL_TRAP		0x00004000
1183 #define BGE_MARBSTAT_MBUF_TRAP		0x00008000
1184 #define BGE_MARBSTAT_TXDI_TRAP		0x00010000
1185 #define BGE_MARBSTAT_SDC_DMAC_TRAP	0x00020000
1186 #define BGE_MARBSTAT_TXBD_TRAP		0x00040000
1187 #define BGE_MARBSTAT_BUFFMAN_TRAP	0x00080000
1188 #define BGE_MARBSTAT_DMAW2_TRAP		0x00100000
1189 #define BGE_MARBSTAT_XTSSRAM_ROFLO_TRAP	0x00200000
1190 #define BGE_MARBSTAT_XTSSRAM_RUFLO_TRAP 0x00400000
1191 #define BGE_MARBSTAT_XTSSRAM_WOFLO_TRAP	0x00800000
1192 #define BGE_MARBSTAT_XTSSRAM_WUFLO_TRAP	0x01000000
1193 #define BGE_MARBSTAT_XTSSRAM_PERR_TRAP	0x02000000
1194 
1195 /*
1196  * Buffer manager control registers
1197  */
1198 #define BGE_BMAN_MODE			0x4400
1199 #define BGE_BMAN_STATUS			0x4404
1200 #define BGE_BMAN_MBUFPOOL_BASEADDR	0x4408
1201 #define BGE_BMAN_MBUFPOOL_LEN		0x440C
1202 #define BGE_BMAN_MBUFPOOL_READDMA_LOWAT	0x4410
1203 #define BGE_BMAN_MBUFPOOL_MACRX_LOWAT	0x4414
1204 #define BGE_BMAN_MBUFPOOL_HIWAT		0x4418
1205 #define BGE_BMAN_RXCPU_MBALLOC_REQ	0x441C
1206 #define BGE_BMAN_RXCPU_MBALLOC_RESP	0x4420
1207 #define BGE_BMAN_TXCPU_MBALLOC_REQ	0x4424
1208 #define BGE_BMAN_TXCPU_MBALLOC_RESP	0x4428
1209 #define BGE_BMAN_DMA_DESCPOOL_BASEADDR	0x442C
1210 #define BGE_BMAN_DMA_DESCPOOL_LEN	0x4430
1211 #define BGE_BMAN_DMA_DESCPOOL_LOWAT	0x4434
1212 #define BGE_BMAN_DMA_DESCPOOL_HIWAT	0x4438
1213 #define BGE_BMAN_RXCPU_DMAALLOC_REQ	0x443C
1214 #define BGE_BMAN_RXCPU_DMAALLOC_RESP	0x4440
1215 #define BGE_BMAN_TXCPU_DMAALLOC_REQ	0x4444
1216 #define BGE_BMAN_TXCPU_DMALLLOC_RESP	0x4448
1217 #define BGE_BMAN_HWDIAG_1		0x444C
1218 #define BGE_BMAN_HWDIAG_2		0x4450
1219 #define BGE_BMAN_HWDIAG_3		0x4454
1220 
1221 /* Buffer manager mode register */
1222 #define BGE_BMANMODE_RESET		0x00000001
1223 #define BGE_BMANMODE_ENABLE		0x00000002
1224 #define BGE_BMANMODE_ATTN		0x00000004
1225 #define BGE_BMANMODE_TESTMODE		0x00000008
1226 #define BGE_BMANMODE_LOMBUF_ATTN	0x00000010
1227 
1228 /* Buffer manager status register */
1229 #define BGE_BMANSTAT_ERRO		0x00000004
1230 #define BGE_BMANSTAT_LOWMBUF_ERROR	0x00000010
1231 
1232 
1233 /*
1234  * Read DMA Control registers
1235  */
1236 #define BGE_RDMA_MODE			0x4800
1237 #define BGE_RDMA_STATUS			0x4804
1238 
1239 /* Read DMA mode register */
1240 #define BGE_RDMAMODE_RESET		0x00000001
1241 #define BGE_RDMAMODE_ENABLE		0x00000002
1242 #define BGE_RDMAMODE_PCI_TGT_ABRT_ATTN	0x00000004
1243 #define BGE_RDMAMODE_PCI_MSTR_ABRT_ATTN	0x00000008
1244 #define BGE_RDMAMODE_PCI_PERR_ATTN	0x00000010
1245 #define BGE_RDMAMODE_PCI_ADDROFLOW_ATTN	0x00000020
1246 #define BGE_RDMAMODE_PCI_FIFOOFLOW_ATTN	0x00000040
1247 #define BGE_RDMAMODE_PCI_FIFOUFLOW_ATTN	0x00000080
1248 #define BGE_RDMAMODE_PCI_FIFOOREAD_ATTN	0x00000100
1249 #define BGE_RDMAMODE_LOCWRITE_TOOBIG	0x00000200
1250 #define BGE_RDMAMODE_ALL_ATTNS		0x000003FC
1251 
1252 /* Read DMA status register */
1253 #define BGE_RDMASTAT_PCI_TGT_ABRT_ATTN	0x00000004
1254 #define BGE_RDMASTAT_PCI_MSTR_ABRT_ATTN	0x00000008
1255 #define BGE_RDMASTAT_PCI_PERR_ATTN	0x00000010
1256 #define BGE_RDMASTAT_PCI_ADDROFLOW_ATTN	0x00000020
1257 #define BGE_RDMASTAT_PCI_FIFOOFLOW_ATTN	0x00000040
1258 #define BGE_RDMASTAT_PCI_FIFOUFLOW_ATTN	0x00000080
1259 #define BGE_RDMASTAT_PCI_FIFOOREAD_ATTN	0x00000100
1260 #define BGE_RDMASTAT_LOCWRITE_TOOBIG	0x00000200
1261 
1262 /*
1263  * Write DMA control registers
1264  */
1265 #define BGE_WDMA_MODE			0x4C00
1266 #define BGE_WDMA_STATUS			0x4C04
1267 
1268 /* Write DMA mode register */
1269 #define BGE_WDMAMODE_RESET		0x00000001
1270 #define BGE_WDMAMODE_ENABLE		0x00000002
1271 #define BGE_WDMAMODE_PCI_TGT_ABRT_ATTN	0x00000004
1272 #define BGE_WDMAMODE_PCI_MSTR_ABRT_ATTN	0x00000008
1273 #define BGE_WDMAMODE_PCI_PERR_ATTN	0x00000010
1274 #define BGE_WDMAMODE_PCI_ADDROFLOW_ATTN	0x00000020
1275 #define BGE_WDMAMODE_PCI_FIFOOFLOW_ATTN	0x00000040
1276 #define BGE_WDMAMODE_PCI_FIFOUFLOW_ATTN	0x00000080
1277 #define BGE_WDMAMODE_PCI_FIFOOREAD_ATTN	0x00000100
1278 #define BGE_WDMAMODE_LOCREAD_TOOBIG	0x00000200
1279 #define BGE_WDMAMODE_ALL_ATTNS		0x000003FC
1280 
1281 /* Write DMA status register */
1282 #define BGE_WDMASTAT_PCI_TGT_ABRT_ATTN	0x00000004
1283 #define BGE_WDMASTAT_PCI_MSTR_ABRT_ATTN	0x00000008
1284 #define BGE_WDMASTAT_PCI_PERR_ATTN	0x00000010
1285 #define BGE_WDMASTAT_PCI_ADDROFLOW_ATTN	0x00000020
1286 #define BGE_WDMASTAT_PCI_FIFOOFLOW_ATTN	0x00000040
1287 #define BGE_WDMASTAT_PCI_FIFOUFLOW_ATTN	0x00000080
1288 #define BGE_WDMASTAT_PCI_FIFOOREAD_ATTN	0x00000100
1289 #define BGE_WDMASTAT_LOCREAD_TOOBIG	0x00000200
1290 
1291 
1292 /*
1293  * RX CPU registers
1294  */
1295 #define BGE_RXCPU_MODE			0x5000
1296 #define BGE_RXCPU_STATUS		0x5004
1297 #define BGE_RXCPU_PC			0x501C
1298 
1299 /* RX CPU mode register */
1300 #define BGE_RXCPUMODE_RESET		0x00000001
1301 #define BGE_RXCPUMODE_SINGLESTEP	0x00000002
1302 #define BGE_RXCPUMODE_P0_DATAHLT_ENB	0x00000004
1303 #define BGE_RXCPUMODE_P0_INSTRHLT_ENB	0x00000008
1304 #define BGE_RXCPUMODE_WR_POSTBUF_ENB	0x00000010
1305 #define BGE_RXCPUMODE_DATACACHE_ENB	0x00000020
1306 #define BGE_RXCPUMODE_ROMFAIL		0x00000040
1307 #define BGE_RXCPUMODE_WATCHDOG_ENB	0x00000080
1308 #define BGE_RXCPUMODE_INSTRCACHE_PRF	0x00000100
1309 #define BGE_RXCPUMODE_INSTRCACHE_FLUSH	0x00000200
1310 #define BGE_RXCPUMODE_HALTCPU		0x00000400
1311 #define BGE_RXCPUMODE_INVDATAHLT_ENB	0x00000800
1312 #define BGE_RXCPUMODE_MADDRTRAPHLT_ENB	0x00001000
1313 #define BGE_RXCPUMODE_RADDRTRAPHLT_ENB	0x00002000
1314 
1315 /* RX CPU status register */
1316 #define BGE_RXCPUSTAT_HW_BREAKPOINT	0x00000001
1317 #define BGE_RXCPUSTAT_HLTINSTR_EXECUTED	0x00000002
1318 #define BGE_RXCPUSTAT_INVALID_INSTR	0x00000004
1319 #define BGE_RXCPUSTAT_P0_DATAREF	0x00000008
1320 #define BGE_RXCPUSTAT_P0_INSTRREF	0x00000010
1321 #define BGE_RXCPUSTAT_INVALID_DATAACC	0x00000020
1322 #define BGE_RXCPUSTAT_INVALID_INSTRFTCH	0x00000040
1323 #define BGE_RXCPUSTAT_BAD_MEMALIGN	0x00000080
1324 #define BGE_RXCPUSTAT_MADDR_TRAP	0x00000100
1325 #define BGE_RXCPUSTAT_REGADDR_TRAP	0x00000200
1326 #define BGE_RXCPUSTAT_DATAACC_STALL	0x00001000
1327 #define BGE_RXCPUSTAT_INSTRFETCH_STALL	0x00002000
1328 #define BGE_RXCPUSTAT_MA_WR_FIFOOFLOW	0x08000000
1329 #define BGE_RXCPUSTAT_MA_RD_FIFOOFLOW	0x10000000
1330 #define BGE_RXCPUSTAT_MA_DATAMASK_OFLOW	0x20000000
1331 #define BGE_RXCPUSTAT_MA_REQ_FIFOOFLOW	0x40000000
1332 #define BGE_RXCPUSTAT_BLOCKING_READ	0x80000000
1333 
1334 
1335 /*
1336  * TX CPU registers
1337  */
1338 #define BGE_TXCPU_MODE			0x5400
1339 #define BGE_TXCPU_STATUS		0x5404
1340 #define BGE_TXCPU_PC			0x541C
1341 
1342 /* TX CPU mode register */
1343 #define BGE_TXCPUMODE_RESET		0x00000001
1344 #define BGE_TXCPUMODE_SINGLESTEP	0x00000002
1345 #define BGE_TXCPUMODE_P0_DATAHLT_ENB	0x00000004
1346 #define BGE_TXCPUMODE_P0_INSTRHLT_ENB	0x00000008
1347 #define BGE_TXCPUMODE_WR_POSTBUF_ENB	0x00000010
1348 #define BGE_TXCPUMODE_DATACACHE_ENB	0x00000020
1349 #define BGE_TXCPUMODE_ROMFAIL		0x00000040
1350 #define BGE_TXCPUMODE_WATCHDOG_ENB	0x00000080
1351 #define BGE_TXCPUMODE_INSTRCACHE_PRF	0x00000100
1352 #define BGE_TXCPUMODE_INSTRCACHE_FLUSH	0x00000200
1353 #define BGE_TXCPUMODE_HALTCPU		0x00000400
1354 #define BGE_TXCPUMODE_INVDATAHLT_ENB	0x00000800
1355 #define BGE_TXCPUMODE_MADDRTRAPHLT_ENB	0x00001000
1356 
1357 /* TX CPU status register */
1358 #define BGE_TXCPUSTAT_HW_BREAKPOINT	0x00000001
1359 #define BGE_TXCPUSTAT_HLTINSTR_EXECUTED	0x00000002
1360 #define BGE_TXCPUSTAT_INVALID_INSTR	0x00000004
1361 #define BGE_TXCPUSTAT_P0_DATAREF	0x00000008
1362 #define BGE_TXCPUSTAT_P0_INSTRREF	0x00000010
1363 #define BGE_TXCPUSTAT_INVALID_DATAACC	0x00000020
1364 #define BGE_TXCPUSTAT_INVALID_INSTRFTCH	0x00000040
1365 #define BGE_TXCPUSTAT_BAD_MEMALIGN	0x00000080
1366 #define BGE_TXCPUSTAT_MADDR_TRAP	0x00000100
1367 #define BGE_TXCPUSTAT_REGADDR_TRAP	0x00000200
1368 #define BGE_TXCPUSTAT_DATAACC_STALL	0x00001000
1369 #define BGE_TXCPUSTAT_INSTRFETCH_STALL	0x00002000
1370 #define BGE_TXCPUSTAT_MA_WR_FIFOOFLOW	0x08000000
1371 #define BGE_TXCPUSTAT_MA_RD_FIFOOFLOW	0x10000000
1372 #define BGE_TXCPUSTAT_MA_DATAMASK_OFLOW	0x20000000
1373 #define BGE_TXCPUSTAT_MA_REQ_FIFOOFLOW	0x40000000
1374 #define BGE_TXCPUSTAT_BLOCKING_READ	0x80000000
1375 
1376 
1377 /*
1378  * Low priority mailbox registers
1379  */
1380 #define BGE_LPMBX_IRQ0_HI		0x5800
1381 #define BGE_LPMBX_IRQ0_LO		0x5804
1382 #define BGE_LPMBX_IRQ1_HI		0x5808
1383 #define BGE_LPMBX_IRQ1_LO		0x580C
1384 #define BGE_LPMBX_IRQ2_HI		0x5810
1385 #define BGE_LPMBX_IRQ2_LO		0x5814
1386 #define BGE_LPMBX_IRQ3_HI		0x5818
1387 #define BGE_LPMBX_IRQ3_LO		0x581C
1388 #define BGE_LPMBX_GEN0_HI		0x5820
1389 #define BGE_LPMBX_GEN0_LO		0x5824
1390 #define BGE_LPMBX_GEN1_HI		0x5828
1391 #define BGE_LPMBX_GEN1_LO		0x582C
1392 #define BGE_LPMBX_GEN2_HI		0x5830
1393 #define BGE_LPMBX_GEN2_LO		0x5834
1394 #define BGE_LPMBX_GEN3_HI		0x5828
1395 #define BGE_LPMBX_GEN3_LO		0x582C
1396 #define BGE_LPMBX_GEN4_HI		0x5840
1397 #define BGE_LPMBX_GEN4_LO		0x5844
1398 #define BGE_LPMBX_GEN5_HI		0x5848
1399 #define BGE_LPMBX_GEN5_LO		0x584C
1400 #define BGE_LPMBX_GEN6_HI		0x5850
1401 #define BGE_LPMBX_GEN6_LO		0x5854
1402 #define BGE_LPMBX_GEN7_HI		0x5858
1403 #define BGE_LPMBX_GEN7_LO		0x585C
1404 #define BGE_LPMBX_RELOAD_STATS_HI	0x5860
1405 #define BGE_LPMBX_RELOAD_STATS_LO	0x5864
1406 #define BGE_LPMBX_RX_STD_PROD_HI	0x5868
1407 #define BGE_LPMBX_RX_STD_PROD_LO	0x586C
1408 #define BGE_LPMBX_RX_JUMBO_PROD_HI	0x5870
1409 #define BGE_LPMBX_RX_JUMBO_PROD_LO	0x5874
1410 #define BGE_LPMBX_RX_MINI_PROD_HI	0x5878
1411 #define BGE_LPMBX_RX_MINI_PROD_LO	0x587C
1412 #define BGE_LPMBX_RX_CONS0_HI		0x5880
1413 #define BGE_LPMBX_RX_CONS0_LO		0x5884
1414 #define BGE_LPMBX_RX_CONS1_HI		0x5888
1415 #define BGE_LPMBX_RX_CONS1_LO		0x588C
1416 #define BGE_LPMBX_RX_CONS2_HI		0x5890
1417 #define BGE_LPMBX_RX_CONS2_LO		0x5894
1418 #define BGE_LPMBX_RX_CONS3_HI		0x5898
1419 #define BGE_LPMBX_RX_CONS3_LO		0x589C
1420 #define BGE_LPMBX_RX_CONS4_HI		0x58A0
1421 #define BGE_LPMBX_RX_CONS4_LO		0x58A4
1422 #define BGE_LPMBX_RX_CONS5_HI		0x58A8
1423 #define BGE_LPMBX_RX_CONS5_LO		0x58AC
1424 #define BGE_LPMBX_RX_CONS6_HI		0x58B0
1425 #define BGE_LPMBX_RX_CONS6_LO		0x58B4
1426 #define BGE_LPMBX_RX_CONS7_HI		0x58B8
1427 #define BGE_LPMBX_RX_CONS7_LO		0x58BC
1428 #define BGE_LPMBX_RX_CONS8_HI		0x58C0
1429 #define BGE_LPMBX_RX_CONS8_LO		0x58C4
1430 #define BGE_LPMBX_RX_CONS9_HI		0x58C8
1431 #define BGE_LPMBX_RX_CONS9_LO		0x58CC
1432 #define BGE_LPMBX_RX_CONS10_HI		0x58D0
1433 #define BGE_LPMBX_RX_CONS10_LO		0x58D4
1434 #define BGE_LPMBX_RX_CONS11_HI		0x58D8
1435 #define BGE_LPMBX_RX_CONS11_LO		0x58DC
1436 #define BGE_LPMBX_RX_CONS12_HI		0x58E0
1437 #define BGE_LPMBX_RX_CONS12_LO		0x58E4
1438 #define BGE_LPMBX_RX_CONS13_HI		0x58E8
1439 #define BGE_LPMBX_RX_CONS13_LO		0x58EC
1440 #define BGE_LPMBX_RX_CONS14_HI		0x58F0
1441 #define BGE_LPMBX_RX_CONS14_LO		0x58F4
1442 #define BGE_LPMBX_RX_CONS15_HI		0x58F8
1443 #define BGE_LPMBX_RX_CONS15_LO		0x58FC
1444 #define BGE_LPMBX_TX_HOST_PROD0_HI	0x5900
1445 #define BGE_LPMBX_TX_HOST_PROD0_LO	0x5904
1446 #define BGE_LPMBX_TX_HOST_PROD1_HI	0x5908
1447 #define BGE_LPMBX_TX_HOST_PROD1_LO	0x590C
1448 #define BGE_LPMBX_TX_HOST_PROD2_HI	0x5910
1449 #define BGE_LPMBX_TX_HOST_PROD2_LO	0x5914
1450 #define BGE_LPMBX_TX_HOST_PROD3_HI	0x5918
1451 #define BGE_LPMBX_TX_HOST_PROD3_LO	0x591C
1452 #define BGE_LPMBX_TX_HOST_PROD4_HI	0x5920
1453 #define BGE_LPMBX_TX_HOST_PROD4_LO	0x5924
1454 #define BGE_LPMBX_TX_HOST_PROD5_HI	0x5928
1455 #define BGE_LPMBX_TX_HOST_PROD5_LO	0x592C
1456 #define BGE_LPMBX_TX_HOST_PROD6_HI	0x5930
1457 #define BGE_LPMBX_TX_HOST_PROD6_LO	0x5934
1458 #define BGE_LPMBX_TX_HOST_PROD7_HI	0x5938
1459 #define BGE_LPMBX_TX_HOST_PROD7_LO	0x593C
1460 #define BGE_LPMBX_TX_HOST_PROD8_HI	0x5940
1461 #define BGE_LPMBX_TX_HOST_PROD8_LO	0x5944
1462 #define BGE_LPMBX_TX_HOST_PROD9_HI	0x5948
1463 #define BGE_LPMBX_TX_HOST_PROD9_LO	0x594C
1464 #define BGE_LPMBX_TX_HOST_PROD10_HI	0x5950
1465 #define BGE_LPMBX_TX_HOST_PROD10_LO	0x5954
1466 #define BGE_LPMBX_TX_HOST_PROD11_HI	0x5958
1467 #define BGE_LPMBX_TX_HOST_PROD11_LO	0x595C
1468 #define BGE_LPMBX_TX_HOST_PROD12_HI	0x5960
1469 #define BGE_LPMBX_TX_HOST_PROD12_LO	0x5964
1470 #define BGE_LPMBX_TX_HOST_PROD13_HI	0x5968
1471 #define BGE_LPMBX_TX_HOST_PROD13_LO	0x596C
1472 #define BGE_LPMBX_TX_HOST_PROD14_HI	0x5970
1473 #define BGE_LPMBX_TX_HOST_PROD14_LO	0x5974
1474 #define BGE_LPMBX_TX_HOST_PROD15_HI	0x5978
1475 #define BGE_LPMBX_TX_HOST_PROD15_LO	0x597C
1476 #define BGE_LPMBX_TX_NIC_PROD0_HI	0x5980
1477 #define BGE_LPMBX_TX_NIC_PROD0_LO	0x5984
1478 #define BGE_LPMBX_TX_NIC_PROD1_HI	0x5988
1479 #define BGE_LPMBX_TX_NIC_PROD1_LO	0x598C
1480 #define BGE_LPMBX_TX_NIC_PROD2_HI	0x5990
1481 #define BGE_LPMBX_TX_NIC_PROD2_LO	0x5994
1482 #define BGE_LPMBX_TX_NIC_PROD3_HI	0x5998
1483 #define BGE_LPMBX_TX_NIC_PROD3_LO	0x599C
1484 #define BGE_LPMBX_TX_NIC_PROD4_HI	0x59A0
1485 #define BGE_LPMBX_TX_NIC_PROD4_LO	0x59A4
1486 #define BGE_LPMBX_TX_NIC_PROD5_HI	0x59A8
1487 #define BGE_LPMBX_TX_NIC_PROD5_LO	0x59AC
1488 #define BGE_LPMBX_TX_NIC_PROD6_HI	0x59B0
1489 #define BGE_LPMBX_TX_NIC_PROD6_LO	0x59B4
1490 #define BGE_LPMBX_TX_NIC_PROD7_HI	0x59B8
1491 #define BGE_LPMBX_TX_NIC_PROD7_LO	0x59BC
1492 #define BGE_LPMBX_TX_NIC_PROD8_HI	0x59C0
1493 #define BGE_LPMBX_TX_NIC_PROD8_LO	0x59C4
1494 #define BGE_LPMBX_TX_NIC_PROD9_HI	0x59C8
1495 #define BGE_LPMBX_TX_NIC_PROD9_LO	0x59CC
1496 #define BGE_LPMBX_TX_NIC_PROD10_HI	0x59D0
1497 #define BGE_LPMBX_TX_NIC_PROD10_LO	0x59D4
1498 #define BGE_LPMBX_TX_NIC_PROD11_HI	0x59D8
1499 #define BGE_LPMBX_TX_NIC_PROD11_LO	0x59DC
1500 #define BGE_LPMBX_TX_NIC_PROD12_HI	0x59E0
1501 #define BGE_LPMBX_TX_NIC_PROD12_LO	0x59E4
1502 #define BGE_LPMBX_TX_NIC_PROD13_HI	0x59E8
1503 #define BGE_LPMBX_TX_NIC_PROD13_LO	0x59EC
1504 #define BGE_LPMBX_TX_NIC_PROD14_HI	0x59F0
1505 #define BGE_LPMBX_TX_NIC_PROD14_LO	0x59F4
1506 #define BGE_LPMBX_TX_NIC_PROD15_HI	0x59F8
1507 #define BGE_LPMBX_TX_NIC_PROD15_LO	0x59FC
1508 
1509 /*
1510  * Flow throw Queue reset register
1511  */
1512 #define BGE_FTQ_RESET			0x5C00
1513 
1514 #define BGE_FTQRESET_DMAREAD		0x00000002
1515 #define BGE_FTQRESET_DMAHIPRIO_RD	0x00000004
1516 #define BGE_FTQRESET_DMADONE		0x00000010
1517 #define BGE_FTQRESET_SBDC		0x00000020
1518 #define BGE_FTQRESET_SDI		0x00000040
1519 #define BGE_FTQRESET_WDMA		0x00000080
1520 #define BGE_FTQRESET_DMAHIPRIO_WR	0x00000100
1521 #define BGE_FTQRESET_TYPE1_SOFTWARE	0x00000200
1522 #define BGE_FTQRESET_SDC		0x00000400
1523 #define BGE_FTQRESET_HCC		0x00000800
1524 #define BGE_FTQRESET_TXFIFO		0x00001000
1525 #define BGE_FTQRESET_MBC		0x00002000
1526 #define BGE_FTQRESET_RBDC		0x00004000
1527 #define BGE_FTQRESET_RXLP		0x00008000
1528 #define BGE_FTQRESET_RDBDI		0x00010000
1529 #define BGE_FTQRESET_RDC		0x00020000
1530 #define BGE_FTQRESET_TYPE2_SOFTWARE	0x00040000
1531 
1532 /*
1533  * Message Signaled Interrupt registers
1534  */
1535 #define BGE_MSI_MODE			0x6000
1536 #define BGE_MSI_STATUS			0x6004
1537 #define BGE_MSI_FIFOACCESS		0x6008
1538 
1539 /* MSI mode register */
1540 #define BGE_MSIMODE_RESET		0x00000001
1541 #define BGE_MSIMODE_ENABLE		0x00000002
1542 #define BGE_MSIMODE_PCI_TGT_ABRT_ATTN	0x00000004
1543 #define BGE_MSIMODE_PCI_MSTR_ABRT_ATTN	0x00000008
1544 #define BGE_MSIMODE_PCI_PERR_ATTN	0x00000010
1545 #define BGE_MSIMODE_MSI_FIFOUFLOW_ATTN	0x00000020
1546 #define BGE_MSIMODE_MSI_FIFOOFLOW_ATTN	0x00000040
1547 
1548 /* MSI status register */
1549 #define BGE_MSISTAT_PCI_TGT_ABRT_ATTN	0x00000004
1550 #define BGE_MSISTAT_PCI_MSTR_ABRT_ATTN	0x00000008
1551 #define BGE_MSISTAT_PCI_PERR_ATTN	0x00000010
1552 #define BGE_MSISTAT_MSI_FIFOUFLOW_ATTN	0x00000020
1553 #define BGE_MSISTAT_MSI_FIFOOFLOW_ATTN	0x00000040
1554 
1555 
1556 /*
1557  * DMA Completion registers
1558  */
1559 #define BGE_DMAC_MODE			0x6400
1560 
1561 /* DMA Completion mode register */
1562 #define BGE_DMACMODE_RESET		0x00000001
1563 #define BGE_DMACMODE_ENABLE		0x00000002
1564 
1565 
1566 /*
1567  * General control registers.
1568  */
1569 #define BGE_MODE_CTL			0x6800
1570 #define BGE_MISC_CFG			0x6804
1571 #define BGE_MISC_LOCAL_CTL		0x6808
1572 #define BGE_EE_ADDR			0x6838
1573 #define BGE_EE_DATA			0x683C
1574 #define BGE_EE_CTL			0x6840
1575 #define BGE_MDI_CTL			0x6844
1576 #define BGE_EE_DELAY			0x6848
1577 
1578 /* Mode control register */
1579 #define BGE_MODECTL_INT_SNDCOAL_ONLY	0x00000001
1580 #define BGE_MODECTL_BYTESWAP_NONFRAME	0x00000002
1581 #define BGE_MODECTL_WORDSWAP_NONFRAME	0x00000004
1582 #define BGE_MODECTL_BYTESWAP_DATA	0x00000010
1583 #define BGE_MODECTL_WORDSWAP_DATA	0x00000020
1584 #define BGE_MODECTL_NO_FRAME_CRACKING	0x00000200
1585 #define BGE_MODECTL_NO_RX_CRC		0x00000400
1586 #define BGE_MODECTL_RX_BADFRAMES	0x00000800
1587 #define BGE_MODECTL_NO_TX_INTR		0x00002000
1588 #define BGE_MODECTL_NO_RX_INTR		0x00004000
1589 #define BGE_MODECTL_FORCE_PCI32		0x00008000
1590 #define BGE_MODECTL_STACKUP		0x00010000
1591 #define BGE_MODECTL_HOST_SEND_BDS	0x00020000
1592 #define BGE_MODECTL_TX_NO_PHDR_CSUM	0x00100000
1593 #define BGE_MODECTL_RX_NO_PHDR_CSUM	0x00800000
1594 #define BGE_MODECTL_TX_ATTN_INTR	0x01000000
1595 #define BGE_MODECTL_RX_ATTN_INTR	0x02000000
1596 #define BGE_MODECTL_MAC_ATTN_INTR	0x04000000
1597 #define BGE_MODECTL_DMA_ATTN_INTR	0x08000000
1598 #define BGE_MODECTL_FLOWCTL_ATTN_INTR	0x10000000
1599 #define BGE_MODECTL_4X_SENDRING_SZ	0x20000000
1600 #define BGE_MODECTL_FW_PROCESS_MCASTS	0x40000000
1601 
1602 /* Misc. config register */
1603 #define BGE_MISCCFG_RESET_CORE_CLOCKS	0x00000001
1604 #define BGE_MISCCFG_TIMER_PRESCALER	0x000000FE
1605 
1606 #define BGE_32BITTIME_66MHZ		(0x41 << 1)
1607 
1608 /* Misc. Local Control */
1609 #define BGE_MLC_INTR_STATE		0x00000001
1610 #define BGE_MLC_INTR_CLR		0x00000002
1611 #define BGE_MLC_INTR_SET		0x00000004
1612 #define BGE_MLC_INTR_ONATTN		0x00000008
1613 #define BGE_MLC_MISCIO_IN0		0x00000100
1614 #define BGE_MLC_MISCIO_IN1		0x00000200
1615 #define BGE_MLC_MISCIO_IN2		0x00000400
1616 #define BGE_MLC_MISCIO_OUTEN0		0x00000800
1617 #define BGE_MLC_MISCIO_OUTEN1		0x00001000
1618 #define BGE_MLC_MISCIO_OUTEN2		0x00002000
1619 #define BGE_MLC_MISCIO_OUT0		0x00004000
1620 #define BGE_MLC_MISCIO_OUT1		0x00008000
1621 #define BGE_MLC_MISCIO_OUT2		0x00010000
1622 #define BGE_MLC_EXTRAM_ENB		0x00020000
1623 #define BGE_MLC_SRAM_SIZE		0x001C0000
1624 #define BGE_MLC_BANK_SEL		0x00200000 /* 0 = 2 banks, 1 == 1 */
1625 #define BGE_MLC_SSRAM_TYPE		0x00400000 /* 1 = ZBT, 0 = standard */
1626 #define BGE_MLC_SSRAM_CYC_DESEL		0x00800000
1627 #define BGE_MLC_AUTO_EEPROM		0x01000000
1628 
1629 #define BGE_SSRAMSIZE_256KB		0x00000000
1630 #define BGE_SSRAMSIZE_512KB		0x00040000
1631 #define BGE_SSRAMSIZE_1MB		0x00080000
1632 #define BGE_SSRAMSIZE_2MB		0x000C0000
1633 #define BGE_SSRAMSIZE_4MB		0x00100000
1634 #define BGE_SSRAMSIZE_8MB		0x00140000
1635 #define BGE_SSRAMSIZE_16M		0x00180000
1636 
1637 /* EEPROM address register */
1638 #define BGE_EEADDR_ADDRESS		0x0000FFFC
1639 #define BGE_EEADDR_HALFCLK		0x01FF0000
1640 #define BGE_EEADDR_START		0x02000000
1641 #define BGE_EEADDR_DEVID		0x1C000000
1642 #define BGE_EEADDR_RESET		0x20000000
1643 #define BGE_EEADDR_DONE			0x40000000
1644 #define BGE_EEADDR_RW			0x80000000 /* 1 = rd, 0 = wr */
1645 
1646 #define BGE_EEDEVID(x)			((x & 7) << 26)
1647 #define BGE_EEHALFCLK(x)		((x & 0x1FF) << 16)
1648 #define BGE_HALFCLK_384SCL		0x60
1649 #define BGE_EE_READCMD \
1650 	(BGE_EEHALFCLK(BGE_HALFCLK_384SCL)|BGE_EEDEVID(0)|	\
1651 	BGE_EEADDR_START|BGE_EEADDR_RW|BGE_EEADDR_DONE)
1652 #define BGE_EE_WRCMD \
1653 	(BGE_EEHALFCLK(BGE_HALFCLK_384SCL)|BGE_EEDEVID(0)|	\
1654 	BGE_EEADDR_START|BGE_EEADDR_DONE)
1655 
1656 /* EEPROM Control register */
1657 #define BGE_EECTL_CLKOUT_TRISTATE	0x00000001
1658 #define BGE_EECTL_CLKOUT		0x00000002
1659 #define BGE_EECTL_CLKIN			0x00000004
1660 #define BGE_EECTL_DATAOUT_TRISTATE	0x00000008
1661 #define BGE_EECTL_DATAOUT		0x00000010
1662 #define BGE_EECTL_DATAIN		0x00000020
1663 
1664 /* MDI (MII/GMII) access register */
1665 #define BGE_MDI_DATA			0x00000001
1666 #define BGE_MDI_DIR			0x00000002
1667 #define BGE_MDI_SEL			0x00000004
1668 #define BGE_MDI_CLK			0x00000008
1669 
1670 #define BGE_MEMWIN_START		0x00008000
1671 #define BGE_MEMWIN_END			0x0000FFFF
1672 
1673 
1674 #define BGE_MEMWIN_READ(sc, x, val)					\
1675 	do {								\
1676 		pci_write_config(sc->bge_dev, BGE_PCI_MEMWIN_BASEADDR,	\
1677 		    (0xFFFF0000 & x), 4);				\
1678 		val = CSR_READ_4(sc, BGE_MEMWIN_START + (x & 0xFFFF));	\
1679 	} while(0)
1680 
1681 #define BGE_MEMWIN_WRITE(sc, x, val)					\
1682 	do {								\
1683 		pci_write_config(sc->bge_dev, BGE_PCI_MEMWIN_BASEADDR,	\
1684 		    (0xFFFF0000 & x), 4);				\
1685 		CSR_WRITE_4(sc, BGE_MEMWIN_START + (x & 0xFFFF), val);	\
1686 	} while(0)
1687 
1688 /*
1689  * This magic number is used to prevent PXE restart when we
1690  * issue a software reset. We write this magic number to the
1691  * firmware mailbox at 0xB50 in order to prevent the PXE boot
1692  * code from running.
1693  */
1694 #define BGE_MAGIC_NUMBER                0x4B657654
1695 
1696 typedef struct {
1697 	u_int32_t		bge_addr_hi;
1698 	u_int32_t		bge_addr_lo;
1699 } bge_hostaddr;
1700 #define BGE_HOSTADDR(x)	((x).bge_addr_lo)
1701 
1702 /* Ring control block structure */
1703 struct bge_rcb {
1704 	bge_hostaddr		bge_hostaddr;
1705 	u_int32_t		bge_maxlen_flags;
1706 	u_int32_t		bge_nicaddr;
1707 };
1708 #define BGE_RCB_MAXLEN_FLAGS(maxlen, flags)	((maxlen) << 16 | (flags))
1709 
1710 #define BGE_RCB_FLAG_USE_EXT_RX_BD	0x0001
1711 #define BGE_RCB_FLAG_RING_DISABLED	0x0002
1712 
1713 struct bge_tx_bd {
1714 	bge_hostaddr		bge_addr;
1715 	u_int16_t		bge_flags;
1716 	u_int16_t		bge_len;
1717 	u_int16_t		bge_vlan_tag;
1718 	u_int16_t		bge_rsvd;
1719 };
1720 
1721 #define BGE_TXBDFLAG_TCP_UDP_CSUM	0x0001
1722 #define BGE_TXBDFLAG_IP_CSUM		0x0002
1723 #define BGE_TXBDFLAG_END		0x0004
1724 #define BGE_TXBDFLAG_IP_FRAG		0x0008
1725 #define BGE_TXBDFLAG_IP_FRAG_END	0x0010
1726 #define BGE_TXBDFLAG_VLAN_TAG		0x0040
1727 #define BGE_TXBDFLAG_COAL_NOW		0x0080
1728 #define BGE_TXBDFLAG_CPU_PRE_DMA	0x0100
1729 #define BGE_TXBDFLAG_CPU_POST_DMA	0x0200
1730 #define BGE_TXBDFLAG_INSERT_SRC_ADDR	0x1000
1731 #define BGE_TXBDFLAG_CHOOSE_SRC_ADDR	0x6000
1732 #define BGE_TXBDFLAG_NO_CRC		0x8000
1733 
1734 #define BGE_NIC_TXRING_ADDR(ringno, size)	\
1735 	BGE_SEND_RING_1_TO_4 +			\
1736 	((ringno * sizeof(struct bge_tx_bd) * size) / 4)
1737 
1738 struct bge_rx_bd {
1739 	bge_hostaddr		bge_addr;
1740 	u_int16_t		bge_len;
1741 	u_int16_t		bge_idx;
1742 	u_int16_t		bge_flags;
1743 	u_int16_t		bge_type;
1744 	u_int16_t		bge_tcp_udp_csum;
1745 	u_int16_t		bge_ip_csum;
1746 	u_int16_t		bge_vlan_tag;
1747 	u_int16_t		bge_error_flag;
1748 	u_int32_t		bge_rsvd;
1749 	u_int32_t		bge_opaque;
1750 };
1751 
1752 #define BGE_RXBDFLAG_END		0x0004
1753 #define BGE_RXBDFLAG_JUMBO_RING		0x0020
1754 #define BGE_RXBDFLAG_VLAN_TAG		0x0040
1755 #define BGE_RXBDFLAG_ERROR		0x0400
1756 #define BGE_RXBDFLAG_MINI_RING		0x0800
1757 #define BGE_RXBDFLAG_IP_CSUM		0x1000
1758 #define BGE_RXBDFLAG_TCP_UDP_CSUM	0x2000
1759 #define BGE_RXBDFLAG_TCP_UDP_IS_TCP	0x4000
1760 
1761 #define BGE_RXERRFLAG_BAD_CRC		0x0001
1762 #define BGE_RXERRFLAG_COLL_DETECT	0x0002
1763 #define BGE_RXERRFLAG_LINK_LOST		0x0004
1764 #define BGE_RXERRFLAG_PHY_DECODE_ERR	0x0008
1765 #define BGE_RXERRFLAG_MAC_ABORT		0x0010
1766 #define BGE_RXERRFLAG_RUNT		0x0020
1767 #define BGE_RXERRFLAG_TRUNC_NO_RSRCS	0x0040
1768 #define BGE_RXERRFLAG_GIANT		0x0080
1769 
1770 struct bge_sts_idx {
1771 	u_int16_t		bge_rx_prod_idx;
1772 	u_int16_t		bge_tx_cons_idx;
1773 };
1774 
1775 struct bge_status_block {
1776 	u_int32_t		bge_status;
1777 	u_int32_t		bge_rsvd0;
1778 	u_int16_t		bge_rx_jumbo_cons_idx;
1779 	u_int16_t		bge_rx_std_cons_idx;
1780 	u_int16_t		bge_rx_mini_cons_idx;
1781 	u_int16_t		bge_rsvd1;
1782 	struct bge_sts_idx	bge_idx[16];
1783 };
1784 
1785 #define BGE_TX_CONSIDX(x, i) x->bge_idx[i].bge_tx_considx
1786 #define BGE_RX_PRODIDX(x, i) x->bge_idx[i].bge_rx_prodidx
1787 
1788 #define BGE_STATFLAG_UPDATED		0x00000001
1789 #define BGE_STATFLAG_LINKSTATE_CHANGED	0x00000002
1790 #define BGE_STATFLAG_ERROR		0x00000004
1791 
1792 
1793 /*
1794  * Broadcom Vendor ID
1795  * (Note: the BCM570x still defaults to the Alteon PCI vendor ID
1796  * even though they're now manufactured by Broadcom)
1797  */
1798 #define BCOM_VENDORID			0x14E4
1799 #define BCOM_DEVICEID_BCM5700		0x1644
1800 #define BCOM_DEVICEID_BCM5701		0x1645
1801 #define BCOM_DEVICEID_BCM5702X		0x16A6
1802 #define BCOM_DEVICEID_BCM5703X		0x16A7
1803 #define BCOM_DEVICEID_BCM5704C		0x1648
1804 #define BCOM_DEVICEID_BCM5704S		0x16A8
1805 
1806 /*
1807  * Alteon AceNIC PCI vendor/device ID.
1808  */
1809 #define ALT_VENDORID			0x12AE
1810 #define ALT_DEVICEID_ACENIC		0x0001
1811 #define ALT_DEVICEID_ACENIC_COPPER	0x0002
1812 #define ALT_DEVICEID_BCM5700		0x0003
1813 #define ALT_DEVICEID_BCM5701		0x0004
1814 
1815 /*
1816  * 3Com 3c985 PCI vendor/device ID.
1817  */
1818 #define TC_VENDORID			0x10B7
1819 #define TC_DEVICEID_3C985		0x0001
1820 #define TC_DEVICEID_3C996		0x0003
1821 
1822 /*
1823  * SysKonnect PCI vendor ID
1824  */
1825 #define SK_VENDORID			0x1148
1826 #define SK_DEVICEID_ALTIMA		0x4400
1827 #define SK_SUBSYSID_9D21		0x4421
1828 #define SK_SUBSYSID_9D41		0x4441
1829 
1830 /*
1831  * Altima PCI vendor/device ID.
1832  */
1833 #define ALTIMA_VENDORID			0x173b
1834 #define ALTIMA_DEVICE_AC1000		0x03e8
1835 #define ALTIMA_DEVICE_AC9100	 	0x03ea
1836 
1837 /*
1838  * Offset of MAC address inside EEPROM.
1839  */
1840 #define BGE_EE_MAC_OFFSET		0x7C
1841 #define BGE_EE_HWCFG_OFFSET		0xC8
1842 
1843 #define BGE_HWCFG_VOLTAGE		0x00000003
1844 #define BGE_HWCFG_PHYLED_MODE		0x0000000C
1845 #define BGE_HWCFG_MEDIA			0x00000030
1846 
1847 #define BGE_VOLTAGE_1POINT3		0x00000000
1848 #define BGE_VOLTAGE_1POINT8		0x00000001
1849 
1850 #define BGE_PHYLEDMODE_UNSPEC		0x00000000
1851 #define BGE_PHYLEDMODE_TRIPLELED	0x00000004
1852 #define BGE_PHYLEDMODE_SINGLELED	0x00000008
1853 
1854 #define BGE_MEDIA_UNSPEC		0x00000000
1855 #define BGE_MEDIA_COPPER		0x00000010
1856 #define BGE_MEDIA_FIBER			0x00000020
1857 
1858 #define BGE_PCI_READ_CMD		0x06000000
1859 #define BGE_PCI_WRITE_CMD		0x70000000
1860 
1861 #define BGE_TICKS_PER_SEC		1000000
1862 
1863 /*
1864  * Ring size constants.
1865  */
1866 #define BGE_EVENT_RING_CNT	256
1867 #define BGE_CMD_RING_CNT	64
1868 #define BGE_STD_RX_RING_CNT	512
1869 #define BGE_JUMBO_RX_RING_CNT	256
1870 #define BGE_MINI_RX_RING_CNT	1024
1871 #define BGE_RETURN_RING_CNT	1024
1872 
1873 /*
1874  * Possible TX ring sizes.
1875  */
1876 #define BGE_TX_RING_CNT_128	128
1877 #define BGE_TX_RING_BASE_128	0x3800
1878 
1879 #define BGE_TX_RING_CNT_256	256
1880 #define BGE_TX_RING_BASE_256	0x3000
1881 
1882 #define BGE_TX_RING_CNT_512	512
1883 #define BGE_TX_RING_BASE_512	0x2000
1884 
1885 #define BGE_TX_RING_CNT		BGE_TX_RING_CNT_512
1886 #define BGE_TX_RING_BASE	BGE_TX_RING_BASE_512
1887 
1888 /*
1889  * Tigon III statistics counters.
1890  */
1891 struct bge_stats {
1892 	u_int8_t		Reserved0[256];
1893 
1894 	/* Statistics maintained by Receive MAC. */
1895 	bge_hostaddr		ifHCInOctets;
1896 	bge_hostaddr		Reserved1;
1897 	bge_hostaddr		etherStatsFragments;
1898 	bge_hostaddr		ifHCInUcastPkts;
1899 	bge_hostaddr		ifHCInMulticastPkts;
1900 	bge_hostaddr		ifHCInBroadcastPkts;
1901 	bge_hostaddr		dot3StatsFCSErrors;
1902 	bge_hostaddr		dot3StatsAlignmentErrors;
1903 	bge_hostaddr		xonPauseFramesReceived;
1904 	bge_hostaddr		xoffPauseFramesReceived;
1905 	bge_hostaddr		macControlFramesReceived;
1906 	bge_hostaddr		xoffStateEntered;
1907 	bge_hostaddr		dot3StatsFramesTooLong;
1908 	bge_hostaddr		etherStatsJabbers;
1909 	bge_hostaddr		etherStatsUndersizePkts;
1910 	bge_hostaddr		inRangeLengthError;
1911 	bge_hostaddr		outRangeLengthError;
1912 	bge_hostaddr		etherStatsPkts64Octets;
1913 	bge_hostaddr		etherStatsPkts65Octetsto127Octets;
1914 	bge_hostaddr		etherStatsPkts128Octetsto255Octets;
1915 	bge_hostaddr		etherStatsPkts256Octetsto511Octets;
1916 	bge_hostaddr		etherStatsPkts512Octetsto1023Octets;
1917 	bge_hostaddr		etherStatsPkts1024Octetsto1522Octets;
1918 	bge_hostaddr		etherStatsPkts1523Octetsto2047Octets;
1919 	bge_hostaddr		etherStatsPkts2048Octetsto4095Octets;
1920 	bge_hostaddr		etherStatsPkts4096Octetsto8191Octets;
1921 	bge_hostaddr		etherStatsPkts8192Octetsto9022Octets;
1922 
1923 	bge_hostaddr		Unused1[37];
1924 
1925 	/* Statistics maintained by Transmit MAC. */
1926 	bge_hostaddr		ifHCOutOctets;
1927 	bge_hostaddr		Reserved2;
1928 	bge_hostaddr		etherStatsCollisions;
1929 	bge_hostaddr		outXonSent;
1930 	bge_hostaddr		outXoffSent;
1931 	bge_hostaddr		flowControlDone;
1932 	bge_hostaddr		dot3StatsInternalMacTransmitErrors;
1933 	bge_hostaddr		dot3StatsSingleCollisionFrames;
1934 	bge_hostaddr		dot3StatsMultipleCollisionFrames;
1935 	bge_hostaddr		dot3StatsDeferredTransmissions;
1936 	bge_hostaddr		Reserved3;
1937 	bge_hostaddr		dot3StatsExcessiveCollisions;
1938 	bge_hostaddr		dot3StatsLateCollisions;
1939 	bge_hostaddr		dot3Collided2Times;
1940 	bge_hostaddr		dot3Collided3Times;
1941 	bge_hostaddr		dot3Collided4Times;
1942 	bge_hostaddr		dot3Collided5Times;
1943 	bge_hostaddr		dot3Collided6Times;
1944 	bge_hostaddr		dot3Collided7Times;
1945 	bge_hostaddr		dot3Collided8Times;
1946 	bge_hostaddr		dot3Collided9Times;
1947 	bge_hostaddr		dot3Collided10Times;
1948 	bge_hostaddr		dot3Collided11Times;
1949 	bge_hostaddr		dot3Collided12Times;
1950 	bge_hostaddr		dot3Collided13Times;
1951 	bge_hostaddr		dot3Collided14Times;
1952 	bge_hostaddr		dot3Collided15Times;
1953 	bge_hostaddr		ifHCOutUcastPkts;
1954 	bge_hostaddr		ifHCOutMulticastPkts;
1955 	bge_hostaddr		ifHCOutBroadcastPkts;
1956 	bge_hostaddr		dot3StatsCarrierSenseErrors;
1957 	bge_hostaddr		ifOutDiscards;
1958 	bge_hostaddr		ifOutErrors;
1959 
1960 	bge_hostaddr		Unused2[31];
1961 
1962 	/* Statistics maintained by Receive List Placement. */
1963 	bge_hostaddr		COSIfHCInPkts[16];
1964 	bge_hostaddr		COSFramesDroppedDueToFilters;
1965 	bge_hostaddr		nicDmaWriteQueueFull;
1966 	bge_hostaddr		nicDmaWriteHighPriQueueFull;
1967 	bge_hostaddr		nicNoMoreRxBDs;
1968 	bge_hostaddr		ifInDiscards;
1969 	bge_hostaddr		ifInErrors;
1970 	bge_hostaddr		nicRecvThresholdHit;
1971 
1972 	bge_hostaddr		Unused3[9];
1973 
1974 	/* Statistics maintained by Send Data Initiator. */
1975 	bge_hostaddr		COSIfHCOutPkts[16];
1976 	bge_hostaddr		nicDmaReadQueueFull;
1977 	bge_hostaddr		nicDmaReadHighPriQueueFull;
1978 	bge_hostaddr		nicSendDataCompQueueFull;
1979 
1980 	/* Statistics maintained by Host Coalescing. */
1981 	bge_hostaddr		nicRingSetSendProdIndex;
1982 	bge_hostaddr		nicRingStatusUpdate;
1983 	bge_hostaddr		nicInterrupts;
1984 	bge_hostaddr		nicAvoidedInterrupts;
1985 	bge_hostaddr		nicSendThresholdHit;
1986 
1987 	u_int8_t		Reserved4[320];
1988 };
1989 
1990 /*
1991  * Tigon general information block. This resides in host memory
1992  * and contains the status counters, ring control blocks and
1993  * producer pointers.
1994  */
1995 
1996 struct bge_gib {
1997 	struct bge_stats	bge_stats;
1998 	struct bge_rcb		bge_tx_rcb[16];
1999 	struct bge_rcb		bge_std_rx_rcb;
2000 	struct bge_rcb		bge_jumbo_rx_rcb;
2001 	struct bge_rcb		bge_mini_rx_rcb;
2002 	struct bge_rcb		bge_return_rcb;
2003 };
2004 
2005 /*
2006  * NOTE!  On the Alpha, we have an alignment constraint.
2007  * The first thing in the packet is a 14-byte Ethernet header.
2008  * This means that the packet is misaligned.  To compensate,
2009  * we actually offset the data 2 bytes into the cluster.  This
2010  * alignes the packet after the Ethernet header at a 32-bit
2011  * boundary.
2012  */
2013 
2014 #define ETHER_ALIGN 2
2015 
2016 #define BGE_FRAMELEN		1518
2017 #define BGE_MAX_FRAMELEN	1536
2018 #define BGE_JUMBO_FRAMELEN	9018
2019 #define BGE_JUMBO_MTU		(BGE_JUMBO_FRAMELEN-ETHER_HDR_LEN-ETHER_CRC_LEN)
2020 #define BGE_PAGE_SIZE		PAGE_SIZE
2021 #define BGE_MIN_FRAMELEN		60
2022 
2023 /*
2024  * Other utility macros.
2025  */
2026 #define BGE_INC(x, y)	(x) = (x + 1) % y
2027 
2028 /*
2029  * Vital product data and structures.
2030  */
2031 #define BGE_VPD_FLAG		0x8000
2032 
2033 /* VPD structures */
2034 struct vpd_res {
2035 	u_int8_t		vr_id;
2036 	u_int8_t		vr_len;
2037 	u_int8_t		vr_pad;
2038 };
2039 
2040 struct vpd_key {
2041 	char			vk_key[2];
2042 	u_int8_t		vk_len;
2043 };
2044 
2045 #define VPD_RES_ID	0x82	/* ID string */
2046 #define VPD_RES_READ	0x90	/* start of read only area */
2047 #define VPD_RES_WRITE	0x81	/* start of read/write area */
2048 #define VPD_RES_END	0x78	/* end tag */
2049 
2050 
2051 /*
2052  * Register access macros. The Tigon always uses memory mapped register
2053  * accesses and all registers must be accessed with 32 bit operations.
2054  */
2055 
2056 #define CSR_WRITE_4(sc, reg, val)	\
2057 	bus_space_write_4(sc->bge_btag, sc->bge_bhandle, reg, val)
2058 
2059 #define CSR_READ_4(sc, reg)		\
2060 	bus_space_read_4(sc->bge_btag, sc->bge_bhandle, reg)
2061 
2062 #define BGE_SETBIT(sc, reg, x)	\
2063 	CSR_WRITE_4(sc, reg, (CSR_READ_4(sc, reg) | x))
2064 #define BGE_CLRBIT(sc, reg, x)	\
2065 	CSR_WRITE_4(sc, reg, (CSR_READ_4(sc, reg) & ~x))
2066 
2067 #define PCI_SETBIT(dev, reg, x, s)	\
2068 	pci_write_config(dev, reg, (pci_read_config(dev, reg, s) | x), s)
2069 #define PCI_CLRBIT(dev, reg, x, s)	\
2070 	pci_write_config(dev, reg, (pci_read_config(dev, reg, s) & ~x), s)
2071 
2072 /*
2073  * Memory management stuff. Note: the SSLOTS, MSLOTS and JSLOTS
2074  * values are tuneable. They control the actual amount of buffers
2075  * allocated for the standard, mini and jumbo receive rings.
2076  */
2077 
2078 #define BGE_SSLOTS	256
2079 #define BGE_MSLOTS	256
2080 #define BGE_JSLOTS	384
2081 
2082 #define BGE_JRAWLEN (BGE_JUMBO_FRAMELEN + ETHER_ALIGN + sizeof(u_int64_t))
2083 #define BGE_JLEN (BGE_JRAWLEN + (sizeof(u_int64_t) - \
2084 	(BGE_JRAWLEN % sizeof(u_int64_t))))
2085 #define BGE_JPAGESZ PAGE_SIZE
2086 #define BGE_RESID (BGE_JPAGESZ - (BGE_JLEN * BGE_JSLOTS) % BGE_JPAGESZ)
2087 #define BGE_JMEM ((BGE_JLEN * BGE_JSLOTS) + BGE_RESID)
2088 
2089 struct bge_jslot {
2090 	caddr_t			bge_buf;
2091         int			bge_inuse;
2092 };
2093 
2094 /*
2095  * Ring structures. Most of these reside in host memory and we tell
2096  * the NIC where they are via the ring control blocks. The exceptions
2097  * are the tx and command rings, which live in NIC memory and which
2098  * we access via the shared memory window.
2099  */
2100 struct bge_ring_data {
2101 	struct bge_rx_bd	bge_rx_std_ring[BGE_STD_RX_RING_CNT];
2102 	struct bge_rx_bd	bge_rx_jumbo_ring[BGE_JUMBO_RX_RING_CNT];
2103 	struct bge_rx_bd	bge_rx_return_ring[BGE_RETURN_RING_CNT];
2104 	struct bge_tx_bd	bge_tx_ring[BGE_TX_RING_CNT];
2105 	struct bge_status_block	bge_status_block;
2106 	struct bge_tx_desc	*bge_tx_ring_nic;/* pointer to shared mem */
2107 	struct bge_cmd_desc	*bge_cmd_ring;	/* pointer to shared mem */
2108 	struct bge_gib		bge_info;
2109 };
2110 
2111 /*
2112  * Mbuf pointers. We need these to keep track of the virtual addresses
2113  * of our mbuf chains since we can only convert from physical to virtual,
2114  * not the other way around.
2115  */
2116 struct bge_chain_data {
2117 	struct mbuf		*bge_tx_chain[BGE_TX_RING_CNT];
2118 	struct mbuf		*bge_rx_std_chain[BGE_STD_RX_RING_CNT];
2119 	struct mbuf		*bge_rx_jumbo_chain[BGE_JUMBO_RX_RING_CNT];
2120 	struct mbuf		*bge_rx_mini_chain[BGE_MINI_RX_RING_CNT];
2121 	/* Stick the jumbo mem management stuff here too. */
2122 	struct bge_jslot	bge_jslots[BGE_JSLOTS];
2123 	void			*bge_jumbo_buf;
2124 };
2125 
2126 struct bge_type {
2127 	u_int16_t		bge_vid;
2128 	u_int16_t		bge_did;
2129 	char			*bge_name;
2130 };
2131 
2132 #define BGE_HWREV_TIGON		0x01
2133 #define BGE_HWREV_TIGON_II	0x02
2134 #define BGE_TIMEOUT		1000
2135 #define BGE_TXCONS_UNSET		0xFFFF	/* impossible value */
2136 
2137 struct bge_jpool_entry {
2138 	int                             slot;
2139 	SLIST_ENTRY(bge_jpool_entry)	jpool_entries;
2140 };
2141 
2142 struct bge_bcom_hack {
2143 	int			reg;
2144 	int			val;
2145 };
2146 
2147 struct bge_softc {
2148 	struct arpcom		arpcom;		/* interface info */
2149 	device_t		bge_dev;
2150 	device_t		bge_miibus;
2151 	bus_space_handle_t	bge_bhandle;
2152 	vm_offset_t		bge_vhandle;
2153 	bus_space_tag_t		bge_btag;
2154 	void			*bge_intrhand;
2155 	struct resource		*bge_irq;
2156 	struct resource		*bge_res;
2157 	struct ifmedia		bge_ifmedia;	/* TBI media info */
2158 	u_int8_t		bge_unit;	/* interface number */
2159 	u_int8_t		bge_extram;	/* has external SSRAM */
2160 	u_int8_t		bge_tbi;
2161 	u_int8_t		bge_rx_alignment_bug;
2162 	u_int32_t		bge_chipid;
2163 	u_int8_t		bge_asicrev;
2164 	u_int8_t		bge_chiprev;
2165 	struct bge_ring_data	*bge_rdata;	/* rings */
2166 	struct bge_chain_data	bge_cdata;	/* mbufs */
2167 	u_int16_t		bge_tx_saved_considx;
2168 	u_int16_t		bge_rx_saved_considx;
2169 	u_int16_t		bge_ev_saved_considx;
2170 	u_int16_t		bge_std;	/* current std ring head */
2171 	u_int16_t		bge_jumbo;	/* current jumo ring head */
2172 	SLIST_HEAD(__bge_jfreehead, bge_jpool_entry)	bge_jfree_listhead;
2173 	SLIST_HEAD(__bge_jinusehead, bge_jpool_entry)	bge_jinuse_listhead;
2174 	u_int32_t		bge_stat_ticks;
2175 	u_int32_t		bge_rx_coal_ticks;
2176 	u_int32_t		bge_tx_coal_ticks;
2177 	u_int32_t		bge_rx_max_coal_bds;
2178 	u_int32_t		bge_tx_max_coal_bds;
2179 	u_int32_t		bge_tx_buf_ratio;
2180 	int			bge_if_flags;
2181 	int			bge_txcnt;
2182 	int			bge_link;
2183 	struct callout_handle	bge_stat_ch;
2184 	char			*bge_vpd_prodname;
2185 	char			*bge_vpd_readonly;
2186 };
2187 
2188 #ifdef __alpha__
2189 #undef vtophys
2190 #define vtophys(va)		alpha_XXX_dmamap((vm_offset_t)va)
2191 #endif
2192