1 /****************************************************************************** 2 3 Copyright (c) 2001-2011, Intel Corporation 4 All rights reserved. 5 6 Redistribution and use in source and binary forms, with or without 7 modification, are permitted provided that the following conditions are met: 8 9 1. Redistributions of source code must retain the above copyright notice, 10 this list of conditions and the following disclaimer. 11 12 2. Redistributions in binary form must reproduce the above copyright 13 notice, this list of conditions and the following disclaimer in the 14 documentation and/or other materials provided with the distribution. 15 16 3. Neither the name of the Intel Corporation nor the names of its 17 contributors may be used to endorse or promote products derived from 18 this software without specific prior written permission. 19 20 THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" 21 AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 22 IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 23 ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE 24 LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 25 CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 26 SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 27 INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 28 CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 29 ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 30 POSSIBILITY OF SUCH DAMAGE. 31 32 ******************************************************************************/ 33 /*$FreeBSD$*/ 34 35 #ifndef _E1000_DEFINES_H_ 36 #define _E1000_DEFINES_H_ 37 38 /* Number of Transmit and Receive Descriptors must be a multiple of 8 */ 39 #define REQ_TX_DESCRIPTOR_MULTIPLE 8 40 #define REQ_RX_DESCRIPTOR_MULTIPLE 8 41 42 /* Definitions for power management and wakeup registers */ 43 /* Wake Up Control */ 44 #define E1000_WUC_APME 0x00000001 /* APM Enable */ 45 #define E1000_WUC_PME_EN 0x00000002 /* PME Enable */ 46 #define E1000_WUC_PME_STATUS 0x00000004 /* PME Status */ 47 #define E1000_WUC_APMPME 0x00000008 /* Assert PME on APM Wakeup */ 48 #define E1000_WUC_LSCWE 0x00000010 /* Link Status wake up enable */ 49 #define E1000_WUC_PPROXYE 0x00000010 /* Protocol Proxy Enable */ 50 #define E1000_WUC_LSCWO 0x00000020 /* Link Status wake up override */ 51 #define E1000_WUC_SPM 0x80000000 /* Enable SPM */ 52 #define E1000_WUC_PHY_WAKE 0x00000100 /* if PHY supports wakeup */ 53 54 /* Wake Up Filter Control */ 55 #define E1000_WUFC_LNKC 0x00000001 /* Link Status Change Wakeup Enable */ 56 #define E1000_WUFC_MAG 0x00000002 /* Magic Packet Wakeup Enable */ 57 #define E1000_WUFC_EX 0x00000004 /* Directed Exact Wakeup Enable */ 58 #define E1000_WUFC_MC 0x00000008 /* Directed Multicast Wakeup Enable */ 59 #define E1000_WUFC_BC 0x00000010 /* Broadcast Wakeup Enable */ 60 #define E1000_WUFC_ARP 0x00000020 /* ARP Request Packet Wakeup Enable */ 61 #define E1000_WUFC_IPV4 0x00000040 /* Directed IPv4 Packet Wakeup Enable */ 62 #define E1000_WUFC_IPV6 0x00000080 /* Directed IPv6 Packet Wakeup Enable */ 63 #define E1000_WUFC_IGNORE_TCO 0x00008000 /* Ignore WakeOn TCO packets */ 64 #define E1000_WUFC_FLX0 0x00010000 /* Flexible Filter 0 Enable */ 65 #define E1000_WUFC_FLX1 0x00020000 /* Flexible Filter 1 Enable */ 66 #define E1000_WUFC_FLX2 0x00040000 /* Flexible Filter 2 Enable */ 67 #define E1000_WUFC_FLX3 0x00080000 /* Flexible Filter 3 Enable */ 68 #define E1000_WUFC_FW_RST 0x80000000 /* Wake on FW Reset Enable */ 69 #define E1000_WUFC_ALL_FILTERS 0x000F00FF /* Mask for all wakeup filters */ 70 #define E1000_WUFC_FLX_OFFSET 16 /* Offset to the Flexible Filters bits */ 71 #define E1000_WUFC_FLX_FILTERS 0x000F0000 /*Mask for the 4 flexible filters */ 72 /* 73 * For 82576 to utilize Extended filter masks in addition to 74 * existing (filter) masks 75 */ 76 #define E1000_WUFC_EXT_FLX_FILTERS 0x00300000 /* Ext. FLX filter mask */ 77 78 /* Wake Up Status */ 79 #define E1000_WUS_LNKC E1000_WUFC_LNKC 80 #define E1000_WUS_MAG E1000_WUFC_MAG 81 #define E1000_WUS_EX E1000_WUFC_EX 82 #define E1000_WUS_MC E1000_WUFC_MC 83 #define E1000_WUS_BC E1000_WUFC_BC 84 #define E1000_WUS_ARP E1000_WUFC_ARP 85 #define E1000_WUS_IPV4 E1000_WUFC_IPV4 86 #define E1000_WUS_IPV6 E1000_WUFC_IPV6 87 #define E1000_WUS_FLX0 E1000_WUFC_FLX0 88 #define E1000_WUS_FLX1 E1000_WUFC_FLX1 89 #define E1000_WUS_FLX2 E1000_WUFC_FLX2 90 #define E1000_WUS_FLX3 E1000_WUFC_FLX3 91 #define E1000_WUS_FLX_FILTERS E1000_WUFC_FLX_FILTERS 92 93 /* Wake Up Packet Length */ 94 #define E1000_WUPL_LENGTH_MASK 0x0FFF /* Only the lower 12 bits are valid */ 95 96 /* Four Flexible Filters are supported */ 97 #define E1000_FLEXIBLE_FILTER_COUNT_MAX 4 98 /* Two Extended Flexible Filters are supported (82576) */ 99 #define E1000_EXT_FLEXIBLE_FILTER_COUNT_MAX 2 100 #define E1000_FHFT_LENGTH_OFFSET 0xFC /* Length byte in FHFT */ 101 #define E1000_FHFT_LENGTH_MASK 0x0FF /* Length in lower byte */ 102 103 /* Each Flexible Filter is at most 128 (0x80) bytes in length */ 104 #define E1000_FLEXIBLE_FILTER_SIZE_MAX 128 105 106 #define E1000_FFLT_SIZE E1000_FLEXIBLE_FILTER_COUNT_MAX 107 #define E1000_FFMT_SIZE E1000_FLEXIBLE_FILTER_SIZE_MAX 108 #define E1000_FFVT_SIZE E1000_FLEXIBLE_FILTER_SIZE_MAX 109 110 /* Extended Device Control */ 111 #define E1000_CTRL_EXT_GPI0_EN 0x00000001 /* Maps SDP4 to GPI0 */ 112 #define E1000_CTRL_EXT_GPI1_EN 0x00000002 /* Maps SDP5 to GPI1 */ 113 #define E1000_CTRL_EXT_PHYINT_EN E1000_CTRL_EXT_GPI1_EN 114 #define E1000_CTRL_EXT_GPI2_EN 0x00000004 /* Maps SDP6 to GPI2 */ 115 #define E1000_CTRL_EXT_GPI3_EN 0x00000008 /* Maps SDP7 to GPI3 */ 116 /* Reserved (bits 4,5) in >= 82575 */ 117 #define E1000_CTRL_EXT_SDP4_DATA 0x00000010 /* Value of SW Definable Pin 4 */ 118 #define E1000_CTRL_EXT_SDP5_DATA 0x00000020 /* Value of SW Definable Pin 5 */ 119 #define E1000_CTRL_EXT_PHY_INT E1000_CTRL_EXT_SDP5_DATA 120 #define E1000_CTRL_EXT_SDP6_DATA 0x00000040 /* Value of SW Definable Pin 6 */ 121 #define E1000_CTRL_EXT_SDP3_DATA 0x00000080 /* Value of SW Definable Pin 3 */ 122 /* SDP 4/5 (bits 8,9) are reserved in >= 82575 */ 123 #define E1000_CTRL_EXT_SDP4_DIR 0x00000100 /* Direction of SDP4 0=in 1=out */ 124 #define E1000_CTRL_EXT_SDP5_DIR 0x00000200 /* Direction of SDP5 0=in 1=out */ 125 #define E1000_CTRL_EXT_SDP6_DIR 0x00000400 /* Direction of SDP6 0=in 1=out */ 126 #define E1000_CTRL_EXT_SDP3_DIR 0x00000800 /* Direction of SDP3 0=in 1=out */ 127 #define E1000_CTRL_EXT_ASDCHK 0x00001000 /* Initiate an ASD sequence */ 128 #define E1000_CTRL_EXT_EE_RST 0x00002000 /* Reinitialize from EEPROM */ 129 #define E1000_CTRL_EXT_IPS 0x00004000 /* Invert Power State */ 130 /* Physical Func Reset Done Indication */ 131 #define E1000_CTRL_EXT_PFRSTD 0x00004000 132 #define E1000_CTRL_EXT_SPD_BYPS 0x00008000 /* Speed Select Bypass */ 133 #define E1000_CTRL_EXT_RO_DIS 0x00020000 /* Relaxed Ordering disable */ 134 #define E1000_CTRL_EXT_DMA_DYN_CLK_EN 0x00080000 /* DMA Dynamic Clock Gating */ 135 #define E1000_CTRL_EXT_LINK_MODE_MASK 0x00C00000 136 #define E1000_CTRL_EXT_LINK_MODE_82580_MASK 0x01C00000 /*82580 bit 24:22*/ 137 #define E1000_CTRL_EXT_LINK_MODE_1000BASE_KX 0x00400000 138 #define E1000_CTRL_EXT_LINK_MODE_GMII 0x00000000 139 #define E1000_CTRL_EXT_LINK_MODE_TBI 0x00C00000 140 #define E1000_CTRL_EXT_LINK_MODE_KMRN 0x00000000 141 #define E1000_CTRL_EXT_LINK_MODE_PCIE_SERDES 0x00C00000 142 #define E1000_CTRL_EXT_LINK_MODE_PCIX_SERDES 0x00800000 143 #define E1000_CTRL_EXT_LINK_MODE_SGMII 0x00800000 144 #define E1000_CTRL_EXT_EIAME 0x01000000 145 #define E1000_CTRL_EXT_IRCA 0x00000001 146 #define E1000_CTRL_EXT_WR_WMARK_MASK 0x03000000 147 #define E1000_CTRL_EXT_WR_WMARK_256 0x00000000 148 #define E1000_CTRL_EXT_WR_WMARK_320 0x01000000 149 #define E1000_CTRL_EXT_WR_WMARK_384 0x02000000 150 #define E1000_CTRL_EXT_WR_WMARK_448 0x03000000 151 #define E1000_CTRL_EXT_CANC 0x04000000 /* Int delay cancellation */ 152 #define E1000_CTRL_EXT_DRV_LOAD 0x10000000 /* Driver loaded bit for FW */ 153 /* IAME enable bit (27) was removed in >= 82575 */ 154 #define E1000_CTRL_EXT_IAME 0x08000000 /* Int acknowledge Auto-mask */ 155 #define E1000_CRTL_EXT_PB_PAREN 0x01000000 /* packet buffer parity error 156 * detection enabled */ 157 #define E1000_CTRL_EXT_DF_PAREN 0x02000000 /* descriptor FIFO parity 158 * error detection enable */ 159 #define E1000_CTRL_EXT_GHOST_PAREN 0x40000000 160 #define E1000_CTRL_EXT_PBA_CLR 0x80000000 /* PBA Clear */ 161 #define E1000_CTRL_EXT_LSECCK 0x00001000 162 #define E1000_CTRL_EXT_PHYPDEN 0x00100000 163 #define E1000_I2CCMD_REG_ADDR_SHIFT 16 164 #define E1000_I2CCMD_REG_ADDR 0x00FF0000 165 #define E1000_I2CCMD_PHY_ADDR_SHIFT 24 166 #define E1000_I2CCMD_PHY_ADDR 0x07000000 167 #define E1000_I2CCMD_OPCODE_READ 0x08000000 168 #define E1000_I2CCMD_OPCODE_WRITE 0x00000000 169 #define E1000_I2CCMD_RESET 0x10000000 170 #define E1000_I2CCMD_READY 0x20000000 171 #define E1000_I2CCMD_INTERRUPT_ENA 0x40000000 172 #define E1000_I2CCMD_ERROR 0x80000000 173 #define E1000_MAX_SGMII_PHY_REG_ADDR 255 174 #define E1000_I2CCMD_PHY_TIMEOUT 200 175 #define E1000_IVAR_VALID 0x80 176 #define E1000_GPIE_NSICR 0x00000001 177 #define E1000_GPIE_MSIX_MODE 0x00000010 178 #define E1000_GPIE_EIAME 0x40000000 179 #define E1000_GPIE_PBA 0x80000000 180 181 /* Receive Descriptor bit definitions */ 182 #define E1000_RXD_STAT_DD 0x01 /* Descriptor Done */ 183 #define E1000_RXD_STAT_EOP 0x02 /* End of Packet */ 184 #define E1000_RXD_STAT_IXSM 0x04 /* Ignore checksum */ 185 #define E1000_RXD_STAT_VP 0x08 /* IEEE VLAN Packet */ 186 #define E1000_RXD_STAT_UDPCS 0x10 /* UDP xsum calculated */ 187 #define E1000_RXD_STAT_TCPCS 0x20 /* TCP xsum calculated */ 188 #define E1000_RXD_STAT_IPCS 0x40 /* IP xsum calculated */ 189 #define E1000_RXD_STAT_PIF 0x80 /* passed in-exact filter */ 190 #define E1000_RXD_STAT_CRCV 0x100 /* Speculative CRC Valid */ 191 #define E1000_RXD_STAT_IPIDV 0x200 /* IP identification valid */ 192 #define E1000_RXD_STAT_UDPV 0x400 /* Valid UDP checksum */ 193 #define E1000_RXD_STAT_DYNINT 0x800 /* Pkt caused INT via DYNINT */ 194 #define E1000_RXD_STAT_ACK 0x8000 /* ACK Packet indication */ 195 #define E1000_RXD_ERR_CE 0x01 /* CRC Error */ 196 #define E1000_RXD_ERR_SE 0x02 /* Symbol Error */ 197 #define E1000_RXD_ERR_SEQ 0x04 /* Sequence Error */ 198 #define E1000_RXD_ERR_CXE 0x10 /* Carrier Extension Error */ 199 #define E1000_RXD_ERR_TCPE 0x20 /* TCP/UDP Checksum Error */ 200 #define E1000_RXD_ERR_IPE 0x40 /* IP Checksum Error */ 201 #define E1000_RXD_ERR_RXE 0x80 /* Rx Data Error */ 202 #define E1000_RXD_SPC_VLAN_MASK 0x0FFF /* VLAN ID is in lower 12 bits */ 203 #define E1000_RXD_SPC_PRI_MASK 0xE000 /* Priority is in upper 3 bits */ 204 #define E1000_RXD_SPC_PRI_SHIFT 13 205 #define E1000_RXD_SPC_CFI_MASK 0x1000 /* CFI is bit 12 */ 206 #define E1000_RXD_SPC_CFI_SHIFT 12 207 208 #define E1000_RXDEXT_STATERR_LB 0x00040000 209 #define E1000_RXDEXT_STATERR_CE 0x01000000 210 #define E1000_RXDEXT_STATERR_SE 0x02000000 211 #define E1000_RXDEXT_STATERR_SEQ 0x04000000 212 #define E1000_RXDEXT_STATERR_CXE 0x10000000 213 #define E1000_RXDEXT_STATERR_TCPE 0x20000000 214 #define E1000_RXDEXT_STATERR_IPE 0x40000000 215 #define E1000_RXDEXT_STATERR_RXE 0x80000000 216 217 /* mask to determine if packets should be dropped due to frame errors */ 218 #define E1000_RXD_ERR_FRAME_ERR_MASK ( \ 219 E1000_RXD_ERR_CE | \ 220 E1000_RXD_ERR_SE | \ 221 E1000_RXD_ERR_SEQ | \ 222 E1000_RXD_ERR_CXE | \ 223 E1000_RXD_ERR_RXE) 224 225 /* Same mask, but for extended and packet split descriptors */ 226 #define E1000_RXDEXT_ERR_FRAME_ERR_MASK ( \ 227 E1000_RXDEXT_STATERR_CE | \ 228 E1000_RXDEXT_STATERR_SE | \ 229 E1000_RXDEXT_STATERR_SEQ | \ 230 E1000_RXDEXT_STATERR_CXE | \ 231 E1000_RXDEXT_STATERR_RXE) 232 233 #define E1000_MRQC_ENABLE_MASK 0x00000007 234 #define E1000_MRQC_ENABLE_RSS_2Q 0x00000001 235 #define E1000_MRQC_ENABLE_RSS_INT 0x00000004 236 #define E1000_MRQC_RSS_FIELD_MASK 0xFFFF0000 237 #define E1000_MRQC_RSS_FIELD_IPV4_TCP 0x00010000 238 #define E1000_MRQC_RSS_FIELD_IPV4 0x00020000 239 #define E1000_MRQC_RSS_FIELD_IPV6_TCP_EX 0x00040000 240 #define E1000_MRQC_RSS_FIELD_IPV6_EX 0x00080000 241 #define E1000_MRQC_RSS_FIELD_IPV6 0x00100000 242 #define E1000_MRQC_RSS_FIELD_IPV6_TCP 0x00200000 243 244 #define E1000_RXDPS_HDRSTAT_HDRSP 0x00008000 245 #define E1000_RXDPS_HDRSTAT_HDRLEN_MASK 0x000003FF 246 247 /* Management Control */ 248 #define E1000_MANC_SMBUS_EN 0x00000001 /* SMBus Enabled - RO */ 249 #define E1000_MANC_ASF_EN 0x00000002 /* ASF Enabled - RO */ 250 #define E1000_MANC_R_ON_FORCE 0x00000004 /* Reset on Force TCO - RO */ 251 #define E1000_MANC_RMCP_EN 0x00000100 /* Enable RCMP 026Fh Filtering */ 252 #define E1000_MANC_0298_EN 0x00000200 /* Enable RCMP 0298h Filtering */ 253 #define E1000_MANC_IPV4_EN 0x00000400 /* Enable IPv4 */ 254 #define E1000_MANC_IPV6_EN 0x00000800 /* Enable IPv6 */ 255 #define E1000_MANC_SNAP_EN 0x00001000 /* Accept LLC/SNAP */ 256 #define E1000_MANC_ARP_EN 0x00002000 /* Enable ARP Request Filtering */ 257 /* Enable Neighbor Discovery Filtering */ 258 #define E1000_MANC_NEIGHBOR_EN 0x00004000 259 #define E1000_MANC_ARP_RES_EN 0x00008000 /* Enable ARP response Filtering */ 260 #define E1000_MANC_TCO_RESET 0x00010000 /* TCO Reset Occurred */ 261 #define E1000_MANC_RCV_TCO_EN 0x00020000 /* Receive TCO Packets Enabled */ 262 #define E1000_MANC_REPORT_STATUS 0x00040000 /* Status Reporting Enabled */ 263 #define E1000_MANC_RCV_ALL 0x00080000 /* Receive All Enabled */ 264 #define E1000_MANC_BLK_PHY_RST_ON_IDE 0x00040000 /* Block phy resets */ 265 /* Enable MAC address filtering */ 266 #define E1000_MANC_EN_MAC_ADDR_FILTER 0x00100000 267 /* Enable MNG packets to host memory */ 268 #define E1000_MANC_EN_MNG2HOST 0x00200000 269 /* Enable IP address filtering */ 270 #define E1000_MANC_EN_IP_ADDR_FILTER 0x00400000 271 #define E1000_MANC_EN_XSUM_FILTER 0x00800000 /* Enable checksum filtering */ 272 #define E1000_MANC_BR_EN 0x01000000 /* Enable broadcast filtering */ 273 #define E1000_MANC_SMB_REQ 0x01000000 /* SMBus Request */ 274 #define E1000_MANC_SMB_GNT 0x02000000 /* SMBus Grant */ 275 #define E1000_MANC_SMB_CLK_IN 0x04000000 /* SMBus Clock In */ 276 #define E1000_MANC_SMB_DATA_IN 0x08000000 /* SMBus Data In */ 277 #define E1000_MANC_SMB_DATA_OUT 0x10000000 /* SMBus Data Out */ 278 #define E1000_MANC_SMB_CLK_OUT 0x20000000 /* SMBus Clock Out */ 279 #define E1000_MANC_MPROXYE 0x40000000 /* Mngment Proxy Enable */ 280 #define E1000_MANC_EN_BMC2OS 0x10000000 /* OS2BMC is enabled or not */ 281 282 #define E1000_MANC_SMB_DATA_OUT_SHIFT 28 /* SMBus Data Out Shift */ 283 #define E1000_MANC_SMB_CLK_OUT_SHIFT 29 /* SMBus Clock Out Shift */ 284 285 #define E1000_MANC2H_PORT_623 0x00000020 /* Port 0x26f */ 286 #define E1000_MANC2H_PORT_664 0x00000040 /* Port 0x298 */ 287 #define E1000_MDEF_PORT_623 0x00000800 /* Port 0x26f */ 288 #define E1000_MDEF_PORT_664 0x00000400 /* Port 0x298 */ 289 290 /* Receive Control */ 291 #define E1000_RCTL_RST 0x00000001 /* Software reset */ 292 #define E1000_RCTL_EN 0x00000002 /* enable */ 293 #define E1000_RCTL_SBP 0x00000004 /* store bad packet */ 294 #define E1000_RCTL_UPE 0x00000008 /* unicast promisc enable */ 295 #define E1000_RCTL_MPE 0x00000010 /* multicast promisc enable */ 296 #define E1000_RCTL_LPE 0x00000020 /* long packet enable */ 297 #define E1000_RCTL_LBM_NO 0x00000000 /* no loopback mode */ 298 #define E1000_RCTL_LBM_MAC 0x00000040 /* MAC loopback mode */ 299 #define E1000_RCTL_LBM_SLP 0x00000080 /* serial link loopback mode */ 300 #define E1000_RCTL_LBM_TCVR 0x000000C0 /* tcvr loopback mode */ 301 #define E1000_RCTL_DTYP_MASK 0x00000C00 /* Descriptor type mask */ 302 #define E1000_RCTL_DTYP_PS 0x00000400 /* Packet Split descriptor */ 303 #define E1000_RCTL_RDMTS_HALF 0x00000000 /* Rx desc min thresh size */ 304 #define E1000_RCTL_RDMTS_QUAT 0x00000100 /* Rx desc min thresh size */ 305 #define E1000_RCTL_RDMTS_EIGTH 0x00000200 /* Rx desc min thresh size */ 306 #define E1000_RCTL_MO_SHIFT 12 /* multicast offset shift */ 307 #define E1000_RCTL_MO_0 0x00000000 /* multicast offset 11:0 */ 308 #define E1000_RCTL_MO_1 0x00001000 /* multicast offset 12:1 */ 309 #define E1000_RCTL_MO_2 0x00002000 /* multicast offset 13:2 */ 310 #define E1000_RCTL_MO_3 0x00003000 /* multicast offset 15:4 */ 311 #define E1000_RCTL_MDR 0x00004000 /* multicast desc ring 0 */ 312 #define E1000_RCTL_BAM 0x00008000 /* broadcast enable */ 313 /* these buffer sizes are valid if E1000_RCTL_BSEX is 0 */ 314 #define E1000_RCTL_SZ_2048 0x00000000 /* Rx buffer size 2048 */ 315 #define E1000_RCTL_SZ_1024 0x00010000 /* Rx buffer size 1024 */ 316 #define E1000_RCTL_SZ_512 0x00020000 /* Rx buffer size 512 */ 317 #define E1000_RCTL_SZ_256 0x00030000 /* Rx buffer size 256 */ 318 /* these buffer sizes are valid if E1000_RCTL_BSEX is 1 */ 319 #define E1000_RCTL_SZ_16384 0x00010000 /* Rx buffer size 16384 */ 320 #define E1000_RCTL_SZ_8192 0x00020000 /* Rx buffer size 8192 */ 321 #define E1000_RCTL_SZ_4096 0x00030000 /* Rx buffer size 4096 */ 322 #define E1000_RCTL_VFE 0x00040000 /* vlan filter enable */ 323 #define E1000_RCTL_CFIEN 0x00080000 /* canonical form enable */ 324 #define E1000_RCTL_CFI 0x00100000 /* canonical form indicator */ 325 #define E1000_RCTL_DPF 0x00400000 /* discard pause frames */ 326 #define E1000_RCTL_PMCF 0x00800000 /* pass MAC control frames */ 327 #define E1000_RCTL_BSEX 0x02000000 /* Buffer size extension */ 328 #define E1000_RCTL_SECRC 0x04000000 /* Strip Ethernet CRC */ 329 #define E1000_RCTL_FLXBUF_MASK 0x78000000 /* Flexible buffer size */ 330 #define E1000_RCTL_FLXBUF_SHIFT 27 /* Flexible buffer shift */ 331 332 /* 333 * Use byte values for the following shift parameters 334 * Usage: 335 * psrctl |= (((ROUNDUP(value0, 128) >> E1000_PSRCTL_BSIZE0_SHIFT) & 336 * E1000_PSRCTL_BSIZE0_MASK) | 337 * ((ROUNDUP(value1, 1024) >> E1000_PSRCTL_BSIZE1_SHIFT) & 338 * E1000_PSRCTL_BSIZE1_MASK) | 339 * ((ROUNDUP(value2, 1024) << E1000_PSRCTL_BSIZE2_SHIFT) & 340 * E1000_PSRCTL_BSIZE2_MASK) | 341 * ((ROUNDUP(value3, 1024) << E1000_PSRCTL_BSIZE3_SHIFT) |; 342 * E1000_PSRCTL_BSIZE3_MASK)) 343 * where value0 = [128..16256], default=256 344 * value1 = [1024..64512], default=4096 345 * value2 = [0..64512], default=4096 346 * value3 = [0..64512], default=0 347 */ 348 349 #define E1000_PSRCTL_BSIZE0_MASK 0x0000007F 350 #define E1000_PSRCTL_BSIZE1_MASK 0x00003F00 351 #define E1000_PSRCTL_BSIZE2_MASK 0x003F0000 352 #define E1000_PSRCTL_BSIZE3_MASK 0x3F000000 353 354 #define E1000_PSRCTL_BSIZE0_SHIFT 7 /* Shift _right_ 7 */ 355 #define E1000_PSRCTL_BSIZE1_SHIFT 2 /* Shift _right_ 2 */ 356 #define E1000_PSRCTL_BSIZE2_SHIFT 6 /* Shift _left_ 6 */ 357 #define E1000_PSRCTL_BSIZE3_SHIFT 14 /* Shift _left_ 14 */ 358 359 /* SWFW_SYNC Definitions */ 360 #define E1000_SWFW_EEP_SM 0x01 361 #define E1000_SWFW_PHY0_SM 0x02 362 #define E1000_SWFW_PHY1_SM 0x04 363 #define E1000_SWFW_CSR_SM 0x08 364 #define E1000_SWFW_PHY2_SM 0x20 365 #define E1000_SWFW_PHY3_SM 0x40 366 #define E1000_SWFW_SW_MNG_SM 0x400 367 368 /* FACTPS Definitions */ 369 #define E1000_FACTPS_LFS 0x40000000 /* LAN Function Select */ 370 /* Device Control */ 371 #define E1000_CTRL_FD 0x00000001 /* Full duplex.0=half; 1=full */ 372 #define E1000_CTRL_BEM 0x00000002 /* Endian Mode.0=little,1=big */ 373 #define E1000_CTRL_PRIOR 0x00000004 /* Priority on PCI. 0=rx,1=fair */ 374 #define E1000_CTRL_GIO_MASTER_DISABLE 0x00000004 /*Blocks new Master reqs */ 375 #define E1000_CTRL_LRST 0x00000008 /* Link reset. 0=normal,1=reset */ 376 #define E1000_CTRL_TME 0x00000010 /* Test mode. 0=normal,1=test */ 377 #define E1000_CTRL_SLE 0x00000020 /* Serial Link on 0=dis,1=en */ 378 #define E1000_CTRL_ASDE 0x00000020 /* Auto-speed detect enable */ 379 #define E1000_CTRL_SLU 0x00000040 /* Set link up (Force Link) */ 380 #define E1000_CTRL_ILOS 0x00000080 /* Invert Loss-Of Signal */ 381 #define E1000_CTRL_SPD_SEL 0x00000300 /* Speed Select Mask */ 382 #define E1000_CTRL_SPD_10 0x00000000 /* Force 10Mb */ 383 #define E1000_CTRL_SPD_100 0x00000100 /* Force 100Mb */ 384 #define E1000_CTRL_SPD_1000 0x00000200 /* Force 1Gb */ 385 #define E1000_CTRL_BEM32 0x00000400 /* Big Endian 32 mode */ 386 #define E1000_CTRL_FRCSPD 0x00000800 /* Force Speed */ 387 #define E1000_CTRL_FRCDPX 0x00001000 /* Force Duplex */ 388 #define E1000_CTRL_D_UD_EN 0x00002000 /* Dock/Undock enable */ 389 #define E1000_CTRL_D_UD_POLARITY 0x00004000 /* Defined polarity of Dock/Undock 390 * indication in SDP[0] */ 391 #define E1000_CTRL_FORCE_PHY_RESET 0x00008000 /* Reset both PHY ports, through 392 * PHYRST_N pin */ 393 #define E1000_CTRL_EXT_LINK_EN 0x00010000 /* enable link status from external 394 * LINK_0 and LINK_1 pins */ 395 #define E1000_CTRL_LANPHYPC_OVERRIDE 0x00010000 /* SW control of LANPHYPC */ 396 #define E1000_CTRL_LANPHYPC_VALUE 0x00020000 /* SW value of LANPHYPC */ 397 #define E1000_CTRL_SWDPIN0 0x00040000 /* SWDPIN 0 value */ 398 #define E1000_CTRL_SWDPIN1 0x00080000 /* SWDPIN 1 value */ 399 #define E1000_CTRL_SWDPIN2 0x00100000 /* SWDPIN 2 value */ 400 #define E1000_CTRL_ADVD3WUC 0x00100000 /* D3 WUC */ 401 #define E1000_CTRL_SWDPIN3 0x00200000 /* SWDPIN 3 value */ 402 #define E1000_CTRL_SWDPIO0 0x00400000 /* SWDPIN 0 Input or output */ 403 #define E1000_CTRL_SWDPIO1 0x00800000 /* SWDPIN 1 input or output */ 404 #define E1000_CTRL_SWDPIO2 0x01000000 /* SWDPIN 2 input or output */ 405 #define E1000_CTRL_SWDPIO3 0x02000000 /* SWDPIN 3 input or output */ 406 #define E1000_CTRL_RST 0x04000000 /* Global reset */ 407 #define E1000_CTRL_RFCE 0x08000000 /* Receive Flow Control enable */ 408 #define E1000_CTRL_TFCE 0x10000000 /* Transmit flow control enable */ 409 #define E1000_CTRL_RTE 0x20000000 /* Routing tag enable */ 410 #define E1000_CTRL_VME 0x40000000 /* IEEE VLAN mode enable */ 411 #define E1000_CTRL_PHY_RST 0x80000000 /* PHY Reset */ 412 #define E1000_CTRL_SW2FW_INT 0x02000000 /* Initiate an interrupt to ME */ 413 #define E1000_CTRL_I2C_ENA 0x02000000 /* I2C enable */ 414 415 /* 416 * Bit definitions for the Management Data IO (MDIO) and Management Data 417 * Clock (MDC) pins in the Device Control Register. 418 */ 419 #define E1000_CTRL_PHY_RESET_DIR E1000_CTRL_SWDPIO0 420 #define E1000_CTRL_PHY_RESET E1000_CTRL_SWDPIN0 421 #define E1000_CTRL_MDIO_DIR E1000_CTRL_SWDPIO2 422 #define E1000_CTRL_MDIO E1000_CTRL_SWDPIN2 423 #define E1000_CTRL_MDC_DIR E1000_CTRL_SWDPIO3 424 #define E1000_CTRL_MDC E1000_CTRL_SWDPIN3 425 #define E1000_CTRL_PHY_RESET_DIR4 E1000_CTRL_EXT_SDP4_DIR 426 #define E1000_CTRL_PHY_RESET4 E1000_CTRL_EXT_SDP4_DATA 427 428 #define E1000_CONNSW_ENRGSRC 0x4 429 #define E1000_PCS_CFG_PCS_EN 8 430 #define E1000_PCS_LCTL_FLV_LINK_UP 1 431 #define E1000_PCS_LCTL_FSV_10 0 432 #define E1000_PCS_LCTL_FSV_100 2 433 #define E1000_PCS_LCTL_FSV_1000 4 434 #define E1000_PCS_LCTL_FDV_FULL 8 435 #define E1000_PCS_LCTL_FSD 0x10 436 #define E1000_PCS_LCTL_FORCE_LINK 0x20 437 #define E1000_PCS_LCTL_LOW_LINK_LATCH 0x40 438 #define E1000_PCS_LCTL_FORCE_FCTRL 0x80 439 #define E1000_PCS_LCTL_AN_ENABLE 0x10000 440 #define E1000_PCS_LCTL_AN_RESTART 0x20000 441 #define E1000_PCS_LCTL_AN_TIMEOUT 0x40000 442 #define E1000_PCS_LCTL_AN_SGMII_BYPASS 0x80000 443 #define E1000_PCS_LCTL_AN_SGMII_TRIGGER 0x100000 444 #define E1000_PCS_LCTL_FAST_LINK_TIMER 0x1000000 445 #define E1000_PCS_LCTL_LINK_OK_FIX 0x2000000 446 #define E1000_PCS_LCTL_CRS_ON_NI 0x4000000 447 #define E1000_ENABLE_SERDES_LOOPBACK 0x0410 448 449 #define E1000_PCS_LSTS_LINK_OK 1 450 #define E1000_PCS_LSTS_SPEED_10 0 451 #define E1000_PCS_LSTS_SPEED_100 2 452 #define E1000_PCS_LSTS_SPEED_1000 4 453 #define E1000_PCS_LSTS_DUPLEX_FULL 8 454 #define E1000_PCS_LSTS_SYNK_OK 0x10 455 #define E1000_PCS_LSTS_AN_COMPLETE 0x10000 456 #define E1000_PCS_LSTS_AN_PAGE_RX 0x20000 457 #define E1000_PCS_LSTS_AN_TIMED_OUT 0x40000 458 #define E1000_PCS_LSTS_AN_REMOTE_FAULT 0x80000 459 #define E1000_PCS_LSTS_AN_ERROR_RWS 0x100000 460 461 /* Device Status */ 462 #define E1000_STATUS_FD 0x00000001 /* Full duplex.0=half,1=full */ 463 #define E1000_STATUS_LU 0x00000002 /* Link up.0=no,1=link */ 464 #define E1000_STATUS_FUNC_MASK 0x0000000C /* PCI Function Mask */ 465 #define E1000_STATUS_FUNC_SHIFT 2 466 #define E1000_STATUS_FUNC_0 0x00000000 /* Function 0 */ 467 #define E1000_STATUS_FUNC_1 0x00000004 /* Function 1 */ 468 #define E1000_STATUS_TXOFF 0x00000010 /* transmission paused */ 469 #define E1000_STATUS_TBIMODE 0x00000020 /* TBI mode */ 470 #define E1000_STATUS_SPEED_MASK 0x000000C0 471 #define E1000_STATUS_SPEED_10 0x00000000 /* Speed 10Mb/s */ 472 #define E1000_STATUS_SPEED_100 0x00000040 /* Speed 100Mb/s */ 473 #define E1000_STATUS_SPEED_1000 0x00000080 /* Speed 1000Mb/s */ 474 #define E1000_STATUS_LAN_INIT_DONE 0x00000200 /* Lan Init Completion by NVM */ 475 #define E1000_STATUS_ASDV 0x00000300 /* Auto speed detect value */ 476 #define E1000_STATUS_PHYRA 0x00000400 /* PHY Reset Asserted */ 477 #define E1000_STATUS_DOCK_CI 0x00000800 /* Change in Dock/Undock state. 478 * Clear on write '0'. */ 479 #define E1000_STATUS_GIO_MASTER_ENABLE 0x00080000 /* Master request status */ 480 #define E1000_STATUS_MTXCKOK 0x00000400 /* MTX clock running OK */ 481 #define E1000_STATUS_PCI66 0x00000800 /* In 66Mhz slot */ 482 #define E1000_STATUS_BUS64 0x00001000 /* In 64 bit slot */ 483 #define E1000_STATUS_PCIX_MODE 0x00002000 /* PCI-X mode */ 484 #define E1000_STATUS_PCIX_SPEED 0x0000C000 /* PCI-X bus speed */ 485 #define E1000_STATUS_BMC_SKU_0 0x00100000 /* BMC USB redirect disabled */ 486 #define E1000_STATUS_BMC_SKU_1 0x00200000 /* BMC SRAM disabled */ 487 #define E1000_STATUS_BMC_SKU_2 0x00400000 /* BMC SDRAM disabled */ 488 #define E1000_STATUS_BMC_CRYPTO 0x00800000 /* BMC crypto disabled */ 489 #define E1000_STATUS_BMC_LITE 0x01000000 /* BMC external code execution 490 * disabled */ 491 #define E1000_STATUS_RGMII_ENABLE 0x02000000 /* RGMII disabled */ 492 #define E1000_STATUS_FUSE_8 0x04000000 493 #define E1000_STATUS_FUSE_9 0x08000000 494 #define E1000_STATUS_SERDES0_DIS 0x10000000 /* SERDES disabled on port 0 */ 495 #define E1000_STATUS_SERDES1_DIS 0x20000000 /* SERDES disabled on port 1 */ 496 497 /* Constants used to interpret the masked PCI-X bus speed. */ 498 #define E1000_STATUS_PCIX_SPEED_66 0x00000000 /* PCI-X bus speed 50-66 MHz */ 499 #define E1000_STATUS_PCIX_SPEED_100 0x00004000 /* PCI-X bus speed 66-100 MHz */ 500 #define E1000_STATUS_PCIX_SPEED_133 0x00008000 /*PCI-X bus speed 100-133 MHz*/ 501 502 #define SPEED_10 10 503 #define SPEED_100 100 504 #define SPEED_1000 1000 505 #define HALF_DUPLEX 1 506 #define FULL_DUPLEX 2 507 508 #define PHY_FORCE_TIME 20 509 510 #define ADVERTISE_10_HALF 0x0001 511 #define ADVERTISE_10_FULL 0x0002 512 #define ADVERTISE_100_HALF 0x0004 513 #define ADVERTISE_100_FULL 0x0008 514 #define ADVERTISE_1000_HALF 0x0010 /* Not used, just FYI */ 515 #define ADVERTISE_1000_FULL 0x0020 516 517 /* 1000/H is not supported, nor spec-compliant. */ 518 #define E1000_ALL_SPEED_DUPLEX (ADVERTISE_10_HALF | ADVERTISE_10_FULL | \ 519 ADVERTISE_100_HALF | ADVERTISE_100_FULL | \ 520 ADVERTISE_1000_FULL) 521 #define E1000_ALL_NOT_GIG (ADVERTISE_10_HALF | ADVERTISE_10_FULL | \ 522 ADVERTISE_100_HALF | ADVERTISE_100_FULL) 523 #define E1000_ALL_100_SPEED (ADVERTISE_100_HALF | ADVERTISE_100_FULL) 524 #define E1000_ALL_10_SPEED (ADVERTISE_10_HALF | ADVERTISE_10_FULL) 525 #define E1000_ALL_FULL_DUPLEX (ADVERTISE_10_FULL | ADVERTISE_100_FULL | \ 526 ADVERTISE_1000_FULL) 527 #define E1000_ALL_HALF_DUPLEX (ADVERTISE_10_HALF | ADVERTISE_100_HALF) 528 529 #define AUTONEG_ADVERTISE_SPEED_DEFAULT E1000_ALL_SPEED_DUPLEX 530 531 /* LED Control */ 532 #define E1000_PHY_LED0_MODE_MASK 0x00000007 533 #define E1000_PHY_LED0_IVRT 0x00000008 534 #define E1000_PHY_LED0_BLINK 0x00000010 535 #define E1000_PHY_LED0_MASK 0x0000001F 536 537 #define E1000_LEDCTL_LED0_MODE_MASK 0x0000000F 538 #define E1000_LEDCTL_LED0_MODE_SHIFT 0 539 #define E1000_LEDCTL_LED0_BLINK_RATE 0x00000020 540 #define E1000_LEDCTL_LED0_IVRT 0x00000040 541 #define E1000_LEDCTL_LED0_BLINK 0x00000080 542 #define E1000_LEDCTL_LED1_MODE_MASK 0x00000F00 543 #define E1000_LEDCTL_LED1_MODE_SHIFT 8 544 #define E1000_LEDCTL_LED1_BLINK_RATE 0x00002000 545 #define E1000_LEDCTL_LED1_IVRT 0x00004000 546 #define E1000_LEDCTL_LED1_BLINK 0x00008000 547 #define E1000_LEDCTL_LED2_MODE_MASK 0x000F0000 548 #define E1000_LEDCTL_LED2_MODE_SHIFT 16 549 #define E1000_LEDCTL_LED2_BLINK_RATE 0x00200000 550 #define E1000_LEDCTL_LED2_IVRT 0x00400000 551 #define E1000_LEDCTL_LED2_BLINK 0x00800000 552 #define E1000_LEDCTL_LED3_MODE_MASK 0x0F000000 553 #define E1000_LEDCTL_LED3_MODE_SHIFT 24 554 #define E1000_LEDCTL_LED3_BLINK_RATE 0x20000000 555 #define E1000_LEDCTL_LED3_IVRT 0x40000000 556 #define E1000_LEDCTL_LED3_BLINK 0x80000000 557 558 #define E1000_LEDCTL_MODE_LINK_10_1000 0x0 559 #define E1000_LEDCTL_MODE_LINK_100_1000 0x1 560 #define E1000_LEDCTL_MODE_LINK_UP 0x2 561 #define E1000_LEDCTL_MODE_ACTIVITY 0x3 562 #define E1000_LEDCTL_MODE_LINK_ACTIVITY 0x4 563 #define E1000_LEDCTL_MODE_LINK_10 0x5 564 #define E1000_LEDCTL_MODE_LINK_100 0x6 565 #define E1000_LEDCTL_MODE_LINK_1000 0x7 566 #define E1000_LEDCTL_MODE_PCIX_MODE 0x8 567 #define E1000_LEDCTL_MODE_FULL_DUPLEX 0x9 568 #define E1000_LEDCTL_MODE_COLLISION 0xA 569 #define E1000_LEDCTL_MODE_BUS_SPEED 0xB 570 #define E1000_LEDCTL_MODE_BUS_SIZE 0xC 571 #define E1000_LEDCTL_MODE_PAUSED 0xD 572 #define E1000_LEDCTL_MODE_LED_ON 0xE 573 #define E1000_LEDCTL_MODE_LED_OFF 0xF 574 575 /* Transmit Descriptor bit definitions */ 576 #define E1000_TXD_DTYP_D 0x00100000 /* Data Descriptor */ 577 #define E1000_TXD_DTYP_C 0x00000000 /* Context Descriptor */ 578 #define E1000_TXD_POPTS_SHIFT 8 /* POPTS shift */ 579 #define E1000_TXD_POPTS_IXSM 0x01 /* Insert IP checksum */ 580 #define E1000_TXD_POPTS_TXSM 0x02 /* Insert TCP/UDP checksum */ 581 #define E1000_TXD_CMD_EOP 0x01000000 /* End of Packet */ 582 #define E1000_TXD_CMD_IFCS 0x02000000 /* Insert FCS (Ethernet CRC) */ 583 #define E1000_TXD_CMD_IC 0x04000000 /* Insert Checksum */ 584 #define E1000_TXD_CMD_RS 0x08000000 /* Report Status */ 585 #define E1000_TXD_CMD_RPS 0x10000000 /* Report Packet Sent */ 586 #define E1000_TXD_CMD_DEXT 0x20000000 /* Descriptor extension (0 = legacy) */ 587 #define E1000_TXD_CMD_VLE 0x40000000 /* Add VLAN tag */ 588 #define E1000_TXD_CMD_IDE 0x80000000 /* Enable Tidv register */ 589 #define E1000_TXD_STAT_DD 0x00000001 /* Descriptor Done */ 590 #define E1000_TXD_STAT_EC 0x00000002 /* Excess Collisions */ 591 #define E1000_TXD_STAT_LC 0x00000004 /* Late Collisions */ 592 #define E1000_TXD_STAT_TU 0x00000008 /* Transmit underrun */ 593 #define E1000_TXD_CMD_TCP 0x01000000 /* TCP packet */ 594 #define E1000_TXD_CMD_IP 0x02000000 /* IP packet */ 595 #define E1000_TXD_CMD_TSE 0x04000000 /* TCP Seg enable */ 596 #define E1000_TXD_STAT_TC 0x00000004 /* Tx Underrun */ 597 /* Extended desc bits for Linksec and timesync */ 598 599 /* Transmit Control */ 600 #define E1000_TCTL_RST 0x00000001 /* software reset */ 601 #define E1000_TCTL_EN 0x00000002 /* enable Tx */ 602 #define E1000_TCTL_BCE 0x00000004 /* busy check enable */ 603 #define E1000_TCTL_PSP 0x00000008 /* pad short packets */ 604 #define E1000_TCTL_CT 0x00000ff0 /* collision threshold */ 605 #define E1000_TCTL_COLD 0x003ff000 /* collision distance */ 606 #define E1000_TCTL_SWXOFF 0x00400000 /* SW Xoff transmission */ 607 #define E1000_TCTL_PBE 0x00800000 /* Packet Burst Enable */ 608 #define E1000_TCTL_RTLC 0x01000000 /* Re-transmit on late collision */ 609 #define E1000_TCTL_NRTU 0x02000000 /* No Re-transmit on underrun */ 610 #define E1000_TCTL_MULR 0x10000000 /* Multiple request support */ 611 612 /* Transmit Arbitration Count */ 613 #define E1000_TARC0_ENABLE 0x00000400 /* Enable Tx Queue 0 */ 614 615 /* SerDes Control */ 616 #define E1000_SCTL_DISABLE_SERDES_LOOPBACK 0x0400 617 618 /* Receive Checksum Control */ 619 #define E1000_RXCSUM_PCSS_MASK 0x000000FF /* Packet Checksum Start */ 620 #define E1000_RXCSUM_IPOFL 0x00000100 /* IPv4 checksum offload */ 621 #define E1000_RXCSUM_TUOFL 0x00000200 /* TCP / UDP checksum offload */ 622 #define E1000_RXCSUM_IPV6OFL 0x00000400 /* IPv6 checksum offload */ 623 #define E1000_RXCSUM_CRCOFL 0x00000800 /* CRC32 offload enable */ 624 #define E1000_RXCSUM_IPPCSE 0x00001000 /* IP payload checksum enable */ 625 #define E1000_RXCSUM_PCSD 0x00002000 /* packet checksum disabled */ 626 627 /* Header split receive */ 628 #define E1000_RFCTL_ISCSI_DIS 0x00000001 629 #define E1000_RFCTL_ISCSI_DWC_MASK 0x0000003E 630 #define E1000_RFCTL_ISCSI_DWC_SHIFT 1 631 #define E1000_RFCTL_NFSW_DIS 0x00000040 632 #define E1000_RFCTL_NFSR_DIS 0x00000080 633 #define E1000_RFCTL_NFS_VER_MASK 0x00000300 634 #define E1000_RFCTL_NFS_VER_SHIFT 8 635 #define E1000_RFCTL_IPV6_DIS 0x00000400 636 #define E1000_RFCTL_IPV6_XSUM_DIS 0x00000800 637 #define E1000_RFCTL_ACK_DIS 0x00001000 638 #define E1000_RFCTL_ACKD_DIS 0x00002000 639 #define E1000_RFCTL_IPFRSP_DIS 0x00004000 640 #define E1000_RFCTL_EXTEN 0x00008000 641 #define E1000_RFCTL_IPV6_EX_DIS 0x00010000 642 #define E1000_RFCTL_NEW_IPV6_EXT_DIS 0x00020000 643 #define E1000_RFCTL_LEF 0x00040000 644 645 /* Collision related configuration parameters */ 646 #define E1000_COLLISION_THRESHOLD 15 647 #define E1000_CT_SHIFT 4 648 #define E1000_COLLISION_DISTANCE 63 649 #define E1000_COLD_SHIFT 12 650 651 /* Default values for the transmit IPG register */ 652 #ifndef NO_82542_SUPPORT 653 #define DEFAULT_82542_TIPG_IPGT 10 654 #endif 655 #define DEFAULT_82543_TIPG_IPGT_FIBER 9 656 #define DEFAULT_82543_TIPG_IPGT_COPPER 8 657 658 #define E1000_TIPG_IPGT_MASK 0x000003FF 659 #define E1000_TIPG_IPGR1_MASK 0x000FFC00 660 #define E1000_TIPG_IPGR2_MASK 0x3FF00000 661 662 #ifndef NO_82542_SUPPORT 663 #define DEFAULT_82542_TIPG_IPGR1 2 664 #endif 665 #define DEFAULT_82543_TIPG_IPGR1 8 666 #define E1000_TIPG_IPGR1_SHIFT 10 667 668 #ifndef NO_82542_SUPPORT 669 #define DEFAULT_82542_TIPG_IPGR2 10 670 #endif 671 #define DEFAULT_82543_TIPG_IPGR2 6 672 #define DEFAULT_80003ES2LAN_TIPG_IPGR2 7 673 #define E1000_TIPG_IPGR2_SHIFT 20 674 675 /* Ethertype field values */ 676 #define ETHERNET_IEEE_VLAN_TYPE 0x8100 /* 802.3ac packet */ 677 678 #define ETHERNET_FCS_SIZE 4 679 #define MAX_JUMBO_FRAME_SIZE 0x3F00 680 681 /* Extended Configuration Control and Size */ 682 #define E1000_EXTCNF_CTRL_MDIO_SW_OWNERSHIP 0x00000020 683 #define E1000_EXTCNF_CTRL_LCD_WRITE_ENABLE 0x00000001 684 #define E1000_EXTCNF_CTRL_OEM_WRITE_ENABLE 0x00000008 685 #define E1000_EXTCNF_CTRL_SWFLAG 0x00000020 686 #define E1000_EXTCNF_CTRL_GATE_PHY_CFG 0x00000080 687 #define E1000_EXTCNF_SIZE_EXT_PCIE_LENGTH_MASK 0x00FF0000 688 #define E1000_EXTCNF_SIZE_EXT_PCIE_LENGTH_SHIFT 16 689 #define E1000_EXTCNF_CTRL_EXT_CNF_POINTER_MASK 0x0FFF0000 690 #define E1000_EXTCNF_CTRL_EXT_CNF_POINTER_SHIFT 16 691 692 #define E1000_PHY_CTRL_SPD_EN 0x00000001 693 #define E1000_PHY_CTRL_D0A_LPLU 0x00000002 694 #define E1000_PHY_CTRL_NOND0A_LPLU 0x00000004 695 #define E1000_PHY_CTRL_NOND0A_GBE_DISABLE 0x00000008 696 #define E1000_PHY_CTRL_GBE_DISABLE 0x00000040 697 698 #define E1000_KABGTXD_BGSQLBIAS 0x00050000 699 700 /* PBA constants */ 701 #define E1000_PBA_6K 0x0006 /* 6KB */ 702 #define E1000_PBA_8K 0x0008 /* 8KB */ 703 #define E1000_PBA_10K 0x000A /* 10KB */ 704 #define E1000_PBA_12K 0x000C /* 12KB */ 705 #define E1000_PBA_14K 0x000E /* 14KB */ 706 #define E1000_PBA_16K 0x0010 /* 16KB */ 707 #define E1000_PBA_18K 0x0012 708 #define E1000_PBA_20K 0x0014 709 #define E1000_PBA_22K 0x0016 710 #define E1000_PBA_24K 0x0018 711 #define E1000_PBA_26K 0x001A 712 #define E1000_PBA_30K 0x001E 713 #define E1000_PBA_32K 0x0020 714 #define E1000_PBA_34K 0x0022 715 #define E1000_PBA_35K 0x0023 716 #define E1000_PBA_38K 0x0026 717 #define E1000_PBA_40K 0x0028 718 #define E1000_PBA_48K 0x0030 /* 48KB */ 719 #define E1000_PBA_64K 0x0040 /* 64KB */ 720 721 #define E1000_PBS_16K E1000_PBA_16K 722 #define E1000_PBS_24K E1000_PBA_24K 723 724 #define IFS_MAX 80 725 #define IFS_MIN 40 726 #define IFS_RATIO 4 727 #define IFS_STEP 10 728 #define MIN_NUM_XMITS 1000 729 730 /* SW Semaphore Register */ 731 #define E1000_SWSM_SMBI 0x00000001 /* Driver Semaphore bit */ 732 #define E1000_SWSM_SWESMBI 0x00000002 /* FW Semaphore bit */ 733 #define E1000_SWSM_WMNG 0x00000004 /* Wake MNG Clock */ 734 #define E1000_SWSM_DRV_LOAD 0x00000008 /* Driver Loaded Bit */ 735 736 #define E1000_SWSM2_LOCK 0x00000002 /* Secondary driver semaphore bit */ 737 738 /* Interrupt Cause Read */ 739 #define E1000_ICR_TXDW 0x00000001 /* Transmit desc written back */ 740 #define E1000_ICR_TXQE 0x00000002 /* Transmit Queue empty */ 741 #define E1000_ICR_LSC 0x00000004 /* Link Status Change */ 742 #define E1000_ICR_RXSEQ 0x00000008 /* Rx sequence error */ 743 #define E1000_ICR_RXDMT0 0x00000010 /* Rx desc min. threshold (0) */ 744 #define E1000_ICR_RXO 0x00000040 /* Rx overrun */ 745 #define E1000_ICR_RXT0 0x00000080 /* Rx timer intr (ring 0) */ 746 #define E1000_ICR_VMMB 0x00000100 /* VM MB event */ 747 #define E1000_ICR_MDAC 0x00000200 /* MDIO access complete */ 748 #define E1000_ICR_RXCFG 0x00000400 /* Rx /c/ ordered set */ 749 #define E1000_ICR_GPI_EN0 0x00000800 /* GP Int 0 */ 750 #define E1000_ICR_GPI_EN1 0x00001000 /* GP Int 1 */ 751 #define E1000_ICR_GPI_EN2 0x00002000 /* GP Int 2 */ 752 #define E1000_ICR_GPI_EN3 0x00004000 /* GP Int 3 */ 753 #define E1000_ICR_TXD_LOW 0x00008000 754 #define E1000_ICR_SRPD 0x00010000 755 #define E1000_ICR_ACK 0x00020000 /* Receive Ack frame */ 756 #define E1000_ICR_MNG 0x00040000 /* Manageability event */ 757 #define E1000_ICR_DOCK 0x00080000 /* Dock/Undock */ 758 #define E1000_ICR_DRSTA 0x40000000 /* Device Reset Asserted */ 759 #define E1000_ICR_INT_ASSERTED 0x80000000 /* If this bit asserted, the driver 760 * should claim the interrupt */ 761 #define E1000_ICR_RXD_FIFO_PAR0 0x00100000 /* Q0 Rx desc FIFO parity error */ 762 #define E1000_ICR_TXD_FIFO_PAR0 0x00200000 /* Q0 Tx desc FIFO parity error */ 763 #define E1000_ICR_HOST_ARB_PAR 0x00400000 /* host arb read buffer parity err */ 764 #define E1000_ICR_PB_PAR 0x00800000 /* packet buffer parity error */ 765 #define E1000_ICR_RXD_FIFO_PAR1 0x01000000 /* Q1 Rx desc FIFO parity error */ 766 #define E1000_ICR_TXD_FIFO_PAR1 0x02000000 /* Q1 Tx desc FIFO parity error */ 767 #define E1000_ICR_ALL_PARITY 0x03F00000 /* all parity error bits */ 768 #define E1000_ICR_DSW 0x00000020 /* FW changed the status of DISSW 769 * bit in the FWSM */ 770 #define E1000_ICR_PHYINT 0x00001000 /* LAN connected device generates 771 * an interrupt */ 772 #define E1000_ICR_DOUTSYNC 0x10000000 /* NIC DMA out of sync */ 773 #define E1000_ICR_EPRST 0x00100000 /* ME hardware reset occurs */ 774 #define E1000_ICR_FER 0x00400000 /* Fatal Error */ 775 776 #define E1000_ICR_THS 0x00800000 /* ICR.THS: Thermal Sensor Event*/ 777 #define E1000_ICR_MDDET 0x10000000 /* Malicious Driver Detect */ 778 779 /* PBA ECC Register */ 780 #define E1000_PBA_ECC_COUNTER_MASK 0xFFF00000 /* ECC counter mask */ 781 #define E1000_PBA_ECC_COUNTER_SHIFT 20 /* ECC counter shift value */ 782 #define E1000_PBA_ECC_CORR_EN 0x00000001 /* Enable ECC error correction */ 783 #define E1000_PBA_ECC_STAT_CLR 0x00000002 /* Clear ECC error counter */ 784 #define E1000_PBA_ECC_INT_EN 0x00000004 /* Enable ICR bit 5 on ECC error */ 785 786 /* Extended Interrupt Cause Read */ 787 #define E1000_EICR_RX_QUEUE0 0x00000001 /* Rx Queue 0 Interrupt */ 788 #define E1000_EICR_RX_QUEUE1 0x00000002 /* Rx Queue 1 Interrupt */ 789 #define E1000_EICR_RX_QUEUE2 0x00000004 /* Rx Queue 2 Interrupt */ 790 #define E1000_EICR_RX_QUEUE3 0x00000008 /* Rx Queue 3 Interrupt */ 791 #define E1000_EICR_TX_QUEUE0 0x00000100 /* Tx Queue 0 Interrupt */ 792 #define E1000_EICR_TX_QUEUE1 0x00000200 /* Tx Queue 1 Interrupt */ 793 #define E1000_EICR_TX_QUEUE2 0x00000400 /* Tx Queue 2 Interrupt */ 794 #define E1000_EICR_TX_QUEUE3 0x00000800 /* Tx Queue 3 Interrupt */ 795 #define E1000_EICR_TCP_TIMER 0x40000000 /* TCP Timer */ 796 #define E1000_EICR_OTHER 0x80000000 /* Interrupt Cause Active */ 797 /* TCP Timer */ 798 #define E1000_TCPTIMER_KS 0x00000100 /* KickStart */ 799 #define E1000_TCPTIMER_COUNT_ENABLE 0x00000200 /* Count Enable */ 800 #define E1000_TCPTIMER_COUNT_FINISH 0x00000400 /* Count finish */ 801 #define E1000_TCPTIMER_LOOP 0x00000800 /* Loop */ 802 803 /* 804 * This defines the bits that are set in the Interrupt Mask 805 * Set/Read Register. Each bit is documented below: 806 * o RXDMT0 = Receive Descriptor Minimum Threshold hit (ring 0) 807 * o RXSEQ = Receive Sequence Error 808 */ 809 #define POLL_IMS_ENABLE_MASK ( \ 810 E1000_IMS_RXDMT0 | \ 811 E1000_IMS_RXSEQ) 812 813 /* 814 * This defines the bits that are set in the Interrupt Mask 815 * Set/Read Register. Each bit is documented below: 816 * o RXT0 = Receiver Timer Interrupt (ring 0) 817 * o TXDW = Transmit Descriptor Written Back 818 * o RXDMT0 = Receive Descriptor Minimum Threshold hit (ring 0) 819 * o RXSEQ = Receive Sequence Error 820 * o LSC = Link Status Change 821 */ 822 #define IMS_ENABLE_MASK ( \ 823 E1000_IMS_RXT0 | \ 824 E1000_IMS_TXDW | \ 825 E1000_IMS_RXDMT0 | \ 826 E1000_IMS_RXSEQ | \ 827 E1000_IMS_LSC) 828 829 /* Interrupt Mask Set */ 830 #define E1000_IMS_TXDW E1000_ICR_TXDW /* Tx desc written back */ 831 #define E1000_IMS_TXQE E1000_ICR_TXQE /* Transmit Queue empty */ 832 #define E1000_IMS_LSC E1000_ICR_LSC /* Link Status Change */ 833 #define E1000_IMS_VMMB E1000_ICR_VMMB /* Mail box activity */ 834 #define E1000_IMS_RXSEQ E1000_ICR_RXSEQ /* Rx sequence error */ 835 #define E1000_IMS_RXDMT0 E1000_ICR_RXDMT0 /* Rx desc min. threshold */ 836 #define E1000_IMS_RXO E1000_ICR_RXO /* Rx overrun */ 837 #define E1000_IMS_RXT0 E1000_ICR_RXT0 /* Rx timer intr */ 838 #define E1000_IMS_MDAC E1000_ICR_MDAC /* MDIO access complete */ 839 #define E1000_IMS_RXCFG E1000_ICR_RXCFG /* Rx /c/ ordered set */ 840 #define E1000_IMS_GPI_EN0 E1000_ICR_GPI_EN0 /* GP Int 0 */ 841 #define E1000_IMS_GPI_EN1 E1000_ICR_GPI_EN1 /* GP Int 1 */ 842 #define E1000_IMS_GPI_EN2 E1000_ICR_GPI_EN2 /* GP Int 2 */ 843 #define E1000_IMS_GPI_EN3 E1000_ICR_GPI_EN3 /* GP Int 3 */ 844 #define E1000_IMS_TXD_LOW E1000_ICR_TXD_LOW 845 #define E1000_IMS_SRPD E1000_ICR_SRPD 846 #define E1000_IMS_ACK E1000_ICR_ACK /* Receive Ack frame */ 847 #define E1000_IMS_MNG E1000_ICR_MNG /* Manageability event */ 848 #define E1000_IMS_DOCK E1000_ICR_DOCK /* Dock/Undock */ 849 #define E1000_IMS_DRSTA E1000_ICR_DRSTA /* Device Reset Asserted */ 850 #define E1000_IMS_RXD_FIFO_PAR0 E1000_ICR_RXD_FIFO_PAR0 /* Q0 Rx desc FIFO 851 * parity error */ 852 #define E1000_IMS_TXD_FIFO_PAR0 E1000_ICR_TXD_FIFO_PAR0 /* Q0 Tx desc FIFO 853 * parity error */ 854 #define E1000_IMS_HOST_ARB_PAR E1000_ICR_HOST_ARB_PAR /* host arb read buffer 855 * parity error */ 856 #define E1000_IMS_PB_PAR E1000_ICR_PB_PAR /* packet buffer parity 857 * error */ 858 #define E1000_IMS_RXD_FIFO_PAR1 E1000_ICR_RXD_FIFO_PAR1 /* Q1 Rx desc FIFO 859 * parity error */ 860 #define E1000_IMS_TXD_FIFO_PAR1 E1000_ICR_TXD_FIFO_PAR1 /* Q1 Tx desc FIFO 861 * parity error */ 862 #define E1000_IMS_DSW E1000_ICR_DSW 863 #define E1000_IMS_PHYINT E1000_ICR_PHYINT 864 #define E1000_IMS_DOUTSYNC E1000_ICR_DOUTSYNC /* NIC DMA out of sync */ 865 #define E1000_IMS_EPRST E1000_ICR_EPRST 866 #define E1000_IMS_FER E1000_ICR_FER /* Fatal Error */ 867 868 #define E1000_IMS_THS E1000_ICR_THS /* ICR.TS: Thermal Sensor Event*/ 869 #define E1000_IMS_MDDET E1000_ICR_MDDET /* Malicious Driver Detect */ 870 /* Extended Interrupt Mask Set */ 871 #define E1000_EIMS_RX_QUEUE0 E1000_EICR_RX_QUEUE0 /* Rx Queue 0 Interrupt */ 872 #define E1000_EIMS_RX_QUEUE1 E1000_EICR_RX_QUEUE1 /* Rx Queue 1 Interrupt */ 873 #define E1000_EIMS_RX_QUEUE2 E1000_EICR_RX_QUEUE2 /* Rx Queue 2 Interrupt */ 874 #define E1000_EIMS_RX_QUEUE3 E1000_EICR_RX_QUEUE3 /* Rx Queue 3 Interrupt */ 875 #define E1000_EIMS_TX_QUEUE0 E1000_EICR_TX_QUEUE0 /* Tx Queue 0 Interrupt */ 876 #define E1000_EIMS_TX_QUEUE1 E1000_EICR_TX_QUEUE1 /* Tx Queue 1 Interrupt */ 877 #define E1000_EIMS_TX_QUEUE2 E1000_EICR_TX_QUEUE2 /* Tx Queue 2 Interrupt */ 878 #define E1000_EIMS_TX_QUEUE3 E1000_EICR_TX_QUEUE3 /* Tx Queue 3 Interrupt */ 879 #define E1000_EIMS_TCP_TIMER E1000_EICR_TCP_TIMER /* TCP Timer */ 880 #define E1000_EIMS_OTHER E1000_EICR_OTHER /* Interrupt Cause Active */ 881 882 /* Interrupt Cause Set */ 883 #define E1000_ICS_TXDW E1000_ICR_TXDW /* Tx desc written back */ 884 #define E1000_ICS_TXQE E1000_ICR_TXQE /* Transmit Queue empty */ 885 #define E1000_ICS_LSC E1000_ICR_LSC /* Link Status Change */ 886 #define E1000_ICS_RXSEQ E1000_ICR_RXSEQ /* Rx sequence error */ 887 #define E1000_ICS_RXDMT0 E1000_ICR_RXDMT0 /* Rx desc min. threshold */ 888 #define E1000_ICS_RXO E1000_ICR_RXO /* Rx overrun */ 889 #define E1000_ICS_RXT0 E1000_ICR_RXT0 /* Rx timer intr */ 890 #define E1000_ICS_MDAC E1000_ICR_MDAC /* MDIO access complete */ 891 #define E1000_ICS_RXCFG E1000_ICR_RXCFG /* Rx /c/ ordered set */ 892 #define E1000_ICS_GPI_EN0 E1000_ICR_GPI_EN0 /* GP Int 0 */ 893 #define E1000_ICS_GPI_EN1 E1000_ICR_GPI_EN1 /* GP Int 1 */ 894 #define E1000_ICS_GPI_EN2 E1000_ICR_GPI_EN2 /* GP Int 2 */ 895 #define E1000_ICS_GPI_EN3 E1000_ICR_GPI_EN3 /* GP Int 3 */ 896 #define E1000_ICS_TXD_LOW E1000_ICR_TXD_LOW 897 #define E1000_ICS_SRPD E1000_ICR_SRPD 898 #define E1000_ICS_ACK E1000_ICR_ACK /* Receive Ack frame */ 899 #define E1000_ICS_MNG E1000_ICR_MNG /* Manageability event */ 900 #define E1000_ICS_DOCK E1000_ICR_DOCK /* Dock/Undock */ 901 #define E1000_ICS_DRSTA E1000_ICR_DRSTA /* Device Reset Aserted */ 902 #define E1000_ICS_RXD_FIFO_PAR0 E1000_ICR_RXD_FIFO_PAR0 /* Q0 Rx desc FIFO 903 * parity error */ 904 #define E1000_ICS_TXD_FIFO_PAR0 E1000_ICR_TXD_FIFO_PAR0 /* Q0 Tx desc FIFO 905 * parity error */ 906 #define E1000_ICS_HOST_ARB_PAR E1000_ICR_HOST_ARB_PAR /* host arb read buffer 907 * parity error */ 908 #define E1000_ICS_PB_PAR E1000_ICR_PB_PAR /* packet buffer parity 909 * error */ 910 #define E1000_ICS_RXD_FIFO_PAR1 E1000_ICR_RXD_FIFO_PAR1 /* Q1 Rx desc FIFO 911 * parity error */ 912 #define E1000_ICS_TXD_FIFO_PAR1 E1000_ICR_TXD_FIFO_PAR1 /* Q1 Tx desc FIFO 913 * parity error */ 914 #define E1000_ICS_DSW E1000_ICR_DSW 915 #define E1000_ICS_DOUTSYNC E1000_ICR_DOUTSYNC /* NIC DMA out of sync */ 916 #define E1000_ICS_PHYINT E1000_ICR_PHYINT 917 #define E1000_ICS_EPRST E1000_ICR_EPRST 918 919 /* Extended Interrupt Cause Set */ 920 #define E1000_EICS_RX_QUEUE0 E1000_EICR_RX_QUEUE0 /* Rx Queue 0 Interrupt */ 921 #define E1000_EICS_RX_QUEUE1 E1000_EICR_RX_QUEUE1 /* Rx Queue 1 Interrupt */ 922 #define E1000_EICS_RX_QUEUE2 E1000_EICR_RX_QUEUE2 /* Rx Queue 2 Interrupt */ 923 #define E1000_EICS_RX_QUEUE3 E1000_EICR_RX_QUEUE3 /* Rx Queue 3 Interrupt */ 924 #define E1000_EICS_TX_QUEUE0 E1000_EICR_TX_QUEUE0 /* Tx Queue 0 Interrupt */ 925 #define E1000_EICS_TX_QUEUE1 E1000_EICR_TX_QUEUE1 /* Tx Queue 1 Interrupt */ 926 #define E1000_EICS_TX_QUEUE2 E1000_EICR_TX_QUEUE2 /* Tx Queue 2 Interrupt */ 927 #define E1000_EICS_TX_QUEUE3 E1000_EICR_TX_QUEUE3 /* Tx Queue 3 Interrupt */ 928 #define E1000_EICS_TCP_TIMER E1000_EICR_TCP_TIMER /* TCP Timer */ 929 #define E1000_EICS_OTHER E1000_EICR_OTHER /* Interrupt Cause Active */ 930 931 #define E1000_EITR_ITR_INT_MASK 0x0000FFFF 932 /* E1000_EITR_CNT_IGNR is only for 82576 and newer */ 933 #define E1000_EITR_CNT_IGNR 0x80000000 /* Don't reset counters on write */ 934 935 /* Transmit Descriptor Control */ 936 #define E1000_TXDCTL_PTHRESH 0x0000003F /* TXDCTL Prefetch Threshold */ 937 #define E1000_TXDCTL_HTHRESH 0x00003F00 /* TXDCTL Host Threshold */ 938 #define E1000_TXDCTL_WTHRESH 0x003F0000 /* TXDCTL Writeback Threshold */ 939 #define E1000_TXDCTL_GRAN 0x01000000 /* TXDCTL Granularity */ 940 #define E1000_TXDCTL_LWTHRESH 0xFE000000 /* TXDCTL Low Threshold */ 941 #define E1000_TXDCTL_FULL_TX_DESC_WB 0x01010000 /* GRAN=1, WTHRESH=1 */ 942 #define E1000_TXDCTL_MAX_TX_DESC_PREFETCH 0x0100001F /* GRAN=1, PTHRESH=31 */ 943 /* Enable the counting of descriptors still to be processed. */ 944 #define E1000_TXDCTL_COUNT_DESC 0x00400000 945 946 /* Flow Control Constants */ 947 #define FLOW_CONTROL_ADDRESS_LOW 0x00C28001 948 #define FLOW_CONTROL_ADDRESS_HIGH 0x00000100 949 #define FLOW_CONTROL_TYPE 0x8808 950 951 /* 802.1q VLAN Packet Size */ 952 #define VLAN_TAG_SIZE 4 /* 802.3ac tag (not DMA'd) */ 953 #define E1000_VLAN_FILTER_TBL_SIZE 128 /* VLAN Filter Table (4096 bits) */ 954 955 /* Receive Address */ 956 /* 957 * Number of high/low register pairs in the RAR. The RAR (Receive Address 958 * Registers) holds the directed and multicast addresses that we monitor. 959 * Technically, we have 16 spots. However, we reserve one of these spots 960 * (RAR[15]) for our directed address used by controllers with 961 * manageability enabled, allowing us room for 15 multicast addresses. 962 */ 963 #define E1000_RAR_ENTRIES 15 964 #define E1000_RAH_AV 0x80000000 /* Receive descriptor valid */ 965 #define E1000_RAL_MAC_ADDR_LEN 4 966 #define E1000_RAH_MAC_ADDR_LEN 2 967 #define E1000_RAH_QUEUE_MASK_82575 0x000C0000 968 #define E1000_RAH_POOL_MASK 0x03FC0000 969 #define E1000_RAH_POOL_SHIFT 18 970 #define E1000_RAH_POOL_1 0x00040000 971 972 /* Error Codes */ 973 #define E1000_SUCCESS 0 974 #define E1000_ERR_NVM 1 975 #define E1000_ERR_PHY 2 976 #define E1000_ERR_CONFIG 3 977 #define E1000_ERR_PARAM 4 978 #define E1000_ERR_MAC_INIT 5 979 #define E1000_ERR_PHY_TYPE 6 980 #define E1000_ERR_RESET 9 981 #define E1000_ERR_MASTER_REQUESTS_PENDING 10 982 #define E1000_ERR_HOST_INTERFACE_COMMAND 11 983 #define E1000_BLK_PHY_RESET 12 984 #define E1000_ERR_SWFW_SYNC 13 985 #define E1000_NOT_IMPLEMENTED 14 986 #define E1000_ERR_MBX 15 987 #define E1000_ERR_INVALID_ARGUMENT 16 988 #define E1000_ERR_NO_SPACE 17 989 #define E1000_ERR_NVM_PBA_SECTION 18 990 991 /* Loop limit on how long we wait for auto-negotiation to complete */ 992 #define FIBER_LINK_UP_LIMIT 50 993 #define COPPER_LINK_UP_LIMIT 10 994 #define PHY_AUTO_NEG_LIMIT 45 995 #define PHY_FORCE_LIMIT 20 996 /* Number of 100 microseconds we wait for PCI Express master disable */ 997 #define MASTER_DISABLE_TIMEOUT 800 998 /* Number of milliseconds we wait for PHY configuration done after MAC reset */ 999 #define PHY_CFG_TIMEOUT 100 1000 /* Number of 2 milliseconds we wait for acquiring MDIO ownership. */ 1001 #define MDIO_OWNERSHIP_TIMEOUT 10 1002 /* Number of milliseconds for NVM auto read done after MAC reset. */ 1003 #define AUTO_READ_DONE_TIMEOUT 10 1004 1005 /* Flow Control */ 1006 #define E1000_FCRTH_RTH 0x0000FFF8 /* Mask Bits[15:3] for RTH */ 1007 #define E1000_FCRTH_XFCE 0x80000000 /* External Flow Control Enable */ 1008 #define E1000_FCRTL_RTL 0x0000FFF8 /* Mask Bits[15:3] for RTL */ 1009 #define E1000_FCRTL_XONE 0x80000000 /* Enable XON frame transmission */ 1010 1011 /* Transmit Configuration Word */ 1012 #define E1000_TXCW_FD 0x00000020 /* TXCW full duplex */ 1013 #define E1000_TXCW_HD 0x00000040 /* TXCW half duplex */ 1014 #define E1000_TXCW_PAUSE 0x00000080 /* TXCW sym pause request */ 1015 #define E1000_TXCW_ASM_DIR 0x00000100 /* TXCW astm pause direction */ 1016 #define E1000_TXCW_PAUSE_MASK 0x00000180 /* TXCW pause request mask */ 1017 #define E1000_TXCW_RF 0x00003000 /* TXCW remote fault */ 1018 #define E1000_TXCW_NP 0x00008000 /* TXCW next page */ 1019 #define E1000_TXCW_CW 0x0000ffff /* TxConfigWord mask */ 1020 #define E1000_TXCW_TXC 0x40000000 /* Transmit Config control */ 1021 #define E1000_TXCW_ANE 0x80000000 /* Auto-neg enable */ 1022 1023 /* Receive Configuration Word */ 1024 #define E1000_RXCW_CW 0x0000ffff /* RxConfigWord mask */ 1025 #define E1000_RXCW_NC 0x04000000 /* Receive config no carrier */ 1026 #define E1000_RXCW_IV 0x08000000 /* Receive config invalid */ 1027 #define E1000_RXCW_CC 0x10000000 /* Receive config change */ 1028 #define E1000_RXCW_C 0x20000000 /* Receive config */ 1029 #define E1000_RXCW_SYNCH 0x40000000 /* Receive config synch */ 1030 #define E1000_RXCW_ANC 0x80000000 /* Auto-neg complete */ 1031 1032 #define E1000_TSYNCTXCTL_VALID 0x00000001 /* Tx timestamp valid */ 1033 #define E1000_TSYNCTXCTL_ENABLED 0x00000010 /* enable Tx timestamping */ 1034 1035 #define E1000_TSYNCRXCTL_VALID 0x00000001 /* Rx timestamp valid */ 1036 #define E1000_TSYNCRXCTL_TYPE_MASK 0x0000000E /* Rx type mask */ 1037 #define E1000_TSYNCRXCTL_TYPE_L2_V2 0x00 1038 #define E1000_TSYNCRXCTL_TYPE_L4_V1 0x02 1039 #define E1000_TSYNCRXCTL_TYPE_L2_L4_V2 0x04 1040 #define E1000_TSYNCRXCTL_TYPE_ALL 0x08 1041 #define E1000_TSYNCRXCTL_TYPE_EVENT_V2 0x0A 1042 #define E1000_TSYNCRXCTL_ENABLED 0x00000010 /* enable Rx timestamping */ 1043 1044 #define E1000_TSYNCRXCFG_PTP_V1_CTRLT_MASK 0x000000FF 1045 #define E1000_TSYNCRXCFG_PTP_V1_SYNC_MESSAGE 0x00 1046 #define E1000_TSYNCRXCFG_PTP_V1_DELAY_REQ_MESSAGE 0x01 1047 #define E1000_TSYNCRXCFG_PTP_V1_FOLLOWUP_MESSAGE 0x02 1048 #define E1000_TSYNCRXCFG_PTP_V1_DELAY_RESP_MESSAGE 0x03 1049 #define E1000_TSYNCRXCFG_PTP_V1_MANAGEMENT_MESSAGE 0x04 1050 1051 #define E1000_TSYNCRXCFG_PTP_V2_MSGID_MASK 0x00000F00 1052 #define E1000_TSYNCRXCFG_PTP_V2_SYNC_MESSAGE 0x0000 1053 #define E1000_TSYNCRXCFG_PTP_V2_DELAY_REQ_MESSAGE 0x0100 1054 #define E1000_TSYNCRXCFG_PTP_V2_PATH_DELAY_REQ_MESSAGE 0x0200 1055 #define E1000_TSYNCRXCFG_PTP_V2_PATH_DELAY_RESP_MESSAGE 0x0300 1056 #define E1000_TSYNCRXCFG_PTP_V2_FOLLOWUP_MESSAGE 0x0800 1057 #define E1000_TSYNCRXCFG_PTP_V2_DELAY_RESP_MESSAGE 0x0900 1058 #define E1000_TSYNCRXCFG_PTP_V2_PATH_DELAY_FOLLOWUP_MESSAGE 0x0A00 1059 #define E1000_TSYNCRXCFG_PTP_V2_ANNOUNCE_MESSAGE 0x0B00 1060 #define E1000_TSYNCRXCFG_PTP_V2_SIGNALLING_MESSAGE 0x0C00 1061 #define E1000_TSYNCRXCFG_PTP_V2_MANAGEMENT_MESSAGE 0x0D00 1062 1063 #define E1000_TIMINCA_16NS_SHIFT 24 1064 /* TUPLE Filtering Configuration */ 1065 #define E1000_TTQF_DISABLE_MASK 0xF0008000 /* TTQF Disable Mask */ 1066 #define E1000_TTQF_QUEUE_ENABLE 0x100 /* TTQF Queue Enable Bit */ 1067 #define E1000_TTQF_PROTOCOL_MASK 0xFF /* TTQF Protocol Mask */ 1068 /* TTQF TCP Bit, shift with E1000_TTQF_PROTOCOL SHIFT */ 1069 #define E1000_TTQF_PROTOCOL_TCP 0x0 1070 /* TTQF UDP Bit, shift with E1000_TTQF_PROTOCOL_SHIFT */ 1071 #define E1000_TTQF_PROTOCOL_UDP 0x1 1072 /* TTQF SCTP Bit, shift with E1000_TTQF_PROTOCOL_SHIFT */ 1073 #define E1000_TTQF_PROTOCOL_SCTP 0x2 1074 #define E1000_TTQF_PROTOCOL_SHIFT 5 /* TTQF Protocol Shift */ 1075 #define E1000_TTQF_QUEUE_SHIFT 16 /* TTQF Queue Shfit */ 1076 #define E1000_TTQF_RX_QUEUE_MASK 0x70000 /* TTQF Queue Mask */ 1077 #define E1000_TTQF_MASK_ENABLE 0x10000000 /* TTQF Mask Enable Bit */ 1078 #define E1000_IMIR_CLEAR_MASK 0xF001FFFF /* IMIR Reg Clear Mask */ 1079 #define E1000_IMIR_PORT_BYPASS 0x20000 /* IMIR Port Bypass Bit */ 1080 #define E1000_IMIR_PRIORITY_SHIFT 29 /* IMIR Priority Shift */ 1081 #define E1000_IMIREXT_CLEAR_MASK 0x7FFFF /* IMIREXT Reg Clear Mask */ 1082 1083 #define E1000_MDICNFG_EXT_MDIO 0x80000000 /* MDI ext/int destination */ 1084 #define E1000_MDICNFG_COM_MDIO 0x40000000 /* MDI shared w/ lan 0 */ 1085 #define E1000_MDICNFG_PHY_MASK 0x03E00000 1086 #define E1000_MDICNFG_PHY_SHIFT 21 1087 1088 #define E1000_THSTAT_LOW_EVENT 0x20000000 /* Low thermal threshold */ 1089 #define E1000_THSTAT_MID_EVENT 0x00200000 /* Mid thermal threshold */ 1090 #define E1000_THSTAT_HIGH_EVENT 0x00002000 /* High thermal threshold */ 1091 #define E1000_THSTAT_PWR_DOWN 0x00000001 /* Power Down Event */ 1092 #define E1000_THSTAT_LINK_THROTTLE 0x00000002 /* Link Speed Throttle Event */ 1093 1094 /* Powerville EEE defines */ 1095 #define E1000_IPCNFG_EEE_1G_AN 0x00000008 /* IPCNFG EEE Enable 1G AN */ 1096 #define E1000_IPCNFG_EEE_100M_AN 0x00000004 /* IPCNFG EEE Enable 100M AN */ 1097 #define E1000_EEER_TX_LPI_EN 0x00010000 /* EEER Tx LPI Enable */ 1098 #define E1000_EEER_RX_LPI_EN 0x00020000 /* EEER Rx LPI Enable */ 1099 #define E1000_EEER_LPI_FC 0x00040000 /* EEER Enable on Flow Control*/ 1100 /* EEE status */ 1101 #define E1000_EEER_EEE_NEG 0x20000000 /* EEE capability negotiated */ 1102 #define E1000_EEER_RX_LPI_STATUS 0x40000000 /* Rx in LPI state */ 1103 #define E1000_EEER_TX_LPI_STATUS 0x80000000 /* Tx in LPI state */ 1104 1105 /* PCI Express Control */ 1106 #define E1000_GCR_RXD_NO_SNOOP 0x00000001 1107 #define E1000_GCR_RXDSCW_NO_SNOOP 0x00000002 1108 #define E1000_GCR_RXDSCR_NO_SNOOP 0x00000004 1109 #define E1000_GCR_TXD_NO_SNOOP 0x00000008 1110 #define E1000_GCR_TXDSCW_NO_SNOOP 0x00000010 1111 #define E1000_GCR_TXDSCR_NO_SNOOP 0x00000020 1112 #define E1000_GCR_CMPL_TMOUT_MASK 0x0000F000 1113 #define E1000_GCR_CMPL_TMOUT_10ms 0x00001000 1114 #define E1000_GCR_CMPL_TMOUT_RESEND 0x00010000 1115 #define E1000_GCR_CAP_VER2 0x00040000 1116 1117 #define PCIE_NO_SNOOP_ALL (E1000_GCR_RXD_NO_SNOOP | \ 1118 E1000_GCR_RXDSCW_NO_SNOOP | \ 1119 E1000_GCR_RXDSCR_NO_SNOOP | \ 1120 E1000_GCR_TXD_NO_SNOOP | \ 1121 E1000_GCR_TXDSCW_NO_SNOOP | \ 1122 E1000_GCR_TXDSCR_NO_SNOOP) 1123 1124 /* PHY Control Register */ 1125 #define MII_CR_SPEED_SELECT_MSB 0x0040 /* bits 6,13: 10=1000, 01=100, 00=10 */ 1126 #define MII_CR_COLL_TEST_ENABLE 0x0080 /* Collision test enable */ 1127 #define MII_CR_FULL_DUPLEX 0x0100 /* FDX =1, half duplex =0 */ 1128 #define MII_CR_RESTART_AUTO_NEG 0x0200 /* Restart auto negotiation */ 1129 #define MII_CR_ISOLATE 0x0400 /* Isolate PHY from MII */ 1130 #define MII_CR_POWER_DOWN 0x0800 /* Power down */ 1131 #define MII_CR_AUTO_NEG_EN 0x1000 /* Auto Neg Enable */ 1132 #define MII_CR_SPEED_SELECT_LSB 0x2000 /* bits 6,13: 10=1000, 01=100, 00=10 */ 1133 #define MII_CR_LOOPBACK 0x4000 /* 0 = normal, 1 = loopback */ 1134 #define MII_CR_RESET 0x8000 /* 0 = normal, 1 = PHY reset */ 1135 #define MII_CR_SPEED_1000 0x0040 1136 #define MII_CR_SPEED_100 0x2000 1137 #define MII_CR_SPEED_10 0x0000 1138 1139 /* PHY Status Register */ 1140 #define MII_SR_EXTENDED_CAPS 0x0001 /* Extended register capabilities */ 1141 #define MII_SR_JABBER_DETECT 0x0002 /* Jabber Detected */ 1142 #define MII_SR_LINK_STATUS 0x0004 /* Link Status 1 = link */ 1143 #define MII_SR_AUTONEG_CAPS 0x0008 /* Auto Neg Capable */ 1144 #define MII_SR_REMOTE_FAULT 0x0010 /* Remote Fault Detect */ 1145 #define MII_SR_AUTONEG_COMPLETE 0x0020 /* Auto Neg Complete */ 1146 #define MII_SR_PREAMBLE_SUPPRESS 0x0040 /* Preamble may be suppressed */ 1147 #define MII_SR_EXTENDED_STATUS 0x0100 /* Ext. status info in Reg 0x0F */ 1148 #define MII_SR_100T2_HD_CAPS 0x0200 /* 100T2 Half Duplex Capable */ 1149 #define MII_SR_100T2_FD_CAPS 0x0400 /* 100T2 Full Duplex Capable */ 1150 #define MII_SR_10T_HD_CAPS 0x0800 /* 10T Half Duplex Capable */ 1151 #define MII_SR_10T_FD_CAPS 0x1000 /* 10T Full Duplex Capable */ 1152 #define MII_SR_100X_HD_CAPS 0x2000 /* 100X Half Duplex Capable */ 1153 #define MII_SR_100X_FD_CAPS 0x4000 /* 100X Full Duplex Capable */ 1154 #define MII_SR_100T4_CAPS 0x8000 /* 100T4 Capable */ 1155 1156 /* Autoneg Advertisement Register */ 1157 #define NWAY_AR_SELECTOR_FIELD 0x0001 /* indicates IEEE 802.3 CSMA/CD */ 1158 #define NWAY_AR_10T_HD_CAPS 0x0020 /* 10T Half Duplex Capable */ 1159 #define NWAY_AR_10T_FD_CAPS 0x0040 /* 10T Full Duplex Capable */ 1160 #define NWAY_AR_100TX_HD_CAPS 0x0080 /* 100TX Half Duplex Capable */ 1161 #define NWAY_AR_100TX_FD_CAPS 0x0100 /* 100TX Full Duplex Capable */ 1162 #define NWAY_AR_100T4_CAPS 0x0200 /* 100T4 Capable */ 1163 #define NWAY_AR_PAUSE 0x0400 /* Pause operation desired */ 1164 #define NWAY_AR_ASM_DIR 0x0800 /* Asymmetric Pause Direction bit */ 1165 #define NWAY_AR_REMOTE_FAULT 0x2000 /* Remote Fault detected */ 1166 #define NWAY_AR_NEXT_PAGE 0x8000 /* Next Page ability supported */ 1167 1168 /* Link Partner Ability Register (Base Page) */ 1169 #define NWAY_LPAR_SELECTOR_FIELD 0x0000 /* LP protocol selector field */ 1170 #define NWAY_LPAR_10T_HD_CAPS 0x0020 /* LP is 10T Half Duplex Capable */ 1171 #define NWAY_LPAR_10T_FD_CAPS 0x0040 /* LP is 10T Full Duplex Capable */ 1172 #define NWAY_LPAR_100TX_HD_CAPS 0x0080 /* LP is 100TX Half Duplex Capable */ 1173 #define NWAY_LPAR_100TX_FD_CAPS 0x0100 /* LP is 100TX Full Duplex Capable */ 1174 #define NWAY_LPAR_100T4_CAPS 0x0200 /* LP is 100T4 Capable */ 1175 #define NWAY_LPAR_PAUSE 0x0400 /* LP Pause operation desired */ 1176 #define NWAY_LPAR_ASM_DIR 0x0800 /* LP Asymmetric Pause Direction bit */ 1177 #define NWAY_LPAR_REMOTE_FAULT 0x2000 /* LP has detected Remote Fault */ 1178 #define NWAY_LPAR_ACKNOWLEDGE 0x4000 /* LP has rx'd link code word */ 1179 #define NWAY_LPAR_NEXT_PAGE 0x8000 /* Next Page ability supported */ 1180 1181 /* Autoneg Expansion Register */ 1182 #define NWAY_ER_LP_NWAY_CAPS 0x0001 /* LP has Auto Neg Capability */ 1183 #define NWAY_ER_PAGE_RXD 0x0002 /* LP is 10T Half Duplex Capable */ 1184 #define NWAY_ER_NEXT_PAGE_CAPS 0x0004 /* LP is 10T Full Duplex Capable */ 1185 #define NWAY_ER_LP_NEXT_PAGE_CAPS 0x0008 /* LP is 100TX Half Duplex Capable */ 1186 #define NWAY_ER_PAR_DETECT_FAULT 0x0010 /* LP is 100TX Full Duplex Capable */ 1187 1188 /* 1000BASE-T Control Register */ 1189 #define CR_1000T_ASYM_PAUSE 0x0080 /* Advertise asymmetric pause bit */ 1190 #define CR_1000T_HD_CAPS 0x0100 /* Advertise 1000T HD capability */ 1191 #define CR_1000T_FD_CAPS 0x0200 /* Advertise 1000T FD capability */ 1192 #define CR_1000T_REPEATER_DTE 0x0400 /* 1=Repeater/switch device port */ 1193 /* 0=DTE device */ 1194 #define CR_1000T_MS_VALUE 0x0800 /* 1=Configure PHY as Master */ 1195 /* 0=Configure PHY as Slave */ 1196 #define CR_1000T_MS_ENABLE 0x1000 /* 1=Master/Slave manual config value */ 1197 /* 0=Automatic Master/Slave config */ 1198 #define CR_1000T_TEST_MODE_NORMAL 0x0000 /* Normal Operation */ 1199 #define CR_1000T_TEST_MODE_1 0x2000 /* Transmit Waveform test */ 1200 #define CR_1000T_TEST_MODE_2 0x4000 /* Master Transmit Jitter test */ 1201 #define CR_1000T_TEST_MODE_3 0x6000 /* Slave Transmit Jitter test */ 1202 #define CR_1000T_TEST_MODE_4 0x8000 /* Transmitter Distortion test */ 1203 1204 /* 1000BASE-T Status Register */ 1205 #define SR_1000T_IDLE_ERROR_CNT 0x00FF /* Num idle errors since last read */ 1206 #define SR_1000T_ASYM_PAUSE_DIR 0x0100 /* LP asymmetric pause direction bit */ 1207 #define SR_1000T_LP_HD_CAPS 0x0400 /* LP is 1000T HD capable */ 1208 #define SR_1000T_LP_FD_CAPS 0x0800 /* LP is 1000T FD capable */ 1209 #define SR_1000T_REMOTE_RX_STATUS 0x1000 /* Remote receiver OK */ 1210 #define SR_1000T_LOCAL_RX_STATUS 0x2000 /* Local receiver OK */ 1211 #define SR_1000T_MS_CONFIG_RES 0x4000 /* 1=Local Tx is Master, 0=Slave */ 1212 #define SR_1000T_MS_CONFIG_FAULT 0x8000 /* Master/Slave config fault */ 1213 1214 #define SR_1000T_PHY_EXCESSIVE_IDLE_ERR_COUNT 5 1215 1216 /* PHY 1000 MII Register/Bit Definitions */ 1217 /* PHY Registers defined by IEEE */ 1218 #define PHY_CONTROL 0x00 /* Control Register */ 1219 #define PHY_STATUS 0x01 /* Status Register */ 1220 #define PHY_ID1 0x02 /* Phy Id Reg (word 1) */ 1221 #define PHY_ID2 0x03 /* Phy Id Reg (word 2) */ 1222 #define PHY_AUTONEG_ADV 0x04 /* Autoneg Advertisement */ 1223 #define PHY_LP_ABILITY 0x05 /* Link Partner Ability (Base Page) */ 1224 #define PHY_AUTONEG_EXP 0x06 /* Autoneg Expansion Reg */ 1225 #define PHY_NEXT_PAGE_TX 0x07 /* Next Page Tx */ 1226 #define PHY_LP_NEXT_PAGE 0x08 /* Link Partner Next Page */ 1227 #define PHY_1000T_CTRL 0x09 /* 1000Base-T Control Reg */ 1228 #define PHY_1000T_STATUS 0x0A /* 1000Base-T Status Reg */ 1229 #define PHY_EXT_STATUS 0x0F /* Extended Status Reg */ 1230 1231 #define PHY_CONTROL_LB 0x4000 /* PHY Loopback bit */ 1232 1233 /* NVM Control */ 1234 #define E1000_EECD_SK 0x00000001 /* NVM Clock */ 1235 #define E1000_EECD_CS 0x00000002 /* NVM Chip Select */ 1236 #define E1000_EECD_DI 0x00000004 /* NVM Data In */ 1237 #define E1000_EECD_DO 0x00000008 /* NVM Data Out */ 1238 #define E1000_EECD_FWE_MASK 0x00000030 1239 #define E1000_EECD_FWE_DIS 0x00000010 /* Disable FLASH writes */ 1240 #define E1000_EECD_FWE_EN 0x00000020 /* Enable FLASH writes */ 1241 #define E1000_EECD_FWE_SHIFT 4 1242 #define E1000_EECD_REQ 0x00000040 /* NVM Access Request */ 1243 #define E1000_EECD_GNT 0x00000080 /* NVM Access Grant */ 1244 #define E1000_EECD_PRES 0x00000100 /* NVM Present */ 1245 #define E1000_EECD_SIZE 0x00000200 /* NVM Size (0=64 word 1=256 word) */ 1246 #define E1000_EECD_BLOCKED 0x00008000 /* Bit banging access blocked flag */ 1247 #define E1000_EECD_ABORT 0x00010000 /* NVM operation aborted flag */ 1248 #define E1000_EECD_TIMEOUT 0x00020000 /* NVM read operation timeout flag */ 1249 #define E1000_EECD_ERROR_CLR 0x00040000 /* NVM error status clear bit */ 1250 /* NVM Addressing bits based on type 0=small, 1=large */ 1251 #define E1000_EECD_ADDR_BITS 0x00000400 1252 #define E1000_EECD_TYPE 0x00002000 /* NVM Type (1-SPI, 0-Microwire) */ 1253 #ifndef E1000_NVM_GRANT_ATTEMPTS 1254 #define E1000_NVM_GRANT_ATTEMPTS 1000 /* NVM # attempts to gain grant */ 1255 #endif 1256 #define E1000_EECD_AUTO_RD 0x00000200 /* NVM Auto Read done */ 1257 #define E1000_EECD_SIZE_EX_MASK 0x00007800 /* NVM Size */ 1258 #define E1000_EECD_SIZE_EX_SHIFT 11 1259 #define E1000_EECD_NVADDS 0x00018000 /* NVM Address Size */ 1260 #define E1000_EECD_SELSHAD 0x00020000 /* Select Shadow RAM */ 1261 #define E1000_EECD_INITSRAM 0x00040000 /* Initialize Shadow RAM */ 1262 #define E1000_EECD_FLUPD 0x00080000 /* Update FLASH */ 1263 #define E1000_EECD_AUPDEN 0x00100000 /* Enable Autonomous FLASH update */ 1264 #define E1000_EECD_SHADV 0x00200000 /* Shadow RAM Data Valid */ 1265 #define E1000_EECD_SEC1VAL 0x00400000 /* Sector One Valid */ 1266 #define E1000_EECD_SECVAL_SHIFT 22 1267 #define E1000_EECD_SEC1VAL_VALID_MASK (E1000_EECD_AUTO_RD | E1000_EECD_PRES) 1268 1269 #define E1000_NVM_SWDPIN0 0x0001 /* SWDPIN 0 NVM Value */ 1270 #define E1000_NVM_LED_LOGIC 0x0020 /* Led Logic Word */ 1271 #define E1000_NVM_RW_REG_DATA 16 /* Offset to data in NVM read/write regs */ 1272 #define E1000_NVM_RW_REG_DONE 2 /* Offset to READ/WRITE done bit */ 1273 #define E1000_NVM_RW_REG_START 1 /* Start operation */ 1274 #define E1000_NVM_RW_ADDR_SHIFT 2 /* Shift to the address bits */ 1275 #define E1000_NVM_POLL_WRITE 1 /* Flag for polling for write complete */ 1276 #define E1000_NVM_POLL_READ 0 /* Flag for polling for read complete */ 1277 #define E1000_FLASH_UPDATES 2000 1278 1279 /* NVM Word Offsets */ 1280 #define NVM_COMPAT 0x0003 1281 #define NVM_ID_LED_SETTINGS 0x0004 1282 #define NVM_VERSION 0x0005 1283 #define NVM_SERDES_AMPLITUDE 0x0006 /* SERDES output amplitude */ 1284 #define NVM_PHY_CLASS_WORD 0x0007 1285 #define NVM_INIT_CONTROL1_REG 0x000A 1286 #define NVM_INIT_CONTROL2_REG 0x000F 1287 #define NVM_SWDEF_PINS_CTRL_PORT_1 0x0010 1288 #define NVM_INIT_CONTROL3_PORT_B 0x0014 1289 #define NVM_INIT_3GIO_3 0x001A 1290 #define NVM_SWDEF_PINS_CTRL_PORT_0 0x0020 1291 #define NVM_INIT_CONTROL3_PORT_A 0x0024 1292 #define NVM_CFG 0x0012 1293 #define NVM_FLASH_VERSION 0x0032 1294 #define NVM_ALT_MAC_ADDR_PTR 0x0037 1295 #define NVM_CHECKSUM_REG 0x003F 1296 #define NVM_COMPATIBILITY_REG_3 0x0003 1297 #define NVM_COMPATIBILITY_BIT_MASK 0x8000 1298 1299 #define E1000_NVM_CFG_DONE_PORT_0 0x040000 /* MNG config cycle done */ 1300 #define E1000_NVM_CFG_DONE_PORT_1 0x080000 /* ...for second port */ 1301 #define E1000_NVM_CFG_DONE_PORT_2 0x100000 /* ...for third port */ 1302 #define E1000_NVM_CFG_DONE_PORT_3 0x200000 /* ...for fourth port */ 1303 1304 #define NVM_82580_LAN_FUNC_OFFSET(a) (a ? (0x40 + (0x40 * a)) : 0) 1305 1306 /* Mask bits for fields in Word 0x24 of the NVM */ 1307 #define NVM_WORD24_COM_MDIO 0x0008 /* MDIO interface shared */ 1308 #define NVM_WORD24_EXT_MDIO 0x0004 /* MDIO accesses routed external */ 1309 1310 /* Mask bits for fields in Word 0x0f of the NVM */ 1311 #define NVM_WORD0F_PAUSE_MASK 0x3000 1312 #define NVM_WORD0F_PAUSE 0x1000 1313 #define NVM_WORD0F_ASM_DIR 0x2000 1314 #define NVM_WORD0F_ANE 0x0800 1315 #define NVM_WORD0F_SWPDIO_EXT_MASK 0x00F0 1316 #define NVM_WORD0F_LPLU 0x0001 1317 1318 /* Mask bits for fields in Word 0x1a of the NVM */ 1319 #define NVM_WORD1A_ASPM_MASK 0x000C 1320 1321 /* Mask bits for fields in Word 0x03 of the EEPROM */ 1322 #define NVM_COMPAT_LOM 0x0800 1323 1324 /* length of string needed to store PBA number */ 1325 #define E1000_PBANUM_LENGTH 11 1326 1327 /* For checksumming, the sum of all words in the NVM should equal 0xBABA. */ 1328 #define NVM_SUM 0xBABA 1329 1330 #define NVM_MAC_ADDR_OFFSET 0 1331 #define NVM_PBA_OFFSET_0 8 1332 #define NVM_PBA_OFFSET_1 9 1333 #define NVM_PBA_PTR_GUARD 0xFAFA 1334 #define NVM_RESERVED_WORD 0xFFFF 1335 #define NVM_PHY_CLASS_A 0x8000 1336 #define NVM_SERDES_AMPLITUDE_MASK 0x000F 1337 #define NVM_SIZE_MASK 0x1C00 1338 #define NVM_SIZE_SHIFT 10 1339 #define NVM_WORD_SIZE_BASE_SHIFT 6 1340 #define NVM_SWDPIO_EXT_SHIFT 4 1341 1342 /* NVM Commands - Microwire */ 1343 #define NVM_READ_OPCODE_MICROWIRE 0x6 /* NVM read opcode */ 1344 #define NVM_WRITE_OPCODE_MICROWIRE 0x5 /* NVM write opcode */ 1345 #define NVM_ERASE_OPCODE_MICROWIRE 0x7 /* NVM erase opcode */ 1346 #define NVM_EWEN_OPCODE_MICROWIRE 0x13 /* NVM erase/write enable */ 1347 #define NVM_EWDS_OPCODE_MICROWIRE 0x10 /* NVM erase/write disable */ 1348 1349 /* NVM Commands - SPI */ 1350 #define NVM_MAX_RETRY_SPI 5000 /* Max wait of 5ms, for RDY signal */ 1351 #define NVM_READ_OPCODE_SPI 0x03 /* NVM read opcode */ 1352 #define NVM_WRITE_OPCODE_SPI 0x02 /* NVM write opcode */ 1353 #define NVM_A8_OPCODE_SPI 0x08 /* opcode bit-3 = address bit-8 */ 1354 #define NVM_WREN_OPCODE_SPI 0x06 /* NVM set Write Enable latch */ 1355 #define NVM_WRDI_OPCODE_SPI 0x04 /* NVM reset Write Enable latch */ 1356 #define NVM_RDSR_OPCODE_SPI 0x05 /* NVM read Status register */ 1357 #define NVM_WRSR_OPCODE_SPI 0x01 /* NVM write Status register */ 1358 1359 /* SPI NVM Status Register */ 1360 #define NVM_STATUS_RDY_SPI 0x01 1361 #define NVM_STATUS_WEN_SPI 0x02 1362 #define NVM_STATUS_BP0_SPI 0x04 1363 #define NVM_STATUS_BP1_SPI 0x08 1364 #define NVM_STATUS_WPEN_SPI 0x80 1365 1366 /* Word definitions for ID LED Settings */ 1367 #define ID_LED_RESERVED_0000 0x0000 1368 #define ID_LED_RESERVED_FFFF 0xFFFF 1369 #define ID_LED_DEFAULT ((ID_LED_OFF1_ON2 << 12) | \ 1370 (ID_LED_OFF1_OFF2 << 8) | \ 1371 (ID_LED_DEF1_DEF2 << 4) | \ 1372 (ID_LED_DEF1_DEF2)) 1373 #define ID_LED_DEF1_DEF2 0x1 1374 #define ID_LED_DEF1_ON2 0x2 1375 #define ID_LED_DEF1_OFF2 0x3 1376 #define ID_LED_ON1_DEF2 0x4 1377 #define ID_LED_ON1_ON2 0x5 1378 #define ID_LED_ON1_OFF2 0x6 1379 #define ID_LED_OFF1_DEF2 0x7 1380 #define ID_LED_OFF1_ON2 0x8 1381 #define ID_LED_OFF1_OFF2 0x9 1382 1383 #define IGP_ACTIVITY_LED_MASK 0xFFFFF0FF 1384 #define IGP_ACTIVITY_LED_ENABLE 0x0300 1385 #define IGP_LED3_MODE 0x07000000 1386 1387 /* PCI/PCI-X/PCI-EX Config space */ 1388 #define PCIX_COMMAND_REGISTER 0xE6 1389 #define PCIX_STATUS_REGISTER_LO 0xE8 1390 #define PCIX_STATUS_REGISTER_HI 0xEA 1391 #define PCI_HEADER_TYPE_REGISTER 0x0E 1392 #define PCIE_LINK_STATUS 0x12 1393 #define PCIE_DEVICE_CONTROL2 0x28 1394 1395 #define PCIX_COMMAND_MMRBC_MASK 0x000C 1396 #define PCIX_COMMAND_MMRBC_SHIFT 0x2 1397 #define PCIX_STATUS_HI_MMRBC_MASK 0x0060 1398 #define PCIX_STATUS_HI_MMRBC_SHIFT 0x5 1399 #define PCIX_STATUS_HI_MMRBC_4K 0x3 1400 #define PCIX_STATUS_HI_MMRBC_2K 0x2 1401 #define PCIX_STATUS_LO_FUNC_MASK 0x7 1402 #define PCI_HEADER_TYPE_MULTIFUNC 0x80 1403 #define PCIE_LINK_WIDTH_MASK 0x3F0 1404 #define PCIE_LINK_WIDTH_SHIFT 4 1405 #define PCIE_LINK_SPEED_MASK 0x0F 1406 #define PCIE_LINK_SPEED_2500 0x01 1407 #define PCIE_LINK_SPEED_5000 0x02 1408 #define PCIE_DEVICE_CONTROL2_16ms 0x0005 1409 1410 #ifndef ETH_ADDR_LEN 1411 #define ETH_ADDR_LEN 6 1412 #endif 1413 1414 #define PHY_REVISION_MASK 0xFFFFFFF0 1415 #define MAX_PHY_REG_ADDRESS 0x1F /* 5 bit address bus (0-0x1F) */ 1416 #define MAX_PHY_MULTI_PAGE_REG 0xF 1417 1418 /* Bit definitions for valid PHY IDs. */ 1419 /* 1420 * I = Integrated 1421 * E = External 1422 */ 1423 #define M88E1000_E_PHY_ID 0x01410C50 1424 #define M88E1000_I_PHY_ID 0x01410C30 1425 #define M88E1011_I_PHY_ID 0x01410C20 1426 #define IGP01E1000_I_PHY_ID 0x02A80380 1427 #define M88E1011_I_REV_4 0x04 1428 #define M88E1111_I_PHY_ID 0x01410CC0 1429 #define M88E1112_E_PHY_ID 0x01410C90 1430 #define I347AT4_E_PHY_ID 0x01410DC0 1431 #define M88E1340M_E_PHY_ID 0x01410DF0 1432 #define GG82563_E_PHY_ID 0x01410CA0 1433 #define IGP03E1000_E_PHY_ID 0x02A80390 1434 #define IFE_E_PHY_ID 0x02A80330 1435 #define IFE_PLUS_E_PHY_ID 0x02A80320 1436 #define IFE_C_E_PHY_ID 0x02A80310 1437 #define BME1000_E_PHY_ID 0x01410CB0 1438 #define BME1000_E_PHY_ID_R2 0x01410CB1 1439 #define I82577_E_PHY_ID 0x01540050 1440 #define I82578_E_PHY_ID 0x004DD040 1441 #define I82579_E_PHY_ID 0x01540090 1442 #define I82580_I_PHY_ID 0x015403A0 1443 #define I350_I_PHY_ID 0x015403B0 1444 #define IGP04E1000_E_PHY_ID 0x02A80391 1445 #define M88_VENDOR 0x0141 1446 1447 /* M88E1000 Specific Registers */ 1448 #define M88E1000_PHY_SPEC_CTRL 0x10 /* PHY Specific Control Register */ 1449 #define M88E1000_PHY_SPEC_STATUS 0x11 /* PHY Specific Status Register */ 1450 #define M88E1000_INT_ENABLE 0x12 /* Interrupt Enable Register */ 1451 #define M88E1000_INT_STATUS 0x13 /* Interrupt Status Register */ 1452 #define M88E1000_EXT_PHY_SPEC_CTRL 0x14 /* Extended PHY Specific Control */ 1453 #define M88E1000_RX_ERR_CNTR 0x15 /* Receive Error Counter */ 1454 1455 #define M88E1000_PHY_EXT_CTRL 0x1A /* PHY extend control register */ 1456 #define M88E1000_PHY_PAGE_SELECT 0x1D /* Reg 29 for page number setting */ 1457 #define M88E1000_PHY_GEN_CONTROL 0x1E /* Its meaning depends on reg 29 */ 1458 #define M88E1000_PHY_VCO_REG_BIT8 0x100 /* Bits 8 & 11 are adjusted for */ 1459 #define M88E1000_PHY_VCO_REG_BIT11 0x800 /* improved BER performance */ 1460 1461 /* M88E1000 PHY Specific Control Register */ 1462 #define M88E1000_PSCR_JABBER_DISABLE 0x0001 /* 1=Jabber Function disabled */ 1463 #define M88E1000_PSCR_POLARITY_REVERSAL 0x0002 /* 1=Polarity Reverse enabled */ 1464 #define M88E1000_PSCR_SQE_TEST 0x0004 /* 1=SQE Test enabled */ 1465 /* 1=CLK125 low, 0=CLK125 toggling */ 1466 #define M88E1000_PSCR_CLK125_DISABLE 0x0010 1467 #define M88E1000_PSCR_MDI_MANUAL_MODE 0x0000 /* MDI Crossover Mode bits 6:5 */ 1468 /* Manual MDI configuration */ 1469 #define M88E1000_PSCR_MDIX_MANUAL_MODE 0x0020 /* Manual MDIX configuration */ 1470 /* 1000BASE-T: Auto crossover, 100BASE-TX/10BASE-T: MDI Mode */ 1471 #define M88E1000_PSCR_AUTO_X_1000T 0x0040 1472 /* Auto crossover enabled all speeds */ 1473 #define M88E1000_PSCR_AUTO_X_MODE 0x0060 1474 /* 1475 * 1=Enable Extended 10BASE-T distance (Lower 10BASE-T Rx Threshold 1476 * 0=Normal 10BASE-T Rx Threshold 1477 */ 1478 #define M88E1000_PSCR_EN_10BT_EXT_DIST 0x0080 1479 /* 1=5-bit interface in 100BASE-TX, 0=MII interface in 100BASE-TX */ 1480 #define M88E1000_PSCR_MII_5BIT_ENABLE 0x0100 1481 #define M88E1000_PSCR_SCRAMBLER_DISABLE 0x0200 /* 1=Scrambler disable */ 1482 #define M88E1000_PSCR_FORCE_LINK_GOOD 0x0400 /* 1=Force link good */ 1483 #define M88E1000_PSCR_ASSERT_CRS_ON_TX 0x0800 /* 1=Assert CRS on Tx */ 1484 1485 /* M88E1000 PHY Specific Status Register */ 1486 #define M88E1000_PSSR_JABBER 0x0001 /* 1=Jabber */ 1487 #define M88E1000_PSSR_REV_POLARITY 0x0002 /* 1=Polarity reversed */ 1488 #define M88E1000_PSSR_DOWNSHIFT 0x0020 /* 1=Downshifted */ 1489 #define M88E1000_PSSR_MDIX 0x0040 /* 1=MDIX; 0=MDI */ 1490 /* 1491 * 0 = <50M 1492 * 1 = 50-80M 1493 * 2 = 80-110M 1494 * 3 = 110-140M 1495 * 4 = >140M 1496 */ 1497 #define M88E1000_PSSR_CABLE_LENGTH 0x0380 1498 #define M88E1000_PSSR_LINK 0x0400 /* 1=Link up, 0=Link down */ 1499 #define M88E1000_PSSR_SPD_DPLX_RESOLVED 0x0800 /* 1=Speed & Duplex resolved */ 1500 #define M88E1000_PSSR_PAGE_RCVD 0x1000 /* 1=Page received */ 1501 #define M88E1000_PSSR_DPLX 0x2000 /* 1=Duplex 0=Half Duplex */ 1502 #define M88E1000_PSSR_SPEED 0xC000 /* Speed, bits 14:15 */ 1503 #define M88E1000_PSSR_10MBS 0x0000 /* 00=10Mbs */ 1504 #define M88E1000_PSSR_100MBS 0x4000 /* 01=100Mbs */ 1505 #define M88E1000_PSSR_1000MBS 0x8000 /* 10=1000Mbs */ 1506 1507 #define M88E1000_PSSR_CABLE_LENGTH_SHIFT 7 1508 1509 /* M88E1000 Extended PHY Specific Control Register */ 1510 #define M88E1000_EPSCR_FIBER_LOOPBACK 0x4000 /* 1=Fiber loopback */ 1511 /* 1512 * 1 = Lost lock detect enabled. 1513 * Will assert lost lock and bring 1514 * link down if idle not seen 1515 * within 1ms in 1000BASE-T 1516 */ 1517 #define M88E1000_EPSCR_DOWN_NO_IDLE 0x8000 1518 /* 1519 * Number of times we will attempt to autonegotiate before downshifting if we 1520 * are the master 1521 */ 1522 #define M88E1000_EPSCR_MASTER_DOWNSHIFT_MASK 0x0C00 1523 #define M88E1000_EPSCR_MASTER_DOWNSHIFT_1X 0x0000 1524 #define M88E1000_EPSCR_MASTER_DOWNSHIFT_2X 0x0400 1525 #define M88E1000_EPSCR_MASTER_DOWNSHIFT_3X 0x0800 1526 #define M88E1000_EPSCR_MASTER_DOWNSHIFT_4X 0x0C00 1527 /* 1528 * Number of times we will attempt to autonegotiate before downshifting if we 1529 * are the slave 1530 */ 1531 #define M88E1000_EPSCR_SLAVE_DOWNSHIFT_MASK 0x0300 1532 #define M88E1000_EPSCR_SLAVE_DOWNSHIFT_DIS 0x0000 1533 #define M88E1000_EPSCR_SLAVE_DOWNSHIFT_1X 0x0100 1534 #define M88E1000_EPSCR_SLAVE_DOWNSHIFT_2X 0x0200 1535 #define M88E1000_EPSCR_SLAVE_DOWNSHIFT_3X 0x0300 1536 #define M88E1000_EPSCR_TX_CLK_2_5 0x0060 /* 2.5 MHz TX_CLK */ 1537 #define M88E1000_EPSCR_TX_CLK_25 0x0070 /* 25 MHz TX_CLK */ 1538 #define M88E1000_EPSCR_TX_CLK_0 0x0000 /* NO TX_CLK */ 1539 1540 /* M88E1111 Specific Registers */ 1541 #define M88E1111_PHY_PAGE_SELECT1 0x16 /* for registers 0-28 */ 1542 #define M88E1111_PHY_PAGE_SELECT2 0x1D /* for registers 30-31 */ 1543 1544 /* M88E1111 page select register mask */ 1545 #define M88E1111_PHY_PAGE_SELECT_MASK1 0xFF 1546 #define M88E1111_PHY_PAGE_SELECT_MASK2 0x3F 1547 1548 /* Intel I347AT4 Registers */ 1549 1550 #define I347AT4_PCDL 0x10 /* PHY Cable Diagnostics Length */ 1551 #define I347AT4_PCDC 0x15 /* PHY Cable Diagnostics Control */ 1552 #define I347AT4_PAGE_SELECT 0x16 1553 1554 /* I347AT4 Extended PHY Specific Control Register */ 1555 1556 /* 1557 * Number of times we will attempt to autonegotiate before downshifting if we 1558 * are the master 1559 */ 1560 #define I347AT4_PSCR_DOWNSHIFT_ENABLE 0x0800 1561 #define I347AT4_PSCR_DOWNSHIFT_MASK 0x7000 1562 #define I347AT4_PSCR_DOWNSHIFT_1X 0x0000 1563 #define I347AT4_PSCR_DOWNSHIFT_2X 0x1000 1564 #define I347AT4_PSCR_DOWNSHIFT_3X 0x2000 1565 #define I347AT4_PSCR_DOWNSHIFT_4X 0x3000 1566 #define I347AT4_PSCR_DOWNSHIFT_5X 0x4000 1567 #define I347AT4_PSCR_DOWNSHIFT_6X 0x5000 1568 #define I347AT4_PSCR_DOWNSHIFT_7X 0x6000 1569 #define I347AT4_PSCR_DOWNSHIFT_8X 0x7000 1570 1571 /* I347AT4 PHY Cable Diagnostics Control */ 1572 #define I347AT4_PCDC_CABLE_LENGTH_UNIT 0x0400 /* 0=cm 1=meters */ 1573 1574 /* M88E1112 only registers */ 1575 #define M88E1112_VCT_DSP_DISTANCE 0x001A 1576 1577 /* M88EC018 Rev 2 specific DownShift settings */ 1578 #define M88EC018_EPSCR_DOWNSHIFT_COUNTER_MASK 0x0E00 1579 #define M88EC018_EPSCR_DOWNSHIFT_COUNTER_1X 0x0000 1580 #define M88EC018_EPSCR_DOWNSHIFT_COUNTER_2X 0x0200 1581 #define M88EC018_EPSCR_DOWNSHIFT_COUNTER_3X 0x0400 1582 #define M88EC018_EPSCR_DOWNSHIFT_COUNTER_4X 0x0600 1583 #define M88EC018_EPSCR_DOWNSHIFT_COUNTER_5X 0x0800 1584 #define M88EC018_EPSCR_DOWNSHIFT_COUNTER_6X 0x0A00 1585 #define M88EC018_EPSCR_DOWNSHIFT_COUNTER_7X 0x0C00 1586 #define M88EC018_EPSCR_DOWNSHIFT_COUNTER_8X 0x0E00 1587 1588 #define I82578_EPSCR_DOWNSHIFT_ENABLE 0x0020 1589 #define I82578_EPSCR_DOWNSHIFT_COUNTER_MASK 0x001C 1590 1591 /* BME1000 PHY Specific Control Register */ 1592 #define BME1000_PSCR_ENABLE_DOWNSHIFT 0x0800 /* 1 = enable downshift */ 1593 1594 1595 /* 1596 * Bits... 1597 * 15-5: page 1598 * 4-0: register offset 1599 */ 1600 #define GG82563_PAGE_SHIFT 5 1601 #define GG82563_REG(page, reg) \ 1602 (((page) << GG82563_PAGE_SHIFT) | ((reg) & MAX_PHY_REG_ADDRESS)) 1603 #define GG82563_MIN_ALT_REG 30 1604 1605 /* GG82563 Specific Registers */ 1606 #define GG82563_PHY_SPEC_CTRL \ 1607 GG82563_REG(0, 16) /* PHY Specific Control */ 1608 #define GG82563_PHY_SPEC_STATUS \ 1609 GG82563_REG(0, 17) /* PHY Specific Status */ 1610 #define GG82563_PHY_INT_ENABLE \ 1611 GG82563_REG(0, 18) /* Interrupt Enable */ 1612 #define GG82563_PHY_SPEC_STATUS_2 \ 1613 GG82563_REG(0, 19) /* PHY Specific Status 2 */ 1614 #define GG82563_PHY_RX_ERR_CNTR \ 1615 GG82563_REG(0, 21) /* Receive Error Counter */ 1616 #define GG82563_PHY_PAGE_SELECT \ 1617 GG82563_REG(0, 22) /* Page Select */ 1618 #define GG82563_PHY_SPEC_CTRL_2 \ 1619 GG82563_REG(0, 26) /* PHY Specific Control 2 */ 1620 #define GG82563_PHY_PAGE_SELECT_ALT \ 1621 GG82563_REG(0, 29) /* Alternate Page Select */ 1622 #define GG82563_PHY_TEST_CLK_CTRL \ 1623 GG82563_REG(0, 30) /* Test Clock Control (use reg. 29 to select) */ 1624 1625 #define GG82563_PHY_MAC_SPEC_CTRL \ 1626 GG82563_REG(2, 21) /* MAC Specific Control Register */ 1627 #define GG82563_PHY_MAC_SPEC_CTRL_2 \ 1628 GG82563_REG(2, 26) /* MAC Specific Control 2 */ 1629 1630 #define GG82563_PHY_DSP_DISTANCE \ 1631 GG82563_REG(5, 26) /* DSP Distance */ 1632 1633 /* Page 193 - Port Control Registers */ 1634 #define GG82563_PHY_KMRN_MODE_CTRL \ 1635 GG82563_REG(193, 16) /* Kumeran Mode Control */ 1636 #define GG82563_PHY_PORT_RESET \ 1637 GG82563_REG(193, 17) /* Port Reset */ 1638 #define GG82563_PHY_REVISION_ID \ 1639 GG82563_REG(193, 18) /* Revision ID */ 1640 #define GG82563_PHY_DEVICE_ID \ 1641 GG82563_REG(193, 19) /* Device ID */ 1642 #define GG82563_PHY_PWR_MGMT_CTRL \ 1643 GG82563_REG(193, 20) /* Power Management Control */ 1644 #define GG82563_PHY_RATE_ADAPT_CTRL \ 1645 GG82563_REG(193, 25) /* Rate Adaptation Control */ 1646 1647 /* Page 194 - KMRN Registers */ 1648 #define GG82563_PHY_KMRN_FIFO_CTRL_STAT \ 1649 GG82563_REG(194, 16) /* FIFO's Control/Status */ 1650 #define GG82563_PHY_KMRN_CTRL \ 1651 GG82563_REG(194, 17) /* Control */ 1652 #define GG82563_PHY_INBAND_CTRL \ 1653 GG82563_REG(194, 18) /* Inband Control */ 1654 #define GG82563_PHY_KMRN_DIAGNOSTIC \ 1655 GG82563_REG(194, 19) /* Diagnostic */ 1656 #define GG82563_PHY_ACK_TIMEOUTS \ 1657 GG82563_REG(194, 20) /* Acknowledge Timeouts */ 1658 #define GG82563_PHY_ADV_ABILITY \ 1659 GG82563_REG(194, 21) /* Advertised Ability */ 1660 #define GG82563_PHY_LINK_PARTNER_ADV_ABILITY \ 1661 GG82563_REG(194, 23) /* Link Partner Advertised Ability */ 1662 #define GG82563_PHY_ADV_NEXT_PAGE \ 1663 GG82563_REG(194, 24) /* Advertised Next Page */ 1664 #define GG82563_PHY_LINK_PARTNER_ADV_NEXT_PAGE \ 1665 GG82563_REG(194, 25) /* Link Partner Advertised Next page */ 1666 #define GG82563_PHY_KMRN_MISC \ 1667 GG82563_REG(194, 26) /* Misc. */ 1668 1669 /* MDI Control */ 1670 #define E1000_MDIC_DATA_MASK 0x0000FFFF 1671 #define E1000_MDIC_REG_MASK 0x001F0000 1672 #define E1000_MDIC_REG_SHIFT 16 1673 #define E1000_MDIC_PHY_MASK 0x03E00000 1674 #define E1000_MDIC_PHY_SHIFT 21 1675 #define E1000_MDIC_OP_WRITE 0x04000000 1676 #define E1000_MDIC_OP_READ 0x08000000 1677 #define E1000_MDIC_READY 0x10000000 1678 #define E1000_MDIC_INT_EN 0x20000000 1679 #define E1000_MDIC_ERROR 0x40000000 1680 #define E1000_MDIC_DEST 0x80000000 1681 1682 /* SerDes Control */ 1683 #define E1000_GEN_CTL_READY 0x80000000 1684 #define E1000_GEN_CTL_ADDRESS_SHIFT 8 1685 #define E1000_GEN_POLL_TIMEOUT 640 1686 1687 /* LinkSec register fields */ 1688 #define E1000_LSECTXCAP_SUM_MASK 0x00FF0000 1689 #define E1000_LSECTXCAP_SUM_SHIFT 16 1690 #define E1000_LSECRXCAP_SUM_MASK 0x00FF0000 1691 #define E1000_LSECRXCAP_SUM_SHIFT 16 1692 1693 #define E1000_LSECTXCTRL_EN_MASK 0x00000003 1694 #define E1000_LSECTXCTRL_DISABLE 0x0 1695 #define E1000_LSECTXCTRL_AUTH 0x1 1696 #define E1000_LSECTXCTRL_AUTH_ENCRYPT 0x2 1697 #define E1000_LSECTXCTRL_AISCI 0x00000020 1698 #define E1000_LSECTXCTRL_PNTHRSH_MASK 0xFFFFFF00 1699 #define E1000_LSECTXCTRL_RSV_MASK 0x000000D8 1700 1701 #define E1000_LSECRXCTRL_EN_MASK 0x0000000C 1702 #define E1000_LSECRXCTRL_EN_SHIFT 2 1703 #define E1000_LSECRXCTRL_DISABLE 0x0 1704 #define E1000_LSECRXCTRL_CHECK 0x1 1705 #define E1000_LSECRXCTRL_STRICT 0x2 1706 #define E1000_LSECRXCTRL_DROP 0x3 1707 #define E1000_LSECRXCTRL_PLSH 0x00000040 1708 #define E1000_LSECRXCTRL_RP 0x00000080 1709 #define E1000_LSECRXCTRL_RSV_MASK 0xFFFFFF33 1710 1711 /* Tx Rate-Scheduler Config fields */ 1712 #define E1000_RTTBCNRC_RS_ENA 0x80000000 1713 #define E1000_RTTBCNRC_RF_DEC_MASK 0x00003FFF 1714 #define E1000_RTTBCNRC_RF_INT_SHIFT 14 1715 #define E1000_RTTBCNRC_RF_INT_MASK \ 1716 (E1000_RTTBCNRC_RF_DEC_MASK << E1000_RTTBCNRC_RF_INT_SHIFT) 1717 1718 /* DMA Coalescing register fields */ 1719 #define E1000_DMACR_DMACWT_MASK 0x00003FFF /* DMA Coalescing 1720 * Watchdog Timer */ 1721 #define E1000_DMACR_DMACTHR_MASK 0x00FF0000 /* DMA Coalescing Rx 1722 * Threshold */ 1723 #define E1000_DMACR_DMACTHR_SHIFT 16 1724 #define E1000_DMACR_DMAC_LX_MASK 0x30000000 /* Lx when no PCIe 1725 * transactions */ 1726 #define E1000_DMACR_DMAC_LX_SHIFT 28 1727 #define E1000_DMACR_DMAC_EN 0x80000000 /* Enable DMA Coalescing */ 1728 1729 #define E1000_DMCTXTH_DMCTTHR_MASK 0x00000FFF /* DMA Coalescing Transmit 1730 * Threshold */ 1731 1732 #define E1000_DMCTLX_TTLX_MASK 0x00000FFF /* Time to LX request */ 1733 1734 #define E1000_DMCRTRH_UTRESH_MASK 0x0007FFFF /* Rx Traffic Rate 1735 * Threshold */ 1736 #define E1000_DMCRTRH_LRPRCW 0x80000000 /* Rx packet rate in 1737 * current window */ 1738 1739 #define E1000_DMCCNT_CCOUNT_MASK 0x01FFFFFF /* DMA Coal Rx Traffic 1740 * Current Cnt */ 1741 1742 #define E1000_FCRTC_RTH_COAL_MASK 0x0003FFF0 /* Flow ctrl Rx Threshold 1743 * High val */ 1744 #define E1000_FCRTC_RTH_COAL_SHIFT 4 1745 #define E1000_PCIEMISC_LX_DECISION 0x00000080 /* Lx power decision based 1746 on DMA coal */ 1747 1748 /* Proxy Filer Control */ 1749 #define E1000_PROXYFC_D0 0x00000001 /* Enable offload in D0 */ 1750 #define E1000_PROXYFC_EX 0x00000004 /* Directed exact proxy */ 1751 #define E1000_PROXYFC_MC 0x00000008 /* Directed Multicast 1752 * Proxy */ 1753 #define E1000_PROXYFC_BC 0x00000010 /* Broadcast Proxy Enable */ 1754 #define E1000_PROXYFC_ARP_DIRECTED 0x00000020 /* Directed ARP Proxy 1755 * Enable */ 1756 #define E1000_PROXYFC_IPV4 0x00000040 /* Directed IPv4 Enable */ 1757 #define E1000_PROXYFC_IPV6 0x00000080 /* Directed IPv6 Enable */ 1758 #define E1000_PROXYFC_NS 0x00000200 /* IPv4 Neighborhood 1759 * Solicitation */ 1760 #define E1000_PROXYFC_ARP 0x00000800 /* ARP Request Proxy 1761 * Enable */ 1762 /* Proxy Status */ 1763 #define E1000_PROXYS_CLEAR 0xFFFFFFFF /* Clear */ 1764 1765 /* Firmware Status */ 1766 #define E1000_FWSTS_FWRI 0x80000000 /* Firmware Reset 1767 * Indication */ 1768 1769 1770 #endif /* _E1000_DEFINES_H_ */ 1771