1[
2    {
3        "ArchStdEvent": "SW_INCR"
4    },
5    {
6        "ArchStdEvent": "INST_RETIRED"
7    },
8    {
9        "ArchStdEvent": "EXC_RETURN"
10    },
11    {
12        "ArchStdEvent": "CID_WRITE_RETIRED"
13    },
14    {
15        "ArchStdEvent": "INST_SPEC"
16    },
17    {
18        "ArchStdEvent": "TTBR_WRITE_RETIRED"
19    },
20    {
21        "ArchStdEvent": "BR_RETIRED"
22    },
23    {
24        "ArchStdEvent": "BR_MIS_PRED_RETIRED"
25    },
26    {
27        "ArchStdEvent": "OP_RETIRED"
28    },
29    {
30        "ArchStdEvent": "OP_SPEC"
31    },
32    {
33        "ArchStdEvent": "LDREX_SPEC"
34    },
35    {
36        "ArchStdEvent": "STREX_PASS_SPEC"
37    },
38    {
39        "ArchStdEvent": "STREX_FAIL_SPEC"
40    },
41    {
42        "ArchStdEvent": "STREX_SPEC"
43    },
44    {
45        "ArchStdEvent": "LD_SPEC"
46    },
47    {
48        "ArchStdEvent": "ST_SPEC"
49    },
50    {
51        "ArchStdEvent": "DP_SPEC"
52    },
53    {
54        "ArchStdEvent": "ASE_SPEC"
55    },
56    {
57        "ArchStdEvent": "VFP_SPEC"
58    },
59    {
60        "ArchStdEvent": "PC_WRITE_SPEC"
61    },
62    {
63        "ArchStdEvent": "CRYPTO_SPEC"
64    },
65    {
66        "ArchStdEvent": "BR_IMMED_SPEC"
67    },
68    {
69        "ArchStdEvent": "BR_RETURN_SPEC"
70    },
71    {
72        "ArchStdEvent": "BR_INDIRECT_SPEC"
73    },
74    {
75        "ArchStdEvent": "ISB_SPEC"
76    },
77    {
78        "ArchStdEvent": "DSB_SPEC"
79    },
80    {
81        "ArchStdEvent": "DMB_SPEC"
82    },
83    {
84        "ArchStdEvent": "RC_LD_SPEC"
85    },
86    {
87        "ArchStdEvent": "RC_ST_SPEC"
88    }
89]
90