xref: /freebsd/sys/arm/allwinner/a10_ahci.c (revision 7ec8c789)
17ec8c789SLuiz Otavio O Souza /*-
27ec8c789SLuiz Otavio O Souza  * Copyright (c) 2014-2015 M. Warner Losh <imp@freebsd.org>
37ec8c789SLuiz Otavio O Souza  * Copyright (c) 2015 Luiz Otavio O Souza <loos@freebsd.org>
47ec8c789SLuiz Otavio O Souza  * All rights reserved.
57ec8c789SLuiz Otavio O Souza  *
67ec8c789SLuiz Otavio O Souza  * Redistribution and use in source and binary forms, with or without
77ec8c789SLuiz Otavio O Souza  * modification, are permitted provided that the following conditions
87ec8c789SLuiz Otavio O Souza  * are met:
97ec8c789SLuiz Otavio O Souza  * 1. Redistributions of source code must retain the above copyright
107ec8c789SLuiz Otavio O Souza  *    notice, this list of conditions and the following disclaimer.
117ec8c789SLuiz Otavio O Souza  * 2. Redistributions in binary form must reproduce the above copyright
127ec8c789SLuiz Otavio O Souza  *    notice, this list of conditions and the following disclaimer in the
137ec8c789SLuiz Otavio O Souza  *    documentation and/or other materials provided with the distribution.
147ec8c789SLuiz Otavio O Souza  *
157ec8c789SLuiz Otavio O Souza  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
167ec8c789SLuiz Otavio O Souza  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
177ec8c789SLuiz Otavio O Souza  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
187ec8c789SLuiz Otavio O Souza  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
197ec8c789SLuiz Otavio O Souza  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
207ec8c789SLuiz Otavio O Souza  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
217ec8c789SLuiz Otavio O Souza  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
227ec8c789SLuiz Otavio O Souza  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
237ec8c789SLuiz Otavio O Souza  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
247ec8c789SLuiz Otavio O Souza  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
257ec8c789SLuiz Otavio O Souza  * SUCH DAMAGE.
267ec8c789SLuiz Otavio O Souza  *
277ec8c789SLuiz Otavio O Souza  * The magic-bit-bang sequence used in this code may be based on a linux
287ec8c789SLuiz Otavio O Souza  * platform driver in the Allwinner SDK from Allwinner Technology Co., Ltd.
297ec8c789SLuiz Otavio O Souza  * www.allwinnertech.com, by Daniel Wang <danielwang@allwinnertech.com>
307ec8c789SLuiz Otavio O Souza  * though none of the original code was copied.
317ec8c789SLuiz Otavio O Souza  */
327ec8c789SLuiz Otavio O Souza 
337ec8c789SLuiz Otavio O Souza #include "opt_bus.h"
347ec8c789SLuiz Otavio O Souza 
357ec8c789SLuiz Otavio O Souza #include <sys/cdefs.h>
367ec8c789SLuiz Otavio O Souza __FBSDID("$FreeBSD$");
377ec8c789SLuiz Otavio O Souza 
387ec8c789SLuiz Otavio O Souza #include <sys/param.h>
397ec8c789SLuiz Otavio O Souza #include <sys/systm.h>
407ec8c789SLuiz Otavio O Souza #include <sys/bus.h>
417ec8c789SLuiz Otavio O Souza #include <sys/rman.h>
427ec8c789SLuiz Otavio O Souza #include <sys/kernel.h>
437ec8c789SLuiz Otavio O Souza #include <sys/module.h>
447ec8c789SLuiz Otavio O Souza #include <sys/gpio.h>
457ec8c789SLuiz Otavio O Souza 
467ec8c789SLuiz Otavio O Souza #include <machine/bus.h>
477ec8c789SLuiz Otavio O Souza #include <dev/ofw/ofw_bus.h>
487ec8c789SLuiz Otavio O Souza #include <dev/ofw/ofw_bus_subr.h>
497ec8c789SLuiz Otavio O Souza 
507ec8c789SLuiz Otavio O Souza #include <dev/ahci/ahci.h>
517ec8c789SLuiz Otavio O Souza #include <arm/allwinner/a10_clk.h>
527ec8c789SLuiz Otavio O Souza #include "gpio_if.h"
537ec8c789SLuiz Otavio O Souza 
547ec8c789SLuiz Otavio O Souza /*
557ec8c789SLuiz Otavio O Souza  * Allwinner a1x/a2x/a8x SATA attachment.  This is just the AHCI register
567ec8c789SLuiz Otavio O Souza  * set with a few extra implementation-specific registers that need to
577ec8c789SLuiz Otavio O Souza  * be accounted for.  There's only one PHY in the system, and it needs
587ec8c789SLuiz Otavio O Souza  * to be trained to bring the link up.  In addition, there's some DMA
597ec8c789SLuiz Otavio O Souza  * specific things that need to be done as well.  These things are also
607ec8c789SLuiz Otavio O Souza  * just about completely undocumented, except in ugly code in the Linux
617ec8c789SLuiz Otavio O Souza  * SDK Allwinner releases.
627ec8c789SLuiz Otavio O Souza  */
637ec8c789SLuiz Otavio O Souza 
647ec8c789SLuiz Otavio O Souza /* BITx -- Unknown bit that needs to be set/cleared at position x */
657ec8c789SLuiz Otavio O Souza /* UFx -- Uknown multi-bit field frobbed during init */
667ec8c789SLuiz Otavio O Souza #define	AHCI_BISTAFR	0x00A0
677ec8c789SLuiz Otavio O Souza #define	AHCI_BISTCR	0x00A4
687ec8c789SLuiz Otavio O Souza #define	AHCI_BISTFCTR	0x00A8
697ec8c789SLuiz Otavio O Souza #define	AHCI_BISTSR	0x00AC
707ec8c789SLuiz Otavio O Souza #define	AHCI_BISTDECR	0x00B0
717ec8c789SLuiz Otavio O Souza #define	AHCI_DIAGNR	0x00B4
727ec8c789SLuiz Otavio O Souza #define	AHCI_DIAGNR1	0x00B8
737ec8c789SLuiz Otavio O Souza #define	AHCI_OOBR	0x00BC
747ec8c789SLuiz Otavio O Souza #define	AHCI_PHYCS0R	0x00C0
757ec8c789SLuiz Otavio O Souza /* Bits 0..17 are a mystery */
767ec8c789SLuiz Otavio O Souza #define	 PHYCS0R_BIT18			(1 << 18)
777ec8c789SLuiz Otavio O Souza #define	 PHYCS0R_POWER_ENABLE		(1 << 19)
787ec8c789SLuiz Otavio O Souza #define	 PHYCS0R_UF1_MASK		(7 << 20)	/* Unknown Field 1 */
797ec8c789SLuiz Otavio O Souza #define	  PHYCS0R_UF1_INIT		(3 << 20)
807ec8c789SLuiz Otavio O Souza #define	 PHYCS0R_BIT23			(1 << 23)
817ec8c789SLuiz Otavio O Souza #define	 PHYCS0R_UF2_MASK		(7 << 24)	/* Uknown Field 2 */
827ec8c789SLuiz Otavio O Souza #define	  PHYCS0R_UF2_INIT		(5 << 24)
837ec8c789SLuiz Otavio O Souza /* Bit 27 mystery */
847ec8c789SLuiz Otavio O Souza #define	 PHYCS0R_POWER_STATUS_MASK	(7 << 28)
857ec8c789SLuiz Otavio O Souza #define	  PHYCS0R_PS_GOOD		(2 << 28)
867ec8c789SLuiz Otavio O Souza /* Bit 31 mystery */
877ec8c789SLuiz Otavio O Souza #define	AHCI_PHYCS1R	0x00C4
887ec8c789SLuiz Otavio O Souza /* Bits 0..5 are a mystery */
897ec8c789SLuiz Otavio O Souza #define	 PHYCS1R_UF1_MASK		(3 << 6)
907ec8c789SLuiz Otavio O Souza #define	  PHYCS1R_UF1_INIT		(2 << 6)
917ec8c789SLuiz Otavio O Souza #define	 PHYCS1R_UF2_MASK		(0x1f << 8)
927ec8c789SLuiz Otavio O Souza #define	  PHYCS1R_UF2_INIT		(6 << 8)
937ec8c789SLuiz Otavio O Souza /* Bits 13..14 are a mystery */
947ec8c789SLuiz Otavio O Souza #define	 PHYCS1R_BIT15			(1 << 15)
957ec8c789SLuiz Otavio O Souza #define	 PHYCS1R_UF3_MASK		(3 << 16)
967ec8c789SLuiz Otavio O Souza #define	  PHYCS1R_UF3_INIT		(2 << 16)
977ec8c789SLuiz Otavio O Souza /* Bit 18 mystery */
987ec8c789SLuiz Otavio O Souza #define	 PHYCS1R_HIGHZ			(1 << 19)
997ec8c789SLuiz Otavio O Souza /* Bits 20..27 mystery */
1007ec8c789SLuiz Otavio O Souza #define	 PHYCS1R_BIT28			(1 << 28)
1017ec8c789SLuiz Otavio O Souza /* Bits 29..31 mystery */
1027ec8c789SLuiz Otavio O Souza #define	AHCI_PHYCS2R	0x00C8
1037ec8c789SLuiz Otavio O Souza /* bits 0..4 mystery */
1047ec8c789SLuiz Otavio O Souza #define	 PHYCS2R_UF1_MASK		(0x1f << 5)
1057ec8c789SLuiz Otavio O Souza #define	  PHYCS2R_UF1_INIT		(0x19 << 5)
1067ec8c789SLuiz Otavio O Souza /* Bits 10..23 mystery */
1077ec8c789SLuiz Otavio O Souza #define	 PHYCS2R_CALIBRATE		(1 << 24)
1087ec8c789SLuiz Otavio O Souza /* Bits 25..31 mystery */
1097ec8c789SLuiz Otavio O Souza #define	AHCI_TIMER1MS	0x00E0
1107ec8c789SLuiz Otavio O Souza #define	AHCI_GPARAM1R	0x00E8
1117ec8c789SLuiz Otavio O Souza #define	AHCI_GPARAM2R	0x00EC
1127ec8c789SLuiz Otavio O Souza #define	AHCI_PPARAMR	0x00F0
1137ec8c789SLuiz Otavio O Souza #define	AHCI_TESTR	0x00F4
1147ec8c789SLuiz Otavio O Souza #define	AHCI_VERSIONR	0x00F8
1157ec8c789SLuiz Otavio O Souza #define	AHCI_IDR	0x00FC
1167ec8c789SLuiz Otavio O Souza #define	AHCI_RWCR	0x00FC
1177ec8c789SLuiz Otavio O Souza 
1187ec8c789SLuiz Otavio O Souza #define	AHCI_P0DMACR	0x0070
1197ec8c789SLuiz Otavio O Souza #define	AHCI_P0PHYCR	0x0078
1207ec8c789SLuiz Otavio O Souza #define	AHCI_P0PHYSR	0x007C
1217ec8c789SLuiz Otavio O Souza 
1227ec8c789SLuiz Otavio O Souza /* Kludge for CUBIEBOARD (and Banana PI too) */
1237ec8c789SLuiz Otavio O Souza #define	GPIO_AHCI_PWR           40
1247ec8c789SLuiz Otavio O Souza 
1257ec8c789SLuiz Otavio O Souza static void inline
1267ec8c789SLuiz Otavio O Souza ahci_set(struct resource *m, bus_size_t off, uint32_t set)
1277ec8c789SLuiz Otavio O Souza {
1287ec8c789SLuiz Otavio O Souza 	uint32_t val = ATA_INL(m, off);
1297ec8c789SLuiz Otavio O Souza 
1307ec8c789SLuiz Otavio O Souza 	val |= set;
1317ec8c789SLuiz Otavio O Souza 	ATA_OUTL(m, off, val);
1327ec8c789SLuiz Otavio O Souza }
1337ec8c789SLuiz Otavio O Souza 
1347ec8c789SLuiz Otavio O Souza static void inline
1357ec8c789SLuiz Otavio O Souza ahci_clr(struct resource *m, bus_size_t off, uint32_t clr)
1367ec8c789SLuiz Otavio O Souza {
1377ec8c789SLuiz Otavio O Souza 	uint32_t val = ATA_INL(m, off);
1387ec8c789SLuiz Otavio O Souza 
1397ec8c789SLuiz Otavio O Souza 	val &= ~clr;
1407ec8c789SLuiz Otavio O Souza 	ATA_OUTL(m, off, val);
1417ec8c789SLuiz Otavio O Souza }
1427ec8c789SLuiz Otavio O Souza 
1437ec8c789SLuiz Otavio O Souza static void inline
1447ec8c789SLuiz Otavio O Souza ahci_mask_set(struct resource *m, bus_size_t off, uint32_t mask, uint32_t set)
1457ec8c789SLuiz Otavio O Souza {
1467ec8c789SLuiz Otavio O Souza 	uint32_t val = ATA_INL(m, off);
1477ec8c789SLuiz Otavio O Souza 
1487ec8c789SLuiz Otavio O Souza 	val &= mask;
1497ec8c789SLuiz Otavio O Souza 	val |= set;
1507ec8c789SLuiz Otavio O Souza 	ATA_OUTL(m, off, val);
1517ec8c789SLuiz Otavio O Souza }
1527ec8c789SLuiz Otavio O Souza 
1537ec8c789SLuiz Otavio O Souza /*
1547ec8c789SLuiz Otavio O Souza  * Should this be phy_reset or phy_init
1557ec8c789SLuiz Otavio O Souza  */
1567ec8c789SLuiz Otavio O Souza #define	PHY_RESET_TIMEOUT	1000
1577ec8c789SLuiz Otavio O Souza static void
1587ec8c789SLuiz Otavio O Souza ahci_a10_phy_reset(device_t dev)
1597ec8c789SLuiz Otavio O Souza {
1607ec8c789SLuiz Otavio O Souza 	uint32_t to, val;
1617ec8c789SLuiz Otavio O Souza 	struct ahci_controller *ctlr = device_get_softc(dev);
1627ec8c789SLuiz Otavio O Souza 
1637ec8c789SLuiz Otavio O Souza 	/*
1647ec8c789SLuiz Otavio O Souza 	 * Here start the the magic -- most of the comments are based
1657ec8c789SLuiz Otavio O Souza 	 * on guesswork, names of routines and printf error
1667ec8c789SLuiz Otavio O Souza 	 * messages.  The code works, but it will do that even if the
1677ec8c789SLuiz Otavio O Souza 	 * comments are 100% BS.
1687ec8c789SLuiz Otavio O Souza 	 */
1697ec8c789SLuiz Otavio O Souza 
1707ec8c789SLuiz Otavio O Souza 	/*
1717ec8c789SLuiz Otavio O Souza 	 * Lock out other access while we initialize.  Or at least that
1727ec8c789SLuiz Otavio O Souza 	 * seems to be the case based on Linux SDK #defines.  Maybe this
1737ec8c789SLuiz Otavio O Souza 	 * put things into reset?
1747ec8c789SLuiz Otavio O Souza 	 */
1757ec8c789SLuiz Otavio O Souza 	ATA_OUTL(ctlr->r_mem, AHCI_RWCR, 0);
1767ec8c789SLuiz Otavio O Souza 	DELAY(100);
1777ec8c789SLuiz Otavio O Souza 
1787ec8c789SLuiz Otavio O Souza 	/*
1797ec8c789SLuiz Otavio O Souza 	 * Set bit 19 in PHYCS1R.  Guessing this disables driving the PHY
1807ec8c789SLuiz Otavio O Souza 	 * port for a bit while we reset things.
1817ec8c789SLuiz Otavio O Souza 	 */
1827ec8c789SLuiz Otavio O Souza 	ahci_set(ctlr->r_mem, AHCI_PHYCS1R, PHYCS1R_HIGHZ);
1837ec8c789SLuiz Otavio O Souza 
1847ec8c789SLuiz Otavio O Souza 	/*
1857ec8c789SLuiz Otavio O Souza 	 * Frob PHYCS0R...
1867ec8c789SLuiz Otavio O Souza 	 */
1877ec8c789SLuiz Otavio O Souza 	ahci_mask_set(ctlr->r_mem, AHCI_PHYCS0R,
1887ec8c789SLuiz Otavio O Souza 	    ~PHYCS0R_UF2_MASK,
1897ec8c789SLuiz Otavio O Souza 	    PHYCS0R_UF2_INIT | PHYCS0R_BIT23 | PHYCS0R_BIT18);
1907ec8c789SLuiz Otavio O Souza 
1917ec8c789SLuiz Otavio O Souza 	/*
1927ec8c789SLuiz Otavio O Souza 	 * Set three fields in PHYCS1R
1937ec8c789SLuiz Otavio O Souza 	 */
1947ec8c789SLuiz Otavio O Souza 	ahci_mask_set(ctlr->r_mem, AHCI_PHYCS1R,
1957ec8c789SLuiz Otavio O Souza 	    ~(PHYCS1R_UF1_MASK | PHYCS1R_UF2_MASK | PHYCS1R_UF3_MASK),
1967ec8c789SLuiz Otavio O Souza 	    PHYCS1R_UF1_INIT | PHYCS1R_UF2_INIT | PHYCS1R_UF3_INIT);
1977ec8c789SLuiz Otavio O Souza 
1987ec8c789SLuiz Otavio O Souza 	/*
1997ec8c789SLuiz Otavio O Souza 	 * Two more mystery bits in PHYCS1R. -- can these be combined above?
2007ec8c789SLuiz Otavio O Souza 	 */
2017ec8c789SLuiz Otavio O Souza 	ahci_set(ctlr->r_mem, AHCI_PHYCS1R, PHYCS1R_BIT15 | PHYCS1R_BIT28);
2027ec8c789SLuiz Otavio O Souza 
2037ec8c789SLuiz Otavio O Souza 	/*
2047ec8c789SLuiz Otavio O Souza 	 * Now clear that first mysery bit.  Perhaps this starts
2057ec8c789SLuiz Otavio O Souza 	 * driving the PHY again so we can power it up and start
2067ec8c789SLuiz Otavio O Souza 	 * talking to the SATA drive, if any below.
2077ec8c789SLuiz Otavio O Souza 	 */
2087ec8c789SLuiz Otavio O Souza 	ahci_clr(ctlr->r_mem, AHCI_PHYCS1R, PHYCS1R_HIGHZ);
2097ec8c789SLuiz Otavio O Souza 
2107ec8c789SLuiz Otavio O Souza 	/*
2117ec8c789SLuiz Otavio O Souza 	 * Frob PHYCS0R again...
2127ec8c789SLuiz Otavio O Souza 	 */
2137ec8c789SLuiz Otavio O Souza 	ahci_mask_set(ctlr->r_mem, AHCI_PHYCS0R,
2147ec8c789SLuiz Otavio O Souza 	    ~PHYCS0R_UF1_MASK, PHYCS0R_UF1_INIT);
2157ec8c789SLuiz Otavio O Souza 
2167ec8c789SLuiz Otavio O Souza 	/*
2177ec8c789SLuiz Otavio O Souza 	 * Frob PHYCS2R, because 25 means something?
2187ec8c789SLuiz Otavio O Souza 	 */
2197ec8c789SLuiz Otavio O Souza 	ahci_mask_set(ctlr->r_mem, AHCI_PHYCS2R, ~PHYCS2R_UF1_MASK,
2207ec8c789SLuiz Otavio O Souza 	    PHYCS2R_UF1_INIT);
2217ec8c789SLuiz Otavio O Souza 
2227ec8c789SLuiz Otavio O Souza 	DELAY(100);		/* WAG */
2237ec8c789SLuiz Otavio O Souza 
2247ec8c789SLuiz Otavio O Souza 	/*
2257ec8c789SLuiz Otavio O Souza 	 * Turn on the power to the PHY and wait for it to report back
2267ec8c789SLuiz Otavio O Souza 	 * good?
2277ec8c789SLuiz Otavio O Souza 	 */
2287ec8c789SLuiz Otavio O Souza 	ahci_set(ctlr->r_mem, AHCI_PHYCS0R, PHYCS0R_POWER_ENABLE);
2297ec8c789SLuiz Otavio O Souza 	for (to = PHY_RESET_TIMEOUT; to > 0; to--) {
2307ec8c789SLuiz Otavio O Souza 		val = ATA_INL(ctlr->r_mem, AHCI_PHYCS0R);
2317ec8c789SLuiz Otavio O Souza 		if ((val & PHYCS0R_POWER_STATUS_MASK) == PHYCS0R_PS_GOOD)
2327ec8c789SLuiz Otavio O Souza 			break;
2337ec8c789SLuiz Otavio O Souza 		DELAY(10);
2347ec8c789SLuiz Otavio O Souza 	}
2357ec8c789SLuiz Otavio O Souza 	if (to == 0 && bootverbose)
2367ec8c789SLuiz Otavio O Souza 		device_printf(dev, "PHY Power Failed PHYCS0R = %#x\n", val);
2377ec8c789SLuiz Otavio O Souza 
2387ec8c789SLuiz Otavio O Souza 	/*
2397ec8c789SLuiz Otavio O Souza 	 * Calibrate the clocks between the device and the host.  This appears
2407ec8c789SLuiz Otavio O Souza 	 * to be an automated process that clears the bit when it is done.
2417ec8c789SLuiz Otavio O Souza 	 */
2427ec8c789SLuiz Otavio O Souza 	ahci_set(ctlr->r_mem, AHCI_PHYCS2R, PHYCS2R_CALIBRATE);
2437ec8c789SLuiz Otavio O Souza 	for (to = PHY_RESET_TIMEOUT; to > 0; to--) {
2447ec8c789SLuiz Otavio O Souza 		val = ATA_INL(ctlr->r_mem, AHCI_PHYCS2R);
2457ec8c789SLuiz Otavio O Souza 		if ((val & PHYCS2R_CALIBRATE) == 0)
2467ec8c789SLuiz Otavio O Souza 			break;
2477ec8c789SLuiz Otavio O Souza 		DELAY(10);
2487ec8c789SLuiz Otavio O Souza 	}
2497ec8c789SLuiz Otavio O Souza 	if (to == 0 && bootverbose)
2507ec8c789SLuiz Otavio O Souza 		device_printf(dev, "PHY Cal Failed PHYCS2R %#x\n", val);
2517ec8c789SLuiz Otavio O Souza 
2527ec8c789SLuiz Otavio O Souza 	/*
2537ec8c789SLuiz Otavio O Souza 	 * OK, let things settle down a bit.
2547ec8c789SLuiz Otavio O Souza 	 */
2557ec8c789SLuiz Otavio O Souza 	DELAY(1000);
2567ec8c789SLuiz Otavio O Souza 
2577ec8c789SLuiz Otavio O Souza 	/*
2587ec8c789SLuiz Otavio O Souza 	 * Go back into normal mode now that we've calibrated the PHY.
2597ec8c789SLuiz Otavio O Souza 	 */
2607ec8c789SLuiz Otavio O Souza 	ATA_OUTL(ctlr->r_mem, AHCI_RWCR, 7);
2617ec8c789SLuiz Otavio O Souza }
2627ec8c789SLuiz Otavio O Souza 
2637ec8c789SLuiz Otavio O Souza static void
2647ec8c789SLuiz Otavio O Souza ahci_a10_ch_start(struct ahci_channel *ch)
2657ec8c789SLuiz Otavio O Souza {
2667ec8c789SLuiz Otavio O Souza 	uint32_t reg;
2677ec8c789SLuiz Otavio O Souza 
2687ec8c789SLuiz Otavio O Souza 	/*
2697ec8c789SLuiz Otavio O Souza 	 * Magical values from Allwinner SDK, setup the DMA before start
2707ec8c789SLuiz Otavio O Souza 	 * operations on this channel.
2717ec8c789SLuiz Otavio O Souza 	 */
2727ec8c789SLuiz Otavio O Souza 	reg = ATA_INL(ch->r_mem, AHCI_P0DMACR);
2737ec8c789SLuiz Otavio O Souza 	reg &= ~0xff00;
2747ec8c789SLuiz Otavio O Souza 	reg |= 0x4400;
2757ec8c789SLuiz Otavio O Souza 	ATA_OUTL(ch->r_mem, AHCI_P0DMACR, reg);
2767ec8c789SLuiz Otavio O Souza }
2777ec8c789SLuiz Otavio O Souza 
2787ec8c789SLuiz Otavio O Souza static int
2797ec8c789SLuiz Otavio O Souza ahci_a10_ctlr_reset(device_t dev)
2807ec8c789SLuiz Otavio O Souza {
2817ec8c789SLuiz Otavio O Souza 
2827ec8c789SLuiz Otavio O Souza 	ahci_a10_phy_reset(dev);
2837ec8c789SLuiz Otavio O Souza 
2847ec8c789SLuiz Otavio O Souza 	return (ahci_ctlr_reset(dev));
2857ec8c789SLuiz Otavio O Souza }
2867ec8c789SLuiz Otavio O Souza 
2877ec8c789SLuiz Otavio O Souza static int
2887ec8c789SLuiz Otavio O Souza ahci_a10_probe(device_t dev)
2897ec8c789SLuiz Otavio O Souza {
2907ec8c789SLuiz Otavio O Souza 
2917ec8c789SLuiz Otavio O Souza 	if (!ofw_bus_is_compatible(dev, "allwinner,sun4i-a10-ahci"))
2927ec8c789SLuiz Otavio O Souza 		return (ENXIO);
2937ec8c789SLuiz Otavio O Souza 	device_set_desc(dev, "Allwinner Integrated AHCI controller");
2947ec8c789SLuiz Otavio O Souza 
2957ec8c789SLuiz Otavio O Souza 	return (BUS_PROBE_DEFAULT);
2967ec8c789SLuiz Otavio O Souza }
2977ec8c789SLuiz Otavio O Souza 
2987ec8c789SLuiz Otavio O Souza static int
2997ec8c789SLuiz Otavio O Souza ahci_a10_attach(device_t dev)
3007ec8c789SLuiz Otavio O Souza {
3017ec8c789SLuiz Otavio O Souza 	device_t gpio;
3027ec8c789SLuiz Otavio O Souza 	int error;
3037ec8c789SLuiz Otavio O Souza 	struct ahci_controller *ctlr;
3047ec8c789SLuiz Otavio O Souza 
3057ec8c789SLuiz Otavio O Souza 	ctlr = device_get_softc(dev);
3067ec8c789SLuiz Otavio O Souza 	ctlr->quirks = AHCI_Q_NOPMP;
3077ec8c789SLuiz Otavio O Souza 	ctlr->vendorid = 0;
3087ec8c789SLuiz Otavio O Souza 	ctlr->deviceid = 0;
3097ec8c789SLuiz Otavio O Souza 	ctlr->subvendorid = 0;
3107ec8c789SLuiz Otavio O Souza 	ctlr->subdeviceid = 0;
3117ec8c789SLuiz Otavio O Souza 	ctlr->r_rid = 0;
3127ec8c789SLuiz Otavio O Souza 	if (!(ctlr->r_mem = bus_alloc_resource_any(dev, SYS_RES_MEMORY,
3137ec8c789SLuiz Otavio O Souza 	    &ctlr->r_rid, RF_ACTIVE)))
3147ec8c789SLuiz Otavio O Souza 		return (ENXIO);
3157ec8c789SLuiz Otavio O Souza 
3167ec8c789SLuiz Otavio O Souza 	/* Turn on the PLL for SATA */
3177ec8c789SLuiz Otavio O Souza 	a10_clk_ahci_activate();
3187ec8c789SLuiz Otavio O Souza 
3197ec8c789SLuiz Otavio O Souza 	/* Apply power to the drive, if any */
3207ec8c789SLuiz Otavio O Souza 	gpio = devclass_get_device(devclass_find("gpio"), 0);
3217ec8c789SLuiz Otavio O Souza 	if (gpio == NULL) {
3227ec8c789SLuiz Otavio O Souza 		device_printf(dev,
3237ec8c789SLuiz Otavio O Souza 		    "GPIO device not yet present (SATA won't work).\n");
3247ec8c789SLuiz Otavio O Souza 		bus_release_resource(dev, SYS_RES_MEMORY, ctlr->r_rid,
3257ec8c789SLuiz Otavio O Souza 		    ctlr->r_mem);
3267ec8c789SLuiz Otavio O Souza 		return (ENXIO);
3277ec8c789SLuiz Otavio O Souza 	}
3287ec8c789SLuiz Otavio O Souza 	GPIO_PIN_SETFLAGS(gpio, GPIO_AHCI_PWR, GPIO_PIN_OUTPUT);
3297ec8c789SLuiz Otavio O Souza 	GPIO_PIN_SET(gpio, GPIO_AHCI_PWR, GPIO_PIN_HIGH);
3307ec8c789SLuiz Otavio O Souza 	DELAY(10000);
3317ec8c789SLuiz Otavio O Souza 
3327ec8c789SLuiz Otavio O Souza 	/* Reset controller */
3337ec8c789SLuiz Otavio O Souza 	if ((error = ahci_a10_ctlr_reset(dev)) != 0) {
3347ec8c789SLuiz Otavio O Souza 		bus_release_resource(dev, SYS_RES_MEMORY, ctlr->r_rid,
3357ec8c789SLuiz Otavio O Souza 		    ctlr->r_mem);
3367ec8c789SLuiz Otavio O Souza 		return (error);
3377ec8c789SLuiz Otavio O Souza 	};
3387ec8c789SLuiz Otavio O Souza 
3397ec8c789SLuiz Otavio O Souza 	/*
3407ec8c789SLuiz Otavio O Souza 	 * No MSI registers on this platform.
3417ec8c789SLuiz Otavio O Souza 	 */
3427ec8c789SLuiz Otavio O Souza 	ctlr->msi = 0;
3437ec8c789SLuiz Otavio O Souza 	ctlr->numirqs = 1;
3447ec8c789SLuiz Otavio O Souza 
3457ec8c789SLuiz Otavio O Souza 	/* Channel start callback(). */
3467ec8c789SLuiz Otavio O Souza 	ctlr->ch_start = ahci_a10_ch_start;
3477ec8c789SLuiz Otavio O Souza 
3487ec8c789SLuiz Otavio O Souza 	/*
3497ec8c789SLuiz Otavio O Souza 	 * Note: ahci_attach will release ctlr->r_mem on errors automatically
3507ec8c789SLuiz Otavio O Souza 	 */
3517ec8c789SLuiz Otavio O Souza 	return (ahci_attach(dev));
3527ec8c789SLuiz Otavio O Souza }
3537ec8c789SLuiz Otavio O Souza 
3547ec8c789SLuiz Otavio O Souza static int
3557ec8c789SLuiz Otavio O Souza ahci_a10_detach(device_t dev)
3567ec8c789SLuiz Otavio O Souza {
3577ec8c789SLuiz Otavio O Souza 
3587ec8c789SLuiz Otavio O Souza 	return (ahci_detach(dev));
3597ec8c789SLuiz Otavio O Souza }
3607ec8c789SLuiz Otavio O Souza 
3617ec8c789SLuiz Otavio O Souza devclass_t ahci_devclass;
3627ec8c789SLuiz Otavio O Souza 
3637ec8c789SLuiz Otavio O Souza static device_method_t ahci_ata_methods[] = {
3647ec8c789SLuiz Otavio O Souza 	DEVMETHOD(device_probe,     ahci_a10_probe),
3657ec8c789SLuiz Otavio O Souza 	DEVMETHOD(device_attach,    ahci_a10_attach),
3667ec8c789SLuiz Otavio O Souza 	DEVMETHOD(device_detach,    ahci_a10_detach),
3677ec8c789SLuiz Otavio O Souza 	DEVMETHOD(bus_print_child,  ahci_print_child),
3687ec8c789SLuiz Otavio O Souza 	DEVMETHOD(bus_alloc_resource,       ahci_alloc_resource),
3697ec8c789SLuiz Otavio O Souza 	DEVMETHOD(bus_release_resource,     ahci_release_resource),
3707ec8c789SLuiz Otavio O Souza 	DEVMETHOD(bus_setup_intr,   ahci_setup_intr),
3717ec8c789SLuiz Otavio O Souza 	DEVMETHOD(bus_teardown_intr,ahci_teardown_intr),
3727ec8c789SLuiz Otavio O Souza 	DEVMETHOD(bus_child_location_str, ahci_child_location_str),
3737ec8c789SLuiz Otavio O Souza 	DEVMETHOD_END
3747ec8c789SLuiz Otavio O Souza };
3757ec8c789SLuiz Otavio O Souza 
3767ec8c789SLuiz Otavio O Souza static driver_t ahci_ata_driver = {
3777ec8c789SLuiz Otavio O Souza         "ahci",
3787ec8c789SLuiz Otavio O Souza         ahci_ata_methods,
3797ec8c789SLuiz Otavio O Souza         sizeof(struct ahci_controller)
3807ec8c789SLuiz Otavio O Souza };
3817ec8c789SLuiz Otavio O Souza 
3827ec8c789SLuiz Otavio O Souza DRIVER_MODULE(ahci, simplebus, ahci_ata_driver, ahci_devclass, 0, 0);
383