xref: /freebsd/sys/arm/mv/mvvar.h (revision 52267f74)
1 /*-
2  * Copyright (c) 2002, 2003 Wasabi Systems, Inc.
3  * All rights reserved.
4  *
5  * Written by Jason R. Thorpe for Wasabi Systems, Inc.
6  *
7  * Redistribution and use in source and binary forms, with or without
8  * modification, are permitted provided that the following conditions
9  * are met:
10  * 1. Redistributions of source code must retain the above copyright
11  *    notice, this list of conditions and the following disclaimer.
12  * 2. Redistributions in binary form must reproduce the above copyright
13  *    notice, this list of conditions and the following disclaimer in the
14  *    documentation and/or other materials provided with the distribution.
15  * 3. All advertising materials mentioning features or use of this software
16  *    must display the following acknowledgement:
17  *	This product includes software developed for the NetBSD Project by
18  *	Wasabi Systems, Inc.
19  * 4. The name of Wasabi Systems, Inc. may not be used to endorse
20  *    or promote products derived from this software without specific prior
21  *    written permission.
22  *
23  * THIS SOFTWARE IS PROVIDED BY WASABI SYSTEMS, INC. ``AS IS'' AND
24  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
25  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
26  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL WASABI SYSTEMS, INC
27  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
28  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
29  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
30  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
31  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
32  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
33  * POSSIBILITY OF SUCH DAMAGE.
34  *
35  * from: FreeBSD: //depot/projects/arm/src/sys/arm/xscale/pxa2x0/pxa2x0var.h, rev 1
36  *
37  * $FreeBSD$
38  */
39 
40 #ifndef _MVVAR_H_
41 #define _MVVAR_H_
42 
43 #include <sys/rman.h>
44 
45 #define	MV_TYPE_PCI		0
46 #define	MV_TYPE_PCIE		1
47 #define	MV_TYPE_PCIE_AGGR_LANE	2	/* Additional PCIE lane to aggregate */
48 
49 struct obio_softc {
50 	bus_space_tag_t obio_bst;	/* bus space tag */
51 	struct rman	obio_mem;
52 	struct rman	obio_irq;
53 	struct rman	obio_gpio;
54 };
55 
56 struct obio_device {
57 	const char	*od_name;
58 	u_long		od_base;
59 	u_long		od_size;
60 	u_int		od_irqs[7 + 1];	/* keep additional entry for -1 sentinel */
61 	u_int		od_gpio[2 + 1]; /* as above for IRQ */
62 	u_int		od_pwr_mask;
63 	struct resource_list od_resources;
64 };
65 
66 typedef int (*obio_get_irq_t)(u_int bus, u_int slot, u_int func, u_int pin);
67 
68 struct obio_pci {
69 	int		op_type;
70 
71 	bus_addr_t	op_base;
72 	u_long		op_size;
73 
74 	/* Note IO/MEM regions are assumed VA == PA */
75 	bus_addr_t	op_io_base;
76 	u_long		op_io_size;
77 	int		op_io_win_target;
78 	int		op_io_win_attr;
79 
80 	bus_addr_t	op_mem_base;
81 	u_long		op_mem_size;
82 	int		op_mem_win_target;
83 	int		op_mem_win_attr;
84 
85 	obio_get_irq_t	op_get_irq;	/* IRQ Mapping callback */
86 	int		op_irq;		/* used if callback is NULL */
87 };
88 
89 struct decode_win {
90 	int		target;		/* Mbus unit ID */
91 	int		attr;		/* Attributes of the target interface */
92 	vm_paddr_t	base;		/* Physical base addr */
93 	uint32_t	size;
94 	int		remap;
95 };
96 
97 extern const struct obio_pci mv_pci_info[];
98 extern bus_space_tag_t obio_tag;
99 extern struct obio_device obio_devices[];
100 extern const struct decode_win *cpu_wins;
101 extern const struct decode_win *idma_wins;
102 extern int cpu_wins_no;
103 extern int idma_wins_no;
104 
105 /* Function prototypes */
106 int mv_gpio_setup_intrhandler(const char *name, driver_filter_t *filt,
107     void (*hand)(void *), void *arg, int pin, int flags, void **cookiep);
108 void mv_gpio_intr_mask(int pin);
109 void mv_gpio_intr_unmask(int pin);
110 int mv_gpio_configure(uint32_t pin, uint32_t flags, uint32_t mask);
111 void mv_gpio_out(uint32_t pin, uint8_t val, uint8_t enable);
112 uint8_t mv_gpio_in(uint32_t pin);
113 
114 int platform_pmap_init(void);
115 int soc_decode_win(void);
116 void soc_id(uint32_t *dev, uint32_t *rev);
117 void soc_identify(void);
118 void soc_dump_decode_win(void);
119 uint32_t soc_power_ctrl_get(uint32_t mask);
120 
121 int decode_win_cpu_set(int target, int attr, vm_paddr_t base, uint32_t size,
122     int remap);
123 int decode_win_overlap(int, int, const struct decode_win *);
124 int win_cpu_can_remap(int);
125 
126 void decode_win_idma_dump(void);
127 void decode_win_idma_setup(void);
128 int decode_win_idma_valid(void);
129 
130 int ddr_is_active(int i);
131 uint32_t ddr_base(int i);
132 uint32_t ddr_size(int i);
133 uint32_t ddr_attr(int i);
134 uint32_t ddr_target(int i);
135 
136 uint32_t cpu_extra_feat(void);
137 uint32_t get_tclk(void);
138 uint32_t read_cpu_ctrl(uint32_t);
139 void write_cpu_ctrl(uint32_t, uint32_t);
140 
141 enum mbus_device_ivars {
142 	MBUS_IVAR_BASE,
143 };
144 
145 #define	MBUS_ACCESSOR(var, ivar, type)	\
146 	__BUS_ACCESSOR(mbus, var, MBUS, ivar, type)
147 
148 MBUS_ACCESSOR(base,	BASE,	u_long)
149 
150 #undef	MBUS_ACCESSOR
151 
152 #endif /* _MVVAR_H_ */
153