xref: /freebsd/sys/arm64/arm64/gic_v3_var.h (revision c697fb7f)
1 /*-
2  * Copyright (c) 2015 The FreeBSD Foundation
3  * All rights reserved.
4  *
5  * This software was developed by Semihalf under
6  * the sponsorship of the FreeBSD Foundation.
7  *
8  * Redistribution and use in source and binary forms, with or without
9  * modification, are permitted provided that the following conditions
10  * are met:
11  * 1. Redistributions of source code must retain the above copyright
12  *    notice, this list of conditions and the following disclaimer.
13  * 2. Redistributions in binary form must reproduce the above copyright
14  *    notice, this list of conditions and the following disclaimer in the
15  *    documentation and/or other materials provided with the distribution.
16  *
17  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
18  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
19  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
20  * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
21  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
22  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
23  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
24  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
25  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
26  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
27  * SUCH DAMAGE.
28  *
29  * $FreeBSD$
30  */
31 
32 #ifndef _GIC_V3_VAR_H_
33 #define _GIC_V3_VAR_H_
34 
35 #include <arm/arm/gic_common.h>
36 
37 #define	GIC_V3_DEVSTR	"ARM Generic Interrupt Controller v3.0"
38 
39 DECLARE_CLASS(gic_v3_driver);
40 
41 struct gic_v3_irqsrc;
42 
43 struct redist_pcpu {
44 	struct resource		res;		/* mem resource for redist */
45 	vm_offset_t		pend_base;
46 	bool			lpi_enabled;	/* redist LPI configured? */
47 };
48 
49 struct gic_redists {
50 	/*
51 	 * Re-Distributor region description.
52 	 * We will have few of those depending
53 	 * on the #redistributor-regions property in FDT.
54 	 */
55 	struct resource **	regions;
56 	/* Number of Re-Distributor regions */
57 	u_int			nregions;
58 	/* Per-CPU Re-Distributor data */
59 	struct redist_pcpu	*pcpu[MAXCPU];
60 };
61 
62 struct gic_v3_softc {
63 	device_t		dev;
64 	struct resource **	gic_res;
65 	struct mtx		gic_mtx;
66 	/* Distributor */
67 	struct resource *	gic_dist;
68 	/* Re-Distributors */
69 	struct gic_redists	gic_redists;
70 
71 	uint32_t		gic_pidr2;
72 	u_int			gic_bus;
73 
74 	u_int			gic_nirqs;
75 	u_int			gic_idbits;
76 
77 	boolean_t		gic_registered;
78 
79 	int			gic_nchildren;
80 	device_t		*gic_children;
81 	struct intr_pic		*gic_pic;
82 	struct gic_v3_irqsrc	*gic_irqs;
83 };
84 
85 
86 struct gic_v3_devinfo {
87 	int gic_domain;
88 	int msi_xref;
89 };
90 
91 #define GIC_INTR_ISRC(sc, irq)	(&sc->gic_irqs[irq].gi_isrc)
92 
93 MALLOC_DECLARE(M_GIC_V3);
94 
95 /* ivars */
96 #define	GICV3_IVAR_NIRQS	1000
97 /* 1001 was GICV3_IVAR_REDIST_VADDR */
98 #define	GICV3_IVAR_REDIST	1002
99 
100 __BUS_ACCESSOR(gicv3, nirqs, GICV3, NIRQS, u_int);
101 __BUS_ACCESSOR(gicv3, redist, GICV3, REDIST, void *);
102 
103 /* Device methods */
104 int gic_v3_attach(device_t dev);
105 int gic_v3_detach(device_t dev);
106 int arm_gic_v3_intr(void *);
107 
108 uint32_t gic_r_read_4(device_t, bus_size_t);
109 uint64_t gic_r_read_8(device_t, bus_size_t);
110 void gic_r_write_4(device_t, bus_size_t, uint32_t var);
111 void gic_r_write_8(device_t, bus_size_t, uint64_t var);
112 
113 /*
114  * GIC Distributor accessors.
115  * Notice that only GIC sofc can be passed.
116  */
117 #define	gic_d_read(sc, len, reg)		\
118 ({						\
119 	bus_read_##len(sc->gic_dist, reg);	\
120 })
121 
122 #define	gic_d_write(sc, len, reg, val)		\
123 ({						\
124 	bus_write_##len(sc->gic_dist, reg, val);\
125 })
126 
127 /* GIC Re-Distributor accessors (per-CPU) */
128 #define	gic_r_read(sc, len, reg)		\
129 ({						\
130 	u_int cpu = PCPU_GET(cpuid);		\
131 						\
132 	bus_read_##len(				\
133 	    &sc->gic_redists.pcpu[cpu]->res,	\
134 	    reg);				\
135 })
136 
137 #define	gic_r_write(sc, len, reg, val)		\
138 ({						\
139 	u_int cpu = PCPU_GET(cpuid);		\
140 						\
141 	bus_write_##len(			\
142 	    &sc->gic_redists.pcpu[cpu]->res,	\
143 	    reg, val);				\
144 })
145 
146 #endif /* _GIC_V3_VAR_H_ */
147