xref: /freebsd/sys/contrib/dev/athk/ath12k/dp.c (revision 5c1def83)
15c1def83SBjoern A. Zeeb // SPDX-License-Identifier: BSD-3-Clause-Clear
25c1def83SBjoern A. Zeeb /*
35c1def83SBjoern A. Zeeb  * Copyright (c) 2018-2021 The Linux Foundation. All rights reserved.
45c1def83SBjoern A. Zeeb  * Copyright (c) 2021-2022 Qualcomm Innovation Center, Inc. All rights reserved.
55c1def83SBjoern A. Zeeb  */
65c1def83SBjoern A. Zeeb 
75c1def83SBjoern A. Zeeb #include <crypto/hash.h>
85c1def83SBjoern A. Zeeb #include "core.h"
95c1def83SBjoern A. Zeeb #include "dp_tx.h"
105c1def83SBjoern A. Zeeb #include "hal_tx.h"
115c1def83SBjoern A. Zeeb #include "hif.h"
125c1def83SBjoern A. Zeeb #include "debug.h"
135c1def83SBjoern A. Zeeb #include "dp_rx.h"
145c1def83SBjoern A. Zeeb #include "peer.h"
155c1def83SBjoern A. Zeeb #include "dp_mon.h"
165c1def83SBjoern A. Zeeb 
ath12k_dp_htt_htc_tx_complete(struct ath12k_base * ab,struct sk_buff * skb)175c1def83SBjoern A. Zeeb static void ath12k_dp_htt_htc_tx_complete(struct ath12k_base *ab,
185c1def83SBjoern A. Zeeb 					  struct sk_buff *skb)
195c1def83SBjoern A. Zeeb {
205c1def83SBjoern A. Zeeb 	dev_kfree_skb_any(skb);
215c1def83SBjoern A. Zeeb }
225c1def83SBjoern A. Zeeb 
ath12k_dp_peer_cleanup(struct ath12k * ar,int vdev_id,const u8 * addr)235c1def83SBjoern A. Zeeb void ath12k_dp_peer_cleanup(struct ath12k *ar, int vdev_id, const u8 *addr)
245c1def83SBjoern A. Zeeb {
255c1def83SBjoern A. Zeeb 	struct ath12k_base *ab = ar->ab;
265c1def83SBjoern A. Zeeb 	struct ath12k_peer *peer;
275c1def83SBjoern A. Zeeb 
285c1def83SBjoern A. Zeeb 	/* TODO: Any other peer specific DP cleanup */
295c1def83SBjoern A. Zeeb 
305c1def83SBjoern A. Zeeb 	spin_lock_bh(&ab->base_lock);
315c1def83SBjoern A. Zeeb 	peer = ath12k_peer_find(ab, vdev_id, addr);
325c1def83SBjoern A. Zeeb 	if (!peer) {
335c1def83SBjoern A. Zeeb 		ath12k_warn(ab, "failed to lookup peer %pM on vdev %d\n",
345c1def83SBjoern A. Zeeb 			    addr, vdev_id);
355c1def83SBjoern A. Zeeb 		spin_unlock_bh(&ab->base_lock);
365c1def83SBjoern A. Zeeb 		return;
375c1def83SBjoern A. Zeeb 	}
385c1def83SBjoern A. Zeeb 
395c1def83SBjoern A. Zeeb 	ath12k_dp_rx_peer_tid_cleanup(ar, peer);
405c1def83SBjoern A. Zeeb 	crypto_free_shash(peer->tfm_mmic);
415c1def83SBjoern A. Zeeb 	spin_unlock_bh(&ab->base_lock);
425c1def83SBjoern A. Zeeb }
435c1def83SBjoern A. Zeeb 
ath12k_dp_peer_setup(struct ath12k * ar,int vdev_id,const u8 * addr)445c1def83SBjoern A. Zeeb int ath12k_dp_peer_setup(struct ath12k *ar, int vdev_id, const u8 *addr)
455c1def83SBjoern A. Zeeb {
465c1def83SBjoern A. Zeeb 	struct ath12k_base *ab = ar->ab;
475c1def83SBjoern A. Zeeb 	struct ath12k_peer *peer;
485c1def83SBjoern A. Zeeb 	u32 reo_dest;
495c1def83SBjoern A. Zeeb 	int ret = 0, tid;
505c1def83SBjoern A. Zeeb 
515c1def83SBjoern A. Zeeb 	/* NOTE: reo_dest ring id starts from 1 unlike mac_id which starts from 0 */
525c1def83SBjoern A. Zeeb 	reo_dest = ar->dp.mac_id + 1;
535c1def83SBjoern A. Zeeb 	ret = ath12k_wmi_set_peer_param(ar, addr, vdev_id,
545c1def83SBjoern A. Zeeb 					WMI_PEER_SET_DEFAULT_ROUTING,
555c1def83SBjoern A. Zeeb 					DP_RX_HASH_ENABLE | (reo_dest << 1));
565c1def83SBjoern A. Zeeb 
575c1def83SBjoern A. Zeeb 	if (ret) {
585c1def83SBjoern A. Zeeb 		ath12k_warn(ab, "failed to set default routing %d peer :%pM vdev_id :%d\n",
595c1def83SBjoern A. Zeeb 			    ret, addr, vdev_id);
605c1def83SBjoern A. Zeeb 		return ret;
615c1def83SBjoern A. Zeeb 	}
625c1def83SBjoern A. Zeeb 
635c1def83SBjoern A. Zeeb 	for (tid = 0; tid <= IEEE80211_NUM_TIDS; tid++) {
645c1def83SBjoern A. Zeeb 		ret = ath12k_dp_rx_peer_tid_setup(ar, addr, vdev_id, tid, 1, 0,
655c1def83SBjoern A. Zeeb 						  HAL_PN_TYPE_NONE);
665c1def83SBjoern A. Zeeb 		if (ret) {
675c1def83SBjoern A. Zeeb 			ath12k_warn(ab, "failed to setup rxd tid queue for tid %d: %d\n",
685c1def83SBjoern A. Zeeb 				    tid, ret);
695c1def83SBjoern A. Zeeb 			goto peer_clean;
705c1def83SBjoern A. Zeeb 		}
715c1def83SBjoern A. Zeeb 	}
725c1def83SBjoern A. Zeeb 
735c1def83SBjoern A. Zeeb 	ret = ath12k_dp_rx_peer_frag_setup(ar, addr, vdev_id);
745c1def83SBjoern A. Zeeb 	if (ret) {
755c1def83SBjoern A. Zeeb 		ath12k_warn(ab, "failed to setup rx defrag context\n");
765c1def83SBjoern A. Zeeb 		goto peer_clean;
775c1def83SBjoern A. Zeeb 	}
785c1def83SBjoern A. Zeeb 
795c1def83SBjoern A. Zeeb 	/* TODO: Setup other peer specific resource used in data path */
805c1def83SBjoern A. Zeeb 
815c1def83SBjoern A. Zeeb 	return 0;
825c1def83SBjoern A. Zeeb 
835c1def83SBjoern A. Zeeb peer_clean:
845c1def83SBjoern A. Zeeb 	spin_lock_bh(&ab->base_lock);
855c1def83SBjoern A. Zeeb 
865c1def83SBjoern A. Zeeb 	peer = ath12k_peer_find(ab, vdev_id, addr);
875c1def83SBjoern A. Zeeb 	if (!peer) {
885c1def83SBjoern A. Zeeb 		ath12k_warn(ab, "failed to find the peer to del rx tid\n");
895c1def83SBjoern A. Zeeb 		spin_unlock_bh(&ab->base_lock);
905c1def83SBjoern A. Zeeb 		return -ENOENT;
915c1def83SBjoern A. Zeeb 	}
925c1def83SBjoern A. Zeeb 
935c1def83SBjoern A. Zeeb 	for (; tid >= 0; tid--)
945c1def83SBjoern A. Zeeb 		ath12k_dp_rx_peer_tid_delete(ar, peer, tid);
955c1def83SBjoern A. Zeeb 
965c1def83SBjoern A. Zeeb 	spin_unlock_bh(&ab->base_lock);
975c1def83SBjoern A. Zeeb 
985c1def83SBjoern A. Zeeb 	return ret;
995c1def83SBjoern A. Zeeb }
1005c1def83SBjoern A. Zeeb 
ath12k_dp_srng_cleanup(struct ath12k_base * ab,struct dp_srng * ring)1015c1def83SBjoern A. Zeeb void ath12k_dp_srng_cleanup(struct ath12k_base *ab, struct dp_srng *ring)
1025c1def83SBjoern A. Zeeb {
1035c1def83SBjoern A. Zeeb 	if (!ring->vaddr_unaligned)
1045c1def83SBjoern A. Zeeb 		return;
1055c1def83SBjoern A. Zeeb 
1065c1def83SBjoern A. Zeeb 	dma_free_coherent(ab->dev, ring->size, ring->vaddr_unaligned,
1075c1def83SBjoern A. Zeeb 			  ring->paddr_unaligned);
1085c1def83SBjoern A. Zeeb 
1095c1def83SBjoern A. Zeeb 	ring->vaddr_unaligned = NULL;
1105c1def83SBjoern A. Zeeb }
1115c1def83SBjoern A. Zeeb 
ath12k_dp_srng_find_ring_in_mask(int ring_num,const u8 * grp_mask)1125c1def83SBjoern A. Zeeb static int ath12k_dp_srng_find_ring_in_mask(int ring_num, const u8 *grp_mask)
1135c1def83SBjoern A. Zeeb {
1145c1def83SBjoern A. Zeeb 	int ext_group_num;
1155c1def83SBjoern A. Zeeb 	u8 mask = 1 << ring_num;
1165c1def83SBjoern A. Zeeb 
1175c1def83SBjoern A. Zeeb 	for (ext_group_num = 0; ext_group_num < ATH12K_EXT_IRQ_GRP_NUM_MAX;
1185c1def83SBjoern A. Zeeb 	     ext_group_num++) {
1195c1def83SBjoern A. Zeeb 		if (mask & grp_mask[ext_group_num])
1205c1def83SBjoern A. Zeeb 			return ext_group_num;
1215c1def83SBjoern A. Zeeb 	}
1225c1def83SBjoern A. Zeeb 
1235c1def83SBjoern A. Zeeb 	return -ENOENT;
1245c1def83SBjoern A. Zeeb }
1255c1def83SBjoern A. Zeeb 
ath12k_dp_srng_calculate_msi_group(struct ath12k_base * ab,enum hal_ring_type type,int ring_num)1265c1def83SBjoern A. Zeeb static int ath12k_dp_srng_calculate_msi_group(struct ath12k_base *ab,
1275c1def83SBjoern A. Zeeb 					      enum hal_ring_type type, int ring_num)
1285c1def83SBjoern A. Zeeb {
1295c1def83SBjoern A. Zeeb 	const u8 *grp_mask;
1305c1def83SBjoern A. Zeeb 
1315c1def83SBjoern A. Zeeb 	switch (type) {
1325c1def83SBjoern A. Zeeb 	case HAL_WBM2SW_RELEASE:
1335c1def83SBjoern A. Zeeb 		if (ring_num == HAL_WBM2SW_REL_ERR_RING_NUM) {
1345c1def83SBjoern A. Zeeb 			grp_mask = &ab->hw_params->ring_mask->rx_wbm_rel[0];
1355c1def83SBjoern A. Zeeb 			ring_num = 0;
1365c1def83SBjoern A. Zeeb 		} else {
1375c1def83SBjoern A. Zeeb 			grp_mask = &ab->hw_params->ring_mask->tx[0];
1385c1def83SBjoern A. Zeeb 		}
1395c1def83SBjoern A. Zeeb 		break;
1405c1def83SBjoern A. Zeeb 	case HAL_REO_EXCEPTION:
1415c1def83SBjoern A. Zeeb 		grp_mask = &ab->hw_params->ring_mask->rx_err[0];
1425c1def83SBjoern A. Zeeb 		break;
1435c1def83SBjoern A. Zeeb 	case HAL_REO_DST:
1445c1def83SBjoern A. Zeeb 		grp_mask = &ab->hw_params->ring_mask->rx[0];
1455c1def83SBjoern A. Zeeb 		break;
1465c1def83SBjoern A. Zeeb 	case HAL_REO_STATUS:
1475c1def83SBjoern A. Zeeb 		grp_mask = &ab->hw_params->ring_mask->reo_status[0];
1485c1def83SBjoern A. Zeeb 		break;
1495c1def83SBjoern A. Zeeb 	case HAL_RXDMA_MONITOR_STATUS:
1505c1def83SBjoern A. Zeeb 	case HAL_RXDMA_MONITOR_DST:
1515c1def83SBjoern A. Zeeb 		grp_mask = &ab->hw_params->ring_mask->rx_mon_dest[0];
1525c1def83SBjoern A. Zeeb 		break;
1535c1def83SBjoern A. Zeeb 	case HAL_TX_MONITOR_DST:
1545c1def83SBjoern A. Zeeb 		grp_mask = &ab->hw_params->ring_mask->tx_mon_dest[0];
1555c1def83SBjoern A. Zeeb 		break;
1565c1def83SBjoern A. Zeeb 	case HAL_RXDMA_BUF:
1575c1def83SBjoern A. Zeeb 		grp_mask = &ab->hw_params->ring_mask->host2rxdma[0];
1585c1def83SBjoern A. Zeeb 		break;
1595c1def83SBjoern A. Zeeb 	case HAL_RXDMA_MONITOR_BUF:
1605c1def83SBjoern A. Zeeb 	case HAL_TCL_DATA:
1615c1def83SBjoern A. Zeeb 	case HAL_TCL_CMD:
1625c1def83SBjoern A. Zeeb 	case HAL_REO_CMD:
1635c1def83SBjoern A. Zeeb 	case HAL_SW2WBM_RELEASE:
1645c1def83SBjoern A. Zeeb 	case HAL_WBM_IDLE_LINK:
1655c1def83SBjoern A. Zeeb 	case HAL_TCL_STATUS:
1665c1def83SBjoern A. Zeeb 	case HAL_REO_REINJECT:
1675c1def83SBjoern A. Zeeb 	case HAL_CE_SRC:
1685c1def83SBjoern A. Zeeb 	case HAL_CE_DST:
1695c1def83SBjoern A. Zeeb 	case HAL_CE_DST_STATUS:
1705c1def83SBjoern A. Zeeb 	default:
1715c1def83SBjoern A. Zeeb 		return -ENOENT;
1725c1def83SBjoern A. Zeeb 	}
1735c1def83SBjoern A. Zeeb 
1745c1def83SBjoern A. Zeeb 	return ath12k_dp_srng_find_ring_in_mask(ring_num, grp_mask);
1755c1def83SBjoern A. Zeeb }
1765c1def83SBjoern A. Zeeb 
ath12k_dp_srng_msi_setup(struct ath12k_base * ab,struct hal_srng_params * ring_params,enum hal_ring_type type,int ring_num)1775c1def83SBjoern A. Zeeb static void ath12k_dp_srng_msi_setup(struct ath12k_base *ab,
1785c1def83SBjoern A. Zeeb 				     struct hal_srng_params *ring_params,
1795c1def83SBjoern A. Zeeb 				     enum hal_ring_type type, int ring_num)
1805c1def83SBjoern A. Zeeb {
1815c1def83SBjoern A. Zeeb 	int msi_group_number, msi_data_count;
1825c1def83SBjoern A. Zeeb 	u32 msi_data_start, msi_irq_start, addr_lo, addr_hi;
1835c1def83SBjoern A. Zeeb 	int ret;
1845c1def83SBjoern A. Zeeb 
1855c1def83SBjoern A. Zeeb 	ret = ath12k_hif_get_user_msi_vector(ab, "DP",
1865c1def83SBjoern A. Zeeb 					     &msi_data_count, &msi_data_start,
1875c1def83SBjoern A. Zeeb 					     &msi_irq_start);
1885c1def83SBjoern A. Zeeb 	if (ret)
1895c1def83SBjoern A. Zeeb 		return;
1905c1def83SBjoern A. Zeeb 
1915c1def83SBjoern A. Zeeb 	msi_group_number = ath12k_dp_srng_calculate_msi_group(ab, type,
1925c1def83SBjoern A. Zeeb 							      ring_num);
1935c1def83SBjoern A. Zeeb 	if (msi_group_number < 0) {
1945c1def83SBjoern A. Zeeb 		ath12k_dbg(ab, ATH12K_DBG_PCI,
1955c1def83SBjoern A. Zeeb 			   "ring not part of an ext_group; ring_type: %d,ring_num %d",
1965c1def83SBjoern A. Zeeb 			   type, ring_num);
1975c1def83SBjoern A. Zeeb 		ring_params->msi_addr = 0;
1985c1def83SBjoern A. Zeeb 		ring_params->msi_data = 0;
1995c1def83SBjoern A. Zeeb 		return;
2005c1def83SBjoern A. Zeeb 	}
2015c1def83SBjoern A. Zeeb 
2025c1def83SBjoern A. Zeeb 	if (msi_group_number > msi_data_count) {
2035c1def83SBjoern A. Zeeb 		ath12k_dbg(ab, ATH12K_DBG_PCI,
2045c1def83SBjoern A. Zeeb 			   "multiple msi_groups share one msi, msi_group_num %d",
2055c1def83SBjoern A. Zeeb 			   msi_group_number);
2065c1def83SBjoern A. Zeeb 	}
2075c1def83SBjoern A. Zeeb 
2085c1def83SBjoern A. Zeeb 	ath12k_hif_get_msi_address(ab, &addr_lo, &addr_hi);
2095c1def83SBjoern A. Zeeb 
2105c1def83SBjoern A. Zeeb 	ring_params->msi_addr = addr_lo;
2115c1def83SBjoern A. Zeeb 	ring_params->msi_addr |= (dma_addr_t)(((uint64_t)addr_hi) << 32);
2125c1def83SBjoern A. Zeeb 	ring_params->msi_data = (msi_group_number % msi_data_count)
2135c1def83SBjoern A. Zeeb 		+ msi_data_start;
2145c1def83SBjoern A. Zeeb 	ring_params->flags |= HAL_SRNG_FLAGS_MSI_INTR;
2155c1def83SBjoern A. Zeeb }
2165c1def83SBjoern A. Zeeb 
ath12k_dp_srng_setup(struct ath12k_base * ab,struct dp_srng * ring,enum hal_ring_type type,int ring_num,int mac_id,int num_entries)2175c1def83SBjoern A. Zeeb int ath12k_dp_srng_setup(struct ath12k_base *ab, struct dp_srng *ring,
2185c1def83SBjoern A. Zeeb 			 enum hal_ring_type type, int ring_num,
2195c1def83SBjoern A. Zeeb 			 int mac_id, int num_entries)
2205c1def83SBjoern A. Zeeb {
2215c1def83SBjoern A. Zeeb 	struct hal_srng_params params = { 0 };
2225c1def83SBjoern A. Zeeb 	int entry_sz = ath12k_hal_srng_get_entrysize(ab, type);
2235c1def83SBjoern A. Zeeb 	int max_entries = ath12k_hal_srng_get_max_entries(ab, type);
2245c1def83SBjoern A. Zeeb 	int ret;
2255c1def83SBjoern A. Zeeb 
2265c1def83SBjoern A. Zeeb 	if (max_entries < 0 || entry_sz < 0)
2275c1def83SBjoern A. Zeeb 		return -EINVAL;
2285c1def83SBjoern A. Zeeb 
2295c1def83SBjoern A. Zeeb 	if (num_entries > max_entries)
2305c1def83SBjoern A. Zeeb 		num_entries = max_entries;
2315c1def83SBjoern A. Zeeb 
2325c1def83SBjoern A. Zeeb 	ring->size = (num_entries * entry_sz) + HAL_RING_BASE_ALIGN - 1;
2335c1def83SBjoern A. Zeeb 	ring->vaddr_unaligned = dma_alloc_coherent(ab->dev, ring->size,
2345c1def83SBjoern A. Zeeb 						   &ring->paddr_unaligned,
2355c1def83SBjoern A. Zeeb 						   GFP_KERNEL);
2365c1def83SBjoern A. Zeeb 	if (!ring->vaddr_unaligned)
2375c1def83SBjoern A. Zeeb 		return -ENOMEM;
2385c1def83SBjoern A. Zeeb 
2395c1def83SBjoern A. Zeeb 	ring->vaddr = PTR_ALIGN(ring->vaddr_unaligned, HAL_RING_BASE_ALIGN);
2405c1def83SBjoern A. Zeeb 	ring->paddr = ring->paddr_unaligned + ((unsigned long)ring->vaddr -
2415c1def83SBjoern A. Zeeb 		      (unsigned long)ring->vaddr_unaligned);
2425c1def83SBjoern A. Zeeb 
2435c1def83SBjoern A. Zeeb 	params.ring_base_vaddr = ring->vaddr;
2445c1def83SBjoern A. Zeeb 	params.ring_base_paddr = ring->paddr;
2455c1def83SBjoern A. Zeeb 	params.num_entries = num_entries;
2465c1def83SBjoern A. Zeeb 	ath12k_dp_srng_msi_setup(ab, &params, type, ring_num + mac_id);
2475c1def83SBjoern A. Zeeb 
2485c1def83SBjoern A. Zeeb 	switch (type) {
2495c1def83SBjoern A. Zeeb 	case HAL_REO_DST:
2505c1def83SBjoern A. Zeeb 		params.intr_batch_cntr_thres_entries =
2515c1def83SBjoern A. Zeeb 					HAL_SRNG_INT_BATCH_THRESHOLD_RX;
2525c1def83SBjoern A. Zeeb 		params.intr_timer_thres_us = HAL_SRNG_INT_TIMER_THRESHOLD_RX;
2535c1def83SBjoern A. Zeeb 		break;
2545c1def83SBjoern A. Zeeb 	case HAL_RXDMA_BUF:
2555c1def83SBjoern A. Zeeb 	case HAL_RXDMA_MONITOR_BUF:
2565c1def83SBjoern A. Zeeb 	case HAL_RXDMA_MONITOR_STATUS:
2575c1def83SBjoern A. Zeeb 		params.low_threshold = num_entries >> 3;
2585c1def83SBjoern A. Zeeb 		params.flags |= HAL_SRNG_FLAGS_LOW_THRESH_INTR_EN;
2595c1def83SBjoern A. Zeeb 		params.intr_batch_cntr_thres_entries = 0;
2605c1def83SBjoern A. Zeeb 		params.intr_timer_thres_us = HAL_SRNG_INT_TIMER_THRESHOLD_RX;
2615c1def83SBjoern A. Zeeb 		break;
2625c1def83SBjoern A. Zeeb 	case HAL_TX_MONITOR_DST:
2635c1def83SBjoern A. Zeeb 		params.low_threshold = DP_TX_MONITOR_BUF_SIZE_MAX >> 3;
2645c1def83SBjoern A. Zeeb 		params.flags |= HAL_SRNG_FLAGS_LOW_THRESH_INTR_EN;
2655c1def83SBjoern A. Zeeb 		params.intr_batch_cntr_thres_entries = 0;
2665c1def83SBjoern A. Zeeb 		params.intr_timer_thres_us = HAL_SRNG_INT_TIMER_THRESHOLD_RX;
2675c1def83SBjoern A. Zeeb 		break;
2685c1def83SBjoern A. Zeeb 	case HAL_WBM2SW_RELEASE:
2695c1def83SBjoern A. Zeeb 		if (ab->hw_params->hw_ops->dp_srng_is_tx_comp_ring(ring_num)) {
2705c1def83SBjoern A. Zeeb 			params.intr_batch_cntr_thres_entries =
2715c1def83SBjoern A. Zeeb 					HAL_SRNG_INT_BATCH_THRESHOLD_TX;
2725c1def83SBjoern A. Zeeb 			params.intr_timer_thres_us =
2735c1def83SBjoern A. Zeeb 					HAL_SRNG_INT_TIMER_THRESHOLD_TX;
2745c1def83SBjoern A. Zeeb 			break;
2755c1def83SBjoern A. Zeeb 		}
2765c1def83SBjoern A. Zeeb 		/* follow through when ring_num != HAL_WBM2SW_REL_ERR_RING_NUM */
2775c1def83SBjoern A. Zeeb 		fallthrough;
2785c1def83SBjoern A. Zeeb 	case HAL_REO_EXCEPTION:
2795c1def83SBjoern A. Zeeb 	case HAL_REO_REINJECT:
2805c1def83SBjoern A. Zeeb 	case HAL_REO_CMD:
2815c1def83SBjoern A. Zeeb 	case HAL_REO_STATUS:
2825c1def83SBjoern A. Zeeb 	case HAL_TCL_DATA:
2835c1def83SBjoern A. Zeeb 	case HAL_TCL_CMD:
2845c1def83SBjoern A. Zeeb 	case HAL_TCL_STATUS:
2855c1def83SBjoern A. Zeeb 	case HAL_WBM_IDLE_LINK:
2865c1def83SBjoern A. Zeeb 	case HAL_SW2WBM_RELEASE:
2875c1def83SBjoern A. Zeeb 	case HAL_RXDMA_DST:
2885c1def83SBjoern A. Zeeb 	case HAL_RXDMA_MONITOR_DST:
2895c1def83SBjoern A. Zeeb 	case HAL_RXDMA_MONITOR_DESC:
2905c1def83SBjoern A. Zeeb 		params.intr_batch_cntr_thres_entries =
2915c1def83SBjoern A. Zeeb 					HAL_SRNG_INT_BATCH_THRESHOLD_OTHER;
2925c1def83SBjoern A. Zeeb 		params.intr_timer_thres_us = HAL_SRNG_INT_TIMER_THRESHOLD_OTHER;
2935c1def83SBjoern A. Zeeb 		break;
2945c1def83SBjoern A. Zeeb 	case HAL_RXDMA_DIR_BUF:
2955c1def83SBjoern A. Zeeb 		break;
2965c1def83SBjoern A. Zeeb 	default:
2975c1def83SBjoern A. Zeeb 		ath12k_warn(ab, "Not a valid ring type in dp :%d\n", type);
2985c1def83SBjoern A. Zeeb 		return -EINVAL;
2995c1def83SBjoern A. Zeeb 	}
3005c1def83SBjoern A. Zeeb 
3015c1def83SBjoern A. Zeeb 	ret = ath12k_hal_srng_setup(ab, type, ring_num, mac_id, &params);
3025c1def83SBjoern A. Zeeb 	if (ret < 0) {
3035c1def83SBjoern A. Zeeb 		ath12k_warn(ab, "failed to setup srng: %d ring_id %d\n",
3045c1def83SBjoern A. Zeeb 			    ret, ring_num);
3055c1def83SBjoern A. Zeeb 		return ret;
3065c1def83SBjoern A. Zeeb 	}
3075c1def83SBjoern A. Zeeb 
3085c1def83SBjoern A. Zeeb 	ring->ring_id = ret;
3095c1def83SBjoern A. Zeeb 
3105c1def83SBjoern A. Zeeb 	return 0;
3115c1def83SBjoern A. Zeeb }
3125c1def83SBjoern A. Zeeb 
3135c1def83SBjoern A. Zeeb static
ath12k_dp_tx_get_vdev_bank_config(struct ath12k_base * ab,struct ath12k_vif * arvif)3145c1def83SBjoern A. Zeeb u32 ath12k_dp_tx_get_vdev_bank_config(struct ath12k_base *ab, struct ath12k_vif *arvif)
3155c1def83SBjoern A. Zeeb {
3165c1def83SBjoern A. Zeeb 	u32 bank_config = 0;
3175c1def83SBjoern A. Zeeb 
3185c1def83SBjoern A. Zeeb 	/* Only valid for raw frames with HW crypto enabled.
3195c1def83SBjoern A. Zeeb 	 * With SW crypto, mac80211 sets key per packet
3205c1def83SBjoern A. Zeeb 	 */
3215c1def83SBjoern A. Zeeb 	if (arvif->tx_encap_type == HAL_TCL_ENCAP_TYPE_RAW &&
3225c1def83SBjoern A. Zeeb 	    test_bit(ATH12K_FLAG_HW_CRYPTO_DISABLED, &ab->dev_flags))
3235c1def83SBjoern A. Zeeb 		bank_config |=
3245c1def83SBjoern A. Zeeb 			u32_encode_bits(ath12k_dp_tx_get_encrypt_type(arvif->key_cipher),
3255c1def83SBjoern A. Zeeb 					HAL_TX_BANK_CONFIG_ENCRYPT_TYPE);
3265c1def83SBjoern A. Zeeb 
3275c1def83SBjoern A. Zeeb 	bank_config |= u32_encode_bits(arvif->tx_encap_type,
3285c1def83SBjoern A. Zeeb 					HAL_TX_BANK_CONFIG_ENCAP_TYPE);
3295c1def83SBjoern A. Zeeb 	bank_config |= u32_encode_bits(0, HAL_TX_BANK_CONFIG_SRC_BUFFER_SWAP) |
3305c1def83SBjoern A. Zeeb 			u32_encode_bits(0, HAL_TX_BANK_CONFIG_LINK_META_SWAP) |
3315c1def83SBjoern A. Zeeb 			u32_encode_bits(0, HAL_TX_BANK_CONFIG_EPD);
3325c1def83SBjoern A. Zeeb 
3335c1def83SBjoern A. Zeeb 	/* only valid if idx_lookup_override is not set in tcl_data_cmd */
3345c1def83SBjoern A. Zeeb 	bank_config |= u32_encode_bits(0, HAL_TX_BANK_CONFIG_INDEX_LOOKUP_EN);
3355c1def83SBjoern A. Zeeb 
3365c1def83SBjoern A. Zeeb 	bank_config |= u32_encode_bits(arvif->hal_addr_search_flags & HAL_TX_ADDRX_EN,
3375c1def83SBjoern A. Zeeb 					HAL_TX_BANK_CONFIG_ADDRX_EN) |
3385c1def83SBjoern A. Zeeb 			u32_encode_bits(!!(arvif->hal_addr_search_flags &
3395c1def83SBjoern A. Zeeb 					HAL_TX_ADDRY_EN),
3405c1def83SBjoern A. Zeeb 					HAL_TX_BANK_CONFIG_ADDRY_EN);
3415c1def83SBjoern A. Zeeb 
3425c1def83SBjoern A. Zeeb 	bank_config |= u32_encode_bits(ieee80211_vif_is_mesh(arvif->vif) ? 3 : 0,
3435c1def83SBjoern A. Zeeb 					HAL_TX_BANK_CONFIG_MESH_EN) |
3445c1def83SBjoern A. Zeeb 			u32_encode_bits(arvif->vdev_id_check_en,
3455c1def83SBjoern A. Zeeb 					HAL_TX_BANK_CONFIG_VDEV_ID_CHECK_EN);
3465c1def83SBjoern A. Zeeb 
3475c1def83SBjoern A. Zeeb 	bank_config |= u32_encode_bits(0, HAL_TX_BANK_CONFIG_DSCP_TIP_MAP_ID);
3485c1def83SBjoern A. Zeeb 
3495c1def83SBjoern A. Zeeb 	return bank_config;
3505c1def83SBjoern A. Zeeb }
3515c1def83SBjoern A. Zeeb 
ath12k_dp_tx_get_bank_profile(struct ath12k_base * ab,struct ath12k_vif * arvif,struct ath12k_dp * dp)3525c1def83SBjoern A. Zeeb static int ath12k_dp_tx_get_bank_profile(struct ath12k_base *ab, struct ath12k_vif *arvif,
3535c1def83SBjoern A. Zeeb 					 struct ath12k_dp *dp)
3545c1def83SBjoern A. Zeeb {
3555c1def83SBjoern A. Zeeb 	int bank_id = DP_INVALID_BANK_ID;
3565c1def83SBjoern A. Zeeb 	int i;
3575c1def83SBjoern A. Zeeb 	u32 bank_config;
3585c1def83SBjoern A. Zeeb 	bool configure_register = false;
3595c1def83SBjoern A. Zeeb 
3605c1def83SBjoern A. Zeeb 	/* convert vdev params into hal_tx_bank_config */
3615c1def83SBjoern A. Zeeb 	bank_config = ath12k_dp_tx_get_vdev_bank_config(ab, arvif);
3625c1def83SBjoern A. Zeeb 
3635c1def83SBjoern A. Zeeb 	spin_lock_bh(&dp->tx_bank_lock);
3645c1def83SBjoern A. Zeeb 	/* TODO: implement using idr kernel framework*/
3655c1def83SBjoern A. Zeeb 	for (i = 0; i < dp->num_bank_profiles; i++) {
3665c1def83SBjoern A. Zeeb 		if (dp->bank_profiles[i].is_configured &&
3675c1def83SBjoern A. Zeeb 		    (dp->bank_profiles[i].bank_config ^ bank_config) == 0) {
3685c1def83SBjoern A. Zeeb 			bank_id = i;
3695c1def83SBjoern A. Zeeb 			goto inc_ref_and_return;
3705c1def83SBjoern A. Zeeb 		}
3715c1def83SBjoern A. Zeeb 		if (!dp->bank_profiles[i].is_configured ||
3725c1def83SBjoern A. Zeeb 		    !dp->bank_profiles[i].num_users) {
3735c1def83SBjoern A. Zeeb 			bank_id = i;
3745c1def83SBjoern A. Zeeb 			goto configure_and_return;
3755c1def83SBjoern A. Zeeb 		}
3765c1def83SBjoern A. Zeeb 	}
3775c1def83SBjoern A. Zeeb 
3785c1def83SBjoern A. Zeeb 	if (bank_id == DP_INVALID_BANK_ID) {
3795c1def83SBjoern A. Zeeb 		spin_unlock_bh(&dp->tx_bank_lock);
3805c1def83SBjoern A. Zeeb 		ath12k_err(ab, "unable to find TX bank!");
3815c1def83SBjoern A. Zeeb 		return bank_id;
3825c1def83SBjoern A. Zeeb 	}
3835c1def83SBjoern A. Zeeb 
3845c1def83SBjoern A. Zeeb configure_and_return:
3855c1def83SBjoern A. Zeeb 	dp->bank_profiles[bank_id].is_configured = true;
3865c1def83SBjoern A. Zeeb 	dp->bank_profiles[bank_id].bank_config = bank_config;
3875c1def83SBjoern A. Zeeb 	configure_register = true;
3885c1def83SBjoern A. Zeeb inc_ref_and_return:
3895c1def83SBjoern A. Zeeb 	dp->bank_profiles[bank_id].num_users++;
3905c1def83SBjoern A. Zeeb 	spin_unlock_bh(&dp->tx_bank_lock);
3915c1def83SBjoern A. Zeeb 
3925c1def83SBjoern A. Zeeb 	if (configure_register)
3935c1def83SBjoern A. Zeeb 		ath12k_hal_tx_configure_bank_register(ab, bank_config, bank_id);
3945c1def83SBjoern A. Zeeb 
3955c1def83SBjoern A. Zeeb 	ath12k_dbg(ab, ATH12K_DBG_DP_HTT, "dp_htt tcl bank_id %d input 0x%x match 0x%x num_users %u",
3965c1def83SBjoern A. Zeeb 		   bank_id, bank_config, dp->bank_profiles[bank_id].bank_config,
3975c1def83SBjoern A. Zeeb 		   dp->bank_profiles[bank_id].num_users);
3985c1def83SBjoern A. Zeeb 
3995c1def83SBjoern A. Zeeb 	return bank_id;
4005c1def83SBjoern A. Zeeb }
4015c1def83SBjoern A. Zeeb 
ath12k_dp_tx_put_bank_profile(struct ath12k_dp * dp,u8 bank_id)4025c1def83SBjoern A. Zeeb void ath12k_dp_tx_put_bank_profile(struct ath12k_dp *dp, u8 bank_id)
4035c1def83SBjoern A. Zeeb {
4045c1def83SBjoern A. Zeeb 	spin_lock_bh(&dp->tx_bank_lock);
4055c1def83SBjoern A. Zeeb 	dp->bank_profiles[bank_id].num_users--;
4065c1def83SBjoern A. Zeeb 	spin_unlock_bh(&dp->tx_bank_lock);
4075c1def83SBjoern A. Zeeb }
4085c1def83SBjoern A. Zeeb 
ath12k_dp_deinit_bank_profiles(struct ath12k_base * ab)4095c1def83SBjoern A. Zeeb static void ath12k_dp_deinit_bank_profiles(struct ath12k_base *ab)
4105c1def83SBjoern A. Zeeb {
4115c1def83SBjoern A. Zeeb 	struct ath12k_dp *dp = &ab->dp;
4125c1def83SBjoern A. Zeeb 
4135c1def83SBjoern A. Zeeb 	kfree(dp->bank_profiles);
4145c1def83SBjoern A. Zeeb 	dp->bank_profiles = NULL;
4155c1def83SBjoern A. Zeeb }
4165c1def83SBjoern A. Zeeb 
ath12k_dp_init_bank_profiles(struct ath12k_base * ab)4175c1def83SBjoern A. Zeeb static int ath12k_dp_init_bank_profiles(struct ath12k_base *ab)
4185c1def83SBjoern A. Zeeb {
4195c1def83SBjoern A. Zeeb 	struct ath12k_dp *dp = &ab->dp;
4205c1def83SBjoern A. Zeeb 	u32 num_tcl_banks = ab->hw_params->num_tcl_banks;
4215c1def83SBjoern A. Zeeb 	int i;
4225c1def83SBjoern A. Zeeb 
4235c1def83SBjoern A. Zeeb 	dp->num_bank_profiles = num_tcl_banks;
4245c1def83SBjoern A. Zeeb 	dp->bank_profiles = kmalloc_array(num_tcl_banks,
4255c1def83SBjoern A. Zeeb 					  sizeof(struct ath12k_dp_tx_bank_profile),
4265c1def83SBjoern A. Zeeb 					  GFP_KERNEL);
4275c1def83SBjoern A. Zeeb 	if (!dp->bank_profiles)
4285c1def83SBjoern A. Zeeb 		return -ENOMEM;
4295c1def83SBjoern A. Zeeb 
4305c1def83SBjoern A. Zeeb 	spin_lock_init(&dp->tx_bank_lock);
4315c1def83SBjoern A. Zeeb 
4325c1def83SBjoern A. Zeeb 	for (i = 0; i < num_tcl_banks; i++) {
4335c1def83SBjoern A. Zeeb 		dp->bank_profiles[i].is_configured = false;
4345c1def83SBjoern A. Zeeb 		dp->bank_profiles[i].num_users = 0;
4355c1def83SBjoern A. Zeeb 	}
4365c1def83SBjoern A. Zeeb 
4375c1def83SBjoern A. Zeeb 	return 0;
4385c1def83SBjoern A. Zeeb }
4395c1def83SBjoern A. Zeeb 
ath12k_dp_srng_common_cleanup(struct ath12k_base * ab)4405c1def83SBjoern A. Zeeb static void ath12k_dp_srng_common_cleanup(struct ath12k_base *ab)
4415c1def83SBjoern A. Zeeb {
4425c1def83SBjoern A. Zeeb 	struct ath12k_dp *dp = &ab->dp;
4435c1def83SBjoern A. Zeeb 	int i;
4445c1def83SBjoern A. Zeeb 
4455c1def83SBjoern A. Zeeb 	ath12k_dp_srng_cleanup(ab, &dp->reo_status_ring);
4465c1def83SBjoern A. Zeeb 	ath12k_dp_srng_cleanup(ab, &dp->reo_cmd_ring);
4475c1def83SBjoern A. Zeeb 	ath12k_dp_srng_cleanup(ab, &dp->reo_except_ring);
4485c1def83SBjoern A. Zeeb 	ath12k_dp_srng_cleanup(ab, &dp->rx_rel_ring);
4495c1def83SBjoern A. Zeeb 	ath12k_dp_srng_cleanup(ab, &dp->reo_reinject_ring);
4505c1def83SBjoern A. Zeeb 	for (i = 0; i < ab->hw_params->max_tx_ring; i++) {
4515c1def83SBjoern A. Zeeb 		ath12k_dp_srng_cleanup(ab, &dp->tx_ring[i].tcl_comp_ring);
4525c1def83SBjoern A. Zeeb 		ath12k_dp_srng_cleanup(ab, &dp->tx_ring[i].tcl_data_ring);
4535c1def83SBjoern A. Zeeb 	}
4545c1def83SBjoern A. Zeeb 	ath12k_dp_srng_cleanup(ab, &dp->tcl_status_ring);
4555c1def83SBjoern A. Zeeb 	ath12k_dp_srng_cleanup(ab, &dp->tcl_cmd_ring);
4565c1def83SBjoern A. Zeeb 	ath12k_dp_srng_cleanup(ab, &dp->wbm_desc_rel_ring);
4575c1def83SBjoern A. Zeeb }
4585c1def83SBjoern A. Zeeb 
ath12k_dp_srng_common_setup(struct ath12k_base * ab)4595c1def83SBjoern A. Zeeb static int ath12k_dp_srng_common_setup(struct ath12k_base *ab)
4605c1def83SBjoern A. Zeeb {
4615c1def83SBjoern A. Zeeb 	struct ath12k_dp *dp = &ab->dp;
4625c1def83SBjoern A. Zeeb 	const struct ath12k_hal_tcl_to_wbm_rbm_map *map;
4635c1def83SBjoern A. Zeeb 	struct hal_srng *srng;
4645c1def83SBjoern A. Zeeb 	int i, ret, tx_comp_ring_num;
4655c1def83SBjoern A. Zeeb 	u32 ring_hash_map;
4665c1def83SBjoern A. Zeeb 
4675c1def83SBjoern A. Zeeb 	ret = ath12k_dp_srng_setup(ab, &dp->wbm_desc_rel_ring,
4685c1def83SBjoern A. Zeeb 				   HAL_SW2WBM_RELEASE, 0, 0,
4695c1def83SBjoern A. Zeeb 				   DP_WBM_RELEASE_RING_SIZE);
4705c1def83SBjoern A. Zeeb 	if (ret) {
4715c1def83SBjoern A. Zeeb 		ath12k_warn(ab, "failed to set up wbm2sw_release ring :%d\n",
4725c1def83SBjoern A. Zeeb 			    ret);
4735c1def83SBjoern A. Zeeb 		goto err;
4745c1def83SBjoern A. Zeeb 	}
4755c1def83SBjoern A. Zeeb 
4765c1def83SBjoern A. Zeeb 	ret = ath12k_dp_srng_setup(ab, &dp->tcl_cmd_ring, HAL_TCL_CMD, 0, 0,
4775c1def83SBjoern A. Zeeb 				   DP_TCL_CMD_RING_SIZE);
4785c1def83SBjoern A. Zeeb 	if (ret) {
4795c1def83SBjoern A. Zeeb 		ath12k_warn(ab, "failed to set up tcl_cmd ring :%d\n", ret);
4805c1def83SBjoern A. Zeeb 		goto err;
4815c1def83SBjoern A. Zeeb 	}
4825c1def83SBjoern A. Zeeb 
4835c1def83SBjoern A. Zeeb 	ret = ath12k_dp_srng_setup(ab, &dp->tcl_status_ring, HAL_TCL_STATUS,
4845c1def83SBjoern A. Zeeb 				   0, 0, DP_TCL_STATUS_RING_SIZE);
4855c1def83SBjoern A. Zeeb 	if (ret) {
4865c1def83SBjoern A. Zeeb 		ath12k_warn(ab, "failed to set up tcl_status ring :%d\n", ret);
4875c1def83SBjoern A. Zeeb 		goto err;
4885c1def83SBjoern A. Zeeb 	}
4895c1def83SBjoern A. Zeeb 
4905c1def83SBjoern A. Zeeb 	for (i = 0; i < ab->hw_params->max_tx_ring; i++) {
4915c1def83SBjoern A. Zeeb 		map = ab->hw_params->hal_ops->tcl_to_wbm_rbm_map;
4925c1def83SBjoern A. Zeeb 		tx_comp_ring_num = map[i].wbm_ring_num;
4935c1def83SBjoern A. Zeeb 
4945c1def83SBjoern A. Zeeb 		ret = ath12k_dp_srng_setup(ab, &dp->tx_ring[i].tcl_data_ring,
4955c1def83SBjoern A. Zeeb 					   HAL_TCL_DATA, i, 0,
4965c1def83SBjoern A. Zeeb 					   DP_TCL_DATA_RING_SIZE);
4975c1def83SBjoern A. Zeeb 		if (ret) {
4985c1def83SBjoern A. Zeeb 			ath12k_warn(ab, "failed to set up tcl_data ring (%d) :%d\n",
4995c1def83SBjoern A. Zeeb 				    i, ret);
5005c1def83SBjoern A. Zeeb 			goto err;
5015c1def83SBjoern A. Zeeb 		}
5025c1def83SBjoern A. Zeeb 
5035c1def83SBjoern A. Zeeb 		ret = ath12k_dp_srng_setup(ab, &dp->tx_ring[i].tcl_comp_ring,
5045c1def83SBjoern A. Zeeb 					   HAL_WBM2SW_RELEASE, tx_comp_ring_num, 0,
5055c1def83SBjoern A. Zeeb 					   DP_TX_COMP_RING_SIZE);
5065c1def83SBjoern A. Zeeb 		if (ret) {
5075c1def83SBjoern A. Zeeb 			ath12k_warn(ab, "failed to set up tcl_comp ring (%d) :%d\n",
5085c1def83SBjoern A. Zeeb 				    tx_comp_ring_num, ret);
5095c1def83SBjoern A. Zeeb 			goto err;
5105c1def83SBjoern A. Zeeb 		}
5115c1def83SBjoern A. Zeeb 	}
5125c1def83SBjoern A. Zeeb 
5135c1def83SBjoern A. Zeeb 	ret = ath12k_dp_srng_setup(ab, &dp->reo_reinject_ring, HAL_REO_REINJECT,
5145c1def83SBjoern A. Zeeb 				   0, 0, DP_REO_REINJECT_RING_SIZE);
5155c1def83SBjoern A. Zeeb 	if (ret) {
5165c1def83SBjoern A. Zeeb 		ath12k_warn(ab, "failed to set up reo_reinject ring :%d\n",
5175c1def83SBjoern A. Zeeb 			    ret);
5185c1def83SBjoern A. Zeeb 		goto err;
5195c1def83SBjoern A. Zeeb 	}
5205c1def83SBjoern A. Zeeb 
5215c1def83SBjoern A. Zeeb 	ret = ath12k_dp_srng_setup(ab, &dp->rx_rel_ring, HAL_WBM2SW_RELEASE,
5225c1def83SBjoern A. Zeeb 				   HAL_WBM2SW_REL_ERR_RING_NUM, 0,
5235c1def83SBjoern A. Zeeb 				   DP_RX_RELEASE_RING_SIZE);
5245c1def83SBjoern A. Zeeb 	if (ret) {
5255c1def83SBjoern A. Zeeb 		ath12k_warn(ab, "failed to set up rx_rel ring :%d\n", ret);
5265c1def83SBjoern A. Zeeb 		goto err;
5275c1def83SBjoern A. Zeeb 	}
5285c1def83SBjoern A. Zeeb 
5295c1def83SBjoern A. Zeeb 	ret = ath12k_dp_srng_setup(ab, &dp->reo_except_ring, HAL_REO_EXCEPTION,
5305c1def83SBjoern A. Zeeb 				   0, 0, DP_REO_EXCEPTION_RING_SIZE);
5315c1def83SBjoern A. Zeeb 	if (ret) {
5325c1def83SBjoern A. Zeeb 		ath12k_warn(ab, "failed to set up reo_exception ring :%d\n",
5335c1def83SBjoern A. Zeeb 			    ret);
5345c1def83SBjoern A. Zeeb 		goto err;
5355c1def83SBjoern A. Zeeb 	}
5365c1def83SBjoern A. Zeeb 
5375c1def83SBjoern A. Zeeb 	ret = ath12k_dp_srng_setup(ab, &dp->reo_cmd_ring, HAL_REO_CMD,
5385c1def83SBjoern A. Zeeb 				   0, 0, DP_REO_CMD_RING_SIZE);
5395c1def83SBjoern A. Zeeb 	if (ret) {
5405c1def83SBjoern A. Zeeb 		ath12k_warn(ab, "failed to set up reo_cmd ring :%d\n", ret);
5415c1def83SBjoern A. Zeeb 		goto err;
5425c1def83SBjoern A. Zeeb 	}
5435c1def83SBjoern A. Zeeb 
5445c1def83SBjoern A. Zeeb 	srng = &ab->hal.srng_list[dp->reo_cmd_ring.ring_id];
5455c1def83SBjoern A. Zeeb 	ath12k_hal_reo_init_cmd_ring(ab, srng);
5465c1def83SBjoern A. Zeeb 
5475c1def83SBjoern A. Zeeb 	ret = ath12k_dp_srng_setup(ab, &dp->reo_status_ring, HAL_REO_STATUS,
5485c1def83SBjoern A. Zeeb 				   0, 0, DP_REO_STATUS_RING_SIZE);
5495c1def83SBjoern A. Zeeb 	if (ret) {
5505c1def83SBjoern A. Zeeb 		ath12k_warn(ab, "failed to set up reo_status ring :%d\n", ret);
5515c1def83SBjoern A. Zeeb 		goto err;
5525c1def83SBjoern A. Zeeb 	}
5535c1def83SBjoern A. Zeeb 
5545c1def83SBjoern A. Zeeb 	/* When hash based routing of rx packet is enabled, 32 entries to map
5555c1def83SBjoern A. Zeeb 	 * the hash values to the ring will be configured. Each hash entry uses
5565c1def83SBjoern A. Zeeb 	 * four bits to map to a particular ring. The ring mapping will be
5575c1def83SBjoern A. Zeeb 	 * 0:TCL, 1:SW1, 2:SW2, 3:SW3, 4:SW4, 5:Release, 6:FW and 7:SW5
5585c1def83SBjoern A. Zeeb 	 * 8:SW6, 9:SW7, 10:SW8, 11:Not used.
5595c1def83SBjoern A. Zeeb 	 */
5605c1def83SBjoern A. Zeeb 	ring_hash_map = HAL_HASH_ROUTING_RING_SW1 |
5615c1def83SBjoern A. Zeeb 			HAL_HASH_ROUTING_RING_SW2 << 4 |
5625c1def83SBjoern A. Zeeb 			HAL_HASH_ROUTING_RING_SW3 << 8 |
5635c1def83SBjoern A. Zeeb 			HAL_HASH_ROUTING_RING_SW4 << 12 |
5645c1def83SBjoern A. Zeeb 			HAL_HASH_ROUTING_RING_SW1 << 16 |
5655c1def83SBjoern A. Zeeb 			HAL_HASH_ROUTING_RING_SW2 << 20 |
5665c1def83SBjoern A. Zeeb 			HAL_HASH_ROUTING_RING_SW3 << 24 |
5675c1def83SBjoern A. Zeeb 			HAL_HASH_ROUTING_RING_SW4 << 28;
5685c1def83SBjoern A. Zeeb 
5695c1def83SBjoern A. Zeeb 	ath12k_hal_reo_hw_setup(ab, ring_hash_map);
5705c1def83SBjoern A. Zeeb 
5715c1def83SBjoern A. Zeeb 	return 0;
5725c1def83SBjoern A. Zeeb 
5735c1def83SBjoern A. Zeeb err:
5745c1def83SBjoern A. Zeeb 	ath12k_dp_srng_common_cleanup(ab);
5755c1def83SBjoern A. Zeeb 
5765c1def83SBjoern A. Zeeb 	return ret;
5775c1def83SBjoern A. Zeeb }
5785c1def83SBjoern A. Zeeb 
ath12k_dp_scatter_idle_link_desc_cleanup(struct ath12k_base * ab)5795c1def83SBjoern A. Zeeb static void ath12k_dp_scatter_idle_link_desc_cleanup(struct ath12k_base *ab)
5805c1def83SBjoern A. Zeeb {
5815c1def83SBjoern A. Zeeb 	struct ath12k_dp *dp = &ab->dp;
5825c1def83SBjoern A. Zeeb 	struct hal_wbm_idle_scatter_list *slist = dp->scatter_list;
5835c1def83SBjoern A. Zeeb 	int i;
5845c1def83SBjoern A. Zeeb 
5855c1def83SBjoern A. Zeeb 	for (i = 0; i < DP_IDLE_SCATTER_BUFS_MAX; i++) {
5865c1def83SBjoern A. Zeeb 		if (!slist[i].vaddr)
5875c1def83SBjoern A. Zeeb 			continue;
5885c1def83SBjoern A. Zeeb 
5895c1def83SBjoern A. Zeeb 		dma_free_coherent(ab->dev, HAL_WBM_IDLE_SCATTER_BUF_SIZE_MAX,
5905c1def83SBjoern A. Zeeb 				  slist[i].vaddr, slist[i].paddr);
5915c1def83SBjoern A. Zeeb 		slist[i].vaddr = NULL;
5925c1def83SBjoern A. Zeeb 	}
5935c1def83SBjoern A. Zeeb }
5945c1def83SBjoern A. Zeeb 
ath12k_dp_scatter_idle_link_desc_setup(struct ath12k_base * ab,int size,u32 n_link_desc_bank,u32 n_link_desc,u32 last_bank_sz)5955c1def83SBjoern A. Zeeb static int ath12k_dp_scatter_idle_link_desc_setup(struct ath12k_base *ab,
5965c1def83SBjoern A. Zeeb 						  int size,
5975c1def83SBjoern A. Zeeb 						  u32 n_link_desc_bank,
5985c1def83SBjoern A. Zeeb 						  u32 n_link_desc,
5995c1def83SBjoern A. Zeeb 						  u32 last_bank_sz)
6005c1def83SBjoern A. Zeeb {
6015c1def83SBjoern A. Zeeb 	struct ath12k_dp *dp = &ab->dp;
6025c1def83SBjoern A. Zeeb 	struct dp_link_desc_bank *link_desc_banks = dp->link_desc_banks;
6035c1def83SBjoern A. Zeeb 	struct hal_wbm_idle_scatter_list *slist = dp->scatter_list;
6045c1def83SBjoern A. Zeeb 	u32 n_entries_per_buf;
6055c1def83SBjoern A. Zeeb 	int num_scatter_buf, scatter_idx;
6065c1def83SBjoern A. Zeeb 	struct hal_wbm_link_desc *scatter_buf;
6075c1def83SBjoern A. Zeeb 	int align_bytes, n_entries;
6085c1def83SBjoern A. Zeeb 	dma_addr_t paddr;
6095c1def83SBjoern A. Zeeb 	int rem_entries;
6105c1def83SBjoern A. Zeeb 	int i;
6115c1def83SBjoern A. Zeeb 	int ret = 0;
6125c1def83SBjoern A. Zeeb 	u32 end_offset, cookie;
6135c1def83SBjoern A. Zeeb 
6145c1def83SBjoern A. Zeeb 	n_entries_per_buf = HAL_WBM_IDLE_SCATTER_BUF_SIZE /
6155c1def83SBjoern A. Zeeb 		ath12k_hal_srng_get_entrysize(ab, HAL_WBM_IDLE_LINK);
6165c1def83SBjoern A. Zeeb 	num_scatter_buf = DIV_ROUND_UP(size, HAL_WBM_IDLE_SCATTER_BUF_SIZE);
6175c1def83SBjoern A. Zeeb 
6185c1def83SBjoern A. Zeeb 	if (num_scatter_buf > DP_IDLE_SCATTER_BUFS_MAX)
6195c1def83SBjoern A. Zeeb 		return -EINVAL;
6205c1def83SBjoern A. Zeeb 
6215c1def83SBjoern A. Zeeb 	for (i = 0; i < num_scatter_buf; i++) {
6225c1def83SBjoern A. Zeeb 		slist[i].vaddr = dma_alloc_coherent(ab->dev,
6235c1def83SBjoern A. Zeeb 						    HAL_WBM_IDLE_SCATTER_BUF_SIZE_MAX,
6245c1def83SBjoern A. Zeeb 						    &slist[i].paddr, GFP_KERNEL);
6255c1def83SBjoern A. Zeeb 		if (!slist[i].vaddr) {
6265c1def83SBjoern A. Zeeb 			ret = -ENOMEM;
6275c1def83SBjoern A. Zeeb 			goto err;
6285c1def83SBjoern A. Zeeb 		}
6295c1def83SBjoern A. Zeeb 	}
6305c1def83SBjoern A. Zeeb 
6315c1def83SBjoern A. Zeeb 	scatter_idx = 0;
6325c1def83SBjoern A. Zeeb 	scatter_buf = slist[scatter_idx].vaddr;
6335c1def83SBjoern A. Zeeb 	rem_entries = n_entries_per_buf;
6345c1def83SBjoern A. Zeeb 
6355c1def83SBjoern A. Zeeb 	for (i = 0; i < n_link_desc_bank; i++) {
6365c1def83SBjoern A. Zeeb #if defined(__linux__)
6375c1def83SBjoern A. Zeeb 		align_bytes = link_desc_banks[i].vaddr -
6385c1def83SBjoern A. Zeeb 			      link_desc_banks[i].vaddr_unaligned;
6395c1def83SBjoern A. Zeeb #elif defined(__FreeBSD__)
6405c1def83SBjoern A. Zeeb 		align_bytes = (uintptr_t)link_desc_banks[i].vaddr -
6415c1def83SBjoern A. Zeeb 			      (uintptr_t)link_desc_banks[i].vaddr_unaligned;
6425c1def83SBjoern A. Zeeb #endif
6435c1def83SBjoern A. Zeeb 		n_entries = (DP_LINK_DESC_ALLOC_SIZE_THRESH - align_bytes) /
6445c1def83SBjoern A. Zeeb 			     HAL_LINK_DESC_SIZE;
6455c1def83SBjoern A. Zeeb 		paddr = link_desc_banks[i].paddr;
6465c1def83SBjoern A. Zeeb 		while (n_entries) {
6475c1def83SBjoern A. Zeeb 			cookie = DP_LINK_DESC_COOKIE_SET(n_entries, i);
6485c1def83SBjoern A. Zeeb 			ath12k_hal_set_link_desc_addr(scatter_buf, cookie, paddr);
6495c1def83SBjoern A. Zeeb 			n_entries--;
6505c1def83SBjoern A. Zeeb 			paddr += HAL_LINK_DESC_SIZE;
6515c1def83SBjoern A. Zeeb 			if (rem_entries) {
6525c1def83SBjoern A. Zeeb 				rem_entries--;
6535c1def83SBjoern A. Zeeb 				scatter_buf++;
6545c1def83SBjoern A. Zeeb 				continue;
6555c1def83SBjoern A. Zeeb 			}
6565c1def83SBjoern A. Zeeb 
6575c1def83SBjoern A. Zeeb 			rem_entries = n_entries_per_buf;
6585c1def83SBjoern A. Zeeb 			scatter_idx++;
6595c1def83SBjoern A. Zeeb 			scatter_buf = slist[scatter_idx].vaddr;
6605c1def83SBjoern A. Zeeb 		}
6615c1def83SBjoern A. Zeeb 	}
6625c1def83SBjoern A. Zeeb 
6635c1def83SBjoern A. Zeeb 	end_offset = (scatter_buf - slist[scatter_idx].vaddr) *
6645c1def83SBjoern A. Zeeb 		     sizeof(struct hal_wbm_link_desc);
6655c1def83SBjoern A. Zeeb 	ath12k_hal_setup_link_idle_list(ab, slist, num_scatter_buf,
6665c1def83SBjoern A. Zeeb 					n_link_desc, end_offset);
6675c1def83SBjoern A. Zeeb 
6685c1def83SBjoern A. Zeeb 	return 0;
6695c1def83SBjoern A. Zeeb 
6705c1def83SBjoern A. Zeeb err:
6715c1def83SBjoern A. Zeeb 	ath12k_dp_scatter_idle_link_desc_cleanup(ab);
6725c1def83SBjoern A. Zeeb 
6735c1def83SBjoern A. Zeeb 	return ret;
6745c1def83SBjoern A. Zeeb }
6755c1def83SBjoern A. Zeeb 
6765c1def83SBjoern A. Zeeb static void
ath12k_dp_link_desc_bank_free(struct ath12k_base * ab,struct dp_link_desc_bank * link_desc_banks)6775c1def83SBjoern A. Zeeb ath12k_dp_link_desc_bank_free(struct ath12k_base *ab,
6785c1def83SBjoern A. Zeeb 			      struct dp_link_desc_bank *link_desc_banks)
6795c1def83SBjoern A. Zeeb {
6805c1def83SBjoern A. Zeeb 	int i;
6815c1def83SBjoern A. Zeeb 
6825c1def83SBjoern A. Zeeb 	for (i = 0; i < DP_LINK_DESC_BANKS_MAX; i++) {
6835c1def83SBjoern A. Zeeb 		if (link_desc_banks[i].vaddr_unaligned) {
6845c1def83SBjoern A. Zeeb 			dma_free_coherent(ab->dev,
6855c1def83SBjoern A. Zeeb 					  link_desc_banks[i].size,
6865c1def83SBjoern A. Zeeb 					  link_desc_banks[i].vaddr_unaligned,
6875c1def83SBjoern A. Zeeb 					  link_desc_banks[i].paddr_unaligned);
6885c1def83SBjoern A. Zeeb 			link_desc_banks[i].vaddr_unaligned = NULL;
6895c1def83SBjoern A. Zeeb 		}
6905c1def83SBjoern A. Zeeb 	}
6915c1def83SBjoern A. Zeeb }
6925c1def83SBjoern A. Zeeb 
ath12k_dp_link_desc_bank_alloc(struct ath12k_base * ab,struct dp_link_desc_bank * desc_bank,int n_link_desc_bank,int last_bank_sz)6935c1def83SBjoern A. Zeeb static int ath12k_dp_link_desc_bank_alloc(struct ath12k_base *ab,
6945c1def83SBjoern A. Zeeb 					  struct dp_link_desc_bank *desc_bank,
6955c1def83SBjoern A. Zeeb 					  int n_link_desc_bank,
6965c1def83SBjoern A. Zeeb 					  int last_bank_sz)
6975c1def83SBjoern A. Zeeb {
6985c1def83SBjoern A. Zeeb 	struct ath12k_dp *dp = &ab->dp;
6995c1def83SBjoern A. Zeeb 	int i;
7005c1def83SBjoern A. Zeeb 	int ret = 0;
7015c1def83SBjoern A. Zeeb 	int desc_sz = DP_LINK_DESC_ALLOC_SIZE_THRESH;
7025c1def83SBjoern A. Zeeb 
7035c1def83SBjoern A. Zeeb 	for (i = 0; i < n_link_desc_bank; i++) {
7045c1def83SBjoern A. Zeeb 		if (i == (n_link_desc_bank - 1) && last_bank_sz)
7055c1def83SBjoern A. Zeeb 			desc_sz = last_bank_sz;
7065c1def83SBjoern A. Zeeb 
7075c1def83SBjoern A. Zeeb 		desc_bank[i].vaddr_unaligned =
7085c1def83SBjoern A. Zeeb 					dma_alloc_coherent(ab->dev, desc_sz,
7095c1def83SBjoern A. Zeeb 							   &desc_bank[i].paddr_unaligned,
7105c1def83SBjoern A. Zeeb 							   GFP_KERNEL);
7115c1def83SBjoern A. Zeeb 		if (!desc_bank[i].vaddr_unaligned) {
7125c1def83SBjoern A. Zeeb 			ret = -ENOMEM;
7135c1def83SBjoern A. Zeeb 			goto err;
7145c1def83SBjoern A. Zeeb 		}
7155c1def83SBjoern A. Zeeb 
7165c1def83SBjoern A. Zeeb 		desc_bank[i].vaddr = PTR_ALIGN(desc_bank[i].vaddr_unaligned,
7175c1def83SBjoern A. Zeeb 					       HAL_LINK_DESC_ALIGN);
7185c1def83SBjoern A. Zeeb 		desc_bank[i].paddr = desc_bank[i].paddr_unaligned +
7195c1def83SBjoern A. Zeeb 				     ((unsigned long)desc_bank[i].vaddr -
7205c1def83SBjoern A. Zeeb 				      (unsigned long)desc_bank[i].vaddr_unaligned);
7215c1def83SBjoern A. Zeeb 		desc_bank[i].size = desc_sz;
7225c1def83SBjoern A. Zeeb 	}
7235c1def83SBjoern A. Zeeb 
7245c1def83SBjoern A. Zeeb 	return 0;
7255c1def83SBjoern A. Zeeb 
7265c1def83SBjoern A. Zeeb err:
7275c1def83SBjoern A. Zeeb 	ath12k_dp_link_desc_bank_free(ab, dp->link_desc_banks);
7285c1def83SBjoern A. Zeeb 
7295c1def83SBjoern A. Zeeb 	return ret;
7305c1def83SBjoern A. Zeeb }
7315c1def83SBjoern A. Zeeb 
ath12k_dp_link_desc_cleanup(struct ath12k_base * ab,struct dp_link_desc_bank * desc_bank,u32 ring_type,struct dp_srng * ring)7325c1def83SBjoern A. Zeeb void ath12k_dp_link_desc_cleanup(struct ath12k_base *ab,
7335c1def83SBjoern A. Zeeb 				 struct dp_link_desc_bank *desc_bank,
7345c1def83SBjoern A. Zeeb 				 u32 ring_type, struct dp_srng *ring)
7355c1def83SBjoern A. Zeeb {
7365c1def83SBjoern A. Zeeb 	ath12k_dp_link_desc_bank_free(ab, desc_bank);
7375c1def83SBjoern A. Zeeb 
7385c1def83SBjoern A. Zeeb 	if (ring_type != HAL_RXDMA_MONITOR_DESC) {
7395c1def83SBjoern A. Zeeb 		ath12k_dp_srng_cleanup(ab, ring);
7405c1def83SBjoern A. Zeeb 		ath12k_dp_scatter_idle_link_desc_cleanup(ab);
7415c1def83SBjoern A. Zeeb 	}
7425c1def83SBjoern A. Zeeb }
7435c1def83SBjoern A. Zeeb 
ath12k_wbm_idle_ring_setup(struct ath12k_base * ab,u32 * n_link_desc)7445c1def83SBjoern A. Zeeb static int ath12k_wbm_idle_ring_setup(struct ath12k_base *ab, u32 *n_link_desc)
7455c1def83SBjoern A. Zeeb {
7465c1def83SBjoern A. Zeeb 	struct ath12k_dp *dp = &ab->dp;
7475c1def83SBjoern A. Zeeb 	u32 n_mpdu_link_desc, n_mpdu_queue_desc;
7485c1def83SBjoern A. Zeeb 	u32 n_tx_msdu_link_desc, n_rx_msdu_link_desc;
7495c1def83SBjoern A. Zeeb 	int ret = 0;
7505c1def83SBjoern A. Zeeb 
7515c1def83SBjoern A. Zeeb 	n_mpdu_link_desc = (DP_NUM_TIDS_MAX * DP_AVG_MPDUS_PER_TID_MAX) /
7525c1def83SBjoern A. Zeeb 			   HAL_NUM_MPDUS_PER_LINK_DESC;
7535c1def83SBjoern A. Zeeb 
7545c1def83SBjoern A. Zeeb 	n_mpdu_queue_desc = n_mpdu_link_desc /
7555c1def83SBjoern A. Zeeb 			    HAL_NUM_MPDU_LINKS_PER_QUEUE_DESC;
7565c1def83SBjoern A. Zeeb 
7575c1def83SBjoern A. Zeeb 	n_tx_msdu_link_desc = (DP_NUM_TIDS_MAX * DP_AVG_FLOWS_PER_TID *
7585c1def83SBjoern A. Zeeb 			       DP_AVG_MSDUS_PER_FLOW) /
7595c1def83SBjoern A. Zeeb 			      HAL_NUM_TX_MSDUS_PER_LINK_DESC;
7605c1def83SBjoern A. Zeeb 
7615c1def83SBjoern A. Zeeb 	n_rx_msdu_link_desc = (DP_NUM_TIDS_MAX * DP_AVG_MPDUS_PER_TID_MAX *
7625c1def83SBjoern A. Zeeb 			       DP_AVG_MSDUS_PER_MPDU) /
7635c1def83SBjoern A. Zeeb 			      HAL_NUM_RX_MSDUS_PER_LINK_DESC;
7645c1def83SBjoern A. Zeeb 
7655c1def83SBjoern A. Zeeb 	*n_link_desc = n_mpdu_link_desc + n_mpdu_queue_desc +
7665c1def83SBjoern A. Zeeb 		      n_tx_msdu_link_desc + n_rx_msdu_link_desc;
7675c1def83SBjoern A. Zeeb 
7685c1def83SBjoern A. Zeeb 	if (*n_link_desc & (*n_link_desc - 1))
7695c1def83SBjoern A. Zeeb 		*n_link_desc = 1 << fls(*n_link_desc);
7705c1def83SBjoern A. Zeeb 
7715c1def83SBjoern A. Zeeb 	ret = ath12k_dp_srng_setup(ab, &dp->wbm_idle_ring,
7725c1def83SBjoern A. Zeeb 				   HAL_WBM_IDLE_LINK, 0, 0, *n_link_desc);
7735c1def83SBjoern A. Zeeb 	if (ret) {
7745c1def83SBjoern A. Zeeb 		ath12k_warn(ab, "failed to setup wbm_idle_ring: %d\n", ret);
7755c1def83SBjoern A. Zeeb 		return ret;
7765c1def83SBjoern A. Zeeb 	}
7775c1def83SBjoern A. Zeeb 	return ret;
7785c1def83SBjoern A. Zeeb }
7795c1def83SBjoern A. Zeeb 
ath12k_dp_link_desc_setup(struct ath12k_base * ab,struct dp_link_desc_bank * link_desc_banks,u32 ring_type,struct hal_srng * srng,u32 n_link_desc)7805c1def83SBjoern A. Zeeb int ath12k_dp_link_desc_setup(struct ath12k_base *ab,
7815c1def83SBjoern A. Zeeb 			      struct dp_link_desc_bank *link_desc_banks,
7825c1def83SBjoern A. Zeeb 			      u32 ring_type, struct hal_srng *srng,
7835c1def83SBjoern A. Zeeb 			      u32 n_link_desc)
7845c1def83SBjoern A. Zeeb {
7855c1def83SBjoern A. Zeeb 	u32 tot_mem_sz;
7865c1def83SBjoern A. Zeeb 	u32 n_link_desc_bank, last_bank_sz;
7875c1def83SBjoern A. Zeeb 	u32 entry_sz, align_bytes, n_entries;
7885c1def83SBjoern A. Zeeb 	struct hal_wbm_link_desc *desc;
7895c1def83SBjoern A. Zeeb 	u32 paddr;
7905c1def83SBjoern A. Zeeb 	int i, ret;
7915c1def83SBjoern A. Zeeb 	u32 cookie;
7925c1def83SBjoern A. Zeeb 
7935c1def83SBjoern A. Zeeb 	tot_mem_sz = n_link_desc * HAL_LINK_DESC_SIZE;
7945c1def83SBjoern A. Zeeb 	tot_mem_sz += HAL_LINK_DESC_ALIGN;
7955c1def83SBjoern A. Zeeb 
7965c1def83SBjoern A. Zeeb 	if (tot_mem_sz <= DP_LINK_DESC_ALLOC_SIZE_THRESH) {
7975c1def83SBjoern A. Zeeb 		n_link_desc_bank = 1;
7985c1def83SBjoern A. Zeeb 		last_bank_sz = tot_mem_sz;
7995c1def83SBjoern A. Zeeb 	} else {
8005c1def83SBjoern A. Zeeb 		n_link_desc_bank = tot_mem_sz /
8015c1def83SBjoern A. Zeeb 				   (DP_LINK_DESC_ALLOC_SIZE_THRESH -
8025c1def83SBjoern A. Zeeb 				    HAL_LINK_DESC_ALIGN);
8035c1def83SBjoern A. Zeeb 		last_bank_sz = tot_mem_sz %
8045c1def83SBjoern A. Zeeb 			       (DP_LINK_DESC_ALLOC_SIZE_THRESH -
8055c1def83SBjoern A. Zeeb 				HAL_LINK_DESC_ALIGN);
8065c1def83SBjoern A. Zeeb 
8075c1def83SBjoern A. Zeeb 		if (last_bank_sz)
8085c1def83SBjoern A. Zeeb 			n_link_desc_bank += 1;
8095c1def83SBjoern A. Zeeb 	}
8105c1def83SBjoern A. Zeeb 
8115c1def83SBjoern A. Zeeb 	if (n_link_desc_bank > DP_LINK_DESC_BANKS_MAX)
8125c1def83SBjoern A. Zeeb 		return -EINVAL;
8135c1def83SBjoern A. Zeeb 
8145c1def83SBjoern A. Zeeb 	ret = ath12k_dp_link_desc_bank_alloc(ab, link_desc_banks,
8155c1def83SBjoern A. Zeeb 					     n_link_desc_bank, last_bank_sz);
8165c1def83SBjoern A. Zeeb 	if (ret)
8175c1def83SBjoern A. Zeeb 		return ret;
8185c1def83SBjoern A. Zeeb 
8195c1def83SBjoern A. Zeeb 	/* Setup link desc idle list for HW internal usage */
8205c1def83SBjoern A. Zeeb 	entry_sz = ath12k_hal_srng_get_entrysize(ab, ring_type);
8215c1def83SBjoern A. Zeeb 	tot_mem_sz = entry_sz * n_link_desc;
8225c1def83SBjoern A. Zeeb 
8235c1def83SBjoern A. Zeeb 	/* Setup scatter desc list when the total memory requirement is more */
8245c1def83SBjoern A. Zeeb 	if (tot_mem_sz > DP_LINK_DESC_ALLOC_SIZE_THRESH &&
8255c1def83SBjoern A. Zeeb 	    ring_type != HAL_RXDMA_MONITOR_DESC) {
8265c1def83SBjoern A. Zeeb 		ret = ath12k_dp_scatter_idle_link_desc_setup(ab, tot_mem_sz,
8275c1def83SBjoern A. Zeeb 							     n_link_desc_bank,
8285c1def83SBjoern A. Zeeb 							     n_link_desc,
8295c1def83SBjoern A. Zeeb 							     last_bank_sz);
8305c1def83SBjoern A. Zeeb 		if (ret) {
8315c1def83SBjoern A. Zeeb 			ath12k_warn(ab, "failed to setup scatting idle list descriptor :%d\n",
8325c1def83SBjoern A. Zeeb 				    ret);
8335c1def83SBjoern A. Zeeb 			goto fail_desc_bank_free;
8345c1def83SBjoern A. Zeeb 		}
8355c1def83SBjoern A. Zeeb 
8365c1def83SBjoern A. Zeeb 		return 0;
8375c1def83SBjoern A. Zeeb 	}
8385c1def83SBjoern A. Zeeb 
8395c1def83SBjoern A. Zeeb 	spin_lock_bh(&srng->lock);
8405c1def83SBjoern A. Zeeb 
8415c1def83SBjoern A. Zeeb 	ath12k_hal_srng_access_begin(ab, srng);
8425c1def83SBjoern A. Zeeb 
8435c1def83SBjoern A. Zeeb 	for (i = 0; i < n_link_desc_bank; i++) {
8445c1def83SBjoern A. Zeeb #if defined(__linux__)
8455c1def83SBjoern A. Zeeb 		align_bytes = link_desc_banks[i].vaddr -
8465c1def83SBjoern A. Zeeb 			      link_desc_banks[i].vaddr_unaligned;
8475c1def83SBjoern A. Zeeb #elif defined(__FreeBSD__)
8485c1def83SBjoern A. Zeeb 		align_bytes = (uintptr_t)link_desc_banks[i].vaddr -
8495c1def83SBjoern A. Zeeb 			      (uintptr_t)link_desc_banks[i].vaddr_unaligned;
8505c1def83SBjoern A. Zeeb #endif
8515c1def83SBjoern A. Zeeb 		n_entries = (link_desc_banks[i].size - align_bytes) /
8525c1def83SBjoern A. Zeeb 			    HAL_LINK_DESC_SIZE;
8535c1def83SBjoern A. Zeeb 		paddr = link_desc_banks[i].paddr;
8545c1def83SBjoern A. Zeeb 		while (n_entries &&
8555c1def83SBjoern A. Zeeb 		       (desc = ath12k_hal_srng_src_get_next_entry(ab, srng))) {
8565c1def83SBjoern A. Zeeb 			cookie = DP_LINK_DESC_COOKIE_SET(n_entries, i);
8575c1def83SBjoern A. Zeeb 			ath12k_hal_set_link_desc_addr(desc,
8585c1def83SBjoern A. Zeeb 						      cookie, paddr);
8595c1def83SBjoern A. Zeeb 			n_entries--;
8605c1def83SBjoern A. Zeeb 			paddr += HAL_LINK_DESC_SIZE;
8615c1def83SBjoern A. Zeeb 		}
8625c1def83SBjoern A. Zeeb 	}
8635c1def83SBjoern A. Zeeb 
8645c1def83SBjoern A. Zeeb 	ath12k_hal_srng_access_end(ab, srng);
8655c1def83SBjoern A. Zeeb 
8665c1def83SBjoern A. Zeeb 	spin_unlock_bh(&srng->lock);
8675c1def83SBjoern A. Zeeb 
8685c1def83SBjoern A. Zeeb 	return 0;
8695c1def83SBjoern A. Zeeb 
8705c1def83SBjoern A. Zeeb fail_desc_bank_free:
8715c1def83SBjoern A. Zeeb 	ath12k_dp_link_desc_bank_free(ab, link_desc_banks);
8725c1def83SBjoern A. Zeeb 
8735c1def83SBjoern A. Zeeb 	return ret;
8745c1def83SBjoern A. Zeeb }
8755c1def83SBjoern A. Zeeb 
ath12k_dp_service_srng(struct ath12k_base * ab,struct ath12k_ext_irq_grp * irq_grp,int budget)8765c1def83SBjoern A. Zeeb int ath12k_dp_service_srng(struct ath12k_base *ab,
8775c1def83SBjoern A. Zeeb 			   struct ath12k_ext_irq_grp *irq_grp,
8785c1def83SBjoern A. Zeeb 			   int budget)
8795c1def83SBjoern A. Zeeb {
8805c1def83SBjoern A. Zeeb 	struct napi_struct *napi = &irq_grp->napi;
8815c1def83SBjoern A. Zeeb 	int grp_id = irq_grp->grp_id;
8825c1def83SBjoern A. Zeeb 	int work_done = 0;
8835c1def83SBjoern A. Zeeb 	int i = 0, j;
8845c1def83SBjoern A. Zeeb 	int tot_work_done = 0;
8855c1def83SBjoern A. Zeeb 	enum dp_monitor_mode monitor_mode;
8865c1def83SBjoern A. Zeeb 	u8 ring_mask;
8875c1def83SBjoern A. Zeeb 
8885c1def83SBjoern A. Zeeb 	while (i < ab->hw_params->max_tx_ring) {
8895c1def83SBjoern A. Zeeb 		if (ab->hw_params->ring_mask->tx[grp_id] &
8905c1def83SBjoern A. Zeeb 			BIT(ab->hw_params->hal_ops->tcl_to_wbm_rbm_map[i].wbm_ring_num))
8915c1def83SBjoern A. Zeeb 			ath12k_dp_tx_completion_handler(ab, i);
8925c1def83SBjoern A. Zeeb 		i++;
8935c1def83SBjoern A. Zeeb 	}
8945c1def83SBjoern A. Zeeb 
8955c1def83SBjoern A. Zeeb 	if (ab->hw_params->ring_mask->rx_err[grp_id]) {
8965c1def83SBjoern A. Zeeb 		work_done = ath12k_dp_rx_process_err(ab, napi, budget);
8975c1def83SBjoern A. Zeeb 		budget -= work_done;
8985c1def83SBjoern A. Zeeb 		tot_work_done += work_done;
8995c1def83SBjoern A. Zeeb 		if (budget <= 0)
9005c1def83SBjoern A. Zeeb 			goto done;
9015c1def83SBjoern A. Zeeb 	}
9025c1def83SBjoern A. Zeeb 
9035c1def83SBjoern A. Zeeb 	if (ab->hw_params->ring_mask->rx_wbm_rel[grp_id]) {
9045c1def83SBjoern A. Zeeb 		work_done = ath12k_dp_rx_process_wbm_err(ab,
9055c1def83SBjoern A. Zeeb 							 napi,
9065c1def83SBjoern A. Zeeb 							 budget);
9075c1def83SBjoern A. Zeeb 		budget -= work_done;
9085c1def83SBjoern A. Zeeb 		tot_work_done += work_done;
9095c1def83SBjoern A. Zeeb 
9105c1def83SBjoern A. Zeeb 		if (budget <= 0)
9115c1def83SBjoern A. Zeeb 			goto done;
9125c1def83SBjoern A. Zeeb 	}
9135c1def83SBjoern A. Zeeb 
9145c1def83SBjoern A. Zeeb 	if (ab->hw_params->ring_mask->rx[grp_id]) {
9155c1def83SBjoern A. Zeeb 		i = fls(ab->hw_params->ring_mask->rx[grp_id]) - 1;
9165c1def83SBjoern A. Zeeb 		work_done = ath12k_dp_rx_process(ab, i, napi,
9175c1def83SBjoern A. Zeeb 						 budget);
9185c1def83SBjoern A. Zeeb 		budget -= work_done;
9195c1def83SBjoern A. Zeeb 		tot_work_done += work_done;
9205c1def83SBjoern A. Zeeb 		if (budget <= 0)
9215c1def83SBjoern A. Zeeb 			goto done;
9225c1def83SBjoern A. Zeeb 	}
9235c1def83SBjoern A. Zeeb 
9245c1def83SBjoern A. Zeeb 	if (ab->hw_params->ring_mask->rx_mon_dest[grp_id]) {
9255c1def83SBjoern A. Zeeb 		monitor_mode = ATH12K_DP_RX_MONITOR_MODE;
9265c1def83SBjoern A. Zeeb 		ring_mask = ab->hw_params->ring_mask->rx_mon_dest[grp_id];
9275c1def83SBjoern A. Zeeb 		for (i = 0; i < ab->num_radios; i++) {
9285c1def83SBjoern A. Zeeb 			for (j = 0; j < ab->hw_params->num_rxmda_per_pdev; j++) {
9295c1def83SBjoern A. Zeeb 				int id = i * ab->hw_params->num_rxmda_per_pdev + j;
9305c1def83SBjoern A. Zeeb 
9315c1def83SBjoern A. Zeeb 				if (ring_mask & BIT(id)) {
9325c1def83SBjoern A. Zeeb 					work_done =
9335c1def83SBjoern A. Zeeb 					ath12k_dp_mon_process_ring(ab, id, napi, budget,
9345c1def83SBjoern A. Zeeb 								   monitor_mode);
9355c1def83SBjoern A. Zeeb 					budget -= work_done;
9365c1def83SBjoern A. Zeeb 					tot_work_done += work_done;
9375c1def83SBjoern A. Zeeb 
9385c1def83SBjoern A. Zeeb 					if (budget <= 0)
9395c1def83SBjoern A. Zeeb 						goto done;
9405c1def83SBjoern A. Zeeb 				}
9415c1def83SBjoern A. Zeeb 			}
9425c1def83SBjoern A. Zeeb 		}
9435c1def83SBjoern A. Zeeb 	}
9445c1def83SBjoern A. Zeeb 
9455c1def83SBjoern A. Zeeb 	if (ab->hw_params->ring_mask->tx_mon_dest[grp_id]) {
9465c1def83SBjoern A. Zeeb 		monitor_mode = ATH12K_DP_TX_MONITOR_MODE;
9475c1def83SBjoern A. Zeeb 		ring_mask = ab->hw_params->ring_mask->tx_mon_dest[grp_id];
9485c1def83SBjoern A. Zeeb 		for (i = 0; i < ab->num_radios; i++) {
9495c1def83SBjoern A. Zeeb 			for (j = 0; j < ab->hw_params->num_rxmda_per_pdev; j++) {
9505c1def83SBjoern A. Zeeb 				int id = i * ab->hw_params->num_rxmda_per_pdev + j;
9515c1def83SBjoern A. Zeeb 
9525c1def83SBjoern A. Zeeb 				if (ring_mask & BIT(id)) {
9535c1def83SBjoern A. Zeeb 					work_done =
9545c1def83SBjoern A. Zeeb 					ath12k_dp_mon_process_ring(ab, id, napi, budget,
9555c1def83SBjoern A. Zeeb 								   monitor_mode);
9565c1def83SBjoern A. Zeeb 					budget -= work_done;
9575c1def83SBjoern A. Zeeb 					tot_work_done += work_done;
9585c1def83SBjoern A. Zeeb 
9595c1def83SBjoern A. Zeeb 					if (budget <= 0)
9605c1def83SBjoern A. Zeeb 						goto done;
9615c1def83SBjoern A. Zeeb 				}
9625c1def83SBjoern A. Zeeb 			}
9635c1def83SBjoern A. Zeeb 		}
9645c1def83SBjoern A. Zeeb 	}
9655c1def83SBjoern A. Zeeb 
9665c1def83SBjoern A. Zeeb 	if (ab->hw_params->ring_mask->reo_status[grp_id])
9675c1def83SBjoern A. Zeeb 		ath12k_dp_rx_process_reo_status(ab);
9685c1def83SBjoern A. Zeeb 
9695c1def83SBjoern A. Zeeb 	if (ab->hw_params->ring_mask->host2rxdma[grp_id]) {
9705c1def83SBjoern A. Zeeb 		struct ath12k_dp *dp = &ab->dp;
9715c1def83SBjoern A. Zeeb 		struct dp_rxdma_ring *rx_ring = &dp->rx_refill_buf_ring;
9725c1def83SBjoern A. Zeeb 
9735c1def83SBjoern A. Zeeb 		ath12k_dp_rx_bufs_replenish(ab, 0, rx_ring, 0,
9745c1def83SBjoern A. Zeeb 					    ab->hw_params->hal_params->rx_buf_rbm,
9755c1def83SBjoern A. Zeeb 					    true);
9765c1def83SBjoern A. Zeeb 	}
9775c1def83SBjoern A. Zeeb 
9785c1def83SBjoern A. Zeeb 	/* TODO: Implement handler for other interrupts */
9795c1def83SBjoern A. Zeeb 
9805c1def83SBjoern A. Zeeb done:
9815c1def83SBjoern A. Zeeb 	return tot_work_done;
9825c1def83SBjoern A. Zeeb }
9835c1def83SBjoern A. Zeeb 
ath12k_dp_pdev_free(struct ath12k_base * ab)9845c1def83SBjoern A. Zeeb void ath12k_dp_pdev_free(struct ath12k_base *ab)
9855c1def83SBjoern A. Zeeb {
9865c1def83SBjoern A. Zeeb 	int i;
9875c1def83SBjoern A. Zeeb 
9885c1def83SBjoern A. Zeeb 	del_timer_sync(&ab->mon_reap_timer);
9895c1def83SBjoern A. Zeeb 
9905c1def83SBjoern A. Zeeb 	for (i = 0; i < ab->num_radios; i++)
9915c1def83SBjoern A. Zeeb 		ath12k_dp_rx_pdev_free(ab, i);
9925c1def83SBjoern A. Zeeb }
9935c1def83SBjoern A. Zeeb 
ath12k_dp_pdev_pre_alloc(struct ath12k_base * ab)9945c1def83SBjoern A. Zeeb void ath12k_dp_pdev_pre_alloc(struct ath12k_base *ab)
9955c1def83SBjoern A. Zeeb {
9965c1def83SBjoern A. Zeeb 	struct ath12k *ar;
9975c1def83SBjoern A. Zeeb 	struct ath12k_pdev_dp *dp;
9985c1def83SBjoern A. Zeeb 	int i;
9995c1def83SBjoern A. Zeeb 
10005c1def83SBjoern A. Zeeb 	for (i = 0; i <  ab->num_radios; i++) {
10015c1def83SBjoern A. Zeeb 		ar = ab->pdevs[i].ar;
10025c1def83SBjoern A. Zeeb 		dp = &ar->dp;
10035c1def83SBjoern A. Zeeb 		dp->mac_id = i;
10045c1def83SBjoern A. Zeeb 		atomic_set(&dp->num_tx_pending, 0);
10055c1def83SBjoern A. Zeeb 		init_waitqueue_head(&dp->tx_empty_waitq);
10065c1def83SBjoern A. Zeeb 
10075c1def83SBjoern A. Zeeb 		/* TODO: Add any RXDMA setup required per pdev */
10085c1def83SBjoern A. Zeeb 	}
10095c1def83SBjoern A. Zeeb }
10105c1def83SBjoern A. Zeeb 
ath12k_dp_service_mon_ring(struct timer_list * t)10115c1def83SBjoern A. Zeeb static void ath12k_dp_service_mon_ring(struct timer_list *t)
10125c1def83SBjoern A. Zeeb {
10135c1def83SBjoern A. Zeeb 	struct ath12k_base *ab = from_timer(ab, t, mon_reap_timer);
10145c1def83SBjoern A. Zeeb 	int i;
10155c1def83SBjoern A. Zeeb 
10165c1def83SBjoern A. Zeeb 	for (i = 0; i < ab->hw_params->num_rxmda_per_pdev; i++)
10175c1def83SBjoern A. Zeeb 		ath12k_dp_mon_process_ring(ab, i, NULL, DP_MON_SERVICE_BUDGET,
10185c1def83SBjoern A. Zeeb 					   ATH12K_DP_RX_MONITOR_MODE);
10195c1def83SBjoern A. Zeeb 
10205c1def83SBjoern A. Zeeb 	mod_timer(&ab->mon_reap_timer, jiffies +
10215c1def83SBjoern A. Zeeb 		  msecs_to_jiffies(ATH12K_MON_TIMER_INTERVAL));
10225c1def83SBjoern A. Zeeb }
10235c1def83SBjoern A. Zeeb 
ath12k_dp_mon_reap_timer_init(struct ath12k_base * ab)10245c1def83SBjoern A. Zeeb static void ath12k_dp_mon_reap_timer_init(struct ath12k_base *ab)
10255c1def83SBjoern A. Zeeb {
10265c1def83SBjoern A. Zeeb 	if (ab->hw_params->rxdma1_enable)
10275c1def83SBjoern A. Zeeb 		return;
10285c1def83SBjoern A. Zeeb 
10295c1def83SBjoern A. Zeeb 	timer_setup(&ab->mon_reap_timer, ath12k_dp_service_mon_ring, 0);
10305c1def83SBjoern A. Zeeb }
10315c1def83SBjoern A. Zeeb 
ath12k_dp_pdev_alloc(struct ath12k_base * ab)10325c1def83SBjoern A. Zeeb int ath12k_dp_pdev_alloc(struct ath12k_base *ab)
10335c1def83SBjoern A. Zeeb {
10345c1def83SBjoern A. Zeeb 	struct ath12k *ar;
10355c1def83SBjoern A. Zeeb 	int ret;
10365c1def83SBjoern A. Zeeb 	int i;
10375c1def83SBjoern A. Zeeb 
10385c1def83SBjoern A. Zeeb 	ret = ath12k_dp_rx_htt_setup(ab);
10395c1def83SBjoern A. Zeeb 	if (ret)
10405c1def83SBjoern A. Zeeb 		goto out;
10415c1def83SBjoern A. Zeeb 
10425c1def83SBjoern A. Zeeb 	ath12k_dp_mon_reap_timer_init(ab);
10435c1def83SBjoern A. Zeeb 
10445c1def83SBjoern A. Zeeb 	/* TODO: Per-pdev rx ring unlike tx ring which is mapped to different AC's */
10455c1def83SBjoern A. Zeeb 	for (i = 0; i < ab->num_radios; i++) {
10465c1def83SBjoern A. Zeeb 		ar = ab->pdevs[i].ar;
10475c1def83SBjoern A. Zeeb 		ret = ath12k_dp_rx_pdev_alloc(ab, i);
10485c1def83SBjoern A. Zeeb 		if (ret) {
10495c1def83SBjoern A. Zeeb 			ath12k_warn(ab, "failed to allocate pdev rx for pdev_id :%d\n",
10505c1def83SBjoern A. Zeeb 				    i);
10515c1def83SBjoern A. Zeeb 			goto err;
10525c1def83SBjoern A. Zeeb 		}
10535c1def83SBjoern A. Zeeb 		ret = ath12k_dp_rx_pdev_mon_attach(ar);
10545c1def83SBjoern A. Zeeb 		if (ret) {
10555c1def83SBjoern A. Zeeb 			ath12k_warn(ab, "failed to initialize mon pdev %d\n", i);
10565c1def83SBjoern A. Zeeb 			goto err;
10575c1def83SBjoern A. Zeeb 		}
10585c1def83SBjoern A. Zeeb 	}
10595c1def83SBjoern A. Zeeb 
10605c1def83SBjoern A. Zeeb 	return 0;
10615c1def83SBjoern A. Zeeb err:
10625c1def83SBjoern A. Zeeb 	ath12k_dp_pdev_free(ab);
10635c1def83SBjoern A. Zeeb out:
10645c1def83SBjoern A. Zeeb 	return ret;
10655c1def83SBjoern A. Zeeb }
10665c1def83SBjoern A. Zeeb 
ath12k_dp_htt_connect(struct ath12k_dp * dp)10675c1def83SBjoern A. Zeeb int ath12k_dp_htt_connect(struct ath12k_dp *dp)
10685c1def83SBjoern A. Zeeb {
10695c1def83SBjoern A. Zeeb 	struct ath12k_htc_svc_conn_req conn_req = {0};
10705c1def83SBjoern A. Zeeb 	struct ath12k_htc_svc_conn_resp conn_resp = {0};
10715c1def83SBjoern A. Zeeb 	int status;
10725c1def83SBjoern A. Zeeb 
10735c1def83SBjoern A. Zeeb 	conn_req.ep_ops.ep_tx_complete = ath12k_dp_htt_htc_tx_complete;
10745c1def83SBjoern A. Zeeb 	conn_req.ep_ops.ep_rx_complete = ath12k_dp_htt_htc_t2h_msg_handler;
10755c1def83SBjoern A. Zeeb 
10765c1def83SBjoern A. Zeeb 	/* connect to control service */
10775c1def83SBjoern A. Zeeb 	conn_req.service_id = ATH12K_HTC_SVC_ID_HTT_DATA_MSG;
10785c1def83SBjoern A. Zeeb 
10795c1def83SBjoern A. Zeeb 	status = ath12k_htc_connect_service(&dp->ab->htc, &conn_req,
10805c1def83SBjoern A. Zeeb 					    &conn_resp);
10815c1def83SBjoern A. Zeeb 
10825c1def83SBjoern A. Zeeb 	if (status)
10835c1def83SBjoern A. Zeeb 		return status;
10845c1def83SBjoern A. Zeeb 
10855c1def83SBjoern A. Zeeb 	dp->eid = conn_resp.eid;
10865c1def83SBjoern A. Zeeb 
10875c1def83SBjoern A. Zeeb 	return 0;
10885c1def83SBjoern A. Zeeb }
10895c1def83SBjoern A. Zeeb 
ath12k_dp_update_vdev_search(struct ath12k_vif * arvif)10905c1def83SBjoern A. Zeeb static void ath12k_dp_update_vdev_search(struct ath12k_vif *arvif)
10915c1def83SBjoern A. Zeeb {
10925c1def83SBjoern A. Zeeb 	switch (arvif->vdev_type) {
10935c1def83SBjoern A. Zeeb 	case WMI_VDEV_TYPE_STA:
10945c1def83SBjoern A. Zeeb 		/* TODO: Verify the search type and flags since ast hash
10955c1def83SBjoern A. Zeeb 		 * is not part of peer mapv3
10965c1def83SBjoern A. Zeeb 		 */
10975c1def83SBjoern A. Zeeb 		arvif->hal_addr_search_flags = HAL_TX_ADDRY_EN;
10985c1def83SBjoern A. Zeeb 		arvif->search_type = HAL_TX_ADDR_SEARCH_DEFAULT;
10995c1def83SBjoern A. Zeeb 		break;
11005c1def83SBjoern A. Zeeb 	case WMI_VDEV_TYPE_AP:
11015c1def83SBjoern A. Zeeb 	case WMI_VDEV_TYPE_IBSS:
11025c1def83SBjoern A. Zeeb 		arvif->hal_addr_search_flags = HAL_TX_ADDRX_EN;
11035c1def83SBjoern A. Zeeb 		arvif->search_type = HAL_TX_ADDR_SEARCH_DEFAULT;
11045c1def83SBjoern A. Zeeb 		break;
11055c1def83SBjoern A. Zeeb 	case WMI_VDEV_TYPE_MONITOR:
11065c1def83SBjoern A. Zeeb 	default:
11075c1def83SBjoern A. Zeeb 		return;
11085c1def83SBjoern A. Zeeb 	}
11095c1def83SBjoern A. Zeeb }
11105c1def83SBjoern A. Zeeb 
ath12k_dp_vdev_tx_attach(struct ath12k * ar,struct ath12k_vif * arvif)11115c1def83SBjoern A. Zeeb void ath12k_dp_vdev_tx_attach(struct ath12k *ar, struct ath12k_vif *arvif)
11125c1def83SBjoern A. Zeeb {
11135c1def83SBjoern A. Zeeb 	struct ath12k_base *ab = ar->ab;
11145c1def83SBjoern A. Zeeb 
11155c1def83SBjoern A. Zeeb 	arvif->tcl_metadata |= u32_encode_bits(1, HTT_TCL_META_DATA_TYPE) |
11165c1def83SBjoern A. Zeeb 			       u32_encode_bits(arvif->vdev_id,
11175c1def83SBjoern A. Zeeb 					       HTT_TCL_META_DATA_VDEV_ID) |
11185c1def83SBjoern A. Zeeb 			       u32_encode_bits(ar->pdev->pdev_id,
11195c1def83SBjoern A. Zeeb 					       HTT_TCL_META_DATA_PDEV_ID);
11205c1def83SBjoern A. Zeeb 
11215c1def83SBjoern A. Zeeb 	/* set HTT extension valid bit to 0 by default */
11225c1def83SBjoern A. Zeeb 	arvif->tcl_metadata &= ~HTT_TCL_META_DATA_VALID_HTT;
11235c1def83SBjoern A. Zeeb 
11245c1def83SBjoern A. Zeeb 	ath12k_dp_update_vdev_search(arvif);
11255c1def83SBjoern A. Zeeb 	arvif->vdev_id_check_en = true;
11265c1def83SBjoern A. Zeeb 	arvif->bank_id = ath12k_dp_tx_get_bank_profile(ab, arvif, &ab->dp);
11275c1def83SBjoern A. Zeeb 
11285c1def83SBjoern A. Zeeb 	/* TODO: error path for bank id failure */
11295c1def83SBjoern A. Zeeb 	if (arvif->bank_id == DP_INVALID_BANK_ID) {
11305c1def83SBjoern A. Zeeb 		ath12k_err(ar->ab, "Failed to initialize DP TX Banks");
11315c1def83SBjoern A. Zeeb 		return;
11325c1def83SBjoern A. Zeeb 	}
11335c1def83SBjoern A. Zeeb }
11345c1def83SBjoern A. Zeeb 
ath12k_dp_cc_cleanup(struct ath12k_base * ab)11355c1def83SBjoern A. Zeeb static void ath12k_dp_cc_cleanup(struct ath12k_base *ab)
11365c1def83SBjoern A. Zeeb {
11375c1def83SBjoern A. Zeeb 	struct ath12k_rx_desc_info *desc_info, *tmp;
11385c1def83SBjoern A. Zeeb 	struct ath12k_tx_desc_info *tx_desc_info, *tmp1;
11395c1def83SBjoern A. Zeeb 	struct ath12k_dp *dp = &ab->dp;
11405c1def83SBjoern A. Zeeb 	struct sk_buff *skb;
11415c1def83SBjoern A. Zeeb 	int i;
11425c1def83SBjoern A. Zeeb 
11435c1def83SBjoern A. Zeeb 	if (!dp->spt_info)
11445c1def83SBjoern A. Zeeb 		return;
11455c1def83SBjoern A. Zeeb 
11465c1def83SBjoern A. Zeeb 	/* RX Descriptor cleanup */
11475c1def83SBjoern A. Zeeb 	spin_lock_bh(&dp->rx_desc_lock);
11485c1def83SBjoern A. Zeeb 
11495c1def83SBjoern A. Zeeb 	list_for_each_entry_safe(desc_info, tmp, &dp->rx_desc_used_list, list) {
11505c1def83SBjoern A. Zeeb 		list_del(&desc_info->list);
11515c1def83SBjoern A. Zeeb 		skb = desc_info->skb;
11525c1def83SBjoern A. Zeeb 
11535c1def83SBjoern A. Zeeb 		if (!skb)
11545c1def83SBjoern A. Zeeb 			continue;
11555c1def83SBjoern A. Zeeb 
11565c1def83SBjoern A. Zeeb 		dma_unmap_single(ab->dev, ATH12K_SKB_RXCB(skb)->paddr,
11575c1def83SBjoern A. Zeeb 				 skb->len + skb_tailroom(skb), DMA_FROM_DEVICE);
11585c1def83SBjoern A. Zeeb 		dev_kfree_skb_any(skb);
11595c1def83SBjoern A. Zeeb 	}
11605c1def83SBjoern A. Zeeb 
11615c1def83SBjoern A. Zeeb 	spin_unlock_bh(&dp->rx_desc_lock);
11625c1def83SBjoern A. Zeeb 
11635c1def83SBjoern A. Zeeb 	/* TX Descriptor cleanup */
11645c1def83SBjoern A. Zeeb 	for (i = 0; i < ATH12K_HW_MAX_QUEUES; i++) {
11655c1def83SBjoern A. Zeeb 		spin_lock_bh(&dp->tx_desc_lock[i]);
11665c1def83SBjoern A. Zeeb 
11675c1def83SBjoern A. Zeeb 		list_for_each_entry_safe(tx_desc_info, tmp1, &dp->tx_desc_used_list[i],
11685c1def83SBjoern A. Zeeb 					 list) {
11695c1def83SBjoern A. Zeeb 			list_del(&tx_desc_info->list);
11705c1def83SBjoern A. Zeeb 			skb = tx_desc_info->skb;
11715c1def83SBjoern A. Zeeb 
11725c1def83SBjoern A. Zeeb 			if (!skb)
11735c1def83SBjoern A. Zeeb 				continue;
11745c1def83SBjoern A. Zeeb 
11755c1def83SBjoern A. Zeeb 			dma_unmap_single(ab->dev, ATH12K_SKB_CB(skb)->paddr,
11765c1def83SBjoern A. Zeeb 					 skb->len, DMA_TO_DEVICE);
11775c1def83SBjoern A. Zeeb 			dev_kfree_skb_any(skb);
11785c1def83SBjoern A. Zeeb 		}
11795c1def83SBjoern A. Zeeb 
11805c1def83SBjoern A. Zeeb 		spin_unlock_bh(&dp->tx_desc_lock[i]);
11815c1def83SBjoern A. Zeeb 	}
11825c1def83SBjoern A. Zeeb 
11835c1def83SBjoern A. Zeeb 	/* unmap SPT pages */
11845c1def83SBjoern A. Zeeb 	for (i = 0; i < dp->num_spt_pages; i++) {
11855c1def83SBjoern A. Zeeb 		if (!dp->spt_info[i].vaddr)
11865c1def83SBjoern A. Zeeb 			continue;
11875c1def83SBjoern A. Zeeb 
11885c1def83SBjoern A. Zeeb 		dma_free_coherent(ab->dev, ATH12K_PAGE_SIZE,
11895c1def83SBjoern A. Zeeb 				  dp->spt_info[i].vaddr, dp->spt_info[i].paddr);
11905c1def83SBjoern A. Zeeb 		dp->spt_info[i].vaddr = NULL;
11915c1def83SBjoern A. Zeeb 	}
11925c1def83SBjoern A. Zeeb 
11935c1def83SBjoern A. Zeeb 	kfree(dp->spt_info);
11945c1def83SBjoern A. Zeeb }
11955c1def83SBjoern A. Zeeb 
ath12k_dp_reoq_lut_cleanup(struct ath12k_base * ab)11965c1def83SBjoern A. Zeeb static void ath12k_dp_reoq_lut_cleanup(struct ath12k_base *ab)
11975c1def83SBjoern A. Zeeb {
11985c1def83SBjoern A. Zeeb 	struct ath12k_dp *dp = &ab->dp;
11995c1def83SBjoern A. Zeeb 
12005c1def83SBjoern A. Zeeb 	if (!ab->hw_params->reoq_lut_support)
12015c1def83SBjoern A. Zeeb 		return;
12025c1def83SBjoern A. Zeeb 
12035c1def83SBjoern A. Zeeb 	if (!dp->reoq_lut.vaddr)
12045c1def83SBjoern A. Zeeb 		return;
12055c1def83SBjoern A. Zeeb 
12065c1def83SBjoern A. Zeeb 	dma_free_coherent(ab->dev, DP_REOQ_LUT_SIZE,
12075c1def83SBjoern A. Zeeb 			  dp->reoq_lut.vaddr, dp->reoq_lut.paddr);
12085c1def83SBjoern A. Zeeb 	dp->reoq_lut.vaddr = NULL;
12095c1def83SBjoern A. Zeeb 
12105c1def83SBjoern A. Zeeb 	ath12k_hif_write32(ab,
12115c1def83SBjoern A. Zeeb 			   HAL_SEQ_WCSS_UMAC_REO_REG + HAL_REO1_QDESC_LUT_BASE0(ab), 0);
12125c1def83SBjoern A. Zeeb }
12135c1def83SBjoern A. Zeeb 
ath12k_dp_free(struct ath12k_base * ab)12145c1def83SBjoern A. Zeeb void ath12k_dp_free(struct ath12k_base *ab)
12155c1def83SBjoern A. Zeeb {
12165c1def83SBjoern A. Zeeb 	struct ath12k_dp *dp = &ab->dp;
12175c1def83SBjoern A. Zeeb 	int i;
12185c1def83SBjoern A. Zeeb 
12195c1def83SBjoern A. Zeeb 	ath12k_dp_link_desc_cleanup(ab, dp->link_desc_banks,
12205c1def83SBjoern A. Zeeb 				    HAL_WBM_IDLE_LINK, &dp->wbm_idle_ring);
12215c1def83SBjoern A. Zeeb 
12225c1def83SBjoern A. Zeeb 	ath12k_dp_cc_cleanup(ab);
12235c1def83SBjoern A. Zeeb 	ath12k_dp_reoq_lut_cleanup(ab);
12245c1def83SBjoern A. Zeeb 	ath12k_dp_deinit_bank_profiles(ab);
12255c1def83SBjoern A. Zeeb 	ath12k_dp_srng_common_cleanup(ab);
12265c1def83SBjoern A. Zeeb 
12275c1def83SBjoern A. Zeeb 	ath12k_dp_rx_reo_cmd_list_cleanup(ab);
12285c1def83SBjoern A. Zeeb 
12295c1def83SBjoern A. Zeeb 	for (i = 0; i < ab->hw_params->max_tx_ring; i++)
12305c1def83SBjoern A. Zeeb 		kfree(dp->tx_ring[i].tx_status);
12315c1def83SBjoern A. Zeeb 
12325c1def83SBjoern A. Zeeb 	ath12k_dp_rx_free(ab);
12335c1def83SBjoern A. Zeeb 	/* Deinit any SOC level resource */
12345c1def83SBjoern A. Zeeb }
12355c1def83SBjoern A. Zeeb 
ath12k_dp_cc_config(struct ath12k_base * ab)12365c1def83SBjoern A. Zeeb void ath12k_dp_cc_config(struct ath12k_base *ab)
12375c1def83SBjoern A. Zeeb {
12385c1def83SBjoern A. Zeeb 	u32 cmem_base = ab->qmi.dev_mem[ATH12K_QMI_DEVMEM_CMEM_INDEX].start;
12395c1def83SBjoern A. Zeeb 	u32 reo_base = HAL_SEQ_WCSS_UMAC_REO_REG;
12405c1def83SBjoern A. Zeeb 	u32 wbm_base = HAL_SEQ_WCSS_UMAC_WBM_REG;
12415c1def83SBjoern A. Zeeb 	u32 val = 0;
12425c1def83SBjoern A. Zeeb 
12435c1def83SBjoern A. Zeeb 	ath12k_hif_write32(ab, reo_base + HAL_REO1_SW_COOKIE_CFG0(ab), cmem_base);
12445c1def83SBjoern A. Zeeb 
12455c1def83SBjoern A. Zeeb 	val |= u32_encode_bits(ATH12K_CMEM_ADDR_MSB,
12465c1def83SBjoern A. Zeeb 			       HAL_REO1_SW_COOKIE_CFG_CMEM_BASE_ADDR_MSB) |
12475c1def83SBjoern A. Zeeb 		u32_encode_bits(ATH12K_CC_PPT_MSB,
12485c1def83SBjoern A. Zeeb 				HAL_REO1_SW_COOKIE_CFG_COOKIE_PPT_MSB) |
12495c1def83SBjoern A. Zeeb 		u32_encode_bits(ATH12K_CC_SPT_MSB,
12505c1def83SBjoern A. Zeeb 				HAL_REO1_SW_COOKIE_CFG_COOKIE_SPT_MSB) |
12515c1def83SBjoern A. Zeeb 		u32_encode_bits(1, HAL_REO1_SW_COOKIE_CFG_ALIGN) |
12525c1def83SBjoern A. Zeeb 		u32_encode_bits(1, HAL_REO1_SW_COOKIE_CFG_ENABLE) |
12535c1def83SBjoern A. Zeeb 		u32_encode_bits(1, HAL_REO1_SW_COOKIE_CFG_GLOBAL_ENABLE);
12545c1def83SBjoern A. Zeeb 
12555c1def83SBjoern A. Zeeb 	ath12k_hif_write32(ab, reo_base + HAL_REO1_SW_COOKIE_CFG1(ab), val);
12565c1def83SBjoern A. Zeeb 
12575c1def83SBjoern A. Zeeb 	/* Enable HW CC for WBM */
12585c1def83SBjoern A. Zeeb 	ath12k_hif_write32(ab, wbm_base + HAL_WBM_SW_COOKIE_CFG0, cmem_base);
12595c1def83SBjoern A. Zeeb 
12605c1def83SBjoern A. Zeeb 	val = u32_encode_bits(ATH12K_CMEM_ADDR_MSB,
12615c1def83SBjoern A. Zeeb 			      HAL_WBM_SW_COOKIE_CFG_CMEM_BASE_ADDR_MSB) |
12625c1def83SBjoern A. Zeeb 		u32_encode_bits(ATH12K_CC_PPT_MSB,
12635c1def83SBjoern A. Zeeb 				HAL_WBM_SW_COOKIE_CFG_COOKIE_PPT_MSB) |
12645c1def83SBjoern A. Zeeb 		u32_encode_bits(ATH12K_CC_SPT_MSB,
12655c1def83SBjoern A. Zeeb 				HAL_WBM_SW_COOKIE_CFG_COOKIE_SPT_MSB) |
12665c1def83SBjoern A. Zeeb 		u32_encode_bits(1, HAL_WBM_SW_COOKIE_CFG_ALIGN);
12675c1def83SBjoern A. Zeeb 
12685c1def83SBjoern A. Zeeb 	ath12k_hif_write32(ab, wbm_base + HAL_WBM_SW_COOKIE_CFG1, val);
12695c1def83SBjoern A. Zeeb 
12705c1def83SBjoern A. Zeeb 	/* Enable conversion complete indication */
12715c1def83SBjoern A. Zeeb 	val = ath12k_hif_read32(ab, wbm_base + HAL_WBM_SW_COOKIE_CFG2);
12725c1def83SBjoern A. Zeeb 	val |= u32_encode_bits(1, HAL_WBM_SW_COOKIE_CFG_RELEASE_PATH_EN) |
12735c1def83SBjoern A. Zeeb 		u32_encode_bits(1, HAL_WBM_SW_COOKIE_CFG_ERR_PATH_EN) |
12745c1def83SBjoern A. Zeeb 		u32_encode_bits(1, HAL_WBM_SW_COOKIE_CFG_CONV_IND_EN);
12755c1def83SBjoern A. Zeeb 
12765c1def83SBjoern A. Zeeb 	ath12k_hif_write32(ab, wbm_base + HAL_WBM_SW_COOKIE_CFG2, val);
12775c1def83SBjoern A. Zeeb 
12785c1def83SBjoern A. Zeeb 	/* Enable Cookie conversion for WBM2SW Rings */
12795c1def83SBjoern A. Zeeb 	val = ath12k_hif_read32(ab, wbm_base + HAL_WBM_SW_COOKIE_CONVERT_CFG);
12805c1def83SBjoern A. Zeeb 	val |= u32_encode_bits(1, HAL_WBM_SW_COOKIE_CONV_CFG_GLOBAL_EN) |
12815c1def83SBjoern A. Zeeb 	       ab->hw_params->hal_params->wbm2sw_cc_enable;
12825c1def83SBjoern A. Zeeb 
12835c1def83SBjoern A. Zeeb 	ath12k_hif_write32(ab, wbm_base + HAL_WBM_SW_COOKIE_CONVERT_CFG, val);
12845c1def83SBjoern A. Zeeb }
12855c1def83SBjoern A. Zeeb 
ath12k_dp_cc_cookie_gen(u16 ppt_idx,u16 spt_idx)12865c1def83SBjoern A. Zeeb static u32 ath12k_dp_cc_cookie_gen(u16 ppt_idx, u16 spt_idx)
12875c1def83SBjoern A. Zeeb {
12885c1def83SBjoern A. Zeeb 	return (u32)ppt_idx << ATH12K_CC_PPT_SHIFT | spt_idx;
12895c1def83SBjoern A. Zeeb }
12905c1def83SBjoern A. Zeeb 
ath12k_dp_cc_get_desc_addr_ptr(struct ath12k_base * ab,u16 ppt_idx,u16 spt_idx)12915c1def83SBjoern A. Zeeb static inline void *ath12k_dp_cc_get_desc_addr_ptr(struct ath12k_base *ab,
12925c1def83SBjoern A. Zeeb 						   u16 ppt_idx, u16 spt_idx)
12935c1def83SBjoern A. Zeeb {
12945c1def83SBjoern A. Zeeb 	struct ath12k_dp *dp = &ab->dp;
12955c1def83SBjoern A. Zeeb 
12965c1def83SBjoern A. Zeeb 	return dp->spt_info[ppt_idx].vaddr + spt_idx;
12975c1def83SBjoern A. Zeeb }
12985c1def83SBjoern A. Zeeb 
ath12k_dp_get_rx_desc(struct ath12k_base * ab,u32 cookie)12995c1def83SBjoern A. Zeeb struct ath12k_rx_desc_info *ath12k_dp_get_rx_desc(struct ath12k_base *ab,
13005c1def83SBjoern A. Zeeb 						  u32 cookie)
13015c1def83SBjoern A. Zeeb {
13025c1def83SBjoern A. Zeeb 	struct ath12k_rx_desc_info **desc_addr_ptr;
13035c1def83SBjoern A. Zeeb 	u16 ppt_idx, spt_idx;
13045c1def83SBjoern A. Zeeb 
13055c1def83SBjoern A. Zeeb 	ppt_idx = u32_get_bits(cookie, ATH12K_DP_CC_COOKIE_PPT);
13065c1def83SBjoern A. Zeeb 	spt_idx = u32_get_bits(cookie, ATH12k_DP_CC_COOKIE_SPT);
13075c1def83SBjoern A. Zeeb 
13085c1def83SBjoern A. Zeeb 	if (ppt_idx > ATH12K_NUM_RX_SPT_PAGES ||
13095c1def83SBjoern A. Zeeb 	    spt_idx > ATH12K_MAX_SPT_ENTRIES)
13105c1def83SBjoern A. Zeeb 		return NULL;
13115c1def83SBjoern A. Zeeb 
13125c1def83SBjoern A. Zeeb 	desc_addr_ptr = ath12k_dp_cc_get_desc_addr_ptr(ab, ppt_idx, spt_idx);
13135c1def83SBjoern A. Zeeb 
13145c1def83SBjoern A. Zeeb 	return *desc_addr_ptr;
13155c1def83SBjoern A. Zeeb }
13165c1def83SBjoern A. Zeeb 
ath12k_dp_get_tx_desc(struct ath12k_base * ab,u32 cookie)13175c1def83SBjoern A. Zeeb struct ath12k_tx_desc_info *ath12k_dp_get_tx_desc(struct ath12k_base *ab,
13185c1def83SBjoern A. Zeeb 						  u32 cookie)
13195c1def83SBjoern A. Zeeb {
13205c1def83SBjoern A. Zeeb 	struct ath12k_tx_desc_info **desc_addr_ptr;
13215c1def83SBjoern A. Zeeb 	u16 ppt_idx, spt_idx;
13225c1def83SBjoern A. Zeeb 
13235c1def83SBjoern A. Zeeb 	ppt_idx = u32_get_bits(cookie, ATH12K_DP_CC_COOKIE_PPT);
13245c1def83SBjoern A. Zeeb 	spt_idx = u32_get_bits(cookie, ATH12k_DP_CC_COOKIE_SPT);
13255c1def83SBjoern A. Zeeb 
13265c1def83SBjoern A. Zeeb 	if (ppt_idx < ATH12K_NUM_RX_SPT_PAGES ||
13275c1def83SBjoern A. Zeeb 	    ppt_idx > ab->dp.num_spt_pages ||
13285c1def83SBjoern A. Zeeb 	    spt_idx > ATH12K_MAX_SPT_ENTRIES)
13295c1def83SBjoern A. Zeeb 		return NULL;
13305c1def83SBjoern A. Zeeb 
13315c1def83SBjoern A. Zeeb 	desc_addr_ptr = ath12k_dp_cc_get_desc_addr_ptr(ab, ppt_idx, spt_idx);
13325c1def83SBjoern A. Zeeb 
13335c1def83SBjoern A. Zeeb 	return *desc_addr_ptr;
13345c1def83SBjoern A. Zeeb }
13355c1def83SBjoern A. Zeeb 
ath12k_dp_cc_desc_init(struct ath12k_base * ab)13365c1def83SBjoern A. Zeeb static int ath12k_dp_cc_desc_init(struct ath12k_base *ab)
13375c1def83SBjoern A. Zeeb {
13385c1def83SBjoern A. Zeeb 	struct ath12k_dp *dp = &ab->dp;
13395c1def83SBjoern A. Zeeb 	struct ath12k_rx_desc_info *rx_descs, **rx_desc_addr;
13405c1def83SBjoern A. Zeeb 	struct ath12k_tx_desc_info *tx_descs, **tx_desc_addr;
13415c1def83SBjoern A. Zeeb 	u32 i, j, pool_id, tx_spt_page;
13425c1def83SBjoern A. Zeeb 	u32 ppt_idx;
13435c1def83SBjoern A. Zeeb 
13445c1def83SBjoern A. Zeeb 	spin_lock_bh(&dp->rx_desc_lock);
13455c1def83SBjoern A. Zeeb 
13465c1def83SBjoern A. Zeeb 	/* First ATH12K_NUM_RX_SPT_PAGES of allocated SPT pages are used for RX */
13475c1def83SBjoern A. Zeeb 	for (i = 0; i < ATH12K_NUM_RX_SPT_PAGES; i++) {
13485c1def83SBjoern A. Zeeb 		rx_descs = kcalloc(ATH12K_MAX_SPT_ENTRIES, sizeof(*rx_descs),
13495c1def83SBjoern A. Zeeb 				   GFP_ATOMIC);
13505c1def83SBjoern A. Zeeb 
13515c1def83SBjoern A. Zeeb 		if (!rx_descs) {
13525c1def83SBjoern A. Zeeb 			spin_unlock_bh(&dp->rx_desc_lock);
13535c1def83SBjoern A. Zeeb 			return -ENOMEM;
13545c1def83SBjoern A. Zeeb 		}
13555c1def83SBjoern A. Zeeb 
13565c1def83SBjoern A. Zeeb 		for (j = 0; j < ATH12K_MAX_SPT_ENTRIES; j++) {
13575c1def83SBjoern A. Zeeb 			rx_descs[j].cookie = ath12k_dp_cc_cookie_gen(i, j);
13585c1def83SBjoern A. Zeeb 			rx_descs[j].magic = ATH12K_DP_RX_DESC_MAGIC;
13595c1def83SBjoern A. Zeeb 			list_add_tail(&rx_descs[j].list, &dp->rx_desc_free_list);
13605c1def83SBjoern A. Zeeb 
13615c1def83SBjoern A. Zeeb 			/* Update descriptor VA in SPT */
13625c1def83SBjoern A. Zeeb 			rx_desc_addr = ath12k_dp_cc_get_desc_addr_ptr(ab, i, j);
13635c1def83SBjoern A. Zeeb 			*rx_desc_addr = &rx_descs[j];
13645c1def83SBjoern A. Zeeb 		}
13655c1def83SBjoern A. Zeeb 	}
13665c1def83SBjoern A. Zeeb 
13675c1def83SBjoern A. Zeeb 	spin_unlock_bh(&dp->rx_desc_lock);
13685c1def83SBjoern A. Zeeb 
13695c1def83SBjoern A. Zeeb 	for (pool_id = 0; pool_id < ATH12K_HW_MAX_QUEUES; pool_id++) {
13705c1def83SBjoern A. Zeeb 		spin_lock_bh(&dp->tx_desc_lock[pool_id]);
13715c1def83SBjoern A. Zeeb 		for (i = 0; i < ATH12K_TX_SPT_PAGES_PER_POOL; i++) {
13725c1def83SBjoern A. Zeeb 			tx_descs = kcalloc(ATH12K_MAX_SPT_ENTRIES, sizeof(*tx_descs),
13735c1def83SBjoern A. Zeeb 					   GFP_ATOMIC);
13745c1def83SBjoern A. Zeeb 
13755c1def83SBjoern A. Zeeb 			if (!tx_descs) {
13765c1def83SBjoern A. Zeeb 				spin_unlock_bh(&dp->tx_desc_lock[pool_id]);
13775c1def83SBjoern A. Zeeb 				/* Caller takes care of TX pending and RX desc cleanup */
13785c1def83SBjoern A. Zeeb 				return -ENOMEM;
13795c1def83SBjoern A. Zeeb 			}
13805c1def83SBjoern A. Zeeb 
13815c1def83SBjoern A. Zeeb 			for (j = 0; j < ATH12K_MAX_SPT_ENTRIES; j++) {
13825c1def83SBjoern A. Zeeb 				tx_spt_page = i + pool_id * ATH12K_TX_SPT_PAGES_PER_POOL;
13835c1def83SBjoern A. Zeeb 				ppt_idx = ATH12K_NUM_RX_SPT_PAGES + tx_spt_page;
13845c1def83SBjoern A. Zeeb 				tx_descs[j].desc_id = ath12k_dp_cc_cookie_gen(ppt_idx, j);
13855c1def83SBjoern A. Zeeb 				tx_descs[j].pool_id = pool_id;
13865c1def83SBjoern A. Zeeb 				list_add_tail(&tx_descs[j].list,
13875c1def83SBjoern A. Zeeb 					      &dp->tx_desc_free_list[pool_id]);
13885c1def83SBjoern A. Zeeb 
13895c1def83SBjoern A. Zeeb 				/* Update descriptor VA in SPT */
13905c1def83SBjoern A. Zeeb 				tx_desc_addr =
13915c1def83SBjoern A. Zeeb 					ath12k_dp_cc_get_desc_addr_ptr(ab, ppt_idx, j);
13925c1def83SBjoern A. Zeeb 				*tx_desc_addr = &tx_descs[j];
13935c1def83SBjoern A. Zeeb 			}
13945c1def83SBjoern A. Zeeb 		}
13955c1def83SBjoern A. Zeeb 		spin_unlock_bh(&dp->tx_desc_lock[pool_id]);
13965c1def83SBjoern A. Zeeb 	}
13975c1def83SBjoern A. Zeeb 	return 0;
13985c1def83SBjoern A. Zeeb }
13995c1def83SBjoern A. Zeeb 
ath12k_dp_cc_init(struct ath12k_base * ab)14005c1def83SBjoern A. Zeeb static int ath12k_dp_cc_init(struct ath12k_base *ab)
14015c1def83SBjoern A. Zeeb {
14025c1def83SBjoern A. Zeeb 	struct ath12k_dp *dp = &ab->dp;
14035c1def83SBjoern A. Zeeb 	int i, ret = 0;
14045c1def83SBjoern A. Zeeb 	u32 cmem_base;
14055c1def83SBjoern A. Zeeb 
14065c1def83SBjoern A. Zeeb 	INIT_LIST_HEAD(&dp->rx_desc_free_list);
14075c1def83SBjoern A. Zeeb 	INIT_LIST_HEAD(&dp->rx_desc_used_list);
14085c1def83SBjoern A. Zeeb 	spin_lock_init(&dp->rx_desc_lock);
14095c1def83SBjoern A. Zeeb 
14105c1def83SBjoern A. Zeeb 	for (i = 0; i < ATH12K_HW_MAX_QUEUES; i++) {
14115c1def83SBjoern A. Zeeb 		INIT_LIST_HEAD(&dp->tx_desc_free_list[i]);
14125c1def83SBjoern A. Zeeb 		INIT_LIST_HEAD(&dp->tx_desc_used_list[i]);
14135c1def83SBjoern A. Zeeb 		spin_lock_init(&dp->tx_desc_lock[i]);
14145c1def83SBjoern A. Zeeb 	}
14155c1def83SBjoern A. Zeeb 
14165c1def83SBjoern A. Zeeb 	dp->num_spt_pages = ATH12K_NUM_SPT_PAGES;
14175c1def83SBjoern A. Zeeb 	if (dp->num_spt_pages > ATH12K_MAX_PPT_ENTRIES)
14185c1def83SBjoern A. Zeeb 		dp->num_spt_pages = ATH12K_MAX_PPT_ENTRIES;
14195c1def83SBjoern A. Zeeb 
14205c1def83SBjoern A. Zeeb 	dp->spt_info = kcalloc(dp->num_spt_pages, sizeof(struct ath12k_spt_info),
14215c1def83SBjoern A. Zeeb 			       GFP_KERNEL);
14225c1def83SBjoern A. Zeeb 
14235c1def83SBjoern A. Zeeb 	if (!dp->spt_info) {
14245c1def83SBjoern A. Zeeb 		ath12k_warn(ab, "SPT page allocation failure");
14255c1def83SBjoern A. Zeeb 		return -ENOMEM;
14265c1def83SBjoern A. Zeeb 	}
14275c1def83SBjoern A. Zeeb 
14285c1def83SBjoern A. Zeeb 	cmem_base = ab->qmi.dev_mem[ATH12K_QMI_DEVMEM_CMEM_INDEX].start;
14295c1def83SBjoern A. Zeeb 
14305c1def83SBjoern A. Zeeb 	for (i = 0; i < dp->num_spt_pages; i++) {
14315c1def83SBjoern A. Zeeb 		dp->spt_info[i].vaddr = dma_alloc_coherent(ab->dev,
14325c1def83SBjoern A. Zeeb 							   ATH12K_PAGE_SIZE,
14335c1def83SBjoern A. Zeeb 							   &dp->spt_info[i].paddr,
14345c1def83SBjoern A. Zeeb 							   GFP_KERNEL);
14355c1def83SBjoern A. Zeeb 
14365c1def83SBjoern A. Zeeb 		if (!dp->spt_info[i].vaddr) {
14375c1def83SBjoern A. Zeeb 			ret = -ENOMEM;
14385c1def83SBjoern A. Zeeb 			goto free;
14395c1def83SBjoern A. Zeeb 		}
14405c1def83SBjoern A. Zeeb 
14415c1def83SBjoern A. Zeeb 		if (dp->spt_info[i].paddr & ATH12K_SPT_4K_ALIGN_CHECK) {
14425c1def83SBjoern A. Zeeb 			ath12k_warn(ab, "SPT allocated memory is not 4K aligned");
14435c1def83SBjoern A. Zeeb 			ret = -EINVAL;
14445c1def83SBjoern A. Zeeb 			goto free;
14455c1def83SBjoern A. Zeeb 		}
14465c1def83SBjoern A. Zeeb 
14475c1def83SBjoern A. Zeeb 		/* Write to PPT in CMEM */
14485c1def83SBjoern A. Zeeb 		ath12k_hif_write32(ab, cmem_base + ATH12K_PPT_ADDR_OFFSET(i),
14495c1def83SBjoern A. Zeeb 				   dp->spt_info[i].paddr >> ATH12K_SPT_4K_ALIGN_OFFSET);
14505c1def83SBjoern A. Zeeb 	}
14515c1def83SBjoern A. Zeeb 
14525c1def83SBjoern A. Zeeb 	ret = ath12k_dp_cc_desc_init(ab);
14535c1def83SBjoern A. Zeeb 	if (ret) {
14545c1def83SBjoern A. Zeeb 		ath12k_warn(ab, "HW CC desc init failed %d", ret);
14555c1def83SBjoern A. Zeeb 		goto free;
14565c1def83SBjoern A. Zeeb 	}
14575c1def83SBjoern A. Zeeb 
14585c1def83SBjoern A. Zeeb 	return 0;
14595c1def83SBjoern A. Zeeb free:
14605c1def83SBjoern A. Zeeb 	ath12k_dp_cc_cleanup(ab);
14615c1def83SBjoern A. Zeeb 	return ret;
14625c1def83SBjoern A. Zeeb }
14635c1def83SBjoern A. Zeeb 
ath12k_dp_reoq_lut_setup(struct ath12k_base * ab)14645c1def83SBjoern A. Zeeb static int ath12k_dp_reoq_lut_setup(struct ath12k_base *ab)
14655c1def83SBjoern A. Zeeb {
14665c1def83SBjoern A. Zeeb 	struct ath12k_dp *dp = &ab->dp;
14675c1def83SBjoern A. Zeeb 
14685c1def83SBjoern A. Zeeb 	if (!ab->hw_params->reoq_lut_support)
14695c1def83SBjoern A. Zeeb 		return 0;
14705c1def83SBjoern A. Zeeb 
14715c1def83SBjoern A. Zeeb 	dp->reoq_lut.vaddr = dma_alloc_coherent(ab->dev,
14725c1def83SBjoern A. Zeeb 						DP_REOQ_LUT_SIZE,
14735c1def83SBjoern A. Zeeb 						&dp->reoq_lut.paddr,
14745c1def83SBjoern A. Zeeb 						GFP_KERNEL | __GFP_ZERO);
14755c1def83SBjoern A. Zeeb 	if (!dp->reoq_lut.vaddr) {
14765c1def83SBjoern A. Zeeb 		ath12k_warn(ab, "failed to allocate memory for reoq table");
14775c1def83SBjoern A. Zeeb 		return -ENOMEM;
14785c1def83SBjoern A. Zeeb 	}
14795c1def83SBjoern A. Zeeb 
14805c1def83SBjoern A. Zeeb 	ath12k_hif_write32(ab, HAL_SEQ_WCSS_UMAC_REO_REG + HAL_REO1_QDESC_LUT_BASE0(ab),
14815c1def83SBjoern A. Zeeb 			   dp->reoq_lut.paddr);
14825c1def83SBjoern A. Zeeb 	return 0;
14835c1def83SBjoern A. Zeeb }
14845c1def83SBjoern A. Zeeb 
ath12k_dp_alloc(struct ath12k_base * ab)14855c1def83SBjoern A. Zeeb int ath12k_dp_alloc(struct ath12k_base *ab)
14865c1def83SBjoern A. Zeeb {
14875c1def83SBjoern A. Zeeb 	struct ath12k_dp *dp = &ab->dp;
14885c1def83SBjoern A. Zeeb 	struct hal_srng *srng = NULL;
14895c1def83SBjoern A. Zeeb 	size_t size = 0;
14905c1def83SBjoern A. Zeeb 	u32 n_link_desc = 0;
14915c1def83SBjoern A. Zeeb 	int ret;
14925c1def83SBjoern A. Zeeb 	int i;
14935c1def83SBjoern A. Zeeb 
14945c1def83SBjoern A. Zeeb 	dp->ab = ab;
14955c1def83SBjoern A. Zeeb 
14965c1def83SBjoern A. Zeeb 	INIT_LIST_HEAD(&dp->reo_cmd_list);
14975c1def83SBjoern A. Zeeb 	INIT_LIST_HEAD(&dp->reo_cmd_cache_flush_list);
14985c1def83SBjoern A. Zeeb 	spin_lock_init(&dp->reo_cmd_lock);
14995c1def83SBjoern A. Zeeb 
15005c1def83SBjoern A. Zeeb 	dp->reo_cmd_cache_flush_count = 0;
15015c1def83SBjoern A. Zeeb 
15025c1def83SBjoern A. Zeeb 	ret = ath12k_wbm_idle_ring_setup(ab, &n_link_desc);
15035c1def83SBjoern A. Zeeb 	if (ret) {
15045c1def83SBjoern A. Zeeb 		ath12k_warn(ab, "failed to setup wbm_idle_ring: %d\n", ret);
15055c1def83SBjoern A. Zeeb 		return ret;
15065c1def83SBjoern A. Zeeb 	}
15075c1def83SBjoern A. Zeeb 
15085c1def83SBjoern A. Zeeb 	srng = &ab->hal.srng_list[dp->wbm_idle_ring.ring_id];
15095c1def83SBjoern A. Zeeb 
15105c1def83SBjoern A. Zeeb 	ret = ath12k_dp_link_desc_setup(ab, dp->link_desc_banks,
15115c1def83SBjoern A. Zeeb 					HAL_WBM_IDLE_LINK, srng, n_link_desc);
15125c1def83SBjoern A. Zeeb 	if (ret) {
15135c1def83SBjoern A. Zeeb 		ath12k_warn(ab, "failed to setup link desc: %d\n", ret);
15145c1def83SBjoern A. Zeeb 		return ret;
15155c1def83SBjoern A. Zeeb 	}
15165c1def83SBjoern A. Zeeb 
15175c1def83SBjoern A. Zeeb 	ret = ath12k_dp_cc_init(ab);
15185c1def83SBjoern A. Zeeb 
15195c1def83SBjoern A. Zeeb 	if (ret) {
15205c1def83SBjoern A. Zeeb 		ath12k_warn(ab, "failed to setup cookie converter %d\n", ret);
15215c1def83SBjoern A. Zeeb 		goto fail_link_desc_cleanup;
15225c1def83SBjoern A. Zeeb 	}
15235c1def83SBjoern A. Zeeb 	ret = ath12k_dp_init_bank_profiles(ab);
15245c1def83SBjoern A. Zeeb 	if (ret) {
15255c1def83SBjoern A. Zeeb 		ath12k_warn(ab, "failed to setup bank profiles %d\n", ret);
15265c1def83SBjoern A. Zeeb 		goto fail_hw_cc_cleanup;
15275c1def83SBjoern A. Zeeb 	}
15285c1def83SBjoern A. Zeeb 
15295c1def83SBjoern A. Zeeb 	ret = ath12k_dp_srng_common_setup(ab);
15305c1def83SBjoern A. Zeeb 	if (ret)
15315c1def83SBjoern A. Zeeb 		goto fail_dp_bank_profiles_cleanup;
15325c1def83SBjoern A. Zeeb 
15335c1def83SBjoern A. Zeeb 	size = sizeof(struct hal_wbm_release_ring_tx) * DP_TX_COMP_RING_SIZE;
15345c1def83SBjoern A. Zeeb 
15355c1def83SBjoern A. Zeeb 	ret = ath12k_dp_reoq_lut_setup(ab);
15365c1def83SBjoern A. Zeeb 	if (ret) {
15375c1def83SBjoern A. Zeeb 		ath12k_warn(ab, "failed to setup reoq table %d\n", ret);
15385c1def83SBjoern A. Zeeb 		goto fail_cmn_srng_cleanup;
15395c1def83SBjoern A. Zeeb 	}
15405c1def83SBjoern A. Zeeb 
15415c1def83SBjoern A. Zeeb 	for (i = 0; i < ab->hw_params->max_tx_ring; i++) {
15425c1def83SBjoern A. Zeeb 		dp->tx_ring[i].tcl_data_ring_id = i;
15435c1def83SBjoern A. Zeeb 
15445c1def83SBjoern A. Zeeb 		dp->tx_ring[i].tx_status_head = 0;
15455c1def83SBjoern A. Zeeb 		dp->tx_ring[i].tx_status_tail = DP_TX_COMP_RING_SIZE - 1;
15465c1def83SBjoern A. Zeeb 		dp->tx_ring[i].tx_status = kmalloc(size, GFP_KERNEL);
15475c1def83SBjoern A. Zeeb 		if (!dp->tx_ring[i].tx_status) {
15485c1def83SBjoern A. Zeeb 			ret = -ENOMEM;
15495c1def83SBjoern A. Zeeb 			/* FIXME: The allocated tx status is not freed
15505c1def83SBjoern A. Zeeb 			 * properly here
15515c1def83SBjoern A. Zeeb 			 */
15525c1def83SBjoern A. Zeeb 			goto fail_cmn_reoq_cleanup;
15535c1def83SBjoern A. Zeeb 		}
15545c1def83SBjoern A. Zeeb 	}
15555c1def83SBjoern A. Zeeb 
15565c1def83SBjoern A. Zeeb 	for (i = 0; i < HAL_DSCP_TID_MAP_TBL_NUM_ENTRIES_MAX; i++)
15575c1def83SBjoern A. Zeeb 		ath12k_hal_tx_set_dscp_tid_map(ab, i);
15585c1def83SBjoern A. Zeeb 
15595c1def83SBjoern A. Zeeb 	ret = ath12k_dp_rx_alloc(ab);
15605c1def83SBjoern A. Zeeb 	if (ret)
15615c1def83SBjoern A. Zeeb 		goto fail_dp_rx_free;
15625c1def83SBjoern A. Zeeb 
15635c1def83SBjoern A. Zeeb 	/* Init any SOC level resource for DP */
15645c1def83SBjoern A. Zeeb 
15655c1def83SBjoern A. Zeeb 	return 0;
15665c1def83SBjoern A. Zeeb 
15675c1def83SBjoern A. Zeeb fail_dp_rx_free:
15685c1def83SBjoern A. Zeeb 	ath12k_dp_rx_free(ab);
15695c1def83SBjoern A. Zeeb 
15705c1def83SBjoern A. Zeeb fail_cmn_reoq_cleanup:
15715c1def83SBjoern A. Zeeb 	ath12k_dp_reoq_lut_cleanup(ab);
15725c1def83SBjoern A. Zeeb 
15735c1def83SBjoern A. Zeeb fail_cmn_srng_cleanup:
15745c1def83SBjoern A. Zeeb 	ath12k_dp_srng_common_cleanup(ab);
15755c1def83SBjoern A. Zeeb 
15765c1def83SBjoern A. Zeeb fail_dp_bank_profiles_cleanup:
15775c1def83SBjoern A. Zeeb 	ath12k_dp_deinit_bank_profiles(ab);
15785c1def83SBjoern A. Zeeb 
15795c1def83SBjoern A. Zeeb fail_hw_cc_cleanup:
15805c1def83SBjoern A. Zeeb 	ath12k_dp_cc_cleanup(ab);
15815c1def83SBjoern A. Zeeb 
15825c1def83SBjoern A. Zeeb fail_link_desc_cleanup:
15835c1def83SBjoern A. Zeeb 	ath12k_dp_link_desc_cleanup(ab, dp->link_desc_banks,
15845c1def83SBjoern A. Zeeb 				    HAL_WBM_IDLE_LINK, &dp->wbm_idle_ring);
15855c1def83SBjoern A. Zeeb 
15865c1def83SBjoern A. Zeeb 	return ret;
15875c1def83SBjoern A. Zeeb }
1588