1# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause)
2%YAML 1.2
3---
4$id: http://devicetree.org/schemas/pinctrl/qcom,qcm2290-tlmm.yaml#
5$schema: http://devicetree.org/meta-schemas/core.yaml#
6
7title: Qualcomm Technologies, Inc. QCM2290 TLMM block
8
9maintainers:
10  - Shawn Guo <shawn.guo@linaro.org>
11
12description:
13  Top Level Mode Multiplexer pin controller in Qualcomm QCM2290 SoC.
14
15properties:
16  compatible:
17    const: qcom,qcm2290-tlmm
18
19  reg:
20    maxItems: 1
21
22  interrupts:
23    maxItems: 1
24
25  interrupt-controller: true
26  "#interrupt-cells": true
27  gpio-controller: true
28  "#gpio-cells": true
29  gpio-ranges: true
30  wakeup-parent: true
31
32patternProperties:
33  "-state$":
34    oneOf:
35      - $ref: "#/$defs/qcom-qcm2290-tlmm-state"
36      - patternProperties:
37          "-pins$":
38            $ref: "#/$defs/qcom-qcm2290-tlmm-state"
39        additionalProperties: false
40
41$defs:
42  qcom-qcm2290-tlmm-state:
43    type: object
44    description:
45      Pinctrl node's client devices use subnodes for desired pin configuration.
46      Client device subnodes use below standard properties.
47    $ref: qcom,tlmm-common.yaml#/$defs/qcom-tlmm-state
48
49    properties:
50      pins:
51        description:
52          List of gpio pins affected by the properties specified in this
53          subnode.
54        items:
55          oneOf:
56            - pattern: "^gpio([0-9]|[1-9][0-9]|1[0-1][0-9]|12[0-6])$"
57            - enum: [ sdc1_rclk, sdc1_clk, sdc1_cmd, sdc1_data,
58                      sdc2_clk, sdc2_cmd, sdc2_data ]
59        minItems: 1
60        maxItems: 36
61
62      function:
63        description:
64          Specify the alternative function to be configured for the specified
65          pins.
66
67        enum: [ adsp_ext, agera_pll, atest, cam_mclk, cci_async, cci_i2c,
68                cci_timer0, cci_timer1, cci_timer2, cci_timer3, char_exec,
69                cri_trng, cri_trng0, cri_trng1, dac_calib, dbg_out, ddr_bist,
70                ddr_pxi0, ddr_pxi1, ddr_pxi2, ddr_pxi3, gcc_gp1, gcc_gp2,
71                gcc_gp3, gpio, gp_pdm0, gp_pdm1, gp_pdm2, gsm0_tx, gsm1_tx,
72                jitter_bist, mdp_vsync, mdp_vsync_out_0, mdp_vsync_out_1,
73                mpm_pwr, mss_lte, m_voc, nav_gpio, pa_indicator, pbs0, pbs1,
74                pbs2, pbs3, pbs4, pbs5, pbs6, pbs7, pbs8, pbs9, pbs10, pbs11,
75                pbs12, pbs13, pbs14, pbs15, pbs_out, phase_flag, pll_bist,
76                pll_bypassnl, pll_reset, prng_rosc, pwm_0, pwm_1, pwm_2, pwm_3,
77                pwm_4, pwm_5, pwm_6, pwm_7, pwm_8, pwm_9, qdss_cti, qdss_gpio,
78                qup0, qup1, qup2, qup3, qup4, qup5, sdc1_tb, sdc2_tb, sd_write,
79                ssbi_wtr1, tgu_ch0, tgu_ch1, tgu_ch2, tgu_ch3, tsense_pwm,
80                uim1_clk, uim1_data, uim1_present, uim1_reset, uim2_clk,
81                uim2_data, uim2_present, uim2_reset, usb_phy, vfr_1,
82                vsense_trigger, wlan1_adc0, wlan1_adc1 ]
83
84      bias-pull-down: true
85      bias-pull-up: true
86      bias-disable: true
87      drive-strength: true
88      input-enable: true
89      output-high: true
90      output-low: true
91
92    required:
93      - pins
94
95    additionalProperties: false
96
97allOf:
98  - $ref: /schemas/pinctrl/qcom,tlmm-common.yaml#
99
100required:
101  - compatible
102  - reg
103
104additionalProperties: false
105
106examples:
107  - |
108    #include <dt-bindings/interrupt-controller/arm-gic.h>
109    tlmm: pinctrl@500000 {
110        compatible = "qcom,qcm2290-tlmm";
111        reg = <0x500000 0x300000>;
112        interrupts = <GIC_SPI 227 IRQ_TYPE_LEVEL_HIGH>;
113        gpio-controller;
114        #gpio-cells = <2>;
115        interrupt-controller;
116        #interrupt-cells = <2>;
117        gpio-ranges = <&tlmm 0 0 127>;
118
119        sdc2_on_state: sdc2-on-state {
120            clk-pins {
121                pins = "sdc2_clk";
122                bias-disable;
123                drive-strength = <16>;
124            };
125
126            cmd-pins {
127                pins = "sdc2_cmd";
128                bias-pull-up;
129                drive-strength = <10>;
130            };
131
132            data-pins {
133                pins = "sdc2_data";
134                bias-pull-up;
135                drive-strength = <10>;
136            };
137        };
138    };
139