14ad7e9b0SAdrian Chadd /*- 2f4a3eb02SAdrian Chadd * Copyright (c) 2015-2016 Landon Fuller <landon@landonf.org> 3f4a3eb02SAdrian Chadd * Copyright (c) 2016 Michael Zhilin <mizhka@gmail.com> 48e35bf83SLandon J. Fuller * Copyright (c) 2017 The FreeBSD Foundation 54ad7e9b0SAdrian Chadd * All rights reserved. 64ad7e9b0SAdrian Chadd * 74e96bf3aSLandon J. Fuller * Portions of this software were developed by Landon Fuller 84e96bf3aSLandon J. Fuller * under sponsorship from the FreeBSD Foundation. 98e35bf83SLandon J. Fuller * 104ad7e9b0SAdrian Chadd * Redistribution and use in source and binary forms, with or without 114ad7e9b0SAdrian Chadd * modification, are permitted provided that the following conditions 124ad7e9b0SAdrian Chadd * are met: 134ad7e9b0SAdrian Chadd * 1. Redistributions of source code must retain the above copyright 144ad7e9b0SAdrian Chadd * notice, this list of conditions and the following disclaimer, 154ad7e9b0SAdrian Chadd * without modification. 164ad7e9b0SAdrian Chadd * 2. Redistributions in binary form must reproduce at minimum a disclaimer 174ad7e9b0SAdrian Chadd * similar to the "NO WARRANTY" disclaimer below ("Disclaimer") and any 184ad7e9b0SAdrian Chadd * redistribution must be conditioned upon including a substantially 194ad7e9b0SAdrian Chadd * similar Disclaimer requirement for further binary redistribution. 204ad7e9b0SAdrian Chadd * 214ad7e9b0SAdrian Chadd * NO WARRANTY 224ad7e9b0SAdrian Chadd * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 234ad7e9b0SAdrian Chadd * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 244ad7e9b0SAdrian Chadd * LIMITED TO, THE IMPLIED WARRANTIES OF NONINFRINGEMENT, MERCHANTIBILITY 254ad7e9b0SAdrian Chadd * AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL 264ad7e9b0SAdrian Chadd * THE COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY, 274ad7e9b0SAdrian Chadd * OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 284ad7e9b0SAdrian Chadd * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 294ad7e9b0SAdrian Chadd * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER 304ad7e9b0SAdrian Chadd * IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 314ad7e9b0SAdrian Chadd * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF 324ad7e9b0SAdrian Chadd * THE POSSIBILITY OF SUCH DAMAGES. 334ad7e9b0SAdrian Chadd */ 344ad7e9b0SAdrian Chadd 354ad7e9b0SAdrian Chadd #include <sys/cdefs.h> 364ad7e9b0SAdrian Chadd __FBSDID("$FreeBSD$"); 374ad7e9b0SAdrian Chadd 384ad7e9b0SAdrian Chadd /* 394ad7e9b0SAdrian Chadd * Broadcom ChipCommon driver. 404ad7e9b0SAdrian Chadd * 414ad7e9b0SAdrian Chadd * With the exception of some very early chipsets, the ChipCommon core 424ad7e9b0SAdrian Chadd * has been included in all HND SoCs and chipsets based on the siba(4) 434ad7e9b0SAdrian Chadd * and bcma(4) interconnects, providing a common interface to chipset 440c91e892SLandon J. Fuller * identification, bus enumeration, UARTs, clocks, watchdog interrupts, 450c91e892SLandon J. Fuller * GPIO, flash, etc. 464ad7e9b0SAdrian Chadd */ 474ad7e9b0SAdrian Chadd 484ad7e9b0SAdrian Chadd #include <sys/param.h> 494ad7e9b0SAdrian Chadd #include <sys/kernel.h> 50f4a3eb02SAdrian Chadd #include <sys/lock.h> 514ad7e9b0SAdrian Chadd #include <sys/bus.h> 52e129bcd6SLandon J. Fuller #include <sys/rman.h> 53f4a3eb02SAdrian Chadd #include <sys/malloc.h> 544ad7e9b0SAdrian Chadd #include <sys/module.h> 55f4a3eb02SAdrian Chadd #include <sys/mutex.h> 564ad7e9b0SAdrian Chadd #include <sys/systm.h> 574ad7e9b0SAdrian Chadd 584ad7e9b0SAdrian Chadd #include <machine/bus.h> 594ad7e9b0SAdrian Chadd #include <machine/resource.h> 604ad7e9b0SAdrian Chadd 614ad7e9b0SAdrian Chadd #include <dev/bhnd/bhnd.h> 62f4a3eb02SAdrian Chadd #include <dev/bhnd/bhndvar.h> 63e83ce340SAdrian Chadd 644ad7e9b0SAdrian Chadd #include "chipcreg.h" 654ad7e9b0SAdrian Chadd #include "chipcvar.h" 660c91e892SLandon J. Fuller 67f4a3eb02SAdrian Chadd #include "chipc_private.h" 684ad7e9b0SAdrian Chadd 694ad7e9b0SAdrian Chadd devclass_t bhnd_chipc_devclass; /**< bhnd(4) chipcommon device class */ 704ad7e9b0SAdrian Chadd 7136e4410aSAdrian Chadd static struct bhnd_device_quirk chipc_quirks[]; 7236e4410aSAdrian Chadd 734ad7e9b0SAdrian Chadd /* Supported device identifiers */ 7436e4410aSAdrian Chadd static const struct bhnd_device chipc_devices[] = { 75b0b9c854SLandon J. Fuller BHND_DEVICE(BCM, CC, NULL, chipc_quirks), 764cb7084eSLandon J. Fuller BHND_DEVICE(BCM, 4706_CC, NULL, chipc_quirks), 7736e4410aSAdrian Chadd BHND_DEVICE_END 784ad7e9b0SAdrian Chadd }; 794ad7e9b0SAdrian Chadd 8036e4410aSAdrian Chadd 814ad7e9b0SAdrian Chadd /* Device quirks table */ 824ad7e9b0SAdrian Chadd static struct bhnd_device_quirk chipc_quirks[] = { 8356a4cdd1SLandon J. Fuller /* HND OTP controller revisions */ 8456a4cdd1SLandon J. Fuller BHND_CORE_QUIRK (HWREV_EQ (12), CHIPC_QUIRK_OTP_HND), /* (?) */ 8556a4cdd1SLandon J. Fuller BHND_CORE_QUIRK (HWREV_EQ (17), CHIPC_QUIRK_OTP_HND), /* BCM4311 */ 8656a4cdd1SLandon J. Fuller BHND_CORE_QUIRK (HWREV_EQ (22), CHIPC_QUIRK_OTP_HND), /* BCM4312 */ 8756a4cdd1SLandon J. Fuller 8856a4cdd1SLandon J. Fuller /* IPX OTP controller revisions */ 8956a4cdd1SLandon J. Fuller BHND_CORE_QUIRK (HWREV_EQ (21), CHIPC_QUIRK_OTP_IPX), 9056a4cdd1SLandon J. Fuller BHND_CORE_QUIRK (HWREV_GTE(23), CHIPC_QUIRK_OTP_IPX), 9156a4cdd1SLandon J. Fuller 925ad9ac03SAdrian Chadd BHND_CORE_QUIRK (HWREV_GTE(32), CHIPC_QUIRK_SUPPORTS_SPROM), 935ad9ac03SAdrian Chadd BHND_CORE_QUIRK (HWREV_GTE(35), CHIPC_QUIRK_SUPPORTS_CAP_EXT), 9456a4cdd1SLandon J. Fuller BHND_CORE_QUIRK (HWREV_GTE(49), CHIPC_QUIRK_IPX_OTPL_SIZE), 955ad9ac03SAdrian Chadd 965ad9ac03SAdrian Chadd /* 4706 variant quirks */ 975ad9ac03SAdrian Chadd BHND_CORE_QUIRK (HWREV_EQ (38), CHIPC_QUIRK_4706_NFLASH), /* BCM5357? */ 985ad9ac03SAdrian Chadd BHND_CHIP_QUIRK (4706, HWREV_ANY, CHIPC_QUIRK_4706_NFLASH), 995ad9ac03SAdrian Chadd 1005ad9ac03SAdrian Chadd /* 4331 quirks*/ 1015ad9ac03SAdrian Chadd BHND_CHIP_QUIRK (4331, HWREV_ANY, CHIPC_QUIRK_4331_EXTPA_MUX_SPROM), 1025ad9ac03SAdrian Chadd BHND_PKG_QUIRK (4331, TN, CHIPC_QUIRK_4331_GPIO2_5_MUX_SPROM), 1035ad9ac03SAdrian Chadd BHND_PKG_QUIRK (4331, TNA0, CHIPC_QUIRK_4331_GPIO2_5_MUX_SPROM), 1045ad9ac03SAdrian Chadd BHND_PKG_QUIRK (4331, TT, CHIPC_QUIRK_4331_EXTPA2_MUX_SPROM), 1055ad9ac03SAdrian Chadd 1065ad9ac03SAdrian Chadd /* 4360 quirks */ 1075ad9ac03SAdrian Chadd BHND_CHIP_QUIRK (4352, HWREV_LTE(2), CHIPC_QUIRK_4360_FEM_MUX_SPROM), 1085ad9ac03SAdrian Chadd BHND_CHIP_QUIRK (43460, HWREV_LTE(2), CHIPC_QUIRK_4360_FEM_MUX_SPROM), 1095ad9ac03SAdrian Chadd BHND_CHIP_QUIRK (43462, HWREV_LTE(2), CHIPC_QUIRK_4360_FEM_MUX_SPROM), 1105ad9ac03SAdrian Chadd BHND_CHIP_QUIRK (43602, HWREV_LTE(2), CHIPC_QUIRK_4360_FEM_MUX_SPROM), 111f4a3eb02SAdrian Chadd 11236e4410aSAdrian Chadd BHND_DEVICE_QUIRK_END 1134ad7e9b0SAdrian Chadd }; 1144ad7e9b0SAdrian Chadd 1150c91e892SLandon J. Fuller static int chipc_add_children(struct chipc_softc *sc); 116f4a3eb02SAdrian Chadd 11756a4cdd1SLandon J. Fuller static bhnd_nvram_src chipc_find_nvram_src(struct chipc_softc *sc, 11856a4cdd1SLandon J. Fuller struct chipc_caps *caps); 119f4a3eb02SAdrian Chadd static int chipc_read_caps(struct chipc_softc *sc, 120f4a3eb02SAdrian Chadd struct chipc_caps *caps); 121f4a3eb02SAdrian Chadd 122f90f4b65SLandon J. Fuller static bool chipc_should_enable_muxed_sprom( 123f4a3eb02SAdrian Chadd struct chipc_softc *sc); 124f90f4b65SLandon J. Fuller static int chipc_enable_otp_power(struct chipc_softc *sc); 125f90f4b65SLandon J. Fuller static void chipc_disable_otp_power(struct chipc_softc *sc); 126f90f4b65SLandon J. Fuller static int chipc_enable_sprom_pins(struct chipc_softc *sc); 127f90f4b65SLandon J. Fuller static void chipc_disable_sprom_pins(struct chipc_softc *sc); 128f4a3eb02SAdrian Chadd 129f90f4b65SLandon J. Fuller static int chipc_try_activate_resource(struct chipc_softc *sc, 130f90f4b65SLandon J. Fuller device_t child, int type, int rid, 131f90f4b65SLandon J. Fuller struct resource *r, bool req_direct); 1320c91e892SLandon J. Fuller 133f4a3eb02SAdrian Chadd static int chipc_init_rman(struct chipc_softc *sc); 134f4a3eb02SAdrian Chadd static void chipc_free_rman(struct chipc_softc *sc); 135f90f4b65SLandon J. Fuller static struct rman *chipc_get_rman(struct chipc_softc *sc, int type); 136f4a3eb02SAdrian Chadd 1374ad7e9b0SAdrian Chadd /* quirk and capability flag convenience macros */ 1384ad7e9b0SAdrian Chadd #define CHIPC_QUIRK(_sc, _name) \ 1394ad7e9b0SAdrian Chadd ((_sc)->quirks & CHIPC_QUIRK_ ## _name) 1404ad7e9b0SAdrian Chadd 1414ad7e9b0SAdrian Chadd #define CHIPC_CAP(_sc, _name) \ 142f4a3eb02SAdrian Chadd ((_sc)->caps._name) 1434ad7e9b0SAdrian Chadd 1444ad7e9b0SAdrian Chadd #define CHIPC_ASSERT_QUIRK(_sc, name) \ 1454ad7e9b0SAdrian Chadd KASSERT(CHIPC_QUIRK((_sc), name), ("quirk " __STRING(_name) " not set")) 1464ad7e9b0SAdrian Chadd 1474ad7e9b0SAdrian Chadd #define CHIPC_ASSERT_CAP(_sc, name) \ 1484ad7e9b0SAdrian Chadd KASSERT(CHIPC_CAP((_sc), name), ("capability " __STRING(_name) " not set")) 1494ad7e9b0SAdrian Chadd 1504ad7e9b0SAdrian Chadd static int 1514ad7e9b0SAdrian Chadd chipc_probe(device_t dev) 1524ad7e9b0SAdrian Chadd { 15336e4410aSAdrian Chadd const struct bhnd_device *id; 1544ad7e9b0SAdrian Chadd 15536e4410aSAdrian Chadd id = bhnd_device_lookup(dev, chipc_devices, sizeof(chipc_devices[0])); 15636e4410aSAdrian Chadd if (id == NULL) 1574ad7e9b0SAdrian Chadd return (ENXIO); 15836e4410aSAdrian Chadd 15936e4410aSAdrian Chadd bhnd_set_default_core_desc(dev); 16036e4410aSAdrian Chadd return (BUS_PROBE_DEFAULT); 1614ad7e9b0SAdrian Chadd } 1624ad7e9b0SAdrian Chadd 1634ad7e9b0SAdrian Chadd static int 1644ad7e9b0SAdrian Chadd chipc_attach(device_t dev) 1654ad7e9b0SAdrian Chadd { 1664ad7e9b0SAdrian Chadd struct chipc_softc *sc; 1674ad7e9b0SAdrian Chadd int error; 1684ad7e9b0SAdrian Chadd 1694ad7e9b0SAdrian Chadd sc = device_get_softc(dev); 1704ad7e9b0SAdrian Chadd sc->dev = dev; 17136e4410aSAdrian Chadd sc->quirks = bhnd_device_quirks(dev, chipc_devices, 17236e4410aSAdrian Chadd sizeof(chipc_devices[0])); 173f4a3eb02SAdrian Chadd sc->sprom_refcnt = 0; 174e83ce340SAdrian Chadd 175e83ce340SAdrian Chadd CHIPC_LOCK_INIT(sc); 176f4a3eb02SAdrian Chadd STAILQ_INIT(&sc->mem_regions); 1774ad7e9b0SAdrian Chadd 178f4a3eb02SAdrian Chadd /* Set up resource management */ 179f4a3eb02SAdrian Chadd if ((error = chipc_init_rman(sc))) { 180f4a3eb02SAdrian Chadd device_printf(sc->dev, 181f4a3eb02SAdrian Chadd "failed to initialize chipc resource state: %d\n", error); 182f4a3eb02SAdrian Chadd goto failed; 183f4a3eb02SAdrian Chadd } 1844ad7e9b0SAdrian Chadd 1850c91e892SLandon J. Fuller /* Allocate the region containing the chipc register block */ 186f4a3eb02SAdrian Chadd if ((sc->core_region = chipc_find_region_by_rid(sc, 0)) == NULL) { 187f4a3eb02SAdrian Chadd error = ENXIO; 188f4a3eb02SAdrian Chadd goto failed; 189f4a3eb02SAdrian Chadd } 190f4a3eb02SAdrian Chadd 191f4a3eb02SAdrian Chadd error = chipc_retain_region(sc, sc->core_region, 192f4a3eb02SAdrian Chadd RF_ALLOCATED|RF_ACTIVE); 193f4a3eb02SAdrian Chadd if (error) { 194f4a3eb02SAdrian Chadd sc->core_region = NULL; 195f4a3eb02SAdrian Chadd goto failed; 1960c91e892SLandon J. Fuller } 1970c91e892SLandon J. Fuller 1980c91e892SLandon J. Fuller /* Save a direct reference to our chipc registers */ 199f4a3eb02SAdrian Chadd sc->core = sc->core_region->cr_res; 2004ad7e9b0SAdrian Chadd 201f4a3eb02SAdrian Chadd /* Fetch and parse capability register(s) */ 202f4a3eb02SAdrian Chadd if ((error = chipc_read_caps(sc, &sc->caps))) 203f4a3eb02SAdrian Chadd goto failed; 2044ad7e9b0SAdrian Chadd 205f4a3eb02SAdrian Chadd if (bootverbose) 206f4a3eb02SAdrian Chadd chipc_print_caps(sc->dev, &sc->caps); 207f4a3eb02SAdrian Chadd 2080c91e892SLandon J. Fuller /* Attach all supported child devices */ 2090c91e892SLandon J. Fuller if ((error = chipc_add_children(sc))) 2100c91e892SLandon J. Fuller goto failed; 2110c91e892SLandon J. Fuller 2124e96bf3aSLandon J. Fuller /* 2134e96bf3aSLandon J. Fuller * Register ourselves with the bus; we're fully initialized and can 2144e96bf3aSLandon J. Fuller * response to ChipCommin API requests. 2154e96bf3aSLandon J. Fuller * 2164e96bf3aSLandon J. Fuller * Since our children may need access to ChipCommon, this must be done 2174e96bf3aSLandon J. Fuller * before attaching our children below (via bus_generic_attach). 2184e96bf3aSLandon J. Fuller */ 2194e96bf3aSLandon J. Fuller if ((error = bhnd_register_provider(dev, BHND_SERVICE_CHIPC))) 220f4a3eb02SAdrian Chadd goto failed; 2214ad7e9b0SAdrian Chadd 2224e96bf3aSLandon J. Fuller if ((error = bus_generic_attach(dev))) 2238e35bf83SLandon J. Fuller goto failed; 2248e35bf83SLandon J. Fuller 2254ad7e9b0SAdrian Chadd return (0); 2264ad7e9b0SAdrian Chadd 227f4a3eb02SAdrian Chadd failed: 2287d1fb1aaSLandon J. Fuller device_delete_children(sc->dev); 2297d1fb1aaSLandon J. Fuller 230f4a3eb02SAdrian Chadd if (sc->core_region != NULL) { 231f4a3eb02SAdrian Chadd chipc_release_region(sc, sc->core_region, 232f4a3eb02SAdrian Chadd RF_ALLOCATED|RF_ACTIVE); 233f4a3eb02SAdrian Chadd } 234f4a3eb02SAdrian Chadd 235f4a3eb02SAdrian Chadd chipc_free_rman(sc); 236e83ce340SAdrian Chadd CHIPC_LOCK_DESTROY(sc); 2374ad7e9b0SAdrian Chadd return (error); 2384ad7e9b0SAdrian Chadd } 2394ad7e9b0SAdrian Chadd 2404ad7e9b0SAdrian Chadd static int 2414ad7e9b0SAdrian Chadd chipc_detach(device_t dev) 2424ad7e9b0SAdrian Chadd { 2434ad7e9b0SAdrian Chadd struct chipc_softc *sc; 244f4a3eb02SAdrian Chadd int error; 2454ad7e9b0SAdrian Chadd 2464ad7e9b0SAdrian Chadd sc = device_get_softc(dev); 247f4a3eb02SAdrian Chadd 2488e35bf83SLandon J. Fuller if ((error = bhnd_deregister_provider(dev, BHND_SERVICE_ANY))) 2498e35bf83SLandon J. Fuller return (error); 2508e35bf83SLandon J. Fuller 251f4a3eb02SAdrian Chadd if ((error = bus_generic_detach(dev))) 252f4a3eb02SAdrian Chadd return (error); 253f4a3eb02SAdrian Chadd 254f4a3eb02SAdrian Chadd chipc_release_region(sc, sc->core_region, RF_ALLOCATED|RF_ACTIVE); 255f4a3eb02SAdrian Chadd chipc_free_rman(sc); 256e83ce340SAdrian Chadd 257e83ce340SAdrian Chadd CHIPC_LOCK_DESTROY(sc); 2584ad7e9b0SAdrian Chadd 2594ad7e9b0SAdrian Chadd return (0); 2604ad7e9b0SAdrian Chadd } 2614ad7e9b0SAdrian Chadd 2620c91e892SLandon J. Fuller static int 2630c91e892SLandon J. Fuller chipc_add_children(struct chipc_softc *sc) 2640c91e892SLandon J. Fuller { 2650c91e892SLandon J. Fuller device_t child; 2660c91e892SLandon J. Fuller const char *flash_bus; 2670c91e892SLandon J. Fuller int error; 2680c91e892SLandon J. Fuller 2690c91e892SLandon J. Fuller /* SPROM/OTP */ 2700c91e892SLandon J. Fuller if (sc->caps.nvram_src == BHND_NVRAM_SRC_SPROM || 2710c91e892SLandon J. Fuller sc->caps.nvram_src == BHND_NVRAM_SRC_OTP) 2720c91e892SLandon J. Fuller { 2730c91e892SLandon J. Fuller child = BUS_ADD_CHILD(sc->dev, 0, "bhnd_nvram", -1); 2740c91e892SLandon J. Fuller if (child == NULL) { 2750c91e892SLandon J. Fuller device_printf(sc->dev, "failed to add nvram device\n"); 2760c91e892SLandon J. Fuller return (ENXIO); 2770c91e892SLandon J. Fuller } 2780c91e892SLandon J. Fuller 2790c91e892SLandon J. Fuller /* Both OTP and external SPROM are mapped at CHIPC_SPROM_OTP */ 280caeff9a3SLandon J. Fuller error = chipc_set_mem_resource(sc, child, 0, CHIPC_SPROM_OTP, 281caeff9a3SLandon J. Fuller CHIPC_SPROM_OTP_SIZE, 0, 0); 282caeff9a3SLandon J. Fuller if (error) { 283caeff9a3SLandon J. Fuller device_printf(sc->dev, "failed to set OTP memory " 284caeff9a3SLandon J. Fuller "resource: %d\n", error); 2850c91e892SLandon J. Fuller return (error); 2860c91e892SLandon J. Fuller } 287caeff9a3SLandon J. Fuller } 2880c91e892SLandon J. Fuller 2890c91e892SLandon J. Fuller /* 290f90f4b65SLandon J. Fuller * PMU/PWR_CTRL 2910c91e892SLandon J. Fuller * 292f90f4b65SLandon J. Fuller * On AOB ("Always on Bus") devices, the PMU core (if it exists) is 293f90f4b65SLandon J. Fuller * attached directly to the bhnd(4) bus -- not chipc. 2940c91e892SLandon J. Fuller */ 2954e96bf3aSLandon J. Fuller if (sc->caps.pmu && !sc->caps.aob) { 2964e96bf3aSLandon J. Fuller child = BUS_ADD_CHILD(sc->dev, 0, "bhnd_pmu", 0); 2970c91e892SLandon J. Fuller if (child == NULL) { 2980c91e892SLandon J. Fuller device_printf(sc->dev, "failed to add pmu\n"); 2990c91e892SLandon J. Fuller return (ENXIO); 3000c91e892SLandon J. Fuller } 3014e96bf3aSLandon J. Fuller } else if (sc->caps.pwr_ctrl) { 3024e96bf3aSLandon J. Fuller child = BUS_ADD_CHILD(sc->dev, 0, "bhnd_pwrctl", 0); 3034e96bf3aSLandon J. Fuller if (child == NULL) { 3044e96bf3aSLandon J. Fuller device_printf(sc->dev, "failed to add pwrctl\n"); 3054e96bf3aSLandon J. Fuller return (ENXIO); 3064e96bf3aSLandon J. Fuller } 3070c91e892SLandon J. Fuller } 3080c91e892SLandon J. Fuller 3090c91e892SLandon J. Fuller /* All remaining devices are SoC-only */ 3100c91e892SLandon J. Fuller if (bhnd_get_attach_type(sc->dev) != BHND_ATTACH_NATIVE) 3110c91e892SLandon J. Fuller return (0); 3120c91e892SLandon J. Fuller 3130c91e892SLandon J. Fuller /* UARTs */ 3140c91e892SLandon J. Fuller for (u_int i = 0; i < min(sc->caps.num_uarts, CHIPC_UART_MAX); i++) { 315caeff9a3SLandon J. Fuller int irq_rid, mem_rid; 316caeff9a3SLandon J. Fuller 317caeff9a3SLandon J. Fuller irq_rid = 0; 318caeff9a3SLandon J. Fuller mem_rid = 0; 319caeff9a3SLandon J. Fuller 3200c91e892SLandon J. Fuller child = BUS_ADD_CHILD(sc->dev, 0, "uart", -1); 3210c91e892SLandon J. Fuller if (child == NULL) { 3220c91e892SLandon J. Fuller device_printf(sc->dev, "failed to add uart%u\n", i); 3230c91e892SLandon J. Fuller return (ENXIO); 3240c91e892SLandon J. Fuller } 3250c91e892SLandon J. Fuller 3260c91e892SLandon J. Fuller /* Shared IRQ */ 327caeff9a3SLandon J. Fuller error = chipc_set_irq_resource(sc, child, irq_rid, 0); 3280c91e892SLandon J. Fuller if (error) { 3290c91e892SLandon J. Fuller device_printf(sc->dev, "failed to set uart%u irq %u\n", 330caeff9a3SLandon J. Fuller i, 0); 3310c91e892SLandon J. Fuller return (error); 3320c91e892SLandon J. Fuller } 3330c91e892SLandon J. Fuller 3340c91e892SLandon J. Fuller /* UART registers are mapped sequentially */ 335caeff9a3SLandon J. Fuller error = chipc_set_mem_resource(sc, child, mem_rid, 3360c91e892SLandon J. Fuller CHIPC_UART(i), CHIPC_UART_SIZE, 0, 0); 337caeff9a3SLandon J. Fuller if (error) { 338caeff9a3SLandon J. Fuller device_printf(sc->dev, "failed to set uart%u memory " 339caeff9a3SLandon J. Fuller "resource: %d\n", i, error); 3400c91e892SLandon J. Fuller return (error); 3410c91e892SLandon J. Fuller } 342caeff9a3SLandon J. Fuller } 3430c91e892SLandon J. Fuller 3440c91e892SLandon J. Fuller /* Flash */ 3450c91e892SLandon J. Fuller flash_bus = chipc_flash_bus_name(sc->caps.flash_type); 3460c91e892SLandon J. Fuller if (flash_bus != NULL) { 347caeff9a3SLandon J. Fuller int rid; 348caeff9a3SLandon J. Fuller 3490c91e892SLandon J. Fuller child = BUS_ADD_CHILD(sc->dev, 0, flash_bus, -1); 3500c91e892SLandon J. Fuller if (child == NULL) { 3510c91e892SLandon J. Fuller device_printf(sc->dev, "failed to add %s device\n", 3520c91e892SLandon J. Fuller flash_bus); 3530c91e892SLandon J. Fuller return (ENXIO); 3540c91e892SLandon J. Fuller } 3550c91e892SLandon J. Fuller 3560c91e892SLandon J. Fuller /* flash memory mapping */ 357caeff9a3SLandon J. Fuller rid = 0; 358caeff9a3SLandon J. Fuller error = chipc_set_mem_resource(sc, child, rid, 0, RM_MAX_END, 1, 359caeff9a3SLandon J. Fuller 1); 360caeff9a3SLandon J. Fuller if (error) { 361caeff9a3SLandon J. Fuller device_printf(sc->dev, "failed to set flash memory " 362caeff9a3SLandon J. Fuller "resource %d: %d\n", rid, error); 3630c91e892SLandon J. Fuller return (error); 364caeff9a3SLandon J. Fuller } 3650c91e892SLandon J. Fuller 3660c91e892SLandon J. Fuller /* flashctrl registers */ 367caeff9a3SLandon J. Fuller rid++; 368caeff9a3SLandon J. Fuller error = chipc_set_mem_resource(sc, child, rid, 3690c91e892SLandon J. Fuller CHIPC_SFLASH_BASE, CHIPC_SFLASH_SIZE, 0, 0); 370caeff9a3SLandon J. Fuller if (error) { 371caeff9a3SLandon J. Fuller device_printf(sc->dev, "failed to set flash memory " 372caeff9a3SLandon J. Fuller "resource %d: %d\n", rid, error); 3730c91e892SLandon J. Fuller return (error); 3740c91e892SLandon J. Fuller } 375caeff9a3SLandon J. Fuller } 3760c91e892SLandon J. Fuller 3770c91e892SLandon J. Fuller return (0); 3780c91e892SLandon J. Fuller } 3790c91e892SLandon J. Fuller 38056a4cdd1SLandon J. Fuller /** 38156a4cdd1SLandon J. Fuller * Determine the NVRAM data source for this device. 38256a4cdd1SLandon J. Fuller * 38356a4cdd1SLandon J. Fuller * The SPROM, OTP, and flash capability flags must be fully populated in 38456a4cdd1SLandon J. Fuller * @p caps. 38556a4cdd1SLandon J. Fuller * 38656a4cdd1SLandon J. Fuller * @param sc chipc driver state. 38756a4cdd1SLandon J. Fuller * @param caps capability flags to be used to derive NVRAM configuration. 38856a4cdd1SLandon J. Fuller */ 38956a4cdd1SLandon J. Fuller static bhnd_nvram_src 39056a4cdd1SLandon J. Fuller chipc_find_nvram_src(struct chipc_softc *sc, struct chipc_caps *caps) 39156a4cdd1SLandon J. Fuller { 39256a4cdd1SLandon J. Fuller uint32_t otp_st, srom_ctrl; 39356a4cdd1SLandon J. Fuller 39456a4cdd1SLandon J. Fuller /* 39556a4cdd1SLandon J. Fuller * We check for hardware presence in order of precedence. For example, 39656a4cdd1SLandon J. Fuller * SPROM is is always used in preference to internal OTP if found. 39756a4cdd1SLandon J. Fuller */ 3981728aef2SLandon J. Fuller if (CHIPC_QUIRK(sc, SUPPORTS_SPROM) && caps->sprom) { 39956a4cdd1SLandon J. Fuller srom_ctrl = bhnd_bus_read_4(sc->core, CHIPC_SPROM_CTRL); 40056a4cdd1SLandon J. Fuller if (srom_ctrl & CHIPC_SRC_PRESENT) 40156a4cdd1SLandon J. Fuller return (BHND_NVRAM_SRC_SPROM); 40256a4cdd1SLandon J. Fuller } 40356a4cdd1SLandon J. Fuller 40456a4cdd1SLandon J. Fuller /* Check for programmed OTP H/W subregion (contains SROM data) */ 40556a4cdd1SLandon J. Fuller if (CHIPC_QUIRK(sc, SUPPORTS_OTP) && caps->otp_size > 0) { 40656a4cdd1SLandon J. Fuller /* TODO: need access to HND-OTP device */ 40756a4cdd1SLandon J. Fuller if (!CHIPC_QUIRK(sc, OTP_HND)) { 40856a4cdd1SLandon J. Fuller device_printf(sc->dev, 40956a4cdd1SLandon J. Fuller "NVRAM unavailable: unsupported OTP controller.\n"); 41056a4cdd1SLandon J. Fuller return (BHND_NVRAM_SRC_UNKNOWN); 41156a4cdd1SLandon J. Fuller } 41256a4cdd1SLandon J. Fuller 41356a4cdd1SLandon J. Fuller otp_st = bhnd_bus_read_4(sc->core, CHIPC_OTPST); 41456a4cdd1SLandon J. Fuller if (otp_st & CHIPC_OTPS_GUP_HW) 41556a4cdd1SLandon J. Fuller return (BHND_NVRAM_SRC_OTP); 41656a4cdd1SLandon J. Fuller } 41756a4cdd1SLandon J. Fuller 41856a4cdd1SLandon J. Fuller /* Check for flash */ 41956a4cdd1SLandon J. Fuller if (caps->flash_type != CHIPC_FLASH_NONE) 42056a4cdd1SLandon J. Fuller return (BHND_NVRAM_SRC_FLASH); 42156a4cdd1SLandon J. Fuller 42256a4cdd1SLandon J. Fuller /* No NVRAM hardware capability declared */ 42356a4cdd1SLandon J. Fuller return (BHND_NVRAM_SRC_UNKNOWN); 42456a4cdd1SLandon J. Fuller } 42556a4cdd1SLandon J. Fuller 426f4a3eb02SAdrian Chadd /* Read and parse chipc capabilities */ 4274ad7e9b0SAdrian Chadd static int 428f4a3eb02SAdrian Chadd chipc_read_caps(struct chipc_softc *sc, struct chipc_caps *caps) 4294ad7e9b0SAdrian Chadd { 430f4a3eb02SAdrian Chadd uint32_t cap_reg; 431f4a3eb02SAdrian Chadd uint32_t cap_ext_reg; 432f4a3eb02SAdrian Chadd uint32_t regval; 433f4a3eb02SAdrian Chadd 434f4a3eb02SAdrian Chadd /* Fetch cap registers */ 435f4a3eb02SAdrian Chadd cap_reg = bhnd_bus_read_4(sc->core, CHIPC_CAPABILITIES); 436f4a3eb02SAdrian Chadd cap_ext_reg = 0; 437f4a3eb02SAdrian Chadd if (CHIPC_QUIRK(sc, SUPPORTS_CAP_EXT)) 438f4a3eb02SAdrian Chadd cap_ext_reg = bhnd_bus_read_4(sc->core, CHIPC_CAPABILITIES_EXT); 439f4a3eb02SAdrian Chadd 440f4a3eb02SAdrian Chadd /* Extract values */ 441f4a3eb02SAdrian Chadd caps->num_uarts = CHIPC_GET_BITS(cap_reg, CHIPC_CAP_NUM_UART); 442f4a3eb02SAdrian Chadd caps->mipseb = CHIPC_GET_FLAG(cap_reg, CHIPC_CAP_MIPSEB); 443f4a3eb02SAdrian Chadd caps->uart_gpio = CHIPC_GET_FLAG(cap_reg, CHIPC_CAP_UARTGPIO); 444f4a3eb02SAdrian Chadd caps->uart_clock = CHIPC_GET_BITS(cap_reg, CHIPC_CAP_UCLKSEL); 445f4a3eb02SAdrian Chadd 446f4a3eb02SAdrian Chadd caps->extbus_type = CHIPC_GET_BITS(cap_reg, CHIPC_CAP_EXTBUS); 447f90f4b65SLandon J. Fuller caps->pwr_ctrl = CHIPC_GET_FLAG(cap_reg, CHIPC_CAP_PWR_CTL); 448f4a3eb02SAdrian Chadd caps->jtag_master = CHIPC_GET_FLAG(cap_reg, CHIPC_CAP_JTAGP); 449f4a3eb02SAdrian Chadd 450f4a3eb02SAdrian Chadd caps->pll_type = CHIPC_GET_BITS(cap_reg, CHIPC_CAP_PLL); 451f4a3eb02SAdrian Chadd caps->backplane_64 = CHIPC_GET_FLAG(cap_reg, CHIPC_CAP_BKPLN64); 452f4a3eb02SAdrian Chadd caps->boot_rom = CHIPC_GET_FLAG(cap_reg, CHIPC_CAP_ROM); 453f4a3eb02SAdrian Chadd caps->pmu = CHIPC_GET_FLAG(cap_reg, CHIPC_CAP_PMU); 454f4a3eb02SAdrian Chadd caps->eci = CHIPC_GET_FLAG(cap_reg, CHIPC_CAP_ECI); 455f4a3eb02SAdrian Chadd caps->sprom = CHIPC_GET_FLAG(cap_reg, CHIPC_CAP_SPROM); 456f4a3eb02SAdrian Chadd caps->otp_size = CHIPC_GET_BITS(cap_reg, CHIPC_CAP_OTP_SIZE); 457f4a3eb02SAdrian Chadd 458f4a3eb02SAdrian Chadd caps->seci = CHIPC_GET_FLAG(cap_ext_reg, CHIPC_CAP2_SECI); 459f4a3eb02SAdrian Chadd caps->gsio = CHIPC_GET_FLAG(cap_ext_reg, CHIPC_CAP2_GSIO); 460f4a3eb02SAdrian Chadd caps->aob = CHIPC_GET_FLAG(cap_ext_reg, CHIPC_CAP2_AOB); 461f4a3eb02SAdrian Chadd 462f4a3eb02SAdrian Chadd /* Fetch OTP size for later IPX controller revisions */ 46356a4cdd1SLandon J. Fuller if (CHIPC_QUIRK(sc, IPX_OTPL_SIZE)) { 464f4a3eb02SAdrian Chadd regval = bhnd_bus_read_4(sc->core, CHIPC_OTPLAYOUT); 465f4a3eb02SAdrian Chadd caps->otp_size = CHIPC_GET_BITS(regval, CHIPC_OTPL_SIZE); 4664ad7e9b0SAdrian Chadd } 4674ad7e9b0SAdrian Chadd 4685ad9ac03SAdrian Chadd /* Determine flash type and parameters */ 469f4a3eb02SAdrian Chadd caps->cfi_width = 0; 470f4a3eb02SAdrian Chadd switch (CHIPC_GET_BITS(cap_reg, CHIPC_CAP_FLASH)) { 471f4a3eb02SAdrian Chadd case CHIPC_CAP_SFLASH_ST: 472f4a3eb02SAdrian Chadd caps->flash_type = CHIPC_SFLASH_ST; 473f4a3eb02SAdrian Chadd break; 474f4a3eb02SAdrian Chadd case CHIPC_CAP_SFLASH_AT: 475f4a3eb02SAdrian Chadd caps->flash_type = CHIPC_SFLASH_AT; 476f4a3eb02SAdrian Chadd break; 477f4a3eb02SAdrian Chadd case CHIPC_CAP_NFLASH: 4780c91e892SLandon J. Fuller /* unimplemented */ 479f4a3eb02SAdrian Chadd caps->flash_type = CHIPC_NFLASH; 480f4a3eb02SAdrian Chadd break; 481f4a3eb02SAdrian Chadd case CHIPC_CAP_PFLASH: 482f4a3eb02SAdrian Chadd caps->flash_type = CHIPC_PFLASH_CFI; 483f4a3eb02SAdrian Chadd 484f4a3eb02SAdrian Chadd /* determine cfi width */ 485f4a3eb02SAdrian Chadd regval = bhnd_bus_read_4(sc->core, CHIPC_FLASH_CFG); 486f4a3eb02SAdrian Chadd if (CHIPC_GET_FLAG(regval, CHIPC_FLASH_CFG_DS)) 487f4a3eb02SAdrian Chadd caps->cfi_width = 2; 488f4a3eb02SAdrian Chadd else 489f4a3eb02SAdrian Chadd caps->cfi_width = 1; 490f4a3eb02SAdrian Chadd 491f4a3eb02SAdrian Chadd break; 492f4a3eb02SAdrian Chadd case CHIPC_CAP_FLASH_NONE: 493f4a3eb02SAdrian Chadd caps->flash_type = CHIPC_FLASH_NONE; 494f4a3eb02SAdrian Chadd break; 495f4a3eb02SAdrian Chadd 496f4a3eb02SAdrian Chadd } 497f4a3eb02SAdrian Chadd 498f4a3eb02SAdrian Chadd /* Handle 4706_NFLASH fallback */ 499f4a3eb02SAdrian Chadd if (CHIPC_QUIRK(sc, 4706_NFLASH) && 500f4a3eb02SAdrian Chadd CHIPC_GET_FLAG(cap_reg, CHIPC_CAP_4706_NFLASH)) 5014ad7e9b0SAdrian Chadd { 502f4a3eb02SAdrian Chadd caps->flash_type = CHIPC_NFLASH_4706; 503f4a3eb02SAdrian Chadd } 504f4a3eb02SAdrian Chadd 50556a4cdd1SLandon J. Fuller 50656a4cdd1SLandon J. Fuller /* Determine NVRAM source. Must occur after the SPROM/OTP/flash 50756a4cdd1SLandon J. Fuller * capability flags have been populated. */ 50856a4cdd1SLandon J. Fuller caps->nvram_src = chipc_find_nvram_src(sc, caps); 50956a4cdd1SLandon J. Fuller 51056a4cdd1SLandon J. Fuller /* Determine the SPROM offset within OTP (if any). SPROM-formatted 51156a4cdd1SLandon J. Fuller * data is placed within the OTP general use region. */ 51256a4cdd1SLandon J. Fuller caps->sprom_offset = 0; 51356a4cdd1SLandon J. Fuller if (caps->nvram_src == BHND_NVRAM_SRC_OTP) { 51456a4cdd1SLandon J. Fuller CHIPC_ASSERT_QUIRK(sc, OTP_IPX); 51556a4cdd1SLandon J. Fuller 51656a4cdd1SLandon J. Fuller /* Bit offset to GUP HW subregion containing SPROM data */ 51756a4cdd1SLandon J. Fuller regval = bhnd_bus_read_4(sc->core, CHIPC_OTPLAYOUT); 51856a4cdd1SLandon J. Fuller caps->sprom_offset = CHIPC_GET_BITS(regval, CHIPC_OTPL_GUP); 51956a4cdd1SLandon J. Fuller 52056a4cdd1SLandon J. Fuller /* Convert to bytes */ 52156a4cdd1SLandon J. Fuller caps->sprom_offset /= 8; 52256a4cdd1SLandon J. Fuller } 52356a4cdd1SLandon J. Fuller 5244ad7e9b0SAdrian Chadd return (0); 5254ad7e9b0SAdrian Chadd } 5264ad7e9b0SAdrian Chadd 527f4a3eb02SAdrian Chadd static int 528f4a3eb02SAdrian Chadd chipc_suspend(device_t dev) 529f4a3eb02SAdrian Chadd { 530f4a3eb02SAdrian Chadd return (bus_generic_suspend(dev)); 531f4a3eb02SAdrian Chadd } 532f4a3eb02SAdrian Chadd 533f4a3eb02SAdrian Chadd static int 534f4a3eb02SAdrian Chadd chipc_resume(device_t dev) 535f4a3eb02SAdrian Chadd { 536f4a3eb02SAdrian Chadd return (bus_generic_resume(dev)); 537f4a3eb02SAdrian Chadd } 538f4a3eb02SAdrian Chadd 539f4a3eb02SAdrian Chadd static void 540f4a3eb02SAdrian Chadd chipc_probe_nomatch(device_t dev, device_t child) 541f4a3eb02SAdrian Chadd { 542f4a3eb02SAdrian Chadd struct resource_list *rl; 543f4a3eb02SAdrian Chadd const char *name; 544f4a3eb02SAdrian Chadd 545f4a3eb02SAdrian Chadd name = device_get_name(child); 546f4a3eb02SAdrian Chadd if (name == NULL) 547f4a3eb02SAdrian Chadd name = "unknown device"; 548f4a3eb02SAdrian Chadd 549f4a3eb02SAdrian Chadd device_printf(dev, "<%s> at", name); 550f4a3eb02SAdrian Chadd 551f4a3eb02SAdrian Chadd rl = BUS_GET_RESOURCE_LIST(dev, child); 552f4a3eb02SAdrian Chadd if (rl != NULL) { 553f4a3eb02SAdrian Chadd resource_list_print_type(rl, "mem", SYS_RES_MEMORY, "%#jx"); 554f4a3eb02SAdrian Chadd resource_list_print_type(rl, "irq", SYS_RES_IRQ, "%jd"); 555f4a3eb02SAdrian Chadd } 556f4a3eb02SAdrian Chadd 557f4a3eb02SAdrian Chadd printf(" (no driver attached)\n"); 558f4a3eb02SAdrian Chadd } 559f4a3eb02SAdrian Chadd 560f4a3eb02SAdrian Chadd static int 561f4a3eb02SAdrian Chadd chipc_print_child(device_t dev, device_t child) 562f4a3eb02SAdrian Chadd { 563f4a3eb02SAdrian Chadd struct resource_list *rl; 564f4a3eb02SAdrian Chadd int retval = 0; 565f4a3eb02SAdrian Chadd 566f4a3eb02SAdrian Chadd retval += bus_print_child_header(dev, child); 567f4a3eb02SAdrian Chadd 568f4a3eb02SAdrian Chadd rl = BUS_GET_RESOURCE_LIST(dev, child); 569f4a3eb02SAdrian Chadd if (rl != NULL) { 570f4a3eb02SAdrian Chadd retval += resource_list_print_type(rl, "mem", SYS_RES_MEMORY, 571f4a3eb02SAdrian Chadd "%#jx"); 572f4a3eb02SAdrian Chadd retval += resource_list_print_type(rl, "irq", SYS_RES_IRQ, 573f4a3eb02SAdrian Chadd "%jd"); 574f4a3eb02SAdrian Chadd } 575f4a3eb02SAdrian Chadd 576f4a3eb02SAdrian Chadd retval += bus_print_child_domain(dev, child); 577f4a3eb02SAdrian Chadd retval += bus_print_child_footer(dev, child); 578f4a3eb02SAdrian Chadd 579f4a3eb02SAdrian Chadd return (retval); 580f4a3eb02SAdrian Chadd } 581f4a3eb02SAdrian Chadd 582f4a3eb02SAdrian Chadd static int 583f4a3eb02SAdrian Chadd chipc_child_pnpinfo_str(device_t dev, device_t child, char *buf, 584f4a3eb02SAdrian Chadd size_t buflen) 585f4a3eb02SAdrian Chadd { 586f4a3eb02SAdrian Chadd if (buflen == 0) 587f4a3eb02SAdrian Chadd return (EOVERFLOW); 588f4a3eb02SAdrian Chadd 589f4a3eb02SAdrian Chadd *buf = '\0'; 590f4a3eb02SAdrian Chadd return (0); 591f4a3eb02SAdrian Chadd } 592f4a3eb02SAdrian Chadd 593f4a3eb02SAdrian Chadd static int 594f4a3eb02SAdrian Chadd chipc_child_location_str(device_t dev, device_t child, char *buf, 595f4a3eb02SAdrian Chadd size_t buflen) 596f4a3eb02SAdrian Chadd { 597f4a3eb02SAdrian Chadd if (buflen == 0) 598f4a3eb02SAdrian Chadd return (EOVERFLOW); 599f4a3eb02SAdrian Chadd 600f4a3eb02SAdrian Chadd *buf = '\0'; 601f4a3eb02SAdrian Chadd return (ENXIO); 602f4a3eb02SAdrian Chadd } 603f4a3eb02SAdrian Chadd 604f4a3eb02SAdrian Chadd static device_t 605f4a3eb02SAdrian Chadd chipc_add_child(device_t dev, u_int order, const char *name, int unit) 606f4a3eb02SAdrian Chadd { 6070c91e892SLandon J. Fuller struct chipc_softc *sc; 608f4a3eb02SAdrian Chadd struct chipc_devinfo *dinfo; 609f4a3eb02SAdrian Chadd device_t child; 6100c91e892SLandon J. Fuller 6110c91e892SLandon J. Fuller sc = device_get_softc(dev); 612f4a3eb02SAdrian Chadd 613f4a3eb02SAdrian Chadd child = device_add_child_ordered(dev, order, name, unit); 614f4a3eb02SAdrian Chadd if (child == NULL) 615f4a3eb02SAdrian Chadd return (NULL); 616f4a3eb02SAdrian Chadd 617f4a3eb02SAdrian Chadd dinfo = malloc(sizeof(struct chipc_devinfo), M_BHND, M_NOWAIT); 618f4a3eb02SAdrian Chadd if (dinfo == NULL) { 619f4a3eb02SAdrian Chadd device_delete_child(dev, child); 620f4a3eb02SAdrian Chadd return (NULL); 621f4a3eb02SAdrian Chadd } 622f4a3eb02SAdrian Chadd 623f4a3eb02SAdrian Chadd resource_list_init(&dinfo->resources); 624caeff9a3SLandon J. Fuller dinfo->irq_mapped = false; 625f4a3eb02SAdrian Chadd device_set_ivars(child, dinfo); 626f4a3eb02SAdrian Chadd 627f4a3eb02SAdrian Chadd return (child); 628f4a3eb02SAdrian Chadd } 629f4a3eb02SAdrian Chadd 630f4a3eb02SAdrian Chadd static void 631f4a3eb02SAdrian Chadd chipc_child_deleted(device_t dev, device_t child) 632f4a3eb02SAdrian Chadd { 633f4a3eb02SAdrian Chadd struct chipc_devinfo *dinfo = device_get_ivars(child); 634f4a3eb02SAdrian Chadd 635f4a3eb02SAdrian Chadd if (dinfo != NULL) { 636caeff9a3SLandon J. Fuller /* Free the child's resource list */ 637f4a3eb02SAdrian Chadd resource_list_free(&dinfo->resources); 638caeff9a3SLandon J. Fuller 639caeff9a3SLandon J. Fuller /* Unmap the child's IRQ */ 640caeff9a3SLandon J. Fuller if (dinfo->irq_mapped) { 641caeff9a3SLandon J. Fuller bhnd_unmap_intr(dev, dinfo->irq); 642caeff9a3SLandon J. Fuller dinfo->irq_mapped = false; 643caeff9a3SLandon J. Fuller } 644caeff9a3SLandon J. Fuller 645f4a3eb02SAdrian Chadd free(dinfo, M_BHND); 646f4a3eb02SAdrian Chadd } 647f4a3eb02SAdrian Chadd 648f4a3eb02SAdrian Chadd device_set_ivars(child, NULL); 649f4a3eb02SAdrian Chadd } 650f4a3eb02SAdrian Chadd 651f4a3eb02SAdrian Chadd static struct resource_list * 652f4a3eb02SAdrian Chadd chipc_get_resource_list(device_t dev, device_t child) 653f4a3eb02SAdrian Chadd { 654f4a3eb02SAdrian Chadd struct chipc_devinfo *dinfo = device_get_ivars(child); 655f4a3eb02SAdrian Chadd return (&dinfo->resources); 656f4a3eb02SAdrian Chadd } 657f4a3eb02SAdrian Chadd 658f4a3eb02SAdrian Chadd 659f4a3eb02SAdrian Chadd /* Allocate region records for the given port, and add the port's memory 660f4a3eb02SAdrian Chadd * range to the mem_rman */ 661f4a3eb02SAdrian Chadd static int 662f4a3eb02SAdrian Chadd chipc_rman_init_regions (struct chipc_softc *sc, bhnd_port_type type, 663f4a3eb02SAdrian Chadd u_int port) 664f4a3eb02SAdrian Chadd { 665f4a3eb02SAdrian Chadd struct chipc_region *cr; 666f4a3eb02SAdrian Chadd rman_res_t start, end; 667f4a3eb02SAdrian Chadd u_int num_regions; 668f4a3eb02SAdrian Chadd int error; 669f4a3eb02SAdrian Chadd 6700c91e892SLandon J. Fuller num_regions = bhnd_get_region_count(sc->dev, type, port); 671f4a3eb02SAdrian Chadd for (u_int region = 0; region < num_regions; region++) { 672f4a3eb02SAdrian Chadd /* Allocate new region record */ 673f4a3eb02SAdrian Chadd cr = chipc_alloc_region(sc, type, port, region); 674f4a3eb02SAdrian Chadd if (cr == NULL) 675f4a3eb02SAdrian Chadd return (ENODEV); 676f4a3eb02SAdrian Chadd 677f4a3eb02SAdrian Chadd /* Can't manage regions that cannot be allocated */ 678f4a3eb02SAdrian Chadd if (cr->cr_rid < 0) { 679f4a3eb02SAdrian Chadd BHND_DEBUG_DEV(sc->dev, "no rid for chipc region " 680f4a3eb02SAdrian Chadd "%s%u.%u", bhnd_port_type_name(type), port, region); 681f4a3eb02SAdrian Chadd chipc_free_region(sc, cr); 682f4a3eb02SAdrian Chadd continue; 683f4a3eb02SAdrian Chadd } 684f4a3eb02SAdrian Chadd 685f4a3eb02SAdrian Chadd /* Add to rman's managed range */ 686f4a3eb02SAdrian Chadd start = cr->cr_addr; 687f4a3eb02SAdrian Chadd end = cr->cr_end; 688f4a3eb02SAdrian Chadd if ((error = rman_manage_region(&sc->mem_rman, start, end))) { 689f4a3eb02SAdrian Chadd chipc_free_region(sc, cr); 690f4a3eb02SAdrian Chadd return (error); 691f4a3eb02SAdrian Chadd } 692f4a3eb02SAdrian Chadd 693f4a3eb02SAdrian Chadd /* Add to region list */ 694f4a3eb02SAdrian Chadd STAILQ_INSERT_TAIL(&sc->mem_regions, cr, cr_link); 695f4a3eb02SAdrian Chadd } 696f4a3eb02SAdrian Chadd 697f4a3eb02SAdrian Chadd return (0); 698f4a3eb02SAdrian Chadd } 699f4a3eb02SAdrian Chadd 700f4a3eb02SAdrian Chadd /* Initialize memory state for all chipc port regions */ 701f4a3eb02SAdrian Chadd static int 702f4a3eb02SAdrian Chadd chipc_init_rman(struct chipc_softc *sc) 703f4a3eb02SAdrian Chadd { 704f4a3eb02SAdrian Chadd u_int num_ports; 705f4a3eb02SAdrian Chadd int error; 706f4a3eb02SAdrian Chadd 707f4a3eb02SAdrian Chadd /* Port types for which we'll register chipc_region mappings */ 708f4a3eb02SAdrian Chadd bhnd_port_type types[] = { 709f4a3eb02SAdrian Chadd BHND_PORT_DEVICE 710f4a3eb02SAdrian Chadd }; 711f4a3eb02SAdrian Chadd 712f4a3eb02SAdrian Chadd /* Initialize resource manager */ 713f4a3eb02SAdrian Chadd sc->mem_rman.rm_start = 0; 714f4a3eb02SAdrian Chadd sc->mem_rman.rm_end = BUS_SPACE_MAXADDR; 715f4a3eb02SAdrian Chadd sc->mem_rman.rm_type = RMAN_ARRAY; 716f4a3eb02SAdrian Chadd sc->mem_rman.rm_descr = "ChipCommon Device Memory"; 717f4a3eb02SAdrian Chadd if ((error = rman_init(&sc->mem_rman))) { 718f4a3eb02SAdrian Chadd device_printf(sc->dev, "could not initialize mem_rman: %d\n", 719f4a3eb02SAdrian Chadd error); 720f4a3eb02SAdrian Chadd return (error); 721f4a3eb02SAdrian Chadd } 722f4a3eb02SAdrian Chadd 723f4a3eb02SAdrian Chadd /* Populate per-port-region state */ 724f4a3eb02SAdrian Chadd for (u_int i = 0; i < nitems(types); i++) { 725f4a3eb02SAdrian Chadd num_ports = bhnd_get_port_count(sc->dev, types[i]); 726f4a3eb02SAdrian Chadd for (u_int port = 0; port < num_ports; port++) { 727f4a3eb02SAdrian Chadd error = chipc_rman_init_regions(sc, types[i], port); 728f4a3eb02SAdrian Chadd if (error) { 729f4a3eb02SAdrian Chadd device_printf(sc->dev, 730f4a3eb02SAdrian Chadd "region init failed for %s%u: %d\n", 731f4a3eb02SAdrian Chadd bhnd_port_type_name(types[i]), port, 732f4a3eb02SAdrian Chadd error); 733f4a3eb02SAdrian Chadd 734f4a3eb02SAdrian Chadd goto failed; 735f4a3eb02SAdrian Chadd } 736f4a3eb02SAdrian Chadd } 737f4a3eb02SAdrian Chadd } 738f4a3eb02SAdrian Chadd 739f4a3eb02SAdrian Chadd return (0); 740f4a3eb02SAdrian Chadd 741f4a3eb02SAdrian Chadd failed: 742f4a3eb02SAdrian Chadd chipc_free_rman(sc); 743f4a3eb02SAdrian Chadd return (error); 744f4a3eb02SAdrian Chadd } 745f4a3eb02SAdrian Chadd 746f4a3eb02SAdrian Chadd /* Free memory management state */ 747f4a3eb02SAdrian Chadd static void 748f4a3eb02SAdrian Chadd chipc_free_rman(struct chipc_softc *sc) 749f4a3eb02SAdrian Chadd { 750f4a3eb02SAdrian Chadd struct chipc_region *cr, *cr_next; 751f4a3eb02SAdrian Chadd 752f4a3eb02SAdrian Chadd STAILQ_FOREACH_SAFE(cr, &sc->mem_regions, cr_link, cr_next) 753f4a3eb02SAdrian Chadd chipc_free_region(sc, cr); 754f4a3eb02SAdrian Chadd 755f4a3eb02SAdrian Chadd rman_fini(&sc->mem_rman); 756f4a3eb02SAdrian Chadd } 757f4a3eb02SAdrian Chadd 758f4a3eb02SAdrian Chadd /** 759f4a3eb02SAdrian Chadd * Return the rman instance for a given resource @p type, if any. 760f4a3eb02SAdrian Chadd * 761f4a3eb02SAdrian Chadd * @param sc The chipc device state. 762f4a3eb02SAdrian Chadd * @param type The resource type (e.g. SYS_RES_MEMORY, SYS_RES_IRQ, ...) 763f4a3eb02SAdrian Chadd */ 764f4a3eb02SAdrian Chadd static struct rman * 765f4a3eb02SAdrian Chadd chipc_get_rman(struct chipc_softc *sc, int type) 766f4a3eb02SAdrian Chadd { 767f4a3eb02SAdrian Chadd switch (type) { 768f4a3eb02SAdrian Chadd case SYS_RES_MEMORY: 769f4a3eb02SAdrian Chadd return (&sc->mem_rman); 770f4a3eb02SAdrian Chadd 771f4a3eb02SAdrian Chadd case SYS_RES_IRQ: 772caeff9a3SLandon J. Fuller /* We delegate IRQ resource management to the parent bus */ 773f4a3eb02SAdrian Chadd return (NULL); 774f4a3eb02SAdrian Chadd 775f4a3eb02SAdrian Chadd default: 776f4a3eb02SAdrian Chadd return (NULL); 777f4a3eb02SAdrian Chadd }; 778f4a3eb02SAdrian Chadd } 779f4a3eb02SAdrian Chadd 780f4a3eb02SAdrian Chadd static struct resource * 781f4a3eb02SAdrian Chadd chipc_alloc_resource(device_t dev, device_t child, int type, 782f4a3eb02SAdrian Chadd int *rid, rman_res_t start, rman_res_t end, rman_res_t count, u_int flags) 783f4a3eb02SAdrian Chadd { 784f4a3eb02SAdrian Chadd struct chipc_softc *sc; 785f4a3eb02SAdrian Chadd struct chipc_region *cr; 786f4a3eb02SAdrian Chadd struct resource_list_entry *rle; 787f4a3eb02SAdrian Chadd struct resource *rv; 788f4a3eb02SAdrian Chadd struct rman *rm; 789f4a3eb02SAdrian Chadd int error; 790f4a3eb02SAdrian Chadd bool passthrough, isdefault; 791f4a3eb02SAdrian Chadd 792f4a3eb02SAdrian Chadd sc = device_get_softc(dev); 793f4a3eb02SAdrian Chadd passthrough = (device_get_parent(child) != dev); 794f4a3eb02SAdrian Chadd isdefault = RMAN_IS_DEFAULT_RANGE(start, end); 795f4a3eb02SAdrian Chadd rle = NULL; 796f4a3eb02SAdrian Chadd 797f4a3eb02SAdrian Chadd /* Fetch the resource manager, delegate request if necessary */ 798f4a3eb02SAdrian Chadd rm = chipc_get_rman(sc, type); 799f4a3eb02SAdrian Chadd if (rm == NULL) { 800f4a3eb02SAdrian Chadd /* Requested resource type is delegated to our parent */ 801f4a3eb02SAdrian Chadd rv = bus_generic_rl_alloc_resource(dev, child, type, rid, 802f4a3eb02SAdrian Chadd start, end, count, flags); 803f4a3eb02SAdrian Chadd return (rv); 804f4a3eb02SAdrian Chadd } 805f4a3eb02SAdrian Chadd 806f4a3eb02SAdrian Chadd /* Populate defaults */ 807f4a3eb02SAdrian Chadd if (!passthrough && isdefault) { 808f4a3eb02SAdrian Chadd /* Fetch the resource list entry. */ 809f4a3eb02SAdrian Chadd rle = resource_list_find(BUS_GET_RESOURCE_LIST(dev, child), 810f4a3eb02SAdrian Chadd type, *rid); 811f4a3eb02SAdrian Chadd if (rle == NULL) { 812f4a3eb02SAdrian Chadd device_printf(dev, 813f4a3eb02SAdrian Chadd "default resource %#x type %d for child %s " 814f4a3eb02SAdrian Chadd "not found\n", *rid, type, 815f4a3eb02SAdrian Chadd device_get_nameunit(child)); 816f4a3eb02SAdrian Chadd return (NULL); 817f4a3eb02SAdrian Chadd } 818f4a3eb02SAdrian Chadd 819f4a3eb02SAdrian Chadd if (rle->res != NULL) { 820f4a3eb02SAdrian Chadd device_printf(dev, 8212b693a88SLandon J. Fuller "resource entry %#x type %d for child %s is busy " 8222b693a88SLandon J. Fuller "[%d]\n", 8232b693a88SLandon J. Fuller *rid, type, device_get_nameunit(child), 8242b693a88SLandon J. Fuller rman_get_flags(rle->res)); 825f4a3eb02SAdrian Chadd 826f4a3eb02SAdrian Chadd return (NULL); 827f4a3eb02SAdrian Chadd } 828f4a3eb02SAdrian Chadd 829f4a3eb02SAdrian Chadd start = rle->start; 830f4a3eb02SAdrian Chadd end = rle->end; 831f4a3eb02SAdrian Chadd count = ulmax(count, rle->count); 832f4a3eb02SAdrian Chadd } 833f4a3eb02SAdrian Chadd 834f4a3eb02SAdrian Chadd /* Locate a mapping region */ 835f4a3eb02SAdrian Chadd if ((cr = chipc_find_region(sc, start, end)) == NULL) { 836f4a3eb02SAdrian Chadd /* Resource requests outside our shared port regions can be 837f4a3eb02SAdrian Chadd * delegated to our parent. */ 838f4a3eb02SAdrian Chadd rv = bus_generic_rl_alloc_resource(dev, child, type, rid, 839f4a3eb02SAdrian Chadd start, end, count, flags); 840f4a3eb02SAdrian Chadd return (rv); 841f4a3eb02SAdrian Chadd } 842f4a3eb02SAdrian Chadd 843f4a3eb02SAdrian Chadd /* Try to retain a region reference */ 8447d1fb1aaSLandon J. Fuller if ((error = chipc_retain_region(sc, cr, RF_ALLOCATED))) 845f4a3eb02SAdrian Chadd return (NULL); 846f4a3eb02SAdrian Chadd 847f4a3eb02SAdrian Chadd /* Make our rman reservation */ 848f4a3eb02SAdrian Chadd rv = rman_reserve_resource(rm, start, end, count, flags & ~RF_ACTIVE, 849f4a3eb02SAdrian Chadd child); 850f4a3eb02SAdrian Chadd if (rv == NULL) { 851f4a3eb02SAdrian Chadd chipc_release_region(sc, cr, RF_ALLOCATED); 852f4a3eb02SAdrian Chadd return (NULL); 853f4a3eb02SAdrian Chadd } 854f4a3eb02SAdrian Chadd 855f4a3eb02SAdrian Chadd rman_set_rid(rv, *rid); 856f4a3eb02SAdrian Chadd 857f4a3eb02SAdrian Chadd /* Activate */ 858f4a3eb02SAdrian Chadd if (flags & RF_ACTIVE) { 859f4a3eb02SAdrian Chadd error = bus_activate_resource(child, type, *rid, rv); 860f4a3eb02SAdrian Chadd if (error) { 861f4a3eb02SAdrian Chadd device_printf(dev, 862f4a3eb02SAdrian Chadd "failed to activate entry %#x type %d for " 863f4a3eb02SAdrian Chadd "child %s: %d\n", 864f4a3eb02SAdrian Chadd *rid, type, device_get_nameunit(child), error); 865f4a3eb02SAdrian Chadd 866f4a3eb02SAdrian Chadd chipc_release_region(sc, cr, RF_ALLOCATED); 867f4a3eb02SAdrian Chadd rman_release_resource(rv); 868f4a3eb02SAdrian Chadd 869f4a3eb02SAdrian Chadd return (NULL); 870f4a3eb02SAdrian Chadd } 871f4a3eb02SAdrian Chadd } 872f4a3eb02SAdrian Chadd 873f4a3eb02SAdrian Chadd /* Update child's resource list entry */ 874f4a3eb02SAdrian Chadd if (rle != NULL) { 875f4a3eb02SAdrian Chadd rle->res = rv; 876f4a3eb02SAdrian Chadd rle->start = rman_get_start(rv); 877f4a3eb02SAdrian Chadd rle->end = rman_get_end(rv); 878f4a3eb02SAdrian Chadd rle->count = rman_get_size(rv); 879f4a3eb02SAdrian Chadd } 880f4a3eb02SAdrian Chadd 881f4a3eb02SAdrian Chadd return (rv); 882f4a3eb02SAdrian Chadd } 883f4a3eb02SAdrian Chadd 884f4a3eb02SAdrian Chadd static int 885f4a3eb02SAdrian Chadd chipc_release_resource(device_t dev, device_t child, int type, int rid, 886f4a3eb02SAdrian Chadd struct resource *r) 887f4a3eb02SAdrian Chadd { 888f4a3eb02SAdrian Chadd struct chipc_softc *sc; 889f4a3eb02SAdrian Chadd struct chipc_region *cr; 890f4a3eb02SAdrian Chadd struct rman *rm; 8912b693a88SLandon J. Fuller struct resource_list_entry *rle; 892f4a3eb02SAdrian Chadd int error; 893f4a3eb02SAdrian Chadd 894f4a3eb02SAdrian Chadd sc = device_get_softc(dev); 895f4a3eb02SAdrian Chadd 896f4a3eb02SAdrian Chadd /* Handled by parent bus? */ 897f4a3eb02SAdrian Chadd rm = chipc_get_rman(sc, type); 898f4a3eb02SAdrian Chadd if (rm == NULL || !rman_is_region_manager(r, rm)) { 899f4a3eb02SAdrian Chadd return (bus_generic_rl_release_resource(dev, child, type, rid, 900f4a3eb02SAdrian Chadd r)); 901f4a3eb02SAdrian Chadd } 902f4a3eb02SAdrian Chadd 903f4a3eb02SAdrian Chadd /* Locate the mapping region */ 904f4a3eb02SAdrian Chadd cr = chipc_find_region(sc, rman_get_start(r), rman_get_end(r)); 905f4a3eb02SAdrian Chadd if (cr == NULL) 906f4a3eb02SAdrian Chadd return (EINVAL); 907f4a3eb02SAdrian Chadd 908f4a3eb02SAdrian Chadd /* Deactivate resources */ 909f4a3eb02SAdrian Chadd if (rman_get_flags(r) & RF_ACTIVE) { 910f4a3eb02SAdrian Chadd error = BUS_DEACTIVATE_RESOURCE(dev, child, type, rid, r); 911f4a3eb02SAdrian Chadd if (error) 912f4a3eb02SAdrian Chadd return (error); 913f4a3eb02SAdrian Chadd } 914f4a3eb02SAdrian Chadd 915f4a3eb02SAdrian Chadd if ((error = rman_release_resource(r))) 916f4a3eb02SAdrian Chadd return (error); 917f4a3eb02SAdrian Chadd 918f4a3eb02SAdrian Chadd /* Drop allocation reference */ 919f4a3eb02SAdrian Chadd chipc_release_region(sc, cr, RF_ALLOCATED); 920f4a3eb02SAdrian Chadd 9212b693a88SLandon J. Fuller /* Clear reference from the resource list entry if exists */ 9222b693a88SLandon J. Fuller rle = resource_list_find(BUS_GET_RESOURCE_LIST(dev, child), type, rid); 9232b693a88SLandon J. Fuller if (rle != NULL) 9242b693a88SLandon J. Fuller rle->res = NULL; 9252b693a88SLandon J. Fuller 926f4a3eb02SAdrian Chadd return (0); 927f4a3eb02SAdrian Chadd } 928f4a3eb02SAdrian Chadd 929f4a3eb02SAdrian Chadd static int 930f4a3eb02SAdrian Chadd chipc_adjust_resource(device_t dev, device_t child, int type, 931f4a3eb02SAdrian Chadd struct resource *r, rman_res_t start, rman_res_t end) 932f4a3eb02SAdrian Chadd { 933f4a3eb02SAdrian Chadd struct chipc_softc *sc; 934f4a3eb02SAdrian Chadd struct chipc_region *cr; 935f4a3eb02SAdrian Chadd struct rman *rm; 936f4a3eb02SAdrian Chadd 937f4a3eb02SAdrian Chadd sc = device_get_softc(dev); 938f4a3eb02SAdrian Chadd 939f4a3eb02SAdrian Chadd /* Handled by parent bus? */ 940f4a3eb02SAdrian Chadd rm = chipc_get_rman(sc, type); 941f4a3eb02SAdrian Chadd if (rm == NULL || !rman_is_region_manager(r, rm)) { 942f4a3eb02SAdrian Chadd return (bus_generic_adjust_resource(dev, child, type, r, start, 943f4a3eb02SAdrian Chadd end)); 944f4a3eb02SAdrian Chadd } 945f4a3eb02SAdrian Chadd 946f4a3eb02SAdrian Chadd /* The range is limited to the existing region mapping */ 947f4a3eb02SAdrian Chadd cr = chipc_find_region(sc, rman_get_start(r), rman_get_end(r)); 948f4a3eb02SAdrian Chadd if (cr == NULL) 949f4a3eb02SAdrian Chadd return (EINVAL); 950f4a3eb02SAdrian Chadd 951f4a3eb02SAdrian Chadd if (end <= start) 952f4a3eb02SAdrian Chadd return (EINVAL); 953f4a3eb02SAdrian Chadd 954f4a3eb02SAdrian Chadd if (start < cr->cr_addr || end > cr->cr_end) 955f4a3eb02SAdrian Chadd return (EINVAL); 956f4a3eb02SAdrian Chadd 957f4a3eb02SAdrian Chadd /* Range falls within the existing region */ 958f4a3eb02SAdrian Chadd return (rman_adjust_resource(r, start, end)); 959f4a3eb02SAdrian Chadd } 960f4a3eb02SAdrian Chadd 961f4a3eb02SAdrian Chadd /** 962f4a3eb02SAdrian Chadd * Retain an RF_ACTIVE reference to the region mapping @p r, and 963f4a3eb02SAdrian Chadd * configure @p r with its subregion values. 964f4a3eb02SAdrian Chadd * 965f4a3eb02SAdrian Chadd * @param sc Driver instance state. 966f4a3eb02SAdrian Chadd * @param child Requesting child device. 967f4a3eb02SAdrian Chadd * @param type resource type of @p r. 968f4a3eb02SAdrian Chadd * @param rid resource id of @p r 969f4a3eb02SAdrian Chadd * @param r resource to be activated. 970f4a3eb02SAdrian Chadd * @param req_direct If true, failure to allocate a direct bhnd resource 971f4a3eb02SAdrian Chadd * will be treated as an error. If false, the resource will not be marked 972f4a3eb02SAdrian Chadd * as RF_ACTIVE if bhnd direct resource allocation fails. 973f4a3eb02SAdrian Chadd */ 974f4a3eb02SAdrian Chadd static int 975f4a3eb02SAdrian Chadd chipc_try_activate_resource(struct chipc_softc *sc, device_t child, int type, 976f4a3eb02SAdrian Chadd int rid, struct resource *r, bool req_direct) 977f4a3eb02SAdrian Chadd { 978f4a3eb02SAdrian Chadd struct rman *rm; 979f4a3eb02SAdrian Chadd struct chipc_region *cr; 980f4a3eb02SAdrian Chadd bhnd_size_t cr_offset; 981f4a3eb02SAdrian Chadd rman_res_t r_start, r_end, r_size; 982f4a3eb02SAdrian Chadd int error; 983f4a3eb02SAdrian Chadd 984f4a3eb02SAdrian Chadd rm = chipc_get_rman(sc, type); 985f4a3eb02SAdrian Chadd if (rm == NULL || !rman_is_region_manager(r, rm)) 986f4a3eb02SAdrian Chadd return (EINVAL); 987f4a3eb02SAdrian Chadd 988f4a3eb02SAdrian Chadd r_start = rman_get_start(r); 989f4a3eb02SAdrian Chadd r_end = rman_get_end(r); 990f4a3eb02SAdrian Chadd r_size = rman_get_size(r); 991f4a3eb02SAdrian Chadd 992f4a3eb02SAdrian Chadd /* Find the corresponding chipc region */ 993f4a3eb02SAdrian Chadd cr = chipc_find_region(sc, r_start, r_end); 994f4a3eb02SAdrian Chadd if (cr == NULL) 995f4a3eb02SAdrian Chadd return (EINVAL); 996f4a3eb02SAdrian Chadd 997f4a3eb02SAdrian Chadd /* Calculate subregion offset within the chipc region */ 998f4a3eb02SAdrian Chadd cr_offset = r_start - cr->cr_addr; 999f4a3eb02SAdrian Chadd 1000f4a3eb02SAdrian Chadd /* Retain (and activate, if necessary) the chipc region */ 1001f4a3eb02SAdrian Chadd if ((error = chipc_retain_region(sc, cr, RF_ACTIVE))) 1002f4a3eb02SAdrian Chadd return (error); 1003f4a3eb02SAdrian Chadd 1004f4a3eb02SAdrian Chadd /* Configure child resource with its subregion values. */ 1005f4a3eb02SAdrian Chadd if (cr->cr_res->direct) { 1006f4a3eb02SAdrian Chadd error = chipc_init_child_resource(r, cr->cr_res->res, 1007f4a3eb02SAdrian Chadd cr_offset, r_size); 1008f4a3eb02SAdrian Chadd if (error) 1009f4a3eb02SAdrian Chadd goto cleanup; 1010f4a3eb02SAdrian Chadd 1011f4a3eb02SAdrian Chadd /* Mark active */ 1012f4a3eb02SAdrian Chadd if ((error = rman_activate_resource(r))) 1013f4a3eb02SAdrian Chadd goto cleanup; 1014f4a3eb02SAdrian Chadd } else if (req_direct) { 1015f4a3eb02SAdrian Chadd error = ENOMEM; 1016f4a3eb02SAdrian Chadd goto cleanup; 1017f4a3eb02SAdrian Chadd } 1018f4a3eb02SAdrian Chadd 1019f4a3eb02SAdrian Chadd return (0); 1020f4a3eb02SAdrian Chadd 1021f4a3eb02SAdrian Chadd cleanup: 1022f4a3eb02SAdrian Chadd chipc_release_region(sc, cr, RF_ACTIVE); 1023f4a3eb02SAdrian Chadd return (error); 1024f4a3eb02SAdrian Chadd } 1025f4a3eb02SAdrian Chadd 1026f4a3eb02SAdrian Chadd static int 1027f4a3eb02SAdrian Chadd chipc_activate_bhnd_resource(device_t dev, device_t child, int type, 1028f4a3eb02SAdrian Chadd int rid, struct bhnd_resource *r) 1029f4a3eb02SAdrian Chadd { 1030f4a3eb02SAdrian Chadd struct chipc_softc *sc; 1031f4a3eb02SAdrian Chadd struct rman *rm; 1032f4a3eb02SAdrian Chadd int error; 1033f4a3eb02SAdrian Chadd 1034f4a3eb02SAdrian Chadd sc = device_get_softc(dev); 1035f4a3eb02SAdrian Chadd 1036f4a3eb02SAdrian Chadd /* Delegate non-locally managed resources to parent */ 1037f4a3eb02SAdrian Chadd rm = chipc_get_rman(sc, type); 1038f4a3eb02SAdrian Chadd if (rm == NULL || !rman_is_region_manager(r->res, rm)) { 1039f4a3eb02SAdrian Chadd return (bhnd_bus_generic_activate_resource(dev, child, type, 1040f4a3eb02SAdrian Chadd rid, r)); 1041f4a3eb02SAdrian Chadd } 1042f4a3eb02SAdrian Chadd 1043f4a3eb02SAdrian Chadd /* Try activating the chipc region resource */ 1044f4a3eb02SAdrian Chadd error = chipc_try_activate_resource(sc, child, type, rid, r->res, 1045f4a3eb02SAdrian Chadd false); 1046f4a3eb02SAdrian Chadd if (error) 1047f4a3eb02SAdrian Chadd return (error); 1048f4a3eb02SAdrian Chadd 1049f4a3eb02SAdrian Chadd /* Mark the child resource as direct according to the returned resource 1050f4a3eb02SAdrian Chadd * state */ 1051f4a3eb02SAdrian Chadd if (rman_get_flags(r->res) & RF_ACTIVE) 1052f4a3eb02SAdrian Chadd r->direct = true; 1053f4a3eb02SAdrian Chadd 1054f4a3eb02SAdrian Chadd return (0); 1055f4a3eb02SAdrian Chadd } 1056f4a3eb02SAdrian Chadd 1057f4a3eb02SAdrian Chadd static int 1058f4a3eb02SAdrian Chadd chipc_activate_resource(device_t dev, device_t child, int type, int rid, 1059f4a3eb02SAdrian Chadd struct resource *r) 1060f4a3eb02SAdrian Chadd { 1061f4a3eb02SAdrian Chadd struct chipc_softc *sc; 1062f4a3eb02SAdrian Chadd struct rman *rm; 1063f4a3eb02SAdrian Chadd 1064f4a3eb02SAdrian Chadd sc = device_get_softc(dev); 1065f4a3eb02SAdrian Chadd 1066f4a3eb02SAdrian Chadd /* Delegate non-locally managed resources to parent */ 1067f4a3eb02SAdrian Chadd rm = chipc_get_rman(sc, type); 1068f4a3eb02SAdrian Chadd if (rm == NULL || !rman_is_region_manager(r, rm)) { 1069f4a3eb02SAdrian Chadd return (bus_generic_activate_resource(dev, child, type, rid, 1070f4a3eb02SAdrian Chadd r)); 1071f4a3eb02SAdrian Chadd } 1072f4a3eb02SAdrian Chadd 1073f4a3eb02SAdrian Chadd /* Try activating the chipc region-based resource */ 1074f4a3eb02SAdrian Chadd return (chipc_try_activate_resource(sc, child, type, rid, r, true)); 1075f4a3eb02SAdrian Chadd } 1076f4a3eb02SAdrian Chadd 1077f4a3eb02SAdrian Chadd /** 1078f4a3eb02SAdrian Chadd * Default bhndb(4) implementation of BUS_DEACTIVATE_RESOURCE(). 1079f4a3eb02SAdrian Chadd */ 1080f4a3eb02SAdrian Chadd static int 1081f4a3eb02SAdrian Chadd chipc_deactivate_resource(device_t dev, device_t child, int type, 1082f4a3eb02SAdrian Chadd int rid, struct resource *r) 1083f4a3eb02SAdrian Chadd { 1084f4a3eb02SAdrian Chadd struct chipc_softc *sc; 1085f4a3eb02SAdrian Chadd struct chipc_region *cr; 1086f4a3eb02SAdrian Chadd struct rman *rm; 1087f4a3eb02SAdrian Chadd int error; 1088f4a3eb02SAdrian Chadd 1089f4a3eb02SAdrian Chadd sc = device_get_softc(dev); 1090f4a3eb02SAdrian Chadd 1091f4a3eb02SAdrian Chadd /* Handled by parent bus? */ 1092f4a3eb02SAdrian Chadd rm = chipc_get_rman(sc, type); 1093f4a3eb02SAdrian Chadd if (rm == NULL || !rman_is_region_manager(r, rm)) { 1094f4a3eb02SAdrian Chadd return (bus_generic_deactivate_resource(dev, child, type, rid, 1095f4a3eb02SAdrian Chadd r)); 1096f4a3eb02SAdrian Chadd } 1097f4a3eb02SAdrian Chadd 1098f4a3eb02SAdrian Chadd /* Find the corresponding chipc region */ 1099f4a3eb02SAdrian Chadd cr = chipc_find_region(sc, rman_get_start(r), rman_get_end(r)); 1100f4a3eb02SAdrian Chadd if (cr == NULL) 1101f4a3eb02SAdrian Chadd return (EINVAL); 1102f4a3eb02SAdrian Chadd 1103f4a3eb02SAdrian Chadd /* Mark inactive */ 1104f4a3eb02SAdrian Chadd if ((error = rman_deactivate_resource(r))) 1105f4a3eb02SAdrian Chadd return (error); 1106f4a3eb02SAdrian Chadd 1107f4a3eb02SAdrian Chadd /* Drop associated RF_ACTIVE reference */ 1108f4a3eb02SAdrian Chadd chipc_release_region(sc, cr, RF_ACTIVE); 1109f4a3eb02SAdrian Chadd 1110f4a3eb02SAdrian Chadd return (0); 1111f4a3eb02SAdrian Chadd } 1112f4a3eb02SAdrian Chadd 1113f4a3eb02SAdrian Chadd /** 1114f4a3eb02SAdrian Chadd * Examine bus state and make a best effort determination of whether it's 1115f4a3eb02SAdrian Chadd * likely safe to enable the muxed SPROM pins. 1116f4a3eb02SAdrian Chadd * 1117f4a3eb02SAdrian Chadd * On devices that do not use SPROM pin muxing, always returns true. 1118f4a3eb02SAdrian Chadd * 1119f4a3eb02SAdrian Chadd * @param sc chipc driver state. 1120f4a3eb02SAdrian Chadd */ 1121f4a3eb02SAdrian Chadd static bool 1122f90f4b65SLandon J. Fuller chipc_should_enable_muxed_sprom(struct chipc_softc *sc) 1123f4a3eb02SAdrian Chadd { 1124f4a3eb02SAdrian Chadd device_t *devs; 1125f4a3eb02SAdrian Chadd device_t hostb; 1126f4a3eb02SAdrian Chadd device_t parent; 1127f4a3eb02SAdrian Chadd int devcount; 1128f4a3eb02SAdrian Chadd int error; 1129f4a3eb02SAdrian Chadd bool result; 1130f4a3eb02SAdrian Chadd 1131f4a3eb02SAdrian Chadd /* Nothing to do? */ 1132f4a3eb02SAdrian Chadd if (!CHIPC_QUIRK(sc, MUX_SPROM)) 1133f4a3eb02SAdrian Chadd return (true); 1134f4a3eb02SAdrian Chadd 1135f90f4b65SLandon J. Fuller mtx_lock(&Giant); /* for newbus */ 1136f90f4b65SLandon J. Fuller 1137f4a3eb02SAdrian Chadd parent = device_get_parent(sc->dev); 11388e35bf83SLandon J. Fuller hostb = bhnd_bus_find_hostb_device(parent); 1139f4a3eb02SAdrian Chadd 1140f90f4b65SLandon J. Fuller if ((error = device_get_children(parent, &devs, &devcount))) { 1141f90f4b65SLandon J. Fuller mtx_unlock(&Giant); 1142f4a3eb02SAdrian Chadd return (false); 1143f90f4b65SLandon J. Fuller } 1144f4a3eb02SAdrian Chadd 1145f4a3eb02SAdrian Chadd /* Reject any active devices other than ChipCommon, or the 1146f4a3eb02SAdrian Chadd * host bridge (if any). */ 1147f4a3eb02SAdrian Chadd result = true; 1148f4a3eb02SAdrian Chadd for (int i = 0; i < devcount; i++) { 1149f4a3eb02SAdrian Chadd if (devs[i] == hostb || devs[i] == sc->dev) 1150f4a3eb02SAdrian Chadd continue; 1151f4a3eb02SAdrian Chadd 1152f4a3eb02SAdrian Chadd if (!device_is_attached(devs[i])) 1153f4a3eb02SAdrian Chadd continue; 1154f4a3eb02SAdrian Chadd 1155f4a3eb02SAdrian Chadd if (device_is_suspended(devs[i])) 1156f4a3eb02SAdrian Chadd continue; 1157f4a3eb02SAdrian Chadd 1158f4a3eb02SAdrian Chadd /* Active device; assume SPROM is busy */ 1159f4a3eb02SAdrian Chadd result = false; 1160f4a3eb02SAdrian Chadd break; 1161f4a3eb02SAdrian Chadd } 1162f4a3eb02SAdrian Chadd 1163f4a3eb02SAdrian Chadd free(devs, M_TEMP); 1164f90f4b65SLandon J. Fuller mtx_unlock(&Giant); 1165f4a3eb02SAdrian Chadd return (result); 1166f4a3eb02SAdrian Chadd } 1167e83ce340SAdrian Chadd 1168f90f4b65SLandon J. Fuller static int 1169f90f4b65SLandon J. Fuller chipc_enable_sprom(device_t dev) 1170f90f4b65SLandon J. Fuller { 1171f90f4b65SLandon J. Fuller struct chipc_softc *sc; 1172f90f4b65SLandon J. Fuller int error; 1173f90f4b65SLandon J. Fuller 1174f90f4b65SLandon J. Fuller sc = device_get_softc(dev); 1175f90f4b65SLandon J. Fuller CHIPC_LOCK(sc); 1176f90f4b65SLandon J. Fuller 1177f90f4b65SLandon J. Fuller /* Already enabled? */ 1178f90f4b65SLandon J. Fuller if (sc->sprom_refcnt >= 1) { 1179f90f4b65SLandon J. Fuller sc->sprom_refcnt++; 1180f90f4b65SLandon J. Fuller CHIPC_UNLOCK(sc); 1181f90f4b65SLandon J. Fuller 1182f90f4b65SLandon J. Fuller return (0); 1183f90f4b65SLandon J. Fuller } 1184f90f4b65SLandon J. Fuller 1185f90f4b65SLandon J. Fuller switch (sc->caps.nvram_src) { 1186f90f4b65SLandon J. Fuller case BHND_NVRAM_SRC_SPROM: 1187f90f4b65SLandon J. Fuller error = chipc_enable_sprom_pins(sc); 1188f90f4b65SLandon J. Fuller break; 1189f90f4b65SLandon J. Fuller case BHND_NVRAM_SRC_OTP: 1190f90f4b65SLandon J. Fuller error = chipc_enable_otp_power(sc); 1191f90f4b65SLandon J. Fuller break; 1192f90f4b65SLandon J. Fuller default: 1193f90f4b65SLandon J. Fuller error = 0; 1194f90f4b65SLandon J. Fuller break; 1195f90f4b65SLandon J. Fuller } 1196f90f4b65SLandon J. Fuller 1197f90f4b65SLandon J. Fuller /* Bump the reference count */ 1198f90f4b65SLandon J. Fuller if (error == 0) 1199f90f4b65SLandon J. Fuller sc->sprom_refcnt++; 1200f90f4b65SLandon J. Fuller 1201f90f4b65SLandon J. Fuller CHIPC_UNLOCK(sc); 1202f90f4b65SLandon J. Fuller return (error); 1203f90f4b65SLandon J. Fuller } 1204f90f4b65SLandon J. Fuller 1205f90f4b65SLandon J. Fuller static void 1206f90f4b65SLandon J. Fuller chipc_disable_sprom(device_t dev) 1207f90f4b65SLandon J. Fuller { 1208f90f4b65SLandon J. Fuller struct chipc_softc *sc; 1209f90f4b65SLandon J. Fuller 1210f90f4b65SLandon J. Fuller sc = device_get_softc(dev); 1211f90f4b65SLandon J. Fuller CHIPC_LOCK(sc); 1212f90f4b65SLandon J. Fuller 1213f90f4b65SLandon J. Fuller /* Check reference count, skip disable if in-use. */ 1214f90f4b65SLandon J. Fuller KASSERT(sc->sprom_refcnt > 0, ("sprom refcnt overrelease")); 1215f90f4b65SLandon J. Fuller sc->sprom_refcnt--; 1216f90f4b65SLandon J. Fuller if (sc->sprom_refcnt > 0) { 1217f90f4b65SLandon J. Fuller CHIPC_UNLOCK(sc); 1218f90f4b65SLandon J. Fuller return; 1219f90f4b65SLandon J. Fuller } 1220f90f4b65SLandon J. Fuller 1221f90f4b65SLandon J. Fuller switch (sc->caps.nvram_src) { 1222f90f4b65SLandon J. Fuller case BHND_NVRAM_SRC_SPROM: 1223f90f4b65SLandon J. Fuller chipc_disable_sprom_pins(sc); 1224f90f4b65SLandon J. Fuller break; 1225f90f4b65SLandon J. Fuller case BHND_NVRAM_SRC_OTP: 1226f90f4b65SLandon J. Fuller chipc_disable_otp_power(sc); 1227f90f4b65SLandon J. Fuller break; 1228f90f4b65SLandon J. Fuller default: 1229f90f4b65SLandon J. Fuller break; 1230f90f4b65SLandon J. Fuller } 1231f90f4b65SLandon J. Fuller 1232f90f4b65SLandon J. Fuller 1233f90f4b65SLandon J. Fuller CHIPC_UNLOCK(sc); 1234f90f4b65SLandon J. Fuller } 1235f90f4b65SLandon J. Fuller 1236f90f4b65SLandon J. Fuller static int 1237f90f4b65SLandon J. Fuller chipc_enable_otp_power(struct chipc_softc *sc) 1238f90f4b65SLandon J. Fuller { 1239f90f4b65SLandon J. Fuller // TODO: Enable OTP resource via PMU, and wait up to 100 usec for 1240f90f4b65SLandon J. Fuller // OTPS_READY to be set in `optstatus`. 1241f90f4b65SLandon J. Fuller return (0); 1242f90f4b65SLandon J. Fuller } 1243f90f4b65SLandon J. Fuller 1244f90f4b65SLandon J. Fuller static void 1245f90f4b65SLandon J. Fuller chipc_disable_otp_power(struct chipc_softc *sc) 1246f90f4b65SLandon J. Fuller { 1247f90f4b65SLandon J. Fuller // TODO: Disable OTP resource via PMU 1248f90f4b65SLandon J. Fuller } 1249f90f4b65SLandon J. Fuller 1250e83ce340SAdrian Chadd /** 1251e83ce340SAdrian Chadd * If required by this device, enable access to the SPROM. 1252e83ce340SAdrian Chadd * 1253e83ce340SAdrian Chadd * @param sc chipc driver state. 1254e83ce340SAdrian Chadd */ 1255e83ce340SAdrian Chadd static int 1256f90f4b65SLandon J. Fuller chipc_enable_sprom_pins(struct chipc_softc *sc) 1257e83ce340SAdrian Chadd { 1258e83ce340SAdrian Chadd uint32_t cctrl; 1259e83ce340SAdrian Chadd 1260f90f4b65SLandon J. Fuller CHIPC_LOCK_ASSERT(sc, MA_OWNED); 1261f90f4b65SLandon J. Fuller KASSERT(sc->sprom_refcnt == 0, ("sprom pins already enabled")); 1262e83ce340SAdrian Chadd 1263e83ce340SAdrian Chadd /* Nothing to do? */ 1264e83ce340SAdrian Chadd if (!CHIPC_QUIRK(sc, MUX_SPROM)) 1265e83ce340SAdrian Chadd return (0); 1266e83ce340SAdrian Chadd 1267f4a3eb02SAdrian Chadd /* Check whether bus is busy */ 1268f90f4b65SLandon J. Fuller if (!chipc_should_enable_muxed_sprom(sc)) 1269f90f4b65SLandon J. Fuller return (EBUSY); 1270f4a3eb02SAdrian Chadd 1271e83ce340SAdrian Chadd cctrl = bhnd_bus_read_4(sc->core, CHIPC_CHIPCTRL); 1272e83ce340SAdrian Chadd 1273e83ce340SAdrian Chadd /* 4331 devices */ 1274e83ce340SAdrian Chadd if (CHIPC_QUIRK(sc, 4331_EXTPA_MUX_SPROM)) { 1275e83ce340SAdrian Chadd cctrl &= ~CHIPC_CCTRL4331_EXTPA_EN; 1276e83ce340SAdrian Chadd 1277e83ce340SAdrian Chadd if (CHIPC_QUIRK(sc, 4331_GPIO2_5_MUX_SPROM)) 1278e83ce340SAdrian Chadd cctrl &= ~CHIPC_CCTRL4331_EXTPA_ON_GPIO2_5; 1279e83ce340SAdrian Chadd 1280e83ce340SAdrian Chadd if (CHIPC_QUIRK(sc, 4331_EXTPA2_MUX_SPROM)) 1281e83ce340SAdrian Chadd cctrl &= ~CHIPC_CCTRL4331_EXTPA_EN2; 1282e83ce340SAdrian Chadd 1283e83ce340SAdrian Chadd bhnd_bus_write_4(sc->core, CHIPC_CHIPCTRL, cctrl); 1284f90f4b65SLandon J. Fuller return (0); 1285e83ce340SAdrian Chadd } 1286e83ce340SAdrian Chadd 1287e83ce340SAdrian Chadd /* 4360 devices */ 1288e83ce340SAdrian Chadd if (CHIPC_QUIRK(sc, 4360_FEM_MUX_SPROM)) { 1289e83ce340SAdrian Chadd /* Unimplemented */ 1290e83ce340SAdrian Chadd } 1291e83ce340SAdrian Chadd 1292e83ce340SAdrian Chadd /* Refuse to proceed on unsupported devices with muxed SPROM pins */ 1293e83ce340SAdrian Chadd device_printf(sc->dev, "muxed sprom lines on unrecognized device\n"); 1294f90f4b65SLandon J. Fuller return (ENXIO); 1295e83ce340SAdrian Chadd } 1296e83ce340SAdrian Chadd 1297e83ce340SAdrian Chadd /** 1298e83ce340SAdrian Chadd * If required by this device, revert any GPIO/pin configuration applied 1299e83ce340SAdrian Chadd * to allow SPROM access. 1300e83ce340SAdrian Chadd * 1301e83ce340SAdrian Chadd * @param sc chipc driver state. 1302e83ce340SAdrian Chadd */ 1303f4a3eb02SAdrian Chadd static void 1304f90f4b65SLandon J. Fuller chipc_disable_sprom_pins(struct chipc_softc *sc) 1305e83ce340SAdrian Chadd { 1306e83ce340SAdrian Chadd uint32_t cctrl; 1307e83ce340SAdrian Chadd 1308e83ce340SAdrian Chadd /* Nothing to do? */ 1309e83ce340SAdrian Chadd if (!CHIPC_QUIRK(sc, MUX_SPROM)) 1310f4a3eb02SAdrian Chadd return; 1311f4a3eb02SAdrian Chadd 1312f90f4b65SLandon J. Fuller CHIPC_LOCK_ASSERT(sc, MA_OWNED); 1313315cf4daSLandon J. Fuller KASSERT(sc->sprom_refcnt == 0, ("sprom pins in use")); 1314e83ce340SAdrian Chadd 1315e83ce340SAdrian Chadd cctrl = bhnd_bus_read_4(sc->core, CHIPC_CHIPCTRL); 1316e83ce340SAdrian Chadd 1317e83ce340SAdrian Chadd /* 4331 devices */ 1318e83ce340SAdrian Chadd if (CHIPC_QUIRK(sc, 4331_EXTPA_MUX_SPROM)) { 1319e83ce340SAdrian Chadd cctrl |= CHIPC_CCTRL4331_EXTPA_EN; 1320e83ce340SAdrian Chadd 1321e83ce340SAdrian Chadd if (CHIPC_QUIRK(sc, 4331_GPIO2_5_MUX_SPROM)) 1322e83ce340SAdrian Chadd cctrl |= CHIPC_CCTRL4331_EXTPA_ON_GPIO2_5; 1323e83ce340SAdrian Chadd 1324e83ce340SAdrian Chadd if (CHIPC_QUIRK(sc, 4331_EXTPA2_MUX_SPROM)) 1325e83ce340SAdrian Chadd cctrl |= CHIPC_CCTRL4331_EXTPA_EN2; 1326e83ce340SAdrian Chadd 1327e83ce340SAdrian Chadd bhnd_bus_write_4(sc->core, CHIPC_CHIPCTRL, cctrl); 1328f90f4b65SLandon J. Fuller return; 1329e83ce340SAdrian Chadd } 1330e83ce340SAdrian Chadd 1331e83ce340SAdrian Chadd /* 4360 devices */ 1332e83ce340SAdrian Chadd if (CHIPC_QUIRK(sc, 4360_FEM_MUX_SPROM)) { 1333e83ce340SAdrian Chadd /* Unimplemented */ 1334e83ce340SAdrian Chadd } 1335f90f4b65SLandon J. Fuller } 1336e83ce340SAdrian Chadd 1337f90f4b65SLandon J. Fuller static uint32_t 1338f90f4b65SLandon J. Fuller chipc_read_chipst(device_t dev) 1339f90f4b65SLandon J. Fuller { 1340f90f4b65SLandon J. Fuller struct chipc_softc *sc = device_get_softc(dev); 1341f90f4b65SLandon J. Fuller return (bhnd_bus_read_4(sc->core, CHIPC_CHIPST)); 1342e83ce340SAdrian Chadd } 1343e83ce340SAdrian Chadd 13448ef24a0dSAdrian Chadd static void 13458ef24a0dSAdrian Chadd chipc_write_chipctrl(device_t dev, uint32_t value, uint32_t mask) 13468ef24a0dSAdrian Chadd { 13478ef24a0dSAdrian Chadd struct chipc_softc *sc; 13488ef24a0dSAdrian Chadd uint32_t cctrl; 13498ef24a0dSAdrian Chadd 13508ef24a0dSAdrian Chadd sc = device_get_softc(dev); 13518ef24a0dSAdrian Chadd 13528ef24a0dSAdrian Chadd CHIPC_LOCK(sc); 13538ef24a0dSAdrian Chadd 13548ef24a0dSAdrian Chadd cctrl = bhnd_bus_read_4(sc->core, CHIPC_CHIPCTRL); 13558ef24a0dSAdrian Chadd cctrl = (cctrl & ~mask) | (value | mask); 13568ef24a0dSAdrian Chadd bhnd_bus_write_4(sc->core, CHIPC_CHIPCTRL, cctrl); 13578ef24a0dSAdrian Chadd 13588ef24a0dSAdrian Chadd CHIPC_UNLOCK(sc); 13598ef24a0dSAdrian Chadd } 13608ef24a0dSAdrian Chadd 13612b693a88SLandon J. Fuller static struct chipc_caps * 13622b693a88SLandon J. Fuller chipc_get_caps(device_t dev) 13632b693a88SLandon J. Fuller { 13642b693a88SLandon J. Fuller struct chipc_softc *sc; 13652b693a88SLandon J. Fuller 13662b693a88SLandon J. Fuller sc = device_get_softc(dev); 13672b693a88SLandon J. Fuller return (&sc->caps); 13682b693a88SLandon J. Fuller } 13692b693a88SLandon J. Fuller 13704ad7e9b0SAdrian Chadd static device_method_t chipc_methods[] = { 13714ad7e9b0SAdrian Chadd /* Device interface */ 13724ad7e9b0SAdrian Chadd DEVMETHOD(device_probe, chipc_probe), 13734ad7e9b0SAdrian Chadd DEVMETHOD(device_attach, chipc_attach), 13744ad7e9b0SAdrian Chadd DEVMETHOD(device_detach, chipc_detach), 13754ad7e9b0SAdrian Chadd DEVMETHOD(device_suspend, chipc_suspend), 13764ad7e9b0SAdrian Chadd DEVMETHOD(device_resume, chipc_resume), 13774ad7e9b0SAdrian Chadd 1378f4a3eb02SAdrian Chadd /* Bus interface */ 1379f4a3eb02SAdrian Chadd DEVMETHOD(bus_probe_nomatch, chipc_probe_nomatch), 1380f4a3eb02SAdrian Chadd DEVMETHOD(bus_print_child, chipc_print_child), 1381f4a3eb02SAdrian Chadd DEVMETHOD(bus_child_pnpinfo_str, chipc_child_pnpinfo_str), 1382f4a3eb02SAdrian Chadd DEVMETHOD(bus_child_location_str, chipc_child_location_str), 1383f4a3eb02SAdrian Chadd 1384f4a3eb02SAdrian Chadd DEVMETHOD(bus_add_child, chipc_add_child), 1385f4a3eb02SAdrian Chadd DEVMETHOD(bus_child_deleted, chipc_child_deleted), 1386f4a3eb02SAdrian Chadd 1387f4a3eb02SAdrian Chadd DEVMETHOD(bus_set_resource, bus_generic_rl_set_resource), 1388f4a3eb02SAdrian Chadd DEVMETHOD(bus_get_resource, bus_generic_rl_get_resource), 1389f4a3eb02SAdrian Chadd DEVMETHOD(bus_delete_resource, bus_generic_rl_delete_resource), 1390f4a3eb02SAdrian Chadd DEVMETHOD(bus_alloc_resource, chipc_alloc_resource), 1391f4a3eb02SAdrian Chadd DEVMETHOD(bus_release_resource, chipc_release_resource), 1392f4a3eb02SAdrian Chadd DEVMETHOD(bus_adjust_resource, chipc_adjust_resource), 1393f4a3eb02SAdrian Chadd DEVMETHOD(bus_activate_resource, chipc_activate_resource), 1394f4a3eb02SAdrian Chadd DEVMETHOD(bus_deactivate_resource, chipc_deactivate_resource), 1395f4a3eb02SAdrian Chadd DEVMETHOD(bus_get_resource_list, chipc_get_resource_list), 1396f4a3eb02SAdrian Chadd 1397f4a3eb02SAdrian Chadd DEVMETHOD(bus_setup_intr, bus_generic_setup_intr), 1398f4a3eb02SAdrian Chadd DEVMETHOD(bus_teardown_intr, bus_generic_teardown_intr), 1399f4a3eb02SAdrian Chadd DEVMETHOD(bus_config_intr, bus_generic_config_intr), 1400f4a3eb02SAdrian Chadd DEVMETHOD(bus_bind_intr, bus_generic_bind_intr), 1401f4a3eb02SAdrian Chadd DEVMETHOD(bus_describe_intr, bus_generic_describe_intr), 1402f4a3eb02SAdrian Chadd 1403f4a3eb02SAdrian Chadd /* BHND bus inteface */ 1404f4a3eb02SAdrian Chadd DEVMETHOD(bhnd_bus_activate_resource, chipc_activate_bhnd_resource), 1405f4a3eb02SAdrian Chadd 14064ad7e9b0SAdrian Chadd /* ChipCommon interface */ 1407f90f4b65SLandon J. Fuller DEVMETHOD(bhnd_chipc_read_chipst, chipc_read_chipst), 14088ef24a0dSAdrian Chadd DEVMETHOD(bhnd_chipc_write_chipctrl, chipc_write_chipctrl), 1409f90f4b65SLandon J. Fuller DEVMETHOD(bhnd_chipc_enable_sprom, chipc_enable_sprom), 1410f90f4b65SLandon J. Fuller DEVMETHOD(bhnd_chipc_disable_sprom, chipc_disable_sprom), 14112b693a88SLandon J. Fuller DEVMETHOD(bhnd_chipc_get_caps, chipc_get_caps), 1412e83ce340SAdrian Chadd 14134ad7e9b0SAdrian Chadd DEVMETHOD_END 14144ad7e9b0SAdrian Chadd }; 14154ad7e9b0SAdrian Chadd 1416f90f4b65SLandon J. Fuller DEFINE_CLASS_0(bhnd_chipc, bhnd_chipc_driver, chipc_methods, sizeof(struct chipc_softc)); 1417f90f4b65SLandon J. Fuller EARLY_DRIVER_MODULE(bhnd_chipc, bhnd, bhnd_chipc_driver, bhnd_chipc_devclass, 0, 0, 1418e129bcd6SLandon J. Fuller BUS_PASS_BUS + BUS_PASS_ORDER_MIDDLE); 141996546b75SAdrian Chadd MODULE_DEPEND(bhnd_chipc, bhnd, 1, 1, 1); 14204ad7e9b0SAdrian Chadd MODULE_VERSION(bhnd_chipc, 1); 1421