xref: /freebsd/sys/dev/irdma/irdma_user.h (revision 4d846d26)
1 /*-
2  * SPDX-License-Identifier: GPL-2.0 or Linux-OpenIB
3  *
4  * Copyright (c) 2015 - 2022 Intel Corporation
5  *
6  * This software is available to you under a choice of one of two
7  * licenses.  You may choose to be licensed under the terms of the GNU
8  * General Public License (GPL) Version 2, available from the file
9  * COPYING in the main directory of this source tree, or the
10  * OpenFabrics.org BSD license below:
11  *
12  *   Redistribution and use in source and binary forms, with or
13  *   without modification, are permitted provided that the following
14  *   conditions are met:
15  *
16  *    - Redistributions of source code must retain the above
17  *	copyright notice, this list of conditions and the following
18  *	disclaimer.
19  *
20  *    - Redistributions in binary form must reproduce the above
21  *	copyright notice, this list of conditions and the following
22  *	disclaimer in the documentation and/or other materials
23  *	provided with the distribution.
24  *
25  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
26  * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
27  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
28  * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
29  * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
30  * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
31  * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
32  * SOFTWARE.
33  */
34 /*$FreeBSD$*/
35 
36 #ifndef IRDMA_USER_H
37 #define IRDMA_USER_H
38 
39 #define irdma_handle void *
40 #define irdma_adapter_handle irdma_handle
41 #define irdma_qp_handle irdma_handle
42 #define irdma_cq_handle irdma_handle
43 #define irdma_pd_id irdma_handle
44 #define irdma_stag_handle irdma_handle
45 #define irdma_stag_index u32
46 #define irdma_stag u32
47 #define irdma_stag_key u8
48 #define irdma_tagged_offset u64
49 #define irdma_access_privileges u32
50 #define irdma_physical_fragment u64
51 #define irdma_address_list u64 *
52 #define irdma_sgl struct irdma_sge *
53 
54 #define IRDMA_MAX_MR_SIZE	0x200000000000ULL
55 
56 #define IRDMA_ACCESS_FLAGS_LOCALREAD		0x01
57 #define IRDMA_ACCESS_FLAGS_LOCALWRITE		0x02
58 #define IRDMA_ACCESS_FLAGS_REMOTEREAD_ONLY	0x04
59 #define IRDMA_ACCESS_FLAGS_REMOTEREAD		0x05
60 #define IRDMA_ACCESS_FLAGS_REMOTEWRITE_ONLY	0x08
61 #define IRDMA_ACCESS_FLAGS_REMOTEWRITE		0x0a
62 #define IRDMA_ACCESS_FLAGS_BIND_WINDOW		0x10
63 #define IRDMA_ACCESS_FLAGS_ZERO_BASED		0x20
64 #define IRDMA_ACCESS_FLAGS_ALL			0x3f
65 
66 #define IRDMA_OP_TYPE_RDMA_WRITE		0x00
67 #define IRDMA_OP_TYPE_RDMA_READ			0x01
68 #define IRDMA_OP_TYPE_SEND			0x03
69 #define IRDMA_OP_TYPE_SEND_INV			0x04
70 #define IRDMA_OP_TYPE_SEND_SOL			0x05
71 #define IRDMA_OP_TYPE_SEND_SOL_INV		0x06
72 #define IRDMA_OP_TYPE_RDMA_WRITE_SOL		0x0d
73 #define IRDMA_OP_TYPE_BIND_MW			0x08
74 #define IRDMA_OP_TYPE_FAST_REG_NSMR		0x09
75 #define IRDMA_OP_TYPE_INV_STAG			0x0a
76 #define IRDMA_OP_TYPE_RDMA_READ_INV_STAG	0x0b
77 #define IRDMA_OP_TYPE_NOP			0x0c
78 #define IRDMA_OP_TYPE_REC	0x3e
79 #define IRDMA_OP_TYPE_REC_IMM	0x3f
80 
81 #define IRDMA_FLUSH_MAJOR_ERR 1
82 #define IRDMA_SRQFLUSH_RSVD_MAJOR_ERR 0xfffe
83 
84 /* Async Events codes */
85 #define IRDMA_AE_AMP_UNALLOCATED_STAG					0x0102
86 #define IRDMA_AE_AMP_INVALID_STAG					0x0103
87 #define IRDMA_AE_AMP_BAD_QP						0x0104
88 #define IRDMA_AE_AMP_BAD_PD						0x0105
89 #define IRDMA_AE_AMP_BAD_STAG_KEY					0x0106
90 #define IRDMA_AE_AMP_BAD_STAG_INDEX					0x0107
91 #define IRDMA_AE_AMP_BOUNDS_VIOLATION					0x0108
92 #define IRDMA_AE_AMP_RIGHTS_VIOLATION					0x0109
93 #define IRDMA_AE_AMP_TO_WRAP						0x010a
94 #define IRDMA_AE_AMP_FASTREG_VALID_STAG					0x010c
95 #define IRDMA_AE_AMP_FASTREG_MW_STAG					0x010d
96 #define IRDMA_AE_AMP_FASTREG_INVALID_RIGHTS				0x010e
97 #define IRDMA_AE_AMP_FASTREG_INVALID_LENGTH				0x0110
98 #define IRDMA_AE_AMP_INVALIDATE_SHARED					0x0111
99 #define IRDMA_AE_AMP_INVALIDATE_NO_REMOTE_ACCESS_RIGHTS			0x0112
100 #define IRDMA_AE_AMP_INVALIDATE_MR_WITH_BOUND_WINDOWS			0x0113
101 #define IRDMA_AE_AMP_MWBIND_VALID_STAG					0x0114
102 #define IRDMA_AE_AMP_MWBIND_OF_MR_STAG					0x0115
103 #define IRDMA_AE_AMP_MWBIND_TO_ZERO_BASED_STAG				0x0116
104 #define IRDMA_AE_AMP_MWBIND_TO_MW_STAG					0x0117
105 #define IRDMA_AE_AMP_MWBIND_INVALID_RIGHTS				0x0118
106 #define IRDMA_AE_AMP_MWBIND_INVALID_BOUNDS				0x0119
107 #define IRDMA_AE_AMP_MWBIND_TO_INVALID_PARENT				0x011a
108 #define IRDMA_AE_AMP_MWBIND_BIND_DISABLED				0x011b
109 #define IRDMA_AE_PRIV_OPERATION_DENIED					0x011c
110 #define IRDMA_AE_AMP_INVALIDATE_TYPE1_MW				0x011d
111 #define IRDMA_AE_AMP_MWBIND_ZERO_BASED_TYPE1_MW				0x011e
112 #define IRDMA_AE_AMP_FASTREG_INVALID_PBL_HPS_CFG			0x011f
113 #define IRDMA_AE_AMP_MWBIND_WRONG_TYPE					0x0120
114 #define IRDMA_AE_AMP_FASTREG_PBLE_MISMATCH				0x0121
115 #define IRDMA_AE_UDA_XMIT_DGRAM_TOO_LONG				0x0132
116 #define IRDMA_AE_UDA_XMIT_BAD_PD					0x0133
117 #define IRDMA_AE_UDA_XMIT_DGRAM_TOO_SHORT				0x0134
118 #define IRDMA_AE_UDA_L4LEN_INVALID					0x0135
119 #define IRDMA_AE_BAD_CLOSE						0x0201
120 #define IRDMA_AE_RDMAP_ROE_BAD_LLP_CLOSE				0x0202
121 #define IRDMA_AE_CQ_OPERATION_ERROR					0x0203
122 #define IRDMA_AE_RDMA_READ_WHILE_ORD_ZERO				0x0205
123 #define IRDMA_AE_STAG_ZERO_INVALID					0x0206
124 #define IRDMA_AE_IB_RREQ_AND_Q1_FULL					0x0207
125 #define IRDMA_AE_IB_INVALID_REQUEST					0x0208
126 #define IRDMA_AE_WQE_UNEXPECTED_OPCODE					0x020a
127 #define IRDMA_AE_WQE_INVALID_PARAMETER					0x020b
128 #define IRDMA_AE_WQE_INVALID_FRAG_DATA					0x020c
129 #define IRDMA_AE_IB_REMOTE_ACCESS_ERROR					0x020d
130 #define IRDMA_AE_IB_REMOTE_OP_ERROR					0x020e
131 #define IRDMA_AE_WQE_LSMM_TOO_LONG					0x0220
132 #define IRDMA_AE_DDP_INVALID_MSN_GAP_IN_MSN				0x0301
133 #define IRDMA_AE_DDP_UBE_DDP_MESSAGE_TOO_LONG_FOR_AVAILABLE_BUFFER	0x0303
134 #define IRDMA_AE_DDP_UBE_INVALID_DDP_VERSION				0x0304
135 #define IRDMA_AE_DDP_UBE_INVALID_MO					0x0305
136 #define IRDMA_AE_DDP_UBE_INVALID_MSN_NO_BUFFER_AVAILABLE		0x0306
137 #define IRDMA_AE_DDP_UBE_INVALID_QN					0x0307
138 #define IRDMA_AE_DDP_NO_L_BIT						0x0308
139 #define IRDMA_AE_RDMAP_ROE_INVALID_RDMAP_VERSION			0x0311
140 #define IRDMA_AE_RDMAP_ROE_UNEXPECTED_OPCODE				0x0312
141 #define IRDMA_AE_ROE_INVALID_RDMA_READ_REQUEST				0x0313
142 #define IRDMA_AE_ROE_INVALID_RDMA_WRITE_OR_READ_RESP			0x0314
143 #define IRDMA_AE_ROCE_RSP_LENGTH_ERROR					0x0316
144 #define IRDMA_AE_ROCE_EMPTY_MCG						0x0380
145 #define IRDMA_AE_ROCE_BAD_MC_IP_ADDR					0x0381
146 #define IRDMA_AE_ROCE_BAD_MC_QPID					0x0382
147 #define IRDMA_AE_MCG_QP_PROTOCOL_MISMATCH				0x0383
148 #define IRDMA_AE_INVALID_ARP_ENTRY					0x0401
149 #define IRDMA_AE_INVALID_TCP_OPTION_RCVD				0x0402
150 #define IRDMA_AE_STALE_ARP_ENTRY					0x0403
151 #define IRDMA_AE_INVALID_AH_ENTRY					0x0406
152 #define IRDMA_AE_LLP_CLOSE_COMPLETE					0x0501
153 #define IRDMA_AE_LLP_CONNECTION_RESET					0x0502
154 #define IRDMA_AE_LLP_FIN_RECEIVED					0x0503
155 #define IRDMA_AE_LLP_RECEIVED_MARKER_AND_LENGTH_FIELDS_DONT_MATCH	0x0504
156 #define IRDMA_AE_LLP_RECEIVED_MPA_CRC_ERROR				0x0505
157 #define IRDMA_AE_LLP_SEGMENT_TOO_SMALL					0x0507
158 #define IRDMA_AE_LLP_SYN_RECEIVED					0x0508
159 #define IRDMA_AE_LLP_TERMINATE_RECEIVED					0x0509
160 #define IRDMA_AE_LLP_TOO_MANY_RETRIES					0x050a
161 #define IRDMA_AE_LLP_TOO_MANY_KEEPALIVE_RETRIES				0x050b
162 #define IRDMA_AE_LLP_DOUBT_REACHABILITY					0x050c
163 #define IRDMA_AE_LLP_CONNECTION_ESTABLISHED				0x050e
164 #define IRDMA_AE_RESOURCE_EXHAUSTION					0x0520
165 #define IRDMA_AE_RESET_SENT						0x0601
166 #define IRDMA_AE_TERMINATE_SENT						0x0602
167 #define IRDMA_AE_RESET_NOT_SENT						0x0603
168 #define IRDMA_AE_LCE_QP_CATASTROPHIC					0x0700
169 #define IRDMA_AE_LCE_FUNCTION_CATASTROPHIC				0x0701
170 #define IRDMA_AE_LCE_CQ_CATASTROPHIC					0x0702
171 #define IRDMA_AE_QP_SUSPEND_COMPLETE					0x0900
172 
173 enum irdma_device_caps_const {
174 	IRDMA_WQE_SIZE =			4,
175 	IRDMA_CQP_WQE_SIZE =			8,
176 	IRDMA_CQE_SIZE =			4,
177 	IRDMA_EXTENDED_CQE_SIZE =		8,
178 	IRDMA_AEQE_SIZE =			2,
179 	IRDMA_CEQE_SIZE =			1,
180 	IRDMA_CQP_CTX_SIZE =			8,
181 	IRDMA_SHADOW_AREA_SIZE =		8,
182 	IRDMA_GATHER_STATS_BUF_SIZE =		1024,
183 	IRDMA_MIN_IW_QP_ID =			0,
184 	IRDMA_QUERY_FPM_BUF_SIZE =		176,
185 	IRDMA_COMMIT_FPM_BUF_SIZE =		176,
186 	IRDMA_MAX_IW_QP_ID =			262143,
187 	IRDMA_MIN_CEQID =			0,
188 	IRDMA_MAX_CEQID =			1023,
189 	IRDMA_CEQ_MAX_COUNT =			IRDMA_MAX_CEQID + 1,
190 	IRDMA_MIN_CQID =			0,
191 	IRDMA_MAX_CQID =			524287,
192 	IRDMA_MIN_AEQ_ENTRIES =			1,
193 	IRDMA_MAX_AEQ_ENTRIES =			524287,
194 	IRDMA_MIN_CEQ_ENTRIES =			1,
195 	IRDMA_MAX_CEQ_ENTRIES =			262143,
196 	IRDMA_MIN_CQ_SIZE =			1,
197 	IRDMA_MAX_CQ_SIZE =			1048575,
198 	IRDMA_DB_ID_ZERO =			0,
199 	/* 64K + 1 */
200 	IRDMA_MAX_OUTBOUND_MSG_SIZE =		65537,
201 	/* 64K +1 */
202 	IRDMA_MAX_INBOUND_MSG_SIZE =		65537,
203 	IRDMA_MAX_PUSH_PAGE_COUNT =		1024,
204 	IRDMA_MAX_PE_ENA_VF_COUNT =		32,
205 	IRDMA_MAX_VF_FPM_ID =			47,
206 	IRDMA_MAX_SQ_PAYLOAD_SIZE =		2145386496,
207 	IRDMA_MAX_INLINE_DATA_SIZE =		101,
208 	IRDMA_MAX_WQ_ENTRIES =			32768,
209 	IRDMA_Q2_BUF_SIZE =			256,
210 	IRDMA_QP_CTX_SIZE =			256,
211 	IRDMA_MAX_PDS =				262144,
212 };
213 
214 enum irdma_addressing_type {
215 	IRDMA_ADDR_TYPE_ZERO_BASED = 0,
216 	IRDMA_ADDR_TYPE_VA_BASED   = 1,
217 };
218 
219 enum irdma_flush_opcode {
220 	FLUSH_INVALID = 0,
221 	FLUSH_GENERAL_ERR,
222 	FLUSH_PROT_ERR,
223 	FLUSH_REM_ACCESS_ERR,
224 	FLUSH_LOC_QP_OP_ERR,
225 	FLUSH_REM_OP_ERR,
226 	FLUSH_LOC_LEN_ERR,
227 	FLUSH_FATAL_ERR,
228 	FLUSH_RETRY_EXC_ERR,
229 	FLUSH_MW_BIND_ERR,
230 	FLUSH_REM_INV_REQ_ERR,
231 };
232 
233 enum irdma_qp_event_type {
234 	IRDMA_QP_EVENT_CATASTROPHIC,
235 	IRDMA_QP_EVENT_ACCESS_ERR,
236 	IRDMA_QP_EVENT_REQ_ERR,
237 };
238 
239 enum irdma_cmpl_status {
240 	IRDMA_COMPL_STATUS_SUCCESS = 0,
241 	IRDMA_COMPL_STATUS_FLUSHED,
242 	IRDMA_COMPL_STATUS_INVALID_WQE,
243 	IRDMA_COMPL_STATUS_QP_CATASTROPHIC,
244 	IRDMA_COMPL_STATUS_REMOTE_TERMINATION,
245 	IRDMA_COMPL_STATUS_INVALID_STAG,
246 	IRDMA_COMPL_STATUS_BASE_BOUND_VIOLATION,
247 	IRDMA_COMPL_STATUS_ACCESS_VIOLATION,
248 	IRDMA_COMPL_STATUS_INVALID_PD_ID,
249 	IRDMA_COMPL_STATUS_WRAP_ERROR,
250 	IRDMA_COMPL_STATUS_STAG_INVALID_PDID,
251 	IRDMA_COMPL_STATUS_RDMA_READ_ZERO_ORD,
252 	IRDMA_COMPL_STATUS_QP_NOT_PRIVLEDGED,
253 	IRDMA_COMPL_STATUS_STAG_NOT_INVALID,
254 	IRDMA_COMPL_STATUS_INVALID_PHYS_BUF_SIZE,
255 	IRDMA_COMPL_STATUS_INVALID_PHYS_BUF_ENTRY,
256 	IRDMA_COMPL_STATUS_INVALID_FBO,
257 	IRDMA_COMPL_STATUS_INVALID_LEN,
258 	IRDMA_COMPL_STATUS_INVALID_ACCESS,
259 	IRDMA_COMPL_STATUS_PHYS_BUF_LIST_TOO_LONG,
260 	IRDMA_COMPL_STATUS_INVALID_VIRT_ADDRESS,
261 	IRDMA_COMPL_STATUS_INVALID_REGION,
262 	IRDMA_COMPL_STATUS_INVALID_WINDOW,
263 	IRDMA_COMPL_STATUS_INVALID_TOTAL_LEN,
264 	IRDMA_COMPL_STATUS_UNKNOWN,
265 };
266 
267 enum irdma_cmpl_notify {
268 	IRDMA_CQ_COMPL_EVENT     = 0,
269 	IRDMA_CQ_COMPL_SOLICITED = 1,
270 };
271 
272 enum irdma_qp_caps {
273 	IRDMA_WRITE_WITH_IMM = 1,
274 	IRDMA_SEND_WITH_IMM  = 2,
275 	IRDMA_ROCE	     = 4,
276 	IRDMA_PUSH_MODE      = 8,
277 };
278 
279 struct irdma_qp_uk;
280 struct irdma_cq_uk;
281 struct irdma_qp_uk_init_info;
282 struct irdma_cq_uk_init_info;
283 
284 struct irdma_sge {
285 	irdma_tagged_offset tag_off;
286 	u32 len;
287 	irdma_stag stag;
288 };
289 
290 struct irdma_ring {
291 	volatile u32 head;
292 	volatile u32 tail;	/* effective tail */
293 	u32 size;
294 };
295 
296 struct irdma_cqe {
297 	__le64 buf[IRDMA_CQE_SIZE];
298 };
299 
300 struct irdma_extended_cqe {
301 	__le64 buf[IRDMA_EXTENDED_CQE_SIZE];
302 };
303 
304 struct irdma_post_send {
305 	irdma_sgl sg_list;
306 	u32 num_sges;
307 	u32 qkey;
308 	u32 dest_qp;
309 	u32 ah_id;
310 };
311 
312 struct irdma_post_rq_info {
313 	u64 wr_id;
314 	irdma_sgl sg_list;
315 	u32 num_sges;
316 };
317 
318 struct irdma_rdma_write {
319 	irdma_sgl lo_sg_list;
320 	u32 num_lo_sges;
321 	struct irdma_sge rem_addr;
322 };
323 
324 struct irdma_rdma_read {
325 	irdma_sgl lo_sg_list;
326 	u32 num_lo_sges;
327 	struct irdma_sge rem_addr;
328 };
329 
330 struct irdma_bind_window {
331 	irdma_stag mr_stag;
332 	u64 bind_len;
333 	void *va;
334 	enum irdma_addressing_type addressing_type;
335 	bool ena_reads:1;
336 	bool ena_writes:1;
337 	irdma_stag mw_stag;
338 	bool mem_window_type_1:1;
339 };
340 
341 struct irdma_inv_local_stag {
342 	irdma_stag target_stag;
343 };
344 
345 struct irdma_post_sq_info {
346 	u64 wr_id;
347 	u8 op_type;
348 	u8 l4len;
349 	bool signaled:1;
350 	bool read_fence:1;
351 	bool local_fence:1;
352 	bool inline_data:1;
353 	bool imm_data_valid:1;
354 	bool push_wqe:1;
355 	bool report_rtt:1;
356 	bool udp_hdr:1;
357 	bool defer_flag:1;
358 	u32 imm_data;
359 	u32 stag_to_inv;
360 	union {
361 		struct irdma_post_send send;
362 		struct irdma_rdma_write rdma_write;
363 		struct irdma_rdma_read rdma_read;
364 		struct irdma_bind_window bind_window;
365 		struct irdma_inv_local_stag inv_local_stag;
366 	} op;
367 };
368 
369 struct irdma_cq_poll_info {
370 	u64 wr_id;
371 	irdma_qp_handle qp_handle;
372 	u32 bytes_xfered;
373 	u32 qp_id;
374 	u32 ud_src_qpn;
375 	u32 imm_data;
376 	irdma_stag inv_stag; /* or L_R_Key */
377 	enum irdma_cmpl_status comp_status;
378 	u16 major_err;
379 	u16 minor_err;
380 	u16 ud_vlan;
381 	u8 ud_smac[6];
382 	u8 op_type;
383 	u8 q_type;
384 	bool stag_invalid_set:1; /* or L_R_Key set */
385 	bool push_dropped:1;
386 	bool error:1;
387 	bool solicited_event:1;
388 	bool ipv4:1;
389 	bool ud_vlan_valid:1;
390 	bool ud_smac_valid:1;
391 	bool imm_valid:1;
392 	bool signaled:1;
393 	union {
394 		u32 tcp_sqn;
395 		u32 roce_psn;
396 		u32 rtt;
397 		u32 raw;
398 	} stat;
399 };
400 
401 struct qp_err_code {
402 	enum irdma_flush_opcode flush_code;
403 	enum irdma_qp_event_type event_type;
404 };
405 
406 int irdma_uk_inline_rdma_write(struct irdma_qp_uk *qp,
407 			       struct irdma_post_sq_info *info, bool post_sq);
408 int irdma_uk_inline_send(struct irdma_qp_uk *qp,
409 			 struct irdma_post_sq_info *info, bool post_sq);
410 int irdma_uk_post_nop(struct irdma_qp_uk *qp, u64 wr_id, bool signaled,
411 		      bool post_sq);
412 int irdma_uk_post_receive(struct irdma_qp_uk *qp,
413 			  struct irdma_post_rq_info *info);
414 void irdma_uk_qp_post_wr(struct irdma_qp_uk *qp);
415 int irdma_uk_rdma_read(struct irdma_qp_uk *qp, struct irdma_post_sq_info *info,
416 		       bool inv_stag, bool post_sq);
417 int irdma_uk_rdma_write(struct irdma_qp_uk *qp, struct irdma_post_sq_info *info,
418 			bool post_sq);
419 int irdma_uk_send(struct irdma_qp_uk *qp, struct irdma_post_sq_info *info,
420 		  bool post_sq);
421 int irdma_uk_stag_local_invalidate(struct irdma_qp_uk *qp,
422 				   struct irdma_post_sq_info *info,
423 				   bool post_sq);
424 
425 struct irdma_wqe_uk_ops {
426 	void (*iw_copy_inline_data)(u8 *dest, struct irdma_sge *sge_list, u32 num_sges, u8 polarity);
427 	u16 (*iw_inline_data_size_to_quanta)(u32 data_size);
428 	void (*iw_set_fragment)(__le64 *wqe, u32 offset, struct irdma_sge *sge,
429 				u8 valid);
430 	void (*iw_set_mw_bind_wqe)(__le64 *wqe,
431 				   struct irdma_bind_window *op_info);
432 };
433 
434 int irdma_uk_cq_poll_cmpl(struct irdma_cq_uk *cq,
435 			  struct irdma_cq_poll_info *info);
436 void irdma_uk_cq_request_notification(struct irdma_cq_uk *cq,
437 				      enum irdma_cmpl_notify cq_notify);
438 void irdma_uk_cq_resize(struct irdma_cq_uk *cq, void *cq_base, int size);
439 void irdma_uk_cq_set_resized_cnt(struct irdma_cq_uk *qp, u16 cnt);
440 int irdma_uk_cq_init(struct irdma_cq_uk *cq,
441 		     struct irdma_cq_uk_init_info *info);
442 int irdma_uk_qp_init(struct irdma_qp_uk *qp,
443 		     struct irdma_qp_uk_init_info *info);
444 void irdma_uk_calc_shift_wq(struct irdma_qp_uk_init_info *ukinfo, u8 *sq_shift,
445 			    u8 *rq_shift);
446 int irdma_uk_calc_depth_shift_sq(struct irdma_qp_uk_init_info *ukinfo,
447 				 u32 *sq_depth, u8 *sq_shift);
448 int irdma_uk_calc_depth_shift_rq(struct irdma_qp_uk_init_info *ukinfo,
449 				 u32 *rq_depth, u8 *rq_shift);
450 struct irdma_sq_uk_wr_trk_info {
451 	u64 wrid;
452 	u32 wr_len;
453 	u16 quanta;
454 	u8 signaled;
455 	u8 reserved[1];
456 };
457 
458 struct irdma_qp_quanta {
459 	__le64 elem[IRDMA_WQE_SIZE];
460 };
461 
462 struct irdma_qp_uk {
463 	struct irdma_qp_quanta *sq_base;
464 	struct irdma_qp_quanta *rq_base;
465 	struct irdma_uk_attrs *uk_attrs;
466 	u32 IOMEM *wqe_alloc_db;
467 	struct irdma_sq_uk_wr_trk_info *sq_wrtrk_array;
468 	struct irdma_sig_wr_trk_info *sq_sigwrtrk_array;
469 	u64 *rq_wrid_array;
470 	__le64 *shadow_area;
471 	__le32 *push_db;
472 	__le64 *push_wqe;
473 	struct irdma_ring sq_ring;
474 	struct irdma_ring sq_sig_ring;
475 	struct irdma_ring rq_ring;
476 	struct irdma_ring initial_ring;
477 	u32 qp_id;
478 	u32 qp_caps;
479 	u32 sq_size;
480 	u32 rq_size;
481 	u32 max_sq_frag_cnt;
482 	u32 max_rq_frag_cnt;
483 	u32 max_inline_data;
484 	u32 last_rx_cmpl_idx;
485 	u32 last_tx_cmpl_idx;
486 	struct irdma_wqe_uk_ops wqe_ops;
487 	u16 conn_wqes;
488 	u8 qp_type;
489 	u8 swqe_polarity;
490 	u8 swqe_polarity_deferred;
491 	u8 rwqe_polarity;
492 	u8 rq_wqe_size;
493 	u8 rq_wqe_size_multiplier;
494 	bool deferred_flag:1;
495 	bool push_mode:1; /* whether the last post wqe was pushed */
496 	bool push_dropped:1;
497 	bool first_sq_wq:1;
498 	bool sq_flush_complete:1; /* Indicates flush was seen and SQ was empty after the flush */
499 	bool rq_flush_complete:1; /* Indicates flush was seen and RQ was empty after the flush */
500 	bool destroy_pending:1; /* Indicates the QP is being destroyed */
501 	void *back_qp;
502 	spinlock_t *lock;
503 	u8 dbg_rq_flushed;
504 	u16 ord_cnt;
505 	u8 sq_flush_seen;
506 	u8 rq_flush_seen;
507 	u8 rd_fence_rate;
508 };
509 
510 struct irdma_cq_uk {
511 	struct irdma_cqe *cq_base;
512 	u32 IOMEM *cqe_alloc_db;
513 	u32 IOMEM *cq_ack_db;
514 	__le64 *shadow_area;
515 	u32 cq_id;
516 	u32 cq_size;
517 	struct irdma_ring cq_ring;
518 	u8 polarity;
519 	bool avoid_mem_cflct:1;
520 };
521 
522 struct irdma_qp_uk_init_info {
523 	struct irdma_qp_quanta *sq;
524 	struct irdma_qp_quanta *rq;
525 	struct irdma_uk_attrs *uk_attrs;
526 	u32 IOMEM *wqe_alloc_db;
527 	__le64 *shadow_area;
528 	struct irdma_sq_uk_wr_trk_info *sq_wrtrk_array;
529 	struct irdma_sig_wr_trk_info *sq_sigwrtrk_array;
530 	u64 *rq_wrid_array;
531 	u32 qp_id;
532 	u32 qp_caps;
533 	u32 sq_size;
534 	u32 rq_size;
535 	u32 max_sq_frag_cnt;
536 	u32 max_rq_frag_cnt;
537 	u32 max_inline_data;
538 	u32 sq_depth;
539 	u32 rq_depth;
540 	u8 first_sq_wq;
541 	u8 type;
542 	u8 sq_shift;
543 	u8 rq_shift;
544 	u8 rd_fence_rate;
545 	int abi_ver;
546 	bool legacy_mode;
547 };
548 
549 struct irdma_cq_uk_init_info {
550 	u32 IOMEM *cqe_alloc_db;
551 	u32 IOMEM *cq_ack_db;
552 	struct irdma_cqe *cq_base;
553 	__le64 *shadow_area;
554 	u32 cq_size;
555 	u32 cq_id;
556 	bool avoid_mem_cflct;
557 };
558 
559 __le64 *irdma_qp_get_next_send_wqe(struct irdma_qp_uk *qp, u32 *wqe_idx,
560 				   u16 *quanta, u32 total_size,
561 				   struct irdma_post_sq_info *info);
562 __le64 *irdma_qp_get_next_recv_wqe(struct irdma_qp_uk *qp, u32 *wqe_idx);
563 int irdma_uk_clean_cq(void *q, struct irdma_cq_uk *cq);
564 int irdma_nop(struct irdma_qp_uk *qp, u64 wr_id, bool signaled, bool post_sq);
565 int irdma_fragcnt_to_quanta_sq(u32 frag_cnt, u16 *quanta);
566 int irdma_fragcnt_to_wqesize_rq(u32 frag_cnt, u16 *wqe_size);
567 void irdma_get_wqe_shift(struct irdma_uk_attrs *uk_attrs, u32 sge,
568 			 u32 inline_data, u8 *shift);
569 int irdma_get_sqdepth(struct irdma_uk_attrs *uk_attrs, u32 sq_size, u8 shift, u32 *sqdepth);
570 int irdma_get_rqdepth(struct irdma_uk_attrs *uk_attrs, u32 rq_size, u8 shift, u32 *rqdepth);
571 int irdma_get_srqdepth(struct irdma_uk_attrs *uk_attrs, u32 srq_size, u8 shift, u32 *srqdepth);
572 void irdma_qp_push_wqe(struct irdma_qp_uk *qp, __le64 *wqe, u16 quanta,
573 		       u32 wqe_idx, bool post_sq);
574 void irdma_clr_wqes(struct irdma_qp_uk *qp, u32 qp_wqe_idx);
575 
576 static inline struct qp_err_code irdma_ae_to_qp_err_code(u16 ae_id)
577 {
578 	struct qp_err_code qp_err = { 0 };
579 
580 	switch (ae_id) {
581 	case IRDMA_AE_AMP_BOUNDS_VIOLATION:
582 	case IRDMA_AE_AMP_INVALID_STAG:
583 	case IRDMA_AE_AMP_RIGHTS_VIOLATION:
584 	case IRDMA_AE_AMP_UNALLOCATED_STAG:
585 	case IRDMA_AE_AMP_BAD_PD:
586 	case IRDMA_AE_AMP_BAD_QP:
587 	case IRDMA_AE_AMP_BAD_STAG_KEY:
588 	case IRDMA_AE_AMP_BAD_STAG_INDEX:
589 	case IRDMA_AE_AMP_TO_WRAP:
590 	case IRDMA_AE_PRIV_OPERATION_DENIED:
591 		qp_err.flush_code = FLUSH_PROT_ERR;
592 		qp_err.event_type = IRDMA_QP_EVENT_ACCESS_ERR;
593 		break;
594 	case IRDMA_AE_UDA_XMIT_BAD_PD:
595 	case IRDMA_AE_WQE_UNEXPECTED_OPCODE:
596 		qp_err.flush_code = FLUSH_LOC_QP_OP_ERR;
597 		qp_err.event_type = IRDMA_QP_EVENT_CATASTROPHIC;
598 		break;
599 	case IRDMA_AE_UDA_XMIT_DGRAM_TOO_SHORT:
600 	case IRDMA_AE_UDA_XMIT_DGRAM_TOO_LONG:
601 	case IRDMA_AE_UDA_L4LEN_INVALID:
602 	case IRDMA_AE_DDP_UBE_INVALID_MO:
603 	case IRDMA_AE_DDP_UBE_DDP_MESSAGE_TOO_LONG_FOR_AVAILABLE_BUFFER:
604 		qp_err.flush_code = FLUSH_LOC_LEN_ERR;
605 		qp_err.event_type = IRDMA_QP_EVENT_CATASTROPHIC;
606 		break;
607 	case IRDMA_AE_AMP_INVALIDATE_NO_REMOTE_ACCESS_RIGHTS:
608 	case IRDMA_AE_IB_REMOTE_ACCESS_ERROR:
609 		qp_err.flush_code = FLUSH_REM_ACCESS_ERR;
610 		qp_err.event_type = IRDMA_QP_EVENT_ACCESS_ERR;
611 		break;
612 	case IRDMA_AE_AMP_MWBIND_INVALID_RIGHTS:
613 	case IRDMA_AE_AMP_MWBIND_BIND_DISABLED:
614 	case IRDMA_AE_AMP_MWBIND_INVALID_BOUNDS:
615 	case IRDMA_AE_AMP_MWBIND_VALID_STAG:
616 		qp_err.flush_code = FLUSH_MW_BIND_ERR;
617 		qp_err.event_type = IRDMA_QP_EVENT_ACCESS_ERR;
618 		break;
619 	case IRDMA_AE_LLP_TOO_MANY_RETRIES:
620 		qp_err.flush_code = FLUSH_RETRY_EXC_ERR;
621 		qp_err.event_type = IRDMA_QP_EVENT_CATASTROPHIC;
622 		break;
623 	case IRDMA_AE_IB_INVALID_REQUEST:
624 		qp_err.flush_code = FLUSH_REM_INV_REQ_ERR;
625 		qp_err.event_type = IRDMA_QP_EVENT_REQ_ERR;
626 		break;
627 	case IRDMA_AE_LLP_SEGMENT_TOO_SMALL:
628 	case IRDMA_AE_LLP_RECEIVED_MPA_CRC_ERROR:
629 	case IRDMA_AE_ROCE_RSP_LENGTH_ERROR:
630 	case IRDMA_AE_IB_REMOTE_OP_ERROR:
631 		qp_err.flush_code = FLUSH_REM_OP_ERR;
632 		qp_err.event_type = IRDMA_QP_EVENT_CATASTROPHIC;
633 		break;
634 	case IRDMA_AE_LCE_QP_CATASTROPHIC:
635 		qp_err.flush_code = FLUSH_FATAL_ERR;
636 		qp_err.event_type = IRDMA_QP_EVENT_CATASTROPHIC;
637 		break;
638 	default:
639 		qp_err.flush_code = FLUSH_GENERAL_ERR;
640 		qp_err.event_type = IRDMA_QP_EVENT_CATASTROPHIC;
641 		break;
642 	}
643 
644 	return qp_err;
645 }
646 #endif /* IRDMA_USER_H */
647