xref: /freebsd/sys/dev/msk/if_mskreg.h (revision d0b2dbfa)
1 /******************************************************************************
2  *
3  * Name:	skgehw.h
4  * Project:	Gigabit Ethernet Adapters, Common Modules
5  * Version:	$Revision: 2.49 $
6  * Date:	$Date: 2005/01/20 13:01:35 $
7  * Purpose:	Defines and Macros for the Gigabit Ethernet Adapter Product Family
8  *
9  ******************************************************************************/
10 
11 /******************************************************************************
12  *
13  *	LICENSE:
14  *	Copyright (C) Marvell International Ltd. and/or its affiliates
15  *
16  *	The computer program files contained in this folder ("Files")
17  *	are provided to you under the BSD-type license terms provided
18  *	below, and any use of such Files and any derivative works
19  *	thereof created by you shall be governed by the following terms
20  *	and conditions:
21  *
22  *	- Redistributions of source code must retain the above copyright
23  *	  notice, this list of conditions and the following disclaimer.
24  *	- Redistributions in binary form must reproduce the above
25  *	  copyright notice, this list of conditions and the following
26  *	  disclaimer in the documentation and/or other materials provided
27  *	  with the distribution.
28  *	- Neither the name of Marvell nor the names of its contributors
29  *	  may be used to endorse or promote products derived from this
30  *	  software without specific prior written permission.
31  *
32  *	THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
33  *	"AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
34  *	LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS
35  *	FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE
36  *	COPYRIGHT OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT,
37  *	INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
38  *	BUT NOT LIMITED TO, PROCUREMENT OF  SUBSTITUTE GOODS OR SERVICES;
39  *	LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
40  *	HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
41  *	STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
42  *	ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED
43  *	OF THE POSSIBILITY OF SUCH DAMAGE.
44  *	/LICENSE
45  *
46  ******************************************************************************/
47 
48 /*-
49  * SPDX-License-Identifier: BSD-4-Clause AND BSD-3-Clause
50  *
51  * Copyright (c) 1997, 1998, 1999, 2000
52  *	Bill Paul <wpaul@ctr.columbia.edu>.  All rights reserved.
53  *
54  * Redistribution and use in source and binary forms, with or without
55  * modification, are permitted provided that the following conditions
56  * are met:
57  * 1. Redistributions of source code must retain the above copyright
58  *    notice, this list of conditions and the following disclaimer.
59  * 2. Redistributions in binary form must reproduce the above copyright
60  *    notice, this list of conditions and the following disclaimer in the
61  *    documentation and/or other materials provided with the distribution.
62  * 3. All advertising materials mentioning features or use of this software
63  *    must display the following acknowledgement:
64  *	This product includes software developed by Bill Paul.
65  * 4. Neither the name of the author nor the names of any co-contributors
66  *    may be used to endorse or promote products derived from this software
67  *    without specific prior written permission.
68  *
69  * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND
70  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
71  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
72  * ARE DISCLAIMED.  IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD
73  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
74  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
75  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
76  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
77  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
78  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
79  * THE POSSIBILITY OF SUCH DAMAGE.
80  */
81 
82 /*-
83  * Copyright (c) 2003 Nathan L. Binkert <binkertn@umich.edu>
84  *
85  * Permission to use, copy, modify, and distribute this software for any
86  * purpose with or without fee is hereby granted, provided that the above
87  * copyright notice and this permission notice appear in all copies.
88  *
89  * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
90  * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
91  * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
92  * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
93  * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
94  * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
95  * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
96  */
97 
98 
99 /*
100  * SysKonnect PCI vendor ID
101  */
102 #define VENDORID_SK		0x1148
103 
104 /*
105  * Marvell PCI vendor ID
106  */
107 #define VENDORID_MARVELL	0x11AB
108 
109 /*
110  * D-Link PCI vendor ID
111  */
112 #define	VENDORID_DLINK		0x1186
113 
114 /*
115  * SysKonnect ethernet device IDs
116  */
117 #define DEVICEID_SK_YUKON2	0x9000
118 #define DEVICEID_SK_YUKON2_EXPR	0x9e00
119 
120 /*
121  * Marvell gigabit ethernet device IDs
122  */
123 #define DEVICEID_MRVL_8021CU	0x4340
124 #define DEVICEID_MRVL_8022CU	0x4341
125 #define DEVICEID_MRVL_8061CU	0x4342
126 #define DEVICEID_MRVL_8062CU	0x4343
127 #define DEVICEID_MRVL_8021X	0x4344
128 #define DEVICEID_MRVL_8022X	0x4345
129 #define DEVICEID_MRVL_8061X	0x4346
130 #define DEVICEID_MRVL_8062X	0x4347
131 #define DEVICEID_MRVL_8035	0x4350
132 #define DEVICEID_MRVL_8036	0x4351
133 #define DEVICEID_MRVL_8038	0x4352
134 #define DEVICEID_MRVL_8039	0x4353
135 #define DEVICEID_MRVL_8040	0x4354
136 #define DEVICEID_MRVL_8040T	0x4355
137 #define DEVICEID_MRVL_8042	0x4357
138 #define DEVICEID_MRVL_8048	0x435A
139 #define DEVICEID_MRVL_4360	0x4360
140 #define DEVICEID_MRVL_4361	0x4361
141 #define DEVICEID_MRVL_4362	0x4362
142 #define DEVICEID_MRVL_4363	0x4363
143 #define DEVICEID_MRVL_4364	0x4364
144 #define DEVICEID_MRVL_4365	0x4365
145 #define DEVICEID_MRVL_436A	0x436A
146 #define DEVICEID_MRVL_436B	0x436B
147 #define DEVICEID_MRVL_436C	0x436C
148 #define DEVICEID_MRVL_436D	0x436D
149 #define DEVICEID_MRVL_4370	0x4370
150 #define DEVICEID_MRVL_4380	0x4380
151 #define DEVICEID_MRVL_4381	0x4381
152 
153 /*
154  * D-Link gigabit ethernet device ID
155  */
156 #define DEVICEID_DLINK_DGE550SX	0x4001
157 #define DEVICEID_DLINK_DGE560SX	0x4002
158 #define DEVICEID_DLINK_DGE560T	0x4b00
159 
160 #define BIT_31		(1U << 31)
161 #define BIT_30		(1 << 30)
162 #define BIT_29		(1 << 29)
163 #define BIT_28		(1 << 28)
164 #define BIT_27		(1 << 27)
165 #define BIT_26		(1 << 26)
166 #define BIT_25		(1 << 25)
167 #define BIT_24		(1 << 24)
168 #define BIT_23		(1 << 23)
169 #define BIT_22		(1 << 22)
170 #define BIT_21		(1 << 21)
171 #define BIT_20		(1 << 20)
172 #define BIT_19		(1 << 19)
173 #define BIT_18		(1 << 18)
174 #define BIT_17		(1 << 17)
175 #define BIT_16		(1 << 16)
176 #define BIT_15		(1 << 15)
177 #define BIT_14		(1 << 14)
178 #define BIT_13		(1 << 13)
179 #define BIT_12		(1 << 12)
180 #define BIT_11		(1 << 11)
181 #define BIT_10		(1 << 10)
182 #define BIT_9		(1 << 9)
183 #define BIT_8		(1 << 8)
184 #define BIT_7		(1 << 7)
185 #define BIT_6		(1 << 6)
186 #define BIT_5		(1 << 5)
187 #define BIT_4		(1 << 4)
188 #define BIT_3		(1 << 3)
189 #define BIT_2		(1 << 2)
190 #define BIT_1		(1 << 1)
191 #define BIT_0		(1 << 0)
192 
193 #define SHIFT31(x)	((x) << 31)
194 #define SHIFT30(x)	((x) << 30)
195 #define SHIFT29(x)	((x) << 29)
196 #define SHIFT28(x)	((x) << 28)
197 #define SHIFT27(x)	((x) << 27)
198 #define SHIFT26(x)	((x) << 26)
199 #define SHIFT25(x)	((x) << 25)
200 #define SHIFT24(x)	((x) << 24)
201 #define SHIFT23(x)	((x) << 23)
202 #define SHIFT22(x)	((x) << 22)
203 #define SHIFT21(x)	((x) << 21)
204 #define SHIFT20(x)	((x) << 20)
205 #define SHIFT19(x)	((x) << 19)
206 #define SHIFT18(x)	((x) << 18)
207 #define SHIFT17(x)	((x) << 17)
208 #define SHIFT16(x)	((x) << 16)
209 #define SHIFT15(x)	((x) << 15)
210 #define SHIFT14(x)	((x) << 14)
211 #define SHIFT13(x)	((x) << 13)
212 #define SHIFT12(x)	((x) << 12)
213 #define SHIFT11(x)	((x) << 11)
214 #define SHIFT10(x)	((x) << 10)
215 #define SHIFT9(x)	((x) << 9)
216 #define SHIFT8(x)	((x) << 8)
217 #define SHIFT7(x)	((x) << 7)
218 #define SHIFT6(x)	((x) << 6)
219 #define SHIFT5(x)	((x) << 5)
220 #define SHIFT4(x)	((x) << 4)
221 #define SHIFT3(x)	((x) << 3)
222 #define SHIFT2(x)	((x) << 2)
223 #define SHIFT1(x)	((x) << 1)
224 #define SHIFT0(x)	((x) << 0)
225 
226 /*
227  * PCI Configuration Space header
228  */
229 #define PCI_BASE_1ST	0x10	/* 32 bit 1st Base address */
230 #define PCI_BASE_2ND	0x14	/* 32 bit 2nd Base address */
231 #define PCI_OUR_REG_1	0x40	/* 32 bit Our Register 1 */
232 #define PCI_OUR_REG_2	0x44	/* 32 bit Our Register 2 */
233 #define PCI_OUR_STATUS	0x7c	/* 32 bit Adapter Status Register */
234 #define PCI_OUR_REG_3	0x80	/* 32 bit Our Register 3 */
235 #define PCI_OUR_REG_4	0x84	/* 32 bit Our Register 4 */
236 #define PCI_OUR_REG_5	0x88	/* 32 bit Our Register 5 */
237 #define PCI_CFG_REG_0	0x90	/* 32 bit Config Register 0 */
238 #define PCI_CFG_REG_1	0x94	/* 32 bit Config Register 1 */
239 
240 /* PCI Express Capability */
241 #define PEX_CAP_ID	0xe0	/*  8 bit PEX Capability ID */
242 #define PEX_NITEM	0xe1	/*  8 bit PEX Next Item Pointer */
243 #define PEX_CAP_REG	0xe2	/* 16 bit PEX Capability Register */
244 #define PEX_DEV_CAP	0xe4	/* 32 bit PEX Device Capabilities */
245 #define PEX_DEV_CTRL	0xe8	/* 16 bit PEX Device Control */
246 #define PEX_DEV_STAT	0xea	/* 16 bit PEX Device Status */
247 #define PEX_LNK_CAP	0xec	/* 32 bit PEX Link Capabilities */
248 #define PEX_LNK_CTRL	0xf0	/* 16 bit PEX Link Control */
249 #define PEX_LNK_STAT	0xf2	/* 16 bit PEX Link Status */
250 
251 /* PCI Express Extended Capabilities */
252 #define PEX_ADV_ERR_REP	0x100	/* 32 bit PEX Advanced Error Reporting */
253 #define PEX_UNC_ERR_STAT	0x104	/* 32 bit PEX Uncorr. Errors Status */
254 #define PEX_UNC_ERR_MASK	0x108	/* 32 bit PEX Uncorr. Errors Mask */
255 #define PEX_UNC_ERR_SEV		0x10c	/* 32 bit PEX Uncorr. Errors Severity */
256 #define PEX_COR_ERR_STAT	0x110	/* 32 bit PEX Correc. Errors Status */
257 #define PEX_COR_ERR_MASK	0x114	/* 32 bit PEX Correc. Errors Mask */
258 #define PEX_ADV_ERR_CAP_C	0x118	/* 32 bit PEX Advanced Error Cap./Ctrl */
259 #define PEX_HEADER_LOG		0x11c	/* 4x32 bit PEX Header Log Register */
260 
261 /*	PCI_OUR_REG_1	32 bit	Our Register 1 */
262 #define PCI_Y2_PIG_ENA		BIT_31	/* Enable Plug-in-Go (YUKON-2) */
263 #define PCI_Y2_DLL_DIS		BIT_30	/* Disable PCI DLL (YUKON-2) */
264 #define PCI_Y2_PHY2_COMA	BIT_29	/* Set PHY 2 to Coma Mode (YUKON-2) */
265 #define PCI_Y2_PHY1_COMA	BIT_28	/* Set PHY 1 to Coma Mode (YUKON-2) */
266 #define PCI_Y2_PHY2_POWD	BIT_27	/* Set PHY 2 to Power Down (YUKON-2) */
267 #define PCI_Y2_PHY1_POWD	BIT_26	/* Set PHY 1 to Power Down (YUKON-2) */
268 #define PCI_DIS_BOOT		BIT_24	/* Disable BOOT via ROM */
269 #define PCI_EN_IO		BIT_23	/* Mapping to I/O space */
270 #define PCI_EN_FPROM		BIT_22	/* Enable FLASH mapping to memory */
271 					/* 1 = Map Flash to memory */
272 					/* 0 = Disable addr. dec */
273 #define PCI_PAGESIZE		(3L<<20)/* Bit 21..20:	FLASH Page Size	*/
274 #define PCI_PAGE_16		(0L<<20)/*		16 k pages	*/
275 #define PCI_PAGE_32K		(1L<<20)/*		32 k pages	*/
276 #define PCI_PAGE_64K		(2L<<20)/*		64 k pages	*/
277 #define PCI_PAGE_128K		(3L<<20)/*		128 k pages	*/
278 #define PCI_PAGEREG		(7L<<16)/* Bit 18..16:	Page Register	*/
279 #define PCI_PEX_LEGNAT		BIT_15	/* PEX PM legacy/native mode (YUKON-2) */
280 #define PCI_FORCE_BE		BIT_14	/* Assert all BEs on MR */
281 #define PCI_DIS_MRL		BIT_13	/* Disable Mem Read Line */
282 #define PCI_DIS_MRM		BIT_12	/* Disable Mem Read Multiple */
283 #define PCI_DIS_MWI		BIT_11	/* Disable Mem Write & Invalidate */
284 #define PCI_DISC_CLS		BIT_10	/* Disc: cacheLsz bound */
285 #define PCI_BURST_DIS		BIT_9	/* Burst Disable */
286 #define PCI_DIS_PCI_CLK		BIT_8	/* Disable PCI clock driving */
287 #define PCI_SKEW_DAS		(0xfL<<4)/* Bit	7.. 4:	Skew Ctrl, DAS Ext */
288 #define PCI_SKEW_BASE		0xfL	/* Bit	3.. 0:	Skew Ctrl, Base	*/
289 #define PCI_CLS_OPT		BIT_3	/* Cache Line Size opt. PCI-X (YUKON-2) */
290 
291 /*	PCI_OUR_REG_2	32 bit	Our Register 2 */
292 #define PCI_VPD_WR_THR	(0xff<<24)	/* Bit 31..24:	VPD Write Threshold */
293 #define PCI_DEV_SEL	(0x7f<<17)	/* Bit 23..17:	EEPROM Device Select */
294 #define PCI_VPD_ROM_SZ	(0x07<<14)	/* Bit 16..14:	VPD ROM Size	*/
295 					/* Bit 13..12:	reserved	*/
296 #define PCI_PATCH_DIR	(0x0f<<8)	/* Bit 11.. 8:	Ext Patches dir 3..0 */
297 #define PCI_PATCH_DIR_3	BIT_11
298 #define PCI_PATCH_DIR_2	BIT_10
299 #define PCI_PATCH_DIR_1	BIT_9
300 #define PCI_PATCH_DIR_0	BIT_8
301 #define PCI_EXT_PATCHS	(0x0f<<4)	/* Bit	7.. 4:	Extended Patches 3..0 */
302 #define PCI_EXT_PATCH_3	BIT_7
303 #define PCI_EXT_PATCH_2	BIT_6
304 #define PCI_EXT_PATCH_1	BIT_5
305 #define PCI_EXT_PATCH_0	BIT_4
306 #define PCI_EN_DUMMY_RD	BIT_3		/* Enable Dummy Read */
307 #define PCI_REV_DESC	BIT_2		/* Reverse Desc. Bytes */
308 #define PCI_USEDATA64	BIT_0		/* Use 64Bit Data bus ext */
309 
310 /* PCI_OUR_STATUS	32 bit	Adapter Status Register (Yukon-2) */
311 #define PCI_OS_PCI64B	BIT_31		/* Conventional PCI 64 bits Bus */
312 #define PCI_OS_PCIX	BIT_30		/* PCI-X Bus */
313 #define PCI_OS_MODE_MSK	(3<<28)		/* Bit 29..28:	PCI-X Bus Mode Mask */
314 #define PCI_OS_PCI66M	BIT_27		/* PCI 66 MHz Bus */
315 #define PCI_OS_PCI_X	BIT_26		/* PCI/PCI-X Bus (0 = PEX) */
316 #define PCI_OS_DLLE_MSK	(3<<24)		/* Bit 25..24:	DLL Status Indication */
317 #define PCI_OS_DLLR_MSK	(0x0f<<20)	/* Bit 23..20:	DLL Row Counters Values */
318 #define PCI_OS_DLLC_MSK	(0x0f<<16)	/* Bit 19..16:	DLL Col. Counters Values */
319 
320 #define PCI_OS_SPEED(val)	((val & PCI_OS_MODE_MSK) >> 28)	/* PCI-X Speed */
321 /* possible values for the speed field of the register */
322 #define PCI_OS_SPD_PCI		0	/* PCI Conventional Bus */
323 #define PCI_OS_SPD_X66		1	/* PCI-X 66MHz Bus */
324 #define PCI_OS_SPD_X100		2	/* PCI-X 100MHz Bus */
325 #define PCI_OS_SPD_X133		3	/* PCI-X 133MHz Bus */
326 
327 /* PCI_OUR_REG_3	32 bit	Our Register 3 (Yukon-ECU only) */
328 #define	PCI_CLK_MACSEC_DIS	BIT_17	/* Disable Clock MACSec. */
329 
330 /* PCI_OUR_REG_4	32 bit	Our Register 4 (Yukon-ECU only) */
331 #define	PCI_TIMER_VALUE_MSK	(0xff<<16)	/* Bit 23..16:	Timer Value Mask */
332 #define	PCI_FORCE_ASPM_REQUEST	BIT_15	/* Force ASPM Request (A1 only) */
333 #define	PCI_ASPM_GPHY_LINK_DOWN	BIT_14	/* GPHY Link Down (A1 only) */
334 #define	PCI_ASPM_INT_FIFO_EMPTY	BIT_13	/* Internal FIFO Empty (A1 only) */
335 #define	PCI_ASPM_CLKRUN_REQUEST	BIT_12	/* CLKRUN Request (A1 only) */
336 #define	PCI_ASPM_FORCE_CLKREQ_ENA	BIT_4	/* Force CLKREQ Enable (A1b only) */
337 #define	PCI_ASPM_CLKREQ_PAD_CTL	BIT_3	/* CLKREQ PAD Control (A1 only) */
338 #define	PCI_ASPM_A1_MODE_SELECT	BIT_2	/* A1 Mode Select (A1 only) */
339 #define	PCI_CLK_GATE_PEX_UNIT_ENA	BIT_1	/* Enable Gate PEX Unit Clock */
340 #define	PCI_CLK_GATE_ROOT_COR_ENA	BIT_0	/* Enable Gate Root Core Clock */
341 
342 /* PCI_OUR_REG_5	32 bit	Our Register 5 (Yukon-ECU only) */
343 						/* Bit 31..27: for A3 & later */
344 #define	PCI_CTL_DIV_CORE_CLK_ENA	BIT_31	/* Divide Core Clock Enable */
345 #define	PCI_CTL_SRESET_VMAIN_AV		BIT_30	/* Soft Reset for Vmain_av De-Glitch */
346 #define	PCI_CTL_BYPASS_VMAIN_AV		BIT_29	/* Bypass En. for Vmain_av De-Glitch */
347 #define	PCI_CTL_TIM_VMAIN_AV1		BIT_28	/* Bit 28..27: Timer Vmain_av Mask */
348 #define	PCI_CTL_TIM_VMAIN_AV0		BIT_27	/* Bit 28..27: Timer Vmain_av Mask */
349 #define	PCI_CTL_TIM_VMAIN_AV_MSK	(BIT_28 | BIT_27)
350 					/* Bit 26..16: Release Clock on Event */
351 #define	PCI_REL_PCIE_RST_DE_ASS		BIT_26	/* PCIe Reset De-Asserted */
352 #define	PCI_REL_GPHY_REC_PACKET		BIT_25	/* GPHY Received Packet */
353 #define	PCI_REL_INT_FIFO_N_EMPTY	BIT_24	/* Internal FIFO Not Empty */
354 #define	PCI_REL_MAIN_PWR_AVAIL		BIT_23	/* Main Power Available */
355 #define	PCI_REL_CLKRUN_REQ_REL		BIT_22	/* CLKRUN Request Release */
356 #define	PCI_REL_PCIE_RESET_ASS		BIT_21	/* PCIe Reset Asserted */
357 #define	PCI_REL_PME_ASSERTED		BIT_20	/* PME Asserted */
358 #define	PCI_REL_PCIE_EXIT_L1_ST		BIT_19	/* PCIe Exit L1 State */
359 #define	PCI_REL_LOADER_NOT_FIN		BIT_18	/* EPROM Loader Not Finished */
360 #define	PCI_REL_PCIE_RX_EX_IDLE		BIT_17	/* PCIe Rx Exit Electrical Idle State */
361 #define	PCI_REL_GPHY_LINK_UP		BIT_16	/* GPHY Link Up */
362 					/* Bit 10.. 0: Mask for Gate Clock */
363 #define	PCI_GAT_PCIE_RST_ASSERTED	BIT_10	/* PCIe Reset Asserted */
364 #define	PCI_GAT_GPHY_N_REC_PACKET	BIT_9	/* GPHY Not Received Packet */
365 #define	PCI_GAT_INT_FIFO_EMPTY		BIT_8	/* Internal FIFO Empty */
366 #define	PCI_GAT_MAIN_PWR_N_AVAIL	BIT_7	/* Main Power Not Available */
367 #define	PCI_GAT_CLKRUN_REQ_REL		BIT_6	/* CLKRUN Not Requested */
368 #define	PCI_GAT_PCIE_RESET_ASS		BIT_5	/* PCIe Reset Asserted */
369 #define	PCI_GAT_PME_DE_ASSERTED		BIT_4	/* PME De-Asserted */
370 #define	PCI_GAT_PCIE_ENTER_L1_ST	BIT_3	/* PCIe Enter L1 State */
371 #define	PCI_GAT_LOADER_FINISHED		BIT_2	/* EPROM Loader Finished */
372 #define	PCI_GAT_PCIE_RX_EL_IDLE		BIT_1	/* PCIe Rx Electrical Idle State */
373 #define	PCI_GAT_GPHY_LINK_DOWN		BIT_0	/* GPHY Link Down */
374 
375 /* PCI_CFG_REG_1	32 bit	Config Register 1 */
376 #define	PCI_CF1_DIS_REL_EVT_RST		BIT_24	/* Dis. Rel. Event during PCIE reset */
377 						/* Bit 23..21: Release Clock on Event */
378 #define	PCI_CF1_REL_LDR_NOT_FIN		BIT_23	/* EEPROM Loader Not Finished */
379 #define	PCI_CF1_REL_VMAIN_AVLBL		BIT_22	/* Vmain available */
380 #define	PCI_CF1_REL_PCIE_RESET		BIT_21	/* PCI-E reset */
381 						/* Bit 20..18: Gate Clock on Event */
382 #define	PCI_CF1_GAT_LDR_NOT_FIN		BIT_20	/* EEPROM Loader Finished */
383 #define	PCI_CF1_GAT_PCIE_RX_IDLE	BIT_19	/* PCI-E Rx Electrical idle */
384 #define	PCI_CF1_GAT_PCIE_RESET		BIT_18	/* PCI-E Reset */
385 #define	PCI_CF1_PRST_PHY_CLKREQ		BIT_17	/* Enable PCI-E rst & PM2PHY gen. CLKREQ */
386 #define	PCI_CF1_PCIE_RST_CLKREQ		BIT_16	/* Enable PCI-E rst generate CLKREQ */
387 
388 #define	PCI_CF1_ENA_CFG_LDR_DONE	BIT_8	/* Enable core level Config loader done */
389 #define	PCI_CF1_ENA_TXBMU_RD_IDLE	BIT_1	/* Enable TX BMU Read  IDLE for ASPM */
390 #define	PCI_CF1_ENA_TXBMU_WR_IDLE	BIT_0	/* Enable TX BMU Write IDLE for ASPM */
391 
392 /* PEX_DEV_CTRL	16 bit	PEX Device Control (Yukon-2) */
393 #define PEX_DC_MAX_RRS_MSK	(7<<12)	/* Bit 14..12:	Max. Read Request Size */
394 #define PEX_DC_EN_NO_SNOOP	BIT_11	/* Enable No Snoop */
395 #define PEX_DC_EN_AUX_POW	BIT_10	/* Enable AUX Power */
396 #define PEX_DC_EN_PHANTOM	BIT_9	/* Enable Phantom Functions */
397 #define PEX_DC_EN_EXT_TAG	BIT_8	/* Enable Extended Tag Field */
398 #define PEX_DC_MAX_PLS_MSK	(7<<5)	/* Bit  7.. 5:	Max. Payload Size Mask */
399 #define PEX_DC_EN_REL_ORD	BIT_4	/* Enable Relaxed Ordering */
400 #define PEX_DC_EN_UNS_RQ_RP	BIT_3	/* Enable Unsupported Request Reporting */
401 #define PEX_DC_EN_FAT_ER_RP	BIT_2	/* Enable Fatal Error Reporting */
402 #define PEX_DC_EN_NFA_ER_RP	BIT_1	/* Enable Non-Fatal Error Reporting */
403 #define PEX_DC_EN_COR_ER_RP	BIT_0	/* Enable Correctable Error Reporting */
404 
405 #define PEX_DC_MAX_RD_RQ_SIZE(x)	(SHIFT12(x) & PEX_DC_MAX_RRS_MSK)
406 
407 /* PEX_LNK_STAT	16 bit	PEX Link Status (Yukon-2) */
408 #define PEX_LS_SLOT_CLK_CFG	BIT_12	/* Slot Clock Config */
409 #define PEX_LS_LINK_TRAIN	BIT_11	/* Link Training */
410 #define PEX_LS_TRAIN_ERROR	BIT_10	/* Training Error */
411 #define PEX_LS_LINK_WI_MSK	(0x3f<<4) /* Bit  9.. 4: Neg. Link Width Mask */
412 #define PEX_LS_LINK_SP_MSK	0x0f	/* Bit  3.. 0:	Link Speed Mask */
413 
414 /* PEX_UNC_ERR_STAT PEX Uncorrectable Errors Status Register (Yukon-2) */
415 #define PEX_UNSUP_REQ 	BIT_20		/* Unsupported Request Error */
416 #define PEX_MALFOR_TLP	BIT_18		/* Malformed TLP */
417 #define	PEX_RX_OV	BIT_17		/* Receiver Overflow (not supported) */
418 #define PEX_UNEXP_COMP	BIT_16		/* Unexpected Completion */
419 #define PEX_COMP_TO	BIT_14		/* Completion Timeout */
420 #define PEX_FLOW_CTRL_P	BIT_13		/* Flow Control Protocol Error */
421 #define PEX_POIS_TLP	BIT_12		/* Poisoned TLP */
422 #define PEX_DATA_LINK_P BIT_4		/* Data Link Protocol Error */
423 
424 #define PEX_FATAL_ERRORS	(PEX_MALFOR_TLP | PEX_FLOW_CTRL_P | PEX_DATA_LINK_P)
425 
426 /*	Control Register File (Address Map) */
427 
428 /*
429  *	Bank 0
430  */
431 #define B0_RAP		0x0000	/*  8 bit Register Address Port */
432 #define B0_CTST		0x0004	/* 16 bit Control/Status register */
433 #define B0_LED		0x0006	/*  8 Bit LED register */
434 #define B0_POWER_CTRL	0x0007	/*  8 Bit Power Control reg (YUKON only) */
435 #define B0_ISRC		0x0008	/* 32 bit Interrupt Source Register */
436 #define B0_IMSK		0x000c	/* 32 bit Interrupt Mask Register */
437 #define B0_HWE_ISRC	0x0010	/* 32 bit HW Error Interrupt Src Reg */
438 #define B0_HWE_IMSK	0x0014	/* 32 bit HW Error Interrupt Mask Reg */
439 #define B0_SP_ISRC	0x0018	/* 32 bit Special Interrupt Source Reg 1 */
440 
441 /* Special ISR registers (Yukon-2 only) */
442 #define B0_Y2_SP_ISRC2	0x001c	/* 32 bit Special Interrupt Source Reg 2 */
443 #define B0_Y2_SP_ISRC3	0x0020	/* 32 bit Special Interrupt Source Reg 3 */
444 #define B0_Y2_SP_EISR	0x0024	/* 32 bit Enter ISR Reg */
445 #define B0_Y2_SP_LISR	0x0028	/* 32 bit Leave ISR Reg */
446 #define B0_Y2_SP_ICR	0x002c	/* 32 bit Interrupt Control Reg */
447 
448 /*
449  *	Bank 1
450  *	- completely empty (this is the RAP Block window)
451  *	Note: if RAP = 1 this page is reserved
452  */
453 
454 /*
455  *	Bank 2
456  */
457 /* NA reg = 48 bit Network Address Register, 3x16 or 8x8 bit readable */
458 #define B2_MAC_1	0x0100	/* NA reg MAC Address 1 */
459 #define B2_MAC_2	0x0108	/* NA reg MAC Address 2 */
460 #define B2_MAC_3	0x0110	/* NA reg MAC Address 3 */
461 #define B2_CONN_TYP	0x0118	/*  8 bit Connector type */
462 #define B2_PMD_TYP	0x0119	/*  8 bit PMD type */
463 #define B2_MAC_CFG	0x011a	/*  8 bit MAC Configuration / Chip Revision */
464 #define B2_CHIP_ID	0x011b	/*  8 bit Chip Identification Number */
465 #define B2_E_0		0x011c	/*  8 bit EPROM Byte 0 (ext. SRAM size */
466 #define B2_Y2_CLK_GATE	0x011d	/*  8 bit Clock Gating (Yukon-2) */
467 #define B2_Y2_HW_RES	0x011e	/*  8 bit HW Resources (Yukon-2) */
468 #define B2_E_3		0x011f	/*  8 bit EPROM Byte 3 */
469 #define B2_Y2_CLK_CTRL	0x0120	/* 32 bit Core Clock Frequency Control */
470 #define B2_TI_INI	0x0130	/* 32 bit Timer Init Value */
471 #define B2_TI_VAL	0x0134	/* 32 bit Timer Value */
472 #define B2_TI_CTRL	0x0138	/*  8 bit Timer Control */
473 #define B2_TI_TEST	0x0139	/*  8 Bit Timer Test */
474 #define B2_IRQM_INI	0x0140	/* 32 bit IRQ Moderation Timer Init Reg.*/
475 #define B2_IRQM_VAL	0x0144	/* 32 bit IRQ Moderation Timer Value */
476 #define B2_IRQM_CTRL	0x0148	/*  8 bit IRQ Moderation Timer Control */
477 #define B2_IRQM_TEST	0x0149	/*  8 bit IRQ Moderation Timer Test */
478 #define B2_IRQM_MSK 	0x014c	/* 32 bit IRQ Moderation Mask */
479 #define B2_IRQM_HWE_MSK 0x0150	/* 32 bit IRQ Moderation HW Error Mask */
480 #define B2_TST_CTRL1	0x0158	/*  8 bit Test Control Register 1 */
481 #define B2_TST_CTRL2	0x0159	/*  8 bit Test Control Register 2 */
482 #define B2_GP_IO	0x015c	/* 32 bit General Purpose I/O Register */
483 #define B2_I2C_CTRL	0x0160	/* 32 bit I2C HW Control Register */
484 #define B2_I2C_DATA	0x0164	/* 32 bit I2C HW Data Register */
485 #define B2_I2C_IRQ	0x0168	/* 32 bit I2C HW IRQ Register */
486 #define B2_I2C_SW	0x016c	/* 32 bit I2C SW Port Register */
487 
488 #define Y2_PEX_PHY_DATA	0x0170	/* 16 bit PEX PHY Data Register */
489 #define Y2_PEX_PHY_ADDR	0x0172	/* 16 bit PEX PHY Address Register */
490 
491 /*
492  *	Bank 3
493  */
494 /* RAM Random Registers */
495 #define B3_RAM_ADDR	0x0180	/* 32 bit RAM Address, to read or write */
496 #define B3_RAM_DATA_LO	0x0184	/* 32 bit RAM Data Word (low dWord) */
497 #define B3_RAM_DATA_HI	0x0188	/* 32 bit RAM Data Word (high dWord) */
498 
499 #define SELECT_RAM_BUFFER(rb, addr) (addr | (rb << 6))	/* Yukon-2 only */
500 
501 /* RAM Interface Registers */
502 /* Yukon-2: use SELECT_RAM_BUFFER() to access the RAM buffer */
503 /*
504  * The HW-Spec. calls this registers Timeout Value 0..11. But this names are
505  * not usable in SW. Please notice these are NOT real timeouts, these are
506  * the number of qWords transferred continuously.
507  */
508 #define B3_RI_WTO_R1	0x0190	/*  8 bit WR Timeout Queue R1 (TO0) */
509 #define B3_RI_WTO_XA1	0x0191	/*  8 bit WR Timeout Queue XA1 (TO1) */
510 #define B3_RI_WTO_XS1	0x0192	/*  8 bit WR Timeout Queue XS1 (TO2) */
511 #define B3_RI_RTO_R1	0x0193	/*  8 bit RD Timeout Queue R1 (TO3) */
512 #define B3_RI_RTO_XA1	0x0194	/*  8 bit RD Timeout Queue XA1 (TO4) */
513 #define B3_RI_RTO_XS1	0x0195	/*  8 bit RD Timeout Queue XS1 (TO5) */
514 #define B3_RI_WTO_R2	0x0196	/*  8 bit WR Timeout Queue R2 (TO6) */
515 #define B3_RI_WTO_XA2	0x0197	/*  8 bit WR Timeout Queue XA2 (TO7) */
516 #define B3_RI_WTO_XS2	0x0198	/*  8 bit WR Timeout Queue XS2 (TO8) */
517 #define B3_RI_RTO_R2	0x0199	/*  8 bit RD Timeout Queue R2 (TO9) */
518 #define B3_RI_RTO_XA2	0x019a	/*  8 bit RD Timeout Queue XA2 (TO10)*/
519 #define B3_RI_RTO_XS2	0x019b	/*  8 bit RD Timeout Queue XS2 (TO11)*/
520 #define B3_RI_TO_VAL	0x019c	/*  8 bit Current Timeout Count Val */
521 #define B3_RI_CTRL	0x01a0	/* 16 bit RAM Interface Control Register */
522 #define B3_RI_TEST	0x01a2	/*  8 bit RAM Interface Test Register */
523 
524 /*
525  *	Bank 4 - 5
526  */
527 /* Transmit Arbiter Registers MAC 1 and 2, use MR_ADDR() to access */
528 #define TXA_ITI_INI	0x0200	/* 32 bit Tx Arb Interval Timer Init Val*/
529 #define TXA_ITI_VAL	0x0204	/* 32 bit Tx Arb Interval Timer Value */
530 #define TXA_LIM_INI	0x0208	/* 32 bit Tx Arb Limit Counter Init Val */
531 #define TXA_LIM_VAL	0x020c	/* 32 bit Tx Arb Limit Counter Value */
532 #define TXA_CTRL	0x0210	/*  8 bit Tx Arbiter Control Register */
533 #define TXA_TEST	0x0211	/*  8 bit Tx Arbiter Test Register */
534 #define TXA_STAT	0x0212	/*  8 bit Tx Arbiter Status Register */
535 
536 #define MR_ADDR(Mac, Offs)	(((Mac) << 7) + (Offs))
537 
538 /* RSS key registers for Yukon-2 Family */
539 #define B4_RSS_KEY	0x0220	/* 4x32 bit RSS Key register (Yukon-2) */
540 /* RSS key register offsets */
541 #define KEY_IDX_0	 0		/* offset for location of KEY 0 */
542 #define KEY_IDX_1	 4		/* offset for location of KEY 1 */
543 #define KEY_IDX_2	 8		/* offset for location of KEY 2 */
544 #define KEY_IDX_3	12		/* offset for location of KEY 3 */
545 	/* 0x0280 - 0x0292:	MAC 2 */
546 #define RSS_KEY_ADDR(Port, KeyIndex)	\
547 		((B4_RSS_KEY | ( ((Port) == 0) ? 0 : 0x80)) + (KeyIndex))
548 
549 /*
550  *	Bank 8 - 15
551  */
552 /* Receive and Transmit Queue Registers, use Q_ADDR() to access */
553 #define B8_Q_REGS	0x0400
554 
555 /* Queue Register Offsets, use Q_ADDR() to access */
556 #define Q_D	0x00	/* 8*32	bit Current Descriptor */
557 #define Q_DA_L	0x20	/* 32 bit Current Descriptor Address Low dWord */
558 #define Q_DONE	0x24	/* 16 bit Done Index */
559 #define Q_AC_L	0x28	/* 32 bit Current Address Counter Low dWord */
560 #define Q_AC_H	0x2c	/* 32 bit Current Address Counter High dWord */
561 #define Q_BC	0x30	/* 32 bit Current Byte Counter */
562 #define Q_CSR	0x34	/* 32 bit BMU Control/Status Register */
563 #define Q_F	0x38	/* 32 bit Flag Register */
564 #define Q_T1	0x3c	/* 32 bit Test Register 1 */
565 #define Q_T1_TR	0x3c	/*  8 bit Test Register 1 Transfer SM */
566 #define Q_T1_WR	0x3d	/*  8 bit Test Register 1 Write Descriptor SM */
567 #define Q_T1_RD	0x3e	/*  8 bit Test Register 1 Read Descriptor SM */
568 #define Q_T1_SV	0x3f	/*  8 bit Test Register 1 Supervisor SM */
569 #define Q_WM	0x40	/* 16 bit FIFO Watermark */
570 #define Q_AL	0x42	/*  8 bit FIFO Alignment */
571 #define Q_RSP	0x44	/* 16 bit FIFO Read Shadow Pointer */
572 #define Q_RSL	0x46	/*  8 bit FIFO Read Shadow Level */
573 #define Q_RP	0x48	/*  8 bit FIFO Read Pointer */
574 #define Q_RL	0x4a	/*  8 bit FIFO Read Level */
575 #define Q_WP	0x4c	/*  8 bit FIFO Write Pointer */
576 #define Q_WSP	0x4d	/*  8 bit FIFO Write Shadow Pointer */
577 #define Q_WL	0x4e	/*  8 bit FIFO Write Level */
578 #define Q_WSL	0x4f	/*  8 bit FIFO Write Shadow Level */
579 
580 #define Q_ADDR(Queue, Offs)	(B8_Q_REGS + (Queue) + (Offs))
581 
582 /* Queue Prefetch Unit Offsets, use Y2_PREF_Q_ADDR() to address */
583 #define Y2_B8_PREF_REGS		0x0450
584 
585 #define PREF_UNIT_CTRL_REG	0x00	/* 32 bit Prefetch Control register */
586 #define PREF_UNIT_LAST_IDX_REG	0x04	/* 16 bit Last Index */
587 #define PREF_UNIT_ADDR_LOW_REG	0x08	/* 32 bit List start addr, low part */
588 #define PREF_UNIT_ADDR_HI_REG	0x0c	/* 32 bit List start addr, high part*/
589 #define PREF_UNIT_GET_IDX_REG	0x10	/* 16 bit Get Index */
590 #define PREF_UNIT_PUT_IDX_REG	0x14	/* 16 bit Put Index */
591 #define PREF_UNIT_FIFO_WP_REG	0x20	/*  8 bit FIFO write pointer */
592 #define PREF_UNIT_FIFO_RP_REG	0x24	/*  8 bit FIFO read pointer */
593 #define PREF_UNIT_FIFO_WM_REG	0x28	/*  8 bit FIFO watermark */
594 #define PREF_UNIT_FIFO_LEV_REG	0x2c	/*  8 bit FIFO level */
595 
596 #define PREF_UNIT_MASK_IDX	0x0fff
597 
598 #define Y2_PREF_Q_ADDR(Queue, Offs)	(Y2_B8_PREF_REGS + (Queue) + (Offs))
599 
600 /*
601  *	Bank 16 - 23
602  */
603 /* RAM Buffer Registers */
604 #define B16_RAM_REGS	0x0800
605 
606 /* RAM Buffer Register Offsets, use RB_ADDR() to access */
607 #define RB_START	0x00	/* 32 bit RAM Buffer Start Address */
608 #define RB_END		0x04	/* 32 bit RAM Buffer End Address */
609 #define RB_WP		0x08	/* 32 bit RAM Buffer Write Pointer */
610 #define RB_RP		0x0c	/* 32 bit RAM Buffer Read Pointer */
611 #define RB_RX_UTPP	0x10	/* 32 bit Rx Upper Threshold, Pause Packet */
612 #define RB_RX_LTPP	0x14	/* 32 bit Rx Lower Threshold, Pause Packet */
613 #define RB_RX_UTHP	0x18	/* 32 bit Rx Upper Threshold, High Prio */
614 #define RB_RX_LTHP	0x1c	/* 32 bit Rx Lower Threshold, High Prio */
615 #define RB_PC		0x20	/* 32 bit RAM Buffer Packet Counter */
616 #define RB_LEV		0x24	/* 32 bit RAM Buffer Level Register */
617 #define RB_CTRL		0x28	/*  8 bit RAM Buffer Control Register */
618 #define RB_TST1		0x29	/*  8 bit RAM Buffer Test Register 1 */
619 #define RB_TST2		0x2a	/*  8 bit RAM Buffer Test Register 2 */
620 
621 /*
622  *	Bank 24
623  */
624 /* Receive GMAC FIFO (YUKON and Yukon-2), use MR_ADDR() to access */
625 #define RX_GMF_EA	0x0c40	/* 32 bit Rx GMAC FIFO End Address */
626 #define RX_GMF_AF_THR	0x0c44	/* 32 bit Rx GMAC FIFO Almost Full Thresh. */
627 #define RX_GMF_CTRL_T	0x0c48	/* 32 bit Rx GMAC FIFO Control/Test */
628 #define RX_GMF_FL_MSK	0x0c4c	/* 32 bit Rx GMAC FIFO Flush Mask */
629 #define RX_GMF_FL_THR	0x0c50	/* 32 bit Rx GMAC FIFO Flush Threshold */
630 #define RX_GMF_TR_THR	0x0c54	/* 32 bit Rx Truncation Threshold (Yukon-2) */
631 #define	RX_GMF_UP_THR	0x0c58	/* 16 bit Rx Upper Pause Thr (Yukon-EC_U) */
632 #define	RX_GMF_LP_THR	0x0c5a	/* 16 bit Rx Lower Pause Thr (Yukon-EC_U) */
633 #define RX_GMF_VLAN	0x0c5c	/* 32 bit Rx VLAN Type Register (Yukon-2) */
634 #define RX_GMF_WP	0x0c60	/* 32 bit Rx GMAC FIFO Write Pointer */
635 #define RX_GMF_WLEV	0x0c68	/* 32 bit Rx GMAC FIFO Write Level */
636 #define RX_GMF_RP	0x0c70	/* 32 bit Rx GMAC FIFO Read Pointer */
637 #define RX_GMF_RLEV	0x0c78	/* 32 bit Rx GMAC FIFO Read Level */
638 
639 /*
640  *	Bank 25
641  */
642 	/* 0x0c80 - 0x0cbf:	MAC 2 */
643 	/* 0x0cc0 - 0x0cff:	reserved */
644 
645 /*
646  *	Bank 26
647  */
648 /* Transmit GMAC FIFO (YUKON and Yukon-2), use MR_ADDR() to access */
649 #define TX_GMF_EA	0x0d40	/* 32 bit Tx GMAC FIFO End Address */
650 #define TX_GMF_AE_THR	0x0d44	/* 32 bit Tx GMAC FIFO Almost Empty Thresh.*/
651 #define TX_GMF_CTRL_T	0x0d48	/* 32 bit Tx GMAC FIFO Control/Test */
652 #define TX_GMF_VLAN	0x0d5c	/* 32 bit Tx VLAN Type Register (Yukon-2) */
653 #define TX_GMF_WP	0x0d60	/* 32 bit Tx GMAC FIFO Write Pointer */
654 #define TX_GMF_WSP	0x0d64	/* 32 bit Tx GMAC FIFO Write Shadow Pointer */
655 #define TX_GMF_WLEV	0x0d68	/* 32 bit Tx GMAC FIFO Write Level */
656 #define TX_GMF_RP	0x0d70	/* 32 bit Tx GMAC FIFO Read Pointer */
657 #define TX_GMF_RSTP	0x0d74	/* 32 bit Tx GMAC FIFO Restart Pointer */
658 #define TX_GMF_RLEV	0x0d78	/* 32 bit Tx GMAC FIFO Read Level */
659 
660 /*
661  *	Bank 27
662  */
663 	/* 0x0d80 - 0x0dbf:	MAC 2 */
664 	/* 0x0daa - 0x0dff:	reserved */
665 
666 /*
667  *	Bank 28
668  */
669 /* Descriptor Poll Timer Registers */
670 #define B28_DPT_INI	0x0e00	/* 24 bit Descriptor Poll Timer Init Val */
671 #define B28_DPT_VAL	0x0e04	/* 24 bit Descriptor Poll Timer Curr Val */
672 #define B28_DPT_CTRL	0x0e08	/*  8 bit Descriptor Poll Timer Ctrl Reg */
673 #define B28_DPT_TST	0x0e0a	/*  8 bit Descriptor Poll Timer Test Reg */
674 /* Time Stamp Timer Registers (YUKON only) */
675 #define GMAC_TI_ST_VAL	0x0e14	/* 32 bit Time Stamp Timer Curr Val */
676 #define GMAC_TI_ST_CTRL	0x0e18	/*  8 bit Time Stamp Timer Ctrl Reg */
677 #define GMAC_TI_ST_TST	0x0e1a	/*  8 bit Time Stamp Timer Test Reg */
678 /* Polling Unit Registers (Yukon-2 only) */
679 #define POLL_CTRL	0x0e20	/* 32 bit Polling Unit Control Reg */
680 #define POLL_LAST_IDX	0x0e24	/* 16 bit Polling Unit List Last Index */
681 #define POLL_LIST_ADDR_LO	0x0e28	/* 32 bit Poll. List Start Addr (low) */
682 #define POLL_LIST_ADDR_HI	0x0e2c	/* 32 bit Poll. List Start Addr (high) */
683 /* ASF Subsystem Registers (Yukon-2 only) */
684 #define B28_Y2_SMB_CONFIG	0x0e40	/* 32 bit ASF SMBus Config Register */
685 #define B28_Y2_SMB_CSD_REG	0x0e44	/* 32 bit ASF SMB Control/Status/Data */
686 #define B28_Y2_CPU_WDOG		0x0e48	/* 32 bit Watchdog Register */
687 #define B28_Y2_ASF_IRQ_V_BASE	0x0e60	/* 32 bit ASF IRQ Vector Base */
688 #define B28_Y2_ASF_STAT_CMD	0x0e68	/* 32 bit ASF Status and Command Reg */
689 #define B28_Y2_ASF_HCU_CCSR	0x0e68	/* 32 bit ASF HCU CCSR (Yukon EX) */
690 #define B28_Y2_ASF_HOST_COM	0x0e6c	/* 32 bit ASF Host Communication Reg */
691 #define B28_Y2_DATA_REG_1	0x0e70	/* 32 bit ASF/Host Data Register 1 */
692 #define B28_Y2_DATA_REG_2	0x0e74	/* 32 bit ASF/Host Data Register 2 */
693 #define B28_Y2_DATA_REG_3	0x0e78	/* 32 bit ASF/Host Data Register 3 */
694 #define B28_Y2_DATA_REG_4	0x0e7c	/* 32 bit ASF/Host Data Register 4 */
695 
696 /*
697  *	Bank 29
698  */
699 
700 /* Status BMU Registers (Yukon-2 only)*/
701 #define STAT_CTRL		0x0e80	/* 32 bit Status BMU Control Reg */
702 #define STAT_LAST_IDX		0x0e84	/* 16 bit Status BMU Last Index */
703 #define STAT_LIST_ADDR_LO	0x0e88	/* 32 bit Status List Start Addr (low) */
704 #define STAT_LIST_ADDR_HI	0x0e8c	/* 32 bit Status List Start Addr (high) */
705 #define STAT_TXA1_RIDX		0x0e90	/* 16 bit Status TxA1 Report Index Reg */
706 #define STAT_TXS1_RIDX		0x0e92	/* 16 bit Status TxS1 Report Index Reg */
707 #define STAT_TXA2_RIDX		0x0e94	/* 16 bit Status TxA2 Report Index Reg */
708 #define STAT_TXS2_RIDX		0x0e96	/* 16 bit Status TxS2 Report Index Reg */
709 #define STAT_TX_IDX_TH		0x0e98	/* 16 bit Status Tx Index Threshold Reg */
710 #define STAT_PUT_IDX		0x0e9c	/* 16 bit Status Put Index Reg */
711 /* FIFO Control/Status Registers (Yukon-2 only)*/
712 #define STAT_FIFO_WP		0x0ea0	/*  8 bit Status FIFO Write Pointer Reg */
713 #define STAT_FIFO_RP		0x0ea4	/*  8 bit Status FIFO Read Pointer Reg */
714 #define STAT_FIFO_RSP		0x0ea6	/*  8 bit Status FIFO Read Shadow Ptr */
715 #define STAT_FIFO_LEVEL		0x0ea8	/*  8 bit Status FIFO Level Reg */
716 #define STAT_FIFO_SHLVL		0x0eaa	/*  8 bit Status FIFO Shadow Level Reg */
717 #define STAT_FIFO_WM		0x0eac	/*  8 bit Status FIFO Watermark Reg */
718 #define STAT_FIFO_ISR_WM	0x0ead	/*  8 bit Status FIFO ISR Watermark Reg */
719 /* Level and ISR Timer Registers (Yukon-2 only)*/
720 #define STAT_LEV_TIMER_INI	0x0eb0	/* 32 bit Level Timer Init. Value Reg */
721 #define STAT_LEV_TIMER_CNT	0x0eb4	/* 32 bit Level Timer Counter Reg */
722 #define STAT_LEV_TIMER_CTRL	0x0eb8	/*  8 bit Level Timer Control Reg */
723 #define STAT_LEV_TIMER_TEST	0x0eb9	/*  8 bit Level Timer Test Reg */
724 #define STAT_TX_TIMER_INI	0x0ec0	/* 32 bit Tx Timer Init. Value Reg */
725 #define STAT_TX_TIMER_CNT	0x0ec4	/* 32 bit Tx Timer Counter Reg */
726 #define STAT_TX_TIMER_CTRL	0x0ec8	/*  8 bit Tx Timer Control Reg */
727 #define STAT_TX_TIMER_TEST	0x0ec9	/*  8 bit Tx Timer Test Reg */
728 #define STAT_ISR_TIMER_INI	0x0ed0	/* 32 bit ISR Timer Init. Value Reg */
729 #define STAT_ISR_TIMER_CNT	0x0ed4	/* 32 bit ISR Timer Counter Reg */
730 #define STAT_ISR_TIMER_CTRL	0x0ed8	/*  8 bit ISR Timer Control Reg */
731 #define STAT_ISR_TIMER_TEST	0x0ed9	/*  8 bit ISR Timer Test Reg */
732 
733 #define	ST_LAST_IDX_MASK	0x007f	/* Last Index Mask */
734 #define	ST_TXRP_IDX_MASK	0x0fff	/* Tx Report Index Mask */
735 #define	ST_TXTH_IDX_MASK	0x0fff	/* Tx Threshold Index Mask */
736 #define	ST_WM_IDX_MASK		0x3f	/* FIFO Watermark Index Mask */
737 
738 /*
739  *	Bank 30
740  */
741 /* GMAC and GPHY Control Registers (YUKON only) */
742 #define GMAC_CTRL	0x0f00	/* 32 bit GMAC Control Reg */
743 #define GPHY_CTRL	0x0f04	/* 32 bit GPHY Control Reg */
744 #define GMAC_IRQ_SRC	0x0f08	/*  8 bit GMAC Interrupt Source Reg */
745 #define GMAC_IRQ_MSK	0x0f0c	/*  8 bit GMAC Interrupt Mask Reg */
746 #define GMAC_LINK_CTRL	0x0f10	/* 16 bit Link Control Reg */
747 
748 /* Wake-up Frame Pattern Match Control Registers (YUKON only) */
749 
750 #define WOL_REG_OFFS	0x20	/* HW-Bug: Address is + 0x20 against spec. */
751 
752 #define WOL_CTRL_STAT	0x0f20	/* 16 bit WOL Control/Status Reg */
753 #define WOL_MATCH_CTL	0x0f22	/*  8 bit WOL Match Control Reg */
754 #define WOL_MATCH_RES	0x0f23	/*  8 bit WOL Match Result Reg */
755 #define WOL_MAC_ADDR_LO	0x0f24	/* 32 bit WOL MAC Address Low */
756 #define WOL_MAC_ADDR_HI	0x0f28	/* 16 bit WOL MAC Address High */
757 #define WOL_PATT_PME	0x0f2a	/*  8 bit WOL PME Match Enable (Yukon-2) */
758 #define WOL_PATT_ASFM	0x0f2b	/*  8 bit WOL ASF Match Enable (Yukon-2) */
759 #define WOL_PATT_RPTR	0x0f2c	/*  8 bit WOL Pattern Read Pointer */
760 
761 /* WOL Pattern Length Registers (YUKON only) */
762 
763 #define WOL_PATT_LEN_LO	0x0f30	/* 32 bit WOL Pattern Length 3..0 */
764 #define WOL_PATT_LEN_HI	0x0f34	/* 24 bit WOL Pattern Length 6..4 */
765 
766 /* WOL Pattern Counter Registers (YUKON only) */
767 
768 #define WOL_PATT_CNT_0	0x0f38	/* 32 bit WOL Pattern Counter 3..0 */
769 #define WOL_PATT_CNT_4	0x0f3c	/* 24 bit WOL Pattern Counter 6..4 */
770 
771 /*
772  *	Bank 32	- 33
773  */
774 #define WOL_PATT_RAM_1	0x1000	/*  WOL Pattern RAM Link 1 */
775 #define WOL_PATT_RAM_2	0x1400	/*  WOL Pattern RAM Link 2 */
776 
777 /* offset to configuration space on Yukon-2 */
778 #define Y2_CFG_SPC 	0x1c00
779 #define BASE_GMAC_1	0x2800	/* GMAC 1 registers */
780 #define BASE_GMAC_2	0x3800	/* GMAC 2 registers */
781 
782 /*
783  *	Control Register Bit Definitions:
784  */
785 /*	B0_CTST	24 bit	Control/Status register */
786 #define Y2_VMAIN_AVAIL	BIT_17	/* VMAIN available (YUKON-2 only) */
787 #define Y2_VAUX_AVAIL	BIT_16	/* VAUX available (YUKON-2 only) */
788 #define	Y2_HW_WOL_ON	BIT_15	/* HW WOL On  (Yukon-EC Ultra A1 only) */
789 #define	Y2_HW_WOL_OFF	BIT_14	/* HW WOL Off (Yukon-EC Ultra A1 only) */
790 #define Y2_ASF_ENABLE	BIT_13	/* ASF Unit Enable (YUKON-2 only) */
791 #define Y2_ASF_DISABLE	BIT_12	/* ASF Unit Disable (YUKON-2 only) */
792 #define Y2_CLK_RUN_ENA	BIT_11	/* CLK_RUN Enable  (YUKON-2 only) */
793 #define Y2_CLK_RUN_DIS	BIT_10	/* CLK_RUN Disable (YUKON-2 only) */
794 #define Y2_LED_STAT_ON	BIT_9	/* Status LED On  (YUKON-2 only) */
795 #define Y2_LED_STAT_OFF	BIT_8	/* Status LED Off (YUKON-2 only) */
796 #define CS_ST_SW_IRQ	BIT_7	/* Set IRQ SW Request */
797 #define CS_CL_SW_IRQ	BIT_6	/* Clear IRQ SW Request */
798 #define CS_STOP_DONE	BIT_5	/* Stop Master is finished */
799 #define CS_STOP_MAST	BIT_4	/* Command Bit to stop the master */
800 #define CS_MRST_CLR	BIT_3	/* Clear Master Reset */
801 #define CS_MRST_SET	BIT_2	/* Set   Master Reset */
802 #define CS_RST_CLR	BIT_1	/* Clear Software Reset	*/
803 #define CS_RST_SET	BIT_0	/* Set   Software Reset	*/
804 
805 #define LED_STAT_ON	BIT_1	/* Status LED On	*/
806 #define LED_STAT_OFF	BIT_0	/* Status LED Off	*/
807 
808 /* B0_POWER_CTRL	 8 Bit	Power Control reg (YUKON only) */
809 #define PC_VAUX_ENA	BIT_7	/* Switch VAUX Enable  */
810 #define PC_VAUX_DIS	BIT_6	/* Switch VAUX Disable */
811 #define PC_VCC_ENA	BIT_5	/* Switch VCC Enable  */
812 #define PC_VCC_DIS	BIT_4	/* Switch VCC Disable */
813 #define PC_VAUX_ON	BIT_3	/* Switch VAUX On  */
814 #define PC_VAUX_OFF	BIT_2	/* Switch VAUX Off */
815 #define PC_VCC_ON	BIT_1	/* Switch VCC On  */
816 #define PC_VCC_OFF	BIT_0	/* Switch VCC Off */
817 
818 /*	B0_ISRC		32 bit	Interrupt Source Register */
819 /*	B0_IMSK		32 bit	Interrupt Mask Register */
820 /*	B0_SP_ISRC	32 bit	Special Interrupt Source Reg */
821 /*	B2_IRQM_MSK	32 bit	IRQ Moderation Mask */
822 /*	B0_Y2_SP_ISRC2	32 bit	Special Interrupt Source Reg 2 */
823 /*	B0_Y2_SP_ISRC3	32 bit	Special Interrupt Source Reg 3 */
824 /*	B0_Y2_SP_EISR	32 bit	Enter ISR Reg */
825 /*	B0_Y2_SP_LISR	32 bit	Leave ISR Reg */
826 #define Y2_IS_PORT_MASK(Port, Mask)	((Mask) << (Port*8))
827 #define Y2_IS_HW_ERR	BIT_31	/* Interrupt HW Error */
828 #define Y2_IS_STAT_BMU	BIT_30	/* Status BMU Interrupt */
829 #define Y2_IS_ASF	BIT_29	/* ASF subsystem Interrupt */
830 #define Y2_IS_POLL_CHK	BIT_27	/* Check IRQ from polling unit */
831 #define Y2_IS_TWSI_RDY	BIT_26	/* IRQ on end of TWSI Tx */
832 #define Y2_IS_IRQ_SW	BIT_25	/* SW forced IRQ	*/
833 #define Y2_IS_TIMINT	BIT_24	/* IRQ from Timer	*/
834 #define Y2_IS_IRQ_PHY2	BIT_12	/* Interrupt from PHY 2 */
835 #define Y2_IS_IRQ_MAC2	BIT_11	/* Interrupt from MAC 2 */
836 #define Y2_IS_CHK_RX2	BIT_10	/* Descriptor error Rx 2 */
837 #define Y2_IS_CHK_TXS2	BIT_9	/* Descriptor error TXS 2 */
838 #define Y2_IS_CHK_TXA2	BIT_8	/* Descriptor error TXA 2 */
839 #define Y2_IS_PSM_ACK	BIT_7	/* PSM Ack (Yukon Optima) */
840 #define Y2_IS_PTP_TIST	BIT_6	/* PTP TIme Stamp (Yukon Optima) */
841 #define Y2_IS_PHY_QLNK	BIT_5	/* PHY Quick Link (Yukon Optima) */
842 #define Y2_IS_IRQ_PHY1	BIT_4	/* Interrupt from PHY 1 */
843 #define Y2_IS_IRQ_MAC1	BIT_3	/* Interrupt from MAC 1 */
844 #define Y2_IS_CHK_RX1	BIT_2	/* Descriptor error Rx 1 */
845 #define Y2_IS_CHK_TXS1	BIT_1	/* Descriptor error TXS 1 */
846 #define Y2_IS_CHK_TXA1	BIT_0	/* Descriptor error TXA 1 */
847 
848 #define Y2_IS_L1_MASK	0x0000001f	/* IRQ Mask for port 1 */
849 
850 #define Y2_IS_L2_MASK	0x00001f00	/* IRQ Mask for port 2 */
851 
852 #define Y2_IS_ALL_MSK	0xef001f1f	/* All Interrupt bits */
853 
854 #define	Y2_IS_PORT_A	\
855 	(Y2_IS_IRQ_PHY1 | Y2_IS_IRQ_MAC1 | Y2_IS_CHK_TXA1 | Y2_IS_CHK_RX1)
856 #define	Y2_IS_PORT_B	\
857 	(Y2_IS_IRQ_PHY2 | Y2_IS_IRQ_MAC2 | Y2_IS_CHK_TXA2 | Y2_IS_CHK_RX2)
858 
859 /*	B0_HWE_ISRC	32 bit	HW Error Interrupt Src Reg */
860 /*	B0_HWE_IMSK	32 bit	HW Error Interrupt Mask Reg */
861 /*	B2_IRQM_HWE_MSK	32 bit	IRQ Moderation HW Error Mask */
862 #define Y2_IS_TIST_OV	BIT_29	/* Time Stamp Timer overflow interrupt */
863 #define Y2_IS_SENSOR	BIT_28	/* Sensor interrupt */
864 #define Y2_IS_MST_ERR	BIT_27	/* Master error interrupt */
865 #define Y2_IS_IRQ_STAT	BIT_26	/* Status exception interrupt */
866 #define Y2_IS_PCI_EXP	BIT_25	/* PCI-Express interrupt */
867 #define Y2_IS_PCI_NEXP	BIT_24	/* PCI-Express error similar to PCI error */
868 #define Y2_IS_PAR_RD2	BIT_13	/* Read RAM parity error interrupt */
869 #define Y2_IS_PAR_WR2	BIT_12	/* Write RAM parity error interrupt */
870 #define Y2_IS_PAR_MAC2	BIT_11	/* MAC hardware fault interrupt */
871 #define Y2_IS_PAR_RX2	BIT_10	/* Parity Error Rx Queue 2 */
872 #define Y2_IS_TCP_TXS2	BIT_9	/* TCP length mismatch sync Tx queue IRQ */
873 #define Y2_IS_TCP_TXA2	BIT_8	/* TCP length mismatch async Tx queue IRQ */
874 #define Y2_IS_PAR_RD1	BIT_5	/* Read RAM parity error interrupt */
875 #define Y2_IS_PAR_WR1	BIT_4	/* Write RAM parity error interrupt */
876 #define Y2_IS_PAR_MAC1	BIT_3	/* MAC hardware fault interrupt */
877 #define Y2_IS_PAR_RX1	BIT_2	/* Parity Error Rx Queue 1 */
878 #define Y2_IS_TCP_TXS1	BIT_1	/* TCP length mismatch sync Tx queue IRQ */
879 #define Y2_IS_TCP_TXA1	BIT_0	/* TCP length mismatch async Tx queue IRQ */
880 
881 #define Y2_HWE_L1_MASK	(Y2_IS_PAR_RD1 | Y2_IS_PAR_WR1 | Y2_IS_PAR_MAC1 |\
882 			 Y2_IS_PAR_RX1 | Y2_IS_TCP_TXS1| Y2_IS_TCP_TXA1)
883 #define Y2_HWE_L2_MASK	(Y2_IS_PAR_RD2 | Y2_IS_PAR_WR2 | Y2_IS_PAR_MAC2 |\
884 			 Y2_IS_PAR_RX2 | Y2_IS_TCP_TXS2| Y2_IS_TCP_TXA2)
885 
886 #define Y2_HWE_ALL_MSK	(Y2_IS_TIST_OV | /* Y2_IS_SENSOR | */ Y2_IS_MST_ERR |\
887 			 Y2_IS_IRQ_STAT | Y2_IS_PCI_EXP | Y2_IS_PCI_NEXP |\
888 			 Y2_HWE_L1_MASK | Y2_HWE_L2_MASK)
889 
890 /*	B2_MAC_CFG	 8 bit	MAC Configuration / Chip Revision */
891 #define CFG_CHIP_R_MSK	(0x0f<<4) /* Bit 7.. 4: Chip Revision */
892 #define CFG_DIS_M2_CLK	BIT_1	/* Disable Clock for 2nd MAC */
893 #define CFG_SNG_MAC	BIT_0	/* MAC Config: 0 = 2 MACs; 1 = 1 MAC */
894 
895 /*	B2_CHIP_ID	 8 bit	Chip Identification Number */
896 #define CHIP_ID_GENESIS		0x0a /* Chip ID for GENESIS */
897 #define CHIP_ID_YUKON		0xb0 /* Chip ID for YUKON */
898 #define CHIP_ID_YUKON_LITE	0xb1 /* Chip ID for YUKON-Lite (Rev. A1-A3) */
899 #define CHIP_ID_YUKON_LP	0xb2 /* Chip ID for YUKON-LP */
900 #define CHIP_ID_YUKON_XL	0xb3 /* Chip ID for YUKON-2 XL */
901 #define CHIP_ID_YUKON_EC_U	0xb4 /* Chip ID for YUKON-2 EC Ultra */
902 #define CHIP_ID_YUKON_EX	0xb5 /* Chip ID for YUKON-2 Extreme */
903 #define CHIP_ID_YUKON_EC	0xb6 /* Chip ID for YUKON-2 EC */
904 #define CHIP_ID_YUKON_FE	0xb7 /* Chip ID for YUKON-2 FE */
905 #define CHIP_ID_YUKON_FE_P	0xb8 /* Chip ID for YUKON-2 FE+ */
906 #define CHIP_ID_YUKON_SUPR	0xb9 /* Chip ID for YUKON-2 Supreme */
907 #define CHIP_ID_YUKON_UL_2	0xba /* Chip ID for YUKON-2 Ultra 2 */
908 #define CHIP_ID_YUKON_UNKNOWN	0xbb
909 #define CHIP_ID_YUKON_OPT	0xbc /* Chip ID for YUKON-2 Optima */
910 
911 #define	CHIP_REV_YU_XL_A0	0 /* Chip Rev. for Yukon-2 A0 */
912 #define	CHIP_REV_YU_XL_A1	1 /* Chip Rev. for Yukon-2 A1 */
913 #define	CHIP_REV_YU_XL_A2	2 /* Chip Rev. for Yukon-2 A2 */
914 #define	CHIP_REV_YU_XL_A3	3 /* Chip Rev. for Yukon-2 A3 */
915 
916 #define CHIP_REV_YU_EC_A1	0 /* Chip Rev. for Yukon-EC A1/A0 */
917 #define CHIP_REV_YU_EC_A2	1 /* Chip Rev. for Yukon-EC A2 */
918 #define CHIP_REV_YU_EC_A3	2 /* Chip Rev. for Yukon-EC A3 */
919 
920 #define	CHIP_REV_YU_EC_U_A0	1
921 #define	CHIP_REV_YU_EC_U_A1	2
922 
923 #define	CHIP_REV_YU_FE_P_A0	0 /* Chip Rev. for Yukon-2 FE+ A0 */
924 
925 #define	CHIP_REV_YU_EX_A0	1 /* Chip Rev. for Yukon-2 EX A0 */
926 #define	CHIP_REV_YU_EX_B0	2 /* Chip Rev. for Yukon-2 EX B0 */
927 
928 #define	CHIP_REV_YU_SU_A0	0 /* Chip Rev. for Yukon-2 SUPR A0 */
929 #define	CHIP_REV_YU_SU_B0	1 /* Chip Rev. for Yukon-2 SUPR B0 */
930 #define	CHIP_REV_YU_SU_B1	3 /* Chip Rev. for Yukon-2 SUPR B1 */
931 
932 /*	B2_Y2_CLK_GATE	 8 bit	Clock Gating (Yukon-2 only) */
933 #define Y2_STATUS_LNK2_INAC	BIT_7	/* Status Link 2 inactiv (0 = activ) */
934 #define Y2_CLK_GAT_LNK2_DIS	BIT_6	/* Disable clock gating Link 2 */
935 #define Y2_COR_CLK_LNK2_DIS	BIT_5	/* Disable Core clock Link 2 */
936 #define Y2_PCI_CLK_LNK2_DIS	BIT_4	/* Disable PCI clock Link 2 */
937 #define Y2_STATUS_LNK1_INAC	BIT_3	/* Status Link 1 inactiv (0 = activ) */
938 #define Y2_CLK_GAT_LNK1_DIS	BIT_2	/* Disable clock gating Link 1 */
939 #define Y2_COR_CLK_LNK1_DIS	BIT_1	/* Disable Core clock Link 1 */
940 #define Y2_PCI_CLK_LNK1_DIS	BIT_0	/* Disable PCI clock Link 1 */
941 
942 /*	B2_Y2_HW_RES	8 bit	HW Resources (Yukon-2 only) */
943 #define CFG_LED_MODE_MSK	(0x07<<2)	/* Bit  4.. 2:	LED Mode Mask */
944 #define CFG_LINK_2_AVAIL	BIT_1	/* Link 2 available */
945 #define CFG_LINK_1_AVAIL	BIT_0	/* Link 1 available */
946 
947 #define CFG_LED_MODE(x)		(((x) & CFG_LED_MODE_MSK) >> 2)
948 #define CFG_DUAL_MAC_MSK	(CFG_LINK_2_AVAIL | CFG_LINK_1_AVAIL)
949 
950 /*	B2_E_3	 	8 bit	lower 4 bits used for HW self test result */
951 #define B2_E3_RES_MASK	0x0f
952 
953 /*	B2_Y2_CLK_CTRL	32 bit	Core Clock Frequency Control Register (Yukon-2/EC) */
954 /* Yukon-EC/FE */
955 #define Y2_CLK_DIV_VAL_MSK	(0xff<<16) /* Bit 23..16: Clock Divisor Value */
956 #define Y2_CLK_DIV_VAL(x)	(SHIFT16(x) & Y2_CLK_DIV_VAL_MSK)
957 /* Yukon-2 */
958 #define Y2_CLK_DIV_VAL2_MSK	(0x07<<21) /* Bit 23..21: Clock Divisor Value */
959 #define Y2_CLK_SELECT2_MSK	(0x1f<<16) /* Bit 20..16: Clock Select */
960 #define Y2_CLK_DIV_VAL_2(x)	(SHIFT21(x) & Y2_CLK_DIV_VAL2_MSK)
961 #define Y2_CLK_SEL_VAL_2(x)	(SHIFT16(x) & Y2_CLK_SELECT2_MSK)
962 #define Y2_CLK_DIV_ENA		BIT_1	/* Enable  Core Clock Division */
963 #define Y2_CLK_DIV_DIS		BIT_0	/* Disable Core Clock Division */
964 
965 /*	B2_TI_CTRL	 8 bit	Timer control */
966 /*	B2_IRQM_CTRL	 8 bit	IRQ Moderation Timer Control */
967 #define TIM_START	BIT_2	/* Start Timer */
968 #define TIM_STOP	BIT_1	/* Stop  Timer */
969 #define TIM_CLR_IRQ	BIT_0	/* Clear Timer IRQ (!IRQM) */
970 
971 /*	B2_TI_TEST	 8 Bit	Timer Test */
972 /*	B2_IRQM_TEST	 8 bit	IRQ Moderation Timer Test */
973 /*	B28_DPT_TST	 8 bit	Descriptor Poll Timer Test Reg */
974 #define TIM_T_ON	BIT_2	/* Test mode on */
975 #define TIM_T_OFF	BIT_1	/* Test mode off */
976 #define TIM_T_STEP	BIT_0	/* Test step */
977 
978 /*	B28_DPT_INI	32 bit	Descriptor Poll Timer Init Val */
979 /*	B28_DPT_VAL	32 bit	Descriptor Poll Timer Curr Val */
980 #define DPT_MSK		0x00ffffff	/* Bit 23.. 0:	Desc Poll Timer Bits */
981 
982 /*	B28_DPT_CTRL	 8 bit	Descriptor Poll Timer Ctrl Reg */
983 #define DPT_START	BIT_1	/* Start Descriptor Poll Timer */
984 #define DPT_STOP	BIT_0	/* Stop  Descriptor Poll Timer */
985 
986 /*	B2_TST_CTRL1	 8 bit	Test Control Register 1 */
987 #define TST_FRC_DPERR_MR	BIT_7	/* force DATAPERR on MST RD */
988 #define TST_FRC_DPERR_MW	BIT_6	/* force DATAPERR on MST WR */
989 #define TST_FRC_DPERR_TR	BIT_5	/* force DATAPERR on TRG RD */
990 #define TST_FRC_DPERR_TW	BIT_4	/* force DATAPERR on TRG WR */
991 #define TST_FRC_APERR_M		BIT_3	/* force ADDRPERR on MST */
992 #define TST_FRC_APERR_T		BIT_2	/* force ADDRPERR on TRG */
993 #define TST_CFG_WRITE_ON	BIT_1	/* Enable  Config Reg WR */
994 #define TST_CFG_WRITE_OFF	BIT_0	/* Disable Config Reg WR */
995 
996 /*	B2_GP_IO */
997 #define	GLB_GPIO_CLK_DEB_ENA	BIT_31	/* Clock Debug Enable */
998 #define	GLB_GPIO_CLK_DBG_MSK	0x3c000000	/* Clock Debug */
999 
1000 #define	GLB_GPIO_INT_RST_D3_DIS	BIT_15	/* Disable Internal Reset After D3 to D0 */
1001 #define	GLB_GPIO_LED_PAD_SPEED_UP	BIT_14	/* LED PAD Speed Up */
1002 #define	GLB_GPIO_STAT_RACE_DIS	BIT_13	/* Status Race Disable */
1003 #define	GLB_GPIO_TEST_SEL_MSK	0x00001800	/* Testmode Select */
1004 #define	GLB_GPIO_TEST_SEL_BASE	BIT_11
1005 #define	GLB_GPIO_RAND_ENA	BIT_10	/* Random Enable */
1006 #define	GLB_GPIO_RAND_BIT_1	BIT_9	/* Random Bit 1 */
1007 
1008 /*	B2_I2C_CTRL	32 bit	I2C HW Control Register */
1009 #define I2C_FLAG	BIT_31		/* Start read/write if WR */
1010 #define I2C_ADDR	(0x7fff<<16)	/* Bit 30..16:	Addr to be RD/WR */
1011 #define I2C_DEV_SEL	(0x7f<<9)	/* Bit 15.. 9:	I2C Device Select */
1012 #define I2C_BURST_LEN	BIT_4		/* Burst Len, 1/4 bytes */
1013 #define I2C_DEV_SIZE	(7<<1)		/* Bit	3.. 1:	I2C Device Size	*/
1014 #define I2C_025K_DEV	(0<<1)		/*		0: 256 Bytes or smal. */
1015 #define I2C_05K_DEV	(1<<1)		/* 		1: 512	Bytes	*/
1016 #define I2C_1K_DEV	(2<<1)		/*		2: 1024 Bytes	*/
1017 #define I2C_2K_DEV	(3<<1)		/*		3: 2048	Bytes	*/
1018 #define I2C_4K_DEV	(4<<1)		/*		4: 4096 Bytes	*/
1019 #define I2C_8K_DEV	(5<<1)		/*		5: 8192 Bytes	*/
1020 #define I2C_16K_DEV	(6<<1)		/*		6: 16384 Bytes	*/
1021 #define I2C_32K_DEV	(7<<1)		/*		7: 32768 Bytes	*/
1022 #define I2C_STOP	BIT_0		/* Interrupt I2C transfer */
1023 
1024 /*	B2_I2C_IRQ	32 bit	I2C HW IRQ Register */
1025 #define I2C_CLR_IRQ	BIT_0		/* Clear I2C IRQ */
1026 
1027 /*	B2_I2C_SW	32 bit (8 bit access)	I2C HW SW Port Register */
1028 #define I2C_DATA_DIR	BIT_2		/* direction of I2C_DATA */
1029 #define I2C_DATA	BIT_1		/* I2C Data Port	*/
1030 #define I2C_CLK		BIT_0		/* I2C Clock Port	*/
1031 
1032 /* I2C Address */
1033 #define I2C_SENS_ADDR	LM80_ADDR	/* I2C Sensor Address (Volt and Temp) */
1034 
1035 
1036 /*	B2_BSC_CTRL	 8 bit	Blink Source Counter Control */
1037 #define BSC_START	BIT_1		/* Start Blink Source Counter */
1038 #define BSC_STOP	BIT_0		/* Stop  Blink Source Counter */
1039 
1040 /*	B2_BSC_STAT	 8 bit	Blink Source Counter Status */
1041 #define BSC_SRC		BIT_0		/* Blink Source, 0=Off / 1=On */
1042 
1043 /*	B2_BSC_TST	16 bit	Blink Source Counter Test Reg */
1044 #define BSC_T_ON	BIT_2		/* Test mode on */
1045 #define BSC_T_OFF	BIT_1		/* Test mode off */
1046 #define BSC_T_STEP	BIT_0		/* Test step */
1047 
1048 /*	Y2_PEX_PHY_ADDR/DATA	PEX PHY address and data reg  (Yukon-2 only) */
1049 #define PEX_RD_ACCESS	BIT_31	/* Access Mode Read = 1, Write = 0 */
1050 #define PEX_DB_ACCESS	BIT_30	/* Access to debug register */
1051 
1052 /*	B3_RAM_ADDR		32 bit	RAM Address, to read or write */
1053 #define RAM_ADR_RAN	0x0007ffff	/* Bit 18.. 0:	RAM Address Range */
1054 
1055 /* RAM Interface Registers */
1056 /*	B3_RI_CTRL		16 bit	RAM Interface Control Register */
1057 #define RI_CLR_RD_PERR	BIT_9	/* Clear IRQ RAM Read  Parity Err */
1058 #define RI_CLR_WR_PERR	BIT_8	/* Clear IRQ RAM Write Parity Err */
1059 #define RI_RST_CLR	BIT_1	/* Clear RAM Interface Reset */
1060 #define RI_RST_SET	BIT_0	/* Set   RAM Interface Reset */
1061 
1062 #define	MSK_RI_TO_53	36	/* RAM interface timeout */
1063 
1064 /* Transmit Arbiter Registers MAC 1 and 2, use MR_ADDR() to access */
1065 /*	TXA_ITI_INI	32 bit	Tx Arb Interval Timer Init Val */
1066 /*	TXA_ITI_VAL	32 bit	Tx Arb Interval Timer Value */
1067 /*	TXA_LIM_INI	32 bit	Tx Arb Limit Counter Init Val */
1068 /*	TXA_LIM_VAL	32 bit	Tx Arb Limit Counter Value */
1069 #define TXA_MAX_VAL	0x00ffffff/* Bit 23.. 0:	Max TXA Timer/Cnt Val */
1070 
1071 /*	TXA_CTRL	 8 bit	Tx Arbiter Control Register */
1072 #define TXA_ENA_FSYNC	BIT_7	/* Enable  force of sync Tx queue */
1073 #define TXA_DIS_FSYNC	BIT_6	/* Disable force of sync Tx queue */
1074 #define TXA_ENA_ALLOC	BIT_5	/* Enable  alloc of free bandwidth */
1075 #define TXA_DIS_ALLOC	BIT_4	/* Disable alloc of free bandwidth */
1076 #define TXA_START_RC	BIT_3	/* Start sync Rate Control */
1077 #define TXA_STOP_RC	BIT_2	/* Stop  sync Rate Control */
1078 #define TXA_ENA_ARB	BIT_1	/* Enable  Tx Arbiter */
1079 #define TXA_DIS_ARB	BIT_0	/* Disable Tx Arbiter */
1080 
1081 /*	TXA_TEST	 8 bit	Tx Arbiter Test Register */
1082 #define TXA_INT_T_ON	BIT_5	/* Tx Arb Interval Timer Test On */
1083 #define TXA_INT_T_OFF	BIT_4	/* Tx Arb Interval Timer Test Off */
1084 #define TXA_INT_T_STEP	BIT_3	/* Tx Arb Interval Timer Step */
1085 #define TXA_LIM_T_ON	BIT_2	/* Tx Arb Limit Timer Test On */
1086 #define TXA_LIM_T_OFF	BIT_1	/* Tx Arb Limit Timer Test Off */
1087 #define TXA_LIM_T_STEP	BIT_0	/* Tx Arb Limit Timer Step */
1088 
1089 /*	TXA_STAT	 8 bit	Tx Arbiter Status Register */
1090 #define TXA_PRIO_XS	BIT_0	/* sync queue has prio to send */
1091 
1092 /*	Q_BC		32 bit	Current Byte Counter */
1093 #define BC_MAX		0xffff	/* Bit 15.. 0:	Byte counter */
1094 
1095 /* Rx BMU Control / Status Registers (Yukon-2) */
1096 #define BMU_IDLE		BIT_31	/* BMU Idle State */
1097 #define BMU_RX_TCP_PKT		BIT_30	/* Rx TCP Packet (when RSS Hash enabled) */
1098 #define BMU_RX_IP_PKT		BIT_29	/* Rx IP  Packet (when RSS Hash enabled) */
1099 #define BMU_ENA_RX_RSS_HASH	BIT_15	/* Enable  Rx RSS Hash */
1100 #define BMU_DIS_RX_RSS_HASH	BIT_14	/* Disable Rx RSS Hash */
1101 #define BMU_ENA_RX_CHKSUM	BIT_13	/* Enable  Rx TCP/IP Checksum Check */
1102 #define BMU_DIS_RX_CHKSUM	BIT_12	/* Disable Rx TCP/IP Checksum Check */
1103 #define BMU_CLR_IRQ_PAR		BIT_11	/* Clear IRQ on Parity errors (Rx) */
1104 #define BMU_CLR_IRQ_TCP		BIT_11	/* Clear IRQ on TCP segmen. error (Tx) */
1105 #define BMU_CLR_IRQ_CHK		BIT_10	/* Clear IRQ Check */
1106 #define BMU_STOP		BIT_9	/* Stop  Rx/Tx Queue */
1107 #define BMU_START		BIT_8	/* Start Rx/Tx Queue */
1108 #define BMU_FIFO_OP_ON		BIT_7	/* FIFO Operational On */
1109 #define BMU_FIFO_OP_OFF 	BIT_6	/* FIFO Operational Off */
1110 #define BMU_FIFO_ENA		BIT_5	/* Enable FIFO */
1111 #define BMU_FIFO_RST		BIT_4	/* Reset  FIFO */
1112 #define BMU_OP_ON		BIT_3	/* BMU Operational On */
1113 #define BMU_OP_OFF		BIT_2	/* BMU Operational Off */
1114 #define BMU_RST_CLR		BIT_1	/* Clear BMU Reset (Enable) */
1115 #define BMU_RST_SET		BIT_0	/* Set   BMU Reset */
1116 
1117 #define BMU_CLR_RESET		(BMU_FIFO_RST | BMU_OP_OFF | BMU_RST_CLR)
1118 #define BMU_OPER_INIT		(BMU_CLR_IRQ_PAR | BMU_CLR_IRQ_CHK | \
1119 				 BMU_START | BMU_FIFO_ENA | BMU_OP_ON)
1120 
1121 /* Tx BMU Control / Status Registers (Yukon-2) */
1122 					/* Bit 31: same as for Rx */
1123 #define BMU_TX_IPIDINCR_ON	BIT_13	/* Enable  IP ID Increment */
1124 #define BMU_TX_IPIDINCR_OFF	BIT_12	/* Disable IP ID Increment */
1125 #define BMU_TX_CLR_IRQ_TCP	BIT_11	/* Clear IRQ on TCP segm. length mism. */
1126 					/* Bit 10..0: same as for Rx */
1127 
1128 /*	Q_F		32 bit	Flag Register */
1129 #define F_TX_CHK_AUTO_OFF	BIT_31	/* Tx checksum auto-calc Off(Yukon EX)*/
1130 #define F_TX_CHK_AUTO_ON	BIT_30	/* Tx checksum auto-calc On(Yukon EX)*/
1131 #define F_ALM_FULL		BIT_28	/* Rx FIFO: almost full */
1132 #define F_EMPTY			BIT_27	/* Tx FIFO: empty flag */
1133 #define F_FIFO_EOF		BIT_26	/* Tag (EOF Flag) bit in FIFO */
1134 #define F_WM_REACHED		BIT_25	/* Watermark reached */
1135 #define F_M_RX_RAM_DIS		BIT_24	/* MAC Rx RAM Read Port disable */
1136 #define F_FIFO_LEVEL		(0x1f<<16)
1137 					/* Bit 23..16:	# of Qwords in FIFO */
1138 #define F_WATER_MARK		0x0007ff/* Bit 10.. 0:	Watermark */
1139 
1140 /* Queue Prefetch Unit Offsets, use Y2_PREF_Q_ADDR() to address (Yukon-2 only)*/
1141 /* PREF_UNIT_CTRL_REG	32 bit	Prefetch Control register */
1142 #define PREF_UNIT_OP_ON		BIT_3	/* prefetch unit operational */
1143 #define PREF_UNIT_OP_OFF	BIT_2	/* prefetch unit not operational */
1144 #define PREF_UNIT_RST_CLR	BIT_1	/* Clear Prefetch Unit Reset */
1145 #define PREF_UNIT_RST_SET	BIT_0	/* Set   Prefetch Unit Reset */
1146 
1147 /* RAM Buffer Register Offsets, use RB_ADDR(Queue, Offs) to access */
1148 /*	RB_START	32 bit	RAM Buffer Start Address */
1149 /*	RB_END		32 bit	RAM Buffer End Address */
1150 /*	RB_WP		32 bit	RAM Buffer Write Pointer */
1151 /*	RB_RP		32 bit	RAM Buffer Read Pointer */
1152 /*	RB_RX_UTPP	32 bit	Rx Upper Threshold, Pause Pack */
1153 /*	RB_RX_LTPP	32 bit	Rx Lower Threshold, Pause Pack */
1154 /*	RB_RX_UTHP	32 bit	Rx Upper Threshold, High Prio */
1155 /*	RB_RX_LTHP	32 bit	Rx Lower Threshold, High Prio */
1156 /*	RB_PC		32 bit	RAM Buffer Packet Counter */
1157 /*	RB_LEV		32 bit	RAM Buffer Level Register */
1158 #define RB_MSK	0x0007ffff	/* Bit 18.. 0:	RAM Buffer Pointer Bits */
1159 
1160 /*	RB_TST2		 8 bit	RAM Buffer Test Register 2 */
1161 #define RB_PC_DEC	BIT_3	/* Packet Counter Decrement */
1162 #define RB_PC_T_ON	BIT_2	/* Packet Counter Test On */
1163 #define RB_PC_T_OFF	BIT_1	/* Packet Counter Test Off */
1164 #define RB_PC_INC	BIT_0	/* Packet Counter Increment */
1165 
1166 /*	RB_TST1		 8 bit	RAM Buffer Test Register 1 */
1167 #define RB_WP_T_ON	BIT_6	/* Write Pointer Test On */
1168 #define RB_WP_T_OFF	BIT_5	/* Write Pointer Test Off */
1169 #define RB_WP_INC	BIT_4	/* Write Pointer Increment */
1170 #define RB_RP_T_ON	BIT_2	/* Read Pointer Test On */
1171 #define RB_RP_T_OFF	BIT_1	/* Read Pointer Test Off */
1172 #define RB_RP_INC	BIT_0	/* Read Pointer Increment */
1173 
1174 /*	RB_CTRL		 8 bit	RAM Buffer Control Register */
1175 #define RB_ENA_STFWD	BIT_5	/* Enable  Store & Forward */
1176 #define RB_DIS_STFWD	BIT_4	/* Disable Store & Forward */
1177 #define RB_ENA_OP_MD	BIT_3	/* Enable  Operation Mode */
1178 #define RB_DIS_OP_MD	BIT_2	/* Disable Operation Mode */
1179 #define RB_RST_CLR	BIT_1	/* Clear RAM Buf STM Reset */
1180 #define RB_RST_SET	BIT_0	/* Set   RAM Buf STM Reset */
1181 
1182 /* RAM Buffer High Pause Threshold values */
1183 #define	MSK_RB_ULPP	(8 * 1024)	/* Upper Level in kB/8 */
1184 #define	MSK_RB_LLPP_S	(10 * 1024)	/* Lower Level for small Queues */
1185 #define	MSK_RB_LLPP_B	(16 * 1024)	/* Lower Level for big Queues */
1186 
1187 /* Threshold values for Yukon-EC Ultra */
1188 #define	MSK_ECU_ULPP	0x0080	/* Upper Pause Threshold (multiples of 8) */
1189 #define	MSK_ECU_LLPP	0x0060	/* Lower Pause Threshold (multiples of 8) */
1190 #define	MSK_ECU_AE_THR	0x0070  /* Almost Empty Threshold */
1191 #define	MSK_ECU_TXFF_LEV	0x01a0	/* Tx BMU FIFO Level */
1192 #define	MSK_ECU_JUMBO_WM	0x01
1193 
1194 #define MSK_BMU_RX_WM		0x600	/* BMU Rx Watermark */
1195 #define MSK_BMU_TX_WM		0x600	/* BMU Tx Watermark */
1196 /* performance sensitive drivers should set this define to 0x80 */
1197 #define MSK_BMU_RX_WM_PEX	0x600	/* BMU Rx Watermark for PEX */
1198 
1199 /* Receive and Transmit Queues */
1200 #define Q_R1		0x0000	/* Receive Queue 1 */
1201 #define Q_R2		0x0080	/* Receive Queue 2 */
1202 #define Q_XS1		0x0200	/* Synchronous Transmit Queue 1 */
1203 #define Q_XA1		0x0280	/* Asynchronous Transmit Queue 1 */
1204 #define Q_XS2		0x0300	/* Synchronous Transmit Queue 2 */
1205 #define Q_XA2		0x0380	/* Asynchronous Transmit Queue 2 */
1206 
1207 #define Q_ASF_R1	0x100	/* ASF Rx Queue 1 */
1208 #define Q_ASF_R2	0x180	/* ASF Rx Queue 2 */
1209 #define Q_ASF_T1	0x140	/* ASF Tx Queue 1 */
1210 #define Q_ASF_T2	0x1c0	/* ASF Tx Queue 2 */
1211 
1212 #define RB_ADDR(Queue, Offs)	(B16_RAM_REGS + (Queue) + (Offs))
1213 
1214 /* Minimum RAM Buffer Rx Queue Size */
1215 #define	MSK_MIN_RXQ_SIZE	10
1216 /* Minimum RAM Buffer Tx Queue Size */
1217 #define	MSK_MIN_TXQ_SIZE	10
1218 /* Percentage of queue size from whole memory. 80 % for receive */
1219 #define	MSK_RAM_QUOTA_RX	80
1220 
1221 /*	WOL_CTRL_STAT	16 bit	WOL Control/Status Reg */
1222 #define WOL_CTL_LINK_CHG_OCC		BIT_15
1223 #define WOL_CTL_MAGIC_PKT_OCC		BIT_14
1224 #define WOL_CTL_PATTERN_OCC		BIT_13
1225 #define WOL_CTL_CLEAR_RESULT		BIT_12
1226 #define WOL_CTL_ENA_PME_ON_LINK_CHG	BIT_11
1227 #define WOL_CTL_DIS_PME_ON_LINK_CHG	BIT_10
1228 #define WOL_CTL_ENA_PME_ON_MAGIC_PKT	BIT_9
1229 #define WOL_CTL_DIS_PME_ON_MAGIC_PKT	BIT_8
1230 #define WOL_CTL_ENA_PME_ON_PATTERN	BIT_7
1231 #define WOL_CTL_DIS_PME_ON_PATTERN	BIT_6
1232 #define WOL_CTL_ENA_LINK_CHG_UNIT	BIT_5
1233 #define WOL_CTL_DIS_LINK_CHG_UNIT	BIT_4
1234 #define WOL_CTL_ENA_MAGIC_PKT_UNIT	BIT_3
1235 #define WOL_CTL_DIS_MAGIC_PKT_UNIT	BIT_2
1236 #define WOL_CTL_ENA_PATTERN_UNIT	BIT_1
1237 #define WOL_CTL_DIS_PATTERN_UNIT	BIT_0
1238 
1239 #define WOL_CTL_DEFAULT				\
1240 	(WOL_CTL_DIS_PME_ON_LINK_CHG |	\
1241 	 WOL_CTL_DIS_PME_ON_PATTERN |	\
1242 	 WOL_CTL_DIS_PME_ON_MAGIC_PKT |	\
1243 	 WOL_CTL_DIS_LINK_CHG_UNIT |	\
1244 	 WOL_CTL_DIS_PATTERN_UNIT |		\
1245 	 WOL_CTL_DIS_MAGIC_PKT_UNIT)
1246 
1247 /*	WOL_MATCH_CTL	 8 bit	WOL Match Control Reg */
1248 #define WOL_CTL_PATT_ENA(x)	(BIT_0 << (x))
1249 
1250 /*	WOL_PATT_PME	8 bit	WOL PME Match Enable (Yukon-2) */
1251 #define WOL_PATT_FORCE_PME	BIT_7	/* Generates a PME */
1252 #define WOL_PATT_MATCH_PME_ALL	0x7f
1253 
1254 
1255 /*
1256  * Marvel-PHY Registers, indirect addressed over GMAC
1257  */
1258 #define PHY_MARV_CTRL		0x00	/* 16 bit r/w	PHY Control Register */
1259 #define PHY_MARV_STAT		0x01	/* 16 bit r/o	PHY Status Register */
1260 #define PHY_MARV_ID0		0x02	/* 16 bit r/o	PHY ID0 Register */
1261 #define PHY_MARV_ID1		0x03	/* 16 bit r/o	PHY ID1 Register */
1262 #define PHY_MARV_AUNE_ADV	0x04	/* 16 bit r/w	Auto-Neg. Advertisement */
1263 #define PHY_MARV_AUNE_LP	0x05	/* 16 bit r/o	Link Part Ability Reg */
1264 #define PHY_MARV_AUNE_EXP	0x06	/* 16 bit r/o	Auto-Neg. Expansion Reg */
1265 #define PHY_MARV_NEPG		0x07	/* 16 bit r/w	Next Page Register */
1266 #define PHY_MARV_NEPG_LP	0x08	/* 16 bit r/o	Next Page Link Partner */
1267 	/* Marvel-specific registers */
1268 #define PHY_MARV_1000T_CTRL	0x09	/* 16 bit r/w	1000Base-T Control Reg */
1269 #define PHY_MARV_1000T_STAT	0x0a	/* 16 bit r/o	1000Base-T Status Reg */
1270 	/* 0x0b - 0x0e:		reserved */
1271 #define PHY_MARV_EXT_STAT	0x0f	/* 16 bit r/o	Extended Status Reg */
1272 #define PHY_MARV_PHY_CTRL	0x10	/* 16 bit r/w	PHY Specific Control Reg */
1273 #define PHY_MARV_PHY_STAT	0x11	/* 16 bit r/o	PHY Specific Status Reg */
1274 #define PHY_MARV_INT_MASK	0x12	/* 16 bit r/w	Interrupt Mask Reg */
1275 #define PHY_MARV_INT_STAT	0x13	/* 16 bit r/o	Interrupt Status Reg */
1276 #define PHY_MARV_EXT_CTRL	0x14	/* 16 bit r/w	Ext. PHY Specific Ctrl */
1277 #define PHY_MARV_RXE_CNT	0x15	/* 16 bit r/w	Receive Error Counter */
1278 #define PHY_MARV_EXT_ADR	0x16	/* 16 bit r/w	Ext. Ad. for Cable Diag. */
1279 #define PHY_MARV_PORT_IRQ	0x17	/* 16 bit r/o	Port 0 IRQ (88E1111 only) */
1280 #define PHY_MARV_LED_CTRL	0x18	/* 16 bit r/w	LED Control Reg */
1281 #define PHY_MARV_LED_OVER	0x19	/* 16 bit r/w	Manual LED Override Reg */
1282 #define PHY_MARV_EXT_CTRL_2	0x1a	/* 16 bit r/w	Ext. PHY Specific Ctrl 2 */
1283 #define PHY_MARV_EXT_P_STAT	0x1b	/* 16 bit r/w	Ext. PHY Spec. Stat Reg */
1284 #define PHY_MARV_CABLE_DIAG	0x1c	/* 16 bit r/o	Cable Diagnostic Reg */
1285 #define PHY_MARV_PAGE_ADDR	0x1d	/* 16 bit r/w	Extended Page Address Reg */
1286 #define PHY_MARV_PAGE_DATA	0x1e	/* 16 bit r/w	Extended Page Data Reg */
1287 
1288 /* for 10/100 Fast Ethernet PHY (88E3082 only) */
1289 #define PHY_MARV_FE_LED_PAR	0x16	/* 16 bit r/w	LED Parallel Select Reg. */
1290 #define PHY_MARV_FE_LED_SER	0x17	/* 16 bit r/w	LED Stream Select S. LED */
1291 #define PHY_MARV_FE_VCT_TX	0x1a	/* 16 bit r/w	VCT Reg. for TXP/N Pins */
1292 #define PHY_MARV_FE_VCT_RX	0x1b	/* 16 bit r/o	VCT Reg. for RXP/N Pins */
1293 #define PHY_MARV_FE_SPEC_2	0x1c	/* 16 bit r/w	Specific Control Reg. 2 */
1294 
1295 #define PHY_CT_RESET	(1<<15)	/* Bit 15: (sc)	clear all PHY related regs */
1296 #define PHY_CT_LOOP	(1<<14)	/* Bit 14:	enable Loopback over PHY */
1297 #define PHY_CT_SPS_LSB	(1<<13) /* Bit 13:	Speed select, lower bit */
1298 #define PHY_CT_ANE	(1<<12)	/* Bit 12:	Auto-Negotiation Enabled */
1299 #define PHY_CT_PDOWN	(1<<11)	/* Bit 11:	Power Down Mode */
1300 #define PHY_CT_ISOL	(1<<10)	/* Bit 10:	Isolate Mode */
1301 #define PHY_CT_RE_CFG	(1<<9)	/* Bit  9:	(sc) Restart Auto-Negotiation */
1302 #define PHY_CT_DUP_MD	(1<<8)	/* Bit  8:	Duplex Mode */
1303 #define PHY_CT_COL_TST	(1<<7)	/* Bit  7:	Collision Test enabled */
1304 #define PHY_CT_SPS_MSB	(1<<6)	/* Bit  6:	Speed select, upper bit */
1305 
1306 #define PHY_CT_SP1000	PHY_CT_SPS_MSB	/* enable speed of 1000 Mbps */
1307 #define PHY_CT_SP100	PHY_CT_SPS_LSB	/* enable speed of  100 Mbps */
1308 #define PHY_CT_SP10	(0)		/* enable speed of   10 Mbps */
1309 
1310 #define PHY_ST_EXT_ST	(1<<8)	/* Bit  8:	Extended Status Present */
1311 #define PHY_ST_PRE_SUP	(1<<6)	/* Bit  6:	Preamble Suppression */
1312 #define PHY_ST_AN_OVER	(1<<5)	/* Bit  5:	Auto-Negotiation Over */
1313 #define	PHY_ST_REM_FLT	(1<<4)	/* Bit  4:	Remote Fault Condition Occurred */
1314 #define PHY_ST_AN_CAP	(1<<3)	/* Bit  3:	Auto-Negotiation Capability */
1315 #define PHY_ST_LSYNC	(1<<2)	/* Bit  2:	Link Synchronized */
1316 #define PHY_ST_JAB_DET	(1<<1)	/* Bit  1:	Jabber Detected */
1317 #define PHY_ST_EXT_REG	(1<<0)	/* Bit  0:	Extended Register available */
1318 
1319 #define PHY_I1_OUI_MSK	(0x3f<<10)	/* Bit 15..10:	Organization Unique ID */
1320 #define PHY_I1_MOD_NUM	(0x3f<<4)	/* Bit  9.. 4:	Model Number */
1321 #define PHY_I1_REV_MSK	0xf		/* Bit  3.. 0:	Revision Number */
1322 
1323 /* different Marvell PHY Ids */
1324 #define PHY_MARV_ID0_VAL	0x0141	/* Marvell Unique Identifier */
1325 
1326 #define PHY_MARV_ID1_B0		0x0C23	/* Yukon (PHY 88E1011) */
1327 #define PHY_MARV_ID1_B2		0x0C25	/* Yukon-Plus (PHY 88E1011) */
1328 #define PHY_MARV_ID1_C2		0x0CC2	/* Yukon-EC (PHY 88E1111) */
1329 #define PHY_MARV_ID1_Y2		0x0C91	/* Yukon-2 (PHY 88E1112) */
1330 #define PHY_MARV_ID1_FE		0x0C83	/* Yukon-FE (PHY 88E3082 Rev.A1) */
1331 #define PHY_MARV_ID1_ECU	0x0CB0	/* Yukon-2 (PHY 88E1149 Rev.B2?) */
1332 
1333 /*****  PHY_MARV_1000T_STAT	16 bit r/o	1000Base-T Status Reg *****/
1334 #define PHY_B_1000S_MSF		(1<<15)	/* Bit 15:	Master/Slave Fault */
1335 #define PHY_B_1000S_MSR		(1<<14)	/* Bit 14:	Master/Slave Result */
1336 #define PHY_B_1000S_LRS		(1<<13)	/* Bit 13:	Local Receiver Status */
1337 #define PHY_B_1000S_RRS		(1<<12)	/* Bit 12:	Remote Receiver Status */
1338 #define PHY_B_1000S_LP_FD	(1<<11)	/* Bit 11:	Link Partner can FD */
1339 #define PHY_B_1000S_LP_HD	(1<<10)	/* Bit 10:	Link Partner can HD */
1340 #define PHY_B_1000S_IEC		0xff	/* Bit  7..0:	Idle Error Count */
1341 
1342 /*****  PHY_MARV_AUNE_ADV	16 bit r/w	Auto-Negotiation Advertisement *****/
1343 /*****  PHY_MARV_AUNE_LP	16 bit r/w	Link Part Ability Reg *****/
1344 #define PHY_M_AN_NXT_PG		BIT_15	/* Request Next Page */
1345 #define PHY_M_AN_ACK		BIT_14	/* (ro)	Acknowledge Received */
1346 #define PHY_M_AN_RF		BIT_13	/* Remote Fault */
1347 #define PHY_M_AN_ASP		BIT_11	/* Asymmetric Pause */
1348 #define PHY_M_AN_PC		BIT_10	/* MAC Pause implemented */
1349 #define PHY_M_AN_100_T4		BIT_9	/* Not cap. 100Base-T4 (always 0) */
1350 #define PHY_M_AN_100_FD		BIT_8	/* Advertise 100Base-TX Full Duplex */
1351 #define PHY_M_AN_100_HD		BIT_7	/* Advertise 100Base-TX Half Duplex */
1352 #define PHY_M_AN_10_FD		BIT_6	/* Advertise 10Base-TX Full Duplex */
1353 #define PHY_M_AN_10_HD		BIT_5	/* Advertise 10Base-TX Half Duplex */
1354 #define PHY_M_AN_SEL_MSK	(0x1f<<4)	/* Bit  4.. 0: Selector Field Mask */
1355 
1356 /* special defines for FIBER (88E1011S only) */
1357 #define PHY_M_AN_ASP_X		BIT_8	/* Asymmetric Pause */
1358 #define PHY_M_AN_PC_X		BIT_7	/* MAC Pause implemented */
1359 #define PHY_M_AN_1000X_AHD	BIT_6	/* Advertise 10000Base-X Half Duplex */
1360 #define PHY_M_AN_1000X_AFD	BIT_5	/* Advertise 10000Base-X Full Duplex */
1361 
1362 /* Pause Bits (PHY_M_AN_ASP_X and PHY_M_AN_PC_X) encoding */
1363 #define PHY_M_P_NO_PAUSE_X	(0<<7)	/* Bit  8.. 7:	no Pause Mode */
1364 #define PHY_M_P_SYM_MD_X	(1<<7)	/* Bit  8.. 7:	symmetric Pause Mode */
1365 #define PHY_M_P_ASYM_MD_X	(2<<7)	/* Bit  8.. 7:	asymmetric Pause Mode */
1366 #define PHY_M_P_BOTH_MD_X	(3<<7)	/* Bit  8.. 7:	both Pause Mode */
1367 
1368 /*****  PHY_MARV_1000T_CTRL	16 bit r/w	1000Base-T Control Reg *****/
1369 #define PHY_M_1000C_TEST	(7<<13)	/* Bit 15..13:	Test Modes */
1370 #define PHY_M_1000C_MSE		BIT_12	/* Manual Master/Slave Enable */
1371 #define PHY_M_1000C_MSC		BIT_11	/* M/S Configuration (1=Master) */
1372 #define PHY_M_1000C_MPD		BIT_10	/* Multi-Port Device */
1373 #define PHY_M_1000C_AFD		BIT_9	/* Advertise Full Duplex */
1374 #define PHY_M_1000C_AHD		BIT_8	/* Advertise Half Duplex */
1375 
1376 /*****  PHY_MARV_PHY_CTRL	16 bit r/w	PHY Specific Ctrl Reg *****/
1377 #define PHY_M_PC_TX_FFD_MSK	(3<<14)	/* Bit 15..14: Tx FIFO Depth Mask */
1378 #define PHY_M_PC_RX_FFD_MSK	(3<<12)	/* Bit 13..12: Rx FIFO Depth Mask */
1379 #define PHY_M_PC_ASS_CRS_TX	BIT_11	/* Assert CRS on Transmit */
1380 #define PHY_M_PC_FL_GOOD	BIT_10	/* Force Link Good */
1381 #define PHY_M_PC_EN_DET_MSK	(3<<8)	/* Bit  9.. 8: Energy Detect Mask */
1382 #define PHY_M_PC_ENA_EXT_D	BIT_7	/* Enable Ext. Distance (10BT) */
1383 #define PHY_M_PC_MDIX_MSK	(3<<5)	/* Bit  6.. 5: MDI/MDIX Config. Mask */
1384 #define PHY_M_PC_DIS_125CLK	BIT_4	/* Disable 125 CLK */
1385 #define PHY_M_PC_MAC_POW_UP	BIT_3	/* MAC Power up */
1386 #define PHY_M_PC_SQE_T_ENA	BIT_2	/* SQE Test Enabled */
1387 #define PHY_M_PC_POL_R_DIS	BIT_1	/* Polarity Reversal Disabled */
1388 #define PHY_M_PC_DIS_JABBER	BIT_0	/* Disable Jabber */
1389 
1390 #define PHY_M_PC_EN_DET		SHIFT8(2)	/* Energy Detect (Mode 1) */
1391 #define PHY_M_PC_EN_DET_PLUS	SHIFT8(3)	/* Energy Detect Plus (Mode 2) */
1392 
1393 #define PHY_M_PC_MDI_XMODE(x)	(SHIFT5(x) & PHY_M_PC_MDIX_MSK)
1394 
1395 #define PHY_M_PC_MAN_MDI	0	/* 00 = Manual MDI configuration */
1396 #define PHY_M_PC_MAN_MDIX	1	/* 01 = Manual MDIX configuration */
1397 #define PHY_M_PC_ENA_AUTO	3	/* 11 = Enable Automatic Crossover */
1398 
1399 /* for Yukon-2 Gigabit Ethernet PHY (88E1112 only) */
1400 #define PHY_M_PC_DIS_LINK_P	BIT_15	/* Disable Link Pulses */
1401 #define PHY_M_PC_DSC_MSK	(7<<12)	/* Bit 14..12:	Downshift Counter */
1402 #define PHY_M_PC_DOWN_S_ENA	BIT_11	/* Downshift Enable */
1403 					/* !!! Errata in spec. (1 = disable) */
1404 
1405 #define PHY_M_PC_DSC(x)			(SHIFT12(x) & PHY_M_PC_DSC_MSK)
1406 					/* 000=1x; 001=2x; 010=3x; 011=4x */
1407 					/* 100=5x; 101=6x; 110=7x; 111=8x */
1408 
1409 /* for 10/100 Fast Ethernet PHY (88E3082 only) */
1410 #define PHY_M_PC_ENA_DTE_DT	BIT_15	/* Enable Data Terminal Equ. (DTE) Detect */
1411 #define PHY_M_PC_ENA_ENE_DT	BIT_14	/* Enable Energy Detect (sense & pulse) */
1412 #define PHY_M_PC_DIS_NLP_CK	BIT_13	/* Disable Normal Link Puls (NLP) Check */
1413 #define PHY_M_PC_ENA_LIP_NP	BIT_12	/* Enable Link Partner Next Page Reg. */
1414 #define PHY_M_PC_DIS_NLP_GN	BIT_11	/* Disable Normal Link Puls Generation */
1415 #define PHY_M_PC_DIS_SCRAMB	BIT_9	/* Disable Scrambler */
1416 #define PHY_M_PC_DIS_FEFI	BIT_8	/* Disable Far End Fault Indic. (FEFI) */
1417 #define PHY_M_PC_SH_TP_SEL	BIT_6	/* Shielded Twisted Pair Select */
1418 #define PHY_M_PC_RX_FD_MSK	(3<<2)	/* Bit  3.. 2: Rx FIFO Depth Mask */
1419 
1420 /*****  PHY_MARV_PHY_STAT	16 bit r/o	PHY Specific Status Reg *****/
1421 #define PHY_M_PS_SPEED_MSK	(3<<14)	/* Bit 15..14: Speed Mask */
1422 #define PHY_M_PS_SPEED_1000	BIT_15	/*	10 = 1000 Mbps */
1423 #define PHY_M_PS_SPEED_100	BIT_14	/*	01 =  100 Mbps */
1424 #define PHY_M_PS_SPEED_10	0	/*	00 =   10 Mbps */
1425 #define PHY_M_PS_FULL_DUP	BIT_13	/* Full Duplex */
1426 #define PHY_M_PS_PAGE_REC	BIT_12	/* Page Received */
1427 #define PHY_M_PS_SPDUP_RES	BIT_11	/* Speed & Duplex Resolved */
1428 #define PHY_M_PS_LINK_UP	BIT_10	/* Link Up */
1429 #define PHY_M_PS_CABLE_MSK	(7<<7)	/* Bit  9.. 7: Cable Length Mask */
1430 #define PHY_M_PS_MDI_X_STAT	BIT_6	/* MDI Crossover Stat (1=MDIX) */
1431 #define PHY_M_PS_DOWNS_STAT	BIT_5	/* Downshift Status (1=downsh.) */
1432 #define PHY_M_PS_ENDET_STAT	BIT_4	/* Energy Detect Status (1=act) */
1433 #define PHY_M_PS_TX_P_EN	BIT_3	/* Tx Pause Enabled */
1434 #define PHY_M_PS_RX_P_EN	BIT_2	/* Rx Pause Enabled */
1435 #define PHY_M_PS_POL_REV	BIT_1	/* Polarity Reversed */
1436 #define PHY_M_PS_JABBER		BIT_0	/* Jabber */
1437 
1438 #define PHY_M_PS_PAUSE_MSK	(PHY_M_PS_TX_P_EN | PHY_M_PS_RX_P_EN)
1439 
1440 /* for 10/100 Fast Ethernet PHY (88E3082 only) */
1441 #define PHY_M_PS_DTE_DETECT	BIT_15	/* Data Terminal Equipment (DTE) Detected */
1442 #define PHY_M_PS_RES_SPEED	BIT_14	/* Resolved Speed (1=100 Mbps, 0=10 Mbps */
1443 
1444 /*****  PHY_MARV_INT_MASK	16 bit r/w	Interrupt Mask Reg *****/
1445 /*****  PHY_MARV_INT_STAT	16 bit r/o	Interrupt Status Reg *****/
1446 #define PHY_M_IS_AN_ERROR	BIT_15	/* Auto-Negotiation Error */
1447 #define PHY_M_IS_LSP_CHANGE	BIT_14	/* Link Speed Changed */
1448 #define PHY_M_IS_DUP_CHANGE	BIT_13	/* Duplex Mode Changed */
1449 #define PHY_M_IS_AN_PR		BIT_12	/* Page Received */
1450 #define PHY_M_IS_AN_COMPL	BIT_11	/* Auto-Negotiation Completed */
1451 #define PHY_M_IS_LST_CHANGE	BIT_10	/* Link Status Changed */
1452 #define PHY_M_IS_SYMB_ERROR	BIT_9	/* Symbol Error */
1453 #define PHY_M_IS_FALSE_CARR	BIT_8	/* False Carrier */
1454 #define PHY_M_IS_FIFO_ERROR	BIT_7	/* FIFO Overflow/Underrun Error */
1455 #define PHY_M_IS_MDI_CHANGE	BIT_6	/* MDI Crossover Changed */
1456 #define PHY_M_IS_DOWNSH_DET	BIT_5	/* Downshift Detected */
1457 #define PHY_M_IS_END_CHANGE	BIT_4	/* Energy Detect Changed */
1458 #define PHY_M_IS_DTE_CHANGE	BIT_2	/* DTE Power Det. Status Changed */
1459 #define PHY_M_IS_POL_CHANGE	BIT_1	/* Polarity Changed */
1460 #define PHY_M_IS_JABBER		BIT_0	/* Jabber */
1461 
1462 #define PHY_M_DEF_MSK		(PHY_M_IS_AN_ERROR | PHY_M_IS_AN_PR | \
1463 				PHY_M_IS_LST_CHANGE | PHY_M_IS_FIFO_ERROR)
1464 
1465 /*****  PHY_MARV_EXT_CTRL	16 bit r/w	Ext. PHY Specific Ctrl *****/
1466 #define PHY_M_EC_ENA_BC_EXT	BIT_15	/* Enable Block Carr. Ext. (88E1111 only) */
1467 #define PHY_M_EC_ENA_LIN_LB	BIT_14	/* Enable Line Loopback (88E1111 only) */
1468 #define PHY_M_EC_DIS_LINK_P	BIT_12	/* Disable Link Pulses (88E1111 only) */
1469 #define PHY_M_EC_M_DSC_MSK	(3<<10)	/* Bit 11..10:	Master Downshift Counter */
1470 					/* (88E1011 only) */
1471 #define PHY_M_EC_S_DSC_MSK	(3<<8)	/* Bit  9.. 8:	Slave  Downshift Counter */
1472 					/* (88E1011 only) */
1473 #define PHY_M_EC_DSC_MSK_2	(7<<9)	/* Bit 11.. 9:	Downshift Counter */
1474 					/* (88E1111 only) */
1475 #define PHY_M_EC_DOWN_S_ENA	BIT_8	/* Downshift Enable (88E1111 only) */
1476 					/* !!! Errata in spec. (1 = disable) */
1477 #define PHY_M_EC_RX_TIM_CT	BIT_7	/* RGMII Rx Timing Control*/
1478 #define PHY_M_EC_MAC_S_MSK	(7<<4)	/* Bit  6.. 4:	Def. MAC interface speed */
1479 #define PHY_M_EC_FIB_AN_ENA	BIT_3	/* Fiber Auto-Neg. Enable (88E1011S only) */
1480 #define PHY_M_EC_DTE_D_ENA	BIT_2	/* DTE Detect Enable (88E1111 only) */
1481 #define PHY_M_EC_TX_TIM_CT	BIT_1	/* RGMII Tx Timing Control */
1482 #define PHY_M_EC_TRANS_DIS	BIT_0	/* Transmitter Disable (88E1111 only) */
1483 
1484 #define PHY_M_EC_M_DSC(x)	(SHIFT10(x) & PHY_M_EC_M_DSC_MSK)
1485 					/* 00=1x; 01=2x; 10=3x; 11=4x */
1486 #define PHY_M_EC_S_DSC(x)	(SHIFT8(x) & PHY_M_EC_S_DSC_MSK)
1487 					/* 00=dis; 01=1x; 10=2x; 11=3x */
1488 #define PHY_M_EC_MAC_S(x)	(SHIFT4(x) & PHY_M_EC_MAC_S_MSK)
1489 					/* 01X=0; 110=2.5; 111=25 (MHz) */
1490 
1491 #define PHY_M_EC_DSC_2(x)	(SHIFT9(x) & PHY_M_EC_DSC_MSK_2)
1492 					/* 000=1x; 001=2x; 010=3x; 011=4x */
1493 					/* 100=5x; 101=6x; 110=7x; 111=8x */
1494 #define MAC_TX_CLK_0_MHZ	2
1495 #define MAC_TX_CLK_2_5_MHZ	6
1496 #define MAC_TX_CLK_25_MHZ	7
1497 
1498 /*****  PHY_MARV_LED_CTRL	16 bit r/w	LED Control Reg *****/
1499 #define PHY_M_LEDC_DIS_LED	BIT_15	/* Disable LED */
1500 #define PHY_M_LEDC_PULS_MSK	(7<<12)	/* Bit 14..12: Pulse Stretch Mask */
1501 #define PHY_M_LEDC_F_INT	BIT_11	/* Force Interrupt */
1502 #define PHY_M_LEDC_BL_R_MSK	(7<<8)	/* Bit 10.. 8: Blink Rate Mask */
1503 #define PHY_M_LEDC_DP_C_LSB	BIT_7	/* Duplex Control (LSB, 88E1111 only) */
1504 #define PHY_M_LEDC_TX_C_LSB	BIT_6	/* Tx Control (LSB, 88E1111 only) */
1505 #define PHY_M_LEDC_LK_C_MSK	(7<<3)	/* Bit  5.. 3: Link Control Mask */
1506 					/* (88E1111 only) */
1507 #define PHY_M_LEDC_LINK_MSK	(3<<3)	/* Bit  4.. 3: Link Control Mask */
1508 					/* (88E1011 only) */
1509 #define PHY_M_LEDC_DP_CTRL	BIT_2	/* Duplex Control */
1510 #define PHY_M_LEDC_DP_C_MSB	BIT_2	/* Duplex Control (MSB, 88E1111 only) */
1511 #define PHY_M_LEDC_RX_CTRL	BIT_1	/* Rx Activity / Link */
1512 #define PHY_M_LEDC_TX_CTRL	BIT_0	/* Tx Activity / Link */
1513 #define PHY_M_LEDC_TX_C_MSB	BIT_0	/* Tx Control (MSB, 88E1111 only) */
1514 
1515 #define PHY_M_LED_PULS_DUR(x)	(SHIFT12(x) & PHY_M_LEDC_PULS_MSK)
1516 
1517 #define PULS_NO_STR		0	/* no pulse stretching */
1518 #define PULS_21MS		1	/* 21 ms to 42 ms */
1519 #define PULS_42MS		2	/* 42 ms to 84 ms */
1520 #define PULS_84MS		3	/* 84 ms to 170 ms */
1521 #define PULS_170MS		4	/* 170 ms to 340 ms */
1522 #define PULS_340MS		5	/* 340 ms to 670 ms */
1523 #define PULS_670MS		6	/* 670 ms to 1.3 s */
1524 #define PULS_1300MS		7	/* 1.3 s to 2.7 s */
1525 
1526 #define PHY_M_LED_BLINK_RT(x)	(SHIFT8(x) & PHY_M_LEDC_BL_R_MSK)
1527 
1528 #define BLINK_42MS		0	/* 42 ms */
1529 #define BLINK_84MS		1	/* 84 ms */
1530 #define BLINK_170MS		2	/* 170 ms */
1531 #define BLINK_340MS		3	/* 340 ms */
1532 #define BLINK_670MS		4	/* 670 ms */
1533 
1534 /*****  PHY_MARV_LED_OVER	16 bit r/w	Manual LED Override Reg *****/
1535 #define PHY_M_LED_MO_SGMII(x)	SHIFT14(x)	/* Bit 15..14:  SGMII AN Timer */
1536 #define PHY_M_LED_MO_DUP(x)	SHIFT10(x)	/* Bit 11..10:  Duplex */
1537 #define PHY_M_LED_MO_10(x)	SHIFT8(x)	/* Bit  9.. 8:  Link 10 */
1538 #define PHY_M_LED_MO_100(x)	SHIFT6(x)	/* Bit  7.. 6:  Link 100 */
1539 #define PHY_M_LED_MO_1000(x)	SHIFT4(x)	/* Bit  5.. 4:  Link 1000 */
1540 #define PHY_M_LED_MO_RX(x)	SHIFT2(x)	/* Bit  3.. 2:  Rx */
1541 #define PHY_M_LED_MO_TX(x)	SHIFT0(x)	/* Bit  1.. 0:  Tx */
1542 
1543 #define MO_LED_NORM		0
1544 #define MO_LED_BLINK		1
1545 #define MO_LED_OFF		2
1546 #define MO_LED_ON		3
1547 
1548 /*****  PHY_MARV_EXT_CTRL_2	16 bit r/w	Ext. PHY Specific Ctrl 2 *****/
1549 #define PHY_M_EC2_FI_IMPED	BIT_6	/* Fiber Input  Impedance */
1550 #define PHY_M_EC2_FO_IMPED	BIT_5	/* Fiber Output Impedance */
1551 #define PHY_M_EC2_FO_M_CLK	BIT_4	/* Fiber Mode Clock Enable */
1552 #define PHY_M_EC2_FO_BOOST	BIT_3	/* Fiber Output Boost */
1553 #define PHY_M_EC2_FO_AM_MSK	7	/* Bit  2.. 0:	Fiber Output Amplitude */
1554 
1555 /*****  PHY_MARV_EXT_P_STAT 16 bit r/w	Ext. PHY Specific Status *****/
1556 #define PHY_M_FC_AUTO_SEL	BIT_15	/* Fiber/Copper Auto Sel. Dis. */
1557 #define PHY_M_FC_AN_REG_ACC	BIT_14	/* Fiber/Copper AN Reg. Access */
1558 #define PHY_M_FC_RESOLUTION	BIT_13	/* Fiber/Copper Resolution */
1559 #define PHY_M_SER_IF_AN_BP	BIT_12	/* Ser. IF AN Bypass Enable */
1560 #define PHY_M_SER_IF_BP_ST	BIT_11	/* Ser. IF AN Bypass Status */
1561 #define PHY_M_IRQ_POLARITY	BIT_10	/* IRQ polarity */
1562 #define PHY_M_DIS_AUT_MED	BIT_9	/* Disable Aut. Medium Reg. Selection */
1563 					/* (88E1111 only) */
1564 #define PHY_M_UNDOC1		BIT_7	/* undocumented bit !! */
1565 #define PHY_M_DTE_POW_STAT	BIT_4	/* DTE Power Status (88E1111 only) */
1566 #define PHY_M_MODE_MASK		0xf	/* Bit  3.. 0: copy of HWCFG MODE[3:0] */
1567 
1568 /*****  PHY_MARV_CABLE_DIAG	16 bit r/o	Cable Diagnostic Reg *****/
1569 #define PHY_M_CABD_ENA_TEST	BIT_15	/* Enable Test (Page 0) */
1570 #define PHY_M_CABD_DIS_WAIT	BIT_15	/* Disable Waiting Period (Page 1) */
1571 					/* (88E1111 only) */
1572 #define PHY_M_CABD_STAT_MSK	(3<<13)		/* Bit 14..13: Status Mask */
1573 #define PHY_M_CABD_AMPL_MSK	(0x1f<<8)	/* Bit 12.. 8: Amplitude Mask */
1574 						/* (88E1111 only) */
1575 #define PHY_M_CABD_DIST_MSK	0xff		/* Bit  7.. 0: Distance Mask */
1576 
1577 /* values for Cable Diagnostic Status (11=fail; 00=OK; 10=open; 01=short) */
1578 #define CABD_STAT_NORMAL	0
1579 #define CABD_STAT_SHORT		1
1580 #define CABD_STAT_OPEN		2
1581 #define CABD_STAT_FAIL		3
1582 
1583 /* for 10/100 Fast Ethernet PHY (88E3082 only) */
1584 /*****  PHY_MARV_FE_LED_PAR	16 bit r/w	LED Parallel Select Reg. *****/
1585 #define PHY_M_FELP_LED2_MSK	(0xf<<8)	/* Bit 11.. 8: LED2 Mask (LINK) */
1586 #define PHY_M_FELP_LED1_MSK	(0xf<<4)	/* Bit  7.. 4: LED1 Mask (ACT) */
1587 #define PHY_M_FELP_LED0_MSK	0xf		/* Bit  3.. 0: LED0 Mask (SPEED) */
1588 
1589 #define PHY_M_FELP_LED2_CTRL(x)	(SHIFT8(x) & PHY_M_FELP_LED2_MSK)
1590 #define PHY_M_FELP_LED1_CTRL(x)	(SHIFT4(x) & PHY_M_FELP_LED1_MSK)
1591 #define PHY_M_FELP_LED0_CTRL(x)	(SHIFT0(x) & PHY_M_FELP_LED0_MSK)
1592 
1593 #define LED_PAR_CTRL_COLX	0x00
1594 #define LED_PAR_CTRL_ERROR	0x01
1595 #define LED_PAR_CTRL_DUPLEX	0x02
1596 #define LED_PAR_CTRL_DP_COL	0x03
1597 #define LED_PAR_CTRL_SPEED	0x04
1598 #define LED_PAR_CTRL_LINK	0x05
1599 #define LED_PAR_CTRL_TX		0x06
1600 #define LED_PAR_CTRL_RX		0x07
1601 #define LED_PAR_CTRL_ACT	0x08
1602 #define LED_PAR_CTRL_LNK_RX	0x09
1603 #define LED_PAR_CTRL_LNK_AC	0x0a
1604 #define LED_PAR_CTRL_ACT_BL	0x0b
1605 #define LED_PAR_CTRL_TX_BL	0x0c
1606 #define LED_PAR_CTRL_RX_BL	0x0d
1607 #define LED_PAR_CTRL_COL_BL	0x0e
1608 #define LED_PAR_CTRL_INACT	0x0f
1609 
1610 /*****  PHY_MARV_FE_SPEC_2	16 bit r/w Specific Control Reg. 2 *****/
1611 #define PHY_M_FESC_DIS_WAIT	BIT_2	/* Disable TDR Waiting Period */
1612 #define PHY_M_FESC_ENA_MCLK	BIT_1	/* Enable MAC Rx Clock in sleep mode */
1613 #define PHY_M_FESC_SEL_CL_A	BIT_0	/* Select Class A driver (100B-TX) */
1614 
1615 /* for Yukon-2 Gigabit Ethernet PHY (88E1112 only) */
1616 /*****  PHY_MARV_PHY_CTRL (page 1)	16 bit r/w Fiber Specific Ctrl *****/
1617 #define PHY_M_FIB_FORCE_LNK	BIT_10	/* Force Link Good */
1618 #define PHY_M_FIB_SIGD_POL	BIT_9	/* SIGDET Polarity */
1619 #define PHY_M_FIB_TX_DIS	BIT_3	/* Transmitter Disable */
1620 
1621 /*****  PHY_MARV_PHY_CTRL (page 2)	16 bit r/w MAC Specific Ctrl *****/
1622 #define PHY_M_MAC_MD_MSK	(7<<7)	/* Bit  9.. 7: Mode Select Mask */
1623 #define PHY_M_MAC_MD_AUTO	3	/* Auto Copper/1000Base-X */
1624 #define PHY_M_MAC_MD_COPPER	5	/* Copper only */
1625 #define PHY_M_MAC_MD_1000BX	7	/* 1000Base-X only */
1626 #define PHY_M_MAC_MODE_SEL(x)	(SHIFT7(x) & PHY_M_MAC_MD_MSK)
1627 
1628 /*****  PHY_MARV_PHY_CTRL (page 3)	16 bit r/w LED Control Reg. *****/
1629 #define PHY_M_LEDC_LOS_MSK	(0xf<<12)	/* Bit 15..12: LOS LED Ctrl. Mask */
1630 #define PHY_M_LEDC_INIT_MSK	(0xf<<8)	/* Bit 11.. 8: INIT LED Ctrl. Mask */
1631 #define PHY_M_LEDC_STA1_MSK	(0xf<<4)	/* Bit  7.. 4: STAT1 LED Ctrl. Mask */
1632 #define PHY_M_LEDC_STA0_MSK	0xf		/* Bit  3.. 0: STAT0 LED Ctrl. Mask */
1633 
1634 #define PHY_M_LEDC_LOS_CTRL(x)	(SHIFT12(x) & PHY_M_LEDC_LOS_MSK)
1635 #define PHY_M_LEDC_INIT_CTRL(x)	(SHIFT8(x) & PHY_M_LEDC_INIT_MSK)
1636 #define PHY_M_LEDC_STA1_CTRL(x)	(SHIFT4(x) & PHY_M_LEDC_STA1_MSK)
1637 #define PHY_M_LEDC_STA0_CTRL(x)	(SHIFT0(x) & PHY_M_LEDC_STA0_MSK)
1638 
1639 /*****  PHY_MARV_PHY_STAT (page 3)	16 bit r/w Polarity Control Reg. *****/
1640 #define PHY_M_POLC_LS1M_MSK	(0xf<<12)	/* Bit 15..12: LOS,STAT1 Mix % Mask */
1641 #define PHY_M_POLC_IS0M_MSK	(0xf<<8)	/* Bit 11.. 8: INIT,STAT0 Mix % Mask */
1642 #define PHY_M_POLC_LOS_MSK	(0x3<<6)	/* Bit  7.. 6: LOS Pol. Ctrl. Mask */
1643 #define PHY_M_POLC_INIT_MSK	(0x3<<4)	/* Bit  5.. 4: INIT Pol. Ctrl. Mask */
1644 #define PHY_M_POLC_STA1_MSK	(0x3<<2)	/* Bit  3.. 2: STAT1 Pol. Ctrl. Mask */
1645 #define PHY_M_POLC_STA0_MSK	0x3		/* Bit  1.. 0: STAT0 Pol. Ctrl. Mask */
1646 
1647 #define PHY_M_POLC_LS1_P_MIX(x)	(SHIFT12(x) & PHY_M_POLC_LS1M_MSK)
1648 #define PHY_M_POLC_IS0_P_MIX(x)	(SHIFT8(x) & PHY_M_POLC_IS0M_MSK)
1649 #define PHY_M_POLC_LOS_CTRL(x)	(SHIFT6(x) & PHY_M_POLC_LOS_MSK)
1650 #define PHY_M_POLC_INIT_CTRL(x)	(SHIFT4(x) & PHY_M_POLC_INIT_MSK)
1651 #define PHY_M_POLC_STA1_CTRL(x)	(SHIFT2(x) & PHY_M_POLC_STA1_MSK)
1652 #define PHY_M_POLC_STA0_CTRL(x)	(SHIFT0(x) & PHY_M_POLC_STA0_MSK)
1653 
1654 /*
1655  * GMAC registers
1656  *
1657  * The GMAC registers are 16 or 32 bits wide.
1658  * The GMACs host processor interface is 16 bits wide,
1659  * therefore ALL registers will be addressed with 16 bit accesses.
1660  *
1661  * Note:	NA reg	= Network Address e.g DA, SA etc.
1662  */
1663 
1664 /* Port Registers */
1665 #define GM_GP_STAT	0x0000	/* 16 bit r/o	General Purpose Status */
1666 #define GM_GP_CTRL	0x0004	/* 16 bit r/w	General Purpose Control */
1667 #define GM_TX_CTRL	0x0008	/* 16 bit r/w	Transmit Control Reg. */
1668 #define GM_RX_CTRL	0x000c	/* 16 bit r/w	Receive Control Reg. */
1669 #define GM_TX_FLOW_CTRL	0x0010	/* 16 bit r/w	Transmit Flow-Control */
1670 #define GM_TX_PARAM	0x0014	/* 16 bit r/w	Transmit Parameter Reg. */
1671 #define GM_SERIAL_MODE	0x0018	/* 16 bit r/w	Serial Mode Register */
1672 
1673 /* Source Address Registers */
1674 #define GM_SRC_ADDR_1L	0x001c	/* 16 bit r/w	Source Address 1 (low) */
1675 #define GM_SRC_ADDR_1M	0x0020	/* 16 bit r/w	Source Address 1 (middle) */
1676 #define GM_SRC_ADDR_1H	0x0024	/* 16 bit r/w	Source Address 1 (high) */
1677 #define GM_SRC_ADDR_2L	0x0028	/* 16 bit r/w	Source Address 2 (low) */
1678 #define GM_SRC_ADDR_2M	0x002c	/* 16 bit r/w	Source Address 2 (middle) */
1679 #define GM_SRC_ADDR_2H	0x0030	/* 16 bit r/w	Source Address 2 (high) */
1680 
1681 /* Multicast Address Hash Registers */
1682 #define GM_MC_ADDR_H1	0x0034	/* 16 bit r/w	Multicast Address Hash 1 */
1683 #define GM_MC_ADDR_H2	0x0038	/* 16 bit r/w	Multicast Address Hash 2 */
1684 #define GM_MC_ADDR_H3	0x003c	/* 16 bit r/w	Multicast Address Hash 3 */
1685 #define GM_MC_ADDR_H4	0x0040	/* 16 bit r/w	Multicast Address Hash 4 */
1686 
1687 /* Interrupt Source Registers */
1688 #define GM_TX_IRQ_SRC	0x0044	/* 16 bit r/o	Tx Overflow IRQ Source */
1689 #define GM_RX_IRQ_SRC	0x0048	/* 16 bit r/o	Rx Overflow IRQ Source */
1690 #define GM_TR_IRQ_SRC	0x004c	/* 16 bit r/o	Tx/Rx Over. IRQ Source */
1691 
1692 /* Interrupt Mask Registers */
1693 #define GM_TX_IRQ_MSK	0x0050	/* 16 bit r/w	Tx Overflow IRQ Mask */
1694 #define GM_RX_IRQ_MSK	0x0054	/* 16 bit r/w	Rx Overflow IRQ Mask */
1695 #define GM_TR_IRQ_MSK	0x0058	/* 16 bit r/w	Tx/Rx Over. IRQ Mask */
1696 
1697 /* Serial Management Interface (SMI) Registers */
1698 #define GM_SMI_CTRL	0x0080	/* 16 bit r/w	SMI Control Register */
1699 #define GM_SMI_DATA	0x0084	/* 16 bit r/w	SMI Data Register */
1700 #define GM_PHY_ADDR	0x0088	/* 16 bit r/w	GPHY Address Register */
1701 
1702 /* MIB Counters */
1703 #define GM_MIB_CNT_BASE	0x0100	/* Base Address of MIB Counters */
1704 #define GM_MIB_CNT_SIZE	44	/* Number of MIB Counters */
1705 
1706 /*
1707  * MIB Counters base address definitions (low word) -
1708  * use offset 4 for access to high word	(32 bit r/o)
1709  */
1710 #define GM_RXF_UC_OK \
1711 			(GM_MIB_CNT_BASE + 0)	/* Unicast Frames Received OK */
1712 #define GM_RXF_BC_OK \
1713 			(GM_MIB_CNT_BASE + 8)	/* Broadcast Frames Received OK */
1714 #define GM_RXF_MPAUSE \
1715 			(GM_MIB_CNT_BASE + 16)	/* Pause MAC Ctrl Frames Received */
1716 #define GM_RXF_MC_OK \
1717 			(GM_MIB_CNT_BASE + 24)	/* Multicast Frames Received OK */
1718 #define GM_RXF_FCS_ERR \
1719 			(GM_MIB_CNT_BASE + 32)	/* Rx Frame Check Seq. Error */
1720 #define GM_RXF_SPARE1 \
1721 			(GM_MIB_CNT_BASE + 40)	/* Rx spare 1 */
1722 #define GM_RXO_OK_LO \
1723 			(GM_MIB_CNT_BASE + 48)	/* Octets Received OK Low */
1724 #define GM_RXO_OK_HI \
1725 			(GM_MIB_CNT_BASE + 56)	/* Octets Received OK High */
1726 #define GM_RXO_ERR_LO \
1727 			(GM_MIB_CNT_BASE + 64)	/* Octets Received Invalid Low */
1728 #define GM_RXO_ERR_HI \
1729 			(GM_MIB_CNT_BASE + 72)	/* Octets Received Invalid High */
1730 #define GM_RXF_SHT \
1731 			(GM_MIB_CNT_BASE + 80)	/* Frames <64 Byte Received OK */
1732 #define GM_RXE_FRAG \
1733 			(GM_MIB_CNT_BASE + 88)	/* Frames <64 Byte Received with FCS Err */
1734 #define GM_RXF_64B \
1735 			(GM_MIB_CNT_BASE + 96)	/* 64 Byte Rx Frame */
1736 #define GM_RXF_127B \
1737 			(GM_MIB_CNT_BASE + 104)	/* 65-127 Byte Rx Frame */
1738 #define GM_RXF_255B \
1739 			(GM_MIB_CNT_BASE + 112)	/* 128-255 Byte Rx Frame */
1740 #define GM_RXF_511B \
1741 			(GM_MIB_CNT_BASE + 120)	/* 256-511 Byte Rx Frame */
1742 #define GM_RXF_1023B \
1743 			(GM_MIB_CNT_BASE + 128)	/* 512-1023 Byte Rx Frame */
1744 #define GM_RXF_1518B \
1745 			(GM_MIB_CNT_BASE + 136)	/* 1024-1518 Byte Rx Frame */
1746 #define GM_RXF_MAX_SZ \
1747 			(GM_MIB_CNT_BASE + 144)	/* 1519-MaxSize Byte Rx Frame */
1748 #define GM_RXF_LNG_ERR \
1749 			(GM_MIB_CNT_BASE + 152)	/* Rx Frame too Long Error */
1750 #define GM_RXF_JAB_PKT \
1751 			(GM_MIB_CNT_BASE + 160)	/* Rx Jabber Packet Frame */
1752 #define GM_RXF_SPARE2 \
1753 			(GM_MIB_CNT_BASE + 168)	/* Rx spare 2 */
1754 #define GM_RXE_FIFO_OV \
1755 			(GM_MIB_CNT_BASE + 176)	/* Rx FIFO overflow Event */
1756 #define GM_RXF_SPARE3 \
1757 			(GM_MIB_CNT_BASE + 184)	/* Rx spare 3 */
1758 #define GM_TXF_UC_OK \
1759 			(GM_MIB_CNT_BASE + 192)	/* Unicast Frames Xmitted OK */
1760 #define GM_TXF_BC_OK \
1761 			(GM_MIB_CNT_BASE + 200)	/* Broadcast Frames Xmitted OK */
1762 #define GM_TXF_MPAUSE \
1763 			(GM_MIB_CNT_BASE + 208)	/* Pause MAC Ctrl Frames Xmitted */
1764 #define GM_TXF_MC_OK \
1765 			(GM_MIB_CNT_BASE + 216)	/* Multicast Frames Xmitted OK */
1766 #define GM_TXO_OK_LO \
1767 			(GM_MIB_CNT_BASE + 224)	/* Octets Transmitted OK Low */
1768 #define GM_TXO_OK_HI \
1769 			(GM_MIB_CNT_BASE + 232)	/* Octets Transmitted OK High */
1770 #define GM_TXF_64B \
1771 			(GM_MIB_CNT_BASE + 240)	/* 64 Byte Tx Frame */
1772 #define GM_TXF_127B \
1773 			(GM_MIB_CNT_BASE + 248)	/* 65-127 Byte Tx Frame */
1774 #define GM_TXF_255B \
1775 			(GM_MIB_CNT_BASE + 256)	/* 128-255 Byte Tx Frame */
1776 #define GM_TXF_511B \
1777 			(GM_MIB_CNT_BASE + 264)	/* 256-511 Byte Tx Frame */
1778 #define GM_TXF_1023B \
1779 			(GM_MIB_CNT_BASE + 272)	/* 512-1023 Byte Tx Frame */
1780 #define GM_TXF_1518B \
1781 			(GM_MIB_CNT_BASE + 280)	/* 1024-1518 Byte Tx Frame */
1782 #define GM_TXF_MAX_SZ \
1783 			(GM_MIB_CNT_BASE + 288)	/* 1519-MaxSize Byte Tx Frame */
1784 #define GM_TXF_SPARE1 \
1785 			(GM_MIB_CNT_BASE + 296)	/* Tx spare 1 */
1786 #define GM_TXF_COL \
1787 			(GM_MIB_CNT_BASE + 304)	/* Tx Collision */
1788 #define GM_TXF_LAT_COL \
1789 			(GM_MIB_CNT_BASE + 312)	/* Tx Late Collision */
1790 #define GM_TXF_ABO_COL \
1791 			(GM_MIB_CNT_BASE + 320)	/* Tx aborted due to Exces. Col. */
1792 #define GM_TXF_MUL_COL \
1793 			(GM_MIB_CNT_BASE + 328)	/* Tx Multiple Collision */
1794 #define GM_TXF_SNG_COL \
1795 			(GM_MIB_CNT_BASE + 336)	/* Tx Single Collision */
1796 #define GM_TXE_FIFO_UR \
1797 			(GM_MIB_CNT_BASE + 344)	/* Tx FIFO Underrun Event */
1798 
1799 /*----------------------------------------------------------------------------*/
1800 /*
1801  * GMAC Bit Definitions
1802  *
1803  * If the bit access behaviour differs from the register access behaviour
1804  * (r/w, r/o) this is documented after the bit number.
1805  * The following bit access behaviours are used:
1806  *	(sc)	self clearing
1807  *	(r/o)	read only
1808  */
1809 
1810 /*	GM_GP_STAT	16 bit r/o	General Purpose Status Register */
1811 #define GM_GPSR_SPEED		BIT_15	/* Port Speed (1 = 100 Mbps) */
1812 #define GM_GPSR_DUPLEX		BIT_14	/* Duplex Mode (1 = Full) */
1813 #define GM_GPSR_FC_TX_DIS	BIT_13	/* Tx Flow-Control Mode Disabled */
1814 #define GM_GPSR_LINK_UP		BIT_12	/* Link Up Status */
1815 #define GM_GPSR_PAUSE		BIT_11	/* Pause State */
1816 #define GM_GPSR_TX_ACTIVE	BIT_10	/* Tx in Progress */
1817 #define	GM_GPSR_EXC_COL		BIT_9	/* Excessive Collisions Occurred */
1818 #define	GM_GPSR_LAT_COL		BIT_8	/* Late Collisions Occurred */
1819 #define GM_GPSR_PHY_ST_CH	BIT_5	/* PHY Status Change */
1820 #define GM_GPSR_GIG_SPEED	BIT_4	/* Gigabit Speed (1 = 1000 Mbps) */
1821 #define GM_GPSR_PART_MODE	BIT_3	/* Partition mode */
1822 #define GM_GPSR_FC_RX_DIS	BIT_2	/* Rx Flow-Control Mode Disabled */
1823 
1824 /*	GM_GP_CTRL	16 bit r/w	General Purpose Control Register */
1825 #define GM_GPCR_RMII_PH_ENA	BIT_15	/* Enable RMII for PHY (Yukon-FE only) */
1826 #define GM_GPCR_RMII_LB_ENA	BIT_14	/* Enable RMII Loopback (Yukon-FE only) */
1827 #define GM_GPCR_FC_TX_DIS	BIT_13	/* Disable Tx Flow-Control Mode */
1828 #define GM_GPCR_TX_ENA		BIT_12	/* Enable Transmit */
1829 #define GM_GPCR_RX_ENA		BIT_11	/* Enable Receive */
1830 #define GM_GPCR_LOOP_ENA	BIT_9	/* Enable MAC Loopback Mode */
1831 #define GM_GPCR_PART_ENA	BIT_8	/* Enable Partition Mode */
1832 #define GM_GPCR_GIGS_ENA	BIT_7	/* Gigabit Speed (1000 Mbps) */
1833 #define GM_GPCR_FL_PASS		BIT_6	/* Force Link Pass */
1834 #define GM_GPCR_DUP_FULL	BIT_5	/* Full Duplex Mode */
1835 #define GM_GPCR_FC_RX_DIS	BIT_4	/* Disable Rx Flow-Control Mode */
1836 #define GM_GPCR_SPEED_100	BIT_3	/* Port Speed 100 Mbps */
1837 #define GM_GPCR_AU_DUP_DIS	BIT_2	/* Disable Auto-Update Duplex */
1838 #define GM_GPCR_AU_FCT_DIS	BIT_1	/* Disable Auto-Update Flow-C. */
1839 #define GM_GPCR_AU_SPD_DIS	BIT_0	/* Disable Auto-Update Speed */
1840 
1841 #define GM_GPCR_SPEED_1000	(GM_GPCR_GIGS_ENA | GM_GPCR_SPEED_100)
1842 #define GM_GPCR_AU_ALL_DIS	(GM_GPCR_AU_DUP_DIS | GM_GPCR_AU_FCT_DIS |\
1843 				 GM_GPCR_AU_SPD_DIS)
1844 
1845 /*	GM_TX_CTRL	16 bit r/w	Transmit Control Register */
1846 #define GM_TXCR_FORCE_JAM	BIT_15	/* Force Jam / Flow-Control */
1847 #define GM_TXCR_CRC_DIS		BIT_14	/* Disable insertion of CRC */
1848 #define GM_TXCR_PAD_DIS		BIT_13	/* Disable padding of packets */
1849 #define GM_TXCR_COL_THR_MSK	(7<<10)	/* Bit 12..10: Collision Threshold Mask */
1850 #define GM_TXCR_PAD_PAT_MSK	0xff	/* Bit  7.. 0: Padding Pattern Mask */
1851 					/* (Yukon-2 only) */
1852 
1853 #define TX_COL_THR(x)		(SHIFT10(x) & GM_TXCR_COL_THR_MSK)
1854 #define TX_COL_DEF		0x04
1855 
1856 /*	GM_RX_CTRL	16 bit r/w	Receive Control Register */
1857 #define GM_RXCR_UCF_ENA		BIT_15	/* Enable Unicast filtering */
1858 #define GM_RXCR_MCF_ENA		BIT_14	/* Enable Multicast filtering */
1859 #define GM_RXCR_CRC_DIS		BIT_13	/* Remove 4-byte CRC */
1860 #define GM_RXCR_PASS_FC		BIT_12	/* Pass FC packets to FIFO (Yukon-1 only) */
1861 
1862 /*	GM_TX_PARAM	16 bit r/w	Transmit Parameter Register */
1863 #define GM_TXPA_JAMLEN_MSK	(3<<14)		/* Bit 15..14: Jam Length Mask */
1864 #define GM_TXPA_JAMIPG_MSK	(0x1f<<9)	/* Bit 13.. 9: Jam IPG Mask */
1865 #define GM_TXPA_JAMDAT_MSK	(0x1f<<4)	/* Bit  8.. 4: IPG Jam to Data Mask */
1866 #define GM_TXPA_BO_LIM_MSK	0x0f		/* Bit  3.. 0: Backoff Limit Mask */
1867 						/* (Yukon-2 only) */
1868 
1869 #define TX_JAM_LEN_VAL(x)	(SHIFT14(x) & GM_TXPA_JAMLEN_MSK)
1870 #define TX_JAM_IPG_VAL(x)	(SHIFT9(x) & GM_TXPA_JAMIPG_MSK)
1871 #define TX_IPG_JAM_DATA(x)	(SHIFT4(x) & GM_TXPA_JAMDAT_MSK)
1872 #define TX_BACK_OFF_LIM(x)	((x) & GM_TXPA_BO_LIM_MSK)
1873 
1874 #define TX_JAM_LEN_DEF		0x03
1875 #define TX_JAM_IPG_DEF		0x0b
1876 #define TX_IPG_JAM_DEF		0x1c
1877 #define TX_BOF_LIM_DEF		0x04
1878 
1879 /*	GM_SERIAL_MODE	16 bit r/w	Serial Mode Register */
1880 #define GM_SMOD_DATABL_MSK	(0x1f<<11)	/* Bit 15..11:	Data Blinder */
1881 						/* r/o on Yukon, r/w on Yukon-EC */
1882 #define GM_SMOD_LIMIT_4		BIT_10	/* 4 consecutive Tx trials */
1883 #define GM_SMOD_VLAN_ENA	BIT_9	/* Enable VLAN  (Max. Frame Len) */
1884 #define GM_SMOD_JUMBO_ENA	BIT_8	/* Enable Jumbo (Max. Frame Len) */
1885 #define GM_SMOD_IPG_MSK		0x1f	/* Bit  4.. 0:	Inter-Packet Gap (IPG) */
1886 
1887 #define DATA_BLIND_VAL(x)	(SHIFT11(x) & GM_SMOD_DATABL_MSK)
1888 #define IPG_DATA_VAL(x)		((x) & GM_SMOD_IPG_MSK)
1889 
1890 #define DATA_BLIND_DEF		0x04
1891 #define IPG_DATA_DEF		0x1e
1892 
1893 /*	GM_SMI_CTRL	16 bit r/w	SMI Control Register */
1894 #define GM_SMI_CT_PHY_A_MSK	(0x1f<<11)	/* Bit 15..11:	PHY Device Address */
1895 #define GM_SMI_CT_REG_A_MSK	(0x1f<<6)	/* Bit 10.. 6:	PHY Register Address */
1896 #define GM_SMI_CT_OP_RD		BIT_5	/* OpCode Read (0=Write)*/
1897 #define GM_SMI_CT_RD_VAL	BIT_4	/* Read Valid (Read completed) */
1898 #define GM_SMI_CT_BUSY		BIT_3	/* Busy (Operation in progress) */
1899 
1900 #define GM_SMI_CT_PHY_AD(x)	(SHIFT11(x) & GM_SMI_CT_PHY_A_MSK)
1901 #define GM_SMI_CT_REG_AD(x)	(SHIFT6(x) & GM_SMI_CT_REG_A_MSK)
1902 
1903 /*	GM_PHY_ADDR	16 bit r/w	GPHY Address Register */
1904 #define GM_PAR_MIB_CLR		BIT_5	/* Set MIB Clear Counter Mode */
1905 #define GM_PAR_MIB_TST		BIT_4	/* MIB Load Counter (Test Mode) */
1906 
1907 /* Receive Frame Status Encoding */
1908 #define GMR_FS_LEN_MSK	(0xffff<<16)	/* Bit 31..16:	Rx Frame Length */
1909 #define GMR_FS_VLAN		BIT_13	/* VLAN Packet */
1910 #define GMR_FS_JABBER		BIT_12	/* Jabber Packet */
1911 #define GMR_FS_UN_SIZE		BIT_11	/* Undersize Packet */
1912 #define GMR_FS_MC		BIT_10	/* Multicast Packet */
1913 #define GMR_FS_BC		BIT_9	/* Broadcast Packet */
1914 #define GMR_FS_RX_OK		BIT_8	/* Receive OK (Good Packet) */
1915 #define GMR_FS_GOOD_FC		BIT_7	/* Good Flow-Control Packet */
1916 #define GMR_FS_BAD_FC		BIT_6	/* Bad  Flow-Control Packet */
1917 #define GMR_FS_MII_ERR		BIT_5	/* MII Error */
1918 #define GMR_FS_LONG_ERR		BIT_4	/* Too Long Packet */
1919 #define GMR_FS_FRAGMENT		BIT_3	/* Fragment */
1920 #define GMR_FS_CRC_ERR		BIT_1	/* CRC Error */
1921 #define GMR_FS_RX_FF_OV		BIT_0	/* Rx FIFO Overflow */
1922 
1923 #define GMR_FS_LEN_SHIFT	16
1924 
1925 #define GMR_FS_ANY_ERR		( \
1926 			GMR_FS_RX_FF_OV | \
1927 			GMR_FS_CRC_ERR | \
1928 			GMR_FS_FRAGMENT | \
1929 			GMR_FS_LONG_ERR | \
1930 			GMR_FS_MII_ERR | \
1931 			GMR_FS_BAD_FC | \
1932 			GMR_FS_GOOD_FC | \
1933 			GMR_FS_UN_SIZE | \
1934 			GMR_FS_JABBER)
1935 
1936 /* Rx GMAC FIFO Flush Mask (default) */
1937 #define RX_FF_FL_DEF_MSK	GMR_FS_ANY_ERR
1938 
1939 /*	Receive and Transmit GMAC FIFO Registers (YUKON only) */
1940 
1941 /*	RX_GMF_EA	32 bit	Rx GMAC FIFO End Address */
1942 /*	RX_GMF_AF_THR	32 bit	Rx GMAC FIFO Almost Full Thresh. */
1943 /*	RX_GMF_WP	32 bit	Rx GMAC FIFO Write Pointer */
1944 /*	RX_GMF_WLEV	32 bit	Rx GMAC FIFO Write Level */
1945 /*	RX_GMF_RP	32 bit	Rx GMAC FIFO Read Pointer */
1946 /*	RX_GMF_RLEV	32 bit	Rx GMAC FIFO Read Level */
1947 /*	TX_GMF_EA	32 bit	Tx GMAC FIFO End Address */
1948 /*	TX_GMF_AE_THR	32 bit	Tx GMAC FIFO Almost Empty Thresh.*/
1949 /*	TX_GMF_WP	32 bit	Tx GMAC FIFO Write Pointer */
1950 /*	TX_GMF_WSP	32 bit	Tx GMAC FIFO Write Shadow Pointer */
1951 /*	TX_GMF_WLEV	32 bit	Tx GMAC FIFO Write Level */
1952 /*	TX_GMF_RP	32 bit	Tx GMAC FIFO Read Pointer */
1953 /*	TX_GMF_RSTP	32 bit	Tx GMAC FIFO Restart Pointer */
1954 /*	TX_GMF_RLEV	32 bit	Tx GMAC FIFO Read Level */
1955 
1956 /*	RX_GMF_CTRL_T	32 bit	Rx GMAC FIFO Control/Test */
1957 #define RX_TRUNC_ON		BIT_27  /* enable  packet truncation */
1958 #define RX_TRUNC_OFF		BIT_26	/* disable packet truncation */
1959 #define RX_VLAN_STRIP_ON	BIT_25	/* enable  VLAN stripping */
1960 #define RX_VLAN_STRIP_OFF	BIT_24	/* disable VLAN stripping */
1961 #define GMF_RX_MACSEC_FLUSH_ON	BIT_23
1962 #define GMF_RX_MACSEC_FLUSH_OFF	BIT_22
1963 #define GMF_RX_OVER_ON		BIT_19	/* enable flushing on receive overrun */
1964 #define GMF_RX_OVER_OFF		BIT_18	/* disable flushing on receive overrun */
1965 #define GMF_ASF_RX_OVER_ON	BIT_17	/* enable flushing of ASF when overrun */
1966 #define GMF_ASF_RX_OVER_OFF	BIT_16	/* disable flushing of ASF when overrun */
1967 #define GMF_WP_TST_ON		BIT_14	/* Write Pointer Test On */
1968 #define GMF_WP_TST_OFF		BIT_13	/* Write Pointer Test Off */
1969 #define GMF_WP_STEP		BIT_12	/* Write Pointer Step/Increment */
1970 #define GMF_RP_TST_ON		BIT_10	/* Read Pointer Test On */
1971 #define GMF_RP_TST_OFF		BIT_9	/* Read Pointer Test Off */
1972 #define GMF_RP_STEP		BIT_8	/* Read Pointer Step/Increment */
1973 #define GMF_RX_F_FL_ON		BIT_7	/* Rx FIFO Flush Mode On */
1974 #define GMF_RX_F_FL_OFF		BIT_6	/* Rx FIFO Flush Mode Off */
1975 #define GMF_CLI_RX_FO		BIT_5	/* Clear IRQ Rx FIFO Overrun */
1976 #define GMF_CLI_RX_FC		BIT_4	/* Clear IRQ Rx Frame Complete */
1977 #define GMF_OPER_ON		BIT_3	/* Operational Mode On */
1978 #define GMF_OPER_OFF		BIT_2	/* Operational Mode Off */
1979 #define GMF_RST_CLR		BIT_1	/* Clear GMAC FIFO Reset */
1980 #define GMF_RST_SET		BIT_0	/* Set   GMAC FIFO Reset */
1981 
1982 /*	TX_GMF_CTRL_T	32 bit	Tx GMAC FIFO Control/Test (YUKON and Yukon-2) */
1983 #define	TX_STFW_DIS	BIT_31	/* Disable Store & Forward (Yukon-EC Ultra) */
1984 #define	TX_STFW_ENA	BIT_30	/* Enable Store & Forward (Yukon-EC Ultra) */
1985 #define TX_VLAN_TAG_ON	BIT_25	/* enable  VLAN tagging */
1986 #define TX_VLAN_TAG_OFF	BIT_24	/* disable VLAN tagging */
1987 #define	TX_JUMBO_ENA	BIT_23	/* Enable Jumbo Mode (Yukon-EC Ultra) */
1988 #define	TX_JUMBO_DIS	BIT_22	/* Disable Jumbo Mode (Yukon-EC Ultra) */
1989 #define GMF_WSP_TST_ON	BIT_18	/* Write Shadow Pointer Test On */
1990 #define GMF_WSP_TST_OFF	BIT_17	/* Write Shadow Pointer Test Off */
1991 #define GMF_WSP_STEP	BIT_16	/* Write Shadow Pointer Step/Increment */
1992 				/* Bits 15..8: same as for RX_GMF_CTRL_T */
1993 #define GMF_CLI_TX_FU	BIT_6	/* Clear IRQ Tx FIFO Underrun */
1994 #define GMF_CLI_TX_FC	BIT_5	/* Clear IRQ Tx Frame Complete */
1995 #define GMF_CLI_TX_PE	BIT_4	/* Clear IRQ Tx Parity Error */
1996 				/* Bits 3..0: same as for RX_GMF_CTRL_T */
1997 
1998 #define GMF_RX_CTRL_DEF		(GMF_OPER_ON | GMF_RX_F_FL_ON)
1999 #define GMF_TX_CTRL_DEF		GMF_OPER_ON
2000 
2001 #define RX_GMF_AF_THR_MIN	0x0c	/* Rx GMAC FIFO Almost Full Thresh. min. */
2002 #define RX_GMF_FL_THR_DEF	0x0a	/* Rx GMAC FIFO Flush Threshold default */
2003 
2004 /*	GMAC_TI_ST_CTRL	 8 bit	Time Stamp Timer Ctrl Reg (YUKON only) */
2005 #define GMT_ST_START	BIT_2	/* Start Time Stamp Timer */
2006 #define GMT_ST_STOP	BIT_1	/* Stop  Time Stamp Timer */
2007 #define GMT_ST_CLR_IRQ	BIT_0	/* Clear Time Stamp Timer IRQ */
2008 
2009 /*	POLL_CTRL	32 bit	Polling Unit control register (Yukon-2 only) */
2010 #define PC_CLR_IRQ_CHK	BIT_5	/* Clear IRQ Check */
2011 #define PC_POLL_RQ	BIT_4	/* Poll Request Start */
2012 #define PC_POLL_OP_ON	BIT_3	/* Operational Mode On */
2013 #define PC_POLL_OP_OFF	BIT_2	/* Operational Mode Off */
2014 #define PC_POLL_RST_CLR	BIT_1	/* Clear Polling Unit Reset (Enable) */
2015 #define PC_POLL_RST_SET	BIT_0	/* Set   Polling Unit Reset */
2016 
2017 /* B28_Y2_ASF_STAT_CMD		32 bit	ASF Status and Command Reg */
2018 /* This register is used by the host driver software */
2019 #define Y2_ASF_OS_PRES	BIT_4	/* ASF operation system present */
2020 #define Y2_ASF_RESET	BIT_3	/* ASF system in reset state */
2021 #define Y2_ASF_RUNNING	BIT_2	/* ASF system operational */
2022 #define Y2_ASF_CLR_HSTI	BIT_1	/* Clear ASF IRQ */
2023 #define Y2_ASF_IRQ	BIT_0	/* Issue an IRQ to ASF system */
2024 
2025 #define Y2_ASF_UC_STATE	(3<<2)	/* ASF uC State */
2026 #define Y2_ASF_CLK_HALT	0	/* ASF system clock stopped */
2027 
2028 /* B28_Y2_ASF_HCU_CCSR	32bit CPU Control and Status Register (Yukon EX) */
2029 #define	Y2_ASF_HCU_CCSR_SMBALERT_MONITOR	BIT_27	/* SMBALERT pin monitor */
2030 #define	Y2_ASF_HCU_CCSR_CPU_SLEEP	BIT_26	/* CPU sleep status */
2031 #define	Y2_ASF_HCU_CCSR_CS_TO		BIT_25	/* Clock Stretching Timeout */
2032 #define	Y2_ASF_HCU_CCSR_WDOG		BIT_24	/* Watchdog Reset */
2033 #define	Y2_ASF_HCU_CCSR_CLR_IRQ_HOST	BIT_17	/* Clear IRQ_HOST */
2034 #define	Y2_ASF_HCU_CCSR_SET_IRQ_HCU	BIT_16	/* Set IRQ_HCU */
2035 #define	Y2_ASF_HCU_CCSR_AHB_RST		BIT_9	/* Reset AHB bridge */
2036 #define	Y2_ASF_HCU_CCSR_CPU_RST_MODE	BIT_8	/* CPU Reset Mode */
2037 #define	Y2_ASF_HCU_CCSR_SET_SYNC_CPU	BIT_5
2038 #define	Y2_ASF_HCU_CCSR_CPU_CLK_DIVIDE1	BIT_4
2039 #define	Y2_ASF_HCU_CCSR_CPU_CLK_DIVIDE0	BIT_3
2040 #define	Y2_ASF_HCU_CCSR_CPU_CLK_DIVIDE_MSK	(BIT_4 | BIT_3)	/* CPU Clock Divide */
2041 #define	Y2_ASF_HCU_CCSR_CPU_CLK_DIVIDE_BASE	BIT_3
2042 #define	Y2_ASF_HCU_CCSR_OS_PRSNT	BIT_2	/* ASF OS Present */
2043 	/* Microcontroller State */
2044 #define	Y2_ASF_HCU_CCSR_UC_STATE_MSK	3
2045 #define	Y2_ASF_HCU_CCSR_UC_STATE_BASE	BIT_0
2046 #define	Y2_ASF_HCU_CCSR_ASF_RESET	0
2047 #define	Y2_ASF_HCU_CCSR_ASF_HALTED	BIT_1
2048 #define	Y2_ASF_HCU_CCSR_ASF_RUNNING	BIT_0
2049 
2050 /* B28_Y2_ASF_HOST_COM	32 bit	ASF Host Communication Reg */
2051 /* This register is used by the ASF firmware */
2052 #define Y2_ASF_CLR_ASFI	BIT_1	/* Clear host IRQ */
2053 #define Y2_ASF_HOST_IRQ	BIT_0	/* Issue an IRQ to HOST system */
2054 
2055 /*	STAT_CTRL	32 bit	Status BMU control register (Yukon-2 only) */
2056 #define SC_STAT_CLR_IRQ	BIT_4	/* Status Burst IRQ clear */
2057 #define SC_STAT_OP_ON	BIT_3	/* Operational Mode On */
2058 #define SC_STAT_OP_OFF	BIT_2	/* Operational Mode Off */
2059 #define SC_STAT_RST_CLR	BIT_1	/* Clear Status Unit Reset (Enable) */
2060 #define SC_STAT_RST_SET	BIT_0	/* Set   Status Unit Reset */
2061 
2062 /*	GMAC_CTRL	32 bit	GMAC Control Reg (YUKON only) */
2063 #define GMC_SEC_RST	BIT_15	/* MAC SEC RST */
2064 #define GMC_SEC_RST_OFF	BIT_14	/* MAC SEC RST Off */
2065 #define GMC_BYP_MACSECRX_ON	BIT_13	/* Bypass MAC SEC RX */
2066 #define GMC_BYP_MACSECRX_OFF	BIT_12	/* Bypass MAC SEC RX Off */
2067 #define GMC_BYP_MACSECTX_ON	BIT_11	/* Bypass MAC SEC TX */
2068 #define GMC_BYP_MACSECTX_OFF	BIT_10	/* Bypass MAC SEC TX Off */
2069 #define GMC_BYP_RETR_ON	BIT_9	/* Bypass MAC retransmit FIFO On */
2070 #define GMC_BYP_RETR_OFF	BIT_8	/* Bypass MAC retransmit FIFO Off */
2071 #define GMC_H_BURST_ON	BIT_7	/* Half Duplex Burst Mode On */
2072 #define GMC_H_BURST_OFF	BIT_6	/* Half Duplex Burst Mode Off */
2073 #define GMC_F_LOOPB_ON	BIT_5	/* FIFO Loopback On */
2074 #define GMC_F_LOOPB_OFF	BIT_4	/* FIFO Loopback Off */
2075 #define GMC_PAUSE_ON	BIT_3	/* Pause On */
2076 #define GMC_PAUSE_OFF	BIT_2	/* Pause Off */
2077 #define GMC_RST_CLR	BIT_1	/* Clear GMAC Reset */
2078 #define GMC_RST_SET	BIT_0	/* Set   GMAC Reset */
2079 
2080 /*	GPHY_CTRL	32 bit	GPHY Control Reg (YUKON only) */
2081 #define GPC_SEL_BDT	BIT_28	/* Select Bi-Dir. Transfer for MDC/MDIO */
2082 #define GPC_INT_POL	BIT_27	/* IRQ Polarity is Active Low */
2083 #define GPC_75_OHM	BIT_26	/* Use 75 Ohm Termination instead of 50 */
2084 #define GPC_DIS_FC	BIT_25	/* Disable Automatic Fiber/Copper Detection */
2085 #define GPC_DIS_SLEEP	BIT_24	/* Disable Energy Detect */
2086 #define GPC_HWCFG_M_3	BIT_23	/* HWCFG_MODE[3] */
2087 #define GPC_HWCFG_M_2	BIT_22	/* HWCFG_MODE[2] */
2088 #define GPC_HWCFG_M_1	BIT_21	/* HWCFG_MODE[1] */
2089 #define GPC_HWCFG_M_0	BIT_20	/* HWCFG_MODE[0] */
2090 #define GPC_ANEG_0	BIT_19	/* ANEG[0] */
2091 #define GPC_ENA_XC	BIT_18	/* Enable MDI crossover */
2092 #define GPC_DIS_125	BIT_17	/* Disable 125 MHz clock */
2093 #define GPC_ANEG_3	BIT_16	/* ANEG[3] */
2094 #define GPC_ANEG_2	BIT_15	/* ANEG[2] */
2095 #define GPC_ANEG_1	BIT_14	/* ANEG[1] */
2096 #define GPC_ENA_PAUSE	BIT_13	/* Enable Pause (SYM_OR_REM) */
2097 #define GPC_PHYADDR_4	BIT_12	/* Bit 4 of Phy Addr */
2098 #define GPC_PHYADDR_3	BIT_11	/* Bit 3 of Phy Addr */
2099 #define GPC_PHYADDR_2	BIT_10	/* Bit 2 of Phy Addr */
2100 #define GPC_PHYADDR_1	BIT_9	/* Bit 1 of Phy Addr */
2101 #define GPC_PHYADDR_0	BIT_8	/* Bit 0 of Phy Addr */
2102 #define GPC_RST_CLR	BIT_1	/* Clear GPHY Reset */
2103 #define GPC_RST_SET	BIT_0	/* Set   GPHY Reset */
2104 
2105 /*	GMAC_IRQ_SRC	 8 bit	GMAC Interrupt Source Reg (YUKON only) */
2106 /*	GMAC_IRQ_MSK	 8 bit	GMAC Interrupt Mask   Reg (YUKON only) */
2107 #define GM_IS_RX_CO_OV	BIT_5	/* Receive Counter Overflow IRQ */
2108 #define GM_IS_TX_CO_OV	BIT_4	/* Transmit Counter Overflow IRQ */
2109 #define GM_IS_TX_FF_UR	BIT_3	/* Transmit FIFO Underrun */
2110 #define GM_IS_TX_COMPL	BIT_2	/* Frame Transmission Complete */
2111 #define GM_IS_RX_FF_OR	BIT_1	/* Receive FIFO Overrun */
2112 #define GM_IS_RX_COMPL	BIT_0	/* Frame Reception Complete */
2113 
2114 #define GMAC_DEF_MSK	(GM_IS_RX_CO_OV | GM_IS_TX_CO_OV | GM_IS_TX_FF_UR)
2115 
2116 /*	GMAC_LINK_CTRL	16 bit	GMAC Link Control Reg (YUKON only) */
2117 #define GMLC_RST_CLR	BIT_1	/* Clear GMAC Link Reset */
2118 #define GMLC_RST_SET	BIT_0	/* Set   GMAC Link Reset */
2119 
2120 #define MSK_PORT_A	0
2121 #define MSK_PORT_B	1
2122 
2123 /* Register access macros */
2124 #define CSR_WRITE_4(sc, reg, val)	\
2125 	bus_write_4((sc)->msk_res[0], (reg), (val))
2126 #define CSR_WRITE_2(sc, reg, val)	\
2127 	bus_write_2((sc)->msk_res[0], (reg), (val))
2128 #define CSR_WRITE_1(sc, reg, val)	\
2129 	bus_write_1((sc)->msk_res[0], (reg), (val))
2130 
2131 #define CSR_READ_4(sc, reg)		\
2132 	bus_read_4((sc)->msk_res[0], (reg))
2133 #define CSR_READ_2(sc, reg)		\
2134 	bus_read_2((sc)->msk_res[0], (reg))
2135 #define CSR_READ_1(sc, reg)		\
2136 	bus_read_1((sc)->msk_res[0], (reg))
2137 
2138 #define CSR_PCI_WRITE_4(sc, reg, val)	\
2139 	bus_write_4((sc)->msk_res[0], Y2_CFG_SPC + (reg), (val))
2140 #define CSR_PCI_WRITE_2(sc, reg, val)	\
2141 	bus_write_2((sc)->msk_res[0], Y2_CFG_SPC + (reg), (val))
2142 #define CSR_PCI_WRITE_1(sc, reg, val)	\
2143 	bus_write_1((sc)->msk_res[0], Y2_CFG_SPC + (reg), (val))
2144 
2145 #define CSR_PCI_READ_4(sc, reg)		\
2146 	bus_read_4((sc)->msk_res[0], Y2_CFG_SPC + (reg))
2147 #define CSR_PCI_READ_2(sc, reg)		\
2148 	bus_read_2((sc)->msk_res[0], Y2_CFG_SPC + (reg))
2149 #define CSR_PCI_READ_1(sc, reg)		\
2150 	bus_read_1((sc)->msk_res[0], Y2_CFG_SPC + (reg))
2151 
2152 #define MSK_IF_READ_4(sc_if, reg)	\
2153 	CSR_READ_4((sc_if)->msk_softc, (reg))
2154 #define MSK_IF_READ_2(sc_if, reg)	\
2155 	CSR_READ_2((sc_if)->msk_softc, (reg))
2156 #define MSK_IF_READ_1(sc_if, reg)	\
2157 	CSR_READ_1((sc_if)->msk_softc, (reg))
2158 
2159 #define MSK_IF_WRITE_4(sc_if, reg, val)	\
2160 	CSR_WRITE_4((sc_if)->msk_softc, (reg), (val))
2161 #define MSK_IF_WRITE_2(sc_if, reg, val)	\
2162 	CSR_WRITE_2((sc_if)->msk_softc, (reg), (val))
2163 #define MSK_IF_WRITE_1(sc_if, reg, val)	\
2164 	CSR_WRITE_1((sc_if)->msk_softc, (reg), (val))
2165 
2166 #define GMAC_REG(port, reg)			\
2167 	((BASE_GMAC_1 + (port) * (BASE_GMAC_2 - BASE_GMAC_1)) | (reg))
2168 #define	GMAC_WRITE_2(sc, port, reg, val)	\
2169 	CSR_WRITE_2((sc), GMAC_REG((port), (reg)), (val))
2170 #define	GMAC_READ_2(sc, port, reg)		\
2171 	CSR_READ_2((sc), GMAC_REG((port), (reg)))
2172 
2173 /* GPHY address (bits 15..11 of SMI control reg) */
2174 #define PHY_ADDR_MARV	0
2175 
2176 #define MSK_ADDR_LO(x)	((uint64_t) (x) & 0xffffffffUL)
2177 #define MSK_ADDR_HI(x)	((uint64_t) (x) >> 32)
2178 
2179 #define	MSK_RING_ALIGN	32768
2180 #define	MSK_STAT_ALIGN	32768
2181 
2182 /* Rx descriptor data structure */
2183 struct msk_rx_desc {
2184 	uint32_t	msk_addr;
2185 	uint32_t	msk_control;
2186 };
2187 
2188 /* Tx descriptor data structure */
2189 struct msk_tx_desc {
2190 	uint32_t	msk_addr;
2191 	uint32_t	msk_control;
2192 };
2193 
2194 /* Status descriptor data structure */
2195 struct msk_stat_desc {
2196 	uint32_t	msk_status;
2197 	uint32_t	msk_control;
2198 };
2199 
2200 /* mask and shift value to get Tx async queue status for port 1 */
2201 #define STLE_TXA1_MSKL		0x00000fff
2202 #define STLE_TXA1_SHIFTL	0
2203 
2204 /* mask and shift value to get Tx sync queue status for port 1 */
2205 #define STLE_TXS1_MSKL		0x00fff000
2206 #define STLE_TXS1_SHIFTL	12
2207 
2208 /* mask and shift value to get Tx async queue status for port 2 */
2209 #define STLE_TXA2_MSKL		0xff000000
2210 #define STLE_TXA2_SHIFTL	24
2211 #define STLE_TXA2_MSKH		0x000f
2212 /* this one shifts up */
2213 #define STLE_TXA2_SHIFTH	8
2214 
2215 /* mask and shift value to get Tx sync queue status for port 2 */
2216 #define STLE_TXS2_MSKL		0x00000000
2217 #define STLE_TXS2_SHIFTL	0
2218 #define STLE_TXS2_MSKH		0xfff0
2219 #define STLE_TXS2_SHIFTH	4
2220 
2221 /* YUKON-2 bit values */
2222 #define HW_OWNER		0x80000000
2223 #define SW_OWNER		0x00000000
2224 
2225 #define PU_PUTIDX_VALID		0x10000000
2226 
2227 /* YUKON-2 Control flags */
2228 #define UDPTCP		0x00010000
2229 #define CALSUM		0x00020000
2230 #define WR_SUM		0x00040000
2231 #define INIT_SUM	0x00080000
2232 #define LOCK_SUM	0x00100000
2233 #define INS_VLAN	0x00200000
2234 #define FRC_STAT	0x00400000
2235 #define EOP		0x00800000
2236 
2237 #define TX_LOCK		0x01000000
2238 #define BUF_SEND	0x02000000
2239 #define PACKET_SEND	0x04000000
2240 
2241 #define NO_WARNING	0x40000000
2242 #define NO_UPDATE	0x80000000
2243 
2244 /* YUKON-2 Rx/Tx opcodes defines */
2245 #define OP_TCPWRITE	0x11000000
2246 #define OP_TCPSTART	0x12000000
2247 #define OP_TCPINIT	0x14000000
2248 #define OP_TCPLCK	0x18000000
2249 #define OP_TCPCHKSUM	OP_TCPSTART
2250 #define OP_TCPIS	(OP_TCPINIT | OP_TCPSTART)
2251 #define OP_TCPLW	(OP_TCPLCK | OP_TCPWRITE)
2252 #define OP_TCPLSW	(OP_TCPLCK | OP_TCPSTART | OP_TCPWRITE)
2253 #define OP_TCPLISW	(OP_TCPLCK | OP_TCPINIT | OP_TCPSTART | OP_TCPWRITE)
2254 #define OP_ADDR64	0x21000000
2255 #define OP_VLAN		0x22000000
2256 #define OP_ADDR64VLAN	(OP_ADDR64 | OP_VLAN)
2257 #define OP_LRGLEN	0x24000000
2258 #define OP_LRGLENVLAN	(OP_LRGLEN | OP_VLAN)
2259 #define OP_MSS		0x28000000
2260 #define OP_MSSVLAN	(OP_MSS | OP_VLAN)
2261 #define OP_BUFFER	0x40000000
2262 #define OP_PACKET	0x41000000
2263 #define OP_LARGESEND	0x43000000
2264 
2265 /* YUKON-2 STATUS opcodes defines */
2266 #define OP_RXSTAT	0x60000000
2267 #define OP_RXTIMESTAMP	0x61000000
2268 #define OP_RXVLAN	0x62000000
2269 #define OP_RXCHKS	0x64000000
2270 #define OP_RXCHKSVLAN	(OP_RXCHKS | OP_RXVLAN)
2271 #define OP_RXTIMEVLAN	(OP_RXTIMESTAMP | OP_RXVLAN)
2272 #define OP_RSS_HASH	0x65000000
2273 #define OP_TXINDEXLE	0x68000000
2274 
2275 /* YUKON-2 SPECIAL opcodes defines */
2276 #define OP_PUTIDX	0x70000000
2277 
2278 #define	STLE_OP_MASK	0xff000000
2279 #define	STLE_CSS_MASK	0x00ff0000
2280 #define	STLE_LEN_MASK	0x0000ffff
2281 
2282 /* CSS defined in status LE(valid for descriptor V2 format). */
2283 #define	CSS_TCPUDP_CSUM_OK	0x00800000
2284 #define	CSS_UDP			0x00400000
2285 #define	CSS_TCP			0x00200000
2286 #define	CSS_IPFRAG		0x00100000
2287 #define	CSS_IPV6		0x00080000
2288 #define	CSS_IPV4_CSUM_OK	0x00040000
2289 #define	CSS_IPV4		0x00020000
2290 #define	CSS_PORT		0x00010000
2291 
2292 /* Descriptor Bit Definition */
2293 /*	TxCtrl		Transmit Buffer Control Field */
2294 /*	RxCtrl		Receive  Buffer Control Field */
2295 #define BMU_OWN		BIT_31	/* OWN bit: 0=host/1=BMU */
2296 #define BMU_STF		BIT_30	/* Start of Frame */
2297 #define BMU_EOF		BIT_29	/* End of Frame */
2298 #define BMU_IRQ_EOB	BIT_28	/* Req "End of Buffer" IRQ */
2299 #define BMU_IRQ_EOF	BIT_27	/* Req "End of Frame" IRQ */
2300 /* TxCtrl specific bits */
2301 #define BMU_STFWD	BIT_26	/* (Tx)	Store & Forward Frame */
2302 #define BMU_NO_FCS	BIT_25	/* (Tx) Disable MAC FCS (CRC) generation */
2303 #define BMU_SW		BIT_24	/* (Tx)	1 bit res. for SW use */
2304 /* RxCtrl specific bits */
2305 #define BMU_DEV_0	BIT_26	/* (Rx)	Transfer data to Dev0 */
2306 #define BMU_STAT_VAL	BIT_25	/* (Rx)	Rx Status Valid */
2307 #define BMU_TIST_VAL	BIT_24	/* (Rx)	Rx TimeStamp Valid */
2308 				/* Bit 23..16:	BMU Check Opcodes */
2309 #define BMU_CHECK	(0x55<<16)	/* Default BMU check */
2310 #define BMU_TCP_CHECK	(0x56<<16)	/* Descr with TCP ext */
2311 #define BMU_UDP_CHECK	(0x57<<16)	/* Descr with UDP ext (YUKON only) */
2312 #define BMU_BBC		0xffff	/* Bit 15.. 0:	Buffer Byte Counter */
2313 
2314 /*
2315  * Controller requires an additional LE op code for 64bit DMA operation.
2316  * Driver uses fixed number of RX buffers such that this limitation
2317  * reduces number of available RX buffers with 64bit DMA so double
2318  * number of RX buffers on platforms that support 64bit DMA. For TX
2319  * side, controller requires an additional OP_ADDR64 op code if a TX
2320  * buffer uses different high address value than previously used one.
2321  * Driver monitors high DMA address change in TX and inserts an
2322  * OP_ADDR64 op code if the high DMA address is changed.  Driver
2323  * allocates 50% more total TX buffers on platforms that support 64bit
2324  * DMA.
2325  */
2326 #if (BUS_SPACE_MAXADDR > 0xFFFFFFFF)
2327 #define	MSK_64BIT_DMA
2328 #define MSK_TX_RING_CNT		384
2329 #define MSK_RX_RING_CNT		512
2330 #else
2331 #undef	MSK_64BIT_DMA
2332 #define MSK_TX_RING_CNT		256
2333 #define MSK_RX_RING_CNT		256
2334 #endif
2335 #define	MSK_RX_BUF_ALIGN	8
2336 #define MSK_JUMBO_RX_RING_CNT	MSK_RX_RING_CNT
2337 #define MSK_MAXTXSEGS		35
2338 #define	MSK_TSO_MAXSGSIZE	4096
2339 #define	MSK_TSO_MAXSIZE		(65535 + sizeof(struct ether_vlan_header))
2340 
2341 /*
2342  * It seems that the hardware requires extra descriptors(LEs) to offload
2343  * TCP/UDP checksum, VLAN hardware tag insertion and TSO.
2344  *
2345  * 1 descriptor for TCP/UDP checksum offload.
2346  * 1 descriptor VLAN hardware tag insertion.
2347  * 1 descriptor for TSO(TCP Segmentation Offload)
2348  * 1 descriptor for each 64bits DMA transfers
2349  */
2350 #ifdef MSK_64BIT_DMA
2351 #define	MSK_RESERVED_TX_DESC_CNT	(MSK_MAXTXSEGS + 3)
2352 #else
2353 #define	MSK_RESERVED_TX_DESC_CNT	3
2354 #endif
2355 
2356 #define MSK_JUMBO_FRAMELEN	9022
2357 #define MSK_JUMBO_MTU		(MSK_JUMBO_FRAMELEN-ETHER_HDR_LEN-ETHER_CRC_LEN)
2358 #define MSK_MAX_FRAMELEN		\
2359 	(ETHER_MAX_LEN + ETHER_VLAN_ENCAP_LEN - ETHER_CRC_LEN)
2360 #define MSK_MIN_FRAMELEN	(ETHER_MIN_LEN - ETHER_CRC_LEN)
2361 
2362 struct msk_txdesc {
2363 	struct mbuf		*tx_m;
2364 	bus_dmamap_t		tx_dmamap;
2365 	struct msk_tx_desc	*tx_le;
2366 };
2367 
2368 struct msk_rxdesc {
2369 	struct mbuf		*rx_m;
2370 	bus_dmamap_t		rx_dmamap;
2371 	struct msk_rx_desc	*rx_le;
2372 };
2373 
2374 struct msk_chain_data {
2375 	bus_dma_tag_t		msk_parent_tag;
2376 	bus_dma_tag_t		msk_tx_tag;
2377 	struct msk_txdesc	msk_txdesc[MSK_TX_RING_CNT];
2378 	bus_dma_tag_t		msk_rx_tag;
2379 	struct msk_rxdesc	msk_rxdesc[MSK_RX_RING_CNT];
2380 	bus_dma_tag_t		msk_tx_ring_tag;
2381 	bus_dma_tag_t		msk_rx_ring_tag;
2382 	bus_dmamap_t		msk_tx_ring_map;
2383 	bus_dmamap_t		msk_rx_ring_map;
2384 	bus_dmamap_t		msk_rx_sparemap;
2385 	bus_dma_tag_t		msk_jumbo_rx_tag;
2386 	struct msk_rxdesc	msk_jumbo_rxdesc[MSK_JUMBO_RX_RING_CNT];
2387 	bus_dma_tag_t		msk_jumbo_rx_ring_tag;
2388 	bus_dmamap_t		msk_jumbo_rx_ring_map;
2389 	bus_dmamap_t		msk_jumbo_rx_sparemap;
2390 	uint16_t		msk_tso_mtu;
2391 	uint32_t		msk_last_csum;
2392 	uint32_t		msk_tx_high_addr;
2393 	int			msk_tx_prod;
2394 	int			msk_tx_cons;
2395 	int			msk_tx_cnt;
2396 	int			msk_tx_put;
2397 	int			msk_rx_cons;
2398 	int			msk_rx_prod;
2399 	int			msk_rx_putwm;
2400 };
2401 
2402 struct msk_ring_data {
2403 	struct msk_tx_desc	*msk_tx_ring;
2404 	bus_addr_t		msk_tx_ring_paddr;
2405 	struct msk_rx_desc	*msk_rx_ring;
2406 	bus_addr_t		msk_rx_ring_paddr;
2407 	struct msk_rx_desc	*msk_jumbo_rx_ring;
2408 	bus_addr_t		msk_jumbo_rx_ring_paddr;
2409 };
2410 
2411 #define MSK_TX_RING_ADDR(sc, i)	\
2412     ((sc)->msk_rdata.msk_tx_ring_paddr + sizeof(struct msk_tx_desc) * (i))
2413 #define MSK_RX_RING_ADDR(sc, i) \
2414     ((sc)->msk_rdata.msk_rx_ring_paddr + sizeof(struct msk_rx_desc) * (i))
2415 #define MSK_JUMBO_RX_RING_ADDR(sc, i) \
2416     ((sc)->msk_rdata.msk_jumbo_rx_ring_paddr + sizeof(struct msk_rx_desc) * (i))
2417 
2418 #define MSK_TX_RING_SZ		\
2419     (sizeof(struct msk_tx_desc) * MSK_TX_RING_CNT)
2420 #define MSK_RX_RING_SZ		\
2421     (sizeof(struct msk_rx_desc) * MSK_RX_RING_CNT)
2422 #define MSK_JUMBO_RX_RING_SZ		\
2423     (sizeof(struct msk_rx_desc) * MSK_JUMBO_RX_RING_CNT)
2424 
2425 #define MSK_INC(x, y)	(x) = (x + 1) % y
2426 #ifdef MSK_64BIT_DMA
2427 #define MSK_RX_INC(x, y)	(x) = (x + 2) % y
2428 #define MSK_RX_BUF_CNT		(MSK_RX_RING_CNT / 2)
2429 #define MSK_JUMBO_RX_BUF_CNT	(MSK_JUMBO_RX_RING_CNT / 2)
2430 #else
2431 #define MSK_RX_INC(x, y)	(x) = (x + 1) % y
2432 #define MSK_RX_BUF_CNT		MSK_RX_RING_CNT
2433 #define MSK_JUMBO_RX_BUF_CNT	MSK_JUMBO_RX_RING_CNT
2434 #endif
2435 
2436 #define	MSK_PCI_BUS	0
2437 #define	MSK_PCIX_BUS	1
2438 #define	MSK_PEX_BUS	2
2439 
2440 #define	MSK_PROC_DEFAULT	(MSK_RX_RING_CNT / 2)
2441 #define	MSK_PROC_MIN		30
2442 #define	MSK_PROC_MAX		(MSK_RX_RING_CNT - 1)
2443 
2444 #define	MSK_INT_HOLDOFF_DEFAULT	100
2445 
2446 #define	MSK_TX_TIMEOUT		5
2447 #define	MSK_PUT_WM	10
2448 
2449 struct msk_mii_data {
2450 	int		port;
2451 	uint32_t	pmd;
2452 	int		mii_flags;
2453 };
2454 
2455 /* Forward decl. */
2456 struct msk_if_softc;
2457 
2458 struct msk_hw_stats {
2459 	/* Rx stats. */
2460 	uint32_t rx_ucast_frames;
2461 	uint32_t rx_bcast_frames;
2462 	uint32_t rx_pause_frames;
2463 	uint32_t rx_mcast_frames;
2464 	uint32_t rx_crc_errs;
2465 	uint32_t rx_spare1;
2466 	uint64_t rx_good_octets;
2467 	uint64_t rx_bad_octets;
2468 	uint32_t rx_runts;
2469 	uint32_t rx_runt_errs;
2470 	uint32_t rx_pkts_64;
2471 	uint32_t rx_pkts_65_127;
2472 	uint32_t rx_pkts_128_255;
2473 	uint32_t rx_pkts_256_511;
2474 	uint32_t rx_pkts_512_1023;
2475 	uint32_t rx_pkts_1024_1518;
2476 	uint32_t rx_pkts_1519_max;
2477 	uint32_t rx_pkts_too_long;
2478 	uint32_t rx_pkts_jabbers;
2479 	uint32_t rx_spare2;
2480 	uint32_t rx_fifo_oflows;
2481 	uint32_t rx_spare3;
2482 	/* Tx stats. */
2483 	uint32_t tx_ucast_frames;
2484 	uint32_t tx_bcast_frames;
2485 	uint32_t tx_pause_frames;
2486 	uint32_t tx_mcast_frames;
2487 	uint64_t tx_octets;
2488 	uint32_t tx_pkts_64;
2489 	uint32_t tx_pkts_65_127;
2490 	uint32_t tx_pkts_128_255;
2491 	uint32_t tx_pkts_256_511;
2492 	uint32_t tx_pkts_512_1023;
2493 	uint32_t tx_pkts_1024_1518;
2494 	uint32_t tx_pkts_1519_max;
2495 	uint32_t tx_spare1;
2496 	uint32_t tx_colls;
2497 	uint32_t tx_late_colls;
2498 	uint32_t tx_excess_colls;
2499 	uint32_t tx_multi_colls;
2500 	uint32_t tx_single_colls;
2501 	uint32_t tx_underflows;
2502 };
2503 
2504 /* Softc for the Marvell Yukon II controller. */
2505 struct msk_softc {
2506 	struct resource		*msk_res[1];	/* I/O resource */
2507 	struct resource_spec	*msk_res_spec;
2508 	struct resource		*msk_irq[1];	/* IRQ resources */
2509 	struct resource_spec	*msk_irq_spec;
2510 	void			*msk_intrhand; /* irq handler handle */
2511 	device_t		msk_dev;
2512 	uint8_t			msk_hw_id;
2513 	uint8_t			msk_hw_rev;
2514 	uint8_t			msk_bustype;
2515 	uint8_t			msk_num_port;
2516 	int			msk_expcap;
2517 	int			msk_pcixcap;
2518 	int			msk_ramsize;	/* amount of SRAM on NIC */
2519 	uint32_t		msk_pmd;	/* physical media type */
2520 	uint32_t		msk_intrmask;
2521 	uint32_t		msk_intrhwemask;
2522 	uint32_t		msk_pflags;
2523 	int			msk_clock;
2524 	struct msk_if_softc	*msk_if[2];
2525 	device_t		msk_devs[2];
2526 	int			msk_txqsize;
2527 	int			msk_rxqsize;
2528 	int			msk_txqstart[2];
2529 	int			msk_txqend[2];
2530 	int			msk_rxqstart[2];
2531 	int			msk_rxqend[2];
2532 	bus_dma_tag_t		msk_stat_tag;
2533 	bus_dmamap_t		msk_stat_map;
2534 	struct msk_stat_desc	*msk_stat_ring;
2535 	bus_addr_t		msk_stat_ring_paddr;
2536 	int			msk_int_holdoff;
2537 	int			msk_process_limit;
2538 	int			msk_stat_cons;
2539 	int			msk_stat_count;
2540 	struct mtx		msk_mtx;
2541 };
2542 
2543 #define	MSK_LOCK(_sc)		mtx_lock(&(_sc)->msk_mtx)
2544 #define	MSK_UNLOCK(_sc)		mtx_unlock(&(_sc)->msk_mtx)
2545 #define	MSK_LOCK_ASSERT(_sc)	mtx_assert(&(_sc)->msk_mtx, MA_OWNED)
2546 #define	MSK_IF_LOCK(_sc)	MSK_LOCK((_sc)->msk_softc)
2547 #define	MSK_IF_UNLOCK(_sc)	MSK_UNLOCK((_sc)->msk_softc)
2548 #define	MSK_IF_LOCK_ASSERT(_sc)	MSK_LOCK_ASSERT((_sc)->msk_softc)
2549 
2550 #define	MSK_USECS(sc, us)	((sc)->msk_clock * (us))
2551 
2552 /* Softc for each logical interface. */
2553 struct msk_if_softc {
2554 	if_t			msk_ifp;	/* interface info */
2555 	device_t		msk_miibus;
2556 	device_t		msk_if_dev;
2557 	int32_t			msk_port;	/* port # on controller */
2558 	int			msk_framesize;
2559 	int			msk_phytype;
2560 	int			msk_phyaddr;
2561 	uint32_t		msk_flags;
2562 #define	MSK_FLAG_MSI		0x0001
2563 #define	MSK_FLAG_FASTETHER	0x0004
2564 #define	MSK_FLAG_JUMBO		0x0008
2565 #define	MSK_FLAG_JUMBO_NOCSUM	0x0010
2566 #define	MSK_FLAG_RAMBUF		0x0020
2567 #define	MSK_FLAG_DESCV2		0x0040
2568 #define	MSK_FLAG_AUTOTX_CSUM	0x0080
2569 #define	MSK_FLAG_NOHWVLAN	0x0100
2570 #define	MSK_FLAG_NORXCHK	0x0200
2571 #define	MSK_FLAG_NORX_CSUM	0x0400
2572 #define	MSK_FLAG_SUSPEND	0x2000
2573 #define	MSK_FLAG_DETACH		0x4000
2574 #define	MSK_FLAG_LINK		0x8000
2575 	struct callout		msk_tick_ch;
2576 	int			msk_watchdog_timer;
2577 	uint32_t		msk_txq;	/* Tx. Async Queue offset */
2578 	uint32_t		msk_txsq;	/* Tx. Syn Queue offset */
2579 	uint32_t		msk_rxq;	/* Rx. Qeueue offset */
2580 	struct msk_chain_data	msk_cdata;
2581 	struct msk_ring_data	msk_rdata;
2582 	struct msk_softc	*msk_softc;	/* parent controller */
2583 	struct msk_hw_stats	msk_stats;
2584 	int			msk_if_flags;
2585 	uint16_t		msk_vtag;	/* VLAN tag id. */
2586 	uint32_t		msk_csum;
2587 };
2588 
2589 #define MSK_TIMEOUT	1000
2590 #define	MSK_PHY_POWERUP		1
2591 #define	MSK_PHY_POWERDOWN	0
2592