xref: /freebsd/sys/dev/uart/uart_dev_ns8250.c (revision 5bdddc29)
1098ca2bdSWarner Losh /*-
227d5dc18SMarcel Moolenaar  * Copyright (c) 2003 Marcel Moolenaar
327d5dc18SMarcel Moolenaar  * All rights reserved.
427d5dc18SMarcel Moolenaar  *
527d5dc18SMarcel Moolenaar  * Redistribution and use in source and binary forms, with or without
627d5dc18SMarcel Moolenaar  * modification, are permitted provided that the following conditions
727d5dc18SMarcel Moolenaar  * are met:
827d5dc18SMarcel Moolenaar  *
927d5dc18SMarcel Moolenaar  * 1. Redistributions of source code must retain the above copyright
1027d5dc18SMarcel Moolenaar  *    notice, this list of conditions and the following disclaimer.
1127d5dc18SMarcel Moolenaar  * 2. Redistributions in binary form must reproduce the above copyright
1227d5dc18SMarcel Moolenaar  *    notice, this list of conditions and the following disclaimer in the
1327d5dc18SMarcel Moolenaar  *    documentation and/or other materials provided with the distribution.
1427d5dc18SMarcel Moolenaar  *
1527d5dc18SMarcel Moolenaar  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
1627d5dc18SMarcel Moolenaar  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
1727d5dc18SMarcel Moolenaar  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
1827d5dc18SMarcel Moolenaar  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
1927d5dc18SMarcel Moolenaar  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
2027d5dc18SMarcel Moolenaar  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
2127d5dc18SMarcel Moolenaar  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
2227d5dc18SMarcel Moolenaar  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
2327d5dc18SMarcel Moolenaar  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
2427d5dc18SMarcel Moolenaar  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
2527d5dc18SMarcel Moolenaar  */
2627d5dc18SMarcel Moolenaar 
2727d5dc18SMarcel Moolenaar #include <sys/cdefs.h>
2827d5dc18SMarcel Moolenaar __FBSDID("$FreeBSD$");
2927d5dc18SMarcel Moolenaar 
3027d5dc18SMarcel Moolenaar #include <sys/param.h>
3127d5dc18SMarcel Moolenaar #include <sys/systm.h>
3227d5dc18SMarcel Moolenaar #include <sys/bus.h>
3327d5dc18SMarcel Moolenaar #include <sys/conf.h>
3427d5dc18SMarcel Moolenaar #include <machine/bus.h>
3527d5dc18SMarcel Moolenaar 
3627d5dc18SMarcel Moolenaar #include <dev/uart/uart.h>
3727d5dc18SMarcel Moolenaar #include <dev/uart/uart_cpu.h>
3827d5dc18SMarcel Moolenaar #include <dev/uart/uart_bus.h>
3976563beaSMarcel Moolenaar 
4076563beaSMarcel Moolenaar #include <dev/ic/ns16550.h>
4127d5dc18SMarcel Moolenaar 
4227d5dc18SMarcel Moolenaar #include "uart_if.h"
4327d5dc18SMarcel Moolenaar 
4427d5dc18SMarcel Moolenaar #define	DEFAULT_RCLK	1843200
4527d5dc18SMarcel Moolenaar 
4627d5dc18SMarcel Moolenaar /*
4727d5dc18SMarcel Moolenaar  * Clear pending interrupts. THRE is cleared by reading IIR. Data
4827d5dc18SMarcel Moolenaar  * that may have been received gets lost here.
4927d5dc18SMarcel Moolenaar  */
5027d5dc18SMarcel Moolenaar static void
5127d5dc18SMarcel Moolenaar ns8250_clrint(struct uart_bas *bas)
5227d5dc18SMarcel Moolenaar {
53d7ae5af5SMarcel Moolenaar 	uint8_t iir, lsr;
5427d5dc18SMarcel Moolenaar 
5527d5dc18SMarcel Moolenaar 	iir = uart_getreg(bas, REG_IIR);
5627d5dc18SMarcel Moolenaar 	while ((iir & IIR_NOPEND) == 0) {
5727d5dc18SMarcel Moolenaar 		iir &= IIR_IMASK;
58d7ae5af5SMarcel Moolenaar 		if (iir == IIR_RLS) {
59d7ae5af5SMarcel Moolenaar 			lsr = uart_getreg(bas, REG_LSR);
60d7ae5af5SMarcel Moolenaar 			if (lsr & (LSR_BI|LSR_FE|LSR_PE))
61d7ae5af5SMarcel Moolenaar 				(void)uart_getreg(bas, REG_DATA);
62d7ae5af5SMarcel Moolenaar 		} else if (iir == IIR_RXRDY || iir == IIR_RXTOUT)
6327d5dc18SMarcel Moolenaar 			(void)uart_getreg(bas, REG_DATA);
6427d5dc18SMarcel Moolenaar 		else if (iir == IIR_MLSC)
6527d5dc18SMarcel Moolenaar 			(void)uart_getreg(bas, REG_MSR);
6627d5dc18SMarcel Moolenaar 		uart_barrier(bas);
6727d5dc18SMarcel Moolenaar 		iir = uart_getreg(bas, REG_IIR);
6827d5dc18SMarcel Moolenaar 	}
6927d5dc18SMarcel Moolenaar }
7027d5dc18SMarcel Moolenaar 
7127d5dc18SMarcel Moolenaar static int
7227d5dc18SMarcel Moolenaar ns8250_delay(struct uart_bas *bas)
7327d5dc18SMarcel Moolenaar {
7427d5dc18SMarcel Moolenaar 	int divisor;
7527d5dc18SMarcel Moolenaar 	u_char lcr;
7627d5dc18SMarcel Moolenaar 
7727d5dc18SMarcel Moolenaar 	lcr = uart_getreg(bas, REG_LCR);
7827d5dc18SMarcel Moolenaar 	uart_setreg(bas, REG_LCR, lcr | LCR_DLAB);
7927d5dc18SMarcel Moolenaar 	uart_barrier(bas);
8058957d87SBenno Rice 	divisor = uart_getreg(bas, REG_DLL) | (uart_getreg(bas, REG_DLH) << 8);
8127d5dc18SMarcel Moolenaar 	uart_barrier(bas);
8227d5dc18SMarcel Moolenaar 	uart_setreg(bas, REG_LCR, lcr);
8327d5dc18SMarcel Moolenaar 	uart_barrier(bas);
8427d5dc18SMarcel Moolenaar 
8527d5dc18SMarcel Moolenaar 	/* 1/10th the time to transmit 1 character (estimate). */
86ebecffe9SMarcel Moolenaar 	if (divisor <= 134)
8727d5dc18SMarcel Moolenaar 		return (16000000 * divisor / bas->rclk);
88ebecffe9SMarcel Moolenaar 	return (16000 * divisor / (bas->rclk / 1000));
8927d5dc18SMarcel Moolenaar }
9027d5dc18SMarcel Moolenaar 
9127d5dc18SMarcel Moolenaar static int
9227d5dc18SMarcel Moolenaar ns8250_divisor(int rclk, int baudrate)
9327d5dc18SMarcel Moolenaar {
9427d5dc18SMarcel Moolenaar 	int actual_baud, divisor;
9527d5dc18SMarcel Moolenaar 	int error;
9627d5dc18SMarcel Moolenaar 
9727d5dc18SMarcel Moolenaar 	if (baudrate == 0)
9827d5dc18SMarcel Moolenaar 		return (0);
9927d5dc18SMarcel Moolenaar 
10027d5dc18SMarcel Moolenaar 	divisor = (rclk / (baudrate << 3) + 1) >> 1;
10127d5dc18SMarcel Moolenaar 	if (divisor == 0 || divisor >= 65536)
10227d5dc18SMarcel Moolenaar 		return (0);
10327d5dc18SMarcel Moolenaar 	actual_baud = rclk / (divisor << 4);
10427d5dc18SMarcel Moolenaar 
10527d5dc18SMarcel Moolenaar 	/* 10 times error in percent: */
10627d5dc18SMarcel Moolenaar 	error = ((actual_baud - baudrate) * 2000 / baudrate + 1) >> 1;
10727d5dc18SMarcel Moolenaar 
10827d5dc18SMarcel Moolenaar 	/* 3.0% maximum error tolerance: */
10927d5dc18SMarcel Moolenaar 	if (error < -30 || error > 30)
11027d5dc18SMarcel Moolenaar 		return (0);
11127d5dc18SMarcel Moolenaar 
11227d5dc18SMarcel Moolenaar 	return (divisor);
11327d5dc18SMarcel Moolenaar }
11427d5dc18SMarcel Moolenaar 
11527d5dc18SMarcel Moolenaar static int
11627d5dc18SMarcel Moolenaar ns8250_drain(struct uart_bas *bas, int what)
11727d5dc18SMarcel Moolenaar {
11827d5dc18SMarcel Moolenaar 	int delay, limit;
11927d5dc18SMarcel Moolenaar 
12027d5dc18SMarcel Moolenaar 	delay = ns8250_delay(bas);
12127d5dc18SMarcel Moolenaar 
12227d5dc18SMarcel Moolenaar 	if (what & UART_DRAIN_TRANSMITTER) {
12327d5dc18SMarcel Moolenaar 		/*
12427d5dc18SMarcel Moolenaar 		 * Pick an arbitrary high limit to avoid getting stuck in
12527d5dc18SMarcel Moolenaar 		 * an infinite loop when the hardware is broken. Make the
12627d5dc18SMarcel Moolenaar 		 * limit high enough to handle large FIFOs.
12727d5dc18SMarcel Moolenaar 		 */
12827d5dc18SMarcel Moolenaar 		limit = 10*1024;
12927d5dc18SMarcel Moolenaar 		while ((uart_getreg(bas, REG_LSR) & LSR_TEMT) == 0 && --limit)
13027d5dc18SMarcel Moolenaar 			DELAY(delay);
13127d5dc18SMarcel Moolenaar 		if (limit == 0) {
13227d5dc18SMarcel Moolenaar 			/* printf("ns8250: transmitter appears stuck... "); */
13327d5dc18SMarcel Moolenaar 			return (EIO);
13427d5dc18SMarcel Moolenaar 		}
13527d5dc18SMarcel Moolenaar 	}
13627d5dc18SMarcel Moolenaar 
13727d5dc18SMarcel Moolenaar 	if (what & UART_DRAIN_RECEIVER) {
13827d5dc18SMarcel Moolenaar 		/*
13927d5dc18SMarcel Moolenaar 		 * Pick an arbitrary high limit to avoid getting stuck in
14027d5dc18SMarcel Moolenaar 		 * an infinite loop when the hardware is broken. Make the
14127d5dc18SMarcel Moolenaar 		 * limit high enough to handle large FIFOs and integrated
14227d5dc18SMarcel Moolenaar 		 * UARTs. The HP rx2600 for example has 3 UARTs on the
14327d5dc18SMarcel Moolenaar 		 * management board that tend to get a lot of data send
14427d5dc18SMarcel Moolenaar 		 * to it when the UART is first activated.
14527d5dc18SMarcel Moolenaar 		 */
14627d5dc18SMarcel Moolenaar 		limit=10*4096;
14727d5dc18SMarcel Moolenaar 		while ((uart_getreg(bas, REG_LSR) & LSR_RXRDY) && --limit) {
14827d5dc18SMarcel Moolenaar 			(void)uart_getreg(bas, REG_DATA);
14927d5dc18SMarcel Moolenaar 			uart_barrier(bas);
15027d5dc18SMarcel Moolenaar 			DELAY(delay << 2);
15127d5dc18SMarcel Moolenaar 		}
15227d5dc18SMarcel Moolenaar 		if (limit == 0) {
15327d5dc18SMarcel Moolenaar 			/* printf("ns8250: receiver appears broken... "); */
15427d5dc18SMarcel Moolenaar 			return (EIO);
15527d5dc18SMarcel Moolenaar 		}
15627d5dc18SMarcel Moolenaar 	}
15727d5dc18SMarcel Moolenaar 
15827d5dc18SMarcel Moolenaar 	return (0);
15927d5dc18SMarcel Moolenaar }
16027d5dc18SMarcel Moolenaar 
16127d5dc18SMarcel Moolenaar /*
16227d5dc18SMarcel Moolenaar  * We can only flush UARTs with FIFOs. UARTs without FIFOs should be
16327d5dc18SMarcel Moolenaar  * drained. WARNING: this function clobbers the FIFO setting!
16427d5dc18SMarcel Moolenaar  */
16527d5dc18SMarcel Moolenaar static void
16627d5dc18SMarcel Moolenaar ns8250_flush(struct uart_bas *bas, int what)
16727d5dc18SMarcel Moolenaar {
16827d5dc18SMarcel Moolenaar 	uint8_t fcr;
16927d5dc18SMarcel Moolenaar 
17027d5dc18SMarcel Moolenaar 	fcr = FCR_ENABLE;
17127d5dc18SMarcel Moolenaar 	if (what & UART_FLUSH_TRANSMITTER)
17227d5dc18SMarcel Moolenaar 		fcr |= FCR_XMT_RST;
17327d5dc18SMarcel Moolenaar 	if (what & UART_FLUSH_RECEIVER)
17427d5dc18SMarcel Moolenaar 		fcr |= FCR_RCV_RST;
17527d5dc18SMarcel Moolenaar 	uart_setreg(bas, REG_FCR, fcr);
17627d5dc18SMarcel Moolenaar 	uart_barrier(bas);
17727d5dc18SMarcel Moolenaar }
17827d5dc18SMarcel Moolenaar 
17927d5dc18SMarcel Moolenaar static int
18027d5dc18SMarcel Moolenaar ns8250_param(struct uart_bas *bas, int baudrate, int databits, int stopbits,
18127d5dc18SMarcel Moolenaar     int parity)
18227d5dc18SMarcel Moolenaar {
18327d5dc18SMarcel Moolenaar 	int divisor;
18427d5dc18SMarcel Moolenaar 	uint8_t lcr;
18527d5dc18SMarcel Moolenaar 
18627d5dc18SMarcel Moolenaar 	lcr = 0;
18727d5dc18SMarcel Moolenaar 	if (databits >= 8)
18827d5dc18SMarcel Moolenaar 		lcr |= LCR_8BITS;
18927d5dc18SMarcel Moolenaar 	else if (databits == 7)
19027d5dc18SMarcel Moolenaar 		lcr |= LCR_7BITS;
19127d5dc18SMarcel Moolenaar 	else if (databits == 6)
19227d5dc18SMarcel Moolenaar 		lcr |= LCR_6BITS;
19327d5dc18SMarcel Moolenaar 	else
19427d5dc18SMarcel Moolenaar 		lcr |= LCR_5BITS;
19527d5dc18SMarcel Moolenaar 	if (stopbits > 1)
19627d5dc18SMarcel Moolenaar 		lcr |= LCR_STOPB;
19727d5dc18SMarcel Moolenaar 	lcr |= parity << 3;
19827d5dc18SMarcel Moolenaar 
19927d5dc18SMarcel Moolenaar 	/* Set baudrate. */
20027d5dc18SMarcel Moolenaar 	if (baudrate > 0) {
20127d5dc18SMarcel Moolenaar 		divisor = ns8250_divisor(bas->rclk, baudrate);
20227d5dc18SMarcel Moolenaar 		if (divisor == 0)
20327d5dc18SMarcel Moolenaar 			return (EINVAL);
20463f8efd3SMarcel Moolenaar 		uart_setreg(bas, REG_LCR, lcr | LCR_DLAB);
20563f8efd3SMarcel Moolenaar 		uart_barrier(bas);
20658957d87SBenno Rice 		uart_setreg(bas, REG_DLL, divisor & 0xff);
20758957d87SBenno Rice 		uart_setreg(bas, REG_DLH, (divisor >> 8) & 0xff);
20827d5dc18SMarcel Moolenaar 		uart_barrier(bas);
20927d5dc18SMarcel Moolenaar 	}
21027d5dc18SMarcel Moolenaar 
21127d5dc18SMarcel Moolenaar 	/* Set LCR and clear DLAB. */
21227d5dc18SMarcel Moolenaar 	uart_setreg(bas, REG_LCR, lcr);
21327d5dc18SMarcel Moolenaar 	uart_barrier(bas);
21427d5dc18SMarcel Moolenaar 	return (0);
21527d5dc18SMarcel Moolenaar }
21627d5dc18SMarcel Moolenaar 
21727d5dc18SMarcel Moolenaar /*
21827d5dc18SMarcel Moolenaar  * Low-level UART interface.
21927d5dc18SMarcel Moolenaar  */
22027d5dc18SMarcel Moolenaar static int ns8250_probe(struct uart_bas *bas);
22127d5dc18SMarcel Moolenaar static void ns8250_init(struct uart_bas *bas, int, int, int, int);
22227d5dc18SMarcel Moolenaar static void ns8250_term(struct uart_bas *bas);
22327d5dc18SMarcel Moolenaar static void ns8250_putc(struct uart_bas *bas, int);
22497202af2SMarius Strobl static int ns8250_rxready(struct uart_bas *bas);
225634e63c9SMarcel Moolenaar static int ns8250_getc(struct uart_bas *bas, struct mtx *);
22627d5dc18SMarcel Moolenaar 
227f8100ce2SMarcel Moolenaar static struct uart_ops uart_ns8250_ops = {
22827d5dc18SMarcel Moolenaar 	.probe = ns8250_probe,
22927d5dc18SMarcel Moolenaar 	.init = ns8250_init,
23027d5dc18SMarcel Moolenaar 	.term = ns8250_term,
23127d5dc18SMarcel Moolenaar 	.putc = ns8250_putc,
23297202af2SMarius Strobl 	.rxready = ns8250_rxready,
23327d5dc18SMarcel Moolenaar 	.getc = ns8250_getc,
23427d5dc18SMarcel Moolenaar };
23527d5dc18SMarcel Moolenaar 
23627d5dc18SMarcel Moolenaar static int
23727d5dc18SMarcel Moolenaar ns8250_probe(struct uart_bas *bas)
23827d5dc18SMarcel Moolenaar {
2398bceca4fSBenno Rice 	u_char val;
24027d5dc18SMarcel Moolenaar 
24127d5dc18SMarcel Moolenaar 	/* Check known 0 bits that don't depend on DLAB. */
24227d5dc18SMarcel Moolenaar 	val = uart_getreg(bas, REG_IIR);
24327d5dc18SMarcel Moolenaar 	if (val & 0x30)
24427d5dc18SMarcel Moolenaar 		return (ENXIO);
2455bdddc29SMarcel Moolenaar 	/*
2465bdddc29SMarcel Moolenaar 	 * Bit 6 of the MCR (= 0x40) appears to be 1 for the Sun1699
2475bdddc29SMarcel Moolenaar 	 * chip, but otherwise doesn't seem to have a function. In
2485bdddc29SMarcel Moolenaar 	 * other words, uart(4) works regardless. Ignore that bit so
2495bdddc29SMarcel Moolenaar 	 * the probe succeeds.
2505bdddc29SMarcel Moolenaar 	 */
25127d5dc18SMarcel Moolenaar 	val = uart_getreg(bas, REG_MCR);
2525bdddc29SMarcel Moolenaar 	if (val & 0xa0)
25327d5dc18SMarcel Moolenaar 		return (ENXIO);
25427d5dc18SMarcel Moolenaar 
25527d5dc18SMarcel Moolenaar 	return (0);
25627d5dc18SMarcel Moolenaar }
25727d5dc18SMarcel Moolenaar 
25827d5dc18SMarcel Moolenaar static void
25927d5dc18SMarcel Moolenaar ns8250_init(struct uart_bas *bas, int baudrate, int databits, int stopbits,
26027d5dc18SMarcel Moolenaar     int parity)
26127d5dc18SMarcel Moolenaar {
26258957d87SBenno Rice 	u_char	ier;
26327d5dc18SMarcel Moolenaar 
26427d5dc18SMarcel Moolenaar 	if (bas->rclk == 0)
26527d5dc18SMarcel Moolenaar 		bas->rclk = DEFAULT_RCLK;
26627d5dc18SMarcel Moolenaar 	ns8250_param(bas, baudrate, databits, stopbits, parity);
26727d5dc18SMarcel Moolenaar 
26827d5dc18SMarcel Moolenaar 	/* Disable all interrupt sources. */
2690aefb0a6SBenno Rice 	/*
2700aefb0a6SBenno Rice 	 * We use 0xe0 instead of 0xf0 as the mask because the XScale PXA
2710aefb0a6SBenno Rice 	 * UARTs split the receive time-out interrupt bit out separately as
2720aefb0a6SBenno Rice 	 * 0x10.  This gets handled by ier_mask and ier_rxbits below.
2730aefb0a6SBenno Rice 	 */
2740aefb0a6SBenno Rice 	ier = uart_getreg(bas, REG_IER) & 0xe0;
27558957d87SBenno Rice 	uart_setreg(bas, REG_IER, ier);
27627d5dc18SMarcel Moolenaar 	uart_barrier(bas);
27727d5dc18SMarcel Moolenaar 
27827d5dc18SMarcel Moolenaar 	/* Disable the FIFO (if present). */
27927d5dc18SMarcel Moolenaar 	uart_setreg(bas, REG_FCR, 0);
28027d5dc18SMarcel Moolenaar 	uart_barrier(bas);
28127d5dc18SMarcel Moolenaar 
28227d5dc18SMarcel Moolenaar 	/* Set RTS & DTR. */
28327d5dc18SMarcel Moolenaar 	uart_setreg(bas, REG_MCR, MCR_IE | MCR_RTS | MCR_DTR);
28427d5dc18SMarcel Moolenaar 	uart_barrier(bas);
28527d5dc18SMarcel Moolenaar 
28627d5dc18SMarcel Moolenaar 	ns8250_clrint(bas);
28727d5dc18SMarcel Moolenaar }
28827d5dc18SMarcel Moolenaar 
28927d5dc18SMarcel Moolenaar static void
29027d5dc18SMarcel Moolenaar ns8250_term(struct uart_bas *bas)
29127d5dc18SMarcel Moolenaar {
29227d5dc18SMarcel Moolenaar 
29327d5dc18SMarcel Moolenaar 	/* Clear RTS & DTR. */
29427d5dc18SMarcel Moolenaar 	uart_setreg(bas, REG_MCR, MCR_IE);
29527d5dc18SMarcel Moolenaar 	uart_barrier(bas);
29627d5dc18SMarcel Moolenaar }
29727d5dc18SMarcel Moolenaar 
29827d5dc18SMarcel Moolenaar static void
29927d5dc18SMarcel Moolenaar ns8250_putc(struct uart_bas *bas, int c)
30027d5dc18SMarcel Moolenaar {
30135777a2aSMarcel Moolenaar 	int limit;
30227d5dc18SMarcel Moolenaar 
30335777a2aSMarcel Moolenaar 	limit = 250000;
30427d5dc18SMarcel Moolenaar 	while ((uart_getreg(bas, REG_LSR) & LSR_THRE) == 0 && --limit)
30535777a2aSMarcel Moolenaar 		DELAY(4);
30627d5dc18SMarcel Moolenaar 	uart_setreg(bas, REG_DATA, c);
3074e55f723SMarcel Moolenaar 	uart_barrier(bas);
30835777a2aSMarcel Moolenaar 	limit = 250000;
30927d5dc18SMarcel Moolenaar 	while ((uart_getreg(bas, REG_LSR) & LSR_TEMT) == 0 && --limit)
31035777a2aSMarcel Moolenaar 		DELAY(4);
31127d5dc18SMarcel Moolenaar }
31227d5dc18SMarcel Moolenaar 
31327d5dc18SMarcel Moolenaar static int
31497202af2SMarius Strobl ns8250_rxready(struct uart_bas *bas)
31527d5dc18SMarcel Moolenaar {
31627d5dc18SMarcel Moolenaar 
31797202af2SMarius Strobl 	return ((uart_getreg(bas, REG_LSR) & LSR_RXRDY) != 0 ? 1 : 0);
31827d5dc18SMarcel Moolenaar }
31927d5dc18SMarcel Moolenaar 
32027d5dc18SMarcel Moolenaar static int
321634e63c9SMarcel Moolenaar ns8250_getc(struct uart_bas *bas, struct mtx *hwmtx)
32227d5dc18SMarcel Moolenaar {
32335777a2aSMarcel Moolenaar 	int c;
324634e63c9SMarcel Moolenaar 
325634e63c9SMarcel Moolenaar 	uart_lock(hwmtx);
32627d5dc18SMarcel Moolenaar 
327634e63c9SMarcel Moolenaar 	while ((uart_getreg(bas, REG_LSR) & LSR_RXRDY) == 0) {
328634e63c9SMarcel Moolenaar 		uart_unlock(hwmtx);
32935777a2aSMarcel Moolenaar 		DELAY(4);
330634e63c9SMarcel Moolenaar 		uart_lock(hwmtx);
331634e63c9SMarcel Moolenaar 	}
332634e63c9SMarcel Moolenaar 
333634e63c9SMarcel Moolenaar 	c = uart_getreg(bas, REG_DATA);
334634e63c9SMarcel Moolenaar 
335634e63c9SMarcel Moolenaar 	uart_unlock(hwmtx);
336634e63c9SMarcel Moolenaar 
337634e63c9SMarcel Moolenaar 	return (c);
33827d5dc18SMarcel Moolenaar }
33927d5dc18SMarcel Moolenaar 
34027d5dc18SMarcel Moolenaar /*
34127d5dc18SMarcel Moolenaar  * High-level UART interface.
34227d5dc18SMarcel Moolenaar  */
34327d5dc18SMarcel Moolenaar struct ns8250_softc {
34427d5dc18SMarcel Moolenaar 	struct uart_softc base;
34527d5dc18SMarcel Moolenaar 	uint8_t		fcr;
34627d5dc18SMarcel Moolenaar 	uint8_t		ier;
34727d5dc18SMarcel Moolenaar 	uint8_t		mcr;
3480aefb0a6SBenno Rice 
3490aefb0a6SBenno Rice 	uint8_t		ier_mask;
3500aefb0a6SBenno Rice 	uint8_t		ier_rxbits;
35127d5dc18SMarcel Moolenaar };
35227d5dc18SMarcel Moolenaar 
35327d5dc18SMarcel Moolenaar static int ns8250_bus_attach(struct uart_softc *);
35427d5dc18SMarcel Moolenaar static int ns8250_bus_detach(struct uart_softc *);
35527d5dc18SMarcel Moolenaar static int ns8250_bus_flush(struct uart_softc *, int);
35627d5dc18SMarcel Moolenaar static int ns8250_bus_getsig(struct uart_softc *);
35727d5dc18SMarcel Moolenaar static int ns8250_bus_ioctl(struct uart_softc *, int, intptr_t);
35827d5dc18SMarcel Moolenaar static int ns8250_bus_ipend(struct uart_softc *);
35927d5dc18SMarcel Moolenaar static int ns8250_bus_param(struct uart_softc *, int, int, int, int);
36027d5dc18SMarcel Moolenaar static int ns8250_bus_probe(struct uart_softc *);
36127d5dc18SMarcel Moolenaar static int ns8250_bus_receive(struct uart_softc *);
36227d5dc18SMarcel Moolenaar static int ns8250_bus_setsig(struct uart_softc *, int);
36327d5dc18SMarcel Moolenaar static int ns8250_bus_transmit(struct uart_softc *);
36427d5dc18SMarcel Moolenaar 
36527d5dc18SMarcel Moolenaar static kobj_method_t ns8250_methods[] = {
36627d5dc18SMarcel Moolenaar 	KOBJMETHOD(uart_attach,		ns8250_bus_attach),
36727d5dc18SMarcel Moolenaar 	KOBJMETHOD(uart_detach,		ns8250_bus_detach),
36827d5dc18SMarcel Moolenaar 	KOBJMETHOD(uart_flush,		ns8250_bus_flush),
36927d5dc18SMarcel Moolenaar 	KOBJMETHOD(uart_getsig,		ns8250_bus_getsig),
37027d5dc18SMarcel Moolenaar 	KOBJMETHOD(uart_ioctl,		ns8250_bus_ioctl),
37127d5dc18SMarcel Moolenaar 	KOBJMETHOD(uart_ipend,		ns8250_bus_ipend),
37227d5dc18SMarcel Moolenaar 	KOBJMETHOD(uart_param,		ns8250_bus_param),
37327d5dc18SMarcel Moolenaar 	KOBJMETHOD(uart_probe,		ns8250_bus_probe),
37427d5dc18SMarcel Moolenaar 	KOBJMETHOD(uart_receive,	ns8250_bus_receive),
37527d5dc18SMarcel Moolenaar 	KOBJMETHOD(uart_setsig,		ns8250_bus_setsig),
37627d5dc18SMarcel Moolenaar 	KOBJMETHOD(uart_transmit,	ns8250_bus_transmit),
37727d5dc18SMarcel Moolenaar 	{ 0, 0 }
37827d5dc18SMarcel Moolenaar };
37927d5dc18SMarcel Moolenaar 
38027d5dc18SMarcel Moolenaar struct uart_class uart_ns8250_class = {
381f8100ce2SMarcel Moolenaar 	"ns8250",
38227d5dc18SMarcel Moolenaar 	ns8250_methods,
38327d5dc18SMarcel Moolenaar 	sizeof(struct ns8250_softc),
384f8100ce2SMarcel Moolenaar 	.uc_ops = &uart_ns8250_ops,
38527d5dc18SMarcel Moolenaar 	.uc_range = 8,
38627d5dc18SMarcel Moolenaar 	.uc_rclk = DEFAULT_RCLK
38727d5dc18SMarcel Moolenaar };
38827d5dc18SMarcel Moolenaar 
38927d5dc18SMarcel Moolenaar #define	SIGCHG(c, i, s, d)				\
39027d5dc18SMarcel Moolenaar 	if (c) {					\
39127d5dc18SMarcel Moolenaar 		i |= (i & s) ? s : s | d;		\
39227d5dc18SMarcel Moolenaar 	} else {					\
39327d5dc18SMarcel Moolenaar 		i = (i & s) ? (i & ~s) | d : i;		\
39427d5dc18SMarcel Moolenaar 	}
39527d5dc18SMarcel Moolenaar 
39627d5dc18SMarcel Moolenaar static int
39727d5dc18SMarcel Moolenaar ns8250_bus_attach(struct uart_softc *sc)
39827d5dc18SMarcel Moolenaar {
39927d5dc18SMarcel Moolenaar 	struct ns8250_softc *ns8250 = (struct ns8250_softc*)sc;
40027d5dc18SMarcel Moolenaar 	struct uart_bas *bas;
401823c77d7SSam Leffler 	unsigned int ivar;
40227d5dc18SMarcel Moolenaar 
40327d5dc18SMarcel Moolenaar 	bas = &sc->sc_bas;
40427d5dc18SMarcel Moolenaar 
40527d5dc18SMarcel Moolenaar 	ns8250->mcr = uart_getreg(bas, REG_MCR);
406823c77d7SSam Leffler 	ns8250->fcr = FCR_ENABLE;
407823c77d7SSam Leffler 	if (!resource_int_value("uart", device_get_unit(sc->sc_dev), "flags",
408823c77d7SSam Leffler 	    &ivar)) {
409823c77d7SSam Leffler 		if (UART_FLAGS_FCR_RX_LOW(ivar))
410823c77d7SSam Leffler 			ns8250->fcr |= FCR_RX_LOW;
411823c77d7SSam Leffler 		else if (UART_FLAGS_FCR_RX_MEDL(ivar))
412823c77d7SSam Leffler 			ns8250->fcr |= FCR_RX_MEDL;
413823c77d7SSam Leffler 		else if (UART_FLAGS_FCR_RX_HIGH(ivar))
414823c77d7SSam Leffler 			ns8250->fcr |= FCR_RX_HIGH;
415823c77d7SSam Leffler 		else
416823c77d7SSam Leffler 			ns8250->fcr |= FCR_RX_MEDH;
417823c77d7SSam Leffler 	} else
418823c77d7SSam Leffler 		ns8250->fcr |= FCR_RX_MEDH;
4190aefb0a6SBenno Rice 
4200aefb0a6SBenno Rice 	/* Get IER mask */
4210aefb0a6SBenno Rice 	ivar = 0xf0;
4220aefb0a6SBenno Rice 	resource_int_value("uart", device_get_unit(sc->sc_dev), "ier_mask",
4230aefb0a6SBenno Rice 	    &ivar);
4240aefb0a6SBenno Rice 	ns8250->ier_mask = (uint8_t)(ivar & 0xff);
4250aefb0a6SBenno Rice 
4260aefb0a6SBenno Rice 	/* Get IER RX interrupt bits */
4270aefb0a6SBenno Rice 	ivar = IER_EMSC | IER_ERLS | IER_ERXRDY;
4280aefb0a6SBenno Rice 	resource_int_value("uart", device_get_unit(sc->sc_dev), "ier_rxbits",
4290aefb0a6SBenno Rice 	    &ivar);
4300aefb0a6SBenno Rice 	ns8250->ier_rxbits = (uint8_t)(ivar & 0xff);
4310aefb0a6SBenno Rice 
43227d5dc18SMarcel Moolenaar 	uart_setreg(bas, REG_FCR, ns8250->fcr);
43327d5dc18SMarcel Moolenaar 	uart_barrier(bas);
43427d5dc18SMarcel Moolenaar 	ns8250_bus_flush(sc, UART_FLUSH_RECEIVER|UART_FLUSH_TRANSMITTER);
43527d5dc18SMarcel Moolenaar 
43627d5dc18SMarcel Moolenaar 	if (ns8250->mcr & MCR_DTR)
43728710806SPoul-Henning Kamp 		sc->sc_hwsig |= SER_DTR;
43827d5dc18SMarcel Moolenaar 	if (ns8250->mcr & MCR_RTS)
43928710806SPoul-Henning Kamp 		sc->sc_hwsig |= SER_RTS;
44027d5dc18SMarcel Moolenaar 	ns8250_bus_getsig(sc);
44127d5dc18SMarcel Moolenaar 
44227d5dc18SMarcel Moolenaar 	ns8250_clrint(bas);
4430aefb0a6SBenno Rice 	ns8250->ier = uart_getreg(bas, REG_IER) & ns8250->ier_mask;
4440aefb0a6SBenno Rice 	ns8250->ier |= ns8250->ier_rxbits;
44527d5dc18SMarcel Moolenaar 	uart_setreg(bas, REG_IER, ns8250->ier);
44627d5dc18SMarcel Moolenaar 	uart_barrier(bas);
4470aefb0a6SBenno Rice 
44827d5dc18SMarcel Moolenaar 	return (0);
44927d5dc18SMarcel Moolenaar }
45027d5dc18SMarcel Moolenaar 
45127d5dc18SMarcel Moolenaar static int
45227d5dc18SMarcel Moolenaar ns8250_bus_detach(struct uart_softc *sc)
45327d5dc18SMarcel Moolenaar {
4540aefb0a6SBenno Rice 	struct ns8250_softc *ns8250;
45527d5dc18SMarcel Moolenaar 	struct uart_bas *bas;
45658957d87SBenno Rice 	u_char ier;
45727d5dc18SMarcel Moolenaar 
4580aefb0a6SBenno Rice 	ns8250 = (struct ns8250_softc *)sc;
45927d5dc18SMarcel Moolenaar 	bas = &sc->sc_bas;
4600aefb0a6SBenno Rice 	ier = uart_getreg(bas, REG_IER) & ns8250->ier_mask;
46158957d87SBenno Rice 	uart_setreg(bas, REG_IER, ier);
46227d5dc18SMarcel Moolenaar 	uart_barrier(bas);
46327d5dc18SMarcel Moolenaar 	ns8250_clrint(bas);
46427d5dc18SMarcel Moolenaar 	return (0);
46527d5dc18SMarcel Moolenaar }
46627d5dc18SMarcel Moolenaar 
46727d5dc18SMarcel Moolenaar static int
46827d5dc18SMarcel Moolenaar ns8250_bus_flush(struct uart_softc *sc, int what)
46927d5dc18SMarcel Moolenaar {
47027d5dc18SMarcel Moolenaar 	struct ns8250_softc *ns8250 = (struct ns8250_softc*)sc;
47127d5dc18SMarcel Moolenaar 	struct uart_bas *bas;
47206287620SMarcel Moolenaar 	int error;
47327d5dc18SMarcel Moolenaar 
47427d5dc18SMarcel Moolenaar 	bas = &sc->sc_bas;
4758af03381SMarcel Moolenaar 	uart_lock(sc->sc_hwmtx);
4768d1289feSMarcel Moolenaar 	if (sc->sc_rxfifosz > 1) {
47727d5dc18SMarcel Moolenaar 		ns8250_flush(bas, what);
47827d5dc18SMarcel Moolenaar 		uart_setreg(bas, REG_FCR, ns8250->fcr);
47927d5dc18SMarcel Moolenaar 		uart_barrier(bas);
48006287620SMarcel Moolenaar 		error = 0;
48106287620SMarcel Moolenaar 	} else
48206287620SMarcel Moolenaar 		error = ns8250_drain(bas, what);
4838af03381SMarcel Moolenaar 	uart_unlock(sc->sc_hwmtx);
48406287620SMarcel Moolenaar 	return (error);
48527d5dc18SMarcel Moolenaar }
48627d5dc18SMarcel Moolenaar 
48727d5dc18SMarcel Moolenaar static int
48827d5dc18SMarcel Moolenaar ns8250_bus_getsig(struct uart_softc *sc)
48927d5dc18SMarcel Moolenaar {
49027d5dc18SMarcel Moolenaar 	uint32_t new, old, sig;
49127d5dc18SMarcel Moolenaar 	uint8_t msr;
49227d5dc18SMarcel Moolenaar 
49327d5dc18SMarcel Moolenaar 	do {
49427d5dc18SMarcel Moolenaar 		old = sc->sc_hwsig;
49527d5dc18SMarcel Moolenaar 		sig = old;
4968af03381SMarcel Moolenaar 		uart_lock(sc->sc_hwmtx);
49727d5dc18SMarcel Moolenaar 		msr = uart_getreg(&sc->sc_bas, REG_MSR);
4988af03381SMarcel Moolenaar 		uart_unlock(sc->sc_hwmtx);
49928710806SPoul-Henning Kamp 		SIGCHG(msr & MSR_DSR, sig, SER_DSR, SER_DDSR);
50028710806SPoul-Henning Kamp 		SIGCHG(msr & MSR_CTS, sig, SER_CTS, SER_DCTS);
50128710806SPoul-Henning Kamp 		SIGCHG(msr & MSR_DCD, sig, SER_DCD, SER_DDCD);
50228710806SPoul-Henning Kamp 		SIGCHG(msr & MSR_RI,  sig, SER_RI,  SER_DRI);
503ea549414SMarcel Moolenaar 		new = sig & ~SER_MASK_DELTA;
50427d5dc18SMarcel Moolenaar 	} while (!atomic_cmpset_32(&sc->sc_hwsig, old, new));
50527d5dc18SMarcel Moolenaar 	return (sig);
50627d5dc18SMarcel Moolenaar }
50727d5dc18SMarcel Moolenaar 
50827d5dc18SMarcel Moolenaar static int
50927d5dc18SMarcel Moolenaar ns8250_bus_ioctl(struct uart_softc *sc, int request, intptr_t data)
51027d5dc18SMarcel Moolenaar {
51127d5dc18SMarcel Moolenaar 	struct uart_bas *bas;
512bfa307a3SMarcel Moolenaar 	int baudrate, divisor, error;
51384c7b427SMarcel Moolenaar 	uint8_t efr, lcr;
51427d5dc18SMarcel Moolenaar 
51527d5dc18SMarcel Moolenaar 	bas = &sc->sc_bas;
51606287620SMarcel Moolenaar 	error = 0;
5178af03381SMarcel Moolenaar 	uart_lock(sc->sc_hwmtx);
51827d5dc18SMarcel Moolenaar 	switch (request) {
51927d5dc18SMarcel Moolenaar 	case UART_IOCTL_BREAK:
52027d5dc18SMarcel Moolenaar 		lcr = uart_getreg(bas, REG_LCR);
52127d5dc18SMarcel Moolenaar 		if (data)
52227d5dc18SMarcel Moolenaar 			lcr |= LCR_SBREAK;
52327d5dc18SMarcel Moolenaar 		else
52427d5dc18SMarcel Moolenaar 			lcr &= ~LCR_SBREAK;
52527d5dc18SMarcel Moolenaar 		uart_setreg(bas, REG_LCR, lcr);
52627d5dc18SMarcel Moolenaar 		uart_barrier(bas);
52727d5dc18SMarcel Moolenaar 		break;
52884c7b427SMarcel Moolenaar 	case UART_IOCTL_IFLOW:
52984c7b427SMarcel Moolenaar 		lcr = uart_getreg(bas, REG_LCR);
53084c7b427SMarcel Moolenaar 		uart_barrier(bas);
53184c7b427SMarcel Moolenaar 		uart_setreg(bas, REG_LCR, 0xbf);
53284c7b427SMarcel Moolenaar 		uart_barrier(bas);
53384c7b427SMarcel Moolenaar 		efr = uart_getreg(bas, REG_EFR);
53484c7b427SMarcel Moolenaar 		if (data)
53584c7b427SMarcel Moolenaar 			efr |= EFR_RTS;
53684c7b427SMarcel Moolenaar 		else
53784c7b427SMarcel Moolenaar 			efr &= ~EFR_RTS;
53884c7b427SMarcel Moolenaar 		uart_setreg(bas, REG_EFR, efr);
53984c7b427SMarcel Moolenaar 		uart_barrier(bas);
54084c7b427SMarcel Moolenaar 		uart_setreg(bas, REG_LCR, lcr);
54184c7b427SMarcel Moolenaar 		uart_barrier(bas);
54284c7b427SMarcel Moolenaar 		break;
54384c7b427SMarcel Moolenaar 	case UART_IOCTL_OFLOW:
54484c7b427SMarcel Moolenaar 		lcr = uart_getreg(bas, REG_LCR);
54584c7b427SMarcel Moolenaar 		uart_barrier(bas);
54684c7b427SMarcel Moolenaar 		uart_setreg(bas, REG_LCR, 0xbf);
54784c7b427SMarcel Moolenaar 		uart_barrier(bas);
54884c7b427SMarcel Moolenaar 		efr = uart_getreg(bas, REG_EFR);
54984c7b427SMarcel Moolenaar 		if (data)
55084c7b427SMarcel Moolenaar 			efr |= EFR_CTS;
55184c7b427SMarcel Moolenaar 		else
55284c7b427SMarcel Moolenaar 			efr &= ~EFR_CTS;
55384c7b427SMarcel Moolenaar 		uart_setreg(bas, REG_EFR, efr);
55484c7b427SMarcel Moolenaar 		uart_barrier(bas);
55584c7b427SMarcel Moolenaar 		uart_setreg(bas, REG_LCR, lcr);
55684c7b427SMarcel Moolenaar 		uart_barrier(bas);
55784c7b427SMarcel Moolenaar 		break;
558d8518925SMarcel Moolenaar 	case UART_IOCTL_BAUD:
559d8518925SMarcel Moolenaar 		lcr = uart_getreg(bas, REG_LCR);
560d8518925SMarcel Moolenaar 		uart_setreg(bas, REG_LCR, lcr | LCR_DLAB);
561d8518925SMarcel Moolenaar 		uart_barrier(bas);
56258957d87SBenno Rice 		divisor = uart_getreg(bas, REG_DLL) |
56358957d87SBenno Rice 		    (uart_getreg(bas, REG_DLH) << 8);
564d8518925SMarcel Moolenaar 		uart_barrier(bas);
565d8518925SMarcel Moolenaar 		uart_setreg(bas, REG_LCR, lcr);
566d8518925SMarcel Moolenaar 		uart_barrier(bas);
567bfa307a3SMarcel Moolenaar 		baudrate = (divisor > 0) ? bas->rclk / divisor / 16 : 0;
568bfa307a3SMarcel Moolenaar 		if (baudrate > 0)
569bfa307a3SMarcel Moolenaar 			*(int*)data = baudrate;
570bfa307a3SMarcel Moolenaar 		else
571bfa307a3SMarcel Moolenaar 			error = ENXIO;
572d8518925SMarcel Moolenaar 		break;
57327d5dc18SMarcel Moolenaar 	default:
57406287620SMarcel Moolenaar 		error = EINVAL;
57506287620SMarcel Moolenaar 		break;
57627d5dc18SMarcel Moolenaar 	}
5778af03381SMarcel Moolenaar 	uart_unlock(sc->sc_hwmtx);
57806287620SMarcel Moolenaar 	return (error);
57927d5dc18SMarcel Moolenaar }
58027d5dc18SMarcel Moolenaar 
58127d5dc18SMarcel Moolenaar static int
58227d5dc18SMarcel Moolenaar ns8250_bus_ipend(struct uart_softc *sc)
58327d5dc18SMarcel Moolenaar {
58427d5dc18SMarcel Moolenaar 	struct uart_bas *bas;
58527d5dc18SMarcel Moolenaar 	int ipend;
58627d5dc18SMarcel Moolenaar 	uint8_t iir, lsr;
58727d5dc18SMarcel Moolenaar 
58827d5dc18SMarcel Moolenaar 	bas = &sc->sc_bas;
5898af03381SMarcel Moolenaar 	uart_lock(sc->sc_hwmtx);
59027d5dc18SMarcel Moolenaar 	iir = uart_getreg(bas, REG_IIR);
59106287620SMarcel Moolenaar 	if (iir & IIR_NOPEND) {
5928af03381SMarcel Moolenaar 		uart_unlock(sc->sc_hwmtx);
59327d5dc18SMarcel Moolenaar 		return (0);
59406287620SMarcel Moolenaar 	}
59527d5dc18SMarcel Moolenaar 	ipend = 0;
59627d5dc18SMarcel Moolenaar 	if (iir & IIR_RXRDY) {
59727d5dc18SMarcel Moolenaar 		lsr = uart_getreg(bas, REG_LSR);
59827d5dc18SMarcel Moolenaar 		if (lsr & LSR_OE)
5992d511805SMarcel Moolenaar 			ipend |= SER_INT_OVERRUN;
60027d5dc18SMarcel Moolenaar 		if (lsr & LSR_BI)
6012d511805SMarcel Moolenaar 			ipend |= SER_INT_BREAK;
60227d5dc18SMarcel Moolenaar 		if (lsr & LSR_RXRDY)
6032d511805SMarcel Moolenaar 			ipend |= SER_INT_RXREADY;
60427d5dc18SMarcel Moolenaar 	} else {
60527d5dc18SMarcel Moolenaar 		if (iir & IIR_TXRDY)
6062d511805SMarcel Moolenaar 			ipend |= SER_INT_TXIDLE;
60727d5dc18SMarcel Moolenaar 		else
6082d511805SMarcel Moolenaar 			ipend |= SER_INT_SIGCHG;
60927d5dc18SMarcel Moolenaar 	}
610d7ae5af5SMarcel Moolenaar 	if (ipend == 0)
611d7ae5af5SMarcel Moolenaar 		ns8250_clrint(bas);
612d7ae5af5SMarcel Moolenaar 	uart_unlock(sc->sc_hwmtx);
613f6ffc3c2SMarius Strobl 	return (ipend);
61427d5dc18SMarcel Moolenaar }
61527d5dc18SMarcel Moolenaar 
61627d5dc18SMarcel Moolenaar static int
61727d5dc18SMarcel Moolenaar ns8250_bus_param(struct uart_softc *sc, int baudrate, int databits,
61827d5dc18SMarcel Moolenaar     int stopbits, int parity)
61927d5dc18SMarcel Moolenaar {
62027d5dc18SMarcel Moolenaar 	struct uart_bas *bas;
62106287620SMarcel Moolenaar 	int error;
62227d5dc18SMarcel Moolenaar 
62327d5dc18SMarcel Moolenaar 	bas = &sc->sc_bas;
6248af03381SMarcel Moolenaar 	uart_lock(sc->sc_hwmtx);
62506287620SMarcel Moolenaar 	error = ns8250_param(bas, baudrate, databits, stopbits, parity);
6268af03381SMarcel Moolenaar 	uart_unlock(sc->sc_hwmtx);
62706287620SMarcel Moolenaar 	return (error);
62827d5dc18SMarcel Moolenaar }
62927d5dc18SMarcel Moolenaar 
63027d5dc18SMarcel Moolenaar static int
63127d5dc18SMarcel Moolenaar ns8250_bus_probe(struct uart_softc *sc)
63227d5dc18SMarcel Moolenaar {
6330aefb0a6SBenno Rice 	struct ns8250_softc *ns8250;
63427d5dc18SMarcel Moolenaar 	struct uart_bas *bas;
63527d5dc18SMarcel Moolenaar 	int count, delay, error, limit;
63658957d87SBenno Rice 	uint8_t lsr, mcr, ier;
63727d5dc18SMarcel Moolenaar 
6380aefb0a6SBenno Rice 	ns8250 = (struct ns8250_softc *)sc;
63927d5dc18SMarcel Moolenaar 	bas = &sc->sc_bas;
64027d5dc18SMarcel Moolenaar 
64127d5dc18SMarcel Moolenaar 	error = ns8250_probe(bas);
64227d5dc18SMarcel Moolenaar 	if (error)
64327d5dc18SMarcel Moolenaar 		return (error);
64427d5dc18SMarcel Moolenaar 
64527d5dc18SMarcel Moolenaar 	mcr = MCR_IE;
64627d5dc18SMarcel Moolenaar 	if (sc->sc_sysdev == NULL) {
64727d5dc18SMarcel Moolenaar 		/* By using ns8250_init() we also set DTR and RTS. */
648d902fb71SMarcel Moolenaar 		ns8250_init(bas, 115200, 8, 1, UART_PARITY_NONE);
64927d5dc18SMarcel Moolenaar 	} else
65027d5dc18SMarcel Moolenaar 		mcr |= MCR_DTR | MCR_RTS;
65127d5dc18SMarcel Moolenaar 
65227d5dc18SMarcel Moolenaar 	error = ns8250_drain(bas, UART_DRAIN_TRANSMITTER);
65327d5dc18SMarcel Moolenaar 	if (error)
65427d5dc18SMarcel Moolenaar 		return (error);
65527d5dc18SMarcel Moolenaar 
65627d5dc18SMarcel Moolenaar 	/*
65727d5dc18SMarcel Moolenaar 	 * Set loopback mode. This avoids having garbage on the wire and
65827d5dc18SMarcel Moolenaar 	 * also allows us send and receive data. We set DTR and RTS to
65927d5dc18SMarcel Moolenaar 	 * avoid the possibility that automatic flow-control prevents
66089eef2deSThomas Moestl 	 * any data from being sent.
66127d5dc18SMarcel Moolenaar 	 */
66289eef2deSThomas Moestl 	uart_setreg(bas, REG_MCR, MCR_LOOPBACK | MCR_IE | MCR_DTR | MCR_RTS);
66327d5dc18SMarcel Moolenaar 	uart_barrier(bas);
66427d5dc18SMarcel Moolenaar 
66527d5dc18SMarcel Moolenaar 	/*
66627d5dc18SMarcel Moolenaar 	 * Enable FIFOs. And check that the UART has them. If not, we're
66789eef2deSThomas Moestl 	 * done. Since this is the first time we enable the FIFOs, we reset
66889eef2deSThomas Moestl 	 * them.
66927d5dc18SMarcel Moolenaar 	 */
67027d5dc18SMarcel Moolenaar 	uart_setreg(bas, REG_FCR, FCR_ENABLE);
67127d5dc18SMarcel Moolenaar 	uart_barrier(bas);
6728d1289feSMarcel Moolenaar 	if (!(uart_getreg(bas, REG_IIR) & IIR_FIFO_MASK)) {
67327d5dc18SMarcel Moolenaar 		/*
67427d5dc18SMarcel Moolenaar 		 * NS16450 or INS8250. We don't bother to differentiate
67527d5dc18SMarcel Moolenaar 		 * between them. They're too old to be interesting.
67627d5dc18SMarcel Moolenaar 		 */
67727d5dc18SMarcel Moolenaar 		uart_setreg(bas, REG_MCR, mcr);
67827d5dc18SMarcel Moolenaar 		uart_barrier(bas);
6798d1289feSMarcel Moolenaar 		sc->sc_rxfifosz = sc->sc_txfifosz = 1;
68027d5dc18SMarcel Moolenaar 		device_set_desc(sc->sc_dev, "8250 or 16450 or compatible");
68127d5dc18SMarcel Moolenaar 		return (0);
68227d5dc18SMarcel Moolenaar 	}
68327d5dc18SMarcel Moolenaar 
68489eef2deSThomas Moestl 	uart_setreg(bas, REG_FCR, FCR_ENABLE | FCR_XMT_RST | FCR_RCV_RST);
68527d5dc18SMarcel Moolenaar 	uart_barrier(bas);
68627d5dc18SMarcel Moolenaar 
68727d5dc18SMarcel Moolenaar 	count = 0;
68827d5dc18SMarcel Moolenaar 	delay = ns8250_delay(bas);
68927d5dc18SMarcel Moolenaar 
69027d5dc18SMarcel Moolenaar 	/* We have FIFOs. Drain the transmitter and receiver. */
69127d5dc18SMarcel Moolenaar 	error = ns8250_drain(bas, UART_DRAIN_RECEIVER|UART_DRAIN_TRANSMITTER);
69227d5dc18SMarcel Moolenaar 	if (error) {
69327d5dc18SMarcel Moolenaar 		uart_setreg(bas, REG_MCR, mcr);
69427d5dc18SMarcel Moolenaar 		uart_setreg(bas, REG_FCR, 0);
69527d5dc18SMarcel Moolenaar 		uart_barrier(bas);
69627d5dc18SMarcel Moolenaar 		goto describe;
69727d5dc18SMarcel Moolenaar 	}
69827d5dc18SMarcel Moolenaar 
69927d5dc18SMarcel Moolenaar 	/*
70027d5dc18SMarcel Moolenaar 	 * We should have a sufficiently clean "pipe" to determine the
70127d5dc18SMarcel Moolenaar 	 * size of the FIFOs. We send as much characters as is reasonable
7026bccea7cSRebecca Cran 	 * and wait for the overflow bit in the LSR register to be
70389eef2deSThomas Moestl 	 * asserted, counting the characters as we send them. Based on
70489eef2deSThomas Moestl 	 * that count we know the FIFO size.
70527d5dc18SMarcel Moolenaar 	 */
70689eef2deSThomas Moestl 	do {
70727d5dc18SMarcel Moolenaar 		uart_setreg(bas, REG_DATA, 0);
70827d5dc18SMarcel Moolenaar 		uart_barrier(bas);
70927d5dc18SMarcel Moolenaar 		count++;
71027d5dc18SMarcel Moolenaar 
71127d5dc18SMarcel Moolenaar 		limit = 30;
71289eef2deSThomas Moestl 		lsr = 0;
71389eef2deSThomas Moestl 		/*
71489eef2deSThomas Moestl 		 * LSR bits are cleared upon read, so we must accumulate
71589eef2deSThomas Moestl 		 * them to be able to test LSR_OE below.
71689eef2deSThomas Moestl 		 */
71789eef2deSThomas Moestl 		while (((lsr |= uart_getreg(bas, REG_LSR)) & LSR_TEMT) == 0 &&
71889eef2deSThomas Moestl 		    --limit)
71927d5dc18SMarcel Moolenaar 			DELAY(delay);
72027d5dc18SMarcel Moolenaar 		if (limit == 0) {
7210aefb0a6SBenno Rice 			ier = uart_getreg(bas, REG_IER) & ns8250->ier_mask;
72258957d87SBenno Rice 			uart_setreg(bas, REG_IER, ier);
72327d5dc18SMarcel Moolenaar 			uart_setreg(bas, REG_MCR, mcr);
72427d5dc18SMarcel Moolenaar 			uart_setreg(bas, REG_FCR, 0);
72527d5dc18SMarcel Moolenaar 			uart_barrier(bas);
72627d5dc18SMarcel Moolenaar 			count = 0;
72727d5dc18SMarcel Moolenaar 			goto describe;
72827d5dc18SMarcel Moolenaar 		}
729d882cf92SMarcel Moolenaar 	} while ((lsr & LSR_OE) == 0 && count < 130);
73089eef2deSThomas Moestl 	count--;
73127d5dc18SMarcel Moolenaar 
73227d5dc18SMarcel Moolenaar 	uart_setreg(bas, REG_MCR, mcr);
73327d5dc18SMarcel Moolenaar 
73427d5dc18SMarcel Moolenaar 	/* Reset FIFOs. */
73527d5dc18SMarcel Moolenaar 	ns8250_flush(bas, UART_FLUSH_RECEIVER|UART_FLUSH_TRANSMITTER);
73627d5dc18SMarcel Moolenaar 
73727d5dc18SMarcel Moolenaar  describe:
73889eef2deSThomas Moestl 	if (count >= 14 && count <= 16) {
73927d5dc18SMarcel Moolenaar 		sc->sc_rxfifosz = 16;
74027d5dc18SMarcel Moolenaar 		device_set_desc(sc->sc_dev, "16550 or compatible");
74189eef2deSThomas Moestl 	} else if (count >= 28 && count <= 32) {
74227d5dc18SMarcel Moolenaar 		sc->sc_rxfifosz = 32;
74327d5dc18SMarcel Moolenaar 		device_set_desc(sc->sc_dev, "16650 or compatible");
74489eef2deSThomas Moestl 	} else if (count >= 56 && count <= 64) {
74527d5dc18SMarcel Moolenaar 		sc->sc_rxfifosz = 64;
74627d5dc18SMarcel Moolenaar 		device_set_desc(sc->sc_dev, "16750 or compatible");
74789eef2deSThomas Moestl 	} else if (count >= 112 && count <= 128) {
74827d5dc18SMarcel Moolenaar 		sc->sc_rxfifosz = 128;
74927d5dc18SMarcel Moolenaar 		device_set_desc(sc->sc_dev, "16950 or compatible");
75027d5dc18SMarcel Moolenaar 	} else {
751c21e0da2SMarcel Moolenaar 		sc->sc_rxfifosz = 16;
75227d5dc18SMarcel Moolenaar 		device_set_desc(sc->sc_dev,
75327d5dc18SMarcel Moolenaar 		    "Non-standard ns8250 class UART with FIFOs");
75427d5dc18SMarcel Moolenaar 	}
75527d5dc18SMarcel Moolenaar 
75627d5dc18SMarcel Moolenaar 	/*
75727d5dc18SMarcel Moolenaar 	 * Force the Tx FIFO size to 16 bytes for now. We don't program the
75827d5dc18SMarcel Moolenaar 	 * Tx trigger. Also, we assume that all data has been sent when the
75927d5dc18SMarcel Moolenaar 	 * interrupt happens.
76027d5dc18SMarcel Moolenaar 	 */
76127d5dc18SMarcel Moolenaar 	sc->sc_txfifosz = 16;
76227d5dc18SMarcel Moolenaar 
763dc70e792SMarcel Moolenaar #if 0
764dc70e792SMarcel Moolenaar 	/*
765dc70e792SMarcel Moolenaar 	 * XXX there are some issues related to hardware flow control and
766dc70e792SMarcel Moolenaar 	 * it's likely that uart(4) is the cause. This basicly needs more
767dc70e792SMarcel Moolenaar 	 * investigation, but we avoid using for hardware flow control
768dc70e792SMarcel Moolenaar 	 * until then.
769dc70e792SMarcel Moolenaar 	 */
77084c7b427SMarcel Moolenaar 	/* 16650s or higher have automatic flow control. */
77184c7b427SMarcel Moolenaar 	if (sc->sc_rxfifosz > 16) {
77284c7b427SMarcel Moolenaar 		sc->sc_hwiflow = 1;
77384c7b427SMarcel Moolenaar 		sc->sc_hwoflow = 1;
77484c7b427SMarcel Moolenaar 	}
775dc70e792SMarcel Moolenaar #endif
77684c7b427SMarcel Moolenaar 
77727d5dc18SMarcel Moolenaar 	return (0);
77827d5dc18SMarcel Moolenaar }
77927d5dc18SMarcel Moolenaar 
78027d5dc18SMarcel Moolenaar static int
78127d5dc18SMarcel Moolenaar ns8250_bus_receive(struct uart_softc *sc)
78227d5dc18SMarcel Moolenaar {
78327d5dc18SMarcel Moolenaar 	struct uart_bas *bas;
78427d5dc18SMarcel Moolenaar 	int xc;
78527d5dc18SMarcel Moolenaar 	uint8_t lsr;
78627d5dc18SMarcel Moolenaar 
78727d5dc18SMarcel Moolenaar 	bas = &sc->sc_bas;
7888af03381SMarcel Moolenaar 	uart_lock(sc->sc_hwmtx);
78927d5dc18SMarcel Moolenaar 	lsr = uart_getreg(bas, REG_LSR);
79044ed791bSMarcel Moolenaar 	while (lsr & LSR_RXRDY) {
79144ed791bSMarcel Moolenaar 		if (uart_rx_full(sc)) {
79244ed791bSMarcel Moolenaar 			sc->sc_rxbuf[sc->sc_rxput] = UART_STAT_OVERRUN;
79327d5dc18SMarcel Moolenaar 			break;
79444ed791bSMarcel Moolenaar 		}
79527d5dc18SMarcel Moolenaar 		xc = uart_getreg(bas, REG_DATA);
79627d5dc18SMarcel Moolenaar 		if (lsr & LSR_FE)
79727d5dc18SMarcel Moolenaar 			xc |= UART_STAT_FRAMERR;
79827d5dc18SMarcel Moolenaar 		if (lsr & LSR_PE)
79927d5dc18SMarcel Moolenaar 			xc |= UART_STAT_PARERR;
80027d5dc18SMarcel Moolenaar 		uart_rx_put(sc, xc);
80144ed791bSMarcel Moolenaar 		lsr = uart_getreg(bas, REG_LSR);
80244ed791bSMarcel Moolenaar 	}
80344ed791bSMarcel Moolenaar 	/* Discard everything left in the Rx FIFO. */
80444ed791bSMarcel Moolenaar 	while (lsr & LSR_RXRDY) {
80544ed791bSMarcel Moolenaar 		(void)uart_getreg(bas, REG_DATA);
80644ed791bSMarcel Moolenaar 		uart_barrier(bas);
80744ed791bSMarcel Moolenaar 		lsr = uart_getreg(bas, REG_LSR);
80827d5dc18SMarcel Moolenaar 	}
8098af03381SMarcel Moolenaar 	uart_unlock(sc->sc_hwmtx);
81027d5dc18SMarcel Moolenaar  	return (0);
81127d5dc18SMarcel Moolenaar }
81227d5dc18SMarcel Moolenaar 
81327d5dc18SMarcel Moolenaar static int
81427d5dc18SMarcel Moolenaar ns8250_bus_setsig(struct uart_softc *sc, int sig)
81527d5dc18SMarcel Moolenaar {
81627d5dc18SMarcel Moolenaar 	struct ns8250_softc *ns8250 = (struct ns8250_softc*)sc;
81727d5dc18SMarcel Moolenaar 	struct uart_bas *bas;
81827d5dc18SMarcel Moolenaar 	uint32_t new, old;
81927d5dc18SMarcel Moolenaar 
82027d5dc18SMarcel Moolenaar 	bas = &sc->sc_bas;
82127d5dc18SMarcel Moolenaar 	do {
82227d5dc18SMarcel Moolenaar 		old = sc->sc_hwsig;
82327d5dc18SMarcel Moolenaar 		new = old;
82428710806SPoul-Henning Kamp 		if (sig & SER_DDTR) {
82528710806SPoul-Henning Kamp 			SIGCHG(sig & SER_DTR, new, SER_DTR,
82628710806SPoul-Henning Kamp 			    SER_DDTR);
82727d5dc18SMarcel Moolenaar 		}
82828710806SPoul-Henning Kamp 		if (sig & SER_DRTS) {
82928710806SPoul-Henning Kamp 			SIGCHG(sig & SER_RTS, new, SER_RTS,
83028710806SPoul-Henning Kamp 			    SER_DRTS);
83127d5dc18SMarcel Moolenaar 		}
83227d5dc18SMarcel Moolenaar 	} while (!atomic_cmpset_32(&sc->sc_hwsig, old, new));
8338af03381SMarcel Moolenaar 	uart_lock(sc->sc_hwmtx);
83427d5dc18SMarcel Moolenaar 	ns8250->mcr &= ~(MCR_DTR|MCR_RTS);
83528710806SPoul-Henning Kamp 	if (new & SER_DTR)
83627d5dc18SMarcel Moolenaar 		ns8250->mcr |= MCR_DTR;
83728710806SPoul-Henning Kamp 	if (new & SER_RTS)
83827d5dc18SMarcel Moolenaar 		ns8250->mcr |= MCR_RTS;
83927d5dc18SMarcel Moolenaar 	uart_setreg(bas, REG_MCR, ns8250->mcr);
84027d5dc18SMarcel Moolenaar 	uart_barrier(bas);
8418af03381SMarcel Moolenaar 	uart_unlock(sc->sc_hwmtx);
84227d5dc18SMarcel Moolenaar 	return (0);
84327d5dc18SMarcel Moolenaar }
84427d5dc18SMarcel Moolenaar 
84527d5dc18SMarcel Moolenaar static int
84627d5dc18SMarcel Moolenaar ns8250_bus_transmit(struct uart_softc *sc)
84727d5dc18SMarcel Moolenaar {
84827d5dc18SMarcel Moolenaar 	struct ns8250_softc *ns8250 = (struct ns8250_softc*)sc;
84927d5dc18SMarcel Moolenaar 	struct uart_bas *bas;
85027d5dc18SMarcel Moolenaar 	int i;
85127d5dc18SMarcel Moolenaar 
85227d5dc18SMarcel Moolenaar 	bas = &sc->sc_bas;
8538af03381SMarcel Moolenaar 	uart_lock(sc->sc_hwmtx);
85427d5dc18SMarcel Moolenaar 	while ((uart_getreg(bas, REG_LSR) & LSR_THRE) == 0)
85527d5dc18SMarcel Moolenaar 		;
85627d5dc18SMarcel Moolenaar 	uart_setreg(bas, REG_IER, ns8250->ier | IER_ETXRDY);
85727d5dc18SMarcel Moolenaar 	uart_barrier(bas);
85827d5dc18SMarcel Moolenaar 	for (i = 0; i < sc->sc_txdatasz; i++) {
85927d5dc18SMarcel Moolenaar 		uart_setreg(bas, REG_DATA, sc->sc_txbuf[i]);
86027d5dc18SMarcel Moolenaar 		uart_barrier(bas);
86127d5dc18SMarcel Moolenaar 	}
86227d5dc18SMarcel Moolenaar 	sc->sc_txbusy = 1;
8638af03381SMarcel Moolenaar 	uart_unlock(sc->sc_hwmtx);
86427d5dc18SMarcel Moolenaar 	return (0);
86527d5dc18SMarcel Moolenaar }
866