xref: /freebsd/sys/dev/usb/controller/dwc_otg.h (revision d6b92ffa)
1 /* $FreeBSD$ */
2 /*-
3  * Copyright (c) 2012 Hans Petter Selasky. All rights reserved.
4  *
5  * Redistribution and use in source and binary forms, with or without
6  * modification, are permitted provided that the following conditions
7  * are met:
8  * 1. Redistributions of source code must retain the above copyright
9  *    notice, this list of conditions and the following disclaimer.
10  * 2. Redistributions in binary form must reproduce the above copyright
11  *    notice, this list of conditions and the following disclaimer in the
12  *    documentation and/or other materials provided with the distribution.
13  *
14  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
15  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
16  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
17  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
18  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
19  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
20  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
21  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
22  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
23  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
24  * SUCH DAMAGE.
25  */
26 
27 #ifndef _DWC_OTG_H_
28 #define	_DWC_OTG_H_
29 
30 #define	DWC_OTG_MAX_DEVICES MIN(USB_MAX_DEVICES, 32)
31 #define	DWC_OTG_FRAME_MASK 0x7FF
32 #define	DWC_OTG_MAX_TXP 4
33 #define	DWC_OTG_MAX_TXN (0x200 * DWC_OTG_MAX_TXP)
34 #define	DWC_OTG_MAX_CHANNELS 16
35 #define	DWC_OTG_MAX_ENDPOINTS 16
36 #define	DWC_OTG_HOST_TIMER_RATE 10 /* ms */
37 #define	DWC_OTG_TT_SLOT_MAX 8
38 #define	DWC_OTG_SLOT_IDLE_MAX 3
39 #define	DWC_OTG_SLOT_IDLE_MIN 2
40 #ifndef DWC_OTG_TX_MAX_FIFO_SIZE
41 #define	DWC_OTG_TX_MAX_FIFO_SIZE DWC_OTG_MAX_TXN
42 #endif
43 
44 #define	DWC_OTG_READ_4(sc, reg) \
45   bus_space_read_4((sc)->sc_io_tag, (sc)->sc_io_hdl, reg)
46 
47 #define	DWC_OTG_WRITE_4(sc, reg, data)	\
48   bus_space_write_4((sc)->sc_io_tag, (sc)->sc_io_hdl, reg, data)
49 
50 struct dwc_otg_td;
51 struct dwc_otg_softc;
52 
53 typedef uint8_t (dwc_otg_cmd_t)(struct dwc_otg_softc *sc, struct dwc_otg_td *td);
54 
55 struct dwc_otg_td {
56 	struct dwc_otg_td *obj_next;
57 	dwc_otg_cmd_t *func;
58 	struct usb_page_cache *pc;
59 	uint32_t tx_bytes;
60 	uint32_t offset;
61 	uint32_t remainder;
62 	uint32_t hcchar;		/* HOST CFG */
63 	uint32_t hcsplt;		/* HOST CFG */
64 	uint16_t max_packet_size;	/* packet_size */
65 	uint16_t npkt;
66 	uint8_t max_packet_count;	/* packet_count */
67 	uint8_t errcnt;
68 	uint8_t tmr_res;
69 	uint8_t tmr_val;
70 	uint8_t	ep_no;
71 	uint8_t ep_type;
72 	uint8_t channel[3];
73 	uint8_t tt_index;		/* TT data */
74 	uint8_t tt_start_slot;		/* TT data */
75 	uint8_t tt_complete_slot;	/* TT data */
76 	uint8_t tt_xactpos;		/* TT data */
77 	uint8_t state;
78 #define	DWC_CHAN_ST_START 0
79 #define	DWC_CHAN_ST_WAIT_ANE 1
80 #define	DWC_CHAN_ST_WAIT_S_ANE 2
81 #define	DWC_CHAN_ST_WAIT_C_ANE 3
82 #define	DWC_CHAN_ST_WAIT_C_PKT 4
83 #define	DWC_CHAN_ST_TX_WAIT_ISOC 5
84 	uint8_t	error_any:1;
85 	uint8_t	error_stall:1;
86 	uint8_t	alt_next:1;
87 	uint8_t	short_pkt:1;
88 	uint8_t	did_stall:1;
89 	uint8_t toggle:1;
90 	uint8_t set_toggle:1;
91 	uint8_t got_short:1;
92 	uint8_t tt_scheduled:1;
93 	uint8_t did_nak:1;
94 };
95 
96 struct dwc_otg_tt_info {
97 	uint8_t slot_index;
98 };
99 
100 struct dwc_otg_std_temp {
101 	dwc_otg_cmd_t *func;
102 	struct usb_page_cache *pc;
103 	struct dwc_otg_td *td;
104 	struct dwc_otg_td *td_next;
105 	uint32_t len;
106 	uint32_t offset;
107 	uint16_t max_frame_size;
108 	uint8_t	short_pkt;
109 
110 	/*
111 	 * short_pkt = 0: transfer should be short terminated
112 	 * short_pkt = 1: transfer should not be short terminated
113 	 */
114 	uint8_t	setup_alt_next;
115 	uint8_t did_stall;
116 	uint8_t bulk_or_control;
117 };
118 
119 struct dwc_otg_config_desc {
120 	struct usb_config_descriptor confd;
121 	struct usb_interface_descriptor ifcd;
122 	struct usb_endpoint_descriptor endpd;
123 } __packed;
124 
125 union dwc_otg_hub_temp {
126 	uWord	wValue;
127 	struct usb_port_status ps;
128 };
129 
130 struct dwc_otg_flags {
131 	uint8_t	change_connect:1;
132 	uint8_t	change_suspend:1;
133 	uint8_t change_reset:1;
134 	uint8_t change_enabled:1;
135 	uint8_t change_over_current:1;
136 	uint8_t	status_suspend:1;	/* set if suspended */
137 	uint8_t	status_vbus:1;		/* set if present */
138 	uint8_t	status_bus_reset:1;	/* set if reset complete */
139 	uint8_t	status_high_speed:1;	/* set if High Speed is selected */
140 	uint8_t	status_low_speed:1;	/* set if Low Speed is selected */
141 	uint8_t status_device_mode:1;	/* set if device mode */
142 	uint8_t	self_powered:1;
143 	uint8_t	clocks_off:1;
144 	uint8_t	port_powered:1;
145 	uint8_t	port_enabled:1;
146 	uint8_t port_over_current:1;
147 	uint8_t	d_pulled_up:1;
148 };
149 
150 struct dwc_otg_profile {
151 	struct usb_hw_ep_profile usb;
152 	uint16_t max_buffer;
153 };
154 
155 struct dwc_otg_chan_state {
156 	uint16_t allocated;
157 	uint16_t wait_halted;
158 	uint32_t hcint;
159 };
160 
161 struct dwc_otg_softc {
162 	struct usb_bus sc_bus;
163 	union dwc_otg_hub_temp sc_hub_temp;
164 	struct dwc_otg_profile sc_hw_ep_profile[DWC_OTG_MAX_ENDPOINTS];
165 	struct dwc_otg_tt_info sc_tt_info[DWC_OTG_MAX_DEVICES];
166 	struct usb_callout sc_timer;
167 
168 	struct usb_device *sc_devices[DWC_OTG_MAX_DEVICES];
169 	struct resource *sc_io_res;
170 	struct resource *sc_irq_res;
171 	void   *sc_intr_hdl;
172 	bus_size_t sc_io_size;
173 	bus_space_tag_t sc_io_tag;
174 	bus_space_handle_t sc_io_hdl;
175 
176 	uint32_t sc_bounce_buffer[MAX(512 * DWC_OTG_MAX_TXP, 1024) / 4];
177 
178 	uint32_t sc_fifo_size;
179 	uint32_t sc_irq_mask;
180 	uint32_t sc_last_rx_status;
181 	uint32_t sc_out_ctl[DWC_OTG_MAX_ENDPOINTS];
182 	uint32_t sc_in_ctl[DWC_OTG_MAX_ENDPOINTS];
183 	struct dwc_otg_chan_state sc_chan_state[DWC_OTG_MAX_CHANNELS];
184 	uint32_t sc_tmr_val;
185 	uint32_t sc_hprt_val;
186 	uint32_t sc_xfer_complete;
187 
188 	uint16_t sc_current_rx_bytes;
189 	uint16_t sc_current_rx_fifo;
190 
191 	uint16_t sc_active_rx_ep;
192 	uint16_t sc_last_frame_num;
193 
194 	uint8_t sc_phy_type;
195 	uint8_t sc_phy_bits;
196 #define	DWC_OTG_PHY_ULPI 1
197 #define	DWC_OTG_PHY_HSIC 2
198 #define	DWC_OTG_PHY_INTERNAL 3
199 #define	DWC_OTG_PHY_UTMI 4
200 
201 	uint8_t sc_timer_active;
202 	uint8_t	sc_dev_ep_max;
203 	uint8_t sc_dev_in_ep_max;
204 	uint8_t	sc_host_ch_max;
205 	uint8_t sc_needsof;
206 	uint8_t	sc_rt_addr;		/* root HUB address */
207 	uint8_t	sc_conf;		/* root HUB config */
208 	uint8_t sc_mode;		/* mode of operation */
209 #define	DWC_MODE_OTG 0		/* both modes */
210 #define	DWC_MODE_DEVICE 1	/* device only */
211 #define	DWC_MODE_HOST  2	/* host only */
212 
213 	uint8_t	sc_hub_idata[1];
214 
215 	struct dwc_otg_flags sc_flags;
216 };
217 
218 /* prototypes */
219 
220 driver_filter_t dwc_otg_filter_interrupt;
221 driver_intr_t dwc_otg_interrupt;
222 int dwc_otg_init(struct dwc_otg_softc *);
223 void dwc_otg_uninit(struct dwc_otg_softc *);
224 
225 #endif		/* _DWC_OTG_H_ */
226