xref: /linux/arch/x86/kvm/mmu/mmu.c (revision 021bc4b9)
1 // SPDX-License-Identifier: GPL-2.0-only
2 /*
3  * Kernel-based Virtual Machine driver for Linux
4  *
5  * This module enables machines with Intel VT-x extensions to run virtual
6  * machines without emulation or binary translation.
7  *
8  * MMU support
9  *
10  * Copyright (C) 2006 Qumranet, Inc.
11  * Copyright 2010 Red Hat, Inc. and/or its affiliates.
12  *
13  * Authors:
14  *   Yaniv Kamay  <yaniv@qumranet.com>
15  *   Avi Kivity   <avi@qumranet.com>
16  */
17 #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
18 
19 #include "irq.h"
20 #include "ioapic.h"
21 #include "mmu.h"
22 #include "mmu_internal.h"
23 #include "tdp_mmu.h"
24 #include "x86.h"
25 #include "kvm_cache_regs.h"
26 #include "smm.h"
27 #include "kvm_emulate.h"
28 #include "page_track.h"
29 #include "cpuid.h"
30 #include "spte.h"
31 
32 #include <linux/kvm_host.h>
33 #include <linux/types.h>
34 #include <linux/string.h>
35 #include <linux/mm.h>
36 #include <linux/highmem.h>
37 #include <linux/moduleparam.h>
38 #include <linux/export.h>
39 #include <linux/swap.h>
40 #include <linux/hugetlb.h>
41 #include <linux/compiler.h>
42 #include <linux/srcu.h>
43 #include <linux/slab.h>
44 #include <linux/sched/signal.h>
45 #include <linux/uaccess.h>
46 #include <linux/hash.h>
47 #include <linux/kern_levels.h>
48 #include <linux/kstrtox.h>
49 #include <linux/kthread.h>
50 
51 #include <asm/page.h>
52 #include <asm/memtype.h>
53 #include <asm/cmpxchg.h>
54 #include <asm/io.h>
55 #include <asm/set_memory.h>
56 #include <asm/vmx.h>
57 
58 #include "trace.h"
59 
60 extern bool itlb_multihit_kvm_mitigation;
61 
62 static bool nx_hugepage_mitigation_hard_disabled;
63 
64 int __read_mostly nx_huge_pages = -1;
65 static uint __read_mostly nx_huge_pages_recovery_period_ms;
66 #ifdef CONFIG_PREEMPT_RT
67 /* Recovery can cause latency spikes, disable it for PREEMPT_RT.  */
68 static uint __read_mostly nx_huge_pages_recovery_ratio = 0;
69 #else
70 static uint __read_mostly nx_huge_pages_recovery_ratio = 60;
71 #endif
72 
73 static int get_nx_huge_pages(char *buffer, const struct kernel_param *kp);
74 static int set_nx_huge_pages(const char *val, const struct kernel_param *kp);
75 static int set_nx_huge_pages_recovery_param(const char *val, const struct kernel_param *kp);
76 
77 static const struct kernel_param_ops nx_huge_pages_ops = {
78 	.set = set_nx_huge_pages,
79 	.get = get_nx_huge_pages,
80 };
81 
82 static const struct kernel_param_ops nx_huge_pages_recovery_param_ops = {
83 	.set = set_nx_huge_pages_recovery_param,
84 	.get = param_get_uint,
85 };
86 
87 module_param_cb(nx_huge_pages, &nx_huge_pages_ops, &nx_huge_pages, 0644);
88 __MODULE_PARM_TYPE(nx_huge_pages, "bool");
89 module_param_cb(nx_huge_pages_recovery_ratio, &nx_huge_pages_recovery_param_ops,
90 		&nx_huge_pages_recovery_ratio, 0644);
91 __MODULE_PARM_TYPE(nx_huge_pages_recovery_ratio, "uint");
92 module_param_cb(nx_huge_pages_recovery_period_ms, &nx_huge_pages_recovery_param_ops,
93 		&nx_huge_pages_recovery_period_ms, 0644);
94 __MODULE_PARM_TYPE(nx_huge_pages_recovery_period_ms, "uint");
95 
96 static bool __read_mostly force_flush_and_sync_on_reuse;
97 module_param_named(flush_on_reuse, force_flush_and_sync_on_reuse, bool, 0644);
98 
99 /*
100  * When setting this variable to true it enables Two-Dimensional-Paging
101  * where the hardware walks 2 page tables:
102  * 1. the guest-virtual to guest-physical
103  * 2. while doing 1. it walks guest-physical to host-physical
104  * If the hardware supports that we don't need to do shadow paging.
105  */
106 bool tdp_enabled = false;
107 
108 static bool __ro_after_init tdp_mmu_allowed;
109 
110 #ifdef CONFIG_X86_64
111 bool __read_mostly tdp_mmu_enabled = true;
112 module_param_named(tdp_mmu, tdp_mmu_enabled, bool, 0444);
113 #endif
114 
115 static int max_huge_page_level __read_mostly;
116 static int tdp_root_level __read_mostly;
117 static int max_tdp_level __read_mostly;
118 
119 #define PTE_PREFETCH_NUM		8
120 
121 #include <trace/events/kvm.h>
122 
123 /* make pte_list_desc fit well in cache lines */
124 #define PTE_LIST_EXT 14
125 
126 /*
127  * struct pte_list_desc is the core data structure used to implement a custom
128  * list for tracking a set of related SPTEs, e.g. all the SPTEs that map a
129  * given GFN when used in the context of rmaps.  Using a custom list allows KVM
130  * to optimize for the common case where many GFNs will have at most a handful
131  * of SPTEs pointing at them, i.e. allows packing multiple SPTEs into a small
132  * memory footprint, which in turn improves runtime performance by exploiting
133  * cache locality.
134  *
135  * A list is comprised of one or more pte_list_desc objects (descriptors).
136  * Each individual descriptor stores up to PTE_LIST_EXT SPTEs.  If a descriptor
137  * is full and a new SPTEs needs to be added, a new descriptor is allocated and
138  * becomes the head of the list.  This means that by definitions, all tail
139  * descriptors are full.
140  *
141  * Note, the meta data fields are deliberately placed at the start of the
142  * structure to optimize the cacheline layout; accessing the descriptor will
143  * touch only a single cacheline so long as @spte_count<=6 (or if only the
144  * descriptors metadata is accessed).
145  */
146 struct pte_list_desc {
147 	struct pte_list_desc *more;
148 	/* The number of PTEs stored in _this_ descriptor. */
149 	u32 spte_count;
150 	/* The number of PTEs stored in all tails of this descriptor. */
151 	u32 tail_count;
152 	u64 *sptes[PTE_LIST_EXT];
153 };
154 
155 struct kvm_shadow_walk_iterator {
156 	u64 addr;
157 	hpa_t shadow_addr;
158 	u64 *sptep;
159 	int level;
160 	unsigned index;
161 };
162 
163 #define for_each_shadow_entry_using_root(_vcpu, _root, _addr, _walker)     \
164 	for (shadow_walk_init_using_root(&(_walker), (_vcpu),              \
165 					 (_root), (_addr));                \
166 	     shadow_walk_okay(&(_walker));			           \
167 	     shadow_walk_next(&(_walker)))
168 
169 #define for_each_shadow_entry(_vcpu, _addr, _walker)            \
170 	for (shadow_walk_init(&(_walker), _vcpu, _addr);	\
171 	     shadow_walk_okay(&(_walker));			\
172 	     shadow_walk_next(&(_walker)))
173 
174 #define for_each_shadow_entry_lockless(_vcpu, _addr, _walker, spte)	\
175 	for (shadow_walk_init(&(_walker), _vcpu, _addr);		\
176 	     shadow_walk_okay(&(_walker)) &&				\
177 		({ spte = mmu_spte_get_lockless(_walker.sptep); 1; });	\
178 	     __shadow_walk_next(&(_walker), spte))
179 
180 static struct kmem_cache *pte_list_desc_cache;
181 struct kmem_cache *mmu_page_header_cache;
182 static struct percpu_counter kvm_total_used_mmu_pages;
183 
184 static void mmu_spte_set(u64 *sptep, u64 spte);
185 
186 struct kvm_mmu_role_regs {
187 	const unsigned long cr0;
188 	const unsigned long cr4;
189 	const u64 efer;
190 };
191 
192 #define CREATE_TRACE_POINTS
193 #include "mmutrace.h"
194 
195 /*
196  * Yes, lot's of underscores.  They're a hint that you probably shouldn't be
197  * reading from the role_regs.  Once the root_role is constructed, it becomes
198  * the single source of truth for the MMU's state.
199  */
200 #define BUILD_MMU_ROLE_REGS_ACCESSOR(reg, name, flag)			\
201 static inline bool __maybe_unused					\
202 ____is_##reg##_##name(const struct kvm_mmu_role_regs *regs)		\
203 {									\
204 	return !!(regs->reg & flag);					\
205 }
206 BUILD_MMU_ROLE_REGS_ACCESSOR(cr0, pg, X86_CR0_PG);
207 BUILD_MMU_ROLE_REGS_ACCESSOR(cr0, wp, X86_CR0_WP);
208 BUILD_MMU_ROLE_REGS_ACCESSOR(cr4, pse, X86_CR4_PSE);
209 BUILD_MMU_ROLE_REGS_ACCESSOR(cr4, pae, X86_CR4_PAE);
210 BUILD_MMU_ROLE_REGS_ACCESSOR(cr4, smep, X86_CR4_SMEP);
211 BUILD_MMU_ROLE_REGS_ACCESSOR(cr4, smap, X86_CR4_SMAP);
212 BUILD_MMU_ROLE_REGS_ACCESSOR(cr4, pke, X86_CR4_PKE);
213 BUILD_MMU_ROLE_REGS_ACCESSOR(cr4, la57, X86_CR4_LA57);
214 BUILD_MMU_ROLE_REGS_ACCESSOR(efer, nx, EFER_NX);
215 BUILD_MMU_ROLE_REGS_ACCESSOR(efer, lma, EFER_LMA);
216 
217 /*
218  * The MMU itself (with a valid role) is the single source of truth for the
219  * MMU.  Do not use the regs used to build the MMU/role, nor the vCPU.  The
220  * regs don't account for dependencies, e.g. clearing CR4 bits if CR0.PG=1,
221  * and the vCPU may be incorrect/irrelevant.
222  */
223 #define BUILD_MMU_ROLE_ACCESSOR(base_or_ext, reg, name)		\
224 static inline bool __maybe_unused is_##reg##_##name(struct kvm_mmu *mmu)	\
225 {								\
226 	return !!(mmu->cpu_role. base_or_ext . reg##_##name);	\
227 }
228 BUILD_MMU_ROLE_ACCESSOR(base, cr0, wp);
229 BUILD_MMU_ROLE_ACCESSOR(ext,  cr4, pse);
230 BUILD_MMU_ROLE_ACCESSOR(ext,  cr4, smep);
231 BUILD_MMU_ROLE_ACCESSOR(ext,  cr4, smap);
232 BUILD_MMU_ROLE_ACCESSOR(ext,  cr4, pke);
233 BUILD_MMU_ROLE_ACCESSOR(ext,  cr4, la57);
234 BUILD_MMU_ROLE_ACCESSOR(base, efer, nx);
235 BUILD_MMU_ROLE_ACCESSOR(ext,  efer, lma);
236 
237 static inline bool is_cr0_pg(struct kvm_mmu *mmu)
238 {
239         return mmu->cpu_role.base.level > 0;
240 }
241 
242 static inline bool is_cr4_pae(struct kvm_mmu *mmu)
243 {
244         return !mmu->cpu_role.base.has_4_byte_gpte;
245 }
246 
247 static struct kvm_mmu_role_regs vcpu_to_role_regs(struct kvm_vcpu *vcpu)
248 {
249 	struct kvm_mmu_role_regs regs = {
250 		.cr0 = kvm_read_cr0_bits(vcpu, KVM_MMU_CR0_ROLE_BITS),
251 		.cr4 = kvm_read_cr4_bits(vcpu, KVM_MMU_CR4_ROLE_BITS),
252 		.efer = vcpu->arch.efer,
253 	};
254 
255 	return regs;
256 }
257 
258 static unsigned long get_guest_cr3(struct kvm_vcpu *vcpu)
259 {
260 	return kvm_read_cr3(vcpu);
261 }
262 
263 static inline unsigned long kvm_mmu_get_guest_pgd(struct kvm_vcpu *vcpu,
264 						  struct kvm_mmu *mmu)
265 {
266 	if (IS_ENABLED(CONFIG_RETPOLINE) && mmu->get_guest_pgd == get_guest_cr3)
267 		return kvm_read_cr3(vcpu);
268 
269 	return mmu->get_guest_pgd(vcpu);
270 }
271 
272 static inline bool kvm_available_flush_remote_tlbs_range(void)
273 {
274 #if IS_ENABLED(CONFIG_HYPERV)
275 	return kvm_x86_ops.flush_remote_tlbs_range;
276 #else
277 	return false;
278 #endif
279 }
280 
281 static gfn_t kvm_mmu_page_get_gfn(struct kvm_mmu_page *sp, int index);
282 
283 /* Flush the range of guest memory mapped by the given SPTE. */
284 static void kvm_flush_remote_tlbs_sptep(struct kvm *kvm, u64 *sptep)
285 {
286 	struct kvm_mmu_page *sp = sptep_to_sp(sptep);
287 	gfn_t gfn = kvm_mmu_page_get_gfn(sp, spte_index(sptep));
288 
289 	kvm_flush_remote_tlbs_gfn(kvm, gfn, sp->role.level);
290 }
291 
292 static void mark_mmio_spte(struct kvm_vcpu *vcpu, u64 *sptep, u64 gfn,
293 			   unsigned int access)
294 {
295 	u64 spte = make_mmio_spte(vcpu, gfn, access);
296 
297 	trace_mark_mmio_spte(sptep, gfn, spte);
298 	mmu_spte_set(sptep, spte);
299 }
300 
301 static gfn_t get_mmio_spte_gfn(u64 spte)
302 {
303 	u64 gpa = spte & shadow_nonpresent_or_rsvd_lower_gfn_mask;
304 
305 	gpa |= (spte >> SHADOW_NONPRESENT_OR_RSVD_MASK_LEN)
306 	       & shadow_nonpresent_or_rsvd_mask;
307 
308 	return gpa >> PAGE_SHIFT;
309 }
310 
311 static unsigned get_mmio_spte_access(u64 spte)
312 {
313 	return spte & shadow_mmio_access_mask;
314 }
315 
316 static bool check_mmio_spte(struct kvm_vcpu *vcpu, u64 spte)
317 {
318 	u64 kvm_gen, spte_gen, gen;
319 
320 	gen = kvm_vcpu_memslots(vcpu)->generation;
321 	if (unlikely(gen & KVM_MEMSLOT_GEN_UPDATE_IN_PROGRESS))
322 		return false;
323 
324 	kvm_gen = gen & MMIO_SPTE_GEN_MASK;
325 	spte_gen = get_mmio_spte_generation(spte);
326 
327 	trace_check_mmio_spte(spte, kvm_gen, spte_gen);
328 	return likely(kvm_gen == spte_gen);
329 }
330 
331 static int is_cpuid_PSE36(void)
332 {
333 	return 1;
334 }
335 
336 #ifdef CONFIG_X86_64
337 static void __set_spte(u64 *sptep, u64 spte)
338 {
339 	WRITE_ONCE(*sptep, spte);
340 }
341 
342 static void __update_clear_spte_fast(u64 *sptep, u64 spte)
343 {
344 	WRITE_ONCE(*sptep, spte);
345 }
346 
347 static u64 __update_clear_spte_slow(u64 *sptep, u64 spte)
348 {
349 	return xchg(sptep, spte);
350 }
351 
352 static u64 __get_spte_lockless(u64 *sptep)
353 {
354 	return READ_ONCE(*sptep);
355 }
356 #else
357 union split_spte {
358 	struct {
359 		u32 spte_low;
360 		u32 spte_high;
361 	};
362 	u64 spte;
363 };
364 
365 static void count_spte_clear(u64 *sptep, u64 spte)
366 {
367 	struct kvm_mmu_page *sp =  sptep_to_sp(sptep);
368 
369 	if (is_shadow_present_pte(spte))
370 		return;
371 
372 	/* Ensure the spte is completely set before we increase the count */
373 	smp_wmb();
374 	sp->clear_spte_count++;
375 }
376 
377 static void __set_spte(u64 *sptep, u64 spte)
378 {
379 	union split_spte *ssptep, sspte;
380 
381 	ssptep = (union split_spte *)sptep;
382 	sspte = (union split_spte)spte;
383 
384 	ssptep->spte_high = sspte.spte_high;
385 
386 	/*
387 	 * If we map the spte from nonpresent to present, We should store
388 	 * the high bits firstly, then set present bit, so cpu can not
389 	 * fetch this spte while we are setting the spte.
390 	 */
391 	smp_wmb();
392 
393 	WRITE_ONCE(ssptep->spte_low, sspte.spte_low);
394 }
395 
396 static void __update_clear_spte_fast(u64 *sptep, u64 spte)
397 {
398 	union split_spte *ssptep, sspte;
399 
400 	ssptep = (union split_spte *)sptep;
401 	sspte = (union split_spte)spte;
402 
403 	WRITE_ONCE(ssptep->spte_low, sspte.spte_low);
404 
405 	/*
406 	 * If we map the spte from present to nonpresent, we should clear
407 	 * present bit firstly to avoid vcpu fetch the old high bits.
408 	 */
409 	smp_wmb();
410 
411 	ssptep->spte_high = sspte.spte_high;
412 	count_spte_clear(sptep, spte);
413 }
414 
415 static u64 __update_clear_spte_slow(u64 *sptep, u64 spte)
416 {
417 	union split_spte *ssptep, sspte, orig;
418 
419 	ssptep = (union split_spte *)sptep;
420 	sspte = (union split_spte)spte;
421 
422 	/* xchg acts as a barrier before the setting of the high bits */
423 	orig.spte_low = xchg(&ssptep->spte_low, sspte.spte_low);
424 	orig.spte_high = ssptep->spte_high;
425 	ssptep->spte_high = sspte.spte_high;
426 	count_spte_clear(sptep, spte);
427 
428 	return orig.spte;
429 }
430 
431 /*
432  * The idea using the light way get the spte on x86_32 guest is from
433  * gup_get_pte (mm/gup.c).
434  *
435  * An spte tlb flush may be pending, because kvm_set_pte_rmap
436  * coalesces them and we are running out of the MMU lock.  Therefore
437  * we need to protect against in-progress updates of the spte.
438  *
439  * Reading the spte while an update is in progress may get the old value
440  * for the high part of the spte.  The race is fine for a present->non-present
441  * change (because the high part of the spte is ignored for non-present spte),
442  * but for a present->present change we must reread the spte.
443  *
444  * All such changes are done in two steps (present->non-present and
445  * non-present->present), hence it is enough to count the number of
446  * present->non-present updates: if it changed while reading the spte,
447  * we might have hit the race.  This is done using clear_spte_count.
448  */
449 static u64 __get_spte_lockless(u64 *sptep)
450 {
451 	struct kvm_mmu_page *sp =  sptep_to_sp(sptep);
452 	union split_spte spte, *orig = (union split_spte *)sptep;
453 	int count;
454 
455 retry:
456 	count = sp->clear_spte_count;
457 	smp_rmb();
458 
459 	spte.spte_low = orig->spte_low;
460 	smp_rmb();
461 
462 	spte.spte_high = orig->spte_high;
463 	smp_rmb();
464 
465 	if (unlikely(spte.spte_low != orig->spte_low ||
466 	      count != sp->clear_spte_count))
467 		goto retry;
468 
469 	return spte.spte;
470 }
471 #endif
472 
473 /* Rules for using mmu_spte_set:
474  * Set the sptep from nonpresent to present.
475  * Note: the sptep being assigned *must* be either not present
476  * or in a state where the hardware will not attempt to update
477  * the spte.
478  */
479 static void mmu_spte_set(u64 *sptep, u64 new_spte)
480 {
481 	WARN_ON_ONCE(is_shadow_present_pte(*sptep));
482 	__set_spte(sptep, new_spte);
483 }
484 
485 /*
486  * Update the SPTE (excluding the PFN), but do not track changes in its
487  * accessed/dirty status.
488  */
489 static u64 mmu_spte_update_no_track(u64 *sptep, u64 new_spte)
490 {
491 	u64 old_spte = *sptep;
492 
493 	WARN_ON_ONCE(!is_shadow_present_pte(new_spte));
494 	check_spte_writable_invariants(new_spte);
495 
496 	if (!is_shadow_present_pte(old_spte)) {
497 		mmu_spte_set(sptep, new_spte);
498 		return old_spte;
499 	}
500 
501 	if (!spte_has_volatile_bits(old_spte))
502 		__update_clear_spte_fast(sptep, new_spte);
503 	else
504 		old_spte = __update_clear_spte_slow(sptep, new_spte);
505 
506 	WARN_ON_ONCE(spte_to_pfn(old_spte) != spte_to_pfn(new_spte));
507 
508 	return old_spte;
509 }
510 
511 /* Rules for using mmu_spte_update:
512  * Update the state bits, it means the mapped pfn is not changed.
513  *
514  * Whenever an MMU-writable SPTE is overwritten with a read-only SPTE, remote
515  * TLBs must be flushed. Otherwise rmap_write_protect will find a read-only
516  * spte, even though the writable spte might be cached on a CPU's TLB.
517  *
518  * Returns true if the TLB needs to be flushed
519  */
520 static bool mmu_spte_update(u64 *sptep, u64 new_spte)
521 {
522 	bool flush = false;
523 	u64 old_spte = mmu_spte_update_no_track(sptep, new_spte);
524 
525 	if (!is_shadow_present_pte(old_spte))
526 		return false;
527 
528 	/*
529 	 * For the spte updated out of mmu-lock is safe, since
530 	 * we always atomically update it, see the comments in
531 	 * spte_has_volatile_bits().
532 	 */
533 	if (is_mmu_writable_spte(old_spte) &&
534 	      !is_writable_pte(new_spte))
535 		flush = true;
536 
537 	/*
538 	 * Flush TLB when accessed/dirty states are changed in the page tables,
539 	 * to guarantee consistency between TLB and page tables.
540 	 */
541 
542 	if (is_accessed_spte(old_spte) && !is_accessed_spte(new_spte)) {
543 		flush = true;
544 		kvm_set_pfn_accessed(spte_to_pfn(old_spte));
545 	}
546 
547 	if (is_dirty_spte(old_spte) && !is_dirty_spte(new_spte)) {
548 		flush = true;
549 		kvm_set_pfn_dirty(spte_to_pfn(old_spte));
550 	}
551 
552 	return flush;
553 }
554 
555 /*
556  * Rules for using mmu_spte_clear_track_bits:
557  * It sets the sptep from present to nonpresent, and track the
558  * state bits, it is used to clear the last level sptep.
559  * Returns the old PTE.
560  */
561 static u64 mmu_spte_clear_track_bits(struct kvm *kvm, u64 *sptep)
562 {
563 	kvm_pfn_t pfn;
564 	u64 old_spte = *sptep;
565 	int level = sptep_to_sp(sptep)->role.level;
566 	struct page *page;
567 
568 	if (!is_shadow_present_pte(old_spte) ||
569 	    !spte_has_volatile_bits(old_spte))
570 		__update_clear_spte_fast(sptep, 0ull);
571 	else
572 		old_spte = __update_clear_spte_slow(sptep, 0ull);
573 
574 	if (!is_shadow_present_pte(old_spte))
575 		return old_spte;
576 
577 	kvm_update_page_stats(kvm, level, -1);
578 
579 	pfn = spte_to_pfn(old_spte);
580 
581 	/*
582 	 * KVM doesn't hold a reference to any pages mapped into the guest, and
583 	 * instead uses the mmu_notifier to ensure that KVM unmaps any pages
584 	 * before they are reclaimed.  Sanity check that, if the pfn is backed
585 	 * by a refcounted page, the refcount is elevated.
586 	 */
587 	page = kvm_pfn_to_refcounted_page(pfn);
588 	WARN_ON_ONCE(page && !page_count(page));
589 
590 	if (is_accessed_spte(old_spte))
591 		kvm_set_pfn_accessed(pfn);
592 
593 	if (is_dirty_spte(old_spte))
594 		kvm_set_pfn_dirty(pfn);
595 
596 	return old_spte;
597 }
598 
599 /*
600  * Rules for using mmu_spte_clear_no_track:
601  * Directly clear spte without caring the state bits of sptep,
602  * it is used to set the upper level spte.
603  */
604 static void mmu_spte_clear_no_track(u64 *sptep)
605 {
606 	__update_clear_spte_fast(sptep, 0ull);
607 }
608 
609 static u64 mmu_spte_get_lockless(u64 *sptep)
610 {
611 	return __get_spte_lockless(sptep);
612 }
613 
614 /* Returns the Accessed status of the PTE and resets it at the same time. */
615 static bool mmu_spte_age(u64 *sptep)
616 {
617 	u64 spte = mmu_spte_get_lockless(sptep);
618 
619 	if (!is_accessed_spte(spte))
620 		return false;
621 
622 	if (spte_ad_enabled(spte)) {
623 		clear_bit((ffs(shadow_accessed_mask) - 1),
624 			  (unsigned long *)sptep);
625 	} else {
626 		/*
627 		 * Capture the dirty status of the page, so that it doesn't get
628 		 * lost when the SPTE is marked for access tracking.
629 		 */
630 		if (is_writable_pte(spte))
631 			kvm_set_pfn_dirty(spte_to_pfn(spte));
632 
633 		spte = mark_spte_for_access_track(spte);
634 		mmu_spte_update_no_track(sptep, spte);
635 	}
636 
637 	return true;
638 }
639 
640 static inline bool is_tdp_mmu_active(struct kvm_vcpu *vcpu)
641 {
642 	return tdp_mmu_enabled && vcpu->arch.mmu->root_role.direct;
643 }
644 
645 static void walk_shadow_page_lockless_begin(struct kvm_vcpu *vcpu)
646 {
647 	if (is_tdp_mmu_active(vcpu)) {
648 		kvm_tdp_mmu_walk_lockless_begin();
649 	} else {
650 		/*
651 		 * Prevent page table teardown by making any free-er wait during
652 		 * kvm_flush_remote_tlbs() IPI to all active vcpus.
653 		 */
654 		local_irq_disable();
655 
656 		/*
657 		 * Make sure a following spte read is not reordered ahead of the write
658 		 * to vcpu->mode.
659 		 */
660 		smp_store_mb(vcpu->mode, READING_SHADOW_PAGE_TABLES);
661 	}
662 }
663 
664 static void walk_shadow_page_lockless_end(struct kvm_vcpu *vcpu)
665 {
666 	if (is_tdp_mmu_active(vcpu)) {
667 		kvm_tdp_mmu_walk_lockless_end();
668 	} else {
669 		/*
670 		 * Make sure the write to vcpu->mode is not reordered in front of
671 		 * reads to sptes.  If it does, kvm_mmu_commit_zap_page() can see us
672 		 * OUTSIDE_GUEST_MODE and proceed to free the shadow page table.
673 		 */
674 		smp_store_release(&vcpu->mode, OUTSIDE_GUEST_MODE);
675 		local_irq_enable();
676 	}
677 }
678 
679 static int mmu_topup_memory_caches(struct kvm_vcpu *vcpu, bool maybe_indirect)
680 {
681 	int r;
682 
683 	/* 1 rmap, 1 parent PTE per level, and the prefetched rmaps. */
684 	r = kvm_mmu_topup_memory_cache(&vcpu->arch.mmu_pte_list_desc_cache,
685 				       1 + PT64_ROOT_MAX_LEVEL + PTE_PREFETCH_NUM);
686 	if (r)
687 		return r;
688 	r = kvm_mmu_topup_memory_cache(&vcpu->arch.mmu_shadow_page_cache,
689 				       PT64_ROOT_MAX_LEVEL);
690 	if (r)
691 		return r;
692 	if (maybe_indirect) {
693 		r = kvm_mmu_topup_memory_cache(&vcpu->arch.mmu_shadowed_info_cache,
694 					       PT64_ROOT_MAX_LEVEL);
695 		if (r)
696 			return r;
697 	}
698 	return kvm_mmu_topup_memory_cache(&vcpu->arch.mmu_page_header_cache,
699 					  PT64_ROOT_MAX_LEVEL);
700 }
701 
702 static void mmu_free_memory_caches(struct kvm_vcpu *vcpu)
703 {
704 	kvm_mmu_free_memory_cache(&vcpu->arch.mmu_pte_list_desc_cache);
705 	kvm_mmu_free_memory_cache(&vcpu->arch.mmu_shadow_page_cache);
706 	kvm_mmu_free_memory_cache(&vcpu->arch.mmu_shadowed_info_cache);
707 	kvm_mmu_free_memory_cache(&vcpu->arch.mmu_page_header_cache);
708 }
709 
710 static void mmu_free_pte_list_desc(struct pte_list_desc *pte_list_desc)
711 {
712 	kmem_cache_free(pte_list_desc_cache, pte_list_desc);
713 }
714 
715 static bool sp_has_gptes(struct kvm_mmu_page *sp);
716 
717 static gfn_t kvm_mmu_page_get_gfn(struct kvm_mmu_page *sp, int index)
718 {
719 	if (sp->role.passthrough)
720 		return sp->gfn;
721 
722 	if (!sp->role.direct)
723 		return sp->shadowed_translation[index] >> PAGE_SHIFT;
724 
725 	return sp->gfn + (index << ((sp->role.level - 1) * SPTE_LEVEL_BITS));
726 }
727 
728 /*
729  * For leaf SPTEs, fetch the *guest* access permissions being shadowed. Note
730  * that the SPTE itself may have a more constrained access permissions that
731  * what the guest enforces. For example, a guest may create an executable
732  * huge PTE but KVM may disallow execution to mitigate iTLB multihit.
733  */
734 static u32 kvm_mmu_page_get_access(struct kvm_mmu_page *sp, int index)
735 {
736 	if (sp_has_gptes(sp))
737 		return sp->shadowed_translation[index] & ACC_ALL;
738 
739 	/*
740 	 * For direct MMUs (e.g. TDP or non-paging guests) or passthrough SPs,
741 	 * KVM is not shadowing any guest page tables, so the "guest access
742 	 * permissions" are just ACC_ALL.
743 	 *
744 	 * For direct SPs in indirect MMUs (shadow paging), i.e. when KVM
745 	 * is shadowing a guest huge page with small pages, the guest access
746 	 * permissions being shadowed are the access permissions of the huge
747 	 * page.
748 	 *
749 	 * In both cases, sp->role.access contains the correct access bits.
750 	 */
751 	return sp->role.access;
752 }
753 
754 static void kvm_mmu_page_set_translation(struct kvm_mmu_page *sp, int index,
755 					 gfn_t gfn, unsigned int access)
756 {
757 	if (sp_has_gptes(sp)) {
758 		sp->shadowed_translation[index] = (gfn << PAGE_SHIFT) | access;
759 		return;
760 	}
761 
762 	WARN_ONCE(access != kvm_mmu_page_get_access(sp, index),
763 	          "access mismatch under %s page %llx (expected %u, got %u)\n",
764 	          sp->role.passthrough ? "passthrough" : "direct",
765 	          sp->gfn, kvm_mmu_page_get_access(sp, index), access);
766 
767 	WARN_ONCE(gfn != kvm_mmu_page_get_gfn(sp, index),
768 	          "gfn mismatch under %s page %llx (expected %llx, got %llx)\n",
769 	          sp->role.passthrough ? "passthrough" : "direct",
770 	          sp->gfn, kvm_mmu_page_get_gfn(sp, index), gfn);
771 }
772 
773 static void kvm_mmu_page_set_access(struct kvm_mmu_page *sp, int index,
774 				    unsigned int access)
775 {
776 	gfn_t gfn = kvm_mmu_page_get_gfn(sp, index);
777 
778 	kvm_mmu_page_set_translation(sp, index, gfn, access);
779 }
780 
781 /*
782  * Return the pointer to the large page information for a given gfn,
783  * handling slots that are not large page aligned.
784  */
785 static struct kvm_lpage_info *lpage_info_slot(gfn_t gfn,
786 		const struct kvm_memory_slot *slot, int level)
787 {
788 	unsigned long idx;
789 
790 	idx = gfn_to_index(gfn, slot->base_gfn, level);
791 	return &slot->arch.lpage_info[level - 2][idx];
792 }
793 
794 /*
795  * The most significant bit in disallow_lpage tracks whether or not memory
796  * attributes are mixed, i.e. not identical for all gfns at the current level.
797  * The lower order bits are used to refcount other cases where a hugepage is
798  * disallowed, e.g. if KVM has shadow a page table at the gfn.
799  */
800 #define KVM_LPAGE_MIXED_FLAG	BIT(31)
801 
802 static void update_gfn_disallow_lpage_count(const struct kvm_memory_slot *slot,
803 					    gfn_t gfn, int count)
804 {
805 	struct kvm_lpage_info *linfo;
806 	int old, i;
807 
808 	for (i = PG_LEVEL_2M; i <= KVM_MAX_HUGEPAGE_LEVEL; ++i) {
809 		linfo = lpage_info_slot(gfn, slot, i);
810 
811 		old = linfo->disallow_lpage;
812 		linfo->disallow_lpage += count;
813 		WARN_ON_ONCE((old ^ linfo->disallow_lpage) & KVM_LPAGE_MIXED_FLAG);
814 	}
815 }
816 
817 void kvm_mmu_gfn_disallow_lpage(const struct kvm_memory_slot *slot, gfn_t gfn)
818 {
819 	update_gfn_disallow_lpage_count(slot, gfn, 1);
820 }
821 
822 void kvm_mmu_gfn_allow_lpage(const struct kvm_memory_slot *slot, gfn_t gfn)
823 {
824 	update_gfn_disallow_lpage_count(slot, gfn, -1);
825 }
826 
827 static void account_shadowed(struct kvm *kvm, struct kvm_mmu_page *sp)
828 {
829 	struct kvm_memslots *slots;
830 	struct kvm_memory_slot *slot;
831 	gfn_t gfn;
832 
833 	kvm->arch.indirect_shadow_pages++;
834 	gfn = sp->gfn;
835 	slots = kvm_memslots_for_spte_role(kvm, sp->role);
836 	slot = __gfn_to_memslot(slots, gfn);
837 
838 	/* the non-leaf shadow pages are keeping readonly. */
839 	if (sp->role.level > PG_LEVEL_4K)
840 		return __kvm_write_track_add_gfn(kvm, slot, gfn);
841 
842 	kvm_mmu_gfn_disallow_lpage(slot, gfn);
843 
844 	if (kvm_mmu_slot_gfn_write_protect(kvm, slot, gfn, PG_LEVEL_4K))
845 		kvm_flush_remote_tlbs_gfn(kvm, gfn, PG_LEVEL_4K);
846 }
847 
848 void track_possible_nx_huge_page(struct kvm *kvm, struct kvm_mmu_page *sp)
849 {
850 	/*
851 	 * If it's possible to replace the shadow page with an NX huge page,
852 	 * i.e. if the shadow page is the only thing currently preventing KVM
853 	 * from using a huge page, add the shadow page to the list of "to be
854 	 * zapped for NX recovery" pages.  Note, the shadow page can already be
855 	 * on the list if KVM is reusing an existing shadow page, i.e. if KVM
856 	 * links a shadow page at multiple points.
857 	 */
858 	if (!list_empty(&sp->possible_nx_huge_page_link))
859 		return;
860 
861 	++kvm->stat.nx_lpage_splits;
862 	list_add_tail(&sp->possible_nx_huge_page_link,
863 		      &kvm->arch.possible_nx_huge_pages);
864 }
865 
866 static void account_nx_huge_page(struct kvm *kvm, struct kvm_mmu_page *sp,
867 				 bool nx_huge_page_possible)
868 {
869 	sp->nx_huge_page_disallowed = true;
870 
871 	if (nx_huge_page_possible)
872 		track_possible_nx_huge_page(kvm, sp);
873 }
874 
875 static void unaccount_shadowed(struct kvm *kvm, struct kvm_mmu_page *sp)
876 {
877 	struct kvm_memslots *slots;
878 	struct kvm_memory_slot *slot;
879 	gfn_t gfn;
880 
881 	kvm->arch.indirect_shadow_pages--;
882 	gfn = sp->gfn;
883 	slots = kvm_memslots_for_spte_role(kvm, sp->role);
884 	slot = __gfn_to_memslot(slots, gfn);
885 	if (sp->role.level > PG_LEVEL_4K)
886 		return __kvm_write_track_remove_gfn(kvm, slot, gfn);
887 
888 	kvm_mmu_gfn_allow_lpage(slot, gfn);
889 }
890 
891 void untrack_possible_nx_huge_page(struct kvm *kvm, struct kvm_mmu_page *sp)
892 {
893 	if (list_empty(&sp->possible_nx_huge_page_link))
894 		return;
895 
896 	--kvm->stat.nx_lpage_splits;
897 	list_del_init(&sp->possible_nx_huge_page_link);
898 }
899 
900 static void unaccount_nx_huge_page(struct kvm *kvm, struct kvm_mmu_page *sp)
901 {
902 	sp->nx_huge_page_disallowed = false;
903 
904 	untrack_possible_nx_huge_page(kvm, sp);
905 }
906 
907 static struct kvm_memory_slot *gfn_to_memslot_dirty_bitmap(struct kvm_vcpu *vcpu,
908 							   gfn_t gfn,
909 							   bool no_dirty_log)
910 {
911 	struct kvm_memory_slot *slot;
912 
913 	slot = kvm_vcpu_gfn_to_memslot(vcpu, gfn);
914 	if (!slot || slot->flags & KVM_MEMSLOT_INVALID)
915 		return NULL;
916 	if (no_dirty_log && kvm_slot_dirty_track_enabled(slot))
917 		return NULL;
918 
919 	return slot;
920 }
921 
922 /*
923  * About rmap_head encoding:
924  *
925  * If the bit zero of rmap_head->val is clear, then it points to the only spte
926  * in this rmap chain. Otherwise, (rmap_head->val & ~1) points to a struct
927  * pte_list_desc containing more mappings.
928  */
929 
930 /*
931  * Returns the number of pointers in the rmap chain, not counting the new one.
932  */
933 static int pte_list_add(struct kvm_mmu_memory_cache *cache, u64 *spte,
934 			struct kvm_rmap_head *rmap_head)
935 {
936 	struct pte_list_desc *desc;
937 	int count = 0;
938 
939 	if (!rmap_head->val) {
940 		rmap_head->val = (unsigned long)spte;
941 	} else if (!(rmap_head->val & 1)) {
942 		desc = kvm_mmu_memory_cache_alloc(cache);
943 		desc->sptes[0] = (u64 *)rmap_head->val;
944 		desc->sptes[1] = spte;
945 		desc->spte_count = 2;
946 		desc->tail_count = 0;
947 		rmap_head->val = (unsigned long)desc | 1;
948 		++count;
949 	} else {
950 		desc = (struct pte_list_desc *)(rmap_head->val & ~1ul);
951 		count = desc->tail_count + desc->spte_count;
952 
953 		/*
954 		 * If the previous head is full, allocate a new head descriptor
955 		 * as tail descriptors are always kept full.
956 		 */
957 		if (desc->spte_count == PTE_LIST_EXT) {
958 			desc = kvm_mmu_memory_cache_alloc(cache);
959 			desc->more = (struct pte_list_desc *)(rmap_head->val & ~1ul);
960 			desc->spte_count = 0;
961 			desc->tail_count = count;
962 			rmap_head->val = (unsigned long)desc | 1;
963 		}
964 		desc->sptes[desc->spte_count++] = spte;
965 	}
966 	return count;
967 }
968 
969 static void pte_list_desc_remove_entry(struct kvm *kvm,
970 				       struct kvm_rmap_head *rmap_head,
971 				       struct pte_list_desc *desc, int i)
972 {
973 	struct pte_list_desc *head_desc = (struct pte_list_desc *)(rmap_head->val & ~1ul);
974 	int j = head_desc->spte_count - 1;
975 
976 	/*
977 	 * The head descriptor should never be empty.  A new head is added only
978 	 * when adding an entry and the previous head is full, and heads are
979 	 * removed (this flow) when they become empty.
980 	 */
981 	KVM_BUG_ON_DATA_CORRUPTION(j < 0, kvm);
982 
983 	/*
984 	 * Replace the to-be-freed SPTE with the last valid entry from the head
985 	 * descriptor to ensure that tail descriptors are full at all times.
986 	 * Note, this also means that tail_count is stable for each descriptor.
987 	 */
988 	desc->sptes[i] = head_desc->sptes[j];
989 	head_desc->sptes[j] = NULL;
990 	head_desc->spte_count--;
991 	if (head_desc->spte_count)
992 		return;
993 
994 	/*
995 	 * The head descriptor is empty.  If there are no tail descriptors,
996 	 * nullify the rmap head to mark the list as empty, else point the rmap
997 	 * head at the next descriptor, i.e. the new head.
998 	 */
999 	if (!head_desc->more)
1000 		rmap_head->val = 0;
1001 	else
1002 		rmap_head->val = (unsigned long)head_desc->more | 1;
1003 	mmu_free_pte_list_desc(head_desc);
1004 }
1005 
1006 static void pte_list_remove(struct kvm *kvm, u64 *spte,
1007 			    struct kvm_rmap_head *rmap_head)
1008 {
1009 	struct pte_list_desc *desc;
1010 	int i;
1011 
1012 	if (KVM_BUG_ON_DATA_CORRUPTION(!rmap_head->val, kvm))
1013 		return;
1014 
1015 	if (!(rmap_head->val & 1)) {
1016 		if (KVM_BUG_ON_DATA_CORRUPTION((u64 *)rmap_head->val != spte, kvm))
1017 			return;
1018 
1019 		rmap_head->val = 0;
1020 	} else {
1021 		desc = (struct pte_list_desc *)(rmap_head->val & ~1ul);
1022 		while (desc) {
1023 			for (i = 0; i < desc->spte_count; ++i) {
1024 				if (desc->sptes[i] == spte) {
1025 					pte_list_desc_remove_entry(kvm, rmap_head,
1026 								   desc, i);
1027 					return;
1028 				}
1029 			}
1030 			desc = desc->more;
1031 		}
1032 
1033 		KVM_BUG_ON_DATA_CORRUPTION(true, kvm);
1034 	}
1035 }
1036 
1037 static void kvm_zap_one_rmap_spte(struct kvm *kvm,
1038 				  struct kvm_rmap_head *rmap_head, u64 *sptep)
1039 {
1040 	mmu_spte_clear_track_bits(kvm, sptep);
1041 	pte_list_remove(kvm, sptep, rmap_head);
1042 }
1043 
1044 /* Return true if at least one SPTE was zapped, false otherwise */
1045 static bool kvm_zap_all_rmap_sptes(struct kvm *kvm,
1046 				   struct kvm_rmap_head *rmap_head)
1047 {
1048 	struct pte_list_desc *desc, *next;
1049 	int i;
1050 
1051 	if (!rmap_head->val)
1052 		return false;
1053 
1054 	if (!(rmap_head->val & 1)) {
1055 		mmu_spte_clear_track_bits(kvm, (u64 *)rmap_head->val);
1056 		goto out;
1057 	}
1058 
1059 	desc = (struct pte_list_desc *)(rmap_head->val & ~1ul);
1060 
1061 	for (; desc; desc = next) {
1062 		for (i = 0; i < desc->spte_count; i++)
1063 			mmu_spte_clear_track_bits(kvm, desc->sptes[i]);
1064 		next = desc->more;
1065 		mmu_free_pte_list_desc(desc);
1066 	}
1067 out:
1068 	/* rmap_head is meaningless now, remember to reset it */
1069 	rmap_head->val = 0;
1070 	return true;
1071 }
1072 
1073 unsigned int pte_list_count(struct kvm_rmap_head *rmap_head)
1074 {
1075 	struct pte_list_desc *desc;
1076 
1077 	if (!rmap_head->val)
1078 		return 0;
1079 	else if (!(rmap_head->val & 1))
1080 		return 1;
1081 
1082 	desc = (struct pte_list_desc *)(rmap_head->val & ~1ul);
1083 	return desc->tail_count + desc->spte_count;
1084 }
1085 
1086 static struct kvm_rmap_head *gfn_to_rmap(gfn_t gfn, int level,
1087 					 const struct kvm_memory_slot *slot)
1088 {
1089 	unsigned long idx;
1090 
1091 	idx = gfn_to_index(gfn, slot->base_gfn, level);
1092 	return &slot->arch.rmap[level - PG_LEVEL_4K][idx];
1093 }
1094 
1095 static void rmap_remove(struct kvm *kvm, u64 *spte)
1096 {
1097 	struct kvm_memslots *slots;
1098 	struct kvm_memory_slot *slot;
1099 	struct kvm_mmu_page *sp;
1100 	gfn_t gfn;
1101 	struct kvm_rmap_head *rmap_head;
1102 
1103 	sp = sptep_to_sp(spte);
1104 	gfn = kvm_mmu_page_get_gfn(sp, spte_index(spte));
1105 
1106 	/*
1107 	 * Unlike rmap_add, rmap_remove does not run in the context of a vCPU
1108 	 * so we have to determine which memslots to use based on context
1109 	 * information in sp->role.
1110 	 */
1111 	slots = kvm_memslots_for_spte_role(kvm, sp->role);
1112 
1113 	slot = __gfn_to_memslot(slots, gfn);
1114 	rmap_head = gfn_to_rmap(gfn, sp->role.level, slot);
1115 
1116 	pte_list_remove(kvm, spte, rmap_head);
1117 }
1118 
1119 /*
1120  * Used by the following functions to iterate through the sptes linked by a
1121  * rmap.  All fields are private and not assumed to be used outside.
1122  */
1123 struct rmap_iterator {
1124 	/* private fields */
1125 	struct pte_list_desc *desc;	/* holds the sptep if not NULL */
1126 	int pos;			/* index of the sptep */
1127 };
1128 
1129 /*
1130  * Iteration must be started by this function.  This should also be used after
1131  * removing/dropping sptes from the rmap link because in such cases the
1132  * information in the iterator may not be valid.
1133  *
1134  * Returns sptep if found, NULL otherwise.
1135  */
1136 static u64 *rmap_get_first(struct kvm_rmap_head *rmap_head,
1137 			   struct rmap_iterator *iter)
1138 {
1139 	u64 *sptep;
1140 
1141 	if (!rmap_head->val)
1142 		return NULL;
1143 
1144 	if (!(rmap_head->val & 1)) {
1145 		iter->desc = NULL;
1146 		sptep = (u64 *)rmap_head->val;
1147 		goto out;
1148 	}
1149 
1150 	iter->desc = (struct pte_list_desc *)(rmap_head->val & ~1ul);
1151 	iter->pos = 0;
1152 	sptep = iter->desc->sptes[iter->pos];
1153 out:
1154 	BUG_ON(!is_shadow_present_pte(*sptep));
1155 	return sptep;
1156 }
1157 
1158 /*
1159  * Must be used with a valid iterator: e.g. after rmap_get_first().
1160  *
1161  * Returns sptep if found, NULL otherwise.
1162  */
1163 static u64 *rmap_get_next(struct rmap_iterator *iter)
1164 {
1165 	u64 *sptep;
1166 
1167 	if (iter->desc) {
1168 		if (iter->pos < PTE_LIST_EXT - 1) {
1169 			++iter->pos;
1170 			sptep = iter->desc->sptes[iter->pos];
1171 			if (sptep)
1172 				goto out;
1173 		}
1174 
1175 		iter->desc = iter->desc->more;
1176 
1177 		if (iter->desc) {
1178 			iter->pos = 0;
1179 			/* desc->sptes[0] cannot be NULL */
1180 			sptep = iter->desc->sptes[iter->pos];
1181 			goto out;
1182 		}
1183 	}
1184 
1185 	return NULL;
1186 out:
1187 	BUG_ON(!is_shadow_present_pte(*sptep));
1188 	return sptep;
1189 }
1190 
1191 #define for_each_rmap_spte(_rmap_head_, _iter_, _spte_)			\
1192 	for (_spte_ = rmap_get_first(_rmap_head_, _iter_);		\
1193 	     _spte_; _spte_ = rmap_get_next(_iter_))
1194 
1195 static void drop_spte(struct kvm *kvm, u64 *sptep)
1196 {
1197 	u64 old_spte = mmu_spte_clear_track_bits(kvm, sptep);
1198 
1199 	if (is_shadow_present_pte(old_spte))
1200 		rmap_remove(kvm, sptep);
1201 }
1202 
1203 static void drop_large_spte(struct kvm *kvm, u64 *sptep, bool flush)
1204 {
1205 	struct kvm_mmu_page *sp;
1206 
1207 	sp = sptep_to_sp(sptep);
1208 	WARN_ON_ONCE(sp->role.level == PG_LEVEL_4K);
1209 
1210 	drop_spte(kvm, sptep);
1211 
1212 	if (flush)
1213 		kvm_flush_remote_tlbs_sptep(kvm, sptep);
1214 }
1215 
1216 /*
1217  * Write-protect on the specified @sptep, @pt_protect indicates whether
1218  * spte write-protection is caused by protecting shadow page table.
1219  *
1220  * Note: write protection is difference between dirty logging and spte
1221  * protection:
1222  * - for dirty logging, the spte can be set to writable at anytime if
1223  *   its dirty bitmap is properly set.
1224  * - for spte protection, the spte can be writable only after unsync-ing
1225  *   shadow page.
1226  *
1227  * Return true if tlb need be flushed.
1228  */
1229 static bool spte_write_protect(u64 *sptep, bool pt_protect)
1230 {
1231 	u64 spte = *sptep;
1232 
1233 	if (!is_writable_pte(spte) &&
1234 	    !(pt_protect && is_mmu_writable_spte(spte)))
1235 		return false;
1236 
1237 	if (pt_protect)
1238 		spte &= ~shadow_mmu_writable_mask;
1239 	spte = spte & ~PT_WRITABLE_MASK;
1240 
1241 	return mmu_spte_update(sptep, spte);
1242 }
1243 
1244 static bool rmap_write_protect(struct kvm_rmap_head *rmap_head,
1245 			       bool pt_protect)
1246 {
1247 	u64 *sptep;
1248 	struct rmap_iterator iter;
1249 	bool flush = false;
1250 
1251 	for_each_rmap_spte(rmap_head, &iter, sptep)
1252 		flush |= spte_write_protect(sptep, pt_protect);
1253 
1254 	return flush;
1255 }
1256 
1257 static bool spte_clear_dirty(u64 *sptep)
1258 {
1259 	u64 spte = *sptep;
1260 
1261 	KVM_MMU_WARN_ON(!spte_ad_enabled(spte));
1262 	spte &= ~shadow_dirty_mask;
1263 	return mmu_spte_update(sptep, spte);
1264 }
1265 
1266 static bool spte_wrprot_for_clear_dirty(u64 *sptep)
1267 {
1268 	bool was_writable = test_and_clear_bit(PT_WRITABLE_SHIFT,
1269 					       (unsigned long *)sptep);
1270 	if (was_writable && !spte_ad_enabled(*sptep))
1271 		kvm_set_pfn_dirty(spte_to_pfn(*sptep));
1272 
1273 	return was_writable;
1274 }
1275 
1276 /*
1277  * Gets the GFN ready for another round of dirty logging by clearing the
1278  *	- D bit on ad-enabled SPTEs, and
1279  *	- W bit on ad-disabled SPTEs.
1280  * Returns true iff any D or W bits were cleared.
1281  */
1282 static bool __rmap_clear_dirty(struct kvm *kvm, struct kvm_rmap_head *rmap_head,
1283 			       const struct kvm_memory_slot *slot)
1284 {
1285 	u64 *sptep;
1286 	struct rmap_iterator iter;
1287 	bool flush = false;
1288 
1289 	for_each_rmap_spte(rmap_head, &iter, sptep)
1290 		if (spte_ad_need_write_protect(*sptep))
1291 			flush |= spte_wrprot_for_clear_dirty(sptep);
1292 		else
1293 			flush |= spte_clear_dirty(sptep);
1294 
1295 	return flush;
1296 }
1297 
1298 /**
1299  * kvm_mmu_write_protect_pt_masked - write protect selected PT level pages
1300  * @kvm: kvm instance
1301  * @slot: slot to protect
1302  * @gfn_offset: start of the BITS_PER_LONG pages we care about
1303  * @mask: indicates which pages we should protect
1304  *
1305  * Used when we do not need to care about huge page mappings.
1306  */
1307 static void kvm_mmu_write_protect_pt_masked(struct kvm *kvm,
1308 				     struct kvm_memory_slot *slot,
1309 				     gfn_t gfn_offset, unsigned long mask)
1310 {
1311 	struct kvm_rmap_head *rmap_head;
1312 
1313 	if (tdp_mmu_enabled)
1314 		kvm_tdp_mmu_clear_dirty_pt_masked(kvm, slot,
1315 				slot->base_gfn + gfn_offset, mask, true);
1316 
1317 	if (!kvm_memslots_have_rmaps(kvm))
1318 		return;
1319 
1320 	while (mask) {
1321 		rmap_head = gfn_to_rmap(slot->base_gfn + gfn_offset + __ffs(mask),
1322 					PG_LEVEL_4K, slot);
1323 		rmap_write_protect(rmap_head, false);
1324 
1325 		/* clear the first set bit */
1326 		mask &= mask - 1;
1327 	}
1328 }
1329 
1330 /**
1331  * kvm_mmu_clear_dirty_pt_masked - clear MMU D-bit for PT level pages, or write
1332  * protect the page if the D-bit isn't supported.
1333  * @kvm: kvm instance
1334  * @slot: slot to clear D-bit
1335  * @gfn_offset: start of the BITS_PER_LONG pages we care about
1336  * @mask: indicates which pages we should clear D-bit
1337  *
1338  * Used for PML to re-log the dirty GPAs after userspace querying dirty_bitmap.
1339  */
1340 static void kvm_mmu_clear_dirty_pt_masked(struct kvm *kvm,
1341 					 struct kvm_memory_slot *slot,
1342 					 gfn_t gfn_offset, unsigned long mask)
1343 {
1344 	struct kvm_rmap_head *rmap_head;
1345 
1346 	if (tdp_mmu_enabled)
1347 		kvm_tdp_mmu_clear_dirty_pt_masked(kvm, slot,
1348 				slot->base_gfn + gfn_offset, mask, false);
1349 
1350 	if (!kvm_memslots_have_rmaps(kvm))
1351 		return;
1352 
1353 	while (mask) {
1354 		rmap_head = gfn_to_rmap(slot->base_gfn + gfn_offset + __ffs(mask),
1355 					PG_LEVEL_4K, slot);
1356 		__rmap_clear_dirty(kvm, rmap_head, slot);
1357 
1358 		/* clear the first set bit */
1359 		mask &= mask - 1;
1360 	}
1361 }
1362 
1363 /**
1364  * kvm_arch_mmu_enable_log_dirty_pt_masked - enable dirty logging for selected
1365  * PT level pages.
1366  *
1367  * It calls kvm_mmu_write_protect_pt_masked to write protect selected pages to
1368  * enable dirty logging for them.
1369  *
1370  * We need to care about huge page mappings: e.g. during dirty logging we may
1371  * have such mappings.
1372  */
1373 void kvm_arch_mmu_enable_log_dirty_pt_masked(struct kvm *kvm,
1374 				struct kvm_memory_slot *slot,
1375 				gfn_t gfn_offset, unsigned long mask)
1376 {
1377 	/*
1378 	 * Huge pages are NOT write protected when we start dirty logging in
1379 	 * initially-all-set mode; must write protect them here so that they
1380 	 * are split to 4K on the first write.
1381 	 *
1382 	 * The gfn_offset is guaranteed to be aligned to 64, but the base_gfn
1383 	 * of memslot has no such restriction, so the range can cross two large
1384 	 * pages.
1385 	 */
1386 	if (kvm_dirty_log_manual_protect_and_init_set(kvm)) {
1387 		gfn_t start = slot->base_gfn + gfn_offset + __ffs(mask);
1388 		gfn_t end = slot->base_gfn + gfn_offset + __fls(mask);
1389 
1390 		if (READ_ONCE(eager_page_split))
1391 			kvm_mmu_try_split_huge_pages(kvm, slot, start, end + 1, PG_LEVEL_4K);
1392 
1393 		kvm_mmu_slot_gfn_write_protect(kvm, slot, start, PG_LEVEL_2M);
1394 
1395 		/* Cross two large pages? */
1396 		if (ALIGN(start << PAGE_SHIFT, PMD_SIZE) !=
1397 		    ALIGN(end << PAGE_SHIFT, PMD_SIZE))
1398 			kvm_mmu_slot_gfn_write_protect(kvm, slot, end,
1399 						       PG_LEVEL_2M);
1400 	}
1401 
1402 	/* Now handle 4K PTEs.  */
1403 	if (kvm_x86_ops.cpu_dirty_log_size)
1404 		kvm_mmu_clear_dirty_pt_masked(kvm, slot, gfn_offset, mask);
1405 	else
1406 		kvm_mmu_write_protect_pt_masked(kvm, slot, gfn_offset, mask);
1407 }
1408 
1409 int kvm_cpu_dirty_log_size(void)
1410 {
1411 	return kvm_x86_ops.cpu_dirty_log_size;
1412 }
1413 
1414 bool kvm_mmu_slot_gfn_write_protect(struct kvm *kvm,
1415 				    struct kvm_memory_slot *slot, u64 gfn,
1416 				    int min_level)
1417 {
1418 	struct kvm_rmap_head *rmap_head;
1419 	int i;
1420 	bool write_protected = false;
1421 
1422 	if (kvm_memslots_have_rmaps(kvm)) {
1423 		for (i = min_level; i <= KVM_MAX_HUGEPAGE_LEVEL; ++i) {
1424 			rmap_head = gfn_to_rmap(gfn, i, slot);
1425 			write_protected |= rmap_write_protect(rmap_head, true);
1426 		}
1427 	}
1428 
1429 	if (tdp_mmu_enabled)
1430 		write_protected |=
1431 			kvm_tdp_mmu_write_protect_gfn(kvm, slot, gfn, min_level);
1432 
1433 	return write_protected;
1434 }
1435 
1436 static bool kvm_vcpu_write_protect_gfn(struct kvm_vcpu *vcpu, u64 gfn)
1437 {
1438 	struct kvm_memory_slot *slot;
1439 
1440 	slot = kvm_vcpu_gfn_to_memslot(vcpu, gfn);
1441 	return kvm_mmu_slot_gfn_write_protect(vcpu->kvm, slot, gfn, PG_LEVEL_4K);
1442 }
1443 
1444 static bool __kvm_zap_rmap(struct kvm *kvm, struct kvm_rmap_head *rmap_head,
1445 			   const struct kvm_memory_slot *slot)
1446 {
1447 	return kvm_zap_all_rmap_sptes(kvm, rmap_head);
1448 }
1449 
1450 static bool kvm_zap_rmap(struct kvm *kvm, struct kvm_rmap_head *rmap_head,
1451 			 struct kvm_memory_slot *slot, gfn_t gfn, int level,
1452 			 pte_t unused)
1453 {
1454 	return __kvm_zap_rmap(kvm, rmap_head, slot);
1455 }
1456 
1457 static bool kvm_set_pte_rmap(struct kvm *kvm, struct kvm_rmap_head *rmap_head,
1458 			     struct kvm_memory_slot *slot, gfn_t gfn, int level,
1459 			     pte_t pte)
1460 {
1461 	u64 *sptep;
1462 	struct rmap_iterator iter;
1463 	bool need_flush = false;
1464 	u64 new_spte;
1465 	kvm_pfn_t new_pfn;
1466 
1467 	WARN_ON_ONCE(pte_huge(pte));
1468 	new_pfn = pte_pfn(pte);
1469 
1470 restart:
1471 	for_each_rmap_spte(rmap_head, &iter, sptep) {
1472 		need_flush = true;
1473 
1474 		if (pte_write(pte)) {
1475 			kvm_zap_one_rmap_spte(kvm, rmap_head, sptep);
1476 			goto restart;
1477 		} else {
1478 			new_spte = kvm_mmu_changed_pte_notifier_make_spte(
1479 					*sptep, new_pfn);
1480 
1481 			mmu_spte_clear_track_bits(kvm, sptep);
1482 			mmu_spte_set(sptep, new_spte);
1483 		}
1484 	}
1485 
1486 	if (need_flush && kvm_available_flush_remote_tlbs_range()) {
1487 		kvm_flush_remote_tlbs_gfn(kvm, gfn, level);
1488 		return false;
1489 	}
1490 
1491 	return need_flush;
1492 }
1493 
1494 struct slot_rmap_walk_iterator {
1495 	/* input fields. */
1496 	const struct kvm_memory_slot *slot;
1497 	gfn_t start_gfn;
1498 	gfn_t end_gfn;
1499 	int start_level;
1500 	int end_level;
1501 
1502 	/* output fields. */
1503 	gfn_t gfn;
1504 	struct kvm_rmap_head *rmap;
1505 	int level;
1506 
1507 	/* private field. */
1508 	struct kvm_rmap_head *end_rmap;
1509 };
1510 
1511 static void rmap_walk_init_level(struct slot_rmap_walk_iterator *iterator,
1512 				 int level)
1513 {
1514 	iterator->level = level;
1515 	iterator->gfn = iterator->start_gfn;
1516 	iterator->rmap = gfn_to_rmap(iterator->gfn, level, iterator->slot);
1517 	iterator->end_rmap = gfn_to_rmap(iterator->end_gfn, level, iterator->slot);
1518 }
1519 
1520 static void slot_rmap_walk_init(struct slot_rmap_walk_iterator *iterator,
1521 				const struct kvm_memory_slot *slot,
1522 				int start_level, int end_level,
1523 				gfn_t start_gfn, gfn_t end_gfn)
1524 {
1525 	iterator->slot = slot;
1526 	iterator->start_level = start_level;
1527 	iterator->end_level = end_level;
1528 	iterator->start_gfn = start_gfn;
1529 	iterator->end_gfn = end_gfn;
1530 
1531 	rmap_walk_init_level(iterator, iterator->start_level);
1532 }
1533 
1534 static bool slot_rmap_walk_okay(struct slot_rmap_walk_iterator *iterator)
1535 {
1536 	return !!iterator->rmap;
1537 }
1538 
1539 static void slot_rmap_walk_next(struct slot_rmap_walk_iterator *iterator)
1540 {
1541 	while (++iterator->rmap <= iterator->end_rmap) {
1542 		iterator->gfn += (1UL << KVM_HPAGE_GFN_SHIFT(iterator->level));
1543 
1544 		if (iterator->rmap->val)
1545 			return;
1546 	}
1547 
1548 	if (++iterator->level > iterator->end_level) {
1549 		iterator->rmap = NULL;
1550 		return;
1551 	}
1552 
1553 	rmap_walk_init_level(iterator, iterator->level);
1554 }
1555 
1556 #define for_each_slot_rmap_range(_slot_, _start_level_, _end_level_,	\
1557 	   _start_gfn, _end_gfn, _iter_)				\
1558 	for (slot_rmap_walk_init(_iter_, _slot_, _start_level_,		\
1559 				 _end_level_, _start_gfn, _end_gfn);	\
1560 	     slot_rmap_walk_okay(_iter_);				\
1561 	     slot_rmap_walk_next(_iter_))
1562 
1563 typedef bool (*rmap_handler_t)(struct kvm *kvm, struct kvm_rmap_head *rmap_head,
1564 			       struct kvm_memory_slot *slot, gfn_t gfn,
1565 			       int level, pte_t pte);
1566 
1567 static __always_inline bool kvm_handle_gfn_range(struct kvm *kvm,
1568 						 struct kvm_gfn_range *range,
1569 						 rmap_handler_t handler)
1570 {
1571 	struct slot_rmap_walk_iterator iterator;
1572 	bool ret = false;
1573 
1574 	for_each_slot_rmap_range(range->slot, PG_LEVEL_4K, KVM_MAX_HUGEPAGE_LEVEL,
1575 				 range->start, range->end - 1, &iterator)
1576 		ret |= handler(kvm, iterator.rmap, range->slot, iterator.gfn,
1577 			       iterator.level, range->arg.pte);
1578 
1579 	return ret;
1580 }
1581 
1582 bool kvm_unmap_gfn_range(struct kvm *kvm, struct kvm_gfn_range *range)
1583 {
1584 	bool flush = false;
1585 
1586 	if (kvm_memslots_have_rmaps(kvm))
1587 		flush = kvm_handle_gfn_range(kvm, range, kvm_zap_rmap);
1588 
1589 	if (tdp_mmu_enabled)
1590 		flush = kvm_tdp_mmu_unmap_gfn_range(kvm, range, flush);
1591 
1592 	if (kvm_x86_ops.set_apic_access_page_addr &&
1593 	    range->slot->id == APIC_ACCESS_PAGE_PRIVATE_MEMSLOT)
1594 		kvm_make_all_cpus_request(kvm, KVM_REQ_APIC_PAGE_RELOAD);
1595 
1596 	return flush;
1597 }
1598 
1599 bool kvm_set_spte_gfn(struct kvm *kvm, struct kvm_gfn_range *range)
1600 {
1601 	bool flush = false;
1602 
1603 	if (kvm_memslots_have_rmaps(kvm))
1604 		flush = kvm_handle_gfn_range(kvm, range, kvm_set_pte_rmap);
1605 
1606 	if (tdp_mmu_enabled)
1607 		flush |= kvm_tdp_mmu_set_spte_gfn(kvm, range);
1608 
1609 	return flush;
1610 }
1611 
1612 static bool kvm_age_rmap(struct kvm *kvm, struct kvm_rmap_head *rmap_head,
1613 			 struct kvm_memory_slot *slot, gfn_t gfn, int level,
1614 			 pte_t unused)
1615 {
1616 	u64 *sptep;
1617 	struct rmap_iterator iter;
1618 	int young = 0;
1619 
1620 	for_each_rmap_spte(rmap_head, &iter, sptep)
1621 		young |= mmu_spte_age(sptep);
1622 
1623 	return young;
1624 }
1625 
1626 static bool kvm_test_age_rmap(struct kvm *kvm, struct kvm_rmap_head *rmap_head,
1627 			      struct kvm_memory_slot *slot, gfn_t gfn,
1628 			      int level, pte_t unused)
1629 {
1630 	u64 *sptep;
1631 	struct rmap_iterator iter;
1632 
1633 	for_each_rmap_spte(rmap_head, &iter, sptep)
1634 		if (is_accessed_spte(*sptep))
1635 			return true;
1636 	return false;
1637 }
1638 
1639 #define RMAP_RECYCLE_THRESHOLD 1000
1640 
1641 static void __rmap_add(struct kvm *kvm,
1642 		       struct kvm_mmu_memory_cache *cache,
1643 		       const struct kvm_memory_slot *slot,
1644 		       u64 *spte, gfn_t gfn, unsigned int access)
1645 {
1646 	struct kvm_mmu_page *sp;
1647 	struct kvm_rmap_head *rmap_head;
1648 	int rmap_count;
1649 
1650 	sp = sptep_to_sp(spte);
1651 	kvm_mmu_page_set_translation(sp, spte_index(spte), gfn, access);
1652 	kvm_update_page_stats(kvm, sp->role.level, 1);
1653 
1654 	rmap_head = gfn_to_rmap(gfn, sp->role.level, slot);
1655 	rmap_count = pte_list_add(cache, spte, rmap_head);
1656 
1657 	if (rmap_count > kvm->stat.max_mmu_rmap_size)
1658 		kvm->stat.max_mmu_rmap_size = rmap_count;
1659 	if (rmap_count > RMAP_RECYCLE_THRESHOLD) {
1660 		kvm_zap_all_rmap_sptes(kvm, rmap_head);
1661 		kvm_flush_remote_tlbs_gfn(kvm, gfn, sp->role.level);
1662 	}
1663 }
1664 
1665 static void rmap_add(struct kvm_vcpu *vcpu, const struct kvm_memory_slot *slot,
1666 		     u64 *spte, gfn_t gfn, unsigned int access)
1667 {
1668 	struct kvm_mmu_memory_cache *cache = &vcpu->arch.mmu_pte_list_desc_cache;
1669 
1670 	__rmap_add(vcpu->kvm, cache, slot, spte, gfn, access);
1671 }
1672 
1673 bool kvm_age_gfn(struct kvm *kvm, struct kvm_gfn_range *range)
1674 {
1675 	bool young = false;
1676 
1677 	if (kvm_memslots_have_rmaps(kvm))
1678 		young = kvm_handle_gfn_range(kvm, range, kvm_age_rmap);
1679 
1680 	if (tdp_mmu_enabled)
1681 		young |= kvm_tdp_mmu_age_gfn_range(kvm, range);
1682 
1683 	return young;
1684 }
1685 
1686 bool kvm_test_age_gfn(struct kvm *kvm, struct kvm_gfn_range *range)
1687 {
1688 	bool young = false;
1689 
1690 	if (kvm_memslots_have_rmaps(kvm))
1691 		young = kvm_handle_gfn_range(kvm, range, kvm_test_age_rmap);
1692 
1693 	if (tdp_mmu_enabled)
1694 		young |= kvm_tdp_mmu_test_age_gfn(kvm, range);
1695 
1696 	return young;
1697 }
1698 
1699 static void kvm_mmu_check_sptes_at_free(struct kvm_mmu_page *sp)
1700 {
1701 #ifdef CONFIG_KVM_PROVE_MMU
1702 	int i;
1703 
1704 	for (i = 0; i < SPTE_ENT_PER_PAGE; i++) {
1705 		if (KVM_MMU_WARN_ON(is_shadow_present_pte(sp->spt[i])))
1706 			pr_err_ratelimited("SPTE %llx (@ %p) for gfn %llx shadow-present at free",
1707 					   sp->spt[i], &sp->spt[i],
1708 					   kvm_mmu_page_get_gfn(sp, i));
1709 	}
1710 #endif
1711 }
1712 
1713 /*
1714  * This value is the sum of all of the kvm instances's
1715  * kvm->arch.n_used_mmu_pages values.  We need a global,
1716  * aggregate version in order to make the slab shrinker
1717  * faster
1718  */
1719 static inline void kvm_mod_used_mmu_pages(struct kvm *kvm, long nr)
1720 {
1721 	kvm->arch.n_used_mmu_pages += nr;
1722 	percpu_counter_add(&kvm_total_used_mmu_pages, nr);
1723 }
1724 
1725 static void kvm_account_mmu_page(struct kvm *kvm, struct kvm_mmu_page *sp)
1726 {
1727 	kvm_mod_used_mmu_pages(kvm, +1);
1728 	kvm_account_pgtable_pages((void *)sp->spt, +1);
1729 }
1730 
1731 static void kvm_unaccount_mmu_page(struct kvm *kvm, struct kvm_mmu_page *sp)
1732 {
1733 	kvm_mod_used_mmu_pages(kvm, -1);
1734 	kvm_account_pgtable_pages((void *)sp->spt, -1);
1735 }
1736 
1737 static void kvm_mmu_free_shadow_page(struct kvm_mmu_page *sp)
1738 {
1739 	kvm_mmu_check_sptes_at_free(sp);
1740 
1741 	hlist_del(&sp->hash_link);
1742 	list_del(&sp->link);
1743 	free_page((unsigned long)sp->spt);
1744 	if (!sp->role.direct)
1745 		free_page((unsigned long)sp->shadowed_translation);
1746 	kmem_cache_free(mmu_page_header_cache, sp);
1747 }
1748 
1749 static unsigned kvm_page_table_hashfn(gfn_t gfn)
1750 {
1751 	return hash_64(gfn, KVM_MMU_HASH_SHIFT);
1752 }
1753 
1754 static void mmu_page_add_parent_pte(struct kvm_mmu_memory_cache *cache,
1755 				    struct kvm_mmu_page *sp, u64 *parent_pte)
1756 {
1757 	if (!parent_pte)
1758 		return;
1759 
1760 	pte_list_add(cache, parent_pte, &sp->parent_ptes);
1761 }
1762 
1763 static void mmu_page_remove_parent_pte(struct kvm *kvm, struct kvm_mmu_page *sp,
1764 				       u64 *parent_pte)
1765 {
1766 	pte_list_remove(kvm, parent_pte, &sp->parent_ptes);
1767 }
1768 
1769 static void drop_parent_pte(struct kvm *kvm, struct kvm_mmu_page *sp,
1770 			    u64 *parent_pte)
1771 {
1772 	mmu_page_remove_parent_pte(kvm, sp, parent_pte);
1773 	mmu_spte_clear_no_track(parent_pte);
1774 }
1775 
1776 static void mark_unsync(u64 *spte);
1777 static void kvm_mmu_mark_parents_unsync(struct kvm_mmu_page *sp)
1778 {
1779 	u64 *sptep;
1780 	struct rmap_iterator iter;
1781 
1782 	for_each_rmap_spte(&sp->parent_ptes, &iter, sptep) {
1783 		mark_unsync(sptep);
1784 	}
1785 }
1786 
1787 static void mark_unsync(u64 *spte)
1788 {
1789 	struct kvm_mmu_page *sp;
1790 
1791 	sp = sptep_to_sp(spte);
1792 	if (__test_and_set_bit(spte_index(spte), sp->unsync_child_bitmap))
1793 		return;
1794 	if (sp->unsync_children++)
1795 		return;
1796 	kvm_mmu_mark_parents_unsync(sp);
1797 }
1798 
1799 #define KVM_PAGE_ARRAY_NR 16
1800 
1801 struct kvm_mmu_pages {
1802 	struct mmu_page_and_offset {
1803 		struct kvm_mmu_page *sp;
1804 		unsigned int idx;
1805 	} page[KVM_PAGE_ARRAY_NR];
1806 	unsigned int nr;
1807 };
1808 
1809 static int mmu_pages_add(struct kvm_mmu_pages *pvec, struct kvm_mmu_page *sp,
1810 			 int idx)
1811 {
1812 	int i;
1813 
1814 	if (sp->unsync)
1815 		for (i=0; i < pvec->nr; i++)
1816 			if (pvec->page[i].sp == sp)
1817 				return 0;
1818 
1819 	pvec->page[pvec->nr].sp = sp;
1820 	pvec->page[pvec->nr].idx = idx;
1821 	pvec->nr++;
1822 	return (pvec->nr == KVM_PAGE_ARRAY_NR);
1823 }
1824 
1825 static inline void clear_unsync_child_bit(struct kvm_mmu_page *sp, int idx)
1826 {
1827 	--sp->unsync_children;
1828 	WARN_ON_ONCE((int)sp->unsync_children < 0);
1829 	__clear_bit(idx, sp->unsync_child_bitmap);
1830 }
1831 
1832 static int __mmu_unsync_walk(struct kvm_mmu_page *sp,
1833 			   struct kvm_mmu_pages *pvec)
1834 {
1835 	int i, ret, nr_unsync_leaf = 0;
1836 
1837 	for_each_set_bit(i, sp->unsync_child_bitmap, 512) {
1838 		struct kvm_mmu_page *child;
1839 		u64 ent = sp->spt[i];
1840 
1841 		if (!is_shadow_present_pte(ent) || is_large_pte(ent)) {
1842 			clear_unsync_child_bit(sp, i);
1843 			continue;
1844 		}
1845 
1846 		child = spte_to_child_sp(ent);
1847 
1848 		if (child->unsync_children) {
1849 			if (mmu_pages_add(pvec, child, i))
1850 				return -ENOSPC;
1851 
1852 			ret = __mmu_unsync_walk(child, pvec);
1853 			if (!ret) {
1854 				clear_unsync_child_bit(sp, i);
1855 				continue;
1856 			} else if (ret > 0) {
1857 				nr_unsync_leaf += ret;
1858 			} else
1859 				return ret;
1860 		} else if (child->unsync) {
1861 			nr_unsync_leaf++;
1862 			if (mmu_pages_add(pvec, child, i))
1863 				return -ENOSPC;
1864 		} else
1865 			clear_unsync_child_bit(sp, i);
1866 	}
1867 
1868 	return nr_unsync_leaf;
1869 }
1870 
1871 #define INVALID_INDEX (-1)
1872 
1873 static int mmu_unsync_walk(struct kvm_mmu_page *sp,
1874 			   struct kvm_mmu_pages *pvec)
1875 {
1876 	pvec->nr = 0;
1877 	if (!sp->unsync_children)
1878 		return 0;
1879 
1880 	mmu_pages_add(pvec, sp, INVALID_INDEX);
1881 	return __mmu_unsync_walk(sp, pvec);
1882 }
1883 
1884 static void kvm_unlink_unsync_page(struct kvm *kvm, struct kvm_mmu_page *sp)
1885 {
1886 	WARN_ON_ONCE(!sp->unsync);
1887 	trace_kvm_mmu_sync_page(sp);
1888 	sp->unsync = 0;
1889 	--kvm->stat.mmu_unsync;
1890 }
1891 
1892 static bool kvm_mmu_prepare_zap_page(struct kvm *kvm, struct kvm_mmu_page *sp,
1893 				     struct list_head *invalid_list);
1894 static void kvm_mmu_commit_zap_page(struct kvm *kvm,
1895 				    struct list_head *invalid_list);
1896 
1897 static bool sp_has_gptes(struct kvm_mmu_page *sp)
1898 {
1899 	if (sp->role.direct)
1900 		return false;
1901 
1902 	if (sp->role.passthrough)
1903 		return false;
1904 
1905 	return true;
1906 }
1907 
1908 #define for_each_valid_sp(_kvm, _sp, _list)				\
1909 	hlist_for_each_entry(_sp, _list, hash_link)			\
1910 		if (is_obsolete_sp((_kvm), (_sp))) {			\
1911 		} else
1912 
1913 #define for_each_gfn_valid_sp_with_gptes(_kvm, _sp, _gfn)		\
1914 	for_each_valid_sp(_kvm, _sp,					\
1915 	  &(_kvm)->arch.mmu_page_hash[kvm_page_table_hashfn(_gfn)])	\
1916 		if ((_sp)->gfn != (_gfn) || !sp_has_gptes(_sp)) {} else
1917 
1918 static bool kvm_sync_page_check(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp)
1919 {
1920 	union kvm_mmu_page_role root_role = vcpu->arch.mmu->root_role;
1921 
1922 	/*
1923 	 * Ignore various flags when verifying that it's safe to sync a shadow
1924 	 * page using the current MMU context.
1925 	 *
1926 	 *  - level: not part of the overall MMU role and will never match as the MMU's
1927 	 *           level tracks the root level
1928 	 *  - access: updated based on the new guest PTE
1929 	 *  - quadrant: not part of the overall MMU role (similar to level)
1930 	 */
1931 	const union kvm_mmu_page_role sync_role_ign = {
1932 		.level = 0xf,
1933 		.access = 0x7,
1934 		.quadrant = 0x3,
1935 		.passthrough = 0x1,
1936 	};
1937 
1938 	/*
1939 	 * Direct pages can never be unsync, and KVM should never attempt to
1940 	 * sync a shadow page for a different MMU context, e.g. if the role
1941 	 * differs then the memslot lookup (SMM vs. non-SMM) will be bogus, the
1942 	 * reserved bits checks will be wrong, etc...
1943 	 */
1944 	if (WARN_ON_ONCE(sp->role.direct || !vcpu->arch.mmu->sync_spte ||
1945 			 (sp->role.word ^ root_role.word) & ~sync_role_ign.word))
1946 		return false;
1947 
1948 	return true;
1949 }
1950 
1951 static int kvm_sync_spte(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp, int i)
1952 {
1953 	if (!sp->spt[i])
1954 		return 0;
1955 
1956 	return vcpu->arch.mmu->sync_spte(vcpu, sp, i);
1957 }
1958 
1959 static int __kvm_sync_page(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp)
1960 {
1961 	int flush = 0;
1962 	int i;
1963 
1964 	if (!kvm_sync_page_check(vcpu, sp))
1965 		return -1;
1966 
1967 	for (i = 0; i < SPTE_ENT_PER_PAGE; i++) {
1968 		int ret = kvm_sync_spte(vcpu, sp, i);
1969 
1970 		if (ret < -1)
1971 			return -1;
1972 		flush |= ret;
1973 	}
1974 
1975 	/*
1976 	 * Note, any flush is purely for KVM's correctness, e.g. when dropping
1977 	 * an existing SPTE or clearing W/A/D bits to ensure an mmu_notifier
1978 	 * unmap or dirty logging event doesn't fail to flush.  The guest is
1979 	 * responsible for flushing the TLB to ensure any changes in protection
1980 	 * bits are recognized, i.e. until the guest flushes or page faults on
1981 	 * a relevant address, KVM is architecturally allowed to let vCPUs use
1982 	 * cached translations with the old protection bits.
1983 	 */
1984 	return flush;
1985 }
1986 
1987 static int kvm_sync_page(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp,
1988 			 struct list_head *invalid_list)
1989 {
1990 	int ret = __kvm_sync_page(vcpu, sp);
1991 
1992 	if (ret < 0)
1993 		kvm_mmu_prepare_zap_page(vcpu->kvm, sp, invalid_list);
1994 	return ret;
1995 }
1996 
1997 static bool kvm_mmu_remote_flush_or_zap(struct kvm *kvm,
1998 					struct list_head *invalid_list,
1999 					bool remote_flush)
2000 {
2001 	if (!remote_flush && list_empty(invalid_list))
2002 		return false;
2003 
2004 	if (!list_empty(invalid_list))
2005 		kvm_mmu_commit_zap_page(kvm, invalid_list);
2006 	else
2007 		kvm_flush_remote_tlbs(kvm);
2008 	return true;
2009 }
2010 
2011 static bool is_obsolete_sp(struct kvm *kvm, struct kvm_mmu_page *sp)
2012 {
2013 	if (sp->role.invalid)
2014 		return true;
2015 
2016 	/* TDP MMU pages do not use the MMU generation. */
2017 	return !is_tdp_mmu_page(sp) &&
2018 	       unlikely(sp->mmu_valid_gen != kvm->arch.mmu_valid_gen);
2019 }
2020 
2021 struct mmu_page_path {
2022 	struct kvm_mmu_page *parent[PT64_ROOT_MAX_LEVEL];
2023 	unsigned int idx[PT64_ROOT_MAX_LEVEL];
2024 };
2025 
2026 #define for_each_sp(pvec, sp, parents, i)			\
2027 		for (i = mmu_pages_first(&pvec, &parents);	\
2028 			i < pvec.nr && ({ sp = pvec.page[i].sp; 1;});	\
2029 			i = mmu_pages_next(&pvec, &parents, i))
2030 
2031 static int mmu_pages_next(struct kvm_mmu_pages *pvec,
2032 			  struct mmu_page_path *parents,
2033 			  int i)
2034 {
2035 	int n;
2036 
2037 	for (n = i+1; n < pvec->nr; n++) {
2038 		struct kvm_mmu_page *sp = pvec->page[n].sp;
2039 		unsigned idx = pvec->page[n].idx;
2040 		int level = sp->role.level;
2041 
2042 		parents->idx[level-1] = idx;
2043 		if (level == PG_LEVEL_4K)
2044 			break;
2045 
2046 		parents->parent[level-2] = sp;
2047 	}
2048 
2049 	return n;
2050 }
2051 
2052 static int mmu_pages_first(struct kvm_mmu_pages *pvec,
2053 			   struct mmu_page_path *parents)
2054 {
2055 	struct kvm_mmu_page *sp;
2056 	int level;
2057 
2058 	if (pvec->nr == 0)
2059 		return 0;
2060 
2061 	WARN_ON_ONCE(pvec->page[0].idx != INVALID_INDEX);
2062 
2063 	sp = pvec->page[0].sp;
2064 	level = sp->role.level;
2065 	WARN_ON_ONCE(level == PG_LEVEL_4K);
2066 
2067 	parents->parent[level-2] = sp;
2068 
2069 	/* Also set up a sentinel.  Further entries in pvec are all
2070 	 * children of sp, so this element is never overwritten.
2071 	 */
2072 	parents->parent[level-1] = NULL;
2073 	return mmu_pages_next(pvec, parents, 0);
2074 }
2075 
2076 static void mmu_pages_clear_parents(struct mmu_page_path *parents)
2077 {
2078 	struct kvm_mmu_page *sp;
2079 	unsigned int level = 0;
2080 
2081 	do {
2082 		unsigned int idx = parents->idx[level];
2083 		sp = parents->parent[level];
2084 		if (!sp)
2085 			return;
2086 
2087 		WARN_ON_ONCE(idx == INVALID_INDEX);
2088 		clear_unsync_child_bit(sp, idx);
2089 		level++;
2090 	} while (!sp->unsync_children);
2091 }
2092 
2093 static int mmu_sync_children(struct kvm_vcpu *vcpu,
2094 			     struct kvm_mmu_page *parent, bool can_yield)
2095 {
2096 	int i;
2097 	struct kvm_mmu_page *sp;
2098 	struct mmu_page_path parents;
2099 	struct kvm_mmu_pages pages;
2100 	LIST_HEAD(invalid_list);
2101 	bool flush = false;
2102 
2103 	while (mmu_unsync_walk(parent, &pages)) {
2104 		bool protected = false;
2105 
2106 		for_each_sp(pages, sp, parents, i)
2107 			protected |= kvm_vcpu_write_protect_gfn(vcpu, sp->gfn);
2108 
2109 		if (protected) {
2110 			kvm_mmu_remote_flush_or_zap(vcpu->kvm, &invalid_list, true);
2111 			flush = false;
2112 		}
2113 
2114 		for_each_sp(pages, sp, parents, i) {
2115 			kvm_unlink_unsync_page(vcpu->kvm, sp);
2116 			flush |= kvm_sync_page(vcpu, sp, &invalid_list) > 0;
2117 			mmu_pages_clear_parents(&parents);
2118 		}
2119 		if (need_resched() || rwlock_needbreak(&vcpu->kvm->mmu_lock)) {
2120 			kvm_mmu_remote_flush_or_zap(vcpu->kvm, &invalid_list, flush);
2121 			if (!can_yield) {
2122 				kvm_make_request(KVM_REQ_MMU_SYNC, vcpu);
2123 				return -EINTR;
2124 			}
2125 
2126 			cond_resched_rwlock_write(&vcpu->kvm->mmu_lock);
2127 			flush = false;
2128 		}
2129 	}
2130 
2131 	kvm_mmu_remote_flush_or_zap(vcpu->kvm, &invalid_list, flush);
2132 	return 0;
2133 }
2134 
2135 static void __clear_sp_write_flooding_count(struct kvm_mmu_page *sp)
2136 {
2137 	atomic_set(&sp->write_flooding_count,  0);
2138 }
2139 
2140 static void clear_sp_write_flooding_count(u64 *spte)
2141 {
2142 	__clear_sp_write_flooding_count(sptep_to_sp(spte));
2143 }
2144 
2145 /*
2146  * The vCPU is required when finding indirect shadow pages; the shadow
2147  * page may already exist and syncing it needs the vCPU pointer in
2148  * order to read guest page tables.  Direct shadow pages are never
2149  * unsync, thus @vcpu can be NULL if @role.direct is true.
2150  */
2151 static struct kvm_mmu_page *kvm_mmu_find_shadow_page(struct kvm *kvm,
2152 						     struct kvm_vcpu *vcpu,
2153 						     gfn_t gfn,
2154 						     struct hlist_head *sp_list,
2155 						     union kvm_mmu_page_role role)
2156 {
2157 	struct kvm_mmu_page *sp;
2158 	int ret;
2159 	int collisions = 0;
2160 	LIST_HEAD(invalid_list);
2161 
2162 	for_each_valid_sp(kvm, sp, sp_list) {
2163 		if (sp->gfn != gfn) {
2164 			collisions++;
2165 			continue;
2166 		}
2167 
2168 		if (sp->role.word != role.word) {
2169 			/*
2170 			 * If the guest is creating an upper-level page, zap
2171 			 * unsync pages for the same gfn.  While it's possible
2172 			 * the guest is using recursive page tables, in all
2173 			 * likelihood the guest has stopped using the unsync
2174 			 * page and is installing a completely unrelated page.
2175 			 * Unsync pages must not be left as is, because the new
2176 			 * upper-level page will be write-protected.
2177 			 */
2178 			if (role.level > PG_LEVEL_4K && sp->unsync)
2179 				kvm_mmu_prepare_zap_page(kvm, sp,
2180 							 &invalid_list);
2181 			continue;
2182 		}
2183 
2184 		/* unsync and write-flooding only apply to indirect SPs. */
2185 		if (sp->role.direct)
2186 			goto out;
2187 
2188 		if (sp->unsync) {
2189 			if (KVM_BUG_ON(!vcpu, kvm))
2190 				break;
2191 
2192 			/*
2193 			 * The page is good, but is stale.  kvm_sync_page does
2194 			 * get the latest guest state, but (unlike mmu_unsync_children)
2195 			 * it doesn't write-protect the page or mark it synchronized!
2196 			 * This way the validity of the mapping is ensured, but the
2197 			 * overhead of write protection is not incurred until the
2198 			 * guest invalidates the TLB mapping.  This allows multiple
2199 			 * SPs for a single gfn to be unsync.
2200 			 *
2201 			 * If the sync fails, the page is zapped.  If so, break
2202 			 * in order to rebuild it.
2203 			 */
2204 			ret = kvm_sync_page(vcpu, sp, &invalid_list);
2205 			if (ret < 0)
2206 				break;
2207 
2208 			WARN_ON_ONCE(!list_empty(&invalid_list));
2209 			if (ret > 0)
2210 				kvm_flush_remote_tlbs(kvm);
2211 		}
2212 
2213 		__clear_sp_write_flooding_count(sp);
2214 
2215 		goto out;
2216 	}
2217 
2218 	sp = NULL;
2219 	++kvm->stat.mmu_cache_miss;
2220 
2221 out:
2222 	kvm_mmu_commit_zap_page(kvm, &invalid_list);
2223 
2224 	if (collisions > kvm->stat.max_mmu_page_hash_collisions)
2225 		kvm->stat.max_mmu_page_hash_collisions = collisions;
2226 	return sp;
2227 }
2228 
2229 /* Caches used when allocating a new shadow page. */
2230 struct shadow_page_caches {
2231 	struct kvm_mmu_memory_cache *page_header_cache;
2232 	struct kvm_mmu_memory_cache *shadow_page_cache;
2233 	struct kvm_mmu_memory_cache *shadowed_info_cache;
2234 };
2235 
2236 static struct kvm_mmu_page *kvm_mmu_alloc_shadow_page(struct kvm *kvm,
2237 						      struct shadow_page_caches *caches,
2238 						      gfn_t gfn,
2239 						      struct hlist_head *sp_list,
2240 						      union kvm_mmu_page_role role)
2241 {
2242 	struct kvm_mmu_page *sp;
2243 
2244 	sp = kvm_mmu_memory_cache_alloc(caches->page_header_cache);
2245 	sp->spt = kvm_mmu_memory_cache_alloc(caches->shadow_page_cache);
2246 	if (!role.direct)
2247 		sp->shadowed_translation = kvm_mmu_memory_cache_alloc(caches->shadowed_info_cache);
2248 
2249 	set_page_private(virt_to_page(sp->spt), (unsigned long)sp);
2250 
2251 	INIT_LIST_HEAD(&sp->possible_nx_huge_page_link);
2252 
2253 	/*
2254 	 * active_mmu_pages must be a FIFO list, as kvm_zap_obsolete_pages()
2255 	 * depends on valid pages being added to the head of the list.  See
2256 	 * comments in kvm_zap_obsolete_pages().
2257 	 */
2258 	sp->mmu_valid_gen = kvm->arch.mmu_valid_gen;
2259 	list_add(&sp->link, &kvm->arch.active_mmu_pages);
2260 	kvm_account_mmu_page(kvm, sp);
2261 
2262 	sp->gfn = gfn;
2263 	sp->role = role;
2264 	hlist_add_head(&sp->hash_link, sp_list);
2265 	if (sp_has_gptes(sp))
2266 		account_shadowed(kvm, sp);
2267 
2268 	return sp;
2269 }
2270 
2271 /* Note, @vcpu may be NULL if @role.direct is true; see kvm_mmu_find_shadow_page. */
2272 static struct kvm_mmu_page *__kvm_mmu_get_shadow_page(struct kvm *kvm,
2273 						      struct kvm_vcpu *vcpu,
2274 						      struct shadow_page_caches *caches,
2275 						      gfn_t gfn,
2276 						      union kvm_mmu_page_role role)
2277 {
2278 	struct hlist_head *sp_list;
2279 	struct kvm_mmu_page *sp;
2280 	bool created = false;
2281 
2282 	sp_list = &kvm->arch.mmu_page_hash[kvm_page_table_hashfn(gfn)];
2283 
2284 	sp = kvm_mmu_find_shadow_page(kvm, vcpu, gfn, sp_list, role);
2285 	if (!sp) {
2286 		created = true;
2287 		sp = kvm_mmu_alloc_shadow_page(kvm, caches, gfn, sp_list, role);
2288 	}
2289 
2290 	trace_kvm_mmu_get_page(sp, created);
2291 	return sp;
2292 }
2293 
2294 static struct kvm_mmu_page *kvm_mmu_get_shadow_page(struct kvm_vcpu *vcpu,
2295 						    gfn_t gfn,
2296 						    union kvm_mmu_page_role role)
2297 {
2298 	struct shadow_page_caches caches = {
2299 		.page_header_cache = &vcpu->arch.mmu_page_header_cache,
2300 		.shadow_page_cache = &vcpu->arch.mmu_shadow_page_cache,
2301 		.shadowed_info_cache = &vcpu->arch.mmu_shadowed_info_cache,
2302 	};
2303 
2304 	return __kvm_mmu_get_shadow_page(vcpu->kvm, vcpu, &caches, gfn, role);
2305 }
2306 
2307 static union kvm_mmu_page_role kvm_mmu_child_role(u64 *sptep, bool direct,
2308 						  unsigned int access)
2309 {
2310 	struct kvm_mmu_page *parent_sp = sptep_to_sp(sptep);
2311 	union kvm_mmu_page_role role;
2312 
2313 	role = parent_sp->role;
2314 	role.level--;
2315 	role.access = access;
2316 	role.direct = direct;
2317 	role.passthrough = 0;
2318 
2319 	/*
2320 	 * If the guest has 4-byte PTEs then that means it's using 32-bit,
2321 	 * 2-level, non-PAE paging. KVM shadows such guests with PAE paging
2322 	 * (i.e. 8-byte PTEs). The difference in PTE size means that KVM must
2323 	 * shadow each guest page table with multiple shadow page tables, which
2324 	 * requires extra bookkeeping in the role.
2325 	 *
2326 	 * Specifically, to shadow the guest's page directory (which covers a
2327 	 * 4GiB address space), KVM uses 4 PAE page directories, each mapping
2328 	 * 1GiB of the address space. @role.quadrant encodes which quarter of
2329 	 * the address space each maps.
2330 	 *
2331 	 * To shadow the guest's page tables (which each map a 4MiB region), KVM
2332 	 * uses 2 PAE page tables, each mapping a 2MiB region. For these,
2333 	 * @role.quadrant encodes which half of the region they map.
2334 	 *
2335 	 * Concretely, a 4-byte PDE consumes bits 31:22, while an 8-byte PDE
2336 	 * consumes bits 29:21.  To consume bits 31:30, KVM's uses 4 shadow
2337 	 * PDPTEs; those 4 PAE page directories are pre-allocated and their
2338 	 * quadrant is assigned in mmu_alloc_root().   A 4-byte PTE consumes
2339 	 * bits 21:12, while an 8-byte PTE consumes bits 20:12.  To consume
2340 	 * bit 21 in the PTE (the child here), KVM propagates that bit to the
2341 	 * quadrant, i.e. sets quadrant to '0' or '1'.  The parent 8-byte PDE
2342 	 * covers bit 21 (see above), thus the quadrant is calculated from the
2343 	 * _least_ significant bit of the PDE index.
2344 	 */
2345 	if (role.has_4_byte_gpte) {
2346 		WARN_ON_ONCE(role.level != PG_LEVEL_4K);
2347 		role.quadrant = spte_index(sptep) & 1;
2348 	}
2349 
2350 	return role;
2351 }
2352 
2353 static struct kvm_mmu_page *kvm_mmu_get_child_sp(struct kvm_vcpu *vcpu,
2354 						 u64 *sptep, gfn_t gfn,
2355 						 bool direct, unsigned int access)
2356 {
2357 	union kvm_mmu_page_role role;
2358 
2359 	if (is_shadow_present_pte(*sptep) && !is_large_pte(*sptep))
2360 		return ERR_PTR(-EEXIST);
2361 
2362 	role = kvm_mmu_child_role(sptep, direct, access);
2363 	return kvm_mmu_get_shadow_page(vcpu, gfn, role);
2364 }
2365 
2366 static void shadow_walk_init_using_root(struct kvm_shadow_walk_iterator *iterator,
2367 					struct kvm_vcpu *vcpu, hpa_t root,
2368 					u64 addr)
2369 {
2370 	iterator->addr = addr;
2371 	iterator->shadow_addr = root;
2372 	iterator->level = vcpu->arch.mmu->root_role.level;
2373 
2374 	if (iterator->level >= PT64_ROOT_4LEVEL &&
2375 	    vcpu->arch.mmu->cpu_role.base.level < PT64_ROOT_4LEVEL &&
2376 	    !vcpu->arch.mmu->root_role.direct)
2377 		iterator->level = PT32E_ROOT_LEVEL;
2378 
2379 	if (iterator->level == PT32E_ROOT_LEVEL) {
2380 		/*
2381 		 * prev_root is currently only used for 64-bit hosts. So only
2382 		 * the active root_hpa is valid here.
2383 		 */
2384 		BUG_ON(root != vcpu->arch.mmu->root.hpa);
2385 
2386 		iterator->shadow_addr
2387 			= vcpu->arch.mmu->pae_root[(addr >> 30) & 3];
2388 		iterator->shadow_addr &= SPTE_BASE_ADDR_MASK;
2389 		--iterator->level;
2390 		if (!iterator->shadow_addr)
2391 			iterator->level = 0;
2392 	}
2393 }
2394 
2395 static void shadow_walk_init(struct kvm_shadow_walk_iterator *iterator,
2396 			     struct kvm_vcpu *vcpu, u64 addr)
2397 {
2398 	shadow_walk_init_using_root(iterator, vcpu, vcpu->arch.mmu->root.hpa,
2399 				    addr);
2400 }
2401 
2402 static bool shadow_walk_okay(struct kvm_shadow_walk_iterator *iterator)
2403 {
2404 	if (iterator->level < PG_LEVEL_4K)
2405 		return false;
2406 
2407 	iterator->index = SPTE_INDEX(iterator->addr, iterator->level);
2408 	iterator->sptep	= ((u64 *)__va(iterator->shadow_addr)) + iterator->index;
2409 	return true;
2410 }
2411 
2412 static void __shadow_walk_next(struct kvm_shadow_walk_iterator *iterator,
2413 			       u64 spte)
2414 {
2415 	if (!is_shadow_present_pte(spte) || is_last_spte(spte, iterator->level)) {
2416 		iterator->level = 0;
2417 		return;
2418 	}
2419 
2420 	iterator->shadow_addr = spte & SPTE_BASE_ADDR_MASK;
2421 	--iterator->level;
2422 }
2423 
2424 static void shadow_walk_next(struct kvm_shadow_walk_iterator *iterator)
2425 {
2426 	__shadow_walk_next(iterator, *iterator->sptep);
2427 }
2428 
2429 static void __link_shadow_page(struct kvm *kvm,
2430 			       struct kvm_mmu_memory_cache *cache, u64 *sptep,
2431 			       struct kvm_mmu_page *sp, bool flush)
2432 {
2433 	u64 spte;
2434 
2435 	BUILD_BUG_ON(VMX_EPT_WRITABLE_MASK != PT_WRITABLE_MASK);
2436 
2437 	/*
2438 	 * If an SPTE is present already, it must be a leaf and therefore
2439 	 * a large one.  Drop it, and flush the TLB if needed, before
2440 	 * installing sp.
2441 	 */
2442 	if (is_shadow_present_pte(*sptep))
2443 		drop_large_spte(kvm, sptep, flush);
2444 
2445 	spte = make_nonleaf_spte(sp->spt, sp_ad_disabled(sp));
2446 
2447 	mmu_spte_set(sptep, spte);
2448 
2449 	mmu_page_add_parent_pte(cache, sp, sptep);
2450 
2451 	/*
2452 	 * The non-direct sub-pagetable must be updated before linking.  For
2453 	 * L1 sp, the pagetable is updated via kvm_sync_page() in
2454 	 * kvm_mmu_find_shadow_page() without write-protecting the gfn,
2455 	 * so sp->unsync can be true or false.  For higher level non-direct
2456 	 * sp, the pagetable is updated/synced via mmu_sync_children() in
2457 	 * FNAME(fetch)(), so sp->unsync_children can only be false.
2458 	 * WARN_ON_ONCE() if anything happens unexpectedly.
2459 	 */
2460 	if (WARN_ON_ONCE(sp->unsync_children) || sp->unsync)
2461 		mark_unsync(sptep);
2462 }
2463 
2464 static void link_shadow_page(struct kvm_vcpu *vcpu, u64 *sptep,
2465 			     struct kvm_mmu_page *sp)
2466 {
2467 	__link_shadow_page(vcpu->kvm, &vcpu->arch.mmu_pte_list_desc_cache, sptep, sp, true);
2468 }
2469 
2470 static void validate_direct_spte(struct kvm_vcpu *vcpu, u64 *sptep,
2471 				   unsigned direct_access)
2472 {
2473 	if (is_shadow_present_pte(*sptep) && !is_large_pte(*sptep)) {
2474 		struct kvm_mmu_page *child;
2475 
2476 		/*
2477 		 * For the direct sp, if the guest pte's dirty bit
2478 		 * changed form clean to dirty, it will corrupt the
2479 		 * sp's access: allow writable in the read-only sp,
2480 		 * so we should update the spte at this point to get
2481 		 * a new sp with the correct access.
2482 		 */
2483 		child = spte_to_child_sp(*sptep);
2484 		if (child->role.access == direct_access)
2485 			return;
2486 
2487 		drop_parent_pte(vcpu->kvm, child, sptep);
2488 		kvm_flush_remote_tlbs_sptep(vcpu->kvm, sptep);
2489 	}
2490 }
2491 
2492 /* Returns the number of zapped non-leaf child shadow pages. */
2493 static int mmu_page_zap_pte(struct kvm *kvm, struct kvm_mmu_page *sp,
2494 			    u64 *spte, struct list_head *invalid_list)
2495 {
2496 	u64 pte;
2497 	struct kvm_mmu_page *child;
2498 
2499 	pte = *spte;
2500 	if (is_shadow_present_pte(pte)) {
2501 		if (is_last_spte(pte, sp->role.level)) {
2502 			drop_spte(kvm, spte);
2503 		} else {
2504 			child = spte_to_child_sp(pte);
2505 			drop_parent_pte(kvm, child, spte);
2506 
2507 			/*
2508 			 * Recursively zap nested TDP SPs, parentless SPs are
2509 			 * unlikely to be used again in the near future.  This
2510 			 * avoids retaining a large number of stale nested SPs.
2511 			 */
2512 			if (tdp_enabled && invalid_list &&
2513 			    child->role.guest_mode && !child->parent_ptes.val)
2514 				return kvm_mmu_prepare_zap_page(kvm, child,
2515 								invalid_list);
2516 		}
2517 	} else if (is_mmio_spte(pte)) {
2518 		mmu_spte_clear_no_track(spte);
2519 	}
2520 	return 0;
2521 }
2522 
2523 static int kvm_mmu_page_unlink_children(struct kvm *kvm,
2524 					struct kvm_mmu_page *sp,
2525 					struct list_head *invalid_list)
2526 {
2527 	int zapped = 0;
2528 	unsigned i;
2529 
2530 	for (i = 0; i < SPTE_ENT_PER_PAGE; ++i)
2531 		zapped += mmu_page_zap_pte(kvm, sp, sp->spt + i, invalid_list);
2532 
2533 	return zapped;
2534 }
2535 
2536 static void kvm_mmu_unlink_parents(struct kvm *kvm, struct kvm_mmu_page *sp)
2537 {
2538 	u64 *sptep;
2539 	struct rmap_iterator iter;
2540 
2541 	while ((sptep = rmap_get_first(&sp->parent_ptes, &iter)))
2542 		drop_parent_pte(kvm, sp, sptep);
2543 }
2544 
2545 static int mmu_zap_unsync_children(struct kvm *kvm,
2546 				   struct kvm_mmu_page *parent,
2547 				   struct list_head *invalid_list)
2548 {
2549 	int i, zapped = 0;
2550 	struct mmu_page_path parents;
2551 	struct kvm_mmu_pages pages;
2552 
2553 	if (parent->role.level == PG_LEVEL_4K)
2554 		return 0;
2555 
2556 	while (mmu_unsync_walk(parent, &pages)) {
2557 		struct kvm_mmu_page *sp;
2558 
2559 		for_each_sp(pages, sp, parents, i) {
2560 			kvm_mmu_prepare_zap_page(kvm, sp, invalid_list);
2561 			mmu_pages_clear_parents(&parents);
2562 			zapped++;
2563 		}
2564 	}
2565 
2566 	return zapped;
2567 }
2568 
2569 static bool __kvm_mmu_prepare_zap_page(struct kvm *kvm,
2570 				       struct kvm_mmu_page *sp,
2571 				       struct list_head *invalid_list,
2572 				       int *nr_zapped)
2573 {
2574 	bool list_unstable, zapped_root = false;
2575 
2576 	lockdep_assert_held_write(&kvm->mmu_lock);
2577 	trace_kvm_mmu_prepare_zap_page(sp);
2578 	++kvm->stat.mmu_shadow_zapped;
2579 	*nr_zapped = mmu_zap_unsync_children(kvm, sp, invalid_list);
2580 	*nr_zapped += kvm_mmu_page_unlink_children(kvm, sp, invalid_list);
2581 	kvm_mmu_unlink_parents(kvm, sp);
2582 
2583 	/* Zapping children means active_mmu_pages has become unstable. */
2584 	list_unstable = *nr_zapped;
2585 
2586 	if (!sp->role.invalid && sp_has_gptes(sp))
2587 		unaccount_shadowed(kvm, sp);
2588 
2589 	if (sp->unsync)
2590 		kvm_unlink_unsync_page(kvm, sp);
2591 	if (!sp->root_count) {
2592 		/* Count self */
2593 		(*nr_zapped)++;
2594 
2595 		/*
2596 		 * Already invalid pages (previously active roots) are not on
2597 		 * the active page list.  See list_del() in the "else" case of
2598 		 * !sp->root_count.
2599 		 */
2600 		if (sp->role.invalid)
2601 			list_add(&sp->link, invalid_list);
2602 		else
2603 			list_move(&sp->link, invalid_list);
2604 		kvm_unaccount_mmu_page(kvm, sp);
2605 	} else {
2606 		/*
2607 		 * Remove the active root from the active page list, the root
2608 		 * will be explicitly freed when the root_count hits zero.
2609 		 */
2610 		list_del(&sp->link);
2611 
2612 		/*
2613 		 * Obsolete pages cannot be used on any vCPUs, see the comment
2614 		 * in kvm_mmu_zap_all_fast().  Note, is_obsolete_sp() also
2615 		 * treats invalid shadow pages as being obsolete.
2616 		 */
2617 		zapped_root = !is_obsolete_sp(kvm, sp);
2618 	}
2619 
2620 	if (sp->nx_huge_page_disallowed)
2621 		unaccount_nx_huge_page(kvm, sp);
2622 
2623 	sp->role.invalid = 1;
2624 
2625 	/*
2626 	 * Make the request to free obsolete roots after marking the root
2627 	 * invalid, otherwise other vCPUs may not see it as invalid.
2628 	 */
2629 	if (zapped_root)
2630 		kvm_make_all_cpus_request(kvm, KVM_REQ_MMU_FREE_OBSOLETE_ROOTS);
2631 	return list_unstable;
2632 }
2633 
2634 static bool kvm_mmu_prepare_zap_page(struct kvm *kvm, struct kvm_mmu_page *sp,
2635 				     struct list_head *invalid_list)
2636 {
2637 	int nr_zapped;
2638 
2639 	__kvm_mmu_prepare_zap_page(kvm, sp, invalid_list, &nr_zapped);
2640 	return nr_zapped;
2641 }
2642 
2643 static void kvm_mmu_commit_zap_page(struct kvm *kvm,
2644 				    struct list_head *invalid_list)
2645 {
2646 	struct kvm_mmu_page *sp, *nsp;
2647 
2648 	if (list_empty(invalid_list))
2649 		return;
2650 
2651 	/*
2652 	 * We need to make sure everyone sees our modifications to
2653 	 * the page tables and see changes to vcpu->mode here. The barrier
2654 	 * in the kvm_flush_remote_tlbs() achieves this. This pairs
2655 	 * with vcpu_enter_guest and walk_shadow_page_lockless_begin/end.
2656 	 *
2657 	 * In addition, kvm_flush_remote_tlbs waits for all vcpus to exit
2658 	 * guest mode and/or lockless shadow page table walks.
2659 	 */
2660 	kvm_flush_remote_tlbs(kvm);
2661 
2662 	list_for_each_entry_safe(sp, nsp, invalid_list, link) {
2663 		WARN_ON_ONCE(!sp->role.invalid || sp->root_count);
2664 		kvm_mmu_free_shadow_page(sp);
2665 	}
2666 }
2667 
2668 static unsigned long kvm_mmu_zap_oldest_mmu_pages(struct kvm *kvm,
2669 						  unsigned long nr_to_zap)
2670 {
2671 	unsigned long total_zapped = 0;
2672 	struct kvm_mmu_page *sp, *tmp;
2673 	LIST_HEAD(invalid_list);
2674 	bool unstable;
2675 	int nr_zapped;
2676 
2677 	if (list_empty(&kvm->arch.active_mmu_pages))
2678 		return 0;
2679 
2680 restart:
2681 	list_for_each_entry_safe_reverse(sp, tmp, &kvm->arch.active_mmu_pages, link) {
2682 		/*
2683 		 * Don't zap active root pages, the page itself can't be freed
2684 		 * and zapping it will just force vCPUs to realloc and reload.
2685 		 */
2686 		if (sp->root_count)
2687 			continue;
2688 
2689 		unstable = __kvm_mmu_prepare_zap_page(kvm, sp, &invalid_list,
2690 						      &nr_zapped);
2691 		total_zapped += nr_zapped;
2692 		if (total_zapped >= nr_to_zap)
2693 			break;
2694 
2695 		if (unstable)
2696 			goto restart;
2697 	}
2698 
2699 	kvm_mmu_commit_zap_page(kvm, &invalid_list);
2700 
2701 	kvm->stat.mmu_recycled += total_zapped;
2702 	return total_zapped;
2703 }
2704 
2705 static inline unsigned long kvm_mmu_available_pages(struct kvm *kvm)
2706 {
2707 	if (kvm->arch.n_max_mmu_pages > kvm->arch.n_used_mmu_pages)
2708 		return kvm->arch.n_max_mmu_pages -
2709 			kvm->arch.n_used_mmu_pages;
2710 
2711 	return 0;
2712 }
2713 
2714 static int make_mmu_pages_available(struct kvm_vcpu *vcpu)
2715 {
2716 	unsigned long avail = kvm_mmu_available_pages(vcpu->kvm);
2717 
2718 	if (likely(avail >= KVM_MIN_FREE_MMU_PAGES))
2719 		return 0;
2720 
2721 	kvm_mmu_zap_oldest_mmu_pages(vcpu->kvm, KVM_REFILL_PAGES - avail);
2722 
2723 	/*
2724 	 * Note, this check is intentionally soft, it only guarantees that one
2725 	 * page is available, while the caller may end up allocating as many as
2726 	 * four pages, e.g. for PAE roots or for 5-level paging.  Temporarily
2727 	 * exceeding the (arbitrary by default) limit will not harm the host,
2728 	 * being too aggressive may unnecessarily kill the guest, and getting an
2729 	 * exact count is far more trouble than it's worth, especially in the
2730 	 * page fault paths.
2731 	 */
2732 	if (!kvm_mmu_available_pages(vcpu->kvm))
2733 		return -ENOSPC;
2734 	return 0;
2735 }
2736 
2737 /*
2738  * Changing the number of mmu pages allocated to the vm
2739  * Note: if goal_nr_mmu_pages is too small, you will get dead lock
2740  */
2741 void kvm_mmu_change_mmu_pages(struct kvm *kvm, unsigned long goal_nr_mmu_pages)
2742 {
2743 	write_lock(&kvm->mmu_lock);
2744 
2745 	if (kvm->arch.n_used_mmu_pages > goal_nr_mmu_pages) {
2746 		kvm_mmu_zap_oldest_mmu_pages(kvm, kvm->arch.n_used_mmu_pages -
2747 						  goal_nr_mmu_pages);
2748 
2749 		goal_nr_mmu_pages = kvm->arch.n_used_mmu_pages;
2750 	}
2751 
2752 	kvm->arch.n_max_mmu_pages = goal_nr_mmu_pages;
2753 
2754 	write_unlock(&kvm->mmu_lock);
2755 }
2756 
2757 int kvm_mmu_unprotect_page(struct kvm *kvm, gfn_t gfn)
2758 {
2759 	struct kvm_mmu_page *sp;
2760 	LIST_HEAD(invalid_list);
2761 	int r;
2762 
2763 	r = 0;
2764 	write_lock(&kvm->mmu_lock);
2765 	for_each_gfn_valid_sp_with_gptes(kvm, sp, gfn) {
2766 		r = 1;
2767 		kvm_mmu_prepare_zap_page(kvm, sp, &invalid_list);
2768 	}
2769 	kvm_mmu_commit_zap_page(kvm, &invalid_list);
2770 	write_unlock(&kvm->mmu_lock);
2771 
2772 	return r;
2773 }
2774 
2775 static int kvm_mmu_unprotect_page_virt(struct kvm_vcpu *vcpu, gva_t gva)
2776 {
2777 	gpa_t gpa;
2778 	int r;
2779 
2780 	if (vcpu->arch.mmu->root_role.direct)
2781 		return 0;
2782 
2783 	gpa = kvm_mmu_gva_to_gpa_read(vcpu, gva, NULL);
2784 
2785 	r = kvm_mmu_unprotect_page(vcpu->kvm, gpa >> PAGE_SHIFT);
2786 
2787 	return r;
2788 }
2789 
2790 static void kvm_unsync_page(struct kvm *kvm, struct kvm_mmu_page *sp)
2791 {
2792 	trace_kvm_mmu_unsync_page(sp);
2793 	++kvm->stat.mmu_unsync;
2794 	sp->unsync = 1;
2795 
2796 	kvm_mmu_mark_parents_unsync(sp);
2797 }
2798 
2799 /*
2800  * Attempt to unsync any shadow pages that can be reached by the specified gfn,
2801  * KVM is creating a writable mapping for said gfn.  Returns 0 if all pages
2802  * were marked unsync (or if there is no shadow page), -EPERM if the SPTE must
2803  * be write-protected.
2804  */
2805 int mmu_try_to_unsync_pages(struct kvm *kvm, const struct kvm_memory_slot *slot,
2806 			    gfn_t gfn, bool can_unsync, bool prefetch)
2807 {
2808 	struct kvm_mmu_page *sp;
2809 	bool locked = false;
2810 
2811 	/*
2812 	 * Force write-protection if the page is being tracked.  Note, the page
2813 	 * track machinery is used to write-protect upper-level shadow pages,
2814 	 * i.e. this guards the role.level == 4K assertion below!
2815 	 */
2816 	if (kvm_gfn_is_write_tracked(kvm, slot, gfn))
2817 		return -EPERM;
2818 
2819 	/*
2820 	 * The page is not write-tracked, mark existing shadow pages unsync
2821 	 * unless KVM is synchronizing an unsync SP (can_unsync = false).  In
2822 	 * that case, KVM must complete emulation of the guest TLB flush before
2823 	 * allowing shadow pages to become unsync (writable by the guest).
2824 	 */
2825 	for_each_gfn_valid_sp_with_gptes(kvm, sp, gfn) {
2826 		if (!can_unsync)
2827 			return -EPERM;
2828 
2829 		if (sp->unsync)
2830 			continue;
2831 
2832 		if (prefetch)
2833 			return -EEXIST;
2834 
2835 		/*
2836 		 * TDP MMU page faults require an additional spinlock as they
2837 		 * run with mmu_lock held for read, not write, and the unsync
2838 		 * logic is not thread safe.  Take the spinklock regardless of
2839 		 * the MMU type to avoid extra conditionals/parameters, there's
2840 		 * no meaningful penalty if mmu_lock is held for write.
2841 		 */
2842 		if (!locked) {
2843 			locked = true;
2844 			spin_lock(&kvm->arch.mmu_unsync_pages_lock);
2845 
2846 			/*
2847 			 * Recheck after taking the spinlock, a different vCPU
2848 			 * may have since marked the page unsync.  A false
2849 			 * negative on the unprotected check above is not
2850 			 * possible as clearing sp->unsync _must_ hold mmu_lock
2851 			 * for write, i.e. unsync cannot transition from 1->0
2852 			 * while this CPU holds mmu_lock for read (or write).
2853 			 */
2854 			if (READ_ONCE(sp->unsync))
2855 				continue;
2856 		}
2857 
2858 		WARN_ON_ONCE(sp->role.level != PG_LEVEL_4K);
2859 		kvm_unsync_page(kvm, sp);
2860 	}
2861 	if (locked)
2862 		spin_unlock(&kvm->arch.mmu_unsync_pages_lock);
2863 
2864 	/*
2865 	 * We need to ensure that the marking of unsync pages is visible
2866 	 * before the SPTE is updated to allow writes because
2867 	 * kvm_mmu_sync_roots() checks the unsync flags without holding
2868 	 * the MMU lock and so can race with this. If the SPTE was updated
2869 	 * before the page had been marked as unsync-ed, something like the
2870 	 * following could happen:
2871 	 *
2872 	 * CPU 1                    CPU 2
2873 	 * ---------------------------------------------------------------------
2874 	 * 1.2 Host updates SPTE
2875 	 *     to be writable
2876 	 *                      2.1 Guest writes a GPTE for GVA X.
2877 	 *                          (GPTE being in the guest page table shadowed
2878 	 *                           by the SP from CPU 1.)
2879 	 *                          This reads SPTE during the page table walk.
2880 	 *                          Since SPTE.W is read as 1, there is no
2881 	 *                          fault.
2882 	 *
2883 	 *                      2.2 Guest issues TLB flush.
2884 	 *                          That causes a VM Exit.
2885 	 *
2886 	 *                      2.3 Walking of unsync pages sees sp->unsync is
2887 	 *                          false and skips the page.
2888 	 *
2889 	 *                      2.4 Guest accesses GVA X.
2890 	 *                          Since the mapping in the SP was not updated,
2891 	 *                          so the old mapping for GVA X incorrectly
2892 	 *                          gets used.
2893 	 * 1.1 Host marks SP
2894 	 *     as unsync
2895 	 *     (sp->unsync = true)
2896 	 *
2897 	 * The write barrier below ensures that 1.1 happens before 1.2 and thus
2898 	 * the situation in 2.4 does not arise.  It pairs with the read barrier
2899 	 * in is_unsync_root(), placed between 2.1's load of SPTE.W and 2.3.
2900 	 */
2901 	smp_wmb();
2902 
2903 	return 0;
2904 }
2905 
2906 static int mmu_set_spte(struct kvm_vcpu *vcpu, struct kvm_memory_slot *slot,
2907 			u64 *sptep, unsigned int pte_access, gfn_t gfn,
2908 			kvm_pfn_t pfn, struct kvm_page_fault *fault)
2909 {
2910 	struct kvm_mmu_page *sp = sptep_to_sp(sptep);
2911 	int level = sp->role.level;
2912 	int was_rmapped = 0;
2913 	int ret = RET_PF_FIXED;
2914 	bool flush = false;
2915 	bool wrprot;
2916 	u64 spte;
2917 
2918 	/* Prefetching always gets a writable pfn.  */
2919 	bool host_writable = !fault || fault->map_writable;
2920 	bool prefetch = !fault || fault->prefetch;
2921 	bool write_fault = fault && fault->write;
2922 
2923 	if (unlikely(is_noslot_pfn(pfn))) {
2924 		vcpu->stat.pf_mmio_spte_created++;
2925 		mark_mmio_spte(vcpu, sptep, gfn, pte_access);
2926 		return RET_PF_EMULATE;
2927 	}
2928 
2929 	if (is_shadow_present_pte(*sptep)) {
2930 		/*
2931 		 * If we overwrite a PTE page pointer with a 2MB PMD, unlink
2932 		 * the parent of the now unreachable PTE.
2933 		 */
2934 		if (level > PG_LEVEL_4K && !is_large_pte(*sptep)) {
2935 			struct kvm_mmu_page *child;
2936 			u64 pte = *sptep;
2937 
2938 			child = spte_to_child_sp(pte);
2939 			drop_parent_pte(vcpu->kvm, child, sptep);
2940 			flush = true;
2941 		} else if (pfn != spte_to_pfn(*sptep)) {
2942 			drop_spte(vcpu->kvm, sptep);
2943 			flush = true;
2944 		} else
2945 			was_rmapped = 1;
2946 	}
2947 
2948 	wrprot = make_spte(vcpu, sp, slot, pte_access, gfn, pfn, *sptep, prefetch,
2949 			   true, host_writable, &spte);
2950 
2951 	if (*sptep == spte) {
2952 		ret = RET_PF_SPURIOUS;
2953 	} else {
2954 		flush |= mmu_spte_update(sptep, spte);
2955 		trace_kvm_mmu_set_spte(level, gfn, sptep);
2956 	}
2957 
2958 	if (wrprot) {
2959 		if (write_fault)
2960 			ret = RET_PF_EMULATE;
2961 	}
2962 
2963 	if (flush)
2964 		kvm_flush_remote_tlbs_gfn(vcpu->kvm, gfn, level);
2965 
2966 	if (!was_rmapped) {
2967 		WARN_ON_ONCE(ret == RET_PF_SPURIOUS);
2968 		rmap_add(vcpu, slot, sptep, gfn, pte_access);
2969 	} else {
2970 		/* Already rmapped but the pte_access bits may have changed. */
2971 		kvm_mmu_page_set_access(sp, spte_index(sptep), pte_access);
2972 	}
2973 
2974 	return ret;
2975 }
2976 
2977 static int direct_pte_prefetch_many(struct kvm_vcpu *vcpu,
2978 				    struct kvm_mmu_page *sp,
2979 				    u64 *start, u64 *end)
2980 {
2981 	struct page *pages[PTE_PREFETCH_NUM];
2982 	struct kvm_memory_slot *slot;
2983 	unsigned int access = sp->role.access;
2984 	int i, ret;
2985 	gfn_t gfn;
2986 
2987 	gfn = kvm_mmu_page_get_gfn(sp, spte_index(start));
2988 	slot = gfn_to_memslot_dirty_bitmap(vcpu, gfn, access & ACC_WRITE_MASK);
2989 	if (!slot)
2990 		return -1;
2991 
2992 	ret = gfn_to_page_many_atomic(slot, gfn, pages, end - start);
2993 	if (ret <= 0)
2994 		return -1;
2995 
2996 	for (i = 0; i < ret; i++, gfn++, start++) {
2997 		mmu_set_spte(vcpu, slot, start, access, gfn,
2998 			     page_to_pfn(pages[i]), NULL);
2999 		put_page(pages[i]);
3000 	}
3001 
3002 	return 0;
3003 }
3004 
3005 static void __direct_pte_prefetch(struct kvm_vcpu *vcpu,
3006 				  struct kvm_mmu_page *sp, u64 *sptep)
3007 {
3008 	u64 *spte, *start = NULL;
3009 	int i;
3010 
3011 	WARN_ON_ONCE(!sp->role.direct);
3012 
3013 	i = spte_index(sptep) & ~(PTE_PREFETCH_NUM - 1);
3014 	spte = sp->spt + i;
3015 
3016 	for (i = 0; i < PTE_PREFETCH_NUM; i++, spte++) {
3017 		if (is_shadow_present_pte(*spte) || spte == sptep) {
3018 			if (!start)
3019 				continue;
3020 			if (direct_pte_prefetch_many(vcpu, sp, start, spte) < 0)
3021 				return;
3022 			start = NULL;
3023 		} else if (!start)
3024 			start = spte;
3025 	}
3026 	if (start)
3027 		direct_pte_prefetch_many(vcpu, sp, start, spte);
3028 }
3029 
3030 static void direct_pte_prefetch(struct kvm_vcpu *vcpu, u64 *sptep)
3031 {
3032 	struct kvm_mmu_page *sp;
3033 
3034 	sp = sptep_to_sp(sptep);
3035 
3036 	/*
3037 	 * Without accessed bits, there's no way to distinguish between
3038 	 * actually accessed translations and prefetched, so disable pte
3039 	 * prefetch if accessed bits aren't available.
3040 	 */
3041 	if (sp_ad_disabled(sp))
3042 		return;
3043 
3044 	if (sp->role.level > PG_LEVEL_4K)
3045 		return;
3046 
3047 	/*
3048 	 * If addresses are being invalidated, skip prefetching to avoid
3049 	 * accidentally prefetching those addresses.
3050 	 */
3051 	if (unlikely(vcpu->kvm->mmu_invalidate_in_progress))
3052 		return;
3053 
3054 	__direct_pte_prefetch(vcpu, sp, sptep);
3055 }
3056 
3057 /*
3058  * Lookup the mapping level for @gfn in the current mm.
3059  *
3060  * WARNING!  Use of host_pfn_mapping_level() requires the caller and the end
3061  * consumer to be tied into KVM's handlers for MMU notifier events!
3062  *
3063  * There are several ways to safely use this helper:
3064  *
3065  * - Check mmu_invalidate_retry_gfn() after grabbing the mapping level, before
3066  *   consuming it.  In this case, mmu_lock doesn't need to be held during the
3067  *   lookup, but it does need to be held while checking the MMU notifier.
3068  *
3069  * - Hold mmu_lock AND ensure there is no in-progress MMU notifier invalidation
3070  *   event for the hva.  This can be done by explicit checking the MMU notifier
3071  *   or by ensuring that KVM already has a valid mapping that covers the hva.
3072  *
3073  * - Do not use the result to install new mappings, e.g. use the host mapping
3074  *   level only to decide whether or not to zap an entry.  In this case, it's
3075  *   not required to hold mmu_lock (though it's highly likely the caller will
3076  *   want to hold mmu_lock anyways, e.g. to modify SPTEs).
3077  *
3078  * Note!  The lookup can still race with modifications to host page tables, but
3079  * the above "rules" ensure KVM will not _consume_ the result of the walk if a
3080  * race with the primary MMU occurs.
3081  */
3082 static int host_pfn_mapping_level(struct kvm *kvm, gfn_t gfn,
3083 				  const struct kvm_memory_slot *slot)
3084 {
3085 	int level = PG_LEVEL_4K;
3086 	unsigned long hva;
3087 	unsigned long flags;
3088 	pgd_t pgd;
3089 	p4d_t p4d;
3090 	pud_t pud;
3091 	pmd_t pmd;
3092 
3093 	/*
3094 	 * Note, using the already-retrieved memslot and __gfn_to_hva_memslot()
3095 	 * is not solely for performance, it's also necessary to avoid the
3096 	 * "writable" check in __gfn_to_hva_many(), which will always fail on
3097 	 * read-only memslots due to gfn_to_hva() assuming writes.  Earlier
3098 	 * page fault steps have already verified the guest isn't writing a
3099 	 * read-only memslot.
3100 	 */
3101 	hva = __gfn_to_hva_memslot(slot, gfn);
3102 
3103 	/*
3104 	 * Disable IRQs to prevent concurrent tear down of host page tables,
3105 	 * e.g. if the primary MMU promotes a P*D to a huge page and then frees
3106 	 * the original page table.
3107 	 */
3108 	local_irq_save(flags);
3109 
3110 	/*
3111 	 * Read each entry once.  As above, a non-leaf entry can be promoted to
3112 	 * a huge page _during_ this walk.  Re-reading the entry could send the
3113 	 * walk into the weeks, e.g. p*d_large() returns false (sees the old
3114 	 * value) and then p*d_offset() walks into the target huge page instead
3115 	 * of the old page table (sees the new value).
3116 	 */
3117 	pgd = READ_ONCE(*pgd_offset(kvm->mm, hva));
3118 	if (pgd_none(pgd))
3119 		goto out;
3120 
3121 	p4d = READ_ONCE(*p4d_offset(&pgd, hva));
3122 	if (p4d_none(p4d) || !p4d_present(p4d))
3123 		goto out;
3124 
3125 	pud = READ_ONCE(*pud_offset(&p4d, hva));
3126 	if (pud_none(pud) || !pud_present(pud))
3127 		goto out;
3128 
3129 	if (pud_large(pud)) {
3130 		level = PG_LEVEL_1G;
3131 		goto out;
3132 	}
3133 
3134 	pmd = READ_ONCE(*pmd_offset(&pud, hva));
3135 	if (pmd_none(pmd) || !pmd_present(pmd))
3136 		goto out;
3137 
3138 	if (pmd_large(pmd))
3139 		level = PG_LEVEL_2M;
3140 
3141 out:
3142 	local_irq_restore(flags);
3143 	return level;
3144 }
3145 
3146 static int __kvm_mmu_max_mapping_level(struct kvm *kvm,
3147 				       const struct kvm_memory_slot *slot,
3148 				       gfn_t gfn, int max_level, bool is_private)
3149 {
3150 	struct kvm_lpage_info *linfo;
3151 	int host_level;
3152 
3153 	max_level = min(max_level, max_huge_page_level);
3154 	for ( ; max_level > PG_LEVEL_4K; max_level--) {
3155 		linfo = lpage_info_slot(gfn, slot, max_level);
3156 		if (!linfo->disallow_lpage)
3157 			break;
3158 	}
3159 
3160 	if (is_private)
3161 		return max_level;
3162 
3163 	if (max_level == PG_LEVEL_4K)
3164 		return PG_LEVEL_4K;
3165 
3166 	host_level = host_pfn_mapping_level(kvm, gfn, slot);
3167 	return min(host_level, max_level);
3168 }
3169 
3170 int kvm_mmu_max_mapping_level(struct kvm *kvm,
3171 			      const struct kvm_memory_slot *slot, gfn_t gfn,
3172 			      int max_level)
3173 {
3174 	bool is_private = kvm_slot_can_be_private(slot) &&
3175 			  kvm_mem_is_private(kvm, gfn);
3176 
3177 	return __kvm_mmu_max_mapping_level(kvm, slot, gfn, max_level, is_private);
3178 }
3179 
3180 void kvm_mmu_hugepage_adjust(struct kvm_vcpu *vcpu, struct kvm_page_fault *fault)
3181 {
3182 	struct kvm_memory_slot *slot = fault->slot;
3183 	kvm_pfn_t mask;
3184 
3185 	fault->huge_page_disallowed = fault->exec && fault->nx_huge_page_workaround_enabled;
3186 
3187 	if (unlikely(fault->max_level == PG_LEVEL_4K))
3188 		return;
3189 
3190 	if (is_error_noslot_pfn(fault->pfn))
3191 		return;
3192 
3193 	if (kvm_slot_dirty_track_enabled(slot))
3194 		return;
3195 
3196 	/*
3197 	 * Enforce the iTLB multihit workaround after capturing the requested
3198 	 * level, which will be used to do precise, accurate accounting.
3199 	 */
3200 	fault->req_level = __kvm_mmu_max_mapping_level(vcpu->kvm, slot,
3201 						       fault->gfn, fault->max_level,
3202 						       fault->is_private);
3203 	if (fault->req_level == PG_LEVEL_4K || fault->huge_page_disallowed)
3204 		return;
3205 
3206 	/*
3207 	 * mmu_invalidate_retry() was successful and mmu_lock is held, so
3208 	 * the pmd can't be split from under us.
3209 	 */
3210 	fault->goal_level = fault->req_level;
3211 	mask = KVM_PAGES_PER_HPAGE(fault->goal_level) - 1;
3212 	VM_BUG_ON((fault->gfn & mask) != (fault->pfn & mask));
3213 	fault->pfn &= ~mask;
3214 }
3215 
3216 void disallowed_hugepage_adjust(struct kvm_page_fault *fault, u64 spte, int cur_level)
3217 {
3218 	if (cur_level > PG_LEVEL_4K &&
3219 	    cur_level == fault->goal_level &&
3220 	    is_shadow_present_pte(spte) &&
3221 	    !is_large_pte(spte) &&
3222 	    spte_to_child_sp(spte)->nx_huge_page_disallowed) {
3223 		/*
3224 		 * A small SPTE exists for this pfn, but FNAME(fetch),
3225 		 * direct_map(), or kvm_tdp_mmu_map() would like to create a
3226 		 * large PTE instead: just force them to go down another level,
3227 		 * patching back for them into pfn the next 9 bits of the
3228 		 * address.
3229 		 */
3230 		u64 page_mask = KVM_PAGES_PER_HPAGE(cur_level) -
3231 				KVM_PAGES_PER_HPAGE(cur_level - 1);
3232 		fault->pfn |= fault->gfn & page_mask;
3233 		fault->goal_level--;
3234 	}
3235 }
3236 
3237 static int direct_map(struct kvm_vcpu *vcpu, struct kvm_page_fault *fault)
3238 {
3239 	struct kvm_shadow_walk_iterator it;
3240 	struct kvm_mmu_page *sp;
3241 	int ret;
3242 	gfn_t base_gfn = fault->gfn;
3243 
3244 	kvm_mmu_hugepage_adjust(vcpu, fault);
3245 
3246 	trace_kvm_mmu_spte_requested(fault);
3247 	for_each_shadow_entry(vcpu, fault->addr, it) {
3248 		/*
3249 		 * We cannot overwrite existing page tables with an NX
3250 		 * large page, as the leaf could be executable.
3251 		 */
3252 		if (fault->nx_huge_page_workaround_enabled)
3253 			disallowed_hugepage_adjust(fault, *it.sptep, it.level);
3254 
3255 		base_gfn = gfn_round_for_level(fault->gfn, it.level);
3256 		if (it.level == fault->goal_level)
3257 			break;
3258 
3259 		sp = kvm_mmu_get_child_sp(vcpu, it.sptep, base_gfn, true, ACC_ALL);
3260 		if (sp == ERR_PTR(-EEXIST))
3261 			continue;
3262 
3263 		link_shadow_page(vcpu, it.sptep, sp);
3264 		if (fault->huge_page_disallowed)
3265 			account_nx_huge_page(vcpu->kvm, sp,
3266 					     fault->req_level >= it.level);
3267 	}
3268 
3269 	if (WARN_ON_ONCE(it.level != fault->goal_level))
3270 		return -EFAULT;
3271 
3272 	ret = mmu_set_spte(vcpu, fault->slot, it.sptep, ACC_ALL,
3273 			   base_gfn, fault->pfn, fault);
3274 	if (ret == RET_PF_SPURIOUS)
3275 		return ret;
3276 
3277 	direct_pte_prefetch(vcpu, it.sptep);
3278 	return ret;
3279 }
3280 
3281 static void kvm_send_hwpoison_signal(struct kvm_memory_slot *slot, gfn_t gfn)
3282 {
3283 	unsigned long hva = gfn_to_hva_memslot(slot, gfn);
3284 
3285 	send_sig_mceerr(BUS_MCEERR_AR, (void __user *)hva, PAGE_SHIFT, current);
3286 }
3287 
3288 static int kvm_handle_error_pfn(struct kvm_vcpu *vcpu, struct kvm_page_fault *fault)
3289 {
3290 	if (is_sigpending_pfn(fault->pfn)) {
3291 		kvm_handle_signal_exit(vcpu);
3292 		return -EINTR;
3293 	}
3294 
3295 	/*
3296 	 * Do not cache the mmio info caused by writing the readonly gfn
3297 	 * into the spte otherwise read access on readonly gfn also can
3298 	 * caused mmio page fault and treat it as mmio access.
3299 	 */
3300 	if (fault->pfn == KVM_PFN_ERR_RO_FAULT)
3301 		return RET_PF_EMULATE;
3302 
3303 	if (fault->pfn == KVM_PFN_ERR_HWPOISON) {
3304 		kvm_send_hwpoison_signal(fault->slot, fault->gfn);
3305 		return RET_PF_RETRY;
3306 	}
3307 
3308 	return -EFAULT;
3309 }
3310 
3311 static int kvm_handle_noslot_fault(struct kvm_vcpu *vcpu,
3312 				   struct kvm_page_fault *fault,
3313 				   unsigned int access)
3314 {
3315 	gva_t gva = fault->is_tdp ? 0 : fault->addr;
3316 
3317 	vcpu_cache_mmio_info(vcpu, gva, fault->gfn,
3318 			     access & shadow_mmio_access_mask);
3319 
3320 	/*
3321 	 * If MMIO caching is disabled, emulate immediately without
3322 	 * touching the shadow page tables as attempting to install an
3323 	 * MMIO SPTE will just be an expensive nop.
3324 	 */
3325 	if (unlikely(!enable_mmio_caching))
3326 		return RET_PF_EMULATE;
3327 
3328 	/*
3329 	 * Do not create an MMIO SPTE for a gfn greater than host.MAXPHYADDR,
3330 	 * any guest that generates such gfns is running nested and is being
3331 	 * tricked by L0 userspace (you can observe gfn > L1.MAXPHYADDR if and
3332 	 * only if L1's MAXPHYADDR is inaccurate with respect to the
3333 	 * hardware's).
3334 	 */
3335 	if (unlikely(fault->gfn > kvm_mmu_max_gfn()))
3336 		return RET_PF_EMULATE;
3337 
3338 	return RET_PF_CONTINUE;
3339 }
3340 
3341 static bool page_fault_can_be_fast(struct kvm_page_fault *fault)
3342 {
3343 	/*
3344 	 * Page faults with reserved bits set, i.e. faults on MMIO SPTEs, only
3345 	 * reach the common page fault handler if the SPTE has an invalid MMIO
3346 	 * generation number.  Refreshing the MMIO generation needs to go down
3347 	 * the slow path.  Note, EPT Misconfigs do NOT set the PRESENT flag!
3348 	 */
3349 	if (fault->rsvd)
3350 		return false;
3351 
3352 	/*
3353 	 * #PF can be fast if:
3354 	 *
3355 	 * 1. The shadow page table entry is not present and A/D bits are
3356 	 *    disabled _by KVM_, which could mean that the fault is potentially
3357 	 *    caused by access tracking (if enabled).  If A/D bits are enabled
3358 	 *    by KVM, but disabled by L1 for L2, KVM is forced to disable A/D
3359 	 *    bits for L2 and employ access tracking, but the fast page fault
3360 	 *    mechanism only supports direct MMUs.
3361 	 * 2. The shadow page table entry is present, the access is a write,
3362 	 *    and no reserved bits are set (MMIO SPTEs cannot be "fixed"), i.e.
3363 	 *    the fault was caused by a write-protection violation.  If the
3364 	 *    SPTE is MMU-writable (determined later), the fault can be fixed
3365 	 *    by setting the Writable bit, which can be done out of mmu_lock.
3366 	 */
3367 	if (!fault->present)
3368 		return !kvm_ad_enabled();
3369 
3370 	/*
3371 	 * Note, instruction fetches and writes are mutually exclusive, ignore
3372 	 * the "exec" flag.
3373 	 */
3374 	return fault->write;
3375 }
3376 
3377 /*
3378  * Returns true if the SPTE was fixed successfully. Otherwise,
3379  * someone else modified the SPTE from its original value.
3380  */
3381 static bool fast_pf_fix_direct_spte(struct kvm_vcpu *vcpu,
3382 				    struct kvm_page_fault *fault,
3383 				    u64 *sptep, u64 old_spte, u64 new_spte)
3384 {
3385 	/*
3386 	 * Theoretically we could also set dirty bit (and flush TLB) here in
3387 	 * order to eliminate unnecessary PML logging. See comments in
3388 	 * set_spte. But fast_page_fault is very unlikely to happen with PML
3389 	 * enabled, so we do not do this. This might result in the same GPA
3390 	 * to be logged in PML buffer again when the write really happens, and
3391 	 * eventually to be called by mark_page_dirty twice. But it's also no
3392 	 * harm. This also avoids the TLB flush needed after setting dirty bit
3393 	 * so non-PML cases won't be impacted.
3394 	 *
3395 	 * Compare with set_spte where instead shadow_dirty_mask is set.
3396 	 */
3397 	if (!try_cmpxchg64(sptep, &old_spte, new_spte))
3398 		return false;
3399 
3400 	if (is_writable_pte(new_spte) && !is_writable_pte(old_spte))
3401 		mark_page_dirty_in_slot(vcpu->kvm, fault->slot, fault->gfn);
3402 
3403 	return true;
3404 }
3405 
3406 static bool is_access_allowed(struct kvm_page_fault *fault, u64 spte)
3407 {
3408 	if (fault->exec)
3409 		return is_executable_pte(spte);
3410 
3411 	if (fault->write)
3412 		return is_writable_pte(spte);
3413 
3414 	/* Fault was on Read access */
3415 	return spte & PT_PRESENT_MASK;
3416 }
3417 
3418 /*
3419  * Returns the last level spte pointer of the shadow page walk for the given
3420  * gpa, and sets *spte to the spte value. This spte may be non-preset. If no
3421  * walk could be performed, returns NULL and *spte does not contain valid data.
3422  *
3423  * Contract:
3424  *  - Must be called between walk_shadow_page_lockless_{begin,end}.
3425  *  - The returned sptep must not be used after walk_shadow_page_lockless_end.
3426  */
3427 static u64 *fast_pf_get_last_sptep(struct kvm_vcpu *vcpu, gpa_t gpa, u64 *spte)
3428 {
3429 	struct kvm_shadow_walk_iterator iterator;
3430 	u64 old_spte;
3431 	u64 *sptep = NULL;
3432 
3433 	for_each_shadow_entry_lockless(vcpu, gpa, iterator, old_spte) {
3434 		sptep = iterator.sptep;
3435 		*spte = old_spte;
3436 	}
3437 
3438 	return sptep;
3439 }
3440 
3441 /*
3442  * Returns one of RET_PF_INVALID, RET_PF_FIXED or RET_PF_SPURIOUS.
3443  */
3444 static int fast_page_fault(struct kvm_vcpu *vcpu, struct kvm_page_fault *fault)
3445 {
3446 	struct kvm_mmu_page *sp;
3447 	int ret = RET_PF_INVALID;
3448 	u64 spte;
3449 	u64 *sptep;
3450 	uint retry_count = 0;
3451 
3452 	if (!page_fault_can_be_fast(fault))
3453 		return ret;
3454 
3455 	walk_shadow_page_lockless_begin(vcpu);
3456 
3457 	do {
3458 		u64 new_spte;
3459 
3460 		if (tdp_mmu_enabled)
3461 			sptep = kvm_tdp_mmu_fast_pf_get_last_sptep(vcpu, fault->addr, &spte);
3462 		else
3463 			sptep = fast_pf_get_last_sptep(vcpu, fault->addr, &spte);
3464 
3465 		/*
3466 		 * It's entirely possible for the mapping to have been zapped
3467 		 * by a different task, but the root page should always be
3468 		 * available as the vCPU holds a reference to its root(s).
3469 		 */
3470 		if (WARN_ON_ONCE(!sptep))
3471 			spte = REMOVED_SPTE;
3472 
3473 		if (!is_shadow_present_pte(spte))
3474 			break;
3475 
3476 		sp = sptep_to_sp(sptep);
3477 		if (!is_last_spte(spte, sp->role.level))
3478 			break;
3479 
3480 		/*
3481 		 * Check whether the memory access that caused the fault would
3482 		 * still cause it if it were to be performed right now. If not,
3483 		 * then this is a spurious fault caused by TLB lazily flushed,
3484 		 * or some other CPU has already fixed the PTE after the
3485 		 * current CPU took the fault.
3486 		 *
3487 		 * Need not check the access of upper level table entries since
3488 		 * they are always ACC_ALL.
3489 		 */
3490 		if (is_access_allowed(fault, spte)) {
3491 			ret = RET_PF_SPURIOUS;
3492 			break;
3493 		}
3494 
3495 		new_spte = spte;
3496 
3497 		/*
3498 		 * KVM only supports fixing page faults outside of MMU lock for
3499 		 * direct MMUs, nested MMUs are always indirect, and KVM always
3500 		 * uses A/D bits for non-nested MMUs.  Thus, if A/D bits are
3501 		 * enabled, the SPTE can't be an access-tracked SPTE.
3502 		 */
3503 		if (unlikely(!kvm_ad_enabled()) && is_access_track_spte(spte))
3504 			new_spte = restore_acc_track_spte(new_spte);
3505 
3506 		/*
3507 		 * To keep things simple, only SPTEs that are MMU-writable can
3508 		 * be made fully writable outside of mmu_lock, e.g. only SPTEs
3509 		 * that were write-protected for dirty-logging or access
3510 		 * tracking are handled here.  Don't bother checking if the
3511 		 * SPTE is writable to prioritize running with A/D bits enabled.
3512 		 * The is_access_allowed() check above handles the common case
3513 		 * of the fault being spurious, and the SPTE is known to be
3514 		 * shadow-present, i.e. except for access tracking restoration
3515 		 * making the new SPTE writable, the check is wasteful.
3516 		 */
3517 		if (fault->write && is_mmu_writable_spte(spte)) {
3518 			new_spte |= PT_WRITABLE_MASK;
3519 
3520 			/*
3521 			 * Do not fix write-permission on the large spte when
3522 			 * dirty logging is enabled. Since we only dirty the
3523 			 * first page into the dirty-bitmap in
3524 			 * fast_pf_fix_direct_spte(), other pages are missed
3525 			 * if its slot has dirty logging enabled.
3526 			 *
3527 			 * Instead, we let the slow page fault path create a
3528 			 * normal spte to fix the access.
3529 			 */
3530 			if (sp->role.level > PG_LEVEL_4K &&
3531 			    kvm_slot_dirty_track_enabled(fault->slot))
3532 				break;
3533 		}
3534 
3535 		/* Verify that the fault can be handled in the fast path */
3536 		if (new_spte == spte ||
3537 		    !is_access_allowed(fault, new_spte))
3538 			break;
3539 
3540 		/*
3541 		 * Currently, fast page fault only works for direct mapping
3542 		 * since the gfn is not stable for indirect shadow page. See
3543 		 * Documentation/virt/kvm/locking.rst to get more detail.
3544 		 */
3545 		if (fast_pf_fix_direct_spte(vcpu, fault, sptep, spte, new_spte)) {
3546 			ret = RET_PF_FIXED;
3547 			break;
3548 		}
3549 
3550 		if (++retry_count > 4) {
3551 			pr_warn_once("Fast #PF retrying more than 4 times.\n");
3552 			break;
3553 		}
3554 
3555 	} while (true);
3556 
3557 	trace_fast_page_fault(vcpu, fault, sptep, spte, ret);
3558 	walk_shadow_page_lockless_end(vcpu);
3559 
3560 	if (ret != RET_PF_INVALID)
3561 		vcpu->stat.pf_fast++;
3562 
3563 	return ret;
3564 }
3565 
3566 static void mmu_free_root_page(struct kvm *kvm, hpa_t *root_hpa,
3567 			       struct list_head *invalid_list)
3568 {
3569 	struct kvm_mmu_page *sp;
3570 
3571 	if (!VALID_PAGE(*root_hpa))
3572 		return;
3573 
3574 	sp = root_to_sp(*root_hpa);
3575 	if (WARN_ON_ONCE(!sp))
3576 		return;
3577 
3578 	if (is_tdp_mmu_page(sp))
3579 		kvm_tdp_mmu_put_root(kvm, sp);
3580 	else if (!--sp->root_count && sp->role.invalid)
3581 		kvm_mmu_prepare_zap_page(kvm, sp, invalid_list);
3582 
3583 	*root_hpa = INVALID_PAGE;
3584 }
3585 
3586 /* roots_to_free must be some combination of the KVM_MMU_ROOT_* flags */
3587 void kvm_mmu_free_roots(struct kvm *kvm, struct kvm_mmu *mmu,
3588 			ulong roots_to_free)
3589 {
3590 	int i;
3591 	LIST_HEAD(invalid_list);
3592 	bool free_active_root;
3593 
3594 	WARN_ON_ONCE(roots_to_free & ~KVM_MMU_ROOTS_ALL);
3595 
3596 	BUILD_BUG_ON(KVM_MMU_NUM_PREV_ROOTS >= BITS_PER_LONG);
3597 
3598 	/* Before acquiring the MMU lock, see if we need to do any real work. */
3599 	free_active_root = (roots_to_free & KVM_MMU_ROOT_CURRENT)
3600 		&& VALID_PAGE(mmu->root.hpa);
3601 
3602 	if (!free_active_root) {
3603 		for (i = 0; i < KVM_MMU_NUM_PREV_ROOTS; i++)
3604 			if ((roots_to_free & KVM_MMU_ROOT_PREVIOUS(i)) &&
3605 			    VALID_PAGE(mmu->prev_roots[i].hpa))
3606 				break;
3607 
3608 		if (i == KVM_MMU_NUM_PREV_ROOTS)
3609 			return;
3610 	}
3611 
3612 	write_lock(&kvm->mmu_lock);
3613 
3614 	for (i = 0; i < KVM_MMU_NUM_PREV_ROOTS; i++)
3615 		if (roots_to_free & KVM_MMU_ROOT_PREVIOUS(i))
3616 			mmu_free_root_page(kvm, &mmu->prev_roots[i].hpa,
3617 					   &invalid_list);
3618 
3619 	if (free_active_root) {
3620 		if (kvm_mmu_is_dummy_root(mmu->root.hpa)) {
3621 			/* Nothing to cleanup for dummy roots. */
3622 		} else if (root_to_sp(mmu->root.hpa)) {
3623 			mmu_free_root_page(kvm, &mmu->root.hpa, &invalid_list);
3624 		} else if (mmu->pae_root) {
3625 			for (i = 0; i < 4; ++i) {
3626 				if (!IS_VALID_PAE_ROOT(mmu->pae_root[i]))
3627 					continue;
3628 
3629 				mmu_free_root_page(kvm, &mmu->pae_root[i],
3630 						   &invalid_list);
3631 				mmu->pae_root[i] = INVALID_PAE_ROOT;
3632 			}
3633 		}
3634 		mmu->root.hpa = INVALID_PAGE;
3635 		mmu->root.pgd = 0;
3636 	}
3637 
3638 	kvm_mmu_commit_zap_page(kvm, &invalid_list);
3639 	write_unlock(&kvm->mmu_lock);
3640 }
3641 EXPORT_SYMBOL_GPL(kvm_mmu_free_roots);
3642 
3643 void kvm_mmu_free_guest_mode_roots(struct kvm *kvm, struct kvm_mmu *mmu)
3644 {
3645 	unsigned long roots_to_free = 0;
3646 	struct kvm_mmu_page *sp;
3647 	hpa_t root_hpa;
3648 	int i;
3649 
3650 	/*
3651 	 * This should not be called while L2 is active, L2 can't invalidate
3652 	 * _only_ its own roots, e.g. INVVPID unconditionally exits.
3653 	 */
3654 	WARN_ON_ONCE(mmu->root_role.guest_mode);
3655 
3656 	for (i = 0; i < KVM_MMU_NUM_PREV_ROOTS; i++) {
3657 		root_hpa = mmu->prev_roots[i].hpa;
3658 		if (!VALID_PAGE(root_hpa))
3659 			continue;
3660 
3661 		sp = root_to_sp(root_hpa);
3662 		if (!sp || sp->role.guest_mode)
3663 			roots_to_free |= KVM_MMU_ROOT_PREVIOUS(i);
3664 	}
3665 
3666 	kvm_mmu_free_roots(kvm, mmu, roots_to_free);
3667 }
3668 EXPORT_SYMBOL_GPL(kvm_mmu_free_guest_mode_roots);
3669 
3670 static hpa_t mmu_alloc_root(struct kvm_vcpu *vcpu, gfn_t gfn, int quadrant,
3671 			    u8 level)
3672 {
3673 	union kvm_mmu_page_role role = vcpu->arch.mmu->root_role;
3674 	struct kvm_mmu_page *sp;
3675 
3676 	role.level = level;
3677 	role.quadrant = quadrant;
3678 
3679 	WARN_ON_ONCE(quadrant && !role.has_4_byte_gpte);
3680 	WARN_ON_ONCE(role.direct && role.has_4_byte_gpte);
3681 
3682 	sp = kvm_mmu_get_shadow_page(vcpu, gfn, role);
3683 	++sp->root_count;
3684 
3685 	return __pa(sp->spt);
3686 }
3687 
3688 static int mmu_alloc_direct_roots(struct kvm_vcpu *vcpu)
3689 {
3690 	struct kvm_mmu *mmu = vcpu->arch.mmu;
3691 	u8 shadow_root_level = mmu->root_role.level;
3692 	hpa_t root;
3693 	unsigned i;
3694 	int r;
3695 
3696 	write_lock(&vcpu->kvm->mmu_lock);
3697 	r = make_mmu_pages_available(vcpu);
3698 	if (r < 0)
3699 		goto out_unlock;
3700 
3701 	if (tdp_mmu_enabled) {
3702 		root = kvm_tdp_mmu_get_vcpu_root_hpa(vcpu);
3703 		mmu->root.hpa = root;
3704 	} else if (shadow_root_level >= PT64_ROOT_4LEVEL) {
3705 		root = mmu_alloc_root(vcpu, 0, 0, shadow_root_level);
3706 		mmu->root.hpa = root;
3707 	} else if (shadow_root_level == PT32E_ROOT_LEVEL) {
3708 		if (WARN_ON_ONCE(!mmu->pae_root)) {
3709 			r = -EIO;
3710 			goto out_unlock;
3711 		}
3712 
3713 		for (i = 0; i < 4; ++i) {
3714 			WARN_ON_ONCE(IS_VALID_PAE_ROOT(mmu->pae_root[i]));
3715 
3716 			root = mmu_alloc_root(vcpu, i << (30 - PAGE_SHIFT), 0,
3717 					      PT32_ROOT_LEVEL);
3718 			mmu->pae_root[i] = root | PT_PRESENT_MASK |
3719 					   shadow_me_value;
3720 		}
3721 		mmu->root.hpa = __pa(mmu->pae_root);
3722 	} else {
3723 		WARN_ONCE(1, "Bad TDP root level = %d\n", shadow_root_level);
3724 		r = -EIO;
3725 		goto out_unlock;
3726 	}
3727 
3728 	/* root.pgd is ignored for direct MMUs. */
3729 	mmu->root.pgd = 0;
3730 out_unlock:
3731 	write_unlock(&vcpu->kvm->mmu_lock);
3732 	return r;
3733 }
3734 
3735 static int mmu_first_shadow_root_alloc(struct kvm *kvm)
3736 {
3737 	struct kvm_memslots *slots;
3738 	struct kvm_memory_slot *slot;
3739 	int r = 0, i, bkt;
3740 
3741 	/*
3742 	 * Check if this is the first shadow root being allocated before
3743 	 * taking the lock.
3744 	 */
3745 	if (kvm_shadow_root_allocated(kvm))
3746 		return 0;
3747 
3748 	mutex_lock(&kvm->slots_arch_lock);
3749 
3750 	/* Recheck, under the lock, whether this is the first shadow root. */
3751 	if (kvm_shadow_root_allocated(kvm))
3752 		goto out_unlock;
3753 
3754 	/*
3755 	 * Check if anything actually needs to be allocated, e.g. all metadata
3756 	 * will be allocated upfront if TDP is disabled.
3757 	 */
3758 	if (kvm_memslots_have_rmaps(kvm) &&
3759 	    kvm_page_track_write_tracking_enabled(kvm))
3760 		goto out_success;
3761 
3762 	for (i = 0; i < kvm_arch_nr_memslot_as_ids(kvm); i++) {
3763 		slots = __kvm_memslots(kvm, i);
3764 		kvm_for_each_memslot(slot, bkt, slots) {
3765 			/*
3766 			 * Both of these functions are no-ops if the target is
3767 			 * already allocated, so unconditionally calling both
3768 			 * is safe.  Intentionally do NOT free allocations on
3769 			 * failure to avoid having to track which allocations
3770 			 * were made now versus when the memslot was created.
3771 			 * The metadata is guaranteed to be freed when the slot
3772 			 * is freed, and will be kept/used if userspace retries
3773 			 * KVM_RUN instead of killing the VM.
3774 			 */
3775 			r = memslot_rmap_alloc(slot, slot->npages);
3776 			if (r)
3777 				goto out_unlock;
3778 			r = kvm_page_track_write_tracking_alloc(slot);
3779 			if (r)
3780 				goto out_unlock;
3781 		}
3782 	}
3783 
3784 	/*
3785 	 * Ensure that shadow_root_allocated becomes true strictly after
3786 	 * all the related pointers are set.
3787 	 */
3788 out_success:
3789 	smp_store_release(&kvm->arch.shadow_root_allocated, true);
3790 
3791 out_unlock:
3792 	mutex_unlock(&kvm->slots_arch_lock);
3793 	return r;
3794 }
3795 
3796 static int mmu_alloc_shadow_roots(struct kvm_vcpu *vcpu)
3797 {
3798 	struct kvm_mmu *mmu = vcpu->arch.mmu;
3799 	u64 pdptrs[4], pm_mask;
3800 	gfn_t root_gfn, root_pgd;
3801 	int quadrant, i, r;
3802 	hpa_t root;
3803 
3804 	root_pgd = kvm_mmu_get_guest_pgd(vcpu, mmu);
3805 	root_gfn = (root_pgd & __PT_BASE_ADDR_MASK) >> PAGE_SHIFT;
3806 
3807 	if (!kvm_vcpu_is_visible_gfn(vcpu, root_gfn)) {
3808 		mmu->root.hpa = kvm_mmu_get_dummy_root();
3809 		return 0;
3810 	}
3811 
3812 	/*
3813 	 * On SVM, reading PDPTRs might access guest memory, which might fault
3814 	 * and thus might sleep.  Grab the PDPTRs before acquiring mmu_lock.
3815 	 */
3816 	if (mmu->cpu_role.base.level == PT32E_ROOT_LEVEL) {
3817 		for (i = 0; i < 4; ++i) {
3818 			pdptrs[i] = mmu->get_pdptr(vcpu, i);
3819 			if (!(pdptrs[i] & PT_PRESENT_MASK))
3820 				continue;
3821 
3822 			if (!kvm_vcpu_is_visible_gfn(vcpu, pdptrs[i] >> PAGE_SHIFT))
3823 				pdptrs[i] = 0;
3824 		}
3825 	}
3826 
3827 	r = mmu_first_shadow_root_alloc(vcpu->kvm);
3828 	if (r)
3829 		return r;
3830 
3831 	write_lock(&vcpu->kvm->mmu_lock);
3832 	r = make_mmu_pages_available(vcpu);
3833 	if (r < 0)
3834 		goto out_unlock;
3835 
3836 	/*
3837 	 * Do we shadow a long mode page table? If so we need to
3838 	 * write-protect the guests page table root.
3839 	 */
3840 	if (mmu->cpu_role.base.level >= PT64_ROOT_4LEVEL) {
3841 		root = mmu_alloc_root(vcpu, root_gfn, 0,
3842 				      mmu->root_role.level);
3843 		mmu->root.hpa = root;
3844 		goto set_root_pgd;
3845 	}
3846 
3847 	if (WARN_ON_ONCE(!mmu->pae_root)) {
3848 		r = -EIO;
3849 		goto out_unlock;
3850 	}
3851 
3852 	/*
3853 	 * We shadow a 32 bit page table. This may be a legacy 2-level
3854 	 * or a PAE 3-level page table. In either case we need to be aware that
3855 	 * the shadow page table may be a PAE or a long mode page table.
3856 	 */
3857 	pm_mask = PT_PRESENT_MASK | shadow_me_value;
3858 	if (mmu->root_role.level >= PT64_ROOT_4LEVEL) {
3859 		pm_mask |= PT_ACCESSED_MASK | PT_WRITABLE_MASK | PT_USER_MASK;
3860 
3861 		if (WARN_ON_ONCE(!mmu->pml4_root)) {
3862 			r = -EIO;
3863 			goto out_unlock;
3864 		}
3865 		mmu->pml4_root[0] = __pa(mmu->pae_root) | pm_mask;
3866 
3867 		if (mmu->root_role.level == PT64_ROOT_5LEVEL) {
3868 			if (WARN_ON_ONCE(!mmu->pml5_root)) {
3869 				r = -EIO;
3870 				goto out_unlock;
3871 			}
3872 			mmu->pml5_root[0] = __pa(mmu->pml4_root) | pm_mask;
3873 		}
3874 	}
3875 
3876 	for (i = 0; i < 4; ++i) {
3877 		WARN_ON_ONCE(IS_VALID_PAE_ROOT(mmu->pae_root[i]));
3878 
3879 		if (mmu->cpu_role.base.level == PT32E_ROOT_LEVEL) {
3880 			if (!(pdptrs[i] & PT_PRESENT_MASK)) {
3881 				mmu->pae_root[i] = INVALID_PAE_ROOT;
3882 				continue;
3883 			}
3884 			root_gfn = pdptrs[i] >> PAGE_SHIFT;
3885 		}
3886 
3887 		/*
3888 		 * If shadowing 32-bit non-PAE page tables, each PAE page
3889 		 * directory maps one quarter of the guest's non-PAE page
3890 		 * directory. Othwerise each PAE page direct shadows one guest
3891 		 * PAE page directory so that quadrant should be 0.
3892 		 */
3893 		quadrant = (mmu->cpu_role.base.level == PT32_ROOT_LEVEL) ? i : 0;
3894 
3895 		root = mmu_alloc_root(vcpu, root_gfn, quadrant, PT32_ROOT_LEVEL);
3896 		mmu->pae_root[i] = root | pm_mask;
3897 	}
3898 
3899 	if (mmu->root_role.level == PT64_ROOT_5LEVEL)
3900 		mmu->root.hpa = __pa(mmu->pml5_root);
3901 	else if (mmu->root_role.level == PT64_ROOT_4LEVEL)
3902 		mmu->root.hpa = __pa(mmu->pml4_root);
3903 	else
3904 		mmu->root.hpa = __pa(mmu->pae_root);
3905 
3906 set_root_pgd:
3907 	mmu->root.pgd = root_pgd;
3908 out_unlock:
3909 	write_unlock(&vcpu->kvm->mmu_lock);
3910 
3911 	return r;
3912 }
3913 
3914 static int mmu_alloc_special_roots(struct kvm_vcpu *vcpu)
3915 {
3916 	struct kvm_mmu *mmu = vcpu->arch.mmu;
3917 	bool need_pml5 = mmu->root_role.level > PT64_ROOT_4LEVEL;
3918 	u64 *pml5_root = NULL;
3919 	u64 *pml4_root = NULL;
3920 	u64 *pae_root;
3921 
3922 	/*
3923 	 * When shadowing 32-bit or PAE NPT with 64-bit NPT, the PML4 and PDP
3924 	 * tables are allocated and initialized at root creation as there is no
3925 	 * equivalent level in the guest's NPT to shadow.  Allocate the tables
3926 	 * on demand, as running a 32-bit L1 VMM on 64-bit KVM is very rare.
3927 	 */
3928 	if (mmu->root_role.direct ||
3929 	    mmu->cpu_role.base.level >= PT64_ROOT_4LEVEL ||
3930 	    mmu->root_role.level < PT64_ROOT_4LEVEL)
3931 		return 0;
3932 
3933 	/*
3934 	 * NPT, the only paging mode that uses this horror, uses a fixed number
3935 	 * of levels for the shadow page tables, e.g. all MMUs are 4-level or
3936 	 * all MMus are 5-level.  Thus, this can safely require that pml5_root
3937 	 * is allocated if the other roots are valid and pml5 is needed, as any
3938 	 * prior MMU would also have required pml5.
3939 	 */
3940 	if (mmu->pae_root && mmu->pml4_root && (!need_pml5 || mmu->pml5_root))
3941 		return 0;
3942 
3943 	/*
3944 	 * The special roots should always be allocated in concert.  Yell and
3945 	 * bail if KVM ends up in a state where only one of the roots is valid.
3946 	 */
3947 	if (WARN_ON_ONCE(!tdp_enabled || mmu->pae_root || mmu->pml4_root ||
3948 			 (need_pml5 && mmu->pml5_root)))
3949 		return -EIO;
3950 
3951 	/*
3952 	 * Unlike 32-bit NPT, the PDP table doesn't need to be in low mem, and
3953 	 * doesn't need to be decrypted.
3954 	 */
3955 	pae_root = (void *)get_zeroed_page(GFP_KERNEL_ACCOUNT);
3956 	if (!pae_root)
3957 		return -ENOMEM;
3958 
3959 #ifdef CONFIG_X86_64
3960 	pml4_root = (void *)get_zeroed_page(GFP_KERNEL_ACCOUNT);
3961 	if (!pml4_root)
3962 		goto err_pml4;
3963 
3964 	if (need_pml5) {
3965 		pml5_root = (void *)get_zeroed_page(GFP_KERNEL_ACCOUNT);
3966 		if (!pml5_root)
3967 			goto err_pml5;
3968 	}
3969 #endif
3970 
3971 	mmu->pae_root = pae_root;
3972 	mmu->pml4_root = pml4_root;
3973 	mmu->pml5_root = pml5_root;
3974 
3975 	return 0;
3976 
3977 #ifdef CONFIG_X86_64
3978 err_pml5:
3979 	free_page((unsigned long)pml4_root);
3980 err_pml4:
3981 	free_page((unsigned long)pae_root);
3982 	return -ENOMEM;
3983 #endif
3984 }
3985 
3986 static bool is_unsync_root(hpa_t root)
3987 {
3988 	struct kvm_mmu_page *sp;
3989 
3990 	if (!VALID_PAGE(root) || kvm_mmu_is_dummy_root(root))
3991 		return false;
3992 
3993 	/*
3994 	 * The read barrier orders the CPU's read of SPTE.W during the page table
3995 	 * walk before the reads of sp->unsync/sp->unsync_children here.
3996 	 *
3997 	 * Even if another CPU was marking the SP as unsync-ed simultaneously,
3998 	 * any guest page table changes are not guaranteed to be visible anyway
3999 	 * until this VCPU issues a TLB flush strictly after those changes are
4000 	 * made.  We only need to ensure that the other CPU sets these flags
4001 	 * before any actual changes to the page tables are made.  The comments
4002 	 * in mmu_try_to_unsync_pages() describe what could go wrong if this
4003 	 * requirement isn't satisfied.
4004 	 */
4005 	smp_rmb();
4006 	sp = root_to_sp(root);
4007 
4008 	/*
4009 	 * PAE roots (somewhat arbitrarily) aren't backed by shadow pages, the
4010 	 * PDPTEs for a given PAE root need to be synchronized individually.
4011 	 */
4012 	if (WARN_ON_ONCE(!sp))
4013 		return false;
4014 
4015 	if (sp->unsync || sp->unsync_children)
4016 		return true;
4017 
4018 	return false;
4019 }
4020 
4021 void kvm_mmu_sync_roots(struct kvm_vcpu *vcpu)
4022 {
4023 	int i;
4024 	struct kvm_mmu_page *sp;
4025 
4026 	if (vcpu->arch.mmu->root_role.direct)
4027 		return;
4028 
4029 	if (!VALID_PAGE(vcpu->arch.mmu->root.hpa))
4030 		return;
4031 
4032 	vcpu_clear_mmio_info(vcpu, MMIO_GVA_ANY);
4033 
4034 	if (vcpu->arch.mmu->cpu_role.base.level >= PT64_ROOT_4LEVEL) {
4035 		hpa_t root = vcpu->arch.mmu->root.hpa;
4036 
4037 		if (!is_unsync_root(root))
4038 			return;
4039 
4040 		sp = root_to_sp(root);
4041 
4042 		write_lock(&vcpu->kvm->mmu_lock);
4043 		mmu_sync_children(vcpu, sp, true);
4044 		write_unlock(&vcpu->kvm->mmu_lock);
4045 		return;
4046 	}
4047 
4048 	write_lock(&vcpu->kvm->mmu_lock);
4049 
4050 	for (i = 0; i < 4; ++i) {
4051 		hpa_t root = vcpu->arch.mmu->pae_root[i];
4052 
4053 		if (IS_VALID_PAE_ROOT(root)) {
4054 			sp = spte_to_child_sp(root);
4055 			mmu_sync_children(vcpu, sp, true);
4056 		}
4057 	}
4058 
4059 	write_unlock(&vcpu->kvm->mmu_lock);
4060 }
4061 
4062 void kvm_mmu_sync_prev_roots(struct kvm_vcpu *vcpu)
4063 {
4064 	unsigned long roots_to_free = 0;
4065 	int i;
4066 
4067 	for (i = 0; i < KVM_MMU_NUM_PREV_ROOTS; i++)
4068 		if (is_unsync_root(vcpu->arch.mmu->prev_roots[i].hpa))
4069 			roots_to_free |= KVM_MMU_ROOT_PREVIOUS(i);
4070 
4071 	/* sync prev_roots by simply freeing them */
4072 	kvm_mmu_free_roots(vcpu->kvm, vcpu->arch.mmu, roots_to_free);
4073 }
4074 
4075 static gpa_t nonpaging_gva_to_gpa(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu,
4076 				  gpa_t vaddr, u64 access,
4077 				  struct x86_exception *exception)
4078 {
4079 	if (exception)
4080 		exception->error_code = 0;
4081 	return kvm_translate_gpa(vcpu, mmu, vaddr, access, exception);
4082 }
4083 
4084 static bool mmio_info_in_cache(struct kvm_vcpu *vcpu, u64 addr, bool direct)
4085 {
4086 	/*
4087 	 * A nested guest cannot use the MMIO cache if it is using nested
4088 	 * page tables, because cr2 is a nGPA while the cache stores GPAs.
4089 	 */
4090 	if (mmu_is_nested(vcpu))
4091 		return false;
4092 
4093 	if (direct)
4094 		return vcpu_match_mmio_gpa(vcpu, addr);
4095 
4096 	return vcpu_match_mmio_gva(vcpu, addr);
4097 }
4098 
4099 /*
4100  * Return the level of the lowest level SPTE added to sptes.
4101  * That SPTE may be non-present.
4102  *
4103  * Must be called between walk_shadow_page_lockless_{begin,end}.
4104  */
4105 static int get_walk(struct kvm_vcpu *vcpu, u64 addr, u64 *sptes, int *root_level)
4106 {
4107 	struct kvm_shadow_walk_iterator iterator;
4108 	int leaf = -1;
4109 	u64 spte;
4110 
4111 	for (shadow_walk_init(&iterator, vcpu, addr),
4112 	     *root_level = iterator.level;
4113 	     shadow_walk_okay(&iterator);
4114 	     __shadow_walk_next(&iterator, spte)) {
4115 		leaf = iterator.level;
4116 		spte = mmu_spte_get_lockless(iterator.sptep);
4117 
4118 		sptes[leaf] = spte;
4119 	}
4120 
4121 	return leaf;
4122 }
4123 
4124 /* return true if reserved bit(s) are detected on a valid, non-MMIO SPTE. */
4125 static bool get_mmio_spte(struct kvm_vcpu *vcpu, u64 addr, u64 *sptep)
4126 {
4127 	u64 sptes[PT64_ROOT_MAX_LEVEL + 1];
4128 	struct rsvd_bits_validate *rsvd_check;
4129 	int root, leaf, level;
4130 	bool reserved = false;
4131 
4132 	walk_shadow_page_lockless_begin(vcpu);
4133 
4134 	if (is_tdp_mmu_active(vcpu))
4135 		leaf = kvm_tdp_mmu_get_walk(vcpu, addr, sptes, &root);
4136 	else
4137 		leaf = get_walk(vcpu, addr, sptes, &root);
4138 
4139 	walk_shadow_page_lockless_end(vcpu);
4140 
4141 	if (unlikely(leaf < 0)) {
4142 		*sptep = 0ull;
4143 		return reserved;
4144 	}
4145 
4146 	*sptep = sptes[leaf];
4147 
4148 	/*
4149 	 * Skip reserved bits checks on the terminal leaf if it's not a valid
4150 	 * SPTE.  Note, this also (intentionally) skips MMIO SPTEs, which, by
4151 	 * design, always have reserved bits set.  The purpose of the checks is
4152 	 * to detect reserved bits on non-MMIO SPTEs. i.e. buggy SPTEs.
4153 	 */
4154 	if (!is_shadow_present_pte(sptes[leaf]))
4155 		leaf++;
4156 
4157 	rsvd_check = &vcpu->arch.mmu->shadow_zero_check;
4158 
4159 	for (level = root; level >= leaf; level--)
4160 		reserved |= is_rsvd_spte(rsvd_check, sptes[level], level);
4161 
4162 	if (reserved) {
4163 		pr_err("%s: reserved bits set on MMU-present spte, addr 0x%llx, hierarchy:\n",
4164 		       __func__, addr);
4165 		for (level = root; level >= leaf; level--)
4166 			pr_err("------ spte = 0x%llx level = %d, rsvd bits = 0x%llx",
4167 			       sptes[level], level,
4168 			       get_rsvd_bits(rsvd_check, sptes[level], level));
4169 	}
4170 
4171 	return reserved;
4172 }
4173 
4174 static int handle_mmio_page_fault(struct kvm_vcpu *vcpu, u64 addr, bool direct)
4175 {
4176 	u64 spte;
4177 	bool reserved;
4178 
4179 	if (mmio_info_in_cache(vcpu, addr, direct))
4180 		return RET_PF_EMULATE;
4181 
4182 	reserved = get_mmio_spte(vcpu, addr, &spte);
4183 	if (WARN_ON_ONCE(reserved))
4184 		return -EINVAL;
4185 
4186 	if (is_mmio_spte(spte)) {
4187 		gfn_t gfn = get_mmio_spte_gfn(spte);
4188 		unsigned int access = get_mmio_spte_access(spte);
4189 
4190 		if (!check_mmio_spte(vcpu, spte))
4191 			return RET_PF_INVALID;
4192 
4193 		if (direct)
4194 			addr = 0;
4195 
4196 		trace_handle_mmio_page_fault(addr, gfn, access);
4197 		vcpu_cache_mmio_info(vcpu, addr, gfn, access);
4198 		return RET_PF_EMULATE;
4199 	}
4200 
4201 	/*
4202 	 * If the page table is zapped by other cpus, let CPU fault again on
4203 	 * the address.
4204 	 */
4205 	return RET_PF_RETRY;
4206 }
4207 
4208 static bool page_fault_handle_page_track(struct kvm_vcpu *vcpu,
4209 					 struct kvm_page_fault *fault)
4210 {
4211 	if (unlikely(fault->rsvd))
4212 		return false;
4213 
4214 	if (!fault->present || !fault->write)
4215 		return false;
4216 
4217 	/*
4218 	 * guest is writing the page which is write tracked which can
4219 	 * not be fixed by page fault handler.
4220 	 */
4221 	if (kvm_gfn_is_write_tracked(vcpu->kvm, fault->slot, fault->gfn))
4222 		return true;
4223 
4224 	return false;
4225 }
4226 
4227 static void shadow_page_table_clear_flood(struct kvm_vcpu *vcpu, gva_t addr)
4228 {
4229 	struct kvm_shadow_walk_iterator iterator;
4230 	u64 spte;
4231 
4232 	walk_shadow_page_lockless_begin(vcpu);
4233 	for_each_shadow_entry_lockless(vcpu, addr, iterator, spte)
4234 		clear_sp_write_flooding_count(iterator.sptep);
4235 	walk_shadow_page_lockless_end(vcpu);
4236 }
4237 
4238 static u32 alloc_apf_token(struct kvm_vcpu *vcpu)
4239 {
4240 	/* make sure the token value is not 0 */
4241 	u32 id = vcpu->arch.apf.id;
4242 
4243 	if (id << 12 == 0)
4244 		vcpu->arch.apf.id = 1;
4245 
4246 	return (vcpu->arch.apf.id++ << 12) | vcpu->vcpu_id;
4247 }
4248 
4249 static bool kvm_arch_setup_async_pf(struct kvm_vcpu *vcpu, gpa_t cr2_or_gpa,
4250 				    gfn_t gfn)
4251 {
4252 	struct kvm_arch_async_pf arch;
4253 
4254 	arch.token = alloc_apf_token(vcpu);
4255 	arch.gfn = gfn;
4256 	arch.direct_map = vcpu->arch.mmu->root_role.direct;
4257 	arch.cr3 = kvm_mmu_get_guest_pgd(vcpu, vcpu->arch.mmu);
4258 
4259 	return kvm_setup_async_pf(vcpu, cr2_or_gpa,
4260 				  kvm_vcpu_gfn_to_hva(vcpu, gfn), &arch);
4261 }
4262 
4263 void kvm_arch_async_page_ready(struct kvm_vcpu *vcpu, struct kvm_async_pf *work)
4264 {
4265 	int r;
4266 
4267 	if ((vcpu->arch.mmu->root_role.direct != work->arch.direct_map) ||
4268 	      work->wakeup_all)
4269 		return;
4270 
4271 	r = kvm_mmu_reload(vcpu);
4272 	if (unlikely(r))
4273 		return;
4274 
4275 	if (!vcpu->arch.mmu->root_role.direct &&
4276 	      work->arch.cr3 != kvm_mmu_get_guest_pgd(vcpu, vcpu->arch.mmu))
4277 		return;
4278 
4279 	kvm_mmu_do_page_fault(vcpu, work->cr2_or_gpa, 0, true, NULL);
4280 }
4281 
4282 static inline u8 kvm_max_level_for_order(int order)
4283 {
4284 	BUILD_BUG_ON(KVM_MAX_HUGEPAGE_LEVEL > PG_LEVEL_1G);
4285 
4286 	KVM_MMU_WARN_ON(order != KVM_HPAGE_GFN_SHIFT(PG_LEVEL_1G) &&
4287 			order != KVM_HPAGE_GFN_SHIFT(PG_LEVEL_2M) &&
4288 			order != KVM_HPAGE_GFN_SHIFT(PG_LEVEL_4K));
4289 
4290 	if (order >= KVM_HPAGE_GFN_SHIFT(PG_LEVEL_1G))
4291 		return PG_LEVEL_1G;
4292 
4293 	if (order >= KVM_HPAGE_GFN_SHIFT(PG_LEVEL_2M))
4294 		return PG_LEVEL_2M;
4295 
4296 	return PG_LEVEL_4K;
4297 }
4298 
4299 static void kvm_mmu_prepare_memory_fault_exit(struct kvm_vcpu *vcpu,
4300 					      struct kvm_page_fault *fault)
4301 {
4302 	kvm_prepare_memory_fault_exit(vcpu, fault->gfn << PAGE_SHIFT,
4303 				      PAGE_SIZE, fault->write, fault->exec,
4304 				      fault->is_private);
4305 }
4306 
4307 static int kvm_faultin_pfn_private(struct kvm_vcpu *vcpu,
4308 				   struct kvm_page_fault *fault)
4309 {
4310 	int max_order, r;
4311 
4312 	if (!kvm_slot_can_be_private(fault->slot)) {
4313 		kvm_mmu_prepare_memory_fault_exit(vcpu, fault);
4314 		return -EFAULT;
4315 	}
4316 
4317 	r = kvm_gmem_get_pfn(vcpu->kvm, fault->slot, fault->gfn, &fault->pfn,
4318 			     &max_order);
4319 	if (r) {
4320 		kvm_mmu_prepare_memory_fault_exit(vcpu, fault);
4321 		return r;
4322 	}
4323 
4324 	fault->max_level = min(kvm_max_level_for_order(max_order),
4325 			       fault->max_level);
4326 	fault->map_writable = !(fault->slot->flags & KVM_MEM_READONLY);
4327 
4328 	return RET_PF_CONTINUE;
4329 }
4330 
4331 static int __kvm_faultin_pfn(struct kvm_vcpu *vcpu, struct kvm_page_fault *fault)
4332 {
4333 	struct kvm_memory_slot *slot = fault->slot;
4334 	bool async;
4335 
4336 	/*
4337 	 * Retry the page fault if the gfn hit a memslot that is being deleted
4338 	 * or moved.  This ensures any existing SPTEs for the old memslot will
4339 	 * be zapped before KVM inserts a new MMIO SPTE for the gfn.
4340 	 */
4341 	if (slot && (slot->flags & KVM_MEMSLOT_INVALID))
4342 		return RET_PF_RETRY;
4343 
4344 	if (!kvm_is_visible_memslot(slot)) {
4345 		/* Don't expose private memslots to L2. */
4346 		if (is_guest_mode(vcpu)) {
4347 			fault->slot = NULL;
4348 			fault->pfn = KVM_PFN_NOSLOT;
4349 			fault->map_writable = false;
4350 			return RET_PF_CONTINUE;
4351 		}
4352 		/*
4353 		 * If the APIC access page exists but is disabled, go directly
4354 		 * to emulation without caching the MMIO access or creating a
4355 		 * MMIO SPTE.  That way the cache doesn't need to be purged
4356 		 * when the AVIC is re-enabled.
4357 		 */
4358 		if (slot && slot->id == APIC_ACCESS_PAGE_PRIVATE_MEMSLOT &&
4359 		    !kvm_apicv_activated(vcpu->kvm))
4360 			return RET_PF_EMULATE;
4361 	}
4362 
4363 	if (fault->is_private != kvm_mem_is_private(vcpu->kvm, fault->gfn)) {
4364 		kvm_mmu_prepare_memory_fault_exit(vcpu, fault);
4365 		return -EFAULT;
4366 	}
4367 
4368 	if (fault->is_private)
4369 		return kvm_faultin_pfn_private(vcpu, fault);
4370 
4371 	async = false;
4372 	fault->pfn = __gfn_to_pfn_memslot(slot, fault->gfn, false, false, &async,
4373 					  fault->write, &fault->map_writable,
4374 					  &fault->hva);
4375 	if (!async)
4376 		return RET_PF_CONTINUE; /* *pfn has correct page already */
4377 
4378 	if (!fault->prefetch && kvm_can_do_async_pf(vcpu)) {
4379 		trace_kvm_try_async_get_page(fault->addr, fault->gfn);
4380 		if (kvm_find_async_pf_gfn(vcpu, fault->gfn)) {
4381 			trace_kvm_async_pf_repeated_fault(fault->addr, fault->gfn);
4382 			kvm_make_request(KVM_REQ_APF_HALT, vcpu);
4383 			return RET_PF_RETRY;
4384 		} else if (kvm_arch_setup_async_pf(vcpu, fault->addr, fault->gfn)) {
4385 			return RET_PF_RETRY;
4386 		}
4387 	}
4388 
4389 	/*
4390 	 * Allow gup to bail on pending non-fatal signals when it's also allowed
4391 	 * to wait for IO.  Note, gup always bails if it is unable to quickly
4392 	 * get a page and a fatal signal, i.e. SIGKILL, is pending.
4393 	 */
4394 	fault->pfn = __gfn_to_pfn_memslot(slot, fault->gfn, false, true, NULL,
4395 					  fault->write, &fault->map_writable,
4396 					  &fault->hva);
4397 	return RET_PF_CONTINUE;
4398 }
4399 
4400 static int kvm_faultin_pfn(struct kvm_vcpu *vcpu, struct kvm_page_fault *fault,
4401 			   unsigned int access)
4402 {
4403 	int ret;
4404 
4405 	fault->mmu_seq = vcpu->kvm->mmu_invalidate_seq;
4406 	smp_rmb();
4407 
4408 	ret = __kvm_faultin_pfn(vcpu, fault);
4409 	if (ret != RET_PF_CONTINUE)
4410 		return ret;
4411 
4412 	if (unlikely(is_error_pfn(fault->pfn)))
4413 		return kvm_handle_error_pfn(vcpu, fault);
4414 
4415 	if (unlikely(!fault->slot))
4416 		return kvm_handle_noslot_fault(vcpu, fault, access);
4417 
4418 	return RET_PF_CONTINUE;
4419 }
4420 
4421 /*
4422  * Returns true if the page fault is stale and needs to be retried, i.e. if the
4423  * root was invalidated by a memslot update or a relevant mmu_notifier fired.
4424  */
4425 static bool is_page_fault_stale(struct kvm_vcpu *vcpu,
4426 				struct kvm_page_fault *fault)
4427 {
4428 	struct kvm_mmu_page *sp = root_to_sp(vcpu->arch.mmu->root.hpa);
4429 
4430 	/* Special roots, e.g. pae_root, are not backed by shadow pages. */
4431 	if (sp && is_obsolete_sp(vcpu->kvm, sp))
4432 		return true;
4433 
4434 	/*
4435 	 * Roots without an associated shadow page are considered invalid if
4436 	 * there is a pending request to free obsolete roots.  The request is
4437 	 * only a hint that the current root _may_ be obsolete and needs to be
4438 	 * reloaded, e.g. if the guest frees a PGD that KVM is tracking as a
4439 	 * previous root, then __kvm_mmu_prepare_zap_page() signals all vCPUs
4440 	 * to reload even if no vCPU is actively using the root.
4441 	 */
4442 	if (!sp && kvm_test_request(KVM_REQ_MMU_FREE_OBSOLETE_ROOTS, vcpu))
4443 		return true;
4444 
4445 	return fault->slot &&
4446 	       mmu_invalidate_retry_gfn(vcpu->kvm, fault->mmu_seq, fault->gfn);
4447 }
4448 
4449 static int direct_page_fault(struct kvm_vcpu *vcpu, struct kvm_page_fault *fault)
4450 {
4451 	int r;
4452 
4453 	/* Dummy roots are used only for shadowing bad guest roots. */
4454 	if (WARN_ON_ONCE(kvm_mmu_is_dummy_root(vcpu->arch.mmu->root.hpa)))
4455 		return RET_PF_RETRY;
4456 
4457 	if (page_fault_handle_page_track(vcpu, fault))
4458 		return RET_PF_EMULATE;
4459 
4460 	r = fast_page_fault(vcpu, fault);
4461 	if (r != RET_PF_INVALID)
4462 		return r;
4463 
4464 	r = mmu_topup_memory_caches(vcpu, false);
4465 	if (r)
4466 		return r;
4467 
4468 	r = kvm_faultin_pfn(vcpu, fault, ACC_ALL);
4469 	if (r != RET_PF_CONTINUE)
4470 		return r;
4471 
4472 	r = RET_PF_RETRY;
4473 	write_lock(&vcpu->kvm->mmu_lock);
4474 
4475 	if (is_page_fault_stale(vcpu, fault))
4476 		goto out_unlock;
4477 
4478 	r = make_mmu_pages_available(vcpu);
4479 	if (r)
4480 		goto out_unlock;
4481 
4482 	r = direct_map(vcpu, fault);
4483 
4484 out_unlock:
4485 	write_unlock(&vcpu->kvm->mmu_lock);
4486 	kvm_release_pfn_clean(fault->pfn);
4487 	return r;
4488 }
4489 
4490 static int nonpaging_page_fault(struct kvm_vcpu *vcpu,
4491 				struct kvm_page_fault *fault)
4492 {
4493 	/* This path builds a PAE pagetable, we can map 2mb pages at maximum. */
4494 	fault->max_level = PG_LEVEL_2M;
4495 	return direct_page_fault(vcpu, fault);
4496 }
4497 
4498 int kvm_handle_page_fault(struct kvm_vcpu *vcpu, u64 error_code,
4499 				u64 fault_address, char *insn, int insn_len)
4500 {
4501 	int r = 1;
4502 	u32 flags = vcpu->arch.apf.host_apf_flags;
4503 
4504 #ifndef CONFIG_X86_64
4505 	/* A 64-bit CR2 should be impossible on 32-bit KVM. */
4506 	if (WARN_ON_ONCE(fault_address >> 32))
4507 		return -EFAULT;
4508 #endif
4509 
4510 	vcpu->arch.l1tf_flush_l1d = true;
4511 	if (!flags) {
4512 		trace_kvm_page_fault(vcpu, fault_address, error_code);
4513 
4514 		if (kvm_event_needs_reinjection(vcpu))
4515 			kvm_mmu_unprotect_page_virt(vcpu, fault_address);
4516 		r = kvm_mmu_page_fault(vcpu, fault_address, error_code, insn,
4517 				insn_len);
4518 	} else if (flags & KVM_PV_REASON_PAGE_NOT_PRESENT) {
4519 		vcpu->arch.apf.host_apf_flags = 0;
4520 		local_irq_disable();
4521 		kvm_async_pf_task_wait_schedule(fault_address);
4522 		local_irq_enable();
4523 	} else {
4524 		WARN_ONCE(1, "Unexpected host async PF flags: %x\n", flags);
4525 	}
4526 
4527 	return r;
4528 }
4529 EXPORT_SYMBOL_GPL(kvm_handle_page_fault);
4530 
4531 #ifdef CONFIG_X86_64
4532 static int kvm_tdp_mmu_page_fault(struct kvm_vcpu *vcpu,
4533 				  struct kvm_page_fault *fault)
4534 {
4535 	int r;
4536 
4537 	if (page_fault_handle_page_track(vcpu, fault))
4538 		return RET_PF_EMULATE;
4539 
4540 	r = fast_page_fault(vcpu, fault);
4541 	if (r != RET_PF_INVALID)
4542 		return r;
4543 
4544 	r = mmu_topup_memory_caches(vcpu, false);
4545 	if (r)
4546 		return r;
4547 
4548 	r = kvm_faultin_pfn(vcpu, fault, ACC_ALL);
4549 	if (r != RET_PF_CONTINUE)
4550 		return r;
4551 
4552 	r = RET_PF_RETRY;
4553 	read_lock(&vcpu->kvm->mmu_lock);
4554 
4555 	if (is_page_fault_stale(vcpu, fault))
4556 		goto out_unlock;
4557 
4558 	r = kvm_tdp_mmu_map(vcpu, fault);
4559 
4560 out_unlock:
4561 	read_unlock(&vcpu->kvm->mmu_lock);
4562 	kvm_release_pfn_clean(fault->pfn);
4563 	return r;
4564 }
4565 #endif
4566 
4567 bool __kvm_mmu_honors_guest_mtrrs(bool vm_has_noncoherent_dma)
4568 {
4569 	/*
4570 	 * If host MTRRs are ignored (shadow_memtype_mask is non-zero), and the
4571 	 * VM has non-coherent DMA (DMA doesn't snoop CPU caches), KVM's ABI is
4572 	 * to honor the memtype from the guest's MTRRs so that guest accesses
4573 	 * to memory that is DMA'd aren't cached against the guest's wishes.
4574 	 *
4575 	 * Note, KVM may still ultimately ignore guest MTRRs for certain PFNs,
4576 	 * e.g. KVM will force UC memtype for host MMIO.
4577 	 */
4578 	return vm_has_noncoherent_dma && shadow_memtype_mask;
4579 }
4580 
4581 int kvm_tdp_page_fault(struct kvm_vcpu *vcpu, struct kvm_page_fault *fault)
4582 {
4583 	/*
4584 	 * If the guest's MTRRs may be used to compute the "real" memtype,
4585 	 * restrict the mapping level to ensure KVM uses a consistent memtype
4586 	 * across the entire mapping.
4587 	 */
4588 	if (kvm_mmu_honors_guest_mtrrs(vcpu->kvm)) {
4589 		for ( ; fault->max_level > PG_LEVEL_4K; --fault->max_level) {
4590 			int page_num = KVM_PAGES_PER_HPAGE(fault->max_level);
4591 			gfn_t base = gfn_round_for_level(fault->gfn,
4592 							 fault->max_level);
4593 
4594 			if (kvm_mtrr_check_gfn_range_consistency(vcpu, base, page_num))
4595 				break;
4596 		}
4597 	}
4598 
4599 #ifdef CONFIG_X86_64
4600 	if (tdp_mmu_enabled)
4601 		return kvm_tdp_mmu_page_fault(vcpu, fault);
4602 #endif
4603 
4604 	return direct_page_fault(vcpu, fault);
4605 }
4606 
4607 static void nonpaging_init_context(struct kvm_mmu *context)
4608 {
4609 	context->page_fault = nonpaging_page_fault;
4610 	context->gva_to_gpa = nonpaging_gva_to_gpa;
4611 	context->sync_spte = NULL;
4612 }
4613 
4614 static inline bool is_root_usable(struct kvm_mmu_root_info *root, gpa_t pgd,
4615 				  union kvm_mmu_page_role role)
4616 {
4617 	struct kvm_mmu_page *sp;
4618 
4619 	if (!VALID_PAGE(root->hpa))
4620 		return false;
4621 
4622 	if (!role.direct && pgd != root->pgd)
4623 		return false;
4624 
4625 	sp = root_to_sp(root->hpa);
4626 	if (WARN_ON_ONCE(!sp))
4627 		return false;
4628 
4629 	return role.word == sp->role.word;
4630 }
4631 
4632 /*
4633  * Find out if a previously cached root matching the new pgd/role is available,
4634  * and insert the current root as the MRU in the cache.
4635  * If a matching root is found, it is assigned to kvm_mmu->root and
4636  * true is returned.
4637  * If no match is found, kvm_mmu->root is left invalid, the LRU root is
4638  * evicted to make room for the current root, and false is returned.
4639  */
4640 static bool cached_root_find_and_keep_current(struct kvm *kvm, struct kvm_mmu *mmu,
4641 					      gpa_t new_pgd,
4642 					      union kvm_mmu_page_role new_role)
4643 {
4644 	uint i;
4645 
4646 	if (is_root_usable(&mmu->root, new_pgd, new_role))
4647 		return true;
4648 
4649 	for (i = 0; i < KVM_MMU_NUM_PREV_ROOTS; i++) {
4650 		/*
4651 		 * The swaps end up rotating the cache like this:
4652 		 *   C   0 1 2 3   (on entry to the function)
4653 		 *   0   C 1 2 3
4654 		 *   1   C 0 2 3
4655 		 *   2   C 0 1 3
4656 		 *   3   C 0 1 2   (on exit from the loop)
4657 		 */
4658 		swap(mmu->root, mmu->prev_roots[i]);
4659 		if (is_root_usable(&mmu->root, new_pgd, new_role))
4660 			return true;
4661 	}
4662 
4663 	kvm_mmu_free_roots(kvm, mmu, KVM_MMU_ROOT_CURRENT);
4664 	return false;
4665 }
4666 
4667 /*
4668  * Find out if a previously cached root matching the new pgd/role is available.
4669  * On entry, mmu->root is invalid.
4670  * If a matching root is found, it is assigned to kvm_mmu->root, the LRU entry
4671  * of the cache becomes invalid, and true is returned.
4672  * If no match is found, kvm_mmu->root is left invalid and false is returned.
4673  */
4674 static bool cached_root_find_without_current(struct kvm *kvm, struct kvm_mmu *mmu,
4675 					     gpa_t new_pgd,
4676 					     union kvm_mmu_page_role new_role)
4677 {
4678 	uint i;
4679 
4680 	for (i = 0; i < KVM_MMU_NUM_PREV_ROOTS; i++)
4681 		if (is_root_usable(&mmu->prev_roots[i], new_pgd, new_role))
4682 			goto hit;
4683 
4684 	return false;
4685 
4686 hit:
4687 	swap(mmu->root, mmu->prev_roots[i]);
4688 	/* Bubble up the remaining roots.  */
4689 	for (; i < KVM_MMU_NUM_PREV_ROOTS - 1; i++)
4690 		mmu->prev_roots[i] = mmu->prev_roots[i + 1];
4691 	mmu->prev_roots[i].hpa = INVALID_PAGE;
4692 	return true;
4693 }
4694 
4695 static bool fast_pgd_switch(struct kvm *kvm, struct kvm_mmu *mmu,
4696 			    gpa_t new_pgd, union kvm_mmu_page_role new_role)
4697 {
4698 	/*
4699 	 * Limit reuse to 64-bit hosts+VMs without "special" roots in order to
4700 	 * avoid having to deal with PDPTEs and other complexities.
4701 	 */
4702 	if (VALID_PAGE(mmu->root.hpa) && !root_to_sp(mmu->root.hpa))
4703 		kvm_mmu_free_roots(kvm, mmu, KVM_MMU_ROOT_CURRENT);
4704 
4705 	if (VALID_PAGE(mmu->root.hpa))
4706 		return cached_root_find_and_keep_current(kvm, mmu, new_pgd, new_role);
4707 	else
4708 		return cached_root_find_without_current(kvm, mmu, new_pgd, new_role);
4709 }
4710 
4711 void kvm_mmu_new_pgd(struct kvm_vcpu *vcpu, gpa_t new_pgd)
4712 {
4713 	struct kvm_mmu *mmu = vcpu->arch.mmu;
4714 	union kvm_mmu_page_role new_role = mmu->root_role;
4715 
4716 	/*
4717 	 * Return immediately if no usable root was found, kvm_mmu_reload()
4718 	 * will establish a valid root prior to the next VM-Enter.
4719 	 */
4720 	if (!fast_pgd_switch(vcpu->kvm, mmu, new_pgd, new_role))
4721 		return;
4722 
4723 	/*
4724 	 * It's possible that the cached previous root page is obsolete because
4725 	 * of a change in the MMU generation number. However, changing the
4726 	 * generation number is accompanied by KVM_REQ_MMU_FREE_OBSOLETE_ROOTS,
4727 	 * which will free the root set here and allocate a new one.
4728 	 */
4729 	kvm_make_request(KVM_REQ_LOAD_MMU_PGD, vcpu);
4730 
4731 	if (force_flush_and_sync_on_reuse) {
4732 		kvm_make_request(KVM_REQ_MMU_SYNC, vcpu);
4733 		kvm_make_request(KVM_REQ_TLB_FLUSH_CURRENT, vcpu);
4734 	}
4735 
4736 	/*
4737 	 * The last MMIO access's GVA and GPA are cached in the VCPU. When
4738 	 * switching to a new CR3, that GVA->GPA mapping may no longer be
4739 	 * valid. So clear any cached MMIO info even when we don't need to sync
4740 	 * the shadow page tables.
4741 	 */
4742 	vcpu_clear_mmio_info(vcpu, MMIO_GVA_ANY);
4743 
4744 	/*
4745 	 * If this is a direct root page, it doesn't have a write flooding
4746 	 * count. Otherwise, clear the write flooding count.
4747 	 */
4748 	if (!new_role.direct) {
4749 		struct kvm_mmu_page *sp = root_to_sp(vcpu->arch.mmu->root.hpa);
4750 
4751 		if (!WARN_ON_ONCE(!sp))
4752 			__clear_sp_write_flooding_count(sp);
4753 	}
4754 }
4755 EXPORT_SYMBOL_GPL(kvm_mmu_new_pgd);
4756 
4757 static bool sync_mmio_spte(struct kvm_vcpu *vcpu, u64 *sptep, gfn_t gfn,
4758 			   unsigned int access)
4759 {
4760 	if (unlikely(is_mmio_spte(*sptep))) {
4761 		if (gfn != get_mmio_spte_gfn(*sptep)) {
4762 			mmu_spte_clear_no_track(sptep);
4763 			return true;
4764 		}
4765 
4766 		mark_mmio_spte(vcpu, sptep, gfn, access);
4767 		return true;
4768 	}
4769 
4770 	return false;
4771 }
4772 
4773 #define PTTYPE_EPT 18 /* arbitrary */
4774 #define PTTYPE PTTYPE_EPT
4775 #include "paging_tmpl.h"
4776 #undef PTTYPE
4777 
4778 #define PTTYPE 64
4779 #include "paging_tmpl.h"
4780 #undef PTTYPE
4781 
4782 #define PTTYPE 32
4783 #include "paging_tmpl.h"
4784 #undef PTTYPE
4785 
4786 static void __reset_rsvds_bits_mask(struct rsvd_bits_validate *rsvd_check,
4787 				    u64 pa_bits_rsvd, int level, bool nx,
4788 				    bool gbpages, bool pse, bool amd)
4789 {
4790 	u64 gbpages_bit_rsvd = 0;
4791 	u64 nonleaf_bit8_rsvd = 0;
4792 	u64 high_bits_rsvd;
4793 
4794 	rsvd_check->bad_mt_xwr = 0;
4795 
4796 	if (!gbpages)
4797 		gbpages_bit_rsvd = rsvd_bits(7, 7);
4798 
4799 	if (level == PT32E_ROOT_LEVEL)
4800 		high_bits_rsvd = pa_bits_rsvd & rsvd_bits(0, 62);
4801 	else
4802 		high_bits_rsvd = pa_bits_rsvd & rsvd_bits(0, 51);
4803 
4804 	/* Note, NX doesn't exist in PDPTEs, this is handled below. */
4805 	if (!nx)
4806 		high_bits_rsvd |= rsvd_bits(63, 63);
4807 
4808 	/*
4809 	 * Non-leaf PML4Es and PDPEs reserve bit 8 (which would be the G bit for
4810 	 * leaf entries) on AMD CPUs only.
4811 	 */
4812 	if (amd)
4813 		nonleaf_bit8_rsvd = rsvd_bits(8, 8);
4814 
4815 	switch (level) {
4816 	case PT32_ROOT_LEVEL:
4817 		/* no rsvd bits for 2 level 4K page table entries */
4818 		rsvd_check->rsvd_bits_mask[0][1] = 0;
4819 		rsvd_check->rsvd_bits_mask[0][0] = 0;
4820 		rsvd_check->rsvd_bits_mask[1][0] =
4821 			rsvd_check->rsvd_bits_mask[0][0];
4822 
4823 		if (!pse) {
4824 			rsvd_check->rsvd_bits_mask[1][1] = 0;
4825 			break;
4826 		}
4827 
4828 		if (is_cpuid_PSE36())
4829 			/* 36bits PSE 4MB page */
4830 			rsvd_check->rsvd_bits_mask[1][1] = rsvd_bits(17, 21);
4831 		else
4832 			/* 32 bits PSE 4MB page */
4833 			rsvd_check->rsvd_bits_mask[1][1] = rsvd_bits(13, 21);
4834 		break;
4835 	case PT32E_ROOT_LEVEL:
4836 		rsvd_check->rsvd_bits_mask[0][2] = rsvd_bits(63, 63) |
4837 						   high_bits_rsvd |
4838 						   rsvd_bits(5, 8) |
4839 						   rsvd_bits(1, 2);	/* PDPTE */
4840 		rsvd_check->rsvd_bits_mask[0][1] = high_bits_rsvd;	/* PDE */
4841 		rsvd_check->rsvd_bits_mask[0][0] = high_bits_rsvd;	/* PTE */
4842 		rsvd_check->rsvd_bits_mask[1][1] = high_bits_rsvd |
4843 						   rsvd_bits(13, 20);	/* large page */
4844 		rsvd_check->rsvd_bits_mask[1][0] =
4845 			rsvd_check->rsvd_bits_mask[0][0];
4846 		break;
4847 	case PT64_ROOT_5LEVEL:
4848 		rsvd_check->rsvd_bits_mask[0][4] = high_bits_rsvd |
4849 						   nonleaf_bit8_rsvd |
4850 						   rsvd_bits(7, 7);
4851 		rsvd_check->rsvd_bits_mask[1][4] =
4852 			rsvd_check->rsvd_bits_mask[0][4];
4853 		fallthrough;
4854 	case PT64_ROOT_4LEVEL:
4855 		rsvd_check->rsvd_bits_mask[0][3] = high_bits_rsvd |
4856 						   nonleaf_bit8_rsvd |
4857 						   rsvd_bits(7, 7);
4858 		rsvd_check->rsvd_bits_mask[0][2] = high_bits_rsvd |
4859 						   gbpages_bit_rsvd;
4860 		rsvd_check->rsvd_bits_mask[0][1] = high_bits_rsvd;
4861 		rsvd_check->rsvd_bits_mask[0][0] = high_bits_rsvd;
4862 		rsvd_check->rsvd_bits_mask[1][3] =
4863 			rsvd_check->rsvd_bits_mask[0][3];
4864 		rsvd_check->rsvd_bits_mask[1][2] = high_bits_rsvd |
4865 						   gbpages_bit_rsvd |
4866 						   rsvd_bits(13, 29);
4867 		rsvd_check->rsvd_bits_mask[1][1] = high_bits_rsvd |
4868 						   rsvd_bits(13, 20); /* large page */
4869 		rsvd_check->rsvd_bits_mask[1][0] =
4870 			rsvd_check->rsvd_bits_mask[0][0];
4871 		break;
4872 	}
4873 }
4874 
4875 static void reset_guest_rsvds_bits_mask(struct kvm_vcpu *vcpu,
4876 					struct kvm_mmu *context)
4877 {
4878 	__reset_rsvds_bits_mask(&context->guest_rsvd_check,
4879 				vcpu->arch.reserved_gpa_bits,
4880 				context->cpu_role.base.level, is_efer_nx(context),
4881 				guest_can_use(vcpu, X86_FEATURE_GBPAGES),
4882 				is_cr4_pse(context),
4883 				guest_cpuid_is_amd_or_hygon(vcpu));
4884 }
4885 
4886 static void __reset_rsvds_bits_mask_ept(struct rsvd_bits_validate *rsvd_check,
4887 					u64 pa_bits_rsvd, bool execonly,
4888 					int huge_page_level)
4889 {
4890 	u64 high_bits_rsvd = pa_bits_rsvd & rsvd_bits(0, 51);
4891 	u64 large_1g_rsvd = 0, large_2m_rsvd = 0;
4892 	u64 bad_mt_xwr;
4893 
4894 	if (huge_page_level < PG_LEVEL_1G)
4895 		large_1g_rsvd = rsvd_bits(7, 7);
4896 	if (huge_page_level < PG_LEVEL_2M)
4897 		large_2m_rsvd = rsvd_bits(7, 7);
4898 
4899 	rsvd_check->rsvd_bits_mask[0][4] = high_bits_rsvd | rsvd_bits(3, 7);
4900 	rsvd_check->rsvd_bits_mask[0][3] = high_bits_rsvd | rsvd_bits(3, 7);
4901 	rsvd_check->rsvd_bits_mask[0][2] = high_bits_rsvd | rsvd_bits(3, 6) | large_1g_rsvd;
4902 	rsvd_check->rsvd_bits_mask[0][1] = high_bits_rsvd | rsvd_bits(3, 6) | large_2m_rsvd;
4903 	rsvd_check->rsvd_bits_mask[0][0] = high_bits_rsvd;
4904 
4905 	/* large page */
4906 	rsvd_check->rsvd_bits_mask[1][4] = rsvd_check->rsvd_bits_mask[0][4];
4907 	rsvd_check->rsvd_bits_mask[1][3] = rsvd_check->rsvd_bits_mask[0][3];
4908 	rsvd_check->rsvd_bits_mask[1][2] = high_bits_rsvd | rsvd_bits(12, 29) | large_1g_rsvd;
4909 	rsvd_check->rsvd_bits_mask[1][1] = high_bits_rsvd | rsvd_bits(12, 20) | large_2m_rsvd;
4910 	rsvd_check->rsvd_bits_mask[1][0] = rsvd_check->rsvd_bits_mask[0][0];
4911 
4912 	bad_mt_xwr = 0xFFull << (2 * 8);	/* bits 3..5 must not be 2 */
4913 	bad_mt_xwr |= 0xFFull << (3 * 8);	/* bits 3..5 must not be 3 */
4914 	bad_mt_xwr |= 0xFFull << (7 * 8);	/* bits 3..5 must not be 7 */
4915 	bad_mt_xwr |= REPEAT_BYTE(1ull << 2);	/* bits 0..2 must not be 010 */
4916 	bad_mt_xwr |= REPEAT_BYTE(1ull << 6);	/* bits 0..2 must not be 110 */
4917 	if (!execonly) {
4918 		/* bits 0..2 must not be 100 unless VMX capabilities allow it */
4919 		bad_mt_xwr |= REPEAT_BYTE(1ull << 4);
4920 	}
4921 	rsvd_check->bad_mt_xwr = bad_mt_xwr;
4922 }
4923 
4924 static void reset_rsvds_bits_mask_ept(struct kvm_vcpu *vcpu,
4925 		struct kvm_mmu *context, bool execonly, int huge_page_level)
4926 {
4927 	__reset_rsvds_bits_mask_ept(&context->guest_rsvd_check,
4928 				    vcpu->arch.reserved_gpa_bits, execonly,
4929 				    huge_page_level);
4930 }
4931 
4932 static inline u64 reserved_hpa_bits(void)
4933 {
4934 	return rsvd_bits(shadow_phys_bits, 63);
4935 }
4936 
4937 /*
4938  * the page table on host is the shadow page table for the page
4939  * table in guest or amd nested guest, its mmu features completely
4940  * follow the features in guest.
4941  */
4942 static void reset_shadow_zero_bits_mask(struct kvm_vcpu *vcpu,
4943 					struct kvm_mmu *context)
4944 {
4945 	/* @amd adds a check on bit of SPTEs, which KVM shouldn't use anyways. */
4946 	bool is_amd = true;
4947 	/* KVM doesn't use 2-level page tables for the shadow MMU. */
4948 	bool is_pse = false;
4949 	struct rsvd_bits_validate *shadow_zero_check;
4950 	int i;
4951 
4952 	WARN_ON_ONCE(context->root_role.level < PT32E_ROOT_LEVEL);
4953 
4954 	shadow_zero_check = &context->shadow_zero_check;
4955 	__reset_rsvds_bits_mask(shadow_zero_check, reserved_hpa_bits(),
4956 				context->root_role.level,
4957 				context->root_role.efer_nx,
4958 				guest_can_use(vcpu, X86_FEATURE_GBPAGES),
4959 				is_pse, is_amd);
4960 
4961 	if (!shadow_me_mask)
4962 		return;
4963 
4964 	for (i = context->root_role.level; --i >= 0;) {
4965 		/*
4966 		 * So far shadow_me_value is a constant during KVM's life
4967 		 * time.  Bits in shadow_me_value are allowed to be set.
4968 		 * Bits in shadow_me_mask but not in shadow_me_value are
4969 		 * not allowed to be set.
4970 		 */
4971 		shadow_zero_check->rsvd_bits_mask[0][i] |= shadow_me_mask;
4972 		shadow_zero_check->rsvd_bits_mask[1][i] |= shadow_me_mask;
4973 		shadow_zero_check->rsvd_bits_mask[0][i] &= ~shadow_me_value;
4974 		shadow_zero_check->rsvd_bits_mask[1][i] &= ~shadow_me_value;
4975 	}
4976 
4977 }
4978 
4979 static inline bool boot_cpu_is_amd(void)
4980 {
4981 	WARN_ON_ONCE(!tdp_enabled);
4982 	return shadow_x_mask == 0;
4983 }
4984 
4985 /*
4986  * the direct page table on host, use as much mmu features as
4987  * possible, however, kvm currently does not do execution-protection.
4988  */
4989 static void reset_tdp_shadow_zero_bits_mask(struct kvm_mmu *context)
4990 {
4991 	struct rsvd_bits_validate *shadow_zero_check;
4992 	int i;
4993 
4994 	shadow_zero_check = &context->shadow_zero_check;
4995 
4996 	if (boot_cpu_is_amd())
4997 		__reset_rsvds_bits_mask(shadow_zero_check, reserved_hpa_bits(),
4998 					context->root_role.level, true,
4999 					boot_cpu_has(X86_FEATURE_GBPAGES),
5000 					false, true);
5001 	else
5002 		__reset_rsvds_bits_mask_ept(shadow_zero_check,
5003 					    reserved_hpa_bits(), false,
5004 					    max_huge_page_level);
5005 
5006 	if (!shadow_me_mask)
5007 		return;
5008 
5009 	for (i = context->root_role.level; --i >= 0;) {
5010 		shadow_zero_check->rsvd_bits_mask[0][i] &= ~shadow_me_mask;
5011 		shadow_zero_check->rsvd_bits_mask[1][i] &= ~shadow_me_mask;
5012 	}
5013 }
5014 
5015 /*
5016  * as the comments in reset_shadow_zero_bits_mask() except it
5017  * is the shadow page table for intel nested guest.
5018  */
5019 static void
5020 reset_ept_shadow_zero_bits_mask(struct kvm_mmu *context, bool execonly)
5021 {
5022 	__reset_rsvds_bits_mask_ept(&context->shadow_zero_check,
5023 				    reserved_hpa_bits(), execonly,
5024 				    max_huge_page_level);
5025 }
5026 
5027 #define BYTE_MASK(access) \
5028 	((1 & (access) ? 2 : 0) | \
5029 	 (2 & (access) ? 4 : 0) | \
5030 	 (3 & (access) ? 8 : 0) | \
5031 	 (4 & (access) ? 16 : 0) | \
5032 	 (5 & (access) ? 32 : 0) | \
5033 	 (6 & (access) ? 64 : 0) | \
5034 	 (7 & (access) ? 128 : 0))
5035 
5036 
5037 static void update_permission_bitmask(struct kvm_mmu *mmu, bool ept)
5038 {
5039 	unsigned byte;
5040 
5041 	const u8 x = BYTE_MASK(ACC_EXEC_MASK);
5042 	const u8 w = BYTE_MASK(ACC_WRITE_MASK);
5043 	const u8 u = BYTE_MASK(ACC_USER_MASK);
5044 
5045 	bool cr4_smep = is_cr4_smep(mmu);
5046 	bool cr4_smap = is_cr4_smap(mmu);
5047 	bool cr0_wp = is_cr0_wp(mmu);
5048 	bool efer_nx = is_efer_nx(mmu);
5049 
5050 	for (byte = 0; byte < ARRAY_SIZE(mmu->permissions); ++byte) {
5051 		unsigned pfec = byte << 1;
5052 
5053 		/*
5054 		 * Each "*f" variable has a 1 bit for each UWX value
5055 		 * that causes a fault with the given PFEC.
5056 		 */
5057 
5058 		/* Faults from writes to non-writable pages */
5059 		u8 wf = (pfec & PFERR_WRITE_MASK) ? (u8)~w : 0;
5060 		/* Faults from user mode accesses to supervisor pages */
5061 		u8 uf = (pfec & PFERR_USER_MASK) ? (u8)~u : 0;
5062 		/* Faults from fetches of non-executable pages*/
5063 		u8 ff = (pfec & PFERR_FETCH_MASK) ? (u8)~x : 0;
5064 		/* Faults from kernel mode fetches of user pages */
5065 		u8 smepf = 0;
5066 		/* Faults from kernel mode accesses of user pages */
5067 		u8 smapf = 0;
5068 
5069 		if (!ept) {
5070 			/* Faults from kernel mode accesses to user pages */
5071 			u8 kf = (pfec & PFERR_USER_MASK) ? 0 : u;
5072 
5073 			/* Not really needed: !nx will cause pte.nx to fault */
5074 			if (!efer_nx)
5075 				ff = 0;
5076 
5077 			/* Allow supervisor writes if !cr0.wp */
5078 			if (!cr0_wp)
5079 				wf = (pfec & PFERR_USER_MASK) ? wf : 0;
5080 
5081 			/* Disallow supervisor fetches of user code if cr4.smep */
5082 			if (cr4_smep)
5083 				smepf = (pfec & PFERR_FETCH_MASK) ? kf : 0;
5084 
5085 			/*
5086 			 * SMAP:kernel-mode data accesses from user-mode
5087 			 * mappings should fault. A fault is considered
5088 			 * as a SMAP violation if all of the following
5089 			 * conditions are true:
5090 			 *   - X86_CR4_SMAP is set in CR4
5091 			 *   - A user page is accessed
5092 			 *   - The access is not a fetch
5093 			 *   - The access is supervisor mode
5094 			 *   - If implicit supervisor access or X86_EFLAGS_AC is clear
5095 			 *
5096 			 * Here, we cover the first four conditions.
5097 			 * The fifth is computed dynamically in permission_fault();
5098 			 * PFERR_RSVD_MASK bit will be set in PFEC if the access is
5099 			 * *not* subject to SMAP restrictions.
5100 			 */
5101 			if (cr4_smap)
5102 				smapf = (pfec & (PFERR_RSVD_MASK|PFERR_FETCH_MASK)) ? 0 : kf;
5103 		}
5104 
5105 		mmu->permissions[byte] = ff | uf | wf | smepf | smapf;
5106 	}
5107 }
5108 
5109 /*
5110 * PKU is an additional mechanism by which the paging controls access to
5111 * user-mode addresses based on the value in the PKRU register.  Protection
5112 * key violations are reported through a bit in the page fault error code.
5113 * Unlike other bits of the error code, the PK bit is not known at the
5114 * call site of e.g. gva_to_gpa; it must be computed directly in
5115 * permission_fault based on two bits of PKRU, on some machine state (CR4,
5116 * CR0, EFER, CPL), and on other bits of the error code and the page tables.
5117 *
5118 * In particular the following conditions come from the error code, the
5119 * page tables and the machine state:
5120 * - PK is always zero unless CR4.PKE=1 and EFER.LMA=1
5121 * - PK is always zero if RSVD=1 (reserved bit set) or F=1 (instruction fetch)
5122 * - PK is always zero if U=0 in the page tables
5123 * - PKRU.WD is ignored if CR0.WP=0 and the access is a supervisor access.
5124 *
5125 * The PKRU bitmask caches the result of these four conditions.  The error
5126 * code (minus the P bit) and the page table's U bit form an index into the
5127 * PKRU bitmask.  Two bits of the PKRU bitmask are then extracted and ANDed
5128 * with the two bits of the PKRU register corresponding to the protection key.
5129 * For the first three conditions above the bits will be 00, thus masking
5130 * away both AD and WD.  For all reads or if the last condition holds, WD
5131 * only will be masked away.
5132 */
5133 static void update_pkru_bitmask(struct kvm_mmu *mmu)
5134 {
5135 	unsigned bit;
5136 	bool wp;
5137 
5138 	mmu->pkru_mask = 0;
5139 
5140 	if (!is_cr4_pke(mmu))
5141 		return;
5142 
5143 	wp = is_cr0_wp(mmu);
5144 
5145 	for (bit = 0; bit < ARRAY_SIZE(mmu->permissions); ++bit) {
5146 		unsigned pfec, pkey_bits;
5147 		bool check_pkey, check_write, ff, uf, wf, pte_user;
5148 
5149 		pfec = bit << 1;
5150 		ff = pfec & PFERR_FETCH_MASK;
5151 		uf = pfec & PFERR_USER_MASK;
5152 		wf = pfec & PFERR_WRITE_MASK;
5153 
5154 		/* PFEC.RSVD is replaced by ACC_USER_MASK. */
5155 		pte_user = pfec & PFERR_RSVD_MASK;
5156 
5157 		/*
5158 		 * Only need to check the access which is not an
5159 		 * instruction fetch and is to a user page.
5160 		 */
5161 		check_pkey = (!ff && pte_user);
5162 		/*
5163 		 * write access is controlled by PKRU if it is a
5164 		 * user access or CR0.WP = 1.
5165 		 */
5166 		check_write = check_pkey && wf && (uf || wp);
5167 
5168 		/* PKRU.AD stops both read and write access. */
5169 		pkey_bits = !!check_pkey;
5170 		/* PKRU.WD stops write access. */
5171 		pkey_bits |= (!!check_write) << 1;
5172 
5173 		mmu->pkru_mask |= (pkey_bits & 3) << pfec;
5174 	}
5175 }
5176 
5177 static void reset_guest_paging_metadata(struct kvm_vcpu *vcpu,
5178 					struct kvm_mmu *mmu)
5179 {
5180 	if (!is_cr0_pg(mmu))
5181 		return;
5182 
5183 	reset_guest_rsvds_bits_mask(vcpu, mmu);
5184 	update_permission_bitmask(mmu, false);
5185 	update_pkru_bitmask(mmu);
5186 }
5187 
5188 static void paging64_init_context(struct kvm_mmu *context)
5189 {
5190 	context->page_fault = paging64_page_fault;
5191 	context->gva_to_gpa = paging64_gva_to_gpa;
5192 	context->sync_spte = paging64_sync_spte;
5193 }
5194 
5195 static void paging32_init_context(struct kvm_mmu *context)
5196 {
5197 	context->page_fault = paging32_page_fault;
5198 	context->gva_to_gpa = paging32_gva_to_gpa;
5199 	context->sync_spte = paging32_sync_spte;
5200 }
5201 
5202 static union kvm_cpu_role kvm_calc_cpu_role(struct kvm_vcpu *vcpu,
5203 					    const struct kvm_mmu_role_regs *regs)
5204 {
5205 	union kvm_cpu_role role = {0};
5206 
5207 	role.base.access = ACC_ALL;
5208 	role.base.smm = is_smm(vcpu);
5209 	role.base.guest_mode = is_guest_mode(vcpu);
5210 	role.ext.valid = 1;
5211 
5212 	if (!____is_cr0_pg(regs)) {
5213 		role.base.direct = 1;
5214 		return role;
5215 	}
5216 
5217 	role.base.efer_nx = ____is_efer_nx(regs);
5218 	role.base.cr0_wp = ____is_cr0_wp(regs);
5219 	role.base.smep_andnot_wp = ____is_cr4_smep(regs) && !____is_cr0_wp(regs);
5220 	role.base.smap_andnot_wp = ____is_cr4_smap(regs) && !____is_cr0_wp(regs);
5221 	role.base.has_4_byte_gpte = !____is_cr4_pae(regs);
5222 
5223 	if (____is_efer_lma(regs))
5224 		role.base.level = ____is_cr4_la57(regs) ? PT64_ROOT_5LEVEL
5225 							: PT64_ROOT_4LEVEL;
5226 	else if (____is_cr4_pae(regs))
5227 		role.base.level = PT32E_ROOT_LEVEL;
5228 	else
5229 		role.base.level = PT32_ROOT_LEVEL;
5230 
5231 	role.ext.cr4_smep = ____is_cr4_smep(regs);
5232 	role.ext.cr4_smap = ____is_cr4_smap(regs);
5233 	role.ext.cr4_pse = ____is_cr4_pse(regs);
5234 
5235 	/* PKEY and LA57 are active iff long mode is active. */
5236 	role.ext.cr4_pke = ____is_efer_lma(regs) && ____is_cr4_pke(regs);
5237 	role.ext.cr4_la57 = ____is_efer_lma(regs) && ____is_cr4_la57(regs);
5238 	role.ext.efer_lma = ____is_efer_lma(regs);
5239 	return role;
5240 }
5241 
5242 void __kvm_mmu_refresh_passthrough_bits(struct kvm_vcpu *vcpu,
5243 					struct kvm_mmu *mmu)
5244 {
5245 	const bool cr0_wp = kvm_is_cr0_bit_set(vcpu, X86_CR0_WP);
5246 
5247 	BUILD_BUG_ON((KVM_MMU_CR0_ROLE_BITS & KVM_POSSIBLE_CR0_GUEST_BITS) != X86_CR0_WP);
5248 	BUILD_BUG_ON((KVM_MMU_CR4_ROLE_BITS & KVM_POSSIBLE_CR4_GUEST_BITS));
5249 
5250 	if (is_cr0_wp(mmu) == cr0_wp)
5251 		return;
5252 
5253 	mmu->cpu_role.base.cr0_wp = cr0_wp;
5254 	reset_guest_paging_metadata(vcpu, mmu);
5255 }
5256 
5257 static inline int kvm_mmu_get_tdp_level(struct kvm_vcpu *vcpu)
5258 {
5259 	/* tdp_root_level is architecture forced level, use it if nonzero */
5260 	if (tdp_root_level)
5261 		return tdp_root_level;
5262 
5263 	/* Use 5-level TDP if and only if it's useful/necessary. */
5264 	if (max_tdp_level == 5 && cpuid_maxphyaddr(vcpu) <= 48)
5265 		return 4;
5266 
5267 	return max_tdp_level;
5268 }
5269 
5270 static union kvm_mmu_page_role
5271 kvm_calc_tdp_mmu_root_page_role(struct kvm_vcpu *vcpu,
5272 				union kvm_cpu_role cpu_role)
5273 {
5274 	union kvm_mmu_page_role role = {0};
5275 
5276 	role.access = ACC_ALL;
5277 	role.cr0_wp = true;
5278 	role.efer_nx = true;
5279 	role.smm = cpu_role.base.smm;
5280 	role.guest_mode = cpu_role.base.guest_mode;
5281 	role.ad_disabled = !kvm_ad_enabled();
5282 	role.level = kvm_mmu_get_tdp_level(vcpu);
5283 	role.direct = true;
5284 	role.has_4_byte_gpte = false;
5285 
5286 	return role;
5287 }
5288 
5289 static void init_kvm_tdp_mmu(struct kvm_vcpu *vcpu,
5290 			     union kvm_cpu_role cpu_role)
5291 {
5292 	struct kvm_mmu *context = &vcpu->arch.root_mmu;
5293 	union kvm_mmu_page_role root_role = kvm_calc_tdp_mmu_root_page_role(vcpu, cpu_role);
5294 
5295 	if (cpu_role.as_u64 == context->cpu_role.as_u64 &&
5296 	    root_role.word == context->root_role.word)
5297 		return;
5298 
5299 	context->cpu_role.as_u64 = cpu_role.as_u64;
5300 	context->root_role.word = root_role.word;
5301 	context->page_fault = kvm_tdp_page_fault;
5302 	context->sync_spte = NULL;
5303 	context->get_guest_pgd = get_guest_cr3;
5304 	context->get_pdptr = kvm_pdptr_read;
5305 	context->inject_page_fault = kvm_inject_page_fault;
5306 
5307 	if (!is_cr0_pg(context))
5308 		context->gva_to_gpa = nonpaging_gva_to_gpa;
5309 	else if (is_cr4_pae(context))
5310 		context->gva_to_gpa = paging64_gva_to_gpa;
5311 	else
5312 		context->gva_to_gpa = paging32_gva_to_gpa;
5313 
5314 	reset_guest_paging_metadata(vcpu, context);
5315 	reset_tdp_shadow_zero_bits_mask(context);
5316 }
5317 
5318 static void shadow_mmu_init_context(struct kvm_vcpu *vcpu, struct kvm_mmu *context,
5319 				    union kvm_cpu_role cpu_role,
5320 				    union kvm_mmu_page_role root_role)
5321 {
5322 	if (cpu_role.as_u64 == context->cpu_role.as_u64 &&
5323 	    root_role.word == context->root_role.word)
5324 		return;
5325 
5326 	context->cpu_role.as_u64 = cpu_role.as_u64;
5327 	context->root_role.word = root_role.word;
5328 
5329 	if (!is_cr0_pg(context))
5330 		nonpaging_init_context(context);
5331 	else if (is_cr4_pae(context))
5332 		paging64_init_context(context);
5333 	else
5334 		paging32_init_context(context);
5335 
5336 	reset_guest_paging_metadata(vcpu, context);
5337 	reset_shadow_zero_bits_mask(vcpu, context);
5338 }
5339 
5340 static void kvm_init_shadow_mmu(struct kvm_vcpu *vcpu,
5341 				union kvm_cpu_role cpu_role)
5342 {
5343 	struct kvm_mmu *context = &vcpu->arch.root_mmu;
5344 	union kvm_mmu_page_role root_role;
5345 
5346 	root_role = cpu_role.base;
5347 
5348 	/* KVM uses PAE paging whenever the guest isn't using 64-bit paging. */
5349 	root_role.level = max_t(u32, root_role.level, PT32E_ROOT_LEVEL);
5350 
5351 	/*
5352 	 * KVM forces EFER.NX=1 when TDP is disabled, reflect it in the MMU role.
5353 	 * KVM uses NX when TDP is disabled to handle a variety of scenarios,
5354 	 * notably for huge SPTEs if iTLB multi-hit mitigation is enabled and
5355 	 * to generate correct permissions for CR0.WP=0/CR4.SMEP=1/EFER.NX=0.
5356 	 * The iTLB multi-hit workaround can be toggled at any time, so assume
5357 	 * NX can be used by any non-nested shadow MMU to avoid having to reset
5358 	 * MMU contexts.
5359 	 */
5360 	root_role.efer_nx = true;
5361 
5362 	shadow_mmu_init_context(vcpu, context, cpu_role, root_role);
5363 }
5364 
5365 void kvm_init_shadow_npt_mmu(struct kvm_vcpu *vcpu, unsigned long cr0,
5366 			     unsigned long cr4, u64 efer, gpa_t nested_cr3)
5367 {
5368 	struct kvm_mmu *context = &vcpu->arch.guest_mmu;
5369 	struct kvm_mmu_role_regs regs = {
5370 		.cr0 = cr0,
5371 		.cr4 = cr4 & ~X86_CR4_PKE,
5372 		.efer = efer,
5373 	};
5374 	union kvm_cpu_role cpu_role = kvm_calc_cpu_role(vcpu, &regs);
5375 	union kvm_mmu_page_role root_role;
5376 
5377 	/* NPT requires CR0.PG=1. */
5378 	WARN_ON_ONCE(cpu_role.base.direct);
5379 
5380 	root_role = cpu_role.base;
5381 	root_role.level = kvm_mmu_get_tdp_level(vcpu);
5382 	if (root_role.level == PT64_ROOT_5LEVEL &&
5383 	    cpu_role.base.level == PT64_ROOT_4LEVEL)
5384 		root_role.passthrough = 1;
5385 
5386 	shadow_mmu_init_context(vcpu, context, cpu_role, root_role);
5387 	kvm_mmu_new_pgd(vcpu, nested_cr3);
5388 }
5389 EXPORT_SYMBOL_GPL(kvm_init_shadow_npt_mmu);
5390 
5391 static union kvm_cpu_role
5392 kvm_calc_shadow_ept_root_page_role(struct kvm_vcpu *vcpu, bool accessed_dirty,
5393 				   bool execonly, u8 level)
5394 {
5395 	union kvm_cpu_role role = {0};
5396 
5397 	/*
5398 	 * KVM does not support SMM transfer monitors, and consequently does not
5399 	 * support the "entry to SMM" control either.  role.base.smm is always 0.
5400 	 */
5401 	WARN_ON_ONCE(is_smm(vcpu));
5402 	role.base.level = level;
5403 	role.base.has_4_byte_gpte = false;
5404 	role.base.direct = false;
5405 	role.base.ad_disabled = !accessed_dirty;
5406 	role.base.guest_mode = true;
5407 	role.base.access = ACC_ALL;
5408 
5409 	role.ext.word = 0;
5410 	role.ext.execonly = execonly;
5411 	role.ext.valid = 1;
5412 
5413 	return role;
5414 }
5415 
5416 void kvm_init_shadow_ept_mmu(struct kvm_vcpu *vcpu, bool execonly,
5417 			     int huge_page_level, bool accessed_dirty,
5418 			     gpa_t new_eptp)
5419 {
5420 	struct kvm_mmu *context = &vcpu->arch.guest_mmu;
5421 	u8 level = vmx_eptp_page_walk_level(new_eptp);
5422 	union kvm_cpu_role new_mode =
5423 		kvm_calc_shadow_ept_root_page_role(vcpu, accessed_dirty,
5424 						   execonly, level);
5425 
5426 	if (new_mode.as_u64 != context->cpu_role.as_u64) {
5427 		/* EPT, and thus nested EPT, does not consume CR0, CR4, nor EFER. */
5428 		context->cpu_role.as_u64 = new_mode.as_u64;
5429 		context->root_role.word = new_mode.base.word;
5430 
5431 		context->page_fault = ept_page_fault;
5432 		context->gva_to_gpa = ept_gva_to_gpa;
5433 		context->sync_spte = ept_sync_spte;
5434 
5435 		update_permission_bitmask(context, true);
5436 		context->pkru_mask = 0;
5437 		reset_rsvds_bits_mask_ept(vcpu, context, execonly, huge_page_level);
5438 		reset_ept_shadow_zero_bits_mask(context, execonly);
5439 	}
5440 
5441 	kvm_mmu_new_pgd(vcpu, new_eptp);
5442 }
5443 EXPORT_SYMBOL_GPL(kvm_init_shadow_ept_mmu);
5444 
5445 static void init_kvm_softmmu(struct kvm_vcpu *vcpu,
5446 			     union kvm_cpu_role cpu_role)
5447 {
5448 	struct kvm_mmu *context = &vcpu->arch.root_mmu;
5449 
5450 	kvm_init_shadow_mmu(vcpu, cpu_role);
5451 
5452 	context->get_guest_pgd     = get_guest_cr3;
5453 	context->get_pdptr         = kvm_pdptr_read;
5454 	context->inject_page_fault = kvm_inject_page_fault;
5455 }
5456 
5457 static void init_kvm_nested_mmu(struct kvm_vcpu *vcpu,
5458 				union kvm_cpu_role new_mode)
5459 {
5460 	struct kvm_mmu *g_context = &vcpu->arch.nested_mmu;
5461 
5462 	if (new_mode.as_u64 == g_context->cpu_role.as_u64)
5463 		return;
5464 
5465 	g_context->cpu_role.as_u64   = new_mode.as_u64;
5466 	g_context->get_guest_pgd     = get_guest_cr3;
5467 	g_context->get_pdptr         = kvm_pdptr_read;
5468 	g_context->inject_page_fault = kvm_inject_page_fault;
5469 
5470 	/*
5471 	 * L2 page tables are never shadowed, so there is no need to sync
5472 	 * SPTEs.
5473 	 */
5474 	g_context->sync_spte         = NULL;
5475 
5476 	/*
5477 	 * Note that arch.mmu->gva_to_gpa translates l2_gpa to l1_gpa using
5478 	 * L1's nested page tables (e.g. EPT12). The nested translation
5479 	 * of l2_gva to l1_gpa is done by arch.nested_mmu.gva_to_gpa using
5480 	 * L2's page tables as the first level of translation and L1's
5481 	 * nested page tables as the second level of translation. Basically
5482 	 * the gva_to_gpa functions between mmu and nested_mmu are swapped.
5483 	 */
5484 	if (!is_paging(vcpu))
5485 		g_context->gva_to_gpa = nonpaging_gva_to_gpa;
5486 	else if (is_long_mode(vcpu))
5487 		g_context->gva_to_gpa = paging64_gva_to_gpa;
5488 	else if (is_pae(vcpu))
5489 		g_context->gva_to_gpa = paging64_gva_to_gpa;
5490 	else
5491 		g_context->gva_to_gpa = paging32_gva_to_gpa;
5492 
5493 	reset_guest_paging_metadata(vcpu, g_context);
5494 }
5495 
5496 void kvm_init_mmu(struct kvm_vcpu *vcpu)
5497 {
5498 	struct kvm_mmu_role_regs regs = vcpu_to_role_regs(vcpu);
5499 	union kvm_cpu_role cpu_role = kvm_calc_cpu_role(vcpu, &regs);
5500 
5501 	if (mmu_is_nested(vcpu))
5502 		init_kvm_nested_mmu(vcpu, cpu_role);
5503 	else if (tdp_enabled)
5504 		init_kvm_tdp_mmu(vcpu, cpu_role);
5505 	else
5506 		init_kvm_softmmu(vcpu, cpu_role);
5507 }
5508 EXPORT_SYMBOL_GPL(kvm_init_mmu);
5509 
5510 void kvm_mmu_after_set_cpuid(struct kvm_vcpu *vcpu)
5511 {
5512 	/*
5513 	 * Invalidate all MMU roles to force them to reinitialize as CPUID
5514 	 * information is factored into reserved bit calculations.
5515 	 *
5516 	 * Correctly handling multiple vCPU models with respect to paging and
5517 	 * physical address properties) in a single VM would require tracking
5518 	 * all relevant CPUID information in kvm_mmu_page_role. That is very
5519 	 * undesirable as it would increase the memory requirements for
5520 	 * gfn_write_track (see struct kvm_mmu_page_role comments).  For now
5521 	 * that problem is swept under the rug; KVM's CPUID API is horrific and
5522 	 * it's all but impossible to solve it without introducing a new API.
5523 	 */
5524 	vcpu->arch.root_mmu.root_role.word = 0;
5525 	vcpu->arch.guest_mmu.root_role.word = 0;
5526 	vcpu->arch.nested_mmu.root_role.word = 0;
5527 	vcpu->arch.root_mmu.cpu_role.ext.valid = 0;
5528 	vcpu->arch.guest_mmu.cpu_role.ext.valid = 0;
5529 	vcpu->arch.nested_mmu.cpu_role.ext.valid = 0;
5530 	kvm_mmu_reset_context(vcpu);
5531 
5532 	/*
5533 	 * Changing guest CPUID after KVM_RUN is forbidden, see the comment in
5534 	 * kvm_arch_vcpu_ioctl().
5535 	 */
5536 	KVM_BUG_ON(kvm_vcpu_has_run(vcpu), vcpu->kvm);
5537 }
5538 
5539 void kvm_mmu_reset_context(struct kvm_vcpu *vcpu)
5540 {
5541 	kvm_mmu_unload(vcpu);
5542 	kvm_init_mmu(vcpu);
5543 }
5544 EXPORT_SYMBOL_GPL(kvm_mmu_reset_context);
5545 
5546 int kvm_mmu_load(struct kvm_vcpu *vcpu)
5547 {
5548 	int r;
5549 
5550 	r = mmu_topup_memory_caches(vcpu, !vcpu->arch.mmu->root_role.direct);
5551 	if (r)
5552 		goto out;
5553 	r = mmu_alloc_special_roots(vcpu);
5554 	if (r)
5555 		goto out;
5556 	if (vcpu->arch.mmu->root_role.direct)
5557 		r = mmu_alloc_direct_roots(vcpu);
5558 	else
5559 		r = mmu_alloc_shadow_roots(vcpu);
5560 	if (r)
5561 		goto out;
5562 
5563 	kvm_mmu_sync_roots(vcpu);
5564 
5565 	kvm_mmu_load_pgd(vcpu);
5566 
5567 	/*
5568 	 * Flush any TLB entries for the new root, the provenance of the root
5569 	 * is unknown.  Even if KVM ensures there are no stale TLB entries
5570 	 * for a freed root, in theory another hypervisor could have left
5571 	 * stale entries.  Flushing on alloc also allows KVM to skip the TLB
5572 	 * flush when freeing a root (see kvm_tdp_mmu_put_root()).
5573 	 */
5574 	static_call(kvm_x86_flush_tlb_current)(vcpu);
5575 out:
5576 	return r;
5577 }
5578 
5579 void kvm_mmu_unload(struct kvm_vcpu *vcpu)
5580 {
5581 	struct kvm *kvm = vcpu->kvm;
5582 
5583 	kvm_mmu_free_roots(kvm, &vcpu->arch.root_mmu, KVM_MMU_ROOTS_ALL);
5584 	WARN_ON_ONCE(VALID_PAGE(vcpu->arch.root_mmu.root.hpa));
5585 	kvm_mmu_free_roots(kvm, &vcpu->arch.guest_mmu, KVM_MMU_ROOTS_ALL);
5586 	WARN_ON_ONCE(VALID_PAGE(vcpu->arch.guest_mmu.root.hpa));
5587 	vcpu_clear_mmio_info(vcpu, MMIO_GVA_ANY);
5588 }
5589 
5590 static bool is_obsolete_root(struct kvm *kvm, hpa_t root_hpa)
5591 {
5592 	struct kvm_mmu_page *sp;
5593 
5594 	if (!VALID_PAGE(root_hpa))
5595 		return false;
5596 
5597 	/*
5598 	 * When freeing obsolete roots, treat roots as obsolete if they don't
5599 	 * have an associated shadow page, as it's impossible to determine if
5600 	 * such roots are fresh or stale.  This does mean KVM will get false
5601 	 * positives and free roots that don't strictly need to be freed, but
5602 	 * such false positives are relatively rare:
5603 	 *
5604 	 *  (a) only PAE paging and nested NPT have roots without shadow pages
5605 	 *      (or any shadow paging flavor with a dummy root, see note below)
5606 	 *  (b) remote reloads due to a memslot update obsoletes _all_ roots
5607 	 *  (c) KVM doesn't track previous roots for PAE paging, and the guest
5608 	 *      is unlikely to zap an in-use PGD.
5609 	 *
5610 	 * Note!  Dummy roots are unique in that they are obsoleted by memslot
5611 	 * _creation_!  See also FNAME(fetch).
5612 	 */
5613 	sp = root_to_sp(root_hpa);
5614 	return !sp || is_obsolete_sp(kvm, sp);
5615 }
5616 
5617 static void __kvm_mmu_free_obsolete_roots(struct kvm *kvm, struct kvm_mmu *mmu)
5618 {
5619 	unsigned long roots_to_free = 0;
5620 	int i;
5621 
5622 	if (is_obsolete_root(kvm, mmu->root.hpa))
5623 		roots_to_free |= KVM_MMU_ROOT_CURRENT;
5624 
5625 	for (i = 0; i < KVM_MMU_NUM_PREV_ROOTS; i++) {
5626 		if (is_obsolete_root(kvm, mmu->prev_roots[i].hpa))
5627 			roots_to_free |= KVM_MMU_ROOT_PREVIOUS(i);
5628 	}
5629 
5630 	if (roots_to_free)
5631 		kvm_mmu_free_roots(kvm, mmu, roots_to_free);
5632 }
5633 
5634 void kvm_mmu_free_obsolete_roots(struct kvm_vcpu *vcpu)
5635 {
5636 	__kvm_mmu_free_obsolete_roots(vcpu->kvm, &vcpu->arch.root_mmu);
5637 	__kvm_mmu_free_obsolete_roots(vcpu->kvm, &vcpu->arch.guest_mmu);
5638 }
5639 
5640 static u64 mmu_pte_write_fetch_gpte(struct kvm_vcpu *vcpu, gpa_t *gpa,
5641 				    int *bytes)
5642 {
5643 	u64 gentry = 0;
5644 	int r;
5645 
5646 	/*
5647 	 * Assume that the pte write on a page table of the same type
5648 	 * as the current vcpu paging mode since we update the sptes only
5649 	 * when they have the same mode.
5650 	 */
5651 	if (is_pae(vcpu) && *bytes == 4) {
5652 		/* Handle a 32-bit guest writing two halves of a 64-bit gpte */
5653 		*gpa &= ~(gpa_t)7;
5654 		*bytes = 8;
5655 	}
5656 
5657 	if (*bytes == 4 || *bytes == 8) {
5658 		r = kvm_vcpu_read_guest_atomic(vcpu, *gpa, &gentry, *bytes);
5659 		if (r)
5660 			gentry = 0;
5661 	}
5662 
5663 	return gentry;
5664 }
5665 
5666 /*
5667  * If we're seeing too many writes to a page, it may no longer be a page table,
5668  * or we may be forking, in which case it is better to unmap the page.
5669  */
5670 static bool detect_write_flooding(struct kvm_mmu_page *sp)
5671 {
5672 	/*
5673 	 * Skip write-flooding detected for the sp whose level is 1, because
5674 	 * it can become unsync, then the guest page is not write-protected.
5675 	 */
5676 	if (sp->role.level == PG_LEVEL_4K)
5677 		return false;
5678 
5679 	atomic_inc(&sp->write_flooding_count);
5680 	return atomic_read(&sp->write_flooding_count) >= 3;
5681 }
5682 
5683 /*
5684  * Misaligned accesses are too much trouble to fix up; also, they usually
5685  * indicate a page is not used as a page table.
5686  */
5687 static bool detect_write_misaligned(struct kvm_mmu_page *sp, gpa_t gpa,
5688 				    int bytes)
5689 {
5690 	unsigned offset, pte_size, misaligned;
5691 
5692 	offset = offset_in_page(gpa);
5693 	pte_size = sp->role.has_4_byte_gpte ? 4 : 8;
5694 
5695 	/*
5696 	 * Sometimes, the OS only writes the last one bytes to update status
5697 	 * bits, for example, in linux, andb instruction is used in clear_bit().
5698 	 */
5699 	if (!(offset & (pte_size - 1)) && bytes == 1)
5700 		return false;
5701 
5702 	misaligned = (offset ^ (offset + bytes - 1)) & ~(pte_size - 1);
5703 	misaligned |= bytes < 4;
5704 
5705 	return misaligned;
5706 }
5707 
5708 static u64 *get_written_sptes(struct kvm_mmu_page *sp, gpa_t gpa, int *nspte)
5709 {
5710 	unsigned page_offset, quadrant;
5711 	u64 *spte;
5712 	int level;
5713 
5714 	page_offset = offset_in_page(gpa);
5715 	level = sp->role.level;
5716 	*nspte = 1;
5717 	if (sp->role.has_4_byte_gpte) {
5718 		page_offset <<= 1;	/* 32->64 */
5719 		/*
5720 		 * A 32-bit pde maps 4MB while the shadow pdes map
5721 		 * only 2MB.  So we need to double the offset again
5722 		 * and zap two pdes instead of one.
5723 		 */
5724 		if (level == PT32_ROOT_LEVEL) {
5725 			page_offset &= ~7; /* kill rounding error */
5726 			page_offset <<= 1;
5727 			*nspte = 2;
5728 		}
5729 		quadrant = page_offset >> PAGE_SHIFT;
5730 		page_offset &= ~PAGE_MASK;
5731 		if (quadrant != sp->role.quadrant)
5732 			return NULL;
5733 	}
5734 
5735 	spte = &sp->spt[page_offset / sizeof(*spte)];
5736 	return spte;
5737 }
5738 
5739 void kvm_mmu_track_write(struct kvm_vcpu *vcpu, gpa_t gpa, const u8 *new,
5740 			 int bytes)
5741 {
5742 	gfn_t gfn = gpa >> PAGE_SHIFT;
5743 	struct kvm_mmu_page *sp;
5744 	LIST_HEAD(invalid_list);
5745 	u64 entry, gentry, *spte;
5746 	int npte;
5747 	bool flush = false;
5748 
5749 	/*
5750 	 * If we don't have indirect shadow pages, it means no page is
5751 	 * write-protected, so we can exit simply.
5752 	 */
5753 	if (!READ_ONCE(vcpu->kvm->arch.indirect_shadow_pages))
5754 		return;
5755 
5756 	write_lock(&vcpu->kvm->mmu_lock);
5757 
5758 	gentry = mmu_pte_write_fetch_gpte(vcpu, &gpa, &bytes);
5759 
5760 	++vcpu->kvm->stat.mmu_pte_write;
5761 
5762 	for_each_gfn_valid_sp_with_gptes(vcpu->kvm, sp, gfn) {
5763 		if (detect_write_misaligned(sp, gpa, bytes) ||
5764 		      detect_write_flooding(sp)) {
5765 			kvm_mmu_prepare_zap_page(vcpu->kvm, sp, &invalid_list);
5766 			++vcpu->kvm->stat.mmu_flooded;
5767 			continue;
5768 		}
5769 
5770 		spte = get_written_sptes(sp, gpa, &npte);
5771 		if (!spte)
5772 			continue;
5773 
5774 		while (npte--) {
5775 			entry = *spte;
5776 			mmu_page_zap_pte(vcpu->kvm, sp, spte, NULL);
5777 			if (gentry && sp->role.level != PG_LEVEL_4K)
5778 				++vcpu->kvm->stat.mmu_pde_zapped;
5779 			if (is_shadow_present_pte(entry))
5780 				flush = true;
5781 			++spte;
5782 		}
5783 	}
5784 	kvm_mmu_remote_flush_or_zap(vcpu->kvm, &invalid_list, flush);
5785 	write_unlock(&vcpu->kvm->mmu_lock);
5786 }
5787 
5788 int noinline kvm_mmu_page_fault(struct kvm_vcpu *vcpu, gpa_t cr2_or_gpa, u64 error_code,
5789 		       void *insn, int insn_len)
5790 {
5791 	int r, emulation_type = EMULTYPE_PF;
5792 	bool direct = vcpu->arch.mmu->root_role.direct;
5793 
5794 	/*
5795 	 * IMPLICIT_ACCESS is a KVM-defined flag used to correctly perform SMAP
5796 	 * checks when emulating instructions that triggers implicit access.
5797 	 * WARN if hardware generates a fault with an error code that collides
5798 	 * with the KVM-defined value.  Clear the flag and continue on, i.e.
5799 	 * don't terminate the VM, as KVM can't possibly be relying on a flag
5800 	 * that KVM doesn't know about.
5801 	 */
5802 	if (WARN_ON_ONCE(error_code & PFERR_IMPLICIT_ACCESS))
5803 		error_code &= ~PFERR_IMPLICIT_ACCESS;
5804 
5805 	if (WARN_ON_ONCE(!VALID_PAGE(vcpu->arch.mmu->root.hpa)))
5806 		return RET_PF_RETRY;
5807 
5808 	r = RET_PF_INVALID;
5809 	if (unlikely(error_code & PFERR_RSVD_MASK)) {
5810 		r = handle_mmio_page_fault(vcpu, cr2_or_gpa, direct);
5811 		if (r == RET_PF_EMULATE)
5812 			goto emulate;
5813 	}
5814 
5815 	if (r == RET_PF_INVALID) {
5816 		r = kvm_mmu_do_page_fault(vcpu, cr2_or_gpa,
5817 					  lower_32_bits(error_code), false,
5818 					  &emulation_type);
5819 		if (KVM_BUG_ON(r == RET_PF_INVALID, vcpu->kvm))
5820 			return -EIO;
5821 	}
5822 
5823 	if (r < 0)
5824 		return r;
5825 	if (r != RET_PF_EMULATE)
5826 		return 1;
5827 
5828 	/*
5829 	 * Before emulating the instruction, check if the error code
5830 	 * was due to a RO violation while translating the guest page.
5831 	 * This can occur when using nested virtualization with nested
5832 	 * paging in both guests. If true, we simply unprotect the page
5833 	 * and resume the guest.
5834 	 */
5835 	if (vcpu->arch.mmu->root_role.direct &&
5836 	    (error_code & PFERR_NESTED_GUEST_PAGE) == PFERR_NESTED_GUEST_PAGE) {
5837 		kvm_mmu_unprotect_page(vcpu->kvm, gpa_to_gfn(cr2_or_gpa));
5838 		return 1;
5839 	}
5840 
5841 	/*
5842 	 * vcpu->arch.mmu.page_fault returned RET_PF_EMULATE, but we can still
5843 	 * optimistically try to just unprotect the page and let the processor
5844 	 * re-execute the instruction that caused the page fault.  Do not allow
5845 	 * retrying MMIO emulation, as it's not only pointless but could also
5846 	 * cause us to enter an infinite loop because the processor will keep
5847 	 * faulting on the non-existent MMIO address.  Retrying an instruction
5848 	 * from a nested guest is also pointless and dangerous as we are only
5849 	 * explicitly shadowing L1's page tables, i.e. unprotecting something
5850 	 * for L1 isn't going to magically fix whatever issue cause L2 to fail.
5851 	 */
5852 	if (!mmio_info_in_cache(vcpu, cr2_or_gpa, direct) && !is_guest_mode(vcpu))
5853 		emulation_type |= EMULTYPE_ALLOW_RETRY_PF;
5854 emulate:
5855 	return x86_emulate_instruction(vcpu, cr2_or_gpa, emulation_type, insn,
5856 				       insn_len);
5857 }
5858 EXPORT_SYMBOL_GPL(kvm_mmu_page_fault);
5859 
5860 static void __kvm_mmu_invalidate_addr(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu,
5861 				      u64 addr, hpa_t root_hpa)
5862 {
5863 	struct kvm_shadow_walk_iterator iterator;
5864 
5865 	vcpu_clear_mmio_info(vcpu, addr);
5866 
5867 	/*
5868 	 * Walking and synchronizing SPTEs both assume they are operating in
5869 	 * the context of the current MMU, and would need to be reworked if
5870 	 * this is ever used to sync the guest_mmu, e.g. to emulate INVEPT.
5871 	 */
5872 	if (WARN_ON_ONCE(mmu != vcpu->arch.mmu))
5873 		return;
5874 
5875 	if (!VALID_PAGE(root_hpa))
5876 		return;
5877 
5878 	write_lock(&vcpu->kvm->mmu_lock);
5879 	for_each_shadow_entry_using_root(vcpu, root_hpa, addr, iterator) {
5880 		struct kvm_mmu_page *sp = sptep_to_sp(iterator.sptep);
5881 
5882 		if (sp->unsync) {
5883 			int ret = kvm_sync_spte(vcpu, sp, iterator.index);
5884 
5885 			if (ret < 0)
5886 				mmu_page_zap_pte(vcpu->kvm, sp, iterator.sptep, NULL);
5887 			if (ret)
5888 				kvm_flush_remote_tlbs_sptep(vcpu->kvm, iterator.sptep);
5889 		}
5890 
5891 		if (!sp->unsync_children)
5892 			break;
5893 	}
5894 	write_unlock(&vcpu->kvm->mmu_lock);
5895 }
5896 
5897 void kvm_mmu_invalidate_addr(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu,
5898 			     u64 addr, unsigned long roots)
5899 {
5900 	int i;
5901 
5902 	WARN_ON_ONCE(roots & ~KVM_MMU_ROOTS_ALL);
5903 
5904 	/* It's actually a GPA for vcpu->arch.guest_mmu.  */
5905 	if (mmu != &vcpu->arch.guest_mmu) {
5906 		/* INVLPG on a non-canonical address is a NOP according to the SDM.  */
5907 		if (is_noncanonical_address(addr, vcpu))
5908 			return;
5909 
5910 		static_call(kvm_x86_flush_tlb_gva)(vcpu, addr);
5911 	}
5912 
5913 	if (!mmu->sync_spte)
5914 		return;
5915 
5916 	if (roots & KVM_MMU_ROOT_CURRENT)
5917 		__kvm_mmu_invalidate_addr(vcpu, mmu, addr, mmu->root.hpa);
5918 
5919 	for (i = 0; i < KVM_MMU_NUM_PREV_ROOTS; i++) {
5920 		if (roots & KVM_MMU_ROOT_PREVIOUS(i))
5921 			__kvm_mmu_invalidate_addr(vcpu, mmu, addr, mmu->prev_roots[i].hpa);
5922 	}
5923 }
5924 EXPORT_SYMBOL_GPL(kvm_mmu_invalidate_addr);
5925 
5926 void kvm_mmu_invlpg(struct kvm_vcpu *vcpu, gva_t gva)
5927 {
5928 	/*
5929 	 * INVLPG is required to invalidate any global mappings for the VA,
5930 	 * irrespective of PCID.  Blindly sync all roots as it would take
5931 	 * roughly the same amount of work/time to determine whether any of the
5932 	 * previous roots have a global mapping.
5933 	 *
5934 	 * Mappings not reachable via the current or previous cached roots will
5935 	 * be synced when switching to that new cr3, so nothing needs to be
5936 	 * done here for them.
5937 	 */
5938 	kvm_mmu_invalidate_addr(vcpu, vcpu->arch.walk_mmu, gva, KVM_MMU_ROOTS_ALL);
5939 	++vcpu->stat.invlpg;
5940 }
5941 EXPORT_SYMBOL_GPL(kvm_mmu_invlpg);
5942 
5943 
5944 void kvm_mmu_invpcid_gva(struct kvm_vcpu *vcpu, gva_t gva, unsigned long pcid)
5945 {
5946 	struct kvm_mmu *mmu = vcpu->arch.mmu;
5947 	unsigned long roots = 0;
5948 	uint i;
5949 
5950 	if (pcid == kvm_get_active_pcid(vcpu))
5951 		roots |= KVM_MMU_ROOT_CURRENT;
5952 
5953 	for (i = 0; i < KVM_MMU_NUM_PREV_ROOTS; i++) {
5954 		if (VALID_PAGE(mmu->prev_roots[i].hpa) &&
5955 		    pcid == kvm_get_pcid(vcpu, mmu->prev_roots[i].pgd))
5956 			roots |= KVM_MMU_ROOT_PREVIOUS(i);
5957 	}
5958 
5959 	if (roots)
5960 		kvm_mmu_invalidate_addr(vcpu, mmu, gva, roots);
5961 	++vcpu->stat.invlpg;
5962 
5963 	/*
5964 	 * Mappings not reachable via the current cr3 or the prev_roots will be
5965 	 * synced when switching to that cr3, so nothing needs to be done here
5966 	 * for them.
5967 	 */
5968 }
5969 
5970 void kvm_configure_mmu(bool enable_tdp, int tdp_forced_root_level,
5971 		       int tdp_max_root_level, int tdp_huge_page_level)
5972 {
5973 	tdp_enabled = enable_tdp;
5974 	tdp_root_level = tdp_forced_root_level;
5975 	max_tdp_level = tdp_max_root_level;
5976 
5977 #ifdef CONFIG_X86_64
5978 	tdp_mmu_enabled = tdp_mmu_allowed && tdp_enabled;
5979 #endif
5980 	/*
5981 	 * max_huge_page_level reflects KVM's MMU capabilities irrespective
5982 	 * of kernel support, e.g. KVM may be capable of using 1GB pages when
5983 	 * the kernel is not.  But, KVM never creates a page size greater than
5984 	 * what is used by the kernel for any given HVA, i.e. the kernel's
5985 	 * capabilities are ultimately consulted by kvm_mmu_hugepage_adjust().
5986 	 */
5987 	if (tdp_enabled)
5988 		max_huge_page_level = tdp_huge_page_level;
5989 	else if (boot_cpu_has(X86_FEATURE_GBPAGES))
5990 		max_huge_page_level = PG_LEVEL_1G;
5991 	else
5992 		max_huge_page_level = PG_LEVEL_2M;
5993 }
5994 EXPORT_SYMBOL_GPL(kvm_configure_mmu);
5995 
5996 /* The return value indicates if tlb flush on all vcpus is needed. */
5997 typedef bool (*slot_rmaps_handler) (struct kvm *kvm,
5998 				    struct kvm_rmap_head *rmap_head,
5999 				    const struct kvm_memory_slot *slot);
6000 
6001 static __always_inline bool __walk_slot_rmaps(struct kvm *kvm,
6002 					      const struct kvm_memory_slot *slot,
6003 					      slot_rmaps_handler fn,
6004 					      int start_level, int end_level,
6005 					      gfn_t start_gfn, gfn_t end_gfn,
6006 					      bool flush_on_yield, bool flush)
6007 {
6008 	struct slot_rmap_walk_iterator iterator;
6009 
6010 	lockdep_assert_held_write(&kvm->mmu_lock);
6011 
6012 	for_each_slot_rmap_range(slot, start_level, end_level, start_gfn,
6013 			end_gfn, &iterator) {
6014 		if (iterator.rmap)
6015 			flush |= fn(kvm, iterator.rmap, slot);
6016 
6017 		if (need_resched() || rwlock_needbreak(&kvm->mmu_lock)) {
6018 			if (flush && flush_on_yield) {
6019 				kvm_flush_remote_tlbs_range(kvm, start_gfn,
6020 							    iterator.gfn - start_gfn + 1);
6021 				flush = false;
6022 			}
6023 			cond_resched_rwlock_write(&kvm->mmu_lock);
6024 		}
6025 	}
6026 
6027 	return flush;
6028 }
6029 
6030 static __always_inline bool walk_slot_rmaps(struct kvm *kvm,
6031 					    const struct kvm_memory_slot *slot,
6032 					    slot_rmaps_handler fn,
6033 					    int start_level, int end_level,
6034 					    bool flush_on_yield)
6035 {
6036 	return __walk_slot_rmaps(kvm, slot, fn, start_level, end_level,
6037 				 slot->base_gfn, slot->base_gfn + slot->npages - 1,
6038 				 flush_on_yield, false);
6039 }
6040 
6041 static __always_inline bool walk_slot_rmaps_4k(struct kvm *kvm,
6042 					       const struct kvm_memory_slot *slot,
6043 					       slot_rmaps_handler fn,
6044 					       bool flush_on_yield)
6045 {
6046 	return walk_slot_rmaps(kvm, slot, fn, PG_LEVEL_4K, PG_LEVEL_4K, flush_on_yield);
6047 }
6048 
6049 static void free_mmu_pages(struct kvm_mmu *mmu)
6050 {
6051 	if (!tdp_enabled && mmu->pae_root)
6052 		set_memory_encrypted((unsigned long)mmu->pae_root, 1);
6053 	free_page((unsigned long)mmu->pae_root);
6054 	free_page((unsigned long)mmu->pml4_root);
6055 	free_page((unsigned long)mmu->pml5_root);
6056 }
6057 
6058 static int __kvm_mmu_create(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu)
6059 {
6060 	struct page *page;
6061 	int i;
6062 
6063 	mmu->root.hpa = INVALID_PAGE;
6064 	mmu->root.pgd = 0;
6065 	for (i = 0; i < KVM_MMU_NUM_PREV_ROOTS; i++)
6066 		mmu->prev_roots[i] = KVM_MMU_ROOT_INFO_INVALID;
6067 
6068 	/* vcpu->arch.guest_mmu isn't used when !tdp_enabled. */
6069 	if (!tdp_enabled && mmu == &vcpu->arch.guest_mmu)
6070 		return 0;
6071 
6072 	/*
6073 	 * When using PAE paging, the four PDPTEs are treated as 'root' pages,
6074 	 * while the PDP table is a per-vCPU construct that's allocated at MMU
6075 	 * creation.  When emulating 32-bit mode, cr3 is only 32 bits even on
6076 	 * x86_64.  Therefore we need to allocate the PDP table in the first
6077 	 * 4GB of memory, which happens to fit the DMA32 zone.  TDP paging
6078 	 * generally doesn't use PAE paging and can skip allocating the PDP
6079 	 * table.  The main exception, handled here, is SVM's 32-bit NPT.  The
6080 	 * other exception is for shadowing L1's 32-bit or PAE NPT on 64-bit
6081 	 * KVM; that horror is handled on-demand by mmu_alloc_special_roots().
6082 	 */
6083 	if (tdp_enabled && kvm_mmu_get_tdp_level(vcpu) > PT32E_ROOT_LEVEL)
6084 		return 0;
6085 
6086 	page = alloc_page(GFP_KERNEL_ACCOUNT | __GFP_DMA32);
6087 	if (!page)
6088 		return -ENOMEM;
6089 
6090 	mmu->pae_root = page_address(page);
6091 
6092 	/*
6093 	 * CR3 is only 32 bits when PAE paging is used, thus it's impossible to
6094 	 * get the CPU to treat the PDPTEs as encrypted.  Decrypt the page so
6095 	 * that KVM's writes and the CPU's reads get along.  Note, this is
6096 	 * only necessary when using shadow paging, as 64-bit NPT can get at
6097 	 * the C-bit even when shadowing 32-bit NPT, and SME isn't supported
6098 	 * by 32-bit kernels (when KVM itself uses 32-bit NPT).
6099 	 */
6100 	if (!tdp_enabled)
6101 		set_memory_decrypted((unsigned long)mmu->pae_root, 1);
6102 	else
6103 		WARN_ON_ONCE(shadow_me_value);
6104 
6105 	for (i = 0; i < 4; ++i)
6106 		mmu->pae_root[i] = INVALID_PAE_ROOT;
6107 
6108 	return 0;
6109 }
6110 
6111 int kvm_mmu_create(struct kvm_vcpu *vcpu)
6112 {
6113 	int ret;
6114 
6115 	vcpu->arch.mmu_pte_list_desc_cache.kmem_cache = pte_list_desc_cache;
6116 	vcpu->arch.mmu_pte_list_desc_cache.gfp_zero = __GFP_ZERO;
6117 
6118 	vcpu->arch.mmu_page_header_cache.kmem_cache = mmu_page_header_cache;
6119 	vcpu->arch.mmu_page_header_cache.gfp_zero = __GFP_ZERO;
6120 
6121 	vcpu->arch.mmu_shadow_page_cache.gfp_zero = __GFP_ZERO;
6122 
6123 	vcpu->arch.mmu = &vcpu->arch.root_mmu;
6124 	vcpu->arch.walk_mmu = &vcpu->arch.root_mmu;
6125 
6126 	ret = __kvm_mmu_create(vcpu, &vcpu->arch.guest_mmu);
6127 	if (ret)
6128 		return ret;
6129 
6130 	ret = __kvm_mmu_create(vcpu, &vcpu->arch.root_mmu);
6131 	if (ret)
6132 		goto fail_allocate_root;
6133 
6134 	return ret;
6135  fail_allocate_root:
6136 	free_mmu_pages(&vcpu->arch.guest_mmu);
6137 	return ret;
6138 }
6139 
6140 #define BATCH_ZAP_PAGES	10
6141 static void kvm_zap_obsolete_pages(struct kvm *kvm)
6142 {
6143 	struct kvm_mmu_page *sp, *node;
6144 	int nr_zapped, batch = 0;
6145 	bool unstable;
6146 
6147 restart:
6148 	list_for_each_entry_safe_reverse(sp, node,
6149 	      &kvm->arch.active_mmu_pages, link) {
6150 		/*
6151 		 * No obsolete valid page exists before a newly created page
6152 		 * since active_mmu_pages is a FIFO list.
6153 		 */
6154 		if (!is_obsolete_sp(kvm, sp))
6155 			break;
6156 
6157 		/*
6158 		 * Invalid pages should never land back on the list of active
6159 		 * pages.  Skip the bogus page, otherwise we'll get stuck in an
6160 		 * infinite loop if the page gets put back on the list (again).
6161 		 */
6162 		if (WARN_ON_ONCE(sp->role.invalid))
6163 			continue;
6164 
6165 		/*
6166 		 * No need to flush the TLB since we're only zapping shadow
6167 		 * pages with an obsolete generation number and all vCPUS have
6168 		 * loaded a new root, i.e. the shadow pages being zapped cannot
6169 		 * be in active use by the guest.
6170 		 */
6171 		if (batch >= BATCH_ZAP_PAGES &&
6172 		    cond_resched_rwlock_write(&kvm->mmu_lock)) {
6173 			batch = 0;
6174 			goto restart;
6175 		}
6176 
6177 		unstable = __kvm_mmu_prepare_zap_page(kvm, sp,
6178 				&kvm->arch.zapped_obsolete_pages, &nr_zapped);
6179 		batch += nr_zapped;
6180 
6181 		if (unstable)
6182 			goto restart;
6183 	}
6184 
6185 	/*
6186 	 * Kick all vCPUs (via remote TLB flush) before freeing the page tables
6187 	 * to ensure KVM is not in the middle of a lockless shadow page table
6188 	 * walk, which may reference the pages.  The remote TLB flush itself is
6189 	 * not required and is simply a convenient way to kick vCPUs as needed.
6190 	 * KVM performs a local TLB flush when allocating a new root (see
6191 	 * kvm_mmu_load()), and the reload in the caller ensure no vCPUs are
6192 	 * running with an obsolete MMU.
6193 	 */
6194 	kvm_mmu_commit_zap_page(kvm, &kvm->arch.zapped_obsolete_pages);
6195 }
6196 
6197 /*
6198  * Fast invalidate all shadow pages and use lock-break technique
6199  * to zap obsolete pages.
6200  *
6201  * It's required when memslot is being deleted or VM is being
6202  * destroyed, in these cases, we should ensure that KVM MMU does
6203  * not use any resource of the being-deleted slot or all slots
6204  * after calling the function.
6205  */
6206 static void kvm_mmu_zap_all_fast(struct kvm *kvm)
6207 {
6208 	lockdep_assert_held(&kvm->slots_lock);
6209 
6210 	write_lock(&kvm->mmu_lock);
6211 	trace_kvm_mmu_zap_all_fast(kvm);
6212 
6213 	/*
6214 	 * Toggle mmu_valid_gen between '0' and '1'.  Because slots_lock is
6215 	 * held for the entire duration of zapping obsolete pages, it's
6216 	 * impossible for there to be multiple invalid generations associated
6217 	 * with *valid* shadow pages at any given time, i.e. there is exactly
6218 	 * one valid generation and (at most) one invalid generation.
6219 	 */
6220 	kvm->arch.mmu_valid_gen = kvm->arch.mmu_valid_gen ? 0 : 1;
6221 
6222 	/*
6223 	 * In order to ensure all vCPUs drop their soon-to-be invalid roots,
6224 	 * invalidating TDP MMU roots must be done while holding mmu_lock for
6225 	 * write and in the same critical section as making the reload request,
6226 	 * e.g. before kvm_zap_obsolete_pages() could drop mmu_lock and yield.
6227 	 */
6228 	if (tdp_mmu_enabled)
6229 		kvm_tdp_mmu_invalidate_all_roots(kvm);
6230 
6231 	/*
6232 	 * Notify all vcpus to reload its shadow page table and flush TLB.
6233 	 * Then all vcpus will switch to new shadow page table with the new
6234 	 * mmu_valid_gen.
6235 	 *
6236 	 * Note: we need to do this under the protection of mmu_lock,
6237 	 * otherwise, vcpu would purge shadow page but miss tlb flush.
6238 	 */
6239 	kvm_make_all_cpus_request(kvm, KVM_REQ_MMU_FREE_OBSOLETE_ROOTS);
6240 
6241 	kvm_zap_obsolete_pages(kvm);
6242 
6243 	write_unlock(&kvm->mmu_lock);
6244 
6245 	/*
6246 	 * Zap the invalidated TDP MMU roots, all SPTEs must be dropped before
6247 	 * returning to the caller, e.g. if the zap is in response to a memslot
6248 	 * deletion, mmu_notifier callbacks will be unable to reach the SPTEs
6249 	 * associated with the deleted memslot once the update completes, and
6250 	 * Deferring the zap until the final reference to the root is put would
6251 	 * lead to use-after-free.
6252 	 */
6253 	if (tdp_mmu_enabled)
6254 		kvm_tdp_mmu_zap_invalidated_roots(kvm);
6255 }
6256 
6257 static bool kvm_has_zapped_obsolete_pages(struct kvm *kvm)
6258 {
6259 	return unlikely(!list_empty_careful(&kvm->arch.zapped_obsolete_pages));
6260 }
6261 
6262 void kvm_mmu_init_vm(struct kvm *kvm)
6263 {
6264 	INIT_LIST_HEAD(&kvm->arch.active_mmu_pages);
6265 	INIT_LIST_HEAD(&kvm->arch.zapped_obsolete_pages);
6266 	INIT_LIST_HEAD(&kvm->arch.possible_nx_huge_pages);
6267 	spin_lock_init(&kvm->arch.mmu_unsync_pages_lock);
6268 
6269 	if (tdp_mmu_enabled)
6270 		kvm_mmu_init_tdp_mmu(kvm);
6271 
6272 	kvm->arch.split_page_header_cache.kmem_cache = mmu_page_header_cache;
6273 	kvm->arch.split_page_header_cache.gfp_zero = __GFP_ZERO;
6274 
6275 	kvm->arch.split_shadow_page_cache.gfp_zero = __GFP_ZERO;
6276 
6277 	kvm->arch.split_desc_cache.kmem_cache = pte_list_desc_cache;
6278 	kvm->arch.split_desc_cache.gfp_zero = __GFP_ZERO;
6279 }
6280 
6281 static void mmu_free_vm_memory_caches(struct kvm *kvm)
6282 {
6283 	kvm_mmu_free_memory_cache(&kvm->arch.split_desc_cache);
6284 	kvm_mmu_free_memory_cache(&kvm->arch.split_page_header_cache);
6285 	kvm_mmu_free_memory_cache(&kvm->arch.split_shadow_page_cache);
6286 }
6287 
6288 void kvm_mmu_uninit_vm(struct kvm *kvm)
6289 {
6290 	if (tdp_mmu_enabled)
6291 		kvm_mmu_uninit_tdp_mmu(kvm);
6292 
6293 	mmu_free_vm_memory_caches(kvm);
6294 }
6295 
6296 static bool kvm_rmap_zap_gfn_range(struct kvm *kvm, gfn_t gfn_start, gfn_t gfn_end)
6297 {
6298 	const struct kvm_memory_slot *memslot;
6299 	struct kvm_memslots *slots;
6300 	struct kvm_memslot_iter iter;
6301 	bool flush = false;
6302 	gfn_t start, end;
6303 	int i;
6304 
6305 	if (!kvm_memslots_have_rmaps(kvm))
6306 		return flush;
6307 
6308 	for (i = 0; i < kvm_arch_nr_memslot_as_ids(kvm); i++) {
6309 		slots = __kvm_memslots(kvm, i);
6310 
6311 		kvm_for_each_memslot_in_gfn_range(&iter, slots, gfn_start, gfn_end) {
6312 			memslot = iter.slot;
6313 			start = max(gfn_start, memslot->base_gfn);
6314 			end = min(gfn_end, memslot->base_gfn + memslot->npages);
6315 			if (WARN_ON_ONCE(start >= end))
6316 				continue;
6317 
6318 			flush = __walk_slot_rmaps(kvm, memslot, __kvm_zap_rmap,
6319 						  PG_LEVEL_4K, KVM_MAX_HUGEPAGE_LEVEL,
6320 						  start, end - 1, true, flush);
6321 		}
6322 	}
6323 
6324 	return flush;
6325 }
6326 
6327 /*
6328  * Invalidate (zap) SPTEs that cover GFNs from gfn_start and up to gfn_end
6329  * (not including it)
6330  */
6331 void kvm_zap_gfn_range(struct kvm *kvm, gfn_t gfn_start, gfn_t gfn_end)
6332 {
6333 	bool flush;
6334 
6335 	if (WARN_ON_ONCE(gfn_end <= gfn_start))
6336 		return;
6337 
6338 	write_lock(&kvm->mmu_lock);
6339 
6340 	kvm_mmu_invalidate_begin(kvm);
6341 
6342 	kvm_mmu_invalidate_range_add(kvm, gfn_start, gfn_end);
6343 
6344 	flush = kvm_rmap_zap_gfn_range(kvm, gfn_start, gfn_end);
6345 
6346 	if (tdp_mmu_enabled)
6347 		flush = kvm_tdp_mmu_zap_leafs(kvm, gfn_start, gfn_end, flush);
6348 
6349 	if (flush)
6350 		kvm_flush_remote_tlbs_range(kvm, gfn_start, gfn_end - gfn_start);
6351 
6352 	kvm_mmu_invalidate_end(kvm);
6353 
6354 	write_unlock(&kvm->mmu_lock);
6355 }
6356 
6357 static bool slot_rmap_write_protect(struct kvm *kvm,
6358 				    struct kvm_rmap_head *rmap_head,
6359 				    const struct kvm_memory_slot *slot)
6360 {
6361 	return rmap_write_protect(rmap_head, false);
6362 }
6363 
6364 void kvm_mmu_slot_remove_write_access(struct kvm *kvm,
6365 				      const struct kvm_memory_slot *memslot,
6366 				      int start_level)
6367 {
6368 	if (kvm_memslots_have_rmaps(kvm)) {
6369 		write_lock(&kvm->mmu_lock);
6370 		walk_slot_rmaps(kvm, memslot, slot_rmap_write_protect,
6371 				start_level, KVM_MAX_HUGEPAGE_LEVEL, false);
6372 		write_unlock(&kvm->mmu_lock);
6373 	}
6374 
6375 	if (tdp_mmu_enabled) {
6376 		read_lock(&kvm->mmu_lock);
6377 		kvm_tdp_mmu_wrprot_slot(kvm, memslot, start_level);
6378 		read_unlock(&kvm->mmu_lock);
6379 	}
6380 }
6381 
6382 static inline bool need_topup(struct kvm_mmu_memory_cache *cache, int min)
6383 {
6384 	return kvm_mmu_memory_cache_nr_free_objects(cache) < min;
6385 }
6386 
6387 static bool need_topup_split_caches_or_resched(struct kvm *kvm)
6388 {
6389 	if (need_resched() || rwlock_needbreak(&kvm->mmu_lock))
6390 		return true;
6391 
6392 	/*
6393 	 * In the worst case, SPLIT_DESC_CACHE_MIN_NR_OBJECTS descriptors are needed
6394 	 * to split a single huge page. Calculating how many are actually needed
6395 	 * is possible but not worth the complexity.
6396 	 */
6397 	return need_topup(&kvm->arch.split_desc_cache, SPLIT_DESC_CACHE_MIN_NR_OBJECTS) ||
6398 	       need_topup(&kvm->arch.split_page_header_cache, 1) ||
6399 	       need_topup(&kvm->arch.split_shadow_page_cache, 1);
6400 }
6401 
6402 static int topup_split_caches(struct kvm *kvm)
6403 {
6404 	/*
6405 	 * Allocating rmap list entries when splitting huge pages for nested
6406 	 * MMUs is uncommon as KVM needs to use a list if and only if there is
6407 	 * more than one rmap entry for a gfn, i.e. requires an L1 gfn to be
6408 	 * aliased by multiple L2 gfns and/or from multiple nested roots with
6409 	 * different roles.  Aliasing gfns when using TDP is atypical for VMMs;
6410 	 * a few gfns are often aliased during boot, e.g. when remapping BIOS,
6411 	 * but aliasing rarely occurs post-boot or for many gfns.  If there is
6412 	 * only one rmap entry, rmap->val points directly at that one entry and
6413 	 * doesn't need to allocate a list.  Buffer the cache by the default
6414 	 * capacity so that KVM doesn't have to drop mmu_lock to topup if KVM
6415 	 * encounters an aliased gfn or two.
6416 	 */
6417 	const int capacity = SPLIT_DESC_CACHE_MIN_NR_OBJECTS +
6418 			     KVM_ARCH_NR_OBJS_PER_MEMORY_CACHE;
6419 	int r;
6420 
6421 	lockdep_assert_held(&kvm->slots_lock);
6422 
6423 	r = __kvm_mmu_topup_memory_cache(&kvm->arch.split_desc_cache, capacity,
6424 					 SPLIT_DESC_CACHE_MIN_NR_OBJECTS);
6425 	if (r)
6426 		return r;
6427 
6428 	r = kvm_mmu_topup_memory_cache(&kvm->arch.split_page_header_cache, 1);
6429 	if (r)
6430 		return r;
6431 
6432 	return kvm_mmu_topup_memory_cache(&kvm->arch.split_shadow_page_cache, 1);
6433 }
6434 
6435 static struct kvm_mmu_page *shadow_mmu_get_sp_for_split(struct kvm *kvm, u64 *huge_sptep)
6436 {
6437 	struct kvm_mmu_page *huge_sp = sptep_to_sp(huge_sptep);
6438 	struct shadow_page_caches caches = {};
6439 	union kvm_mmu_page_role role;
6440 	unsigned int access;
6441 	gfn_t gfn;
6442 
6443 	gfn = kvm_mmu_page_get_gfn(huge_sp, spte_index(huge_sptep));
6444 	access = kvm_mmu_page_get_access(huge_sp, spte_index(huge_sptep));
6445 
6446 	/*
6447 	 * Note, huge page splitting always uses direct shadow pages, regardless
6448 	 * of whether the huge page itself is mapped by a direct or indirect
6449 	 * shadow page, since the huge page region itself is being directly
6450 	 * mapped with smaller pages.
6451 	 */
6452 	role = kvm_mmu_child_role(huge_sptep, /*direct=*/true, access);
6453 
6454 	/* Direct SPs do not require a shadowed_info_cache. */
6455 	caches.page_header_cache = &kvm->arch.split_page_header_cache;
6456 	caches.shadow_page_cache = &kvm->arch.split_shadow_page_cache;
6457 
6458 	/* Safe to pass NULL for vCPU since requesting a direct SP. */
6459 	return __kvm_mmu_get_shadow_page(kvm, NULL, &caches, gfn, role);
6460 }
6461 
6462 static void shadow_mmu_split_huge_page(struct kvm *kvm,
6463 				       const struct kvm_memory_slot *slot,
6464 				       u64 *huge_sptep)
6465 
6466 {
6467 	struct kvm_mmu_memory_cache *cache = &kvm->arch.split_desc_cache;
6468 	u64 huge_spte = READ_ONCE(*huge_sptep);
6469 	struct kvm_mmu_page *sp;
6470 	bool flush = false;
6471 	u64 *sptep, spte;
6472 	gfn_t gfn;
6473 	int index;
6474 
6475 	sp = shadow_mmu_get_sp_for_split(kvm, huge_sptep);
6476 
6477 	for (index = 0; index < SPTE_ENT_PER_PAGE; index++) {
6478 		sptep = &sp->spt[index];
6479 		gfn = kvm_mmu_page_get_gfn(sp, index);
6480 
6481 		/*
6482 		 * The SP may already have populated SPTEs, e.g. if this huge
6483 		 * page is aliased by multiple sptes with the same access
6484 		 * permissions. These entries are guaranteed to map the same
6485 		 * gfn-to-pfn translation since the SP is direct, so no need to
6486 		 * modify them.
6487 		 *
6488 		 * However, if a given SPTE points to a lower level page table,
6489 		 * that lower level page table may only be partially populated.
6490 		 * Installing such SPTEs would effectively unmap a potion of the
6491 		 * huge page. Unmapping guest memory always requires a TLB flush
6492 		 * since a subsequent operation on the unmapped regions would
6493 		 * fail to detect the need to flush.
6494 		 */
6495 		if (is_shadow_present_pte(*sptep)) {
6496 			flush |= !is_last_spte(*sptep, sp->role.level);
6497 			continue;
6498 		}
6499 
6500 		spte = make_huge_page_split_spte(kvm, huge_spte, sp->role, index);
6501 		mmu_spte_set(sptep, spte);
6502 		__rmap_add(kvm, cache, slot, sptep, gfn, sp->role.access);
6503 	}
6504 
6505 	__link_shadow_page(kvm, cache, huge_sptep, sp, flush);
6506 }
6507 
6508 static int shadow_mmu_try_split_huge_page(struct kvm *kvm,
6509 					  const struct kvm_memory_slot *slot,
6510 					  u64 *huge_sptep)
6511 {
6512 	struct kvm_mmu_page *huge_sp = sptep_to_sp(huge_sptep);
6513 	int level, r = 0;
6514 	gfn_t gfn;
6515 	u64 spte;
6516 
6517 	/* Grab information for the tracepoint before dropping the MMU lock. */
6518 	gfn = kvm_mmu_page_get_gfn(huge_sp, spte_index(huge_sptep));
6519 	level = huge_sp->role.level;
6520 	spte = *huge_sptep;
6521 
6522 	if (kvm_mmu_available_pages(kvm) <= KVM_MIN_FREE_MMU_PAGES) {
6523 		r = -ENOSPC;
6524 		goto out;
6525 	}
6526 
6527 	if (need_topup_split_caches_or_resched(kvm)) {
6528 		write_unlock(&kvm->mmu_lock);
6529 		cond_resched();
6530 		/*
6531 		 * If the topup succeeds, return -EAGAIN to indicate that the
6532 		 * rmap iterator should be restarted because the MMU lock was
6533 		 * dropped.
6534 		 */
6535 		r = topup_split_caches(kvm) ?: -EAGAIN;
6536 		write_lock(&kvm->mmu_lock);
6537 		goto out;
6538 	}
6539 
6540 	shadow_mmu_split_huge_page(kvm, slot, huge_sptep);
6541 
6542 out:
6543 	trace_kvm_mmu_split_huge_page(gfn, spte, level, r);
6544 	return r;
6545 }
6546 
6547 static bool shadow_mmu_try_split_huge_pages(struct kvm *kvm,
6548 					    struct kvm_rmap_head *rmap_head,
6549 					    const struct kvm_memory_slot *slot)
6550 {
6551 	struct rmap_iterator iter;
6552 	struct kvm_mmu_page *sp;
6553 	u64 *huge_sptep;
6554 	int r;
6555 
6556 restart:
6557 	for_each_rmap_spte(rmap_head, &iter, huge_sptep) {
6558 		sp = sptep_to_sp(huge_sptep);
6559 
6560 		/* TDP MMU is enabled, so rmap only contains nested MMU SPs. */
6561 		if (WARN_ON_ONCE(!sp->role.guest_mode))
6562 			continue;
6563 
6564 		/* The rmaps should never contain non-leaf SPTEs. */
6565 		if (WARN_ON_ONCE(!is_large_pte(*huge_sptep)))
6566 			continue;
6567 
6568 		/* SPs with level >PG_LEVEL_4K should never by unsync. */
6569 		if (WARN_ON_ONCE(sp->unsync))
6570 			continue;
6571 
6572 		/* Don't bother splitting huge pages on invalid SPs. */
6573 		if (sp->role.invalid)
6574 			continue;
6575 
6576 		r = shadow_mmu_try_split_huge_page(kvm, slot, huge_sptep);
6577 
6578 		/*
6579 		 * The split succeeded or needs to be retried because the MMU
6580 		 * lock was dropped. Either way, restart the iterator to get it
6581 		 * back into a consistent state.
6582 		 */
6583 		if (!r || r == -EAGAIN)
6584 			goto restart;
6585 
6586 		/* The split failed and shouldn't be retried (e.g. -ENOMEM). */
6587 		break;
6588 	}
6589 
6590 	return false;
6591 }
6592 
6593 static void kvm_shadow_mmu_try_split_huge_pages(struct kvm *kvm,
6594 						const struct kvm_memory_slot *slot,
6595 						gfn_t start, gfn_t end,
6596 						int target_level)
6597 {
6598 	int level;
6599 
6600 	/*
6601 	 * Split huge pages starting with KVM_MAX_HUGEPAGE_LEVEL and working
6602 	 * down to the target level. This ensures pages are recursively split
6603 	 * all the way to the target level. There's no need to split pages
6604 	 * already at the target level.
6605 	 */
6606 	for (level = KVM_MAX_HUGEPAGE_LEVEL; level > target_level; level--)
6607 		__walk_slot_rmaps(kvm, slot, shadow_mmu_try_split_huge_pages,
6608 				  level, level, start, end - 1, true, false);
6609 }
6610 
6611 /* Must be called with the mmu_lock held in write-mode. */
6612 void kvm_mmu_try_split_huge_pages(struct kvm *kvm,
6613 				   const struct kvm_memory_slot *memslot,
6614 				   u64 start, u64 end,
6615 				   int target_level)
6616 {
6617 	if (!tdp_mmu_enabled)
6618 		return;
6619 
6620 	if (kvm_memslots_have_rmaps(kvm))
6621 		kvm_shadow_mmu_try_split_huge_pages(kvm, memslot, start, end, target_level);
6622 
6623 	kvm_tdp_mmu_try_split_huge_pages(kvm, memslot, start, end, target_level, false);
6624 
6625 	/*
6626 	 * A TLB flush is unnecessary at this point for the same reasons as in
6627 	 * kvm_mmu_slot_try_split_huge_pages().
6628 	 */
6629 }
6630 
6631 void kvm_mmu_slot_try_split_huge_pages(struct kvm *kvm,
6632 					const struct kvm_memory_slot *memslot,
6633 					int target_level)
6634 {
6635 	u64 start = memslot->base_gfn;
6636 	u64 end = start + memslot->npages;
6637 
6638 	if (!tdp_mmu_enabled)
6639 		return;
6640 
6641 	if (kvm_memslots_have_rmaps(kvm)) {
6642 		write_lock(&kvm->mmu_lock);
6643 		kvm_shadow_mmu_try_split_huge_pages(kvm, memslot, start, end, target_level);
6644 		write_unlock(&kvm->mmu_lock);
6645 	}
6646 
6647 	read_lock(&kvm->mmu_lock);
6648 	kvm_tdp_mmu_try_split_huge_pages(kvm, memslot, start, end, target_level, true);
6649 	read_unlock(&kvm->mmu_lock);
6650 
6651 	/*
6652 	 * No TLB flush is necessary here. KVM will flush TLBs after
6653 	 * write-protecting and/or clearing dirty on the newly split SPTEs to
6654 	 * ensure that guest writes are reflected in the dirty log before the
6655 	 * ioctl to enable dirty logging on this memslot completes. Since the
6656 	 * split SPTEs retain the write and dirty bits of the huge SPTE, it is
6657 	 * safe for KVM to decide if a TLB flush is necessary based on the split
6658 	 * SPTEs.
6659 	 */
6660 }
6661 
6662 static bool kvm_mmu_zap_collapsible_spte(struct kvm *kvm,
6663 					 struct kvm_rmap_head *rmap_head,
6664 					 const struct kvm_memory_slot *slot)
6665 {
6666 	u64 *sptep;
6667 	struct rmap_iterator iter;
6668 	int need_tlb_flush = 0;
6669 	struct kvm_mmu_page *sp;
6670 
6671 restart:
6672 	for_each_rmap_spte(rmap_head, &iter, sptep) {
6673 		sp = sptep_to_sp(sptep);
6674 
6675 		/*
6676 		 * We cannot do huge page mapping for indirect shadow pages,
6677 		 * which are found on the last rmap (level = 1) when not using
6678 		 * tdp; such shadow pages are synced with the page table in
6679 		 * the guest, and the guest page table is using 4K page size
6680 		 * mapping if the indirect sp has level = 1.
6681 		 */
6682 		if (sp->role.direct &&
6683 		    sp->role.level < kvm_mmu_max_mapping_level(kvm, slot, sp->gfn,
6684 							       PG_LEVEL_NUM)) {
6685 			kvm_zap_one_rmap_spte(kvm, rmap_head, sptep);
6686 
6687 			if (kvm_available_flush_remote_tlbs_range())
6688 				kvm_flush_remote_tlbs_sptep(kvm, sptep);
6689 			else
6690 				need_tlb_flush = 1;
6691 
6692 			goto restart;
6693 		}
6694 	}
6695 
6696 	return need_tlb_flush;
6697 }
6698 
6699 static void kvm_rmap_zap_collapsible_sptes(struct kvm *kvm,
6700 					   const struct kvm_memory_slot *slot)
6701 {
6702 	/*
6703 	 * Note, use KVM_MAX_HUGEPAGE_LEVEL - 1 since there's no need to zap
6704 	 * pages that are already mapped at the maximum hugepage level.
6705 	 */
6706 	if (walk_slot_rmaps(kvm, slot, kvm_mmu_zap_collapsible_spte,
6707 			    PG_LEVEL_4K, KVM_MAX_HUGEPAGE_LEVEL - 1, true))
6708 		kvm_flush_remote_tlbs_memslot(kvm, slot);
6709 }
6710 
6711 void kvm_mmu_zap_collapsible_sptes(struct kvm *kvm,
6712 				   const struct kvm_memory_slot *slot)
6713 {
6714 	if (kvm_memslots_have_rmaps(kvm)) {
6715 		write_lock(&kvm->mmu_lock);
6716 		kvm_rmap_zap_collapsible_sptes(kvm, slot);
6717 		write_unlock(&kvm->mmu_lock);
6718 	}
6719 
6720 	if (tdp_mmu_enabled) {
6721 		read_lock(&kvm->mmu_lock);
6722 		kvm_tdp_mmu_zap_collapsible_sptes(kvm, slot);
6723 		read_unlock(&kvm->mmu_lock);
6724 	}
6725 }
6726 
6727 void kvm_mmu_slot_leaf_clear_dirty(struct kvm *kvm,
6728 				   const struct kvm_memory_slot *memslot)
6729 {
6730 	if (kvm_memslots_have_rmaps(kvm)) {
6731 		write_lock(&kvm->mmu_lock);
6732 		/*
6733 		 * Clear dirty bits only on 4k SPTEs since the legacy MMU only
6734 		 * support dirty logging at a 4k granularity.
6735 		 */
6736 		walk_slot_rmaps_4k(kvm, memslot, __rmap_clear_dirty, false);
6737 		write_unlock(&kvm->mmu_lock);
6738 	}
6739 
6740 	if (tdp_mmu_enabled) {
6741 		read_lock(&kvm->mmu_lock);
6742 		kvm_tdp_mmu_clear_dirty_slot(kvm, memslot);
6743 		read_unlock(&kvm->mmu_lock);
6744 	}
6745 
6746 	/*
6747 	 * The caller will flush the TLBs after this function returns.
6748 	 *
6749 	 * It's also safe to flush TLBs out of mmu lock here as currently this
6750 	 * function is only used for dirty logging, in which case flushing TLB
6751 	 * out of mmu lock also guarantees no dirty pages will be lost in
6752 	 * dirty_bitmap.
6753 	 */
6754 }
6755 
6756 static void kvm_mmu_zap_all(struct kvm *kvm)
6757 {
6758 	struct kvm_mmu_page *sp, *node;
6759 	LIST_HEAD(invalid_list);
6760 	int ign;
6761 
6762 	write_lock(&kvm->mmu_lock);
6763 restart:
6764 	list_for_each_entry_safe(sp, node, &kvm->arch.active_mmu_pages, link) {
6765 		if (WARN_ON_ONCE(sp->role.invalid))
6766 			continue;
6767 		if (__kvm_mmu_prepare_zap_page(kvm, sp, &invalid_list, &ign))
6768 			goto restart;
6769 		if (cond_resched_rwlock_write(&kvm->mmu_lock))
6770 			goto restart;
6771 	}
6772 
6773 	kvm_mmu_commit_zap_page(kvm, &invalid_list);
6774 
6775 	if (tdp_mmu_enabled)
6776 		kvm_tdp_mmu_zap_all(kvm);
6777 
6778 	write_unlock(&kvm->mmu_lock);
6779 }
6780 
6781 void kvm_arch_flush_shadow_all(struct kvm *kvm)
6782 {
6783 	kvm_mmu_zap_all(kvm);
6784 }
6785 
6786 void kvm_arch_flush_shadow_memslot(struct kvm *kvm,
6787 				   struct kvm_memory_slot *slot)
6788 {
6789 	kvm_mmu_zap_all_fast(kvm);
6790 }
6791 
6792 void kvm_mmu_invalidate_mmio_sptes(struct kvm *kvm, u64 gen)
6793 {
6794 	WARN_ON_ONCE(gen & KVM_MEMSLOT_GEN_UPDATE_IN_PROGRESS);
6795 
6796 	gen &= MMIO_SPTE_GEN_MASK;
6797 
6798 	/*
6799 	 * Generation numbers are incremented in multiples of the number of
6800 	 * address spaces in order to provide unique generations across all
6801 	 * address spaces.  Strip what is effectively the address space
6802 	 * modifier prior to checking for a wrap of the MMIO generation so
6803 	 * that a wrap in any address space is detected.
6804 	 */
6805 	gen &= ~((u64)kvm_arch_nr_memslot_as_ids(kvm) - 1);
6806 
6807 	/*
6808 	 * The very rare case: if the MMIO generation number has wrapped,
6809 	 * zap all shadow pages.
6810 	 */
6811 	if (unlikely(gen == 0)) {
6812 		kvm_debug_ratelimited("zapping shadow pages for mmio generation wraparound\n");
6813 		kvm_mmu_zap_all_fast(kvm);
6814 	}
6815 }
6816 
6817 static unsigned long mmu_shrink_scan(struct shrinker *shrink,
6818 				     struct shrink_control *sc)
6819 {
6820 	struct kvm *kvm;
6821 	int nr_to_scan = sc->nr_to_scan;
6822 	unsigned long freed = 0;
6823 
6824 	mutex_lock(&kvm_lock);
6825 
6826 	list_for_each_entry(kvm, &vm_list, vm_list) {
6827 		int idx;
6828 		LIST_HEAD(invalid_list);
6829 
6830 		/*
6831 		 * Never scan more than sc->nr_to_scan VM instances.
6832 		 * Will not hit this condition practically since we do not try
6833 		 * to shrink more than one VM and it is very unlikely to see
6834 		 * !n_used_mmu_pages so many times.
6835 		 */
6836 		if (!nr_to_scan--)
6837 			break;
6838 		/*
6839 		 * n_used_mmu_pages is accessed without holding kvm->mmu_lock
6840 		 * here. We may skip a VM instance errorneosly, but we do not
6841 		 * want to shrink a VM that only started to populate its MMU
6842 		 * anyway.
6843 		 */
6844 		if (!kvm->arch.n_used_mmu_pages &&
6845 		    !kvm_has_zapped_obsolete_pages(kvm))
6846 			continue;
6847 
6848 		idx = srcu_read_lock(&kvm->srcu);
6849 		write_lock(&kvm->mmu_lock);
6850 
6851 		if (kvm_has_zapped_obsolete_pages(kvm)) {
6852 			kvm_mmu_commit_zap_page(kvm,
6853 			      &kvm->arch.zapped_obsolete_pages);
6854 			goto unlock;
6855 		}
6856 
6857 		freed = kvm_mmu_zap_oldest_mmu_pages(kvm, sc->nr_to_scan);
6858 
6859 unlock:
6860 		write_unlock(&kvm->mmu_lock);
6861 		srcu_read_unlock(&kvm->srcu, idx);
6862 
6863 		/*
6864 		 * unfair on small ones
6865 		 * per-vm shrinkers cry out
6866 		 * sadness comes quickly
6867 		 */
6868 		list_move_tail(&kvm->vm_list, &vm_list);
6869 		break;
6870 	}
6871 
6872 	mutex_unlock(&kvm_lock);
6873 	return freed;
6874 }
6875 
6876 static unsigned long mmu_shrink_count(struct shrinker *shrink,
6877 				      struct shrink_control *sc)
6878 {
6879 	return percpu_counter_read_positive(&kvm_total_used_mmu_pages);
6880 }
6881 
6882 static struct shrinker *mmu_shrinker;
6883 
6884 static void mmu_destroy_caches(void)
6885 {
6886 	kmem_cache_destroy(pte_list_desc_cache);
6887 	kmem_cache_destroy(mmu_page_header_cache);
6888 }
6889 
6890 static int get_nx_huge_pages(char *buffer, const struct kernel_param *kp)
6891 {
6892 	if (nx_hugepage_mitigation_hard_disabled)
6893 		return sysfs_emit(buffer, "never\n");
6894 
6895 	return param_get_bool(buffer, kp);
6896 }
6897 
6898 static bool get_nx_auto_mode(void)
6899 {
6900 	/* Return true when CPU has the bug, and mitigations are ON */
6901 	return boot_cpu_has_bug(X86_BUG_ITLB_MULTIHIT) && !cpu_mitigations_off();
6902 }
6903 
6904 static void __set_nx_huge_pages(bool val)
6905 {
6906 	nx_huge_pages = itlb_multihit_kvm_mitigation = val;
6907 }
6908 
6909 static int set_nx_huge_pages(const char *val, const struct kernel_param *kp)
6910 {
6911 	bool old_val = nx_huge_pages;
6912 	bool new_val;
6913 
6914 	if (nx_hugepage_mitigation_hard_disabled)
6915 		return -EPERM;
6916 
6917 	/* In "auto" mode deploy workaround only if CPU has the bug. */
6918 	if (sysfs_streq(val, "off")) {
6919 		new_val = 0;
6920 	} else if (sysfs_streq(val, "force")) {
6921 		new_val = 1;
6922 	} else if (sysfs_streq(val, "auto")) {
6923 		new_val = get_nx_auto_mode();
6924 	} else if (sysfs_streq(val, "never")) {
6925 		new_val = 0;
6926 
6927 		mutex_lock(&kvm_lock);
6928 		if (!list_empty(&vm_list)) {
6929 			mutex_unlock(&kvm_lock);
6930 			return -EBUSY;
6931 		}
6932 		nx_hugepage_mitigation_hard_disabled = true;
6933 		mutex_unlock(&kvm_lock);
6934 	} else if (kstrtobool(val, &new_val) < 0) {
6935 		return -EINVAL;
6936 	}
6937 
6938 	__set_nx_huge_pages(new_val);
6939 
6940 	if (new_val != old_val) {
6941 		struct kvm *kvm;
6942 
6943 		mutex_lock(&kvm_lock);
6944 
6945 		list_for_each_entry(kvm, &vm_list, vm_list) {
6946 			mutex_lock(&kvm->slots_lock);
6947 			kvm_mmu_zap_all_fast(kvm);
6948 			mutex_unlock(&kvm->slots_lock);
6949 
6950 			wake_up_process(kvm->arch.nx_huge_page_recovery_thread);
6951 		}
6952 		mutex_unlock(&kvm_lock);
6953 	}
6954 
6955 	return 0;
6956 }
6957 
6958 /*
6959  * nx_huge_pages needs to be resolved to true/false when kvm.ko is loaded, as
6960  * its default value of -1 is technically undefined behavior for a boolean.
6961  * Forward the module init call to SPTE code so that it too can handle module
6962  * params that need to be resolved/snapshot.
6963  */
6964 void __init kvm_mmu_x86_module_init(void)
6965 {
6966 	if (nx_huge_pages == -1)
6967 		__set_nx_huge_pages(get_nx_auto_mode());
6968 
6969 	/*
6970 	 * Snapshot userspace's desire to enable the TDP MMU. Whether or not the
6971 	 * TDP MMU is actually enabled is determined in kvm_configure_mmu()
6972 	 * when the vendor module is loaded.
6973 	 */
6974 	tdp_mmu_allowed = tdp_mmu_enabled;
6975 
6976 	kvm_mmu_spte_module_init();
6977 }
6978 
6979 /*
6980  * The bulk of the MMU initialization is deferred until the vendor module is
6981  * loaded as many of the masks/values may be modified by VMX or SVM, i.e. need
6982  * to be reset when a potentially different vendor module is loaded.
6983  */
6984 int kvm_mmu_vendor_module_init(void)
6985 {
6986 	int ret = -ENOMEM;
6987 
6988 	/*
6989 	 * MMU roles use union aliasing which is, generally speaking, an
6990 	 * undefined behavior. However, we supposedly know how compilers behave
6991 	 * and the current status quo is unlikely to change. Guardians below are
6992 	 * supposed to let us know if the assumption becomes false.
6993 	 */
6994 	BUILD_BUG_ON(sizeof(union kvm_mmu_page_role) != sizeof(u32));
6995 	BUILD_BUG_ON(sizeof(union kvm_mmu_extended_role) != sizeof(u32));
6996 	BUILD_BUG_ON(sizeof(union kvm_cpu_role) != sizeof(u64));
6997 
6998 	kvm_mmu_reset_all_pte_masks();
6999 
7000 	pte_list_desc_cache = kmem_cache_create("pte_list_desc",
7001 					    sizeof(struct pte_list_desc),
7002 					    0, SLAB_ACCOUNT, NULL);
7003 	if (!pte_list_desc_cache)
7004 		goto out;
7005 
7006 	mmu_page_header_cache = kmem_cache_create("kvm_mmu_page_header",
7007 						  sizeof(struct kvm_mmu_page),
7008 						  0, SLAB_ACCOUNT, NULL);
7009 	if (!mmu_page_header_cache)
7010 		goto out;
7011 
7012 	if (percpu_counter_init(&kvm_total_used_mmu_pages, 0, GFP_KERNEL))
7013 		goto out;
7014 
7015 	mmu_shrinker = shrinker_alloc(0, "x86-mmu");
7016 	if (!mmu_shrinker)
7017 		goto out_shrinker;
7018 
7019 	mmu_shrinker->count_objects = mmu_shrink_count;
7020 	mmu_shrinker->scan_objects = mmu_shrink_scan;
7021 	mmu_shrinker->seeks = DEFAULT_SEEKS * 10;
7022 
7023 	shrinker_register(mmu_shrinker);
7024 
7025 	return 0;
7026 
7027 out_shrinker:
7028 	percpu_counter_destroy(&kvm_total_used_mmu_pages);
7029 out:
7030 	mmu_destroy_caches();
7031 	return ret;
7032 }
7033 
7034 void kvm_mmu_destroy(struct kvm_vcpu *vcpu)
7035 {
7036 	kvm_mmu_unload(vcpu);
7037 	free_mmu_pages(&vcpu->arch.root_mmu);
7038 	free_mmu_pages(&vcpu->arch.guest_mmu);
7039 	mmu_free_memory_caches(vcpu);
7040 }
7041 
7042 void kvm_mmu_vendor_module_exit(void)
7043 {
7044 	mmu_destroy_caches();
7045 	percpu_counter_destroy(&kvm_total_used_mmu_pages);
7046 	shrinker_free(mmu_shrinker);
7047 }
7048 
7049 /*
7050  * Calculate the effective recovery period, accounting for '0' meaning "let KVM
7051  * select a halving time of 1 hour".  Returns true if recovery is enabled.
7052  */
7053 static bool calc_nx_huge_pages_recovery_period(uint *period)
7054 {
7055 	/*
7056 	 * Use READ_ONCE to get the params, this may be called outside of the
7057 	 * param setters, e.g. by the kthread to compute its next timeout.
7058 	 */
7059 	bool enabled = READ_ONCE(nx_huge_pages);
7060 	uint ratio = READ_ONCE(nx_huge_pages_recovery_ratio);
7061 
7062 	if (!enabled || !ratio)
7063 		return false;
7064 
7065 	*period = READ_ONCE(nx_huge_pages_recovery_period_ms);
7066 	if (!*period) {
7067 		/* Make sure the period is not less than one second.  */
7068 		ratio = min(ratio, 3600u);
7069 		*period = 60 * 60 * 1000 / ratio;
7070 	}
7071 	return true;
7072 }
7073 
7074 static int set_nx_huge_pages_recovery_param(const char *val, const struct kernel_param *kp)
7075 {
7076 	bool was_recovery_enabled, is_recovery_enabled;
7077 	uint old_period, new_period;
7078 	int err;
7079 
7080 	if (nx_hugepage_mitigation_hard_disabled)
7081 		return -EPERM;
7082 
7083 	was_recovery_enabled = calc_nx_huge_pages_recovery_period(&old_period);
7084 
7085 	err = param_set_uint(val, kp);
7086 	if (err)
7087 		return err;
7088 
7089 	is_recovery_enabled = calc_nx_huge_pages_recovery_period(&new_period);
7090 
7091 	if (is_recovery_enabled &&
7092 	    (!was_recovery_enabled || old_period > new_period)) {
7093 		struct kvm *kvm;
7094 
7095 		mutex_lock(&kvm_lock);
7096 
7097 		list_for_each_entry(kvm, &vm_list, vm_list)
7098 			wake_up_process(kvm->arch.nx_huge_page_recovery_thread);
7099 
7100 		mutex_unlock(&kvm_lock);
7101 	}
7102 
7103 	return err;
7104 }
7105 
7106 static void kvm_recover_nx_huge_pages(struct kvm *kvm)
7107 {
7108 	unsigned long nx_lpage_splits = kvm->stat.nx_lpage_splits;
7109 	struct kvm_memory_slot *slot;
7110 	int rcu_idx;
7111 	struct kvm_mmu_page *sp;
7112 	unsigned int ratio;
7113 	LIST_HEAD(invalid_list);
7114 	bool flush = false;
7115 	ulong to_zap;
7116 
7117 	rcu_idx = srcu_read_lock(&kvm->srcu);
7118 	write_lock(&kvm->mmu_lock);
7119 
7120 	/*
7121 	 * Zapping TDP MMU shadow pages, including the remote TLB flush, must
7122 	 * be done under RCU protection, because the pages are freed via RCU
7123 	 * callback.
7124 	 */
7125 	rcu_read_lock();
7126 
7127 	ratio = READ_ONCE(nx_huge_pages_recovery_ratio);
7128 	to_zap = ratio ? DIV_ROUND_UP(nx_lpage_splits, ratio) : 0;
7129 	for ( ; to_zap; --to_zap) {
7130 		if (list_empty(&kvm->arch.possible_nx_huge_pages))
7131 			break;
7132 
7133 		/*
7134 		 * We use a separate list instead of just using active_mmu_pages
7135 		 * because the number of shadow pages that be replaced with an
7136 		 * NX huge page is expected to be relatively small compared to
7137 		 * the total number of shadow pages.  And because the TDP MMU
7138 		 * doesn't use active_mmu_pages.
7139 		 */
7140 		sp = list_first_entry(&kvm->arch.possible_nx_huge_pages,
7141 				      struct kvm_mmu_page,
7142 				      possible_nx_huge_page_link);
7143 		WARN_ON_ONCE(!sp->nx_huge_page_disallowed);
7144 		WARN_ON_ONCE(!sp->role.direct);
7145 
7146 		/*
7147 		 * Unaccount and do not attempt to recover any NX Huge Pages
7148 		 * that are being dirty tracked, as they would just be faulted
7149 		 * back in as 4KiB pages. The NX Huge Pages in this slot will be
7150 		 * recovered, along with all the other huge pages in the slot,
7151 		 * when dirty logging is disabled.
7152 		 *
7153 		 * Since gfn_to_memslot() is relatively expensive, it helps to
7154 		 * skip it if it the test cannot possibly return true.  On the
7155 		 * other hand, if any memslot has logging enabled, chances are
7156 		 * good that all of them do, in which case unaccount_nx_huge_page()
7157 		 * is much cheaper than zapping the page.
7158 		 *
7159 		 * If a memslot update is in progress, reading an incorrect value
7160 		 * of kvm->nr_memslots_dirty_logging is not a problem: if it is
7161 		 * becoming zero, gfn_to_memslot() will be done unnecessarily; if
7162 		 * it is becoming nonzero, the page will be zapped unnecessarily.
7163 		 * Either way, this only affects efficiency in racy situations,
7164 		 * and not correctness.
7165 		 */
7166 		slot = NULL;
7167 		if (atomic_read(&kvm->nr_memslots_dirty_logging)) {
7168 			struct kvm_memslots *slots;
7169 
7170 			slots = kvm_memslots_for_spte_role(kvm, sp->role);
7171 			slot = __gfn_to_memslot(slots, sp->gfn);
7172 			WARN_ON_ONCE(!slot);
7173 		}
7174 
7175 		if (slot && kvm_slot_dirty_track_enabled(slot))
7176 			unaccount_nx_huge_page(kvm, sp);
7177 		else if (is_tdp_mmu_page(sp))
7178 			flush |= kvm_tdp_mmu_zap_sp(kvm, sp);
7179 		else
7180 			kvm_mmu_prepare_zap_page(kvm, sp, &invalid_list);
7181 		WARN_ON_ONCE(sp->nx_huge_page_disallowed);
7182 
7183 		if (need_resched() || rwlock_needbreak(&kvm->mmu_lock)) {
7184 			kvm_mmu_remote_flush_or_zap(kvm, &invalid_list, flush);
7185 			rcu_read_unlock();
7186 
7187 			cond_resched_rwlock_write(&kvm->mmu_lock);
7188 			flush = false;
7189 
7190 			rcu_read_lock();
7191 		}
7192 	}
7193 	kvm_mmu_remote_flush_or_zap(kvm, &invalid_list, flush);
7194 
7195 	rcu_read_unlock();
7196 
7197 	write_unlock(&kvm->mmu_lock);
7198 	srcu_read_unlock(&kvm->srcu, rcu_idx);
7199 }
7200 
7201 static long get_nx_huge_page_recovery_timeout(u64 start_time)
7202 {
7203 	bool enabled;
7204 	uint period;
7205 
7206 	enabled = calc_nx_huge_pages_recovery_period(&period);
7207 
7208 	return enabled ? start_time + msecs_to_jiffies(period) - get_jiffies_64()
7209 		       : MAX_SCHEDULE_TIMEOUT;
7210 }
7211 
7212 static int kvm_nx_huge_page_recovery_worker(struct kvm *kvm, uintptr_t data)
7213 {
7214 	u64 start_time;
7215 	long remaining_time;
7216 
7217 	while (true) {
7218 		start_time = get_jiffies_64();
7219 		remaining_time = get_nx_huge_page_recovery_timeout(start_time);
7220 
7221 		set_current_state(TASK_INTERRUPTIBLE);
7222 		while (!kthread_should_stop() && remaining_time > 0) {
7223 			schedule_timeout(remaining_time);
7224 			remaining_time = get_nx_huge_page_recovery_timeout(start_time);
7225 			set_current_state(TASK_INTERRUPTIBLE);
7226 		}
7227 
7228 		set_current_state(TASK_RUNNING);
7229 
7230 		if (kthread_should_stop())
7231 			return 0;
7232 
7233 		kvm_recover_nx_huge_pages(kvm);
7234 	}
7235 }
7236 
7237 int kvm_mmu_post_init_vm(struct kvm *kvm)
7238 {
7239 	int err;
7240 
7241 	if (nx_hugepage_mitigation_hard_disabled)
7242 		return 0;
7243 
7244 	err = kvm_vm_create_worker_thread(kvm, kvm_nx_huge_page_recovery_worker, 0,
7245 					  "kvm-nx-lpage-recovery",
7246 					  &kvm->arch.nx_huge_page_recovery_thread);
7247 	if (!err)
7248 		kthread_unpark(kvm->arch.nx_huge_page_recovery_thread);
7249 
7250 	return err;
7251 }
7252 
7253 void kvm_mmu_pre_destroy_vm(struct kvm *kvm)
7254 {
7255 	if (kvm->arch.nx_huge_page_recovery_thread)
7256 		kthread_stop(kvm->arch.nx_huge_page_recovery_thread);
7257 }
7258 
7259 #ifdef CONFIG_KVM_GENERIC_MEMORY_ATTRIBUTES
7260 bool kvm_arch_pre_set_memory_attributes(struct kvm *kvm,
7261 					struct kvm_gfn_range *range)
7262 {
7263 	/*
7264 	 * Zap SPTEs even if the slot can't be mapped PRIVATE.  KVM x86 only
7265 	 * supports KVM_MEMORY_ATTRIBUTE_PRIVATE, and so it *seems* like KVM
7266 	 * can simply ignore such slots.  But if userspace is making memory
7267 	 * PRIVATE, then KVM must prevent the guest from accessing the memory
7268 	 * as shared.  And if userspace is making memory SHARED and this point
7269 	 * is reached, then at least one page within the range was previously
7270 	 * PRIVATE, i.e. the slot's possible hugepage ranges are changing.
7271 	 * Zapping SPTEs in this case ensures KVM will reassess whether or not
7272 	 * a hugepage can be used for affected ranges.
7273 	 */
7274 	if (WARN_ON_ONCE(!kvm_arch_has_private_mem(kvm)))
7275 		return false;
7276 
7277 	return kvm_unmap_gfn_range(kvm, range);
7278 }
7279 
7280 static bool hugepage_test_mixed(struct kvm_memory_slot *slot, gfn_t gfn,
7281 				int level)
7282 {
7283 	return lpage_info_slot(gfn, slot, level)->disallow_lpage & KVM_LPAGE_MIXED_FLAG;
7284 }
7285 
7286 static void hugepage_clear_mixed(struct kvm_memory_slot *slot, gfn_t gfn,
7287 				 int level)
7288 {
7289 	lpage_info_slot(gfn, slot, level)->disallow_lpage &= ~KVM_LPAGE_MIXED_FLAG;
7290 }
7291 
7292 static void hugepage_set_mixed(struct kvm_memory_slot *slot, gfn_t gfn,
7293 			       int level)
7294 {
7295 	lpage_info_slot(gfn, slot, level)->disallow_lpage |= KVM_LPAGE_MIXED_FLAG;
7296 }
7297 
7298 static bool hugepage_has_attrs(struct kvm *kvm, struct kvm_memory_slot *slot,
7299 			       gfn_t gfn, int level, unsigned long attrs)
7300 {
7301 	const unsigned long start = gfn;
7302 	const unsigned long end = start + KVM_PAGES_PER_HPAGE(level);
7303 
7304 	if (level == PG_LEVEL_2M)
7305 		return kvm_range_has_memory_attributes(kvm, start, end, attrs);
7306 
7307 	for (gfn = start; gfn < end; gfn += KVM_PAGES_PER_HPAGE(level - 1)) {
7308 		if (hugepage_test_mixed(slot, gfn, level - 1) ||
7309 		    attrs != kvm_get_memory_attributes(kvm, gfn))
7310 			return false;
7311 	}
7312 	return true;
7313 }
7314 
7315 bool kvm_arch_post_set_memory_attributes(struct kvm *kvm,
7316 					 struct kvm_gfn_range *range)
7317 {
7318 	unsigned long attrs = range->arg.attributes;
7319 	struct kvm_memory_slot *slot = range->slot;
7320 	int level;
7321 
7322 	lockdep_assert_held_write(&kvm->mmu_lock);
7323 	lockdep_assert_held(&kvm->slots_lock);
7324 
7325 	/*
7326 	 * Calculate which ranges can be mapped with hugepages even if the slot
7327 	 * can't map memory PRIVATE.  KVM mustn't create a SHARED hugepage over
7328 	 * a range that has PRIVATE GFNs, and conversely converting a range to
7329 	 * SHARED may now allow hugepages.
7330 	 */
7331 	if (WARN_ON_ONCE(!kvm_arch_has_private_mem(kvm)))
7332 		return false;
7333 
7334 	/*
7335 	 * The sequence matters here: upper levels consume the result of lower
7336 	 * level's scanning.
7337 	 */
7338 	for (level = PG_LEVEL_2M; level <= KVM_MAX_HUGEPAGE_LEVEL; level++) {
7339 		gfn_t nr_pages = KVM_PAGES_PER_HPAGE(level);
7340 		gfn_t gfn = gfn_round_for_level(range->start, level);
7341 
7342 		/* Process the head page if it straddles the range. */
7343 		if (gfn != range->start || gfn + nr_pages > range->end) {
7344 			/*
7345 			 * Skip mixed tracking if the aligned gfn isn't covered
7346 			 * by the memslot, KVM can't use a hugepage due to the
7347 			 * misaligned address regardless of memory attributes.
7348 			 */
7349 			if (gfn >= slot->base_gfn) {
7350 				if (hugepage_has_attrs(kvm, slot, gfn, level, attrs))
7351 					hugepage_clear_mixed(slot, gfn, level);
7352 				else
7353 					hugepage_set_mixed(slot, gfn, level);
7354 			}
7355 			gfn += nr_pages;
7356 		}
7357 
7358 		/*
7359 		 * Pages entirely covered by the range are guaranteed to have
7360 		 * only the attributes which were just set.
7361 		 */
7362 		for ( ; gfn + nr_pages <= range->end; gfn += nr_pages)
7363 			hugepage_clear_mixed(slot, gfn, level);
7364 
7365 		/*
7366 		 * Process the last tail page if it straddles the range and is
7367 		 * contained by the memslot.  Like the head page, KVM can't
7368 		 * create a hugepage if the slot size is misaligned.
7369 		 */
7370 		if (gfn < range->end &&
7371 		    (gfn + nr_pages) <= (slot->base_gfn + slot->npages)) {
7372 			if (hugepage_has_attrs(kvm, slot, gfn, level, attrs))
7373 				hugepage_clear_mixed(slot, gfn, level);
7374 			else
7375 				hugepage_set_mixed(slot, gfn, level);
7376 		}
7377 	}
7378 	return false;
7379 }
7380 
7381 void kvm_mmu_init_memslot_memory_attributes(struct kvm *kvm,
7382 					    struct kvm_memory_slot *slot)
7383 {
7384 	int level;
7385 
7386 	if (!kvm_arch_has_private_mem(kvm))
7387 		return;
7388 
7389 	for (level = PG_LEVEL_2M; level <= KVM_MAX_HUGEPAGE_LEVEL; level++) {
7390 		/*
7391 		 * Don't bother tracking mixed attributes for pages that can't
7392 		 * be huge due to alignment, i.e. process only pages that are
7393 		 * entirely contained by the memslot.
7394 		 */
7395 		gfn_t end = gfn_round_for_level(slot->base_gfn + slot->npages, level);
7396 		gfn_t start = gfn_round_for_level(slot->base_gfn, level);
7397 		gfn_t nr_pages = KVM_PAGES_PER_HPAGE(level);
7398 		gfn_t gfn;
7399 
7400 		if (start < slot->base_gfn)
7401 			start += nr_pages;
7402 
7403 		/*
7404 		 * Unlike setting attributes, every potential hugepage needs to
7405 		 * be manually checked as the attributes may already be mixed.
7406 		 */
7407 		for (gfn = start; gfn < end; gfn += nr_pages) {
7408 			unsigned long attrs = kvm_get_memory_attributes(kvm, gfn);
7409 
7410 			if (hugepage_has_attrs(kvm, slot, gfn, level, attrs))
7411 				hugepage_clear_mixed(slot, gfn, level);
7412 			else
7413 				hugepage_set_mixed(slot, gfn, level);
7414 		}
7415 	}
7416 }
7417 #endif
7418