xref: /linux/drivers/accel/ivpu/ivpu_hw_40xx_reg.h (revision db10cb9b)
1 /* SPDX-License-Identifier: GPL-2.0-only */
2 /*
3  * Copyright (C) 2020-2023 Intel Corporation
4  */
5 
6 #ifndef __IVPU_HW_40XX_REG_H__
7 #define __IVPU_HW_40XX_REG_H__
8 
9 #include <linux/bits.h>
10 
11 #define VPU_40XX_BUTTRESS_INTERRUPT_STAT				0x00000000u
12 #define VPU_40XX_BUTTRESS_INTERRUPT_STAT_FREQ_CHANGE_MASK		BIT_MASK(0)
13 #define VPU_40XX_BUTTRESS_INTERRUPT_STAT_ATS_ERR_MASK			BIT_MASK(1)
14 #define VPU_40XX_BUTTRESS_INTERRUPT_STAT_CFI0_ERR_MASK			BIT_MASK(2)
15 #define VPU_40XX_BUTTRESS_INTERRUPT_STAT_CFI1_ERR_MASK			BIT_MASK(3)
16 #define VPU_40XX_BUTTRESS_INTERRUPT_STAT_IMR0_ERR_MASK			BIT_MASK(4)
17 #define VPU_40XX_BUTTRESS_INTERRUPT_STAT_IMR1_ERR_MASK			BIT_MASK(5)
18 #define VPU_40XX_BUTTRESS_INTERRUPT_STAT_SURV_ERR_MASK			BIT_MASK(6)
19 
20 #define VPU_40XX_BUTTRESS_LOCAL_INT_MASK				0x00000004u
21 #define VPU_40XX_BUTTRESS_GLOBAL_INT_MASK				0x00000008u
22 
23 #define VPU_40XX_BUTTRESS_HM_ATS					0x0000000cu
24 
25 #define VPU_40XX_BUTTRESS_ATS_ERR_LOG1					0x00000010u
26 #define VPU_40XX_BUTTRESS_ATS_ERR_LOG2					0x00000014u
27 #define VPU_40XX_BUTTRESS_ATS_ERR_CLEAR					0x00000018u
28 
29 #define VPU_40XX_BUTTRESS_CFI0_ERR_LOG					0x0000001cu
30 #define VPU_40XX_BUTTRESS_CFI0_ERR_CLEAR				0x00000020u
31 
32 #define VPU_40XX_BUTTRESS_PORT_ARBITRATION_WEIGHTS_ATS			0x00000024u
33 
34 #define VPU_40XX_BUTTRESS_CFI1_ERR_LOG					0x00000040u
35 #define VPU_40XX_BUTTRESS_CFI1_ERR_CLEAR				0x00000044u
36 
37 #define VPU_40XX_BUTTRESS_IMR_ERR_CFI0_LOW				0x00000048u
38 #define VPU_40XX_BUTTRESS_IMR_ERR_CFI0_HIGH				0x0000004cu
39 #define VPU_40XX_BUTTRESS_IMR_ERR_CFI0_CLEAR				0x00000050u
40 
41 #define VPU_40XX_BUTTRESS_PORT_ARBITRATION_WEIGHTS			0x00000054u
42 
43 #define VPU_40XX_BUTTRESS_IMR_ERR_CFI1_LOW				0x00000058u
44 #define VPU_40XX_BUTTRESS_IMR_ERR_CFI1_HIGH				0x0000005cu
45 #define VPU_40XX_BUTTRESS_IMR_ERR_CFI1_CLEAR				0x00000060u
46 
47 #define VPU_40XX_BUTTRESS_WP_REQ_PAYLOAD0				0x00000130u
48 #define VPU_40XX_BUTTRESS_WP_REQ_PAYLOAD0_MIN_RATIO_MASK		GENMASK(15, 0)
49 #define VPU_40XX_BUTTRESS_WP_REQ_PAYLOAD0_MAX_RATIO_MASK		GENMASK(31, 16)
50 
51 #define VPU_40XX_BUTTRESS_WP_REQ_PAYLOAD1				0x00000134u
52 #define VPU_40XX_BUTTRESS_WP_REQ_PAYLOAD1_TARGET_RATIO_MASK		GENMASK(15, 0)
53 #define VPU_40XX_BUTTRESS_WP_REQ_PAYLOAD1_EPP_MASK			GENMASK(31, 16)
54 
55 #define VPU_40XX_BUTTRESS_WP_REQ_PAYLOAD2				0x00000138u
56 #define VPU_40XX_BUTTRESS_WP_REQ_PAYLOAD2_CONFIG_MASK			GENMASK(15, 0)
57 #define VPU_40XX_BUTTRESS_WP_REQ_PAYLOAD2_CDYN_MASK			GENMASK(31, 16)
58 
59 #define VPU_40XX_BUTTRESS_WP_REQ_CMD					0x0000013cu
60 #define VPU_40XX_BUTTRESS_WP_REQ_CMD_SEND_MASK				BIT_MASK(0)
61 
62 #define VPU_40XX_BUTTRESS_PLL_FREQ					0x00000148u
63 #define VPU_40XX_BUTTRESS_PLL_FREQ_RATIO_MASK				GENMASK(15, 0)
64 
65 #define VPU_40XX_BUTTRESS_TILE_FUSE					0x00000150u
66 #define VPU_40XX_BUTTRESS_TILE_FUSE_VALID_MASK				BIT_MASK(0)
67 #define VPU_40XX_BUTTRESS_TILE_FUSE_CONFIG_MASK				GENMASK(6, 1)
68 
69 #define VPU_40XX_BUTTRESS_VPU_STATUS					0x00000154u
70 #define VPU_40XX_BUTTRESS_VPU_STATUS_READY_MASK				BIT_MASK(0)
71 #define VPU_40XX_BUTTRESS_VPU_STATUS_IDLE_MASK				BIT_MASK(1)
72 #define VPU_40XX_BUTTRESS_VPU_STATUS_DUP_IDLE_MASK			BIT_MASK(2)
73 #define VPU_40XX_BUTTRESS_VPU_STATUS_PERF_CLK_MASK			BIT_MASK(11)
74 #define VPU_40XX_BUTTRESS_VPU_STATUS_DISABLE_CLK_RELINQUISH_MASK        BIT_MASK(12)
75 
76 #define VPU_40XX_BUTTRESS_IP_RESET					0x00000160u
77 #define VPU_40XX_BUTTRESS_IP_RESET_TRIGGER_MASK				BIT_MASK(0)
78 
79 #define VPU_40XX_BUTTRESS_D0I3_CONTROL					0x00000164u
80 #define VPU_40XX_BUTTRESS_D0I3_CONTROL_INPROGRESS_MASK			BIT_MASK(0)
81 #define VPU_40XX_BUTTRESS_D0I3_CONTROL_I3_MASK				BIT_MASK(2)
82 
83 #define VPU_40XX_BUTTRESS_VPU_TELEMETRY_OFFSET				0x00000168u
84 #define VPU_40XX_BUTTRESS_VPU_TELEMETRY_SIZE				0x0000016cu
85 #define VPU_40XX_BUTTRESS_VPU_TELEMETRY_ENABLE				0x00000170u
86 
87 #define VPU_40XX_BUTTRESS_FMIN_FUSE					0x00000174u
88 #define VPU_40XX_BUTTRESS_FMIN_FUSE_MIN_RATIO_MASK			GENMASK(7, 0)
89 #define VPU_40XX_BUTTRESS_FMIN_FUSE_PN_RATIO_MASK			GENMASK(15, 8)
90 
91 #define VPU_40XX_BUTTRESS_FMAX_FUSE					0x00000178u
92 #define VPU_40XX_BUTTRESS_FMAX_FUSE_MAX_RATIO_MASK			GENMASK(7, 0)
93 
94 #define VPU_40XX_HOST_SS_CPR_CLK_EN					0x00000080u
95 #define VPU_40XX_HOST_SS_CPR_CLK_EN_TOP_NOC_MASK			BIT_MASK(1)
96 #define VPU_40XX_HOST_SS_CPR_CLK_EN_DSS_MAS_MASK			BIT_MASK(10)
97 #define VPU_40XX_HOST_SS_CPR_CLK_EN_CSS_MAS_MASK			BIT_MASK(11)
98 
99 #define VPU_40XX_HOST_SS_CPR_CLK_SET					0x00000084u
100 #define VPU_40XX_HOST_SS_CPR_CLK_SET_TOP_NOC_MASK			BIT_MASK(1)
101 #define VPU_40XX_HOST_SS_CPR_CLK_SET_DSS_MAS_MASK			BIT_MASK(10)
102 #define VPU_40XX_HOST_SS_CPR_CLK_SET_MSS_MAS_MASK			BIT_MASK(11)
103 
104 #define VPU_40XX_HOST_SS_CPR_RST_EN					0x00000090u
105 #define VPU_40XX_HOST_SS_CPR_RST_EN_TOP_NOC_MASK			BIT_MASK(1)
106 #define VPU_40XX_HOST_SS_CPR_RST_EN_DSS_MAS_MASK			BIT_MASK(10)
107 #define VPU_40XX_HOST_SS_CPR_RST_EN_CSS_MAS_MASK			BIT_MASK(11)
108 
109 #define VPU_40XX_HOST_SS_CPR_RST_SET					0x00000094u
110 #define VPU_40XX_HOST_SS_CPR_RST_SET_TOP_NOC_MASK			BIT_MASK(1)
111 #define VPU_40XX_HOST_SS_CPR_RST_SET_DSS_MAS_MASK			BIT_MASK(10)
112 #define VPU_40XX_HOST_SS_CPR_RST_SET_MSS_MAS_MASK			BIT_MASK(11)
113 
114 #define VPU_40XX_HOST_SS_CPR_RST_CLR					0x00000098u
115 #define VPU_40XX_HOST_SS_CPR_RST_CLR_TOP_NOC_MASK			BIT_MASK(1)
116 #define VPU_40XX_HOST_SS_CPR_RST_CLR_DSS_MAS_MASK			BIT_MASK(10)
117 #define VPU_40XX_HOST_SS_CPR_RST_CLR_MSS_MAS_MASK			BIT_MASK(11)
118 
119 #define VPU_40XX_HOST_SS_HW_VERSION					0x00000108u
120 #define VPU_40XX_HOST_SS_HW_VERSION_SOC_REVISION_MASK			GENMASK(7, 0)
121 #define VPU_40XX_HOST_SS_HW_VERSION_SOC_NUMBER_MASK			GENMASK(15, 8)
122 #define VPU_40XX_HOST_SS_HW_VERSION_VPU_GENERATION_MASK			GENMASK(23, 16)
123 
124 #define VPU_40XX_HOST_SS_SW_VERSION					0x0000010cu
125 
126 #define VPU_40XX_HOST_SS_GEN_CTRL					0x00000118u
127 #define VPU_40XX_HOST_SS_GEN_CTRL_PS_MASK				GENMASK(31, 29)
128 
129 #define VPU_40XX_HOST_SS_NOC_QREQN					0x00000154u
130 #define VPU_40XX_HOST_SS_NOC_QREQN_TOP_SOCMMIO_MASK			BIT_MASK(0)
131 
132 #define VPU_40XX_HOST_SS_NOC_QACCEPTN					0x00000158u
133 #define VPU_40XX_HOST_SS_NOC_QACCEPTN_TOP_SOCMMIO_MASK			BIT_MASK(0)
134 
135 #define VPU_40XX_HOST_SS_NOC_QDENY					0x0000015cu
136 #define VPU_40XX_HOST_SS_NOC_QDENY_TOP_SOCMMIO_MASK			BIT_MASK(0)
137 
138 #define VPU_40XX_TOP_NOC_QREQN						0x00000160u
139 #define VPU_40XX_TOP_NOC_QREQN_CPU_CTRL_MASK				BIT_MASK(0)
140 #define VPU_40XX_TOP_NOC_QREQN_HOSTIF_L2CACHE_MASK			BIT_MASK(2)
141 
142 #define VPU_40XX_TOP_NOC_QACCEPTN					0x00000164u
143 #define VPU_40XX_TOP_NOC_QACCEPTN_CPU_CTRL_MASK				BIT_MASK(0)
144 #define VPU_40XX_TOP_NOC_QACCEPTN_HOSTIF_L2CACHE_MASK			BIT_MASK(2)
145 
146 #define VPU_40XX_TOP_NOC_QDENY						0x00000168u
147 #define VPU_40XX_TOP_NOC_QDENY_CPU_CTRL_MASK				BIT_MASK(0)
148 #define VPU_40XX_TOP_NOC_QDENY_HOSTIF_L2CACHE_MASK			BIT_MASK(2)
149 
150 #define VPU_40XX_HOST_SS_FW_SOC_IRQ_EN					0x00000170u
151 #define VPU_40XX_HOST_SS_FW_SOC_IRQ_EN_CSS_ROM_CMX_MASK			BIT_MASK(0)
152 #define VPU_40XX_HOST_SS_FW_SOC_IRQ_EN_CSS_DBG_MASK			BIT_MASK(1)
153 #define VPU_40XX_HOST_SS_FW_SOC_IRQ_EN_CSS_CTRL_MASK			BIT_MASK(2)
154 #define VPU_40XX_HOST_SS_FW_SOC_IRQ_EN_DEC400_MASK			BIT_MASK(3)
155 #define VPU_40XX_HOST_SS_FW_SOC_IRQ_EN_MSS_NCE_MASK			BIT_MASK(4)
156 #define VPU_40XX_HOST_SS_FW_SOC_IRQ_EN_MSS_MBI_MASK			BIT_MASK(5)
157 #define VPU_40XX_HOST_SS_FW_SOC_IRQ_EN_MSS_MBI_CMX_MASK			BIT_MASK(6)
158 
159 #define VPU_40XX_HOST_SS_ICB_STATUS_0					0x00010210u
160 #define VPU_40XX_HOST_SS_ICB_STATUS_0_TIMER_0_INT_MASK			BIT_MASK(0)
161 #define VPU_40XX_HOST_SS_ICB_STATUS_0_TIMER_1_INT_MASK			BIT_MASK(1)
162 #define VPU_40XX_HOST_SS_ICB_STATUS_0_TIMER_2_INT_MASK			BIT_MASK(2)
163 #define VPU_40XX_HOST_SS_ICB_STATUS_0_TIMER_3_INT_MASK			BIT_MASK(3)
164 #define VPU_40XX_HOST_SS_ICB_STATUS_0_HOST_IPC_FIFO_INT_MASK		BIT_MASK(4)
165 #define VPU_40XX_HOST_SS_ICB_STATUS_0_MMU_IRQ_0_INT_MASK		BIT_MASK(5)
166 #define VPU_40XX_HOST_SS_ICB_STATUS_0_MMU_IRQ_1_INT_MASK		BIT_MASK(6)
167 #define VPU_40XX_HOST_SS_ICB_STATUS_0_MMU_IRQ_2_INT_MASK		BIT_MASK(7)
168 #define VPU_40XX_HOST_SS_ICB_STATUS_0_NOC_FIREWALL_INT_MASK		BIT_MASK(8)
169 #define VPU_40XX_HOST_SS_ICB_STATUS_0_CPU_INT_REDIRECT_0_INT_MASK	BIT_MASK(30)
170 #define VPU_40XX_HOST_SS_ICB_STATUS_0_CPU_INT_REDIRECT_1_INT_MASK	BIT_MASK(31)
171 
172 #define VPU_40XX_HOST_SS_ICB_STATUS_1					0x00010214u
173 #define VPU_40XX_HOST_SS_ICB_STATUS_1_CPU_INT_REDIRECT_2_INT_MASK	BIT_MASK(0)
174 #define VPU_40XX_HOST_SS_ICB_STATUS_1_CPU_INT_REDIRECT_3_INT_MASK	BIT_MASK(1)
175 #define VPU_40XX_HOST_SS_ICB_STATUS_1_CPU_INT_REDIRECT_4_INT_MASK	BIT_MASK(2)
176 
177 #define VPU_40XX_HOST_SS_ICB_CLEAR_0					0x00010220u
178 #define VPU_40XX_HOST_SS_ICB_CLEAR_1					0x00010224u
179 #define VPU_40XX_HOST_SS_ICB_ENABLE_0					0x00010240u
180 #define VPU_40XX_HOST_SS_ICB_ENABLE_1					0x00010244u
181 
182 #define VPU_40XX_HOST_SS_TIM_IPC_FIFO_ATM				0x000200f4u
183 
184 #define VPU_40XX_HOST_SS_TIM_IPC_FIFO_STAT				0x000200fcu
185 #define VPU_40XX_HOST_SS_TIM_IPC_FIFO_STAT_FILL_LEVEL_MASK		GENMASK(23, 16)
186 
187 #define VPU_40XX_HOST_SS_AON_PWR_ISO_EN0				0x00030020u
188 #define VPU_40XX_HOST_SS_AON_PWR_ISO_EN0_CSS_CPU_MASK			BIT_MASK(3)
189 
190 #define VPU_40XX_HOST_SS_AON_PWR_ISLAND_EN0				0x00030024u
191 #define VPU_40XX_HOST_SS_AON_PWR_ISLAND_EN0_CSS_CPU_MASK		BIT_MASK(3)
192 
193 #define VPU_40XX_HOST_SS_AON_PWR_ISLAND_TRICKLE_EN0			0x00030028u
194 #define VPU_40XX_HOST_SS_AON_PWR_ISLAND_TRICKLE_EN0_CSS_CPU_MASK	BIT_MASK(3)
195 
196 #define VPU_40XX_HOST_SS_AON_PWR_ISLAND_STATUS0				0x0003002cu
197 #define VPU_40XX_HOST_SS_AON_PWR_ISLAND_STATUS0_CSS_CPU_MASK		BIT_MASK(3)
198 
199 #define VPU_40XX_HOST_SS_AON_IDLE_GEN					0x00030200u
200 #define VPU_40XX_HOST_SS_AON_IDLE_GEN_EN_MASK				BIT_MASK(0)
201 #define VPU_40XX_HOST_SS_AON_IDLE_GEN_HW_PG_EN_MASK			BIT_MASK(1)
202 
203 #define VPU_40XX_HOST_SS_AON_DPU_ACTIVE					0x00030204u
204 #define VPU_40XX_HOST_SS_AON_DPU_ACTIVE_DPU_ACTIVE_MASK			BIT_MASK(0)
205 
206 #define VPU_40XX_HOST_SS_VERIFICATION_ADDRESS_LO			0x00040040u
207 #define VPU_40XX_HOST_SS_VERIFICATION_ADDRESS_LO_DONE_MASK		BIT_MASK(0)
208 #define VPU_40XX_HOST_SS_VERIFICATION_ADDRESS_LO_IOSF_RS_ID_MASK	GENMASK(2, 1)
209 #define VPU_40XX_HOST_SS_VERIFICATION_ADDRESS_LO_IMAGE_LOCATION_MASK	GENMASK(31, 3)
210 
211 #define VPU_40XX_HOST_SS_WORKPOINT_CONFIG_MIRROR			0x00082020u
212 #define VPU_40XX_HOST_SS_WORKPOINT_CONFIG_MIRROR_FINAL_PLL_FREQ_MASK	GENMASK(15, 0)
213 #define VPU_40XX_HOST_SS_WORKPOINT_CONFIG_MIRROR_CONFIG_ID_MASK		GENMASK(31, 16)
214 
215 #define VPU_40XX_HOST_IF_TCU_PTW_OVERRIDES				0x00360000u
216 #define VPU_40XX_HOST_IF_TCU_PTW_OVERRIDES_CACHE_OVERRIDE_EN_MASK	BIT_MASK(0)
217 #define VPU_40XX_HOST_IF_TCU_PTW_OVERRIDES_AWCACHE_OVERRIDE_MASK	BIT_MASK(1)
218 #define VPU_40XX_HOST_IF_TCU_PTW_OVERRIDES_ARCACHE_OVERRIDE_MASK	BIT_MASK(2)
219 #define VPU_40XX_HOST_IF_TCU_PTW_OVERRIDES_SNOOP_OVERRIDE_EN_MASK	BIT_MASK(3)
220 #define VPU_40XX_HOST_IF_TCU_PTW_OVERRIDES_AW_SNOOP_OVERRIDE_MASK	BIT_MASK(4)
221 #define VPU_40XX_HOST_IF_TCU_PTW_OVERRIDES_AR_SNOOP_OVERRIDE_MASK	BIT_MASK(5)
222 #define VPU_40XX_HOST_IF_TCU_PTW_OVERRIDES_PTW_AW_CONTEXT_FLAG_MASK	GENMASK(10, 6)
223 #define VPU_40XX_HOST_IF_TCU_PTW_OVERRIDES_PTW_AR_CONTEXT_FLAG_MASK	GENMASK(15, 11)
224 
225 #define VPU_40XX_HOST_IF_TBU_MMUSSIDV					0x00360004u
226 #define VPU_40XX_HOST_IF_TBU_MMUSSIDV_TBU0_AWMMUSSIDV_MASK		BIT_MASK(0)
227 #define VPU_40XX_HOST_IF_TBU_MMUSSIDV_TBU0_ARMMUSSIDV_MASK		BIT_MASK(1)
228 #define VPU_40XX_HOST_IF_TBU_MMUSSIDV_TBU1_AWMMUSSIDV_MASK		BIT_MASK(2)
229 #define VPU_40XX_HOST_IF_TBU_MMUSSIDV_TBU1_ARMMUSSIDV_MASK		BIT_MASK(3)
230 #define VPU_40XX_HOST_IF_TBU_MMUSSIDV_TBU2_AWMMUSSIDV_MASK		BIT_MASK(4)
231 #define VPU_40XX_HOST_IF_TBU_MMUSSIDV_TBU2_ARMMUSSIDV_MASK		BIT_MASK(5)
232 #define VPU_40XX_HOST_IF_TBU_MMUSSIDV_TBU3_AWMMUSSIDV_MASK		BIT_MASK(6)
233 #define VPU_40XX_HOST_IF_TBU_MMUSSIDV_TBU3_ARMMUSSIDV_MASK		BIT_MASK(7)
234 #define VPU_40XX_HOST_IF_TBU_MMUSSIDV_TBU4_AWMMUSSIDV_MASK		BIT_MASK(8)
235 #define VPU_40XX_HOST_IF_TBU_MMUSSIDV_TBU4_ARMMUSSIDV_MASK		BIT_MASK(9)
236 
237 #define VPU_40XX_CPU_SS_DSU_LEON_RT_BASE				0x04000000u
238 #define VPU_40XX_CPU_SS_DSU_LEON_RT_DSU_CTRL				0x04000000u
239 #define VPU_40XX_CPU_SS_DSU_LEON_RT_PC_REG				0x04400010u
240 #define VPU_40XX_CPU_SS_DSU_LEON_RT_NPC_REG				0x04400014u
241 #define VPU_40XX_CPU_SS_DSU_LEON_RT_DSU_TRAP_REG			0x04400020u
242 
243 #define VPU_40XX_CPU_SS_TIM_WATCHDOG					0x0102009cu
244 #define VPU_40XX_CPU_SS_TIM_WDOG_EN					0x010200a4u
245 #define VPU_40XX_CPU_SS_TIM_SAFE					0x010200a8u
246 
247 #define VPU_40XX_CPU_SS_TIM_GEN_CONFIG					0x01021008u
248 #define VPU_40XX_CPU_SS_TIM_GEN_CONFIG_WDOG_TO_INT_CLR_MASK		BIT_MASK(9)
249 
250 #define VPU_40XX_CPU_SS_CPR_NOC_QREQN					0x01010030u
251 #define VPU_40XX_CPU_SS_CPR_NOC_QREQN_TOP_MMIO_MASK			BIT_MASK(0)
252 
253 #define VPU_40XX_CPU_SS_CPR_NOC_QACCEPTN				0x01010034u
254 #define VPU_40XX_CPU_SS_CPR_NOC_QACCEPTN_TOP_MMIO_MASK			BIT_MASK(0)
255 
256 #define VPU_40XX_CPU_SS_CPR_NOC_QDENY					0x01010038u
257 #define VPU_40XX_CPU_SS_CPR_NOC_QDENY_TOP_MMIO_MASK			BIT_MASK(0)
258 
259 #define VPU_40XX_CPU_SS_TIM_IPC_FIFO					0x010200f0u
260 #define VPU_40XX_CPU_SS_TIM_PERF_EXT_FREE_CNT				0x01029008u
261 
262 #define VPU_40XX_CPU_SS_DOORBELL_0					0x01300000u
263 #define VPU_40XX_CPU_SS_DOORBELL_0_SET_MASK				BIT_MASK(0)
264 
265 #define VPU_40XX_CPU_SS_DOORBELL_1					0x01301000u
266 
267 #endif /* __IVPU_HW_40XX_REG_H__ */
268